blob: 6345cb879e456dfce5e1bbd3acb59124e004ae94 [file] [log] [blame]
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
Rodrigo Vivi94b83952014-12-08 06:46:31 -080024/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020030 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
Rodrigo Vivi94b83952014-12-08 06:46:31 -080032 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020034 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -080035 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020039 */
40
Rodrigo Vivi94b83952014-12-08 06:46:31 -080041#include "intel_drv.h"
42#include "i915_drv.h"
43
Paulo Zanoni9f218332015-09-23 12:52:27 -030044static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
Paulo Zanoni8c400742016-01-29 18:57:39 -020046 return HAS_FBC(dev_priv);
Paulo Zanoni9f218332015-09-23 12:52:27 -030047}
48
Paulo Zanoni57105022015-11-04 17:10:46 -020049static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
Paulo Zanonie6cd6dc2015-10-16 17:55:40 -030054static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
Paulo Zanoni010cf732016-01-19 11:35:48 -020059static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
Paulo Zanoni2db33662015-09-14 15:20:03 -030064/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
Paulo Zanonic5ecd462015-10-15 14:19:21 -030077/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020082static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
Paulo Zanonic5ecd462015-10-15 14:19:21 -030083 int *width, int *height)
84{
Paulo Zanonic5ecd462015-10-15 14:19:21 -030085 int w, h;
86
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020087 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030090 } else {
Paulo Zanoniaaf78d22016-01-19 11:35:42 -020091 w = cache->plane.src_w;
92 h = cache->plane.src_h;
Paulo Zanonic5ecd462015-10-15 14:19:21 -030093 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300103{
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300104 int lines;
105
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
Paulo Zanoni79f26242016-10-21 13:55:45 -0200107 if (INTEL_GEN(dev_priv) == 7)
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300108 lines = min(lines, 2048);
Paulo Zanoni79f26242016-10-21 13:55:45 -0200109 else if (INTEL_GEN(dev_priv) >= 8)
110 lines = min(lines, 2560);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300111
112 /* Hardware needs the full buffer stride, not just the active area. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200113 return lines * cache->fb.stride;
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300114}
115
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300116static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200117{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200118 u32 fbc_ctl;
119
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200120 /* Disable compression */
121 fbc_ctl = I915_READ(FBC_CONTROL);
122 if ((fbc_ctl & FBC_CTL_EN) == 0)
123 return;
124
125 fbc_ctl &= ~FBC_CTL_EN;
126 I915_WRITE(FBC_CONTROL, fbc_ctl);
127
128 /* Wait for compressing bit to clear */
Chris Wilson8d90dfd2016-06-30 15:33:21 +0100129 if (intel_wait_for_register(dev_priv,
130 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
131 10)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200132 DRM_DEBUG_KMS("FBC idle timed out\n");
133 return;
134 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200135}
136
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200137static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200138{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200139 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200140 int cfb_pitch;
141 int i;
142 u32 fbc_ctl;
143
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200144 /* Note: fbc.threshold == 1 for i8xx */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200145 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
146 if (params->fb.stride < cfb_pitch)
147 cfb_pitch = params->fb.stride;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200148
149 /* FBC_CTL wants 32B or 64B units */
Paulo Zanoni7733b492015-07-07 15:26:04 -0300150 if (IS_GEN2(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200151 cfb_pitch = (cfb_pitch / 32) - 1;
152 else
153 cfb_pitch = (cfb_pitch / 64) - 1;
154
155 /* Clear old tags */
156 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
Ville Syrjälä4d110c72015-09-18 20:03:18 +0300157 I915_WRITE(FBC_TAG(i), 0);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200158
Paulo Zanoni7733b492015-07-07 15:26:04 -0300159 if (IS_GEN4(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200160 u32 fbc_ctl2;
161
162 /* Set it up... */
163 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200164 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200165 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200166 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200167 }
168
169 /* enable it... */
170 fbc_ctl = I915_READ(FBC_CONTROL);
171 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
172 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300173 if (IS_I945GM(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200174 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
175 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200176 fbc_ctl |= params->fb.fence_reg;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200177 I915_WRITE(FBC_CONTROL, fbc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200178}
179
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300180static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200181{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200182 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
183}
184
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200185static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200186{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200187 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200188 u32 dpfc_ctl;
189
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200190 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
191 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200192 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
193 else
194 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200195
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100196 if (params->fb.fence_reg != I915_FENCE_REG_NONE) {
197 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
198 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
199 } else {
200 I915_WRITE(DPFC_FENCE_YOFF, 0);
201 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200202
203 /* enable it... */
204 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200205}
206
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300207static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200208{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200209 u32 dpfc_ctl;
210
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200211 /* Disable compression */
212 dpfc_ctl = I915_READ(DPFC_CONTROL);
213 if (dpfc_ctl & DPFC_CTL_EN) {
214 dpfc_ctl &= ~DPFC_CTL_EN;
215 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200216 }
217}
218
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300219static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200220{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200221 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
222}
223
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200224/* This function forces a CFB recompression through the nuke operation. */
225static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200226{
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200227 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
228 POSTING_READ(MSG_FBC_REND_STATE);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200229}
230
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200231static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200232{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200233 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200234 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300235 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200236
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200237 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
238 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300239 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200240
Paulo Zanonice65e472015-06-30 10:53:05 -0300241 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200242 case 4:
243 case 3:
244 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
245 break;
246 case 2:
247 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
248 break;
249 case 1:
250 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
251 break;
252 }
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100253
254 if (params->fb.fence_reg != I915_FENCE_REG_NONE) {
255 dpfc_ctl |= DPFC_CTL_FENCE_EN;
256 if (IS_GEN5(dev_priv))
257 dpfc_ctl |= params->fb.fence_reg;
258 if (IS_GEN6(dev_priv)) {
259 I915_WRITE(SNB_DPFC_CTL_SA,
260 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
261 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
262 params->crtc.fence_y_offset);
263 }
264 } else {
265 if (IS_GEN6(dev_priv)) {
266 I915_WRITE(SNB_DPFC_CTL_SA, 0);
267 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
268 }
269 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200270
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200271 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
272 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200273 /* enable it... */
274 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
275
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200276 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200277}
278
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300279static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200280{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200281 u32 dpfc_ctl;
282
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200283 /* Disable compression */
284 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
285 if (dpfc_ctl & DPFC_CTL_EN) {
286 dpfc_ctl &= ~DPFC_CTL_EN;
287 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200288 }
289}
290
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300291static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200292{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200293 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
294}
295
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200296static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200297{
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200298 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200299 u32 dpfc_ctl;
Paulo Zanonice65e472015-06-30 10:53:05 -0300300 int threshold = dev_priv->fbc.threshold;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200301
Paulo Zanonid8514d62015-06-12 14:36:21 -0300302 dpfc_ctl = 0;
Paulo Zanoni7733b492015-07-07 15:26:04 -0300303 if (IS_IVYBRIDGE(dev_priv))
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200304 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
Paulo Zanonid8514d62015-06-12 14:36:21 -0300305
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200306 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
Paulo Zanonice65e472015-06-30 10:53:05 -0300307 threshold++;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200308
Paulo Zanonice65e472015-06-30 10:53:05 -0300309 switch (threshold) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200310 case 4:
311 case 3:
312 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
313 break;
314 case 2:
315 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
316 break;
317 case 1:
318 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
319 break;
320 }
321
Chris Wilson12ecf4b2016-08-19 16:54:24 +0100322 if (params->fb.fence_reg != I915_FENCE_REG_NONE) {
323 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
324 I915_WRITE(SNB_DPFC_CTL_SA,
325 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
326 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
327 } else {
328 I915_WRITE(SNB_DPFC_CTL_SA,0);
329 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
330 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200331
332 if (dev_priv->fbc.false_color)
333 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
334
Paulo Zanoni7733b492015-07-07 15:26:04 -0300335 if (IS_IVYBRIDGE(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200336 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
337 I915_WRITE(ILK_DISPLAY_CHICKEN1,
338 I915_READ(ILK_DISPLAY_CHICKEN1) |
339 ILK_FBCQ_DIS);
Paulo Zanoni40f40222015-09-14 15:20:01 -0300340 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200341 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200342 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
343 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200344 HSW_FBCQ_DIS);
345 }
346
Paulo Zanoni57012be92015-09-14 15:20:00 -0300347 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
348
Paulo Zanonid5ce4162015-11-04 17:10:45 -0200349 intel_fbc_recompress(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200350}
351
Paulo Zanoni8c400742016-01-29 18:57:39 -0200352static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
353{
354 if (INTEL_INFO(dev_priv)->gen >= 5)
355 return ilk_fbc_is_active(dev_priv);
356 else if (IS_GM45(dev_priv))
357 return g4x_fbc_is_active(dev_priv);
358 else
359 return i8xx_fbc_is_active(dev_priv);
360}
361
362static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
363{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200364 struct intel_fbc *fbc = &dev_priv->fbc;
365
366 fbc->active = true;
367
Paulo Zanoni8c400742016-01-29 18:57:39 -0200368 if (INTEL_INFO(dev_priv)->gen >= 7)
369 gen7_fbc_activate(dev_priv);
370 else if (INTEL_INFO(dev_priv)->gen >= 5)
371 ilk_fbc_activate(dev_priv);
372 else if (IS_GM45(dev_priv))
373 g4x_fbc_activate(dev_priv);
374 else
375 i8xx_fbc_activate(dev_priv);
376}
377
378static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
379{
Paulo Zanoni5375ce92016-01-29 18:57:40 -0200380 struct intel_fbc *fbc = &dev_priv->fbc;
381
382 fbc->active = false;
383
Paulo Zanoni8c400742016-01-29 18:57:39 -0200384 if (INTEL_INFO(dev_priv)->gen >= 5)
385 ilk_fbc_deactivate(dev_priv);
386 else if (IS_GM45(dev_priv))
387 g4x_fbc_deactivate(dev_priv);
388 else
389 i8xx_fbc_deactivate(dev_priv);
390}
391
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800392/**
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300393 * intel_fbc_is_active - Is FBC active?
Paulo Zanoni7733b492015-07-07 15:26:04 -0300394 * @dev_priv: i915 device instance
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800395 *
396 * This function is used to verify the current state of FBC.
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200397 *
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800398 * FIXME: This should be tracked in the plane config eventually
Daniel Vetter2e7a5702016-06-01 23:40:36 +0200399 * instead of queried at runtime for most callers.
Rodrigo Vivi94b83952014-12-08 06:46:31 -0800400 */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300401bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200402{
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300403 return dev_priv->fbc.active;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200404}
405
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200406static void intel_fbc_work_fn(struct work_struct *__work)
407{
Paulo Zanoni128d7352015-10-26 16:27:49 -0200408 struct drm_i915_private *dev_priv =
409 container_of(__work, struct drm_i915_private, fbc.work.work);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200410 struct intel_fbc *fbc = &dev_priv->fbc;
411 struct intel_fbc_work *work = &fbc->work;
412 struct intel_crtc *crtc = fbc->crtc;
Chris Wilson91c8a322016-07-05 10:40:23 +0100413 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
Paulo Zanonica18d512016-01-21 18:03:05 -0200414
415 if (drm_crtc_vblank_get(&crtc->base)) {
416 DRM_ERROR("vblank not available for FBC on pipe %c\n",
417 pipe_name(crtc->pipe));
418
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200419 mutex_lock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200420 work->scheduled = false;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200421 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200422 return;
423 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200424
Paulo Zanoni128d7352015-10-26 16:27:49 -0200425retry:
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200426 /* Delay the actual enabling to let pageflipping cease and the
427 * display to settle before starting the compression. Note that
428 * this delay also serves a second purpose: it allows for a
429 * vblank to pass after disabling the FBC before we attempt
430 * to modify the control registers.
431 *
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200432 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Paulo Zanonica18d512016-01-21 18:03:05 -0200433 *
434 * It is also worth mentioning that since work->scheduled_vblank can be
435 * updated multiple times by the other threads, hitting the timeout is
436 * not an error condition. We'll just end up hitting the "goto retry"
437 * case below.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200438 */
Paulo Zanonica18d512016-01-21 18:03:05 -0200439 wait_event_timeout(vblank->queue,
440 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
441 msecs_to_jiffies(50));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200442
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200443 mutex_lock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200444
445 /* Were we cancelled? */
446 if (!work->scheduled)
447 goto out;
448
449 /* Were we delayed again while this function was sleeping? */
Paulo Zanonica18d512016-01-21 18:03:05 -0200450 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200451 mutex_unlock(&fbc->lock);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200452 goto retry;
453 }
454
Paulo Zanoni8c400742016-01-29 18:57:39 -0200455 intel_fbc_hw_activate(dev_priv);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200456
457 work->scheduled = false;
458
459out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200460 mutex_unlock(&fbc->lock);
Paulo Zanonica18d512016-01-21 18:03:05 -0200461 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200462}
463
Paulo Zanoni128d7352015-10-26 16:27:49 -0200464static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
465{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100466 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200467 struct intel_fbc *fbc = &dev_priv->fbc;
468 struct intel_fbc_work *work = &fbc->work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200469
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200470 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni128d7352015-10-26 16:27:49 -0200471
Paulo Zanonica18d512016-01-21 18:03:05 -0200472 if (drm_crtc_vblank_get(&crtc->base)) {
473 DRM_ERROR("vblank not available for FBC on pipe %c\n",
474 pipe_name(crtc->pipe));
475 return;
476 }
477
Paulo Zanonie35be232016-01-18 15:56:58 -0200478 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
479 * this function since we're not releasing fbc.lock, so it won't have an
480 * opportunity to grab it to discover that it was cancelled. So we just
481 * update the expected jiffy count. */
Paulo Zanoni128d7352015-10-26 16:27:49 -0200482 work->scheduled = true;
Paulo Zanonica18d512016-01-21 18:03:05 -0200483 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
484 drm_crtc_vblank_put(&crtc->base);
Paulo Zanoni128d7352015-10-26 16:27:49 -0200485
486 schedule_work(&work->work);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200487}
488
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200489static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300490{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200491 struct intel_fbc *fbc = &dev_priv->fbc;
492
493 WARN_ON(!mutex_is_locked(&fbc->lock));
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300494
Paulo Zanonie35be232016-01-18 15:56:58 -0200495 /* Calling cancel_work() here won't help due to the fact that the work
496 * function grabs fbc->lock. Just set scheduled to false so the work
497 * function can know it was cancelled. */
498 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300499
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200500 if (fbc->active)
Paulo Zanoni8c400742016-01-29 18:57:39 -0200501 intel_fbc_hw_deactivate(dev_priv);
Paulo Zanoni754d1132015-10-13 19:13:25 -0300502}
503
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200504static bool multiple_pipes_ok(struct intel_crtc *crtc,
505 struct intel_plane_state *plane_state)
Paulo Zanoni232fd932015-07-07 15:26:07 -0300506{
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200507 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni010cf732016-01-19 11:35:48 -0200508 struct intel_fbc *fbc = &dev_priv->fbc;
509 enum pipe pipe = crtc->pipe;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300510
Paulo Zanoni010cf732016-01-19 11:35:48 -0200511 /* Don't even bother tracking anything we don't need. */
512 if (!no_fbc_on_multiple_pipes(dev_priv))
Paulo Zanoni232fd932015-07-07 15:26:07 -0300513 return true;
514
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300515 if (plane_state->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -0200516 fbc->visible_pipes_mask |= (1 << pipe);
517 else
518 fbc->visible_pipes_mask &= ~(1 << pipe);
Paulo Zanoni232fd932015-07-07 15:26:07 -0300519
Paulo Zanoni010cf732016-01-19 11:35:48 -0200520 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
Paulo Zanoni232fd932015-07-07 15:26:07 -0300521}
522
Paulo Zanoni7733b492015-07-07 15:26:04 -0300523static int find_compression_threshold(struct drm_i915_private *dev_priv,
Paulo Zanonifc786722015-07-02 19:25:08 -0300524 struct drm_mm_node *node,
525 int size,
526 int fb_cpp)
527{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300528 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Paulo Zanonifc786722015-07-02 19:25:08 -0300529 int compression_threshold = 1;
530 int ret;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300531 u64 end;
532
533 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
534 * reserved range size, so it always assumes the maximum (8mb) is used.
535 * If we enable FBC using a CFB on that memory range we'll get FIFO
536 * underruns, even if that range is not reserved by the BIOS. */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700537 if (IS_BROADWELL(dev_priv) ||
538 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300539 end = ggtt->stolen_size - 8 * 1024 * 1024;
Paulo Zanonia9da5122015-09-14 15:19:57 -0300540 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300541 end = ggtt->stolen_usable_size;
Paulo Zanonifc786722015-07-02 19:25:08 -0300542
543 /* HACK: This code depends on what we will do in *_enable_fbc. If that
544 * code changes, this code needs to change as well.
545 *
546 * The enable_fbc code will attempt to use one of our 2 compression
547 * thresholds, therefore, in that case, we only have 1 resort.
548 */
549
550 /* Try to over-allocate to reduce reallocations and fragmentation. */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300551 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
552 4096, 0, end);
Paulo Zanonifc786722015-07-02 19:25:08 -0300553 if (ret == 0)
554 return compression_threshold;
555
556again:
557 /* HW's ability to limit the CFB is 1:4 */
558 if (compression_threshold > 4 ||
559 (fb_cpp == 2 && compression_threshold == 2))
560 return 0;
561
Paulo Zanonia9da5122015-09-14 15:19:57 -0300562 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
563 4096, 0, end);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300564 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
Paulo Zanonifc786722015-07-02 19:25:08 -0300565 return 0;
566 } else if (ret) {
567 compression_threshold <<= 1;
568 goto again;
569 } else {
570 return compression_threshold;
571 }
572}
573
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300574static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
Paulo Zanonifc786722015-07-02 19:25:08 -0300575{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100576 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200577 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300578 struct drm_mm_node *uninitialized_var(compressed_llb);
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300579 int size, fb_cpp, ret;
580
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200581 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300582
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200583 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
584 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
Paulo Zanonifc786722015-07-02 19:25:08 -0300585
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200586 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
Paulo Zanonifc786722015-07-02 19:25:08 -0300587 size, fb_cpp);
588 if (!ret)
589 goto err_llb;
590 else if (ret > 1) {
591 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
592
593 }
594
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200595 fbc->threshold = ret;
Paulo Zanonifc786722015-07-02 19:25:08 -0300596
597 if (INTEL_INFO(dev_priv)->gen >= 5)
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200598 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300599 else if (IS_GM45(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200600 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300601 } else {
602 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
603 if (!compressed_llb)
604 goto err_fb;
605
606 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
607 4096, 4096);
608 if (ret)
609 goto err_fb;
610
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200611 fbc->compressed_llb = compressed_llb;
Paulo Zanonifc786722015-07-02 19:25:08 -0300612
613 I915_WRITE(FBC_CFB_BASE,
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200614 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
Paulo Zanonifc786722015-07-02 19:25:08 -0300615 I915_WRITE(FBC_LL_BASE,
616 dev_priv->mm.stolen_base + compressed_llb->start);
617 }
618
Paulo Zanonib8bf5d72015-09-14 15:19:58 -0300619 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200620 fbc->compressed_fb.size, fbc->threshold);
Paulo Zanonifc786722015-07-02 19:25:08 -0300621
622 return 0;
623
624err_fb:
625 kfree(compressed_llb);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200626 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300627err_llb:
628 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
629 return -ENOSPC;
630}
631
Paulo Zanoni7733b492015-07-07 15:26:04 -0300632static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanonifc786722015-07-02 19:25:08 -0300633{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200634 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonifc786722015-07-02 19:25:08 -0300635
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200636 if (drm_mm_node_allocated(&fbc->compressed_fb))
637 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
638
639 if (fbc->compressed_llb) {
640 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
641 kfree(fbc->compressed_llb);
Paulo Zanonifc786722015-07-02 19:25:08 -0300642 }
Paulo Zanonifc786722015-07-02 19:25:08 -0300643}
644
Paulo Zanoni7733b492015-07-07 15:26:04 -0300645void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300646{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200647 struct intel_fbc *fbc = &dev_priv->fbc;
648
Paulo Zanoni9f218332015-09-23 12:52:27 -0300649 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300650 return;
651
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200652 mutex_lock(&fbc->lock);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300653 __intel_fbc_cleanup_cfb(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200654 mutex_unlock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300655}
656
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300657static bool stride_is_valid(struct drm_i915_private *dev_priv,
658 unsigned int stride)
659{
660 /* These should have been caught earlier. */
661 WARN_ON(stride < 512);
662 WARN_ON((stride & (64 - 1)) != 0);
663
664 /* Below are the additional FBC restrictions. */
665
666 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
667 return stride == 4096 || stride == 8192;
668
669 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
670 return false;
671
672 if (stride > 16384)
673 return false;
674
675 return true;
676}
677
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200678static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
679 uint32_t pixel_format)
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300680{
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200681 switch (pixel_format) {
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300682 case DRM_FORMAT_XRGB8888:
683 case DRM_FORMAT_XBGR8888:
684 return true;
685 case DRM_FORMAT_XRGB1555:
686 case DRM_FORMAT_RGB565:
687 /* 16bpp not supported on gen2 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200688 if (IS_GEN2(dev_priv))
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300689 return false;
690 /* WaFbcOnly1to1Ratio:ctg */
691 if (IS_G4X(dev_priv))
692 return false;
693 return true;
694 default:
695 return false;
696 }
697}
698
Paulo Zanoni856312a2015-10-01 19:57:12 -0300699/*
700 * For some reason, the hardware tracking starts looking at whatever we
701 * programmed as the display plane base address register. It does not look at
702 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
703 * variables instead of just looking at the pipe/plane size.
704 */
705static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300706{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100707 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200708 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni856312a2015-10-01 19:57:12 -0300709 unsigned int effective_w, effective_h, max_w, max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300710
711 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
712 max_w = 4096;
713 max_h = 4096;
714 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
715 max_w = 4096;
716 max_h = 2048;
717 } else {
718 max_w = 2048;
719 max_h = 1536;
720 }
721
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200722 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
723 &effective_h);
Paulo Zanoni856312a2015-10-01 19:57:12 -0300724 effective_w += crtc->adjusted_x;
725 effective_h += crtc->adjusted_y;
726
727 return effective_w <= max_w && effective_h <= max_h;
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300728}
729
Chris Wilson49ef5292016-08-18 17:17:00 +0100730/* XXX replace me when we have VMA tracking for intel_plane_state */
731static int get_fence_id(struct drm_framebuffer *fb)
732{
733 struct i915_vma *vma = i915_gem_object_to_ggtt(intel_fb_obj(fb), NULL);
734
735 return vma && vma->fence ? vma->fence->id : I915_FENCE_REG_NONE;
736}
737
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200738static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
739 struct intel_crtc_state *crtc_state,
740 struct intel_plane_state *plane_state)
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200741{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100742 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200743 struct intel_fbc *fbc = &dev_priv->fbc;
744 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200745 struct drm_framebuffer *fb = plane_state->base.fb;
746 struct drm_i915_gem_object *obj;
747
748 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
749 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
750 cache->crtc.hsw_bdw_pixel_rate =
751 ilk_pipe_pixel_rate(crtc_state);
752
753 cache->plane.rotation = plane_state->base.rotation;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300754 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
755 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
756 cache->plane.visible = plane_state->base.visible;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200757
758 if (!cache->plane.visible)
759 return;
760
761 obj = intel_fb_obj(fb);
762
763 /* FIXME: We lack the proper locking here, so only run this on the
764 * platforms that need. */
Tvrtko Ursulinac657f62016-05-10 10:57:08 +0100765 if (IS_GEN(dev_priv, 5, 6))
Chris Wilson058d88c2016-08-15 10:49:06 +0100766 cache->fb.ilk_ggtt_offset = i915_gem_object_ggtt_offset(obj, NULL);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200767 cache->fb.pixel_format = fb->pixel_format;
768 cache->fb.stride = fb->pitches[0];
Chris Wilson49ef5292016-08-18 17:17:00 +0100769 cache->fb.fence_reg = get_fence_id(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +0100770 cache->fb.tiling_mode = i915_gem_object_get_tiling(obj);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200771}
772
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200773static bool intel_fbc_can_activate(struct intel_crtc *crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200774{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100775 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200776 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200777 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200778
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300779 /* We don't need to use a state cache here since this information is
780 * global for all CRTC.
781 */
782 if (fbc->underrun_detected) {
783 fbc->no_fbc_reason = "underrun detected";
784 return false;
785 }
786
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200787 if (!cache->plane.visible) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200788 fbc->no_fbc_reason = "primary plane not visible";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200789 return false;
790 }
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200791
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200792 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
793 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200794 fbc->no_fbc_reason = "incompatible mode";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200795 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200796 }
797
Paulo Zanoni45b32a22015-11-04 17:10:49 -0200798 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200799 fbc->no_fbc_reason = "mode too large for compression";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200800 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200801 }
Paulo Zanoni3c5f1742015-09-23 12:52:24 -0300802
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200803 /* The use of a CPU fence is mandatory in order to detect writes
804 * by the CPU to the scanout and trigger updates to the FBC.
Chris Wilson2efb8132016-08-18 17:17:06 +0100805 *
806 * Note that is possible for a tiled surface to be unmappable (and
807 * so have no fence associated with it) due to aperture constaints
808 * at the time of pinning.
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200809 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200810 if (cache->fb.tiling_mode != I915_TILING_X ||
811 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
Chris Wilsonc82dd882016-08-24 19:00:53 +0100812 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
813 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200814 }
Paulo Zanoni7733b492015-07-07 15:26:04 -0300815 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +0300816 cache->plane.rotation != DRM_ROTATE_0) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200817 fbc->no_fbc_reason = "rotation unsupported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200818 return false;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200819 }
820
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200821 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200822 fbc->no_fbc_reason = "framebuffer stride not supported";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200823 return false;
Paulo Zanoniadf70c62015-09-14 15:19:56 -0300824 }
825
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200826 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200827 fbc->no_fbc_reason = "pixel format is invalid";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200828 return false;
Paulo Zanonib9e831d2015-09-21 19:48:06 -0300829 }
830
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300831 /* WaFbcExceedCdClockThreshold:hsw,bdw */
832 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200833 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200834 fbc->no_fbc_reason = "pixel rate is too big";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200835 return false;
Paulo Zanoni7b24c9a2015-09-14 15:19:59 -0300836 }
837
Paulo Zanonic5ecd462015-10-15 14:19:21 -0300838 /* It is possible for the required CFB size change without a
839 * crtc->disable + crtc->enable since it is possible to change the
840 * stride without triggering a full modeset. Since we try to
841 * over-allocate the CFB, there's a chance we may keep FBC enabled even
842 * if this happens, but if we exceed the current CFB size we'll have to
843 * disable FBC. Notice that it would be possible to disable FBC, wait
844 * for a frame, free the stolen node, then try to reenable FBC in case
845 * we didn't get any invalidate/deactivate calls, but this would require
846 * a lot of tracking just for a specific case. If we conclude it's an
847 * important case, we can implement it later. */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200848 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200849 fbc->compressed_fb.size * fbc->threshold) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200850 fbc->no_fbc_reason = "CFB requirements changed";
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200851 return false;
852 }
853
854 return true;
855}
856
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200857static bool intel_fbc_can_choose(struct intel_crtc *crtc)
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200858{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100859 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200860 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200861
Chris Wilsonc0336662016-05-06 15:40:21 +0100862 if (intel_vgpu_active(dev_priv)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200863 fbc->no_fbc_reason = "VGPU is active";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200864 return false;
865 }
866
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200867 if (!i915.enable_fbc) {
Paulo Zanoni80788a02016-04-13 16:01:09 -0300868 fbc->no_fbc_reason = "disabled per module param or by default";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200869 return false;
870 }
871
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300872 if (fbc->underrun_detected) {
873 fbc->no_fbc_reason = "underrun detected";
874 return false;
875 }
876
Paulo Zanonie35be232016-01-18 15:56:58 -0200877 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200878 fbc->no_fbc_reason = "no enabled pipes can have FBC";
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200879 return false;
880 }
881
Paulo Zanonie35be232016-01-18 15:56:58 -0200882 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
883 fbc->no_fbc_reason = "no enabled planes can have FBC";
884 return false;
885 }
886
Paulo Zanoni44a8a252016-01-19 11:35:36 -0200887 return true;
888}
889
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200890static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
891 struct intel_fbc_reg_params *params)
892{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100893 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200894 struct intel_fbc *fbc = &dev_priv->fbc;
895 struct intel_fbc_state_cache *cache = &fbc->state_cache;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200896
897 /* Since all our fields are integer types, use memset here so the
898 * comparison function can rely on memcmp because the padding will be
899 * zero. */
900 memset(params, 0, sizeof(*params));
901
902 params->crtc.pipe = crtc->pipe;
903 params->crtc.plane = crtc->plane;
904 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
905
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200906 params->fb.pixel_format = cache->fb.pixel_format;
907 params->fb.stride = cache->fb.stride;
908 params->fb.fence_reg = cache->fb.fence_reg;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200909
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200910 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200911
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200912 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200913}
914
915static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
916 struct intel_fbc_reg_params *params2)
917{
918 /* We can use this since intel_fbc_get_reg_params() does a memset. */
919 return memcmp(params1, params2, sizeof(*params1)) == 0;
920}
921
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200922void intel_fbc_pre_update(struct intel_crtc *crtc,
923 struct intel_crtc_state *crtc_state,
924 struct intel_plane_state *plane_state)
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200925{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100926 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200927 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200928
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200929 if (!fbc_supported(dev_priv))
930 return;
931
932 mutex_lock(&fbc->lock);
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200933
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200934 if (!multiple_pipes_ok(crtc, plane_state)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -0200935 fbc->no_fbc_reason = "more than one pipe active";
Paulo Zanoni212890c2016-01-19 11:35:43 -0200936 goto deactivate;
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200937 }
938
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200939 if (!fbc->enabled || fbc->crtc != crtc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200940 goto unlock;
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200941
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +0200942 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200943
Paulo Zanoni212890c2016-01-19 11:35:43 -0200944deactivate:
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200945 intel_fbc_deactivate(dev_priv);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200946unlock:
947 mutex_unlock(&fbc->lock);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200948}
949
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200950static void __intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni212890c2016-01-19 11:35:43 -0200951{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100952 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200953 struct intel_fbc *fbc = &dev_priv->fbc;
954 struct intel_fbc_reg_params old_params;
955
956 WARN_ON(!mutex_is_locked(&fbc->lock));
957
958 if (!fbc->enabled || fbc->crtc != crtc)
959 return;
960
961 if (!intel_fbc_can_activate(crtc)) {
962 WARN_ON(fbc->active);
963 return;
964 }
Paulo Zanoni615b40d72016-01-19 11:35:35 -0200965
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200966 old_params = fbc->params;
967 intel_fbc_get_reg_params(crtc, &fbc->params);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200968
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200969 /* If the scanout has not changed, don't modify the FBC settings.
970 * Note that we make the fundamental assumption that the fb->obj
971 * cannot be unpinned (and have its GTT offset and fence revoked)
972 * without first being decoupled from the scanout and FBC disabled.
973 */
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200974 if (fbc->active &&
975 intel_fbc_reg_params_equal(&old_params, &fbc->params))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200976 return;
977
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -0200978 intel_fbc_deactivate(dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300979 intel_fbc_schedule_activation(crtc);
Paulo Zanoni212890c2016-01-19 11:35:43 -0200980 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300981}
982
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200983void intel_fbc_post_update(struct intel_crtc *crtc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300984{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100985 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200986 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanoni754d1132015-10-13 19:13:25 -0300987
Paulo Zanoni9f218332015-09-23 12:52:27 -0300988 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -0300989 return;
990
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200991 mutex_lock(&fbc->lock);
Paulo Zanoni1eb52232016-01-19 11:35:44 -0200992 __intel_fbc_post_update(crtc);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200993 mutex_unlock(&fbc->lock);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -0200994}
995
Paulo Zanoni261fe992016-01-19 11:35:40 -0200996static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
997{
998 if (fbc->enabled)
999 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
1000 else
1001 return fbc->possible_framebuffer_bits;
1002}
1003
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001004void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1005 unsigned int frontbuffer_bits,
1006 enum fb_op_origin origin)
1007{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001008 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001009
Paulo Zanoni9f218332015-09-23 12:52:27 -03001010 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001011 return;
1012
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001013 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001014 return;
1015
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001016 mutex_lock(&fbc->lock);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001017
Paulo Zanoni261fe992016-01-19 11:35:40 -02001018 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001019
Paulo Zanoni5bc40472016-01-19 11:35:53 -02001020 if (fbc->enabled && fbc->busy_bits)
Paulo Zanoni60eb2cc2016-01-19 11:35:45 -02001021 intel_fbc_deactivate(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001022
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001023 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001024}
1025
1026void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001027 unsigned int frontbuffer_bits, enum fb_op_origin origin)
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001028{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001029 struct intel_fbc *fbc = &dev_priv->fbc;
1030
Paulo Zanoni9f218332015-09-23 12:52:27 -03001031 if (!fbc_supported(dev_priv))
Paulo Zanoni0bf73c32015-07-03 15:40:54 -03001032 return;
1033
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001034 mutex_lock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001035
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001036 fbc->busy_bits &= ~frontbuffer_bits;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001037
Paulo Zanoniab28a542016-04-04 18:17:15 -03001038 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1039 goto out;
1040
Paulo Zanoni261fe992016-01-19 11:35:40 -02001041 if (!fbc->busy_bits && fbc->enabled &&
1042 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001043 if (fbc->active)
Paulo Zanoniee7d6cfa2015-11-11 14:46:22 -02001044 intel_fbc_recompress(dev_priv);
Paulo Zanoni0dd81542016-01-19 11:35:39 -02001045 else
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001046 __intel_fbc_post_update(fbc->crtc);
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001047 }
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001048
Paulo Zanoniab28a542016-04-04 18:17:15 -03001049out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001050 mutex_unlock(&fbc->lock);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001051}
1052
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001053/**
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001054 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1055 * @dev_priv: i915 device instance
1056 * @state: the atomic state structure
1057 *
1058 * This function looks at the proposed state for CRTCs and planes, then chooses
1059 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1060 * true.
1061 *
1062 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1063 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1064 */
1065void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1066 struct drm_atomic_state *state)
1067{
1068 struct intel_fbc *fbc = &dev_priv->fbc;
1069 struct drm_crtc *crtc;
1070 struct drm_crtc_state *crtc_state;
1071 struct drm_plane *plane;
1072 struct drm_plane_state *plane_state;
1073 bool fbc_crtc_present = false;
1074 int i, j;
1075
1076 mutex_lock(&fbc->lock);
1077
1078 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1079 if (fbc->crtc == to_intel_crtc(crtc)) {
1080 fbc_crtc_present = true;
1081 break;
1082 }
1083 }
1084 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1085 if (!fbc_crtc_present && fbc->crtc != NULL)
1086 goto out;
1087
1088 /* Simply choose the first CRTC that is compatible and has a visible
1089 * plane. We could go for fancier schemes such as checking the plane
1090 * size, but this would just affect the few platforms that don't tie FBC
1091 * to pipe or plane A. */
1092 for_each_plane_in_state(state, plane, plane_state, i) {
1093 struct intel_plane_state *intel_plane_state =
1094 to_intel_plane_state(plane_state);
1095
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001096 if (!intel_plane_state->base.visible)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001097 continue;
1098
1099 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1100 struct intel_crtc_state *intel_crtc_state =
1101 to_intel_crtc_state(crtc_state);
1102
1103 if (plane_state->crtc != crtc)
1104 continue;
1105
1106 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1107 break;
1108
1109 intel_crtc_state->enable_fbc = true;
1110 goto out;
1111 }
1112 }
1113
1114out:
1115 mutex_unlock(&fbc->lock);
1116}
1117
1118/**
Paulo Zanonid029bca2015-10-15 10:44:46 -03001119 * intel_fbc_enable: tries to enable FBC on the CRTC
1120 * @crtc: the CRTC
Daniel Vetter62f90b32016-07-15 21:48:07 +02001121 * @crtc_state: corresponding &drm_crtc_state for @crtc
1122 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001123 *
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001124 * This function checks if the given CRTC was chosen for FBC, then enables it if
Paulo Zanoni49227c42016-01-19 11:35:52 -02001125 * possible. Notice that it doesn't activate FBC. It is valid to call
1126 * intel_fbc_enable multiple times for the same pipe without an
1127 * intel_fbc_disable in the middle, as long as it is deactivated.
Paulo Zanonid029bca2015-10-15 10:44:46 -03001128 */
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001129void intel_fbc_enable(struct intel_crtc *crtc,
1130 struct intel_crtc_state *crtc_state,
1131 struct intel_plane_state *plane_state)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001132{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001133 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001134 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001135
1136 if (!fbc_supported(dev_priv))
1137 return;
1138
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001139 mutex_lock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001140
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001141 if (fbc->enabled) {
Paulo Zanoni49227c42016-01-19 11:35:52 -02001142 WARN_ON(fbc->crtc == NULL);
1143 if (fbc->crtc == crtc) {
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001144 WARN_ON(!crtc_state->enable_fbc);
Paulo Zanoni49227c42016-01-19 11:35:52 -02001145 WARN_ON(fbc->active);
1146 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03001147 goto out;
1148 }
1149
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001150 if (!crtc_state->enable_fbc)
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001151 goto out;
1152
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001153 WARN_ON(fbc->active);
1154 WARN_ON(fbc->crtc != NULL);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001155
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001156 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001157 if (intel_fbc_alloc_cfb(crtc)) {
Paulo Zanoni913a3a62016-01-19 11:35:54 -02001158 fbc->no_fbc_reason = "not enough stolen memory";
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001159 goto out;
1160 }
1161
Paulo Zanonid029bca2015-10-15 10:44:46 -03001162 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001163 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
Paulo Zanonid029bca2015-10-15 10:44:46 -03001164
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001165 fbc->enabled = true;
1166 fbc->crtc = crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001167out:
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001168 mutex_unlock(&fbc->lock);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001169}
1170
1171/**
1172 * __intel_fbc_disable - disable FBC
1173 * @dev_priv: i915 device instance
1174 *
1175 * This is the low level function that actually disables FBC. Callers should
1176 * grab the FBC lock.
1177 */
1178static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1179{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001180 struct intel_fbc *fbc = &dev_priv->fbc;
1181 struct intel_crtc *crtc = fbc->crtc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001182
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001183 WARN_ON(!mutex_is_locked(&fbc->lock));
1184 WARN_ON(!fbc->enabled);
1185 WARN_ON(fbc->active);
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02001186 WARN_ON(crtc->active);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001187
1188 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1189
Paulo Zanonic5ecd462015-10-15 14:19:21 -03001190 __intel_fbc_cleanup_cfb(dev_priv);
1191
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001192 fbc->enabled = false;
1193 fbc->crtc = NULL;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001194}
1195
1196/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001197 * intel_fbc_disable - disable FBC if it's associated with crtc
Paulo Zanonid029bca2015-10-15 10:44:46 -03001198 * @crtc: the CRTC
1199 *
1200 * This function disables FBC if it's associated with the provided CRTC.
1201 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001202void intel_fbc_disable(struct intel_crtc *crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001203{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001204 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001205 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonid029bca2015-10-15 10:44:46 -03001206
1207 if (!fbc_supported(dev_priv))
1208 return;
1209
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001210 mutex_lock(&fbc->lock);
Matthew Auld4da45612016-07-05 10:28:34 +01001211 if (fbc->crtc == crtc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001212 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001213 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001214
1215 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001216}
1217
1218/**
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001219 * intel_fbc_global_disable - globally disable FBC
Paulo Zanonid029bca2015-10-15 10:44:46 -03001220 * @dev_priv: i915 device instance
1221 *
1222 * This function disables FBC regardless of which CRTC is associated with it.
1223 */
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001224void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001225{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001226 struct intel_fbc *fbc = &dev_priv->fbc;
1227
Paulo Zanonid029bca2015-10-15 10:44:46 -03001228 if (!fbc_supported(dev_priv))
1229 return;
1230
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001231 mutex_lock(&fbc->lock);
1232 if (fbc->enabled)
Paulo Zanonid029bca2015-10-15 10:44:46 -03001233 __intel_fbc_disable(dev_priv);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001234 mutex_unlock(&fbc->lock);
Paulo Zanoni65c76002016-01-19 11:35:47 -02001235
1236 cancel_work_sync(&fbc->work.work);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001237}
1238
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001239static void intel_fbc_underrun_work_fn(struct work_struct *work)
1240{
1241 struct drm_i915_private *dev_priv =
1242 container_of(work, struct drm_i915_private, fbc.underrun_work);
1243 struct intel_fbc *fbc = &dev_priv->fbc;
1244
1245 mutex_lock(&fbc->lock);
1246
1247 /* Maybe we were scheduled twice. */
1248 if (fbc->underrun_detected)
1249 goto out;
1250
1251 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1252 fbc->underrun_detected = true;
1253
1254 intel_fbc_deactivate(dev_priv);
1255out:
1256 mutex_unlock(&fbc->lock);
1257}
1258
1259/**
1260 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1261 * @dev_priv: i915 device instance
1262 *
1263 * Without FBC, most underruns are harmless and don't really cause too many
1264 * problems, except for an annoying message on dmesg. With FBC, underruns can
1265 * become black screens or even worse, especially when paired with bad
1266 * watermarks. So in order for us to be on the safe side, completely disable FBC
1267 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1268 * already suggests that watermarks may be bad, so try to be as safe as
1269 * possible.
1270 *
1271 * This function is called from the IRQ handler.
1272 */
1273void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1274{
1275 struct intel_fbc *fbc = &dev_priv->fbc;
1276
1277 if (!fbc_supported(dev_priv))
1278 return;
1279
1280 /* There's no guarantee that underrun_detected won't be set to true
1281 * right after this check and before the work is scheduled, but that's
1282 * not a problem since we'll check it again under the work function
1283 * while FBC is locked. This check here is just to prevent us from
1284 * unnecessarily scheduling the work, and it relies on the fact that we
1285 * never switch underrun_detect back to false after it's true. */
1286 if (READ_ONCE(fbc->underrun_detected))
1287 return;
1288
1289 schedule_work(&fbc->underrun_work);
1290}
1291
Paulo Zanonid029bca2015-10-15 10:44:46 -03001292/**
Paulo Zanoni010cf732016-01-19 11:35:48 -02001293 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1294 * @dev_priv: i915 device instance
1295 *
1296 * The FBC code needs to track CRTC visibility since the older platforms can't
1297 * have FBC enabled while multiple pipes are used. This function does the
1298 * initial setup at driver load to make sure FBC is matching the real hardware.
1299 */
1300void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1301{
1302 struct intel_crtc *crtc;
1303
1304 /* Don't even bother tracking anything if we don't need. */
1305 if (!no_fbc_on_multiple_pipes(dev_priv))
1306 return;
1307
Chris Wilson91c8a322016-07-05 10:40:23 +01001308 for_each_intel_crtc(&dev_priv->drm, crtc)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001309 if (intel_crtc_active(&crtc->base) &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +03001310 to_intel_plane_state(crtc->base.primary->state)->base.visible)
Paulo Zanoni010cf732016-01-19 11:35:48 -02001311 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1312}
1313
Paulo Zanoni80788a02016-04-13 16:01:09 -03001314/*
1315 * The DDX driver changes its behavior depending on the value it reads from
1316 * i915.enable_fbc, so sanitize it by translating the default value into either
1317 * 0 or 1 in order to allow it to know what's going on.
1318 *
1319 * Notice that this is done at driver initialization and we still allow user
1320 * space to change the value during runtime without sanitizing it again. IGT
1321 * relies on being able to change i915.enable_fbc at runtime.
1322 */
1323static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1324{
1325 if (i915.enable_fbc >= 0)
1326 return !!i915.enable_fbc;
1327
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001328 if (!HAS_FBC(dev_priv))
1329 return 0;
1330
Paulo Zanoni80788a02016-04-13 16:01:09 -03001331 if (IS_BROADWELL(dev_priv))
1332 return 1;
1333
1334 return 0;
1335}
1336
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001337static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1338{
1339#ifdef CONFIG_INTEL_IOMMU
1340 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1341 if (intel_iommu_gfx_mapped &&
1342 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1343 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1344 return true;
1345 }
1346#endif
1347
1348 return false;
1349}
1350
Paulo Zanoni010cf732016-01-19 11:35:48 -02001351/**
Rodrigo Vivi94b83952014-12-08 06:46:31 -08001352 * intel_fbc_init - Initialize FBC
1353 * @dev_priv: the i915 device
1354 *
1355 * This function might be called during PM init process.
1356 */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001357void intel_fbc_init(struct drm_i915_private *dev_priv)
1358{
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001359 struct intel_fbc *fbc = &dev_priv->fbc;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001360 enum pipe pipe;
1361
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001362 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001363 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001364 mutex_init(&fbc->lock);
1365 fbc->enabled = false;
1366 fbc->active = false;
1367 fbc->work.scheduled = false;
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001368
Chris Wilson36dbc4d2016-08-04 08:43:53 +01001369 if (need_fbc_vtd_wa(dev_priv))
1370 mkwrite_device_info(dev_priv)->has_fbc = false;
1371
Paulo Zanoni80788a02016-04-13 16:01:09 -03001372 i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1373 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
1374
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001375 if (!HAS_FBC(dev_priv)) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001376 fbc->no_fbc_reason = "unsupported by this chipset";
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001377 return;
1378 }
1379
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001380 for_each_pipe(dev_priv, pipe) {
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001381 fbc->possible_framebuffer_bits |=
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001382 INTEL_FRONTBUFFER_PRIMARY(pipe);
1383
Paulo Zanoni57105022015-11-04 17:10:46 -02001384 if (fbc_on_pipe_a_only(dev_priv))
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001385 break;
1386 }
1387
Paulo Zanoni8c400742016-01-29 18:57:39 -02001388 /* This value was pulled out of someone's hat */
1389 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001390 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001391
Paulo Zanonib07ea0f2015-11-04 17:10:52 -02001392 /* We still don't have any sort of hardware state readout for FBC, so
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001393 * deactivate it in case the BIOS activated it to make sure software
1394 * matches the hardware state. */
Paulo Zanoni8c400742016-01-29 18:57:39 -02001395 if (intel_fbc_hw_is_active(dev_priv))
1396 intel_fbc_hw_deactivate(dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001397}