Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | */ |
| 23 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 24 | /** |
| 25 | * DOC: Frame Buffer Compression (FBC) |
| 26 | * |
| 27 | * FBC tries to save memory bandwidth (and so power consumption) by |
| 28 | * compressing the amount of memory used by the display. It is total |
| 29 | * transparent to user space and completely handled in the kernel. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 30 | * |
| 31 | * The benefits of FBC are mostly visible with solid backgrounds and |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 32 | * variation-less patterns. It comes from keeping the memory footprint small |
| 33 | * and having fewer memory pages opened and accessed for refreshing the display. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 34 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 35 | * i915 is responsible to reserve stolen memory for FBC and configure its |
| 36 | * offset on proper registers. The hardware takes care of all |
| 37 | * compress/decompress. However there are many known cases where we have to |
| 38 | * forcibly disable it to allow proper screen updates. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 39 | */ |
| 40 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 41 | #include "intel_drv.h" |
| 42 | #include "i915_drv.h" |
| 43 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 44 | static inline bool fbc_supported(struct drm_i915_private *dev_priv) |
| 45 | { |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 46 | return HAS_FBC(dev_priv); |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 47 | } |
| 48 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 49 | static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv) |
| 50 | { |
| 51 | return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8; |
| 52 | } |
| 53 | |
Paulo Zanoni | e6cd6dc | 2015-10-16 17:55:40 -0300 | [diff] [blame] | 54 | static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv) |
| 55 | { |
| 56 | return INTEL_INFO(dev_priv)->gen < 4; |
| 57 | } |
| 58 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 59 | static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv) |
| 60 | { |
| 61 | return INTEL_INFO(dev_priv)->gen <= 3; |
| 62 | } |
| 63 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 64 | /* |
| 65 | * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the |
| 66 | * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's |
| 67 | * origin so the x and y offsets can actually fit the registers. As a |
| 68 | * consequence, the fence doesn't really start exactly at the display plane |
| 69 | * address we program because it starts at the real start of the buffer, so we |
| 70 | * have to take this into consideration here. |
| 71 | */ |
| 72 | static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc) |
| 73 | { |
| 74 | return crtc->base.y - crtc->adjusted_y; |
| 75 | } |
| 76 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 77 | /* |
| 78 | * For SKL+, the plane source size used by the hardware is based on the value we |
| 79 | * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value |
| 80 | * we wrote to PIPESRC. |
| 81 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 82 | static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache, |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 83 | int *width, int *height) |
| 84 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 85 | int w, h; |
| 86 | |
Ville Syrjälä | bd2ef25 | 2016-09-26 19:30:46 +0300 | [diff] [blame^] | 87 | if (drm_rotation_90_or_270(cache->plane.rotation)) { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 88 | w = cache->plane.src_h; |
| 89 | h = cache->plane.src_w; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 90 | } else { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 91 | w = cache->plane.src_w; |
| 92 | h = cache->plane.src_h; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 93 | } |
| 94 | |
| 95 | if (width) |
| 96 | *width = w; |
| 97 | if (height) |
| 98 | *height = h; |
| 99 | } |
| 100 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 101 | static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv, |
| 102 | struct intel_fbc_state_cache *cache) |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 103 | { |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 104 | int lines; |
| 105 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 106 | intel_fbc_get_plane_source_size(cache, NULL, &lines); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 107 | if (INTEL_INFO(dev_priv)->gen >= 7) |
| 108 | lines = min(lines, 2048); |
| 109 | |
| 110 | /* Hardware needs the full buffer stride, not just the active area. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 111 | return lines * cache->fb.stride; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 112 | } |
| 113 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 114 | static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 115 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 116 | u32 fbc_ctl; |
| 117 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 118 | /* Disable compression */ |
| 119 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 120 | if ((fbc_ctl & FBC_CTL_EN) == 0) |
| 121 | return; |
| 122 | |
| 123 | fbc_ctl &= ~FBC_CTL_EN; |
| 124 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 125 | |
| 126 | /* Wait for compressing bit to clear */ |
Chris Wilson | 8d90dfd | 2016-06-30 15:33:21 +0100 | [diff] [blame] | 127 | if (intel_wait_for_register(dev_priv, |
| 128 | FBC_STATUS, FBC_STAT_COMPRESSING, 0, |
| 129 | 10)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 130 | DRM_DEBUG_KMS("FBC idle timed out\n"); |
| 131 | return; |
| 132 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 133 | } |
| 134 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 135 | static void i8xx_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 136 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 137 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 138 | int cfb_pitch; |
| 139 | int i; |
| 140 | u32 fbc_ctl; |
| 141 | |
Jani Nikula | 60ee5cd | 2015-02-05 12:04:27 +0200 | [diff] [blame] | 142 | /* Note: fbc.threshold == 1 for i8xx */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 143 | cfb_pitch = params->cfb_size / FBC_LL_SIZE; |
| 144 | if (params->fb.stride < cfb_pitch) |
| 145 | cfb_pitch = params->fb.stride; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 146 | |
| 147 | /* FBC_CTL wants 32B or 64B units */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 148 | if (IS_GEN2(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 149 | cfb_pitch = (cfb_pitch / 32) - 1; |
| 150 | else |
| 151 | cfb_pitch = (cfb_pitch / 64) - 1; |
| 152 | |
| 153 | /* Clear old tags */ |
| 154 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) |
Ville Syrjälä | 4d110c7 | 2015-09-18 20:03:18 +0300 | [diff] [blame] | 155 | I915_WRITE(FBC_TAG(i), 0); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 156 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 157 | if (IS_GEN4(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 158 | u32 fbc_ctl2; |
| 159 | |
| 160 | /* Set it up... */ |
| 161 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 162 | fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 163 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 164 | I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | /* enable it... */ |
| 168 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 169 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; |
| 170 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 171 | if (IS_I945GM(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 172 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ |
| 173 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 174 | fbc_ctl |= params->fb.fence_reg; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 175 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 176 | } |
| 177 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 178 | static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 179 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 180 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; |
| 181 | } |
| 182 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 183 | static void g4x_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 184 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 185 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 186 | u32 dpfc_ctl; |
| 187 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 188 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN; |
| 189 | if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 190 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 191 | else |
| 192 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 193 | |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 194 | if (params->fb.fence_reg != I915_FENCE_REG_NONE) { |
| 195 | dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg; |
| 196 | I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
| 197 | } else { |
| 198 | I915_WRITE(DPFC_FENCE_YOFF, 0); |
| 199 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 200 | |
| 201 | /* enable it... */ |
| 202 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 203 | } |
| 204 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 205 | static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 206 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 207 | u32 dpfc_ctl; |
| 208 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 209 | /* Disable compression */ |
| 210 | dpfc_ctl = I915_READ(DPFC_CONTROL); |
| 211 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 212 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 213 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 217 | static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 218 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 219 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; |
| 220 | } |
| 221 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 222 | /* This function forces a CFB recompression through the nuke operation. */ |
| 223 | static void intel_fbc_recompress(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 224 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 225 | I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE); |
| 226 | POSTING_READ(MSG_FBC_REND_STATE); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 227 | } |
| 228 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 229 | static void ilk_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 230 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 231 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 232 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 233 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 234 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 235 | dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane); |
| 236 | if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 237 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 238 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 239 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 240 | case 4: |
| 241 | case 3: |
| 242 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 243 | break; |
| 244 | case 2: |
| 245 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 246 | break; |
| 247 | case 1: |
| 248 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 249 | break; |
| 250 | } |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 251 | |
| 252 | if (params->fb.fence_reg != I915_FENCE_REG_NONE) { |
| 253 | dpfc_ctl |= DPFC_CTL_FENCE_EN; |
| 254 | if (IS_GEN5(dev_priv)) |
| 255 | dpfc_ctl |= params->fb.fence_reg; |
| 256 | if (IS_GEN6(dev_priv)) { |
| 257 | I915_WRITE(SNB_DPFC_CTL_SA, |
| 258 | SNB_CPU_FENCE_ENABLE | params->fb.fence_reg); |
| 259 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, |
| 260 | params->crtc.fence_y_offset); |
| 261 | } |
| 262 | } else { |
| 263 | if (IS_GEN6(dev_priv)) { |
| 264 | I915_WRITE(SNB_DPFC_CTL_SA, 0); |
| 265 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0); |
| 266 | } |
| 267 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 268 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 269 | I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset); |
| 270 | I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 271 | /* enable it... */ |
| 272 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 273 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 274 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 275 | } |
| 276 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 277 | static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 278 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 279 | u32 dpfc_ctl; |
| 280 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 281 | /* Disable compression */ |
| 282 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); |
| 283 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 284 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 285 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 286 | } |
| 287 | } |
| 288 | |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 289 | static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 290 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 291 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; |
| 292 | } |
| 293 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 294 | static void gen7_fbc_activate(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 295 | { |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 296 | struct intel_fbc_reg_params *params = &dev_priv->fbc.params; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 297 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 298 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 299 | |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 300 | dpfc_ctl = 0; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 301 | if (IS_IVYBRIDGE(dev_priv)) |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 302 | dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane); |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 303 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 304 | if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 305 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 306 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 307 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 308 | case 4: |
| 309 | case 3: |
| 310 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 311 | break; |
| 312 | case 2: |
| 313 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 314 | break; |
| 315 | case 1: |
| 316 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 317 | break; |
| 318 | } |
| 319 | |
Chris Wilson | 12ecf4b | 2016-08-19 16:54:24 +0100 | [diff] [blame] | 320 | if (params->fb.fence_reg != I915_FENCE_REG_NONE) { |
| 321 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; |
| 322 | I915_WRITE(SNB_DPFC_CTL_SA, |
| 323 | SNB_CPU_FENCE_ENABLE | params->fb.fence_reg); |
| 324 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset); |
| 325 | } else { |
| 326 | I915_WRITE(SNB_DPFC_CTL_SA,0); |
| 327 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0); |
| 328 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 329 | |
| 330 | if (dev_priv->fbc.false_color) |
| 331 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; |
| 332 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 333 | if (IS_IVYBRIDGE(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 334 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ |
| 335 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 336 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 337 | ILK_FBCQ_DIS); |
Paulo Zanoni | 40f4022 | 2015-09-14 15:20:01 -0300 | [diff] [blame] | 338 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 339 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 340 | I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe), |
| 341 | I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 342 | HSW_FBCQ_DIS); |
| 343 | } |
| 344 | |
Paulo Zanoni | 57012be9 | 2015-09-14 15:20:00 -0300 | [diff] [blame] | 345 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 346 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 347 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 348 | } |
| 349 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 350 | static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv) |
| 351 | { |
| 352 | if (INTEL_INFO(dev_priv)->gen >= 5) |
| 353 | return ilk_fbc_is_active(dev_priv); |
| 354 | else if (IS_GM45(dev_priv)) |
| 355 | return g4x_fbc_is_active(dev_priv); |
| 356 | else |
| 357 | return i8xx_fbc_is_active(dev_priv); |
| 358 | } |
| 359 | |
| 360 | static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv) |
| 361 | { |
Paulo Zanoni | 5375ce9 | 2016-01-29 18:57:40 -0200 | [diff] [blame] | 362 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 363 | |
| 364 | fbc->active = true; |
| 365 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 366 | if (INTEL_INFO(dev_priv)->gen >= 7) |
| 367 | gen7_fbc_activate(dev_priv); |
| 368 | else if (INTEL_INFO(dev_priv)->gen >= 5) |
| 369 | ilk_fbc_activate(dev_priv); |
| 370 | else if (IS_GM45(dev_priv)) |
| 371 | g4x_fbc_activate(dev_priv); |
| 372 | else |
| 373 | i8xx_fbc_activate(dev_priv); |
| 374 | } |
| 375 | |
| 376 | static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv) |
| 377 | { |
Paulo Zanoni | 5375ce9 | 2016-01-29 18:57:40 -0200 | [diff] [blame] | 378 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 379 | |
| 380 | fbc->active = false; |
| 381 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 382 | if (INTEL_INFO(dev_priv)->gen >= 5) |
| 383 | ilk_fbc_deactivate(dev_priv); |
| 384 | else if (IS_GM45(dev_priv)) |
| 385 | g4x_fbc_deactivate(dev_priv); |
| 386 | else |
| 387 | i8xx_fbc_deactivate(dev_priv); |
| 388 | } |
| 389 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 390 | /** |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 391 | * intel_fbc_is_active - Is FBC active? |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 392 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 393 | * |
| 394 | * This function is used to verify the current state of FBC. |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 395 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 396 | * FIXME: This should be tracked in the plane config eventually |
Daniel Vetter | 2e7a570 | 2016-06-01 23:40:36 +0200 | [diff] [blame] | 397 | * instead of queried at runtime for most callers. |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 398 | */ |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 399 | bool intel_fbc_is_active(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 400 | { |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 401 | return dev_priv->fbc.active; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 402 | } |
| 403 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 404 | static void intel_fbc_work_fn(struct work_struct *__work) |
| 405 | { |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 406 | struct drm_i915_private *dev_priv = |
| 407 | container_of(__work, struct drm_i915_private, fbc.work.work); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 408 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 409 | struct intel_fbc_work *work = &fbc->work; |
| 410 | struct intel_crtc *crtc = fbc->crtc; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 411 | struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe]; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 412 | |
| 413 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 414 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 415 | pipe_name(crtc->pipe)); |
| 416 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 417 | mutex_lock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 418 | work->scheduled = false; |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 419 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 420 | return; |
| 421 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 422 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 423 | retry: |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 424 | /* Delay the actual enabling to let pageflipping cease and the |
| 425 | * display to settle before starting the compression. Note that |
| 426 | * this delay also serves a second purpose: it allows for a |
| 427 | * vblank to pass after disabling the FBC before we attempt |
| 428 | * to modify the control registers. |
| 429 | * |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 430 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 431 | * |
| 432 | * It is also worth mentioning that since work->scheduled_vblank can be |
| 433 | * updated multiple times by the other threads, hitting the timeout is |
| 434 | * not an error condition. We'll just end up hitting the "goto retry" |
| 435 | * case below. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 436 | */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 437 | wait_event_timeout(vblank->queue, |
| 438 | drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank, |
| 439 | msecs_to_jiffies(50)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 440 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 441 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 442 | |
| 443 | /* Were we cancelled? */ |
| 444 | if (!work->scheduled) |
| 445 | goto out; |
| 446 | |
| 447 | /* Were we delayed again while this function was sleeping? */ |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 448 | if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 449 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 450 | goto retry; |
| 451 | } |
| 452 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 453 | intel_fbc_hw_activate(dev_priv); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 454 | |
| 455 | work->scheduled = false; |
| 456 | |
| 457 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 458 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 459 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 460 | } |
| 461 | |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 462 | static void intel_fbc_schedule_activation(struct intel_crtc *crtc) |
| 463 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 464 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 465 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 466 | struct intel_fbc_work *work = &fbc->work; |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 467 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 468 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 469 | |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 470 | if (drm_crtc_vblank_get(&crtc->base)) { |
| 471 | DRM_ERROR("vblank not available for FBC on pipe %c\n", |
| 472 | pipe_name(crtc->pipe)); |
| 473 | return; |
| 474 | } |
| 475 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 476 | /* It is useless to call intel_fbc_cancel_work() or cancel_work() in |
| 477 | * this function since we're not releasing fbc.lock, so it won't have an |
| 478 | * opportunity to grab it to discover that it was cancelled. So we just |
| 479 | * update the expected jiffy count. */ |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 480 | work->scheduled = true; |
Paulo Zanoni | ca18d51 | 2016-01-21 18:03:05 -0200 | [diff] [blame] | 481 | work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base); |
| 482 | drm_crtc_vblank_put(&crtc->base); |
Paulo Zanoni | 128d735 | 2015-10-26 16:27:49 -0200 | [diff] [blame] | 483 | |
| 484 | schedule_work(&work->work); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 485 | } |
| 486 | |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 487 | static void intel_fbc_deactivate(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 488 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 489 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 490 | |
| 491 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 492 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 493 | /* Calling cancel_work() here won't help due to the fact that the work |
| 494 | * function grabs fbc->lock. Just set scheduled to false so the work |
| 495 | * function can know it was cancelled. */ |
| 496 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 497 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 498 | if (fbc->active) |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 499 | intel_fbc_hw_deactivate(dev_priv); |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 500 | } |
| 501 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 502 | static bool multiple_pipes_ok(struct intel_crtc *crtc, |
| 503 | struct intel_plane_state *plane_state) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 504 | { |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 505 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 506 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 507 | enum pipe pipe = crtc->pipe; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 508 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 509 | /* Don't even bother tracking anything we don't need. */ |
| 510 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 511 | return true; |
| 512 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 513 | if (plane_state->base.visible) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 514 | fbc->visible_pipes_mask |= (1 << pipe); |
| 515 | else |
| 516 | fbc->visible_pipes_mask &= ~(1 << pipe); |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 517 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 518 | return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0; |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 519 | } |
| 520 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 521 | static int find_compression_threshold(struct drm_i915_private *dev_priv, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 522 | struct drm_mm_node *node, |
| 523 | int size, |
| 524 | int fb_cpp) |
| 525 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 526 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 527 | int compression_threshold = 1; |
| 528 | int ret; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 529 | u64 end; |
| 530 | |
| 531 | /* The FBC hardware for BDW/SKL doesn't have access to the stolen |
| 532 | * reserved range size, so it always assumes the maximum (8mb) is used. |
| 533 | * If we enable FBC using a CFB on that memory range we'll get FIFO |
| 534 | * underruns, even if that range is not reserved by the BIOS. */ |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 535 | if (IS_BROADWELL(dev_priv) || |
| 536 | IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 537 | end = ggtt->stolen_size - 8 * 1024 * 1024; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 538 | else |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 539 | end = ggtt->stolen_usable_size; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 540 | |
| 541 | /* HACK: This code depends on what we will do in *_enable_fbc. If that |
| 542 | * code changes, this code needs to change as well. |
| 543 | * |
| 544 | * The enable_fbc code will attempt to use one of our 2 compression |
| 545 | * thresholds, therefore, in that case, we only have 1 resort. |
| 546 | */ |
| 547 | |
| 548 | /* Try to over-allocate to reduce reallocations and fragmentation. */ |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 549 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1, |
| 550 | 4096, 0, end); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 551 | if (ret == 0) |
| 552 | return compression_threshold; |
| 553 | |
| 554 | again: |
| 555 | /* HW's ability to limit the CFB is 1:4 */ |
| 556 | if (compression_threshold > 4 || |
| 557 | (fb_cpp == 2 && compression_threshold == 2)) |
| 558 | return 0; |
| 559 | |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 560 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1, |
| 561 | 4096, 0, end); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 562 | if (ret && INTEL_INFO(dev_priv)->gen <= 4) { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 563 | return 0; |
| 564 | } else if (ret) { |
| 565 | compression_threshold <<= 1; |
| 566 | goto again; |
| 567 | } else { |
| 568 | return compression_threshold; |
| 569 | } |
| 570 | } |
| 571 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 572 | static int intel_fbc_alloc_cfb(struct intel_crtc *crtc) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 573 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 574 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 575 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 576 | struct drm_mm_node *uninitialized_var(compressed_llb); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 577 | int size, fb_cpp, ret; |
| 578 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 579 | WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb)); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 580 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 581 | size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache); |
| 582 | fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 583 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 584 | ret = find_compression_threshold(dev_priv, &fbc->compressed_fb, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 585 | size, fb_cpp); |
| 586 | if (!ret) |
| 587 | goto err_llb; |
| 588 | else if (ret > 1) { |
| 589 | DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n"); |
| 590 | |
| 591 | } |
| 592 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 593 | fbc->threshold = ret; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 594 | |
| 595 | if (INTEL_INFO(dev_priv)->gen >= 5) |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 596 | I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 597 | else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 598 | I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 599 | } else { |
| 600 | compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL); |
| 601 | if (!compressed_llb) |
| 602 | goto err_fb; |
| 603 | |
| 604 | ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb, |
| 605 | 4096, 4096); |
| 606 | if (ret) |
| 607 | goto err_fb; |
| 608 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 609 | fbc->compressed_llb = compressed_llb; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 610 | |
| 611 | I915_WRITE(FBC_CFB_BASE, |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 612 | dev_priv->mm.stolen_base + fbc->compressed_fb.start); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 613 | I915_WRITE(FBC_LL_BASE, |
| 614 | dev_priv->mm.stolen_base + compressed_llb->start); |
| 615 | } |
| 616 | |
Paulo Zanoni | b8bf5d7 | 2015-09-14 15:19:58 -0300 | [diff] [blame] | 617 | DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n", |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 618 | fbc->compressed_fb.size, fbc->threshold); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 619 | |
| 620 | return 0; |
| 621 | |
| 622 | err_fb: |
| 623 | kfree(compressed_llb); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 624 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 625 | err_llb: |
| 626 | pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size); |
| 627 | return -ENOSPC; |
| 628 | } |
| 629 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 630 | static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 631 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 632 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 633 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 634 | if (drm_mm_node_allocated(&fbc->compressed_fb)) |
| 635 | i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb); |
| 636 | |
| 637 | if (fbc->compressed_llb) { |
| 638 | i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb); |
| 639 | kfree(fbc->compressed_llb); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 640 | } |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 641 | } |
| 642 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 643 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 644 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 645 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 646 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 647 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 648 | return; |
| 649 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 650 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 651 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 652 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 653 | } |
| 654 | |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 655 | static bool stride_is_valid(struct drm_i915_private *dev_priv, |
| 656 | unsigned int stride) |
| 657 | { |
| 658 | /* These should have been caught earlier. */ |
| 659 | WARN_ON(stride < 512); |
| 660 | WARN_ON((stride & (64 - 1)) != 0); |
| 661 | |
| 662 | /* Below are the additional FBC restrictions. */ |
| 663 | |
| 664 | if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv)) |
| 665 | return stride == 4096 || stride == 8192; |
| 666 | |
| 667 | if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048) |
| 668 | return false; |
| 669 | |
| 670 | if (stride > 16384) |
| 671 | return false; |
| 672 | |
| 673 | return true; |
| 674 | } |
| 675 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 676 | static bool pixel_format_is_valid(struct drm_i915_private *dev_priv, |
| 677 | uint32_t pixel_format) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 678 | { |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 679 | switch (pixel_format) { |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 680 | case DRM_FORMAT_XRGB8888: |
| 681 | case DRM_FORMAT_XBGR8888: |
| 682 | return true; |
| 683 | case DRM_FORMAT_XRGB1555: |
| 684 | case DRM_FORMAT_RGB565: |
| 685 | /* 16bpp not supported on gen2 */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 686 | if (IS_GEN2(dev_priv)) |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 687 | return false; |
| 688 | /* WaFbcOnly1to1Ratio:ctg */ |
| 689 | if (IS_G4X(dev_priv)) |
| 690 | return false; |
| 691 | return true; |
| 692 | default: |
| 693 | return false; |
| 694 | } |
| 695 | } |
| 696 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 697 | /* |
| 698 | * For some reason, the hardware tracking starts looking at whatever we |
| 699 | * programmed as the display plane base address register. It does not look at |
| 700 | * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y} |
| 701 | * variables instead of just looking at the pipe/plane size. |
| 702 | */ |
| 703 | static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc) |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 704 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 705 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 706 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 707 | unsigned int effective_w, effective_h, max_w, max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 708 | |
| 709 | if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) { |
| 710 | max_w = 4096; |
| 711 | max_h = 4096; |
| 712 | } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { |
| 713 | max_w = 4096; |
| 714 | max_h = 2048; |
| 715 | } else { |
| 716 | max_w = 2048; |
| 717 | max_h = 1536; |
| 718 | } |
| 719 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 720 | intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w, |
| 721 | &effective_h); |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 722 | effective_w += crtc->adjusted_x; |
| 723 | effective_h += crtc->adjusted_y; |
| 724 | |
| 725 | return effective_w <= max_w && effective_h <= max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 726 | } |
| 727 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 728 | /* XXX replace me when we have VMA tracking for intel_plane_state */ |
| 729 | static int get_fence_id(struct drm_framebuffer *fb) |
| 730 | { |
| 731 | struct i915_vma *vma = i915_gem_object_to_ggtt(intel_fb_obj(fb), NULL); |
| 732 | |
| 733 | return vma && vma->fence ? vma->fence->id : I915_FENCE_REG_NONE; |
| 734 | } |
| 735 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 736 | static void intel_fbc_update_state_cache(struct intel_crtc *crtc, |
| 737 | struct intel_crtc_state *crtc_state, |
| 738 | struct intel_plane_state *plane_state) |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 739 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 740 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 741 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 742 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 743 | struct drm_framebuffer *fb = plane_state->base.fb; |
| 744 | struct drm_i915_gem_object *obj; |
| 745 | |
| 746 | cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags; |
| 747 | if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) |
| 748 | cache->crtc.hsw_bdw_pixel_rate = |
| 749 | ilk_pipe_pixel_rate(crtc_state); |
| 750 | |
| 751 | cache->plane.rotation = plane_state->base.rotation; |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 752 | cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16; |
| 753 | cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16; |
| 754 | cache->plane.visible = plane_state->base.visible; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 755 | |
| 756 | if (!cache->plane.visible) |
| 757 | return; |
| 758 | |
| 759 | obj = intel_fb_obj(fb); |
| 760 | |
| 761 | /* FIXME: We lack the proper locking here, so only run this on the |
| 762 | * platforms that need. */ |
Tvrtko Ursulin | ac657f6 | 2016-05-10 10:57:08 +0100 | [diff] [blame] | 763 | if (IS_GEN(dev_priv, 5, 6)) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 764 | cache->fb.ilk_ggtt_offset = i915_gem_object_ggtt_offset(obj, NULL); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 765 | cache->fb.pixel_format = fb->pixel_format; |
| 766 | cache->fb.stride = fb->pitches[0]; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 767 | cache->fb.fence_reg = get_fence_id(fb); |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 768 | cache->fb.tiling_mode = i915_gem_object_get_tiling(obj); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 769 | } |
| 770 | |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 771 | static bool intel_fbc_can_activate(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 772 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 773 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 774 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 775 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 776 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 777 | if (!cache->plane.visible) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 778 | fbc->no_fbc_reason = "primary plane not visible"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 779 | return false; |
| 780 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 781 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 782 | if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) || |
| 783 | (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 784 | fbc->no_fbc_reason = "incompatible mode"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 785 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 786 | } |
| 787 | |
Paulo Zanoni | 45b32a2 | 2015-11-04 17:10:49 -0200 | [diff] [blame] | 788 | if (!intel_fbc_hw_tracking_covers_screen(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 789 | fbc->no_fbc_reason = "mode too large for compression"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 790 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 791 | } |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 792 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 793 | /* The use of a CPU fence is mandatory in order to detect writes |
| 794 | * by the CPU to the scanout and trigger updates to the FBC. |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 795 | * |
| 796 | * Note that is possible for a tiled surface to be unmappable (and |
| 797 | * so have no fence associated with it) due to aperture constaints |
| 798 | * at the time of pinning. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 799 | */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 800 | if (cache->fb.tiling_mode != I915_TILING_X || |
| 801 | cache->fb.fence_reg == I915_FENCE_REG_NONE) { |
Chris Wilson | c82dd88 | 2016-08-24 19:00:53 +0100 | [diff] [blame] | 802 | fbc->no_fbc_reason = "framebuffer not tiled or fenced"; |
| 803 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 804 | } |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 805 | if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) && |
Joonas Lahtinen | 31ad61e | 2016-07-29 08:50:05 +0300 | [diff] [blame] | 806 | cache->plane.rotation != DRM_ROTATE_0) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 807 | fbc->no_fbc_reason = "rotation unsupported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 808 | return false; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 809 | } |
| 810 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 811 | if (!stride_is_valid(dev_priv, cache->fb.stride)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 812 | fbc->no_fbc_reason = "framebuffer stride not supported"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 813 | return false; |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 814 | } |
| 815 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 816 | if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 817 | fbc->no_fbc_reason = "pixel format is invalid"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 818 | return false; |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 819 | } |
| 820 | |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 821 | /* WaFbcExceedCdClockThreshold:hsw,bdw */ |
| 822 | if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) && |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 823 | cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 824 | fbc->no_fbc_reason = "pixel rate is too big"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 825 | return false; |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 826 | } |
| 827 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 828 | /* It is possible for the required CFB size change without a |
| 829 | * crtc->disable + crtc->enable since it is possible to change the |
| 830 | * stride without triggering a full modeset. Since we try to |
| 831 | * over-allocate the CFB, there's a chance we may keep FBC enabled even |
| 832 | * if this happens, but if we exceed the current CFB size we'll have to |
| 833 | * disable FBC. Notice that it would be possible to disable FBC, wait |
| 834 | * for a frame, free the stolen node, then try to reenable FBC in case |
| 835 | * we didn't get any invalidate/deactivate calls, but this would require |
| 836 | * a lot of tracking just for a specific case. If we conclude it's an |
| 837 | * important case, we can implement it later. */ |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 838 | if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) > |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 839 | fbc->compressed_fb.size * fbc->threshold) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 840 | fbc->no_fbc_reason = "CFB requirements changed"; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 841 | return false; |
| 842 | } |
| 843 | |
| 844 | return true; |
| 845 | } |
| 846 | |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 847 | static bool intel_fbc_can_choose(struct intel_crtc *crtc) |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 848 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 849 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 850 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 851 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 852 | if (intel_vgpu_active(dev_priv)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 853 | fbc->no_fbc_reason = "VGPU is active"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 854 | return false; |
| 855 | } |
| 856 | |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 857 | if (!i915.enable_fbc) { |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 858 | fbc->no_fbc_reason = "disabled per module param or by default"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 859 | return false; |
| 860 | } |
| 861 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 862 | if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 863 | fbc->no_fbc_reason = "no enabled pipes can have FBC"; |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 864 | return false; |
| 865 | } |
| 866 | |
Paulo Zanoni | e35be23 | 2016-01-18 15:56:58 -0200 | [diff] [blame] | 867 | if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) { |
| 868 | fbc->no_fbc_reason = "no enabled planes can have FBC"; |
| 869 | return false; |
| 870 | } |
| 871 | |
Paulo Zanoni | 44a8a25 | 2016-01-19 11:35:36 -0200 | [diff] [blame] | 872 | return true; |
| 873 | } |
| 874 | |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 875 | static void intel_fbc_get_reg_params(struct intel_crtc *crtc, |
| 876 | struct intel_fbc_reg_params *params) |
| 877 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 878 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 879 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 880 | struct intel_fbc_state_cache *cache = &fbc->state_cache; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 881 | |
| 882 | /* Since all our fields are integer types, use memset here so the |
| 883 | * comparison function can rely on memcmp because the padding will be |
| 884 | * zero. */ |
| 885 | memset(params, 0, sizeof(*params)); |
| 886 | |
| 887 | params->crtc.pipe = crtc->pipe; |
| 888 | params->crtc.plane = crtc->plane; |
| 889 | params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc); |
| 890 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 891 | params->fb.pixel_format = cache->fb.pixel_format; |
| 892 | params->fb.stride = cache->fb.stride; |
| 893 | params->fb.fence_reg = cache->fb.fence_reg; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 894 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 895 | params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 896 | |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 897 | params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset; |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 898 | } |
| 899 | |
| 900 | static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1, |
| 901 | struct intel_fbc_reg_params *params2) |
| 902 | { |
| 903 | /* We can use this since intel_fbc_get_reg_params() does a memset. */ |
| 904 | return memcmp(params1, params2, sizeof(*params1)) == 0; |
| 905 | } |
| 906 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 907 | void intel_fbc_pre_update(struct intel_crtc *crtc, |
| 908 | struct intel_crtc_state *crtc_state, |
| 909 | struct intel_plane_state *plane_state) |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 910 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 911 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 912 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 913 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 914 | if (!fbc_supported(dev_priv)) |
| 915 | return; |
| 916 | |
| 917 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 918 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 919 | if (!multiple_pipes_ok(crtc, plane_state)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 920 | fbc->no_fbc_reason = "more than one pipe active"; |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 921 | goto deactivate; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 922 | } |
| 923 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 924 | if (!fbc->enabled || fbc->crtc != crtc) |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 925 | goto unlock; |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 926 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 927 | intel_fbc_update_state_cache(crtc, crtc_state, plane_state); |
Paulo Zanoni | aaf78d2 | 2016-01-19 11:35:42 -0200 | [diff] [blame] | 928 | |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 929 | deactivate: |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 930 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 931 | unlock: |
| 932 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 933 | } |
| 934 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 935 | static void __intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 936 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 937 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 938 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 939 | struct intel_fbc_reg_params old_params; |
| 940 | |
| 941 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 942 | |
| 943 | if (!fbc->enabled || fbc->crtc != crtc) |
| 944 | return; |
| 945 | |
| 946 | if (!intel_fbc_can_activate(crtc)) { |
| 947 | WARN_ON(fbc->active); |
| 948 | return; |
| 949 | } |
Paulo Zanoni | 615b40d7 | 2016-01-19 11:35:35 -0200 | [diff] [blame] | 950 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 951 | old_params = fbc->params; |
| 952 | intel_fbc_get_reg_params(crtc, &fbc->params); |
Paulo Zanoni | b183b3f | 2015-12-23 18:28:11 -0200 | [diff] [blame] | 953 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 954 | /* If the scanout has not changed, don't modify the FBC settings. |
| 955 | * Note that we make the fundamental assumption that the fb->obj |
| 956 | * cannot be unpinned (and have its GTT offset and fence revoked) |
| 957 | * without first being decoupled from the scanout and FBC disabled. |
| 958 | */ |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 959 | if (fbc->active && |
| 960 | intel_fbc_reg_params_equal(&old_params, &fbc->params)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 961 | return; |
| 962 | |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 963 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 964 | intel_fbc_schedule_activation(crtc); |
Paulo Zanoni | 212890c | 2016-01-19 11:35:43 -0200 | [diff] [blame] | 965 | fbc->no_fbc_reason = "FBC enabled (active or scheduled)"; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 966 | } |
| 967 | |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 968 | void intel_fbc_post_update(struct intel_crtc *crtc) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 969 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 970 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 971 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | 754d113 | 2015-10-13 19:13:25 -0300 | [diff] [blame] | 972 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 973 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 974 | return; |
| 975 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 976 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 977 | __intel_fbc_post_update(crtc); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 978 | mutex_unlock(&fbc->lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 979 | } |
| 980 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 981 | static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc) |
| 982 | { |
| 983 | if (fbc->enabled) |
| 984 | return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit; |
| 985 | else |
| 986 | return fbc->possible_framebuffer_bits; |
| 987 | } |
| 988 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 989 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 990 | unsigned int frontbuffer_bits, |
| 991 | enum fb_op_origin origin) |
| 992 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 993 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 994 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 995 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 996 | return; |
| 997 | |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 998 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 999 | return; |
| 1000 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1001 | mutex_lock(&fbc->lock); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1002 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 1003 | fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1004 | |
Paulo Zanoni | 5bc4047 | 2016-01-19 11:35:53 -0200 | [diff] [blame] | 1005 | if (fbc->enabled && fbc->busy_bits) |
Paulo Zanoni | 60eb2cc | 2016-01-19 11:35:45 -0200 | [diff] [blame] | 1006 | intel_fbc_deactivate(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1007 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1008 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1009 | } |
| 1010 | |
| 1011 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1012 | unsigned int frontbuffer_bits, enum fb_op_origin origin) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1013 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1014 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1015 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 1016 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 1017 | return; |
| 1018 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1019 | mutex_lock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1020 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1021 | fbc->busy_bits &= ~frontbuffer_bits; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1022 | |
Paulo Zanoni | ab28a54 | 2016-04-04 18:17:15 -0300 | [diff] [blame] | 1023 | if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP) |
| 1024 | goto out; |
| 1025 | |
Paulo Zanoni | 261fe99 | 2016-01-19 11:35:40 -0200 | [diff] [blame] | 1026 | if (!fbc->busy_bits && fbc->enabled && |
| 1027 | (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) { |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1028 | if (fbc->active) |
Paulo Zanoni | ee7d6cfa | 2015-11-11 14:46:22 -0200 | [diff] [blame] | 1029 | intel_fbc_recompress(dev_priv); |
Paulo Zanoni | 0dd8154 | 2016-01-19 11:35:39 -0200 | [diff] [blame] | 1030 | else |
Paulo Zanoni | 1eb5223 | 2016-01-19 11:35:44 -0200 | [diff] [blame] | 1031 | __intel_fbc_post_update(fbc->crtc); |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1032 | } |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1033 | |
Paulo Zanoni | ab28a54 | 2016-04-04 18:17:15 -0300 | [diff] [blame] | 1034 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1035 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1036 | } |
| 1037 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1038 | /** |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1039 | * intel_fbc_choose_crtc - select a CRTC to enable FBC on |
| 1040 | * @dev_priv: i915 device instance |
| 1041 | * @state: the atomic state structure |
| 1042 | * |
| 1043 | * This function looks at the proposed state for CRTCs and planes, then chooses |
| 1044 | * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to |
| 1045 | * true. |
| 1046 | * |
| 1047 | * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe |
| 1048 | * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc. |
| 1049 | */ |
| 1050 | void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv, |
| 1051 | struct drm_atomic_state *state) |
| 1052 | { |
| 1053 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1054 | struct drm_crtc *crtc; |
| 1055 | struct drm_crtc_state *crtc_state; |
| 1056 | struct drm_plane *plane; |
| 1057 | struct drm_plane_state *plane_state; |
| 1058 | bool fbc_crtc_present = false; |
| 1059 | int i, j; |
| 1060 | |
| 1061 | mutex_lock(&fbc->lock); |
| 1062 | |
| 1063 | for_each_crtc_in_state(state, crtc, crtc_state, i) { |
| 1064 | if (fbc->crtc == to_intel_crtc(crtc)) { |
| 1065 | fbc_crtc_present = true; |
| 1066 | break; |
| 1067 | } |
| 1068 | } |
| 1069 | /* This atomic commit doesn't involve the CRTC currently tied to FBC. */ |
| 1070 | if (!fbc_crtc_present && fbc->crtc != NULL) |
| 1071 | goto out; |
| 1072 | |
| 1073 | /* Simply choose the first CRTC that is compatible and has a visible |
| 1074 | * plane. We could go for fancier schemes such as checking the plane |
| 1075 | * size, but this would just affect the few platforms that don't tie FBC |
| 1076 | * to pipe or plane A. */ |
| 1077 | for_each_plane_in_state(state, plane, plane_state, i) { |
| 1078 | struct intel_plane_state *intel_plane_state = |
| 1079 | to_intel_plane_state(plane_state); |
| 1080 | |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1081 | if (!intel_plane_state->base.visible) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1082 | continue; |
| 1083 | |
| 1084 | for_each_crtc_in_state(state, crtc, crtc_state, j) { |
| 1085 | struct intel_crtc_state *intel_crtc_state = |
| 1086 | to_intel_crtc_state(crtc_state); |
| 1087 | |
| 1088 | if (plane_state->crtc != crtc) |
| 1089 | continue; |
| 1090 | |
| 1091 | if (!intel_fbc_can_choose(to_intel_crtc(crtc))) |
| 1092 | break; |
| 1093 | |
| 1094 | intel_crtc_state->enable_fbc = true; |
| 1095 | goto out; |
| 1096 | } |
| 1097 | } |
| 1098 | |
| 1099 | out: |
| 1100 | mutex_unlock(&fbc->lock); |
| 1101 | } |
| 1102 | |
| 1103 | /** |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1104 | * intel_fbc_enable: tries to enable FBC on the CRTC |
| 1105 | * @crtc: the CRTC |
Daniel Vetter | 62f90b3 | 2016-07-15 21:48:07 +0200 | [diff] [blame] | 1106 | * @crtc_state: corresponding &drm_crtc_state for @crtc |
| 1107 | * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1108 | * |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1109 | * This function checks if the given CRTC was chosen for FBC, then enables it if |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1110 | * possible. Notice that it doesn't activate FBC. It is valid to call |
| 1111 | * intel_fbc_enable multiple times for the same pipe without an |
| 1112 | * intel_fbc_disable in the middle, as long as it is deactivated. |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1113 | */ |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1114 | void intel_fbc_enable(struct intel_crtc *crtc, |
| 1115 | struct intel_crtc_state *crtc_state, |
| 1116 | struct intel_plane_state *plane_state) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1117 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1118 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1119 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1120 | |
| 1121 | if (!fbc_supported(dev_priv)) |
| 1122 | return; |
| 1123 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1124 | mutex_lock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1125 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1126 | if (fbc->enabled) { |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1127 | WARN_ON(fbc->crtc == NULL); |
| 1128 | if (fbc->crtc == crtc) { |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1129 | WARN_ON(!crtc_state->enable_fbc); |
Paulo Zanoni | 49227c4 | 2016-01-19 11:35:52 -0200 | [diff] [blame] | 1130 | WARN_ON(fbc->active); |
| 1131 | } |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1132 | goto out; |
| 1133 | } |
| 1134 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1135 | if (!crtc_state->enable_fbc) |
Paulo Zanoni | f51be2e | 2016-01-19 11:35:50 -0200 | [diff] [blame] | 1136 | goto out; |
| 1137 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1138 | WARN_ON(fbc->active); |
| 1139 | WARN_ON(fbc->crtc != NULL); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1140 | |
Maarten Lankhorst | faf68d9 | 2016-06-14 14:24:20 +0200 | [diff] [blame] | 1141 | intel_fbc_update_state_cache(crtc, crtc_state, plane_state); |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1142 | if (intel_fbc_alloc_cfb(crtc)) { |
Paulo Zanoni | 913a3a6 | 2016-01-19 11:35:54 -0200 | [diff] [blame] | 1143 | fbc->no_fbc_reason = "not enough stolen memory"; |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1144 | goto out; |
| 1145 | } |
| 1146 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1147 | DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1148 | fbc->no_fbc_reason = "FBC enabled but not active yet\n"; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1149 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1150 | fbc->enabled = true; |
| 1151 | fbc->crtc = crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1152 | out: |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1153 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1154 | } |
| 1155 | |
| 1156 | /** |
| 1157 | * __intel_fbc_disable - disable FBC |
| 1158 | * @dev_priv: i915 device instance |
| 1159 | * |
| 1160 | * This is the low level function that actually disables FBC. Callers should |
| 1161 | * grab the FBC lock. |
| 1162 | */ |
| 1163 | static void __intel_fbc_disable(struct drm_i915_private *dev_priv) |
| 1164 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1165 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1166 | struct intel_crtc *crtc = fbc->crtc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1167 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1168 | WARN_ON(!mutex_is_locked(&fbc->lock)); |
| 1169 | WARN_ON(!fbc->enabled); |
| 1170 | WARN_ON(fbc->active); |
Paulo Zanoni | 58f9c0b | 2016-01-19 11:35:51 -0200 | [diff] [blame] | 1171 | WARN_ON(crtc->active); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1172 | |
| 1173 | DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe)); |
| 1174 | |
Paulo Zanoni | c5ecd46 | 2015-10-15 14:19:21 -0300 | [diff] [blame] | 1175 | __intel_fbc_cleanup_cfb(dev_priv); |
| 1176 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1177 | fbc->enabled = false; |
| 1178 | fbc->crtc = NULL; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1179 | } |
| 1180 | |
| 1181 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1182 | * intel_fbc_disable - disable FBC if it's associated with crtc |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1183 | * @crtc: the CRTC |
| 1184 | * |
| 1185 | * This function disables FBC if it's associated with the provided CRTC. |
| 1186 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1187 | void intel_fbc_disable(struct intel_crtc *crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1188 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1189 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1190 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1191 | |
| 1192 | if (!fbc_supported(dev_priv)) |
| 1193 | return; |
| 1194 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1195 | mutex_lock(&fbc->lock); |
Matthew Auld | 4da4561 | 2016-07-05 10:28:34 +0100 | [diff] [blame] | 1196 | if (fbc->crtc == crtc) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1197 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1198 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1199 | |
| 1200 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1201 | } |
| 1202 | |
| 1203 | /** |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1204 | * intel_fbc_global_disable - globally disable FBC |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1205 | * @dev_priv: i915 device instance |
| 1206 | * |
| 1207 | * This function disables FBC regardless of which CRTC is associated with it. |
| 1208 | */ |
Paulo Zanoni | c937ab3e5 | 2016-01-19 11:35:46 -0200 | [diff] [blame] | 1209 | void intel_fbc_global_disable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1210 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1211 | struct intel_fbc *fbc = &dev_priv->fbc; |
| 1212 | |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1213 | if (!fbc_supported(dev_priv)) |
| 1214 | return; |
| 1215 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1216 | mutex_lock(&fbc->lock); |
| 1217 | if (fbc->enabled) |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1218 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1219 | mutex_unlock(&fbc->lock); |
Paulo Zanoni | 65c7600 | 2016-01-19 11:35:47 -0200 | [diff] [blame] | 1220 | |
| 1221 | cancel_work_sync(&fbc->work.work); |
Paulo Zanoni | d029bca | 2015-10-15 10:44:46 -0300 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | /** |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1225 | * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking |
| 1226 | * @dev_priv: i915 device instance |
| 1227 | * |
| 1228 | * The FBC code needs to track CRTC visibility since the older platforms can't |
| 1229 | * have FBC enabled while multiple pipes are used. This function does the |
| 1230 | * initial setup at driver load to make sure FBC is matching the real hardware. |
| 1231 | */ |
| 1232 | void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv) |
| 1233 | { |
| 1234 | struct intel_crtc *crtc; |
| 1235 | |
| 1236 | /* Don't even bother tracking anything if we don't need. */ |
| 1237 | if (!no_fbc_on_multiple_pipes(dev_priv)) |
| 1238 | return; |
| 1239 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1240 | for_each_intel_crtc(&dev_priv->drm, crtc) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1241 | if (intel_crtc_active(&crtc->base) && |
Ville Syrjälä | 936e71e | 2016-07-26 19:06:59 +0300 | [diff] [blame] | 1242 | to_intel_plane_state(crtc->base.primary->state)->base.visible) |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1243 | dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe); |
| 1244 | } |
| 1245 | |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1246 | /* |
| 1247 | * The DDX driver changes its behavior depending on the value it reads from |
| 1248 | * i915.enable_fbc, so sanitize it by translating the default value into either |
| 1249 | * 0 or 1 in order to allow it to know what's going on. |
| 1250 | * |
| 1251 | * Notice that this is done at driver initialization and we still allow user |
| 1252 | * space to change the value during runtime without sanitizing it again. IGT |
| 1253 | * relies on being able to change i915.enable_fbc at runtime. |
| 1254 | */ |
| 1255 | static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv) |
| 1256 | { |
| 1257 | if (i915.enable_fbc >= 0) |
| 1258 | return !!i915.enable_fbc; |
| 1259 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1260 | if (!HAS_FBC(dev_priv)) |
| 1261 | return 0; |
| 1262 | |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1263 | if (IS_BROADWELL(dev_priv)) |
| 1264 | return 1; |
| 1265 | |
| 1266 | return 0; |
| 1267 | } |
| 1268 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1269 | static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv) |
| 1270 | { |
| 1271 | #ifdef CONFIG_INTEL_IOMMU |
| 1272 | /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */ |
| 1273 | if (intel_iommu_gfx_mapped && |
| 1274 | (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) { |
| 1275 | DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n"); |
| 1276 | return true; |
| 1277 | } |
| 1278 | #endif |
| 1279 | |
| 1280 | return false; |
| 1281 | } |
| 1282 | |
Paulo Zanoni | 010cf73 | 2016-01-19 11:35:48 -0200 | [diff] [blame] | 1283 | /** |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1284 | * intel_fbc_init - Initialize FBC |
| 1285 | * @dev_priv: the i915 device |
| 1286 | * |
| 1287 | * This function might be called during PM init process. |
| 1288 | */ |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1289 | void intel_fbc_init(struct drm_i915_private *dev_priv) |
| 1290 | { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1291 | struct intel_fbc *fbc = &dev_priv->fbc; |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1292 | enum pipe pipe; |
| 1293 | |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1294 | INIT_WORK(&fbc->work.work, intel_fbc_work_fn); |
| 1295 | mutex_init(&fbc->lock); |
| 1296 | fbc->enabled = false; |
| 1297 | fbc->active = false; |
| 1298 | fbc->work.scheduled = false; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1299 | |
Chris Wilson | 36dbc4d | 2016-08-04 08:43:53 +0100 | [diff] [blame] | 1300 | if (need_fbc_vtd_wa(dev_priv)) |
| 1301 | mkwrite_device_info(dev_priv)->has_fbc = false; |
| 1302 | |
Paulo Zanoni | 80788a0 | 2016-04-13 16:01:09 -0300 | [diff] [blame] | 1303 | i915.enable_fbc = intel_sanitize_fbc_option(dev_priv); |
| 1304 | DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc); |
| 1305 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1306 | if (!HAS_FBC(dev_priv)) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1307 | fbc->no_fbc_reason = "unsupported by this chipset"; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1308 | return; |
| 1309 | } |
| 1310 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1311 | for_each_pipe(dev_priv, pipe) { |
Paulo Zanoni | ab34a7e | 2016-01-11 17:44:36 -0200 | [diff] [blame] | 1312 | fbc->possible_framebuffer_bits |= |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1313 | INTEL_FRONTBUFFER_PRIMARY(pipe); |
| 1314 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame] | 1315 | if (fbc_on_pipe_a_only(dev_priv)) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1316 | break; |
| 1317 | } |
| 1318 | |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 1319 | /* This value was pulled out of someone's hat */ |
| 1320 | if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1321 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1322 | |
Paulo Zanoni | b07ea0f | 2015-11-04 17:10:52 -0200 | [diff] [blame] | 1323 | /* We still don't have any sort of hardware state readout for FBC, so |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 1324 | * deactivate it in case the BIOS activated it to make sure software |
| 1325 | * matches the hardware state. */ |
Paulo Zanoni | 8c40074 | 2016-01-29 18:57:39 -0200 | [diff] [blame] | 1326 | if (intel_fbc_hw_is_active(dev_priv)) |
| 1327 | intel_fbc_hw_deactivate(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1328 | } |