blob: 795d224f184ff2ce63d8427f5e70d4a9a89fd4ef [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas1d18c472012-03-05 11:49:27 +00002/*
3 * Based on arch/arm/mm/fault.c
4 *
5 * Copyright (C) 1995 Linus Torvalds
6 * Copyright (C) 1995-2004 Russell King
7 * Copyright (C) 2012 ARM Ltd.
Catalin Marinas1d18c472012-03-05 11:49:27 +00008 */
9
James Morsed44f1b82019-01-29 18:48:50 +000010#include <linux/acpi.h>
Will Deacon42f91092019-08-22 17:22:14 +010011#include <linux/bitfield.h>
Paul Gortmaker0edfa832016-09-19 17:38:55 -040012#include <linux/extable.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000013#include <linux/signal.h>
14#include <linux/mm.h>
15#include <linux/hardirq.h>
16#include <linux/init.h>
17#include <linux/kprobes.h>
18#include <linux/uaccess.h>
19#include <linux/page-flags.h>
Ingo Molnar3f07c012017-02-08 18:51:30 +010020#include <linux/sched/signal.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010021#include <linux/sched/debug.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000022#include <linux/highmem.h>
23#include <linux/perf_event.h>
James Morse7209c862016-10-18 11:27:47 +010024#include <linux/preempt.h>
Jonathan (Zhixiong) Zhange7c600f2017-06-08 18:25:27 +010025#include <linux/hugetlb.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000026
James Morsed44f1b82019-01-29 18:48:50 +000027#include <asm/acpi.h>
James Morse7209c862016-10-18 11:27:47 +010028#include <asm/bug.h>
Catalin Marinas3bbf7152017-06-26 14:27:36 +010029#include <asm/cmpxchg.h>
James Morse338d4f42015-07-22 19:05:54 +010030#include <asm/cpufeature.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000031#include <asm/exception.h>
Julien Thierry9a0c0322018-08-28 16:51:15 +010032#include <asm/daifflags.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000033#include <asm/debug-monitors.h>
Catalin Marinas91413002014-04-06 23:04:12 +010034#include <asm/esr.h>
James Morseb6e43c02019-10-25 17:42:10 +010035#include <asm/kprobes.h>
James Morsebfe29872019-10-25 17:42:16 +010036#include <asm/processor.h>
James Morse338d4f42015-07-22 19:05:54 +010037#include <asm/sysreg.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000038#include <asm/system_misc.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000039#include <asm/tlbflush.h>
Will Deacon92ff0672018-02-20 14:53:22 +000040#include <asm/traps.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000041
Victor Kamensky09a6adf2017-04-03 22:51:01 -070042struct fault_info {
43 int (*fn)(unsigned long addr, unsigned int esr,
44 struct pt_regs *regs);
45 int sig;
46 int code;
47 const char *name;
48};
49
50static const struct fault_info fault_info[];
Anshuman Khandual359048f2018-09-22 21:09:54 +053051static struct fault_info debug_fault_info[];
Victor Kamensky09a6adf2017-04-03 22:51:01 -070052
53static inline const struct fault_info *esr_to_fault_info(unsigned int esr)
54{
Anshuman Khandual00bbd5d2018-09-22 21:09:52 +053055 return fault_info + (esr & ESR_ELx_FSC);
Victor Kamensky09a6adf2017-04-03 22:51:01 -070056}
Catalin Marinas3495386b2012-10-24 16:34:02 +010057
Anshuman Khandual359048f2018-09-22 21:09:54 +053058static inline const struct fault_info *esr_to_debug_fault_info(unsigned int esr)
59{
60 return debug_fault_info + DBG_ESR_EVT(esr);
61}
62
Julien Thierry1f9b8932017-08-04 09:31:42 +010063static void data_abort_decode(unsigned int esr)
64{
65 pr_alert("Data abort info:\n");
66
67 if (esr & ESR_ELx_ISV) {
68 pr_alert(" Access size = %u byte(s)\n",
69 1U << ((esr & ESR_ELx_SAS) >> ESR_ELx_SAS_SHIFT));
70 pr_alert(" SSE = %lu, SRT = %lu\n",
71 (esr & ESR_ELx_SSE) >> ESR_ELx_SSE_SHIFT,
72 (esr & ESR_ELx_SRT_MASK) >> ESR_ELx_SRT_SHIFT);
73 pr_alert(" SF = %lu, AR = %lu\n",
74 (esr & ESR_ELx_SF) >> ESR_ELx_SF_SHIFT,
75 (esr & ESR_ELx_AR) >> ESR_ELx_AR_SHIFT);
76 } else {
Mark Rutland0a6de8b2017-10-02 12:42:00 +010077 pr_alert(" ISV = 0, ISS = 0x%08lx\n", esr & ESR_ELx_ISS_MASK);
Julien Thierry1f9b8932017-08-04 09:31:42 +010078 }
79
80 pr_alert(" CM = %lu, WnR = %lu\n",
81 (esr & ESR_ELx_CM) >> ESR_ELx_CM_SHIFT,
82 (esr & ESR_ELx_WNR) >> ESR_ELx_WNR_SHIFT);
83}
84
Julien Thierry1f9b8932017-08-04 09:31:42 +010085static void mem_abort_decode(unsigned int esr)
86{
87 pr_alert("Mem abort info:\n");
88
Mark Rutland42dbf542017-10-19 11:19:55 +010089 pr_alert(" ESR = 0x%08x\n", esr);
Miles Chen2951d5e2019-08-07 08:33:36 +080090 pr_alert(" EC = 0x%02lx: %s, IL = %u bits\n",
91 ESR_ELx_EC(esr), esr_get_class_string(esr),
Julien Thierry1f9b8932017-08-04 09:31:42 +010092 (esr & ESR_ELx_IL) ? 32 : 16);
93 pr_alert(" SET = %lu, FnV = %lu\n",
94 (esr & ESR_ELx_SET_MASK) >> ESR_ELx_SET_SHIFT,
95 (esr & ESR_ELx_FnV) >> ESR_ELx_FnV_SHIFT);
96 pr_alert(" EA = %lu, S1PTW = %lu\n",
97 (esr & ESR_ELx_EA) >> ESR_ELx_EA_SHIFT,
98 (esr & ESR_ELx_S1PTW) >> ESR_ELx_S1PTW_SHIFT);
99
100 if (esr_is_data_abort(esr))
101 data_abort_decode(esr);
102}
103
Mark Rutlande4365f92019-10-03 10:49:32 +0100104static inline unsigned long mm_to_pgd_phys(struct mm_struct *mm)
105{
106 /* Either init_pg_dir or swapper_pg_dir */
107 if (mm == &init_mm)
108 return __pa_symbol(mm->pgd);
109
110 return (unsigned long)virt_to_phys(mm->pgd);
111}
112
Catalin Marinas1d18c472012-03-05 11:49:27 +0000113/*
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100114 * Dump out the page tables associated with 'addr' in the currently active mm.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000115 */
Will Deacon7048a592019-04-03 13:36:54 +0100116static void show_pte(unsigned long addr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000117{
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100118 struct mm_struct *mm;
Will Deacon20a004e2018-02-15 11:14:56 +0000119 pgd_t *pgdp;
120 pgd_t pgd;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000121
Andrey Konovalov356607f2018-12-28 00:30:27 -0800122 if (is_ttbr0_addr(addr)) {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100123 /* TTBR0 */
124 mm = current->active_mm;
125 if (mm == &init_mm) {
126 pr_alert("[%016lx] user address but active_mm is swapper\n",
127 addr);
128 return;
129 }
Andrey Konovalov356607f2018-12-28 00:30:27 -0800130 } else if (is_ttbr1_addr(addr)) {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100131 /* TTBR1 */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000132 mm = &init_mm;
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100133 } else {
134 pr_alert("[%016lx] address between user and kernel address ranges\n",
135 addr);
136 return;
137 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000138
Steve Capper5383cc62019-08-07 16:55:18 +0100139 pr_alert("%s pgtable: %luk pages, %llu-bit VAs, pgdp=%016lx\n",
Will Deacon1eb34b62017-05-15 15:23:58 +0100140 mm == &init_mm ? "swapper" : "user", PAGE_SIZE / SZ_1K,
Mark Rutlande4365f92019-10-03 10:49:32 +0100141 vabits_actual, mm_to_pgd_phys(mm));
Will Deacon20a004e2018-02-15 11:14:56 +0000142 pgdp = pgd_offset(mm, addr);
143 pgd = READ_ONCE(*pgdp);
144 pr_alert("[%016lx] pgd=%016llx", addr, pgd_val(pgd));
Catalin Marinas1d18c472012-03-05 11:49:27 +0000145
146 do {
Mike Rapoporte9f63762020-06-04 16:46:23 -0700147 p4d_t *p4dp, p4d;
Will Deacon20a004e2018-02-15 11:14:56 +0000148 pud_t *pudp, pud;
149 pmd_t *pmdp, pmd;
150 pte_t *ptep, pte;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000151
Will Deacon20a004e2018-02-15 11:14:56 +0000152 if (pgd_none(pgd) || pgd_bad(pgd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000153 break;
154
Mike Rapoporte9f63762020-06-04 16:46:23 -0700155 p4dp = p4d_offset(pgdp, addr);
156 p4d = READ_ONCE(*p4dp);
157 pr_cont(", p4d=%016llx", p4d_val(p4d));
158 if (p4d_none(p4d) || p4d_bad(p4d))
159 break;
160
161 pudp = pud_offset(p4dp, addr);
Will Deacon20a004e2018-02-15 11:14:56 +0000162 pud = READ_ONCE(*pudp);
163 pr_cont(", pud=%016llx", pud_val(pud));
164 if (pud_none(pud) || pud_bad(pud))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000165 break;
166
Will Deacon20a004e2018-02-15 11:14:56 +0000167 pmdp = pmd_offset(pudp, addr);
168 pmd = READ_ONCE(*pmdp);
169 pr_cont(", pmd=%016llx", pmd_val(pmd));
170 if (pmd_none(pmd) || pmd_bad(pmd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000171 break;
172
Will Deacon20a004e2018-02-15 11:14:56 +0000173 ptep = pte_offset_map(pmdp, addr);
174 pte = READ_ONCE(*ptep);
175 pr_cont(", pte=%016llx", pte_val(pte));
176 pte_unmap(ptep);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000177 } while(0);
178
Mark Rutland6ef4fb32017-01-03 14:27:26 +0000179 pr_cont("\n");
Catalin Marinas1d18c472012-03-05 11:49:27 +0000180}
181
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100182/*
183 * This function sets the access flags (dirty, accessed), as well as write
184 * permission, and only to a more permissive setting.
185 *
186 * It needs to cope with hardware update of the accessed/dirty state by other
187 * agents in the system and can safely skip the __sync_icache_dcache() call as,
188 * like set_pte_at(), the PTE is never changed from no-exec to exec here.
189 *
190 * Returns whether or not the PTE actually changed.
191 */
192int ptep_set_access_flags(struct vm_area_struct *vma,
193 unsigned long address, pte_t *ptep,
194 pte_t entry, int dirty)
195{
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100196 pteval_t old_pteval, pteval;
Will Deacon20a004e2018-02-15 11:14:56 +0000197 pte_t pte = READ_ONCE(*ptep);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100198
Will Deacon20a004e2018-02-15 11:14:56 +0000199 if (pte_same(pte, entry))
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100200 return 0;
201
202 /* only preserve the access flags and write permission */
Catalin Marinas73e86cb2017-07-04 19:04:18 +0100203 pte_val(entry) &= PTE_RDONLY | PTE_AF | PTE_WRITE | PTE_DIRTY;
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100204
205 /*
206 * Setting the flags must be done atomically to avoid racing with the
Catalin Marinas6d332742017-07-25 14:53:03 +0100207 * hardware update of the access/dirty state. The PTE_RDONLY bit must
208 * be set to the most permissive (lowest value) of *ptep and entry
209 * (calculated as: a & b == ~(~a | ~b)).
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100210 */
Catalin Marinas6d332742017-07-25 14:53:03 +0100211 pte_val(entry) ^= PTE_RDONLY;
Will Deacon20a004e2018-02-15 11:14:56 +0000212 pteval = pte_val(pte);
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100213 do {
214 old_pteval = pteval;
215 pteval ^= PTE_RDONLY;
216 pteval |= pte_val(entry);
217 pteval ^= PTE_RDONLY;
218 pteval = cmpxchg_relaxed(&pte_val(*ptep), old_pteval, pteval);
219 } while (pteval != old_pteval);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100220
Will Deacon6a1bdb12020-09-30 13:20:40 +0100221 /* Invalidate a stale read-only entry */
222 if (dirty)
223 flush_tlb_page(vma, address);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100224 return 1;
225}
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100226
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700227static bool is_el1_instruction_abort(unsigned int esr)
228{
229 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_CUR;
230}
231
Anshuman Khandualdbfe3822018-09-22 21:09:53 +0530232static inline bool is_el1_permission_fault(unsigned long addr, unsigned int esr,
233 struct pt_regs *regs)
Stephen Boydb824b932017-04-05 12:18:31 -0700234{
235 unsigned int ec = ESR_ELx_EC(esr);
236 unsigned int fsc_type = esr & ESR_ELx_FSC_TYPE;
237
238 if (ec != ESR_ELx_EC_DABT_CUR && ec != ESR_ELx_EC_IABT_CUR)
239 return false;
240
241 if (fsc_type == ESR_ELx_FSC_PERM)
242 return true;
243
Andrey Konovalov356607f2018-12-28 00:30:27 -0800244 if (is_ttbr0_addr(addr) && system_uses_ttbr0_pan())
Stephen Boydb824b932017-04-05 12:18:31 -0700245 return fsc_type == ESR_ELx_FSC_FAULT &&
246 (regs->pstate & PSR_PAN_BIT);
247
248 return false;
249}
250
Will Deacon42f91092019-08-22 17:22:14 +0100251static bool __kprobes is_spurious_el1_translation_fault(unsigned long addr,
252 unsigned int esr,
253 struct pt_regs *regs)
254{
255 unsigned long flags;
256 u64 par, dfsc;
257
258 if (ESR_ELx_EC(esr) != ESR_ELx_EC_DABT_CUR ||
259 (esr & ESR_ELx_FSC_TYPE) != ESR_ELx_FSC_FAULT)
260 return false;
261
262 local_irq_save(flags);
263 asm volatile("at s1e1r, %0" :: "r" (addr));
264 isb();
Rob Herring96d389ca2020-10-28 13:28:39 -0500265 par = read_sysreg_par();
Will Deacon42f91092019-08-22 17:22:14 +0100266 local_irq_restore(flags);
267
Mark Rutland38137332019-10-16 12:03:04 +0100268 /*
269 * If we now have a valid translation, treat the translation fault as
270 * spurious.
271 */
Will Deacon42f91092019-08-22 17:22:14 +0100272 if (!(par & SYS_PAR_EL1_F))
Mark Rutland38137332019-10-16 12:03:04 +0100273 return true;
Will Deacon42f91092019-08-22 17:22:14 +0100274
275 /*
276 * If we got a different type of fault from the AT instruction,
277 * treat the translation fault as spurious.
278 */
Mark Rutland308c5152019-10-04 14:58:47 +0100279 dfsc = FIELD_GET(SYS_PAR_EL1_FST, par);
Will Deacon42f91092019-08-22 17:22:14 +0100280 return (dfsc & ESR_ELx_FSC_TYPE) != ESR_ELx_FSC_FAULT;
281}
282
Mark Rutlandc870f142018-05-21 14:14:51 +0100283static void die_kernel_fault(const char *msg, unsigned long addr,
284 unsigned int esr, struct pt_regs *regs)
285{
286 bust_spinlocks(1);
287
288 pr_alert("Unable to handle kernel %s at virtual address %016lx\n", msg,
289 addr);
290
291 mem_abort_decode(esr);
292
293 show_pte(addr);
294 die("Oops", regs, esr);
295 bust_spinlocks(0);
296 do_exit(SIGKILL);
297}
298
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100299static void __do_kernel_fault(unsigned long addr, unsigned int esr,
300 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000301{
Stephen Boydb824b932017-04-05 12:18:31 -0700302 const char *msg;
303
Catalin Marinas1d18c472012-03-05 11:49:27 +0000304 /*
305 * Are we prepared to handle this kernel fault?
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700306 * We are almost certainly not prepared to handle instruction faults.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000307 */
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700308 if (!is_el1_instruction_abort(esr) && fixup_exception(regs))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000309 return;
310
Will Deacon42f91092019-08-22 17:22:14 +0100311 if (WARN_RATELIMIT(is_spurious_el1_translation_fault(addr, esr, regs),
312 "Ignoring spurious kernel translation fault at virtual address %016lx\n", addr))
313 return;
314
Anshuman Khandualdbfe3822018-09-22 21:09:53 +0530315 if (is_el1_permission_fault(addr, esr, regs)) {
Stephen Boydb824b932017-04-05 12:18:31 -0700316 if (esr & ESR_ELx_WNR)
317 msg = "write to read-only memory";
Xiang Zhenge44ec4a2019-10-29 20:41:31 +0800318 else if (is_el1_instruction_abort(esr))
319 msg = "execute from non-executable memory";
Stephen Boydb824b932017-04-05 12:18:31 -0700320 else
321 msg = "read from unreadable memory";
322 } else if (addr < PAGE_SIZE) {
323 msg = "NULL pointer dereference";
324 } else {
325 msg = "paging request";
326 }
327
Mark Rutlandc870f142018-05-21 14:14:51 +0100328 die_kernel_fault(msg, addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000329}
330
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200331static void set_thread_esr(unsigned long address, unsigned int esr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000332{
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200333 current->thread.fault_address = address;
Peter Maydellcc198462018-05-22 17:11:20 +0100334
335 /*
336 * If the faulting address is in the kernel, we must sanitize the ESR.
337 * From userspace's point of view, kernel-only mappings don't exist
338 * at all, so we report them as level 0 translation faults.
339 * (This is not quite the way that "no mapping there at all" behaves:
340 * an alignment fault not caused by the memory type would take
341 * precedence over translation fault for a real access to empty
342 * space. Unfortunately we can't easily distinguish "alignment fault
343 * not caused by memory type" from "alignment fault caused by memory
344 * type", so we ignore this wrinkle and just return the translation
345 * fault.)
346 */
Andrey Konovalov356607f2018-12-28 00:30:27 -0800347 if (!is_ttbr0_addr(current->thread.fault_address)) {
Peter Maydellcc198462018-05-22 17:11:20 +0100348 switch (ESR_ELx_EC(esr)) {
349 case ESR_ELx_EC_DABT_LOW:
350 /*
351 * These bits provide only information about the
352 * faulting instruction, which userspace knows already.
353 * We explicitly clear bits which are architecturally
354 * RES0 in case they are given meanings in future.
355 * We always report the ESR as if the fault was taken
356 * to EL1 and so ISV and the bits in ISS[23:14] are
357 * clear. (In fact it always will be a fault to EL1.)
358 */
359 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL |
360 ESR_ELx_CM | ESR_ELx_WNR;
361 esr |= ESR_ELx_FSC_FAULT;
362 break;
363 case ESR_ELx_EC_IABT_LOW:
364 /*
365 * Claim a level 0 translation fault.
366 * All other bits are architecturally RES0 for faults
367 * reported with that DFSC value, so we clear them.
368 */
369 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL;
370 esr |= ESR_ELx_FSC_FAULT;
371 break;
372 default:
373 /*
374 * This should never happen (entry.S only brings us
375 * into this code for insn and data aborts from a lower
376 * exception level). Fail safe by not providing an ESR
377 * context record at all.
378 */
379 WARN(1, "ESR 0x%x is not DABT or IABT from EL0\n", esr);
380 esr = 0;
381 break;
382 }
383 }
384
Will Deacon92ff0672018-02-20 14:53:22 +0000385 current->thread.fault_code = esr;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000386}
387
Catalin Marinas59f67e12013-09-16 15:18:28 +0100388static void do_bad_area(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000389{
Catalin Marinas1d18c472012-03-05 11:49:27 +0000390 /*
391 * If we are in kernel mode at this point, we have no context to
392 * handle this fault with.
393 */
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700394 if (user_mode(regs)) {
Will Deacon92ff0672018-02-20 14:53:22 +0000395 const struct fault_info *inf = esr_to_fault_info(esr);
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500396
Eric W. Biedermaneffb0932018-09-22 10:05:41 +0200397 set_thread_esr(addr, esr);
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200398 arm64_force_sig_fault(inf->sig, inf->code, (void __user *)addr,
399 inf->name);
Will Deacon92ff0672018-02-20 14:53:22 +0000400 } else {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100401 __do_kernel_fault(addr, esr, regs);
Will Deacon92ff0672018-02-20 14:53:22 +0000402 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000403}
404
405#define VM_FAULT_BADMAP 0x010000
406#define VM_FAULT_BADACCESS 0x020000
407
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700408static vm_fault_t __do_page_fault(struct mm_struct *mm, unsigned long addr,
Peter Xu6a1bb022020-08-11 18:37:57 -0700409 unsigned int mm_flags, unsigned long vm_flags,
410 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000411{
Anshuman Khandual47452242019-06-07 14:43:06 +0530412 struct vm_area_struct *vma = find_vma(mm, addr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000413
Catalin Marinas1d18c472012-03-05 11:49:27 +0000414 if (unlikely(!vma))
Anshuman Khandual47452242019-06-07 14:43:06 +0530415 return VM_FAULT_BADMAP;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000416
417 /*
418 * Ok, we have a good vm_area for this memory access, so we can handle
419 * it.
420 */
Anshuman Khandual47452242019-06-07 14:43:06 +0530421 if (unlikely(vma->vm_start > addr)) {
422 if (!(vma->vm_flags & VM_GROWSDOWN))
423 return VM_FAULT_BADMAP;
424 if (expand_stack(vma, addr))
425 return VM_FAULT_BADMAP;
426 }
427
Will Deacondb6f4102013-07-19 15:37:12 +0100428 /*
429 * Check that the permissions on the VMA allow for the fault which
Catalin Marinascab15ce2016-08-11 18:44:50 +0100430 * occurred.
Will Deacondb6f4102013-07-19 15:37:12 +0100431 */
Anshuman Khandual47452242019-06-07 14:43:06 +0530432 if (!(vma->vm_flags & vm_flags))
433 return VM_FAULT_BADACCESS;
Peter Xu6a1bb022020-08-11 18:37:57 -0700434 return handle_mm_fault(vma, addr & PAGE_MASK, mm_flags, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000435}
436
Mark Rutland541ec872016-05-31 12:33:03 +0100437static bool is_el0_instruction_abort(unsigned int esr)
438{
439 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_LOW;
440}
441
Anshuman Khandualc49bd022019-06-07 14:43:05 +0530442/*
443 * Note: not valid for EL1 DC IVAC, but we never use that such that it
444 * should fault. EL0 cannot issue DC IVAC (undef).
445 */
446static bool is_write_abort(unsigned int esr)
447{
448 return (esr & ESR_ELx_WNR) && !(esr & ESR_ELx_CM);
449}
450
Catalin Marinas1d18c472012-03-05 11:49:27 +0000451static int __kprobes do_page_fault(unsigned long addr, unsigned int esr,
452 struct pt_regs *regs)
453{
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200454 const struct fault_info *inf;
Anshuman Khandual61681032019-06-03 12:11:23 +0530455 struct mm_struct *mm = current->mm;
Peter Xu6a1bb022020-08-11 18:37:57 -0700456 vm_fault_t fault;
Anshuman Khandual6cb4d9a2020-04-10 14:33:09 -0700457 unsigned long vm_flags = VM_ACCESS_FLAGS;
Peter Xudde16072020-04-01 21:08:37 -0700458 unsigned int mm_flags = FAULT_FLAG_DEFAULT;
Will Deacondb6f4102013-07-19 15:37:12 +0100459
Anshuman Khandualb98cca42019-07-16 16:28:00 -0700460 if (kprobe_page_fault(regs, esr))
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400461 return 0;
462
Catalin Marinas1d18c472012-03-05 11:49:27 +0000463 /*
464 * If we're in an interrupt or have no user context, we must not take
465 * the fault.
466 */
David Hildenbrand70ffdb92015-05-11 17:52:11 +0200467 if (faulthandler_disabled() || !mm)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000468 goto no_context;
469
Johannes Weiner759496b2013-09-12 15:13:39 -0700470 if (user_mode(regs))
471 mm_flags |= FAULT_FLAG_USER;
472
Mark Rutland541ec872016-05-31 12:33:03 +0100473 if (is_el0_instruction_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700474 vm_flags = VM_EXEC;
Anshuman Khandual01de1772019-05-05 09:45:12 +0530475 mm_flags |= FAULT_FLAG_INSTRUCTION;
Anshuman Khandualc49bd022019-06-07 14:43:05 +0530476 } else if (is_write_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700477 vm_flags = VM_WRITE;
478 mm_flags |= FAULT_FLAG_WRITE;
479 }
480
Andrey Konovalov356607f2018-12-28 00:30:27 -0800481 if (is_ttbr0_addr(addr) && is_el1_permission_fault(addr, esr, regs)) {
James Morsee19a6ee2016-06-20 18:28:01 +0100482 /* regs->orig_addr_limit may be 0 if we entered from EL0 */
483 if (regs->orig_addr_limit == KERNEL_DS)
Mark Rutlandc870f142018-05-21 14:14:51 +0100484 die_kernel_fault("access to user memory with fs=KERNEL_DS",
485 addr, esr, regs);
James Morse70544192016-02-05 14:58:50 +0000486
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700487 if (is_el1_instruction_abort(esr))
Mark Rutlandc870f142018-05-21 14:14:51 +0100488 die_kernel_fault("execution of user memory",
489 addr, esr, regs);
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700490
James Morse57f49592016-02-05 14:58:48 +0000491 if (!search_exception_tables(regs->pc))
Mark Rutlandc870f142018-05-21 14:14:51 +0100492 die_kernel_fault("access to user memory outside uaccess routines",
493 addr, esr, regs);
James Morse57f49592016-02-05 14:58:48 +0000494 }
James Morse338d4f42015-07-22 19:05:54 +0100495
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100496 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS, 1, regs, addr);
497
James Morse338d4f42015-07-22 19:05:54 +0100498 /*
Catalin Marinas1d18c472012-03-05 11:49:27 +0000499 * As per x86, we may deadlock here. However, since the kernel only
500 * validly references user space from well defined areas of the code,
501 * we can bug out early if this is from code which shouldn't.
502 */
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700503 if (!mmap_read_trylock(mm)) {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000504 if (!user_mode(regs) && !search_exception_tables(regs->pc))
505 goto no_context;
506retry:
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700507 mmap_read_lock(mm);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000508 } else {
509 /*
510 * The above down_read_trylock() might have succeeded in which
511 * case, we'll have missed the might_sleep() from down_read().
512 */
513 might_sleep();
514#ifdef CONFIG_DEBUG_VM
Anshuman Khanduala0509312019-06-03 12:11:22 +0530515 if (!user_mode(regs) && !search_exception_tables(regs->pc)) {
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700516 mmap_read_unlock(mm);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000517 goto no_context;
Anshuman Khanduala0509312019-06-03 12:11:22 +0530518 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000519#endif
520 }
521
Peter Xu6a1bb022020-08-11 18:37:57 -0700522 fault = __do_page_fault(mm, addr, mm_flags, vm_flags, regs);
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100523
Peter Xub502f032020-04-01 21:08:18 -0700524 /* Quick path to respond to signals */
525 if (fault_signal_pending(fault, regs)) {
526 if (!user_mode(regs))
527 goto no_context;
528 return 0;
529 }
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100530
Peter Xub502f032020-04-01 21:08:18 -0700531 if (fault & VM_FAULT_RETRY) {
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100532 if (mm_flags & FAULT_FLAG_ALLOW_RETRY) {
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100533 mm_flags |= FAULT_FLAG_TRIED;
534 goto retry;
535 }
536 }
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700537 mmap_read_unlock(mm);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000538
539 /*
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100540 * Handle the "normal" (no error) case first.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000541 */
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100542 if (likely(!(fault & (VM_FAULT_ERROR | VM_FAULT_BADMAP |
Peter Xu6a1bb022020-08-11 18:37:57 -0700543 VM_FAULT_BADACCESS))))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000544 return 0;
545
Johannes Weiner87134102013-09-12 15:13:38 -0700546 /*
547 * If we are in kernel mode at this point, we have no context to
548 * handle this fault with.
549 */
550 if (!user_mode(regs))
551 goto no_context;
552
Catalin Marinas1d18c472012-03-05 11:49:27 +0000553 if (fault & VM_FAULT_OOM) {
554 /*
555 * We ran out of memory, call the OOM killer, and return to
556 * userspace (which will retry the fault, or kill us if we got
557 * oom-killed).
558 */
559 pagefault_out_of_memory();
560 return 0;
561 }
562
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200563 inf = esr_to_fault_info(esr);
Eric W. Biederman559d8d92018-09-22 10:18:42 +0200564 set_thread_esr(addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000565 if (fault & VM_FAULT_SIGBUS) {
566 /*
567 * We had some memory, but were unable to successfully fix up
568 * this page fault.
569 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200570 arm64_force_sig_fault(SIGBUS, BUS_ADRERR, (void __user *)addr,
571 inf->name);
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200572 } else if (fault & (VM_FAULT_HWPOISON_LARGE | VM_FAULT_HWPOISON)) {
573 unsigned int lsb;
Will Deacon92ff0672018-02-20 14:53:22 +0000574
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200575 lsb = PAGE_SHIFT;
576 if (fault & VM_FAULT_HWPOISON_LARGE)
577 lsb = hstate_index_to_shift(VM_FAULT_GET_HINDEX(fault));
Will Deacon92ff0672018-02-20 14:53:22 +0000578
Eric W. Biedermanb4d55572018-09-22 10:37:15 +0200579 arm64_force_sig_mceerr(BUS_MCEERR_AR, (void __user *)addr, lsb,
580 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000581 } else {
582 /*
583 * Something tried to access memory that isn't in our memory
584 * map.
585 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200586 arm64_force_sig_fault(SIGSEGV,
587 fault == VM_FAULT_BADACCESS ? SEGV_ACCERR : SEGV_MAPERR,
588 (void __user *)addr,
589 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000590 }
591
Catalin Marinas1d18c472012-03-05 11:49:27 +0000592 return 0;
593
594no_context:
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100595 __do_kernel_fault(addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000596 return 0;
597}
598
Catalin Marinas1d18c472012-03-05 11:49:27 +0000599static int __kprobes do_translation_fault(unsigned long addr,
600 unsigned int esr,
601 struct pt_regs *regs)
602{
Andrey Konovalov356607f2018-12-28 00:30:27 -0800603 if (is_ttbr0_addr(addr))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000604 return do_page_fault(addr, esr, regs);
605
606 do_bad_area(addr, esr, regs);
607 return 0;
608}
609
EunTaik Lee52d75232016-02-16 04:44:35 +0000610static int do_alignment_fault(unsigned long addr, unsigned int esr,
611 struct pt_regs *regs)
612{
613 do_bad_area(addr, esr, regs);
614 return 0;
615}
616
Catalin Marinas1d18c472012-03-05 11:49:27 +0000617static int do_bad(unsigned long addr, unsigned int esr, struct pt_regs *regs)
618{
Will Deaconf67d5c42017-09-22 11:01:26 +0100619 return 1; /* "fault" */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000620}
621
Tyler Baicar32015c22017-06-21 12:17:08 -0600622static int do_sea(unsigned long addr, unsigned int esr, struct pt_regs *regs)
623{
Tyler Baicar32015c22017-06-21 12:17:08 -0600624 const struct fault_info *inf;
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200625 void __user *siaddr;
Tyler Baicar32015c22017-06-21 12:17:08 -0600626
627 inf = esr_to_fault_info(esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600628
James Morse8fcc4ae2020-05-01 17:45:43 +0100629 if (user_mode(regs) && apei_claim_sea(regs) == 0) {
630 /*
631 * APEI claimed this as a firmware-first notification.
632 * Some processing deferred to task_work before ret_to_user().
633 */
634 return 0;
635 }
Tyler Baicar7edda082017-06-21 12:17:09 -0600636
Tyler Baicar32015c22017-06-21 12:17:08 -0600637 if (esr & ESR_ELx_FnV)
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200638 siaddr = NULL;
Tyler Baicar32015c22017-06-21 12:17:08 -0600639 else
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200640 siaddr = (void __user *)addr;
641 arm64_notify_die(inf->name, regs, inf->sig, inf->code, siaddr, esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600642
Dongjiu Gengfaa75e12017-12-13 18:36:47 +0800643 return 0;
Tyler Baicar32015c22017-06-21 12:17:08 -0600644}
645
Vincenzo Frascino637ec832019-09-16 11:51:17 +0100646static int do_tag_check_fault(unsigned long addr, unsigned int esr,
647 struct pt_regs *regs)
648{
649 do_bad_area(addr, esr, regs);
650 return 0;
651}
652
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700653static const struct fault_info fault_info[] = {
Dave Martinaf40ff62018-03-08 17:41:05 +0000654 { do_bad, SIGKILL, SI_KERNEL, "ttbr address size fault" },
655 { do_bad, SIGKILL, SI_KERNEL, "level 1 address size fault" },
656 { do_bad, SIGKILL, SI_KERNEL, "level 2 address size fault" },
657 { do_bad, SIGKILL, SI_KERNEL, "level 3 address size fault" },
Will Deacon7f73f7a2014-11-21 14:22:22 +0000658 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 0 translation fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000659 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 1 translation fault" },
660 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 2 translation fault" },
Will Deacon760bfb42017-09-29 12:27:41 +0100661 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 3 translation fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000662 { do_bad, SIGKILL, SI_KERNEL, "unknown 8" },
Steve Capper084bd292013-04-10 13:48:00 +0100663 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 access flag fault" },
664 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 access flag fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000665 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 access flag fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000666 { do_bad, SIGKILL, SI_KERNEL, "unknown 12" },
Steve Capper084bd292013-04-10 13:48:00 +0100667 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 permission fault" },
668 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 permission fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000669 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 permission fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000670 { do_sea, SIGBUS, BUS_OBJERR, "synchronous external abort" },
Vincenzo Frascino637ec832019-09-16 11:51:17 +0100671 { do_tag_check_fault, SIGSEGV, SEGV_MTESERR, "synchronous tag check fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000672 { do_bad, SIGKILL, SI_KERNEL, "unknown 18" },
673 { do_bad, SIGKILL, SI_KERNEL, "unknown 19" },
674 { do_sea, SIGKILL, SI_KERNEL, "level 0 (translation table walk)" },
675 { do_sea, SIGKILL, SI_KERNEL, "level 1 (translation table walk)" },
676 { do_sea, SIGKILL, SI_KERNEL, "level 2 (translation table walk)" },
677 { do_sea, SIGKILL, SI_KERNEL, "level 3 (translation table walk)" },
678 { do_sea, SIGBUS, BUS_OBJERR, "synchronous parity or ECC error" }, // Reserved when RAS is implemented
679 { do_bad, SIGKILL, SI_KERNEL, "unknown 25" },
680 { do_bad, SIGKILL, SI_KERNEL, "unknown 26" },
681 { do_bad, SIGKILL, SI_KERNEL, "unknown 27" },
682 { do_sea, SIGKILL, SI_KERNEL, "level 0 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
683 { do_sea, SIGKILL, SI_KERNEL, "level 1 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
684 { do_sea, SIGKILL, SI_KERNEL, "level 2 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
685 { do_sea, SIGKILL, SI_KERNEL, "level 3 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
686 { do_bad, SIGKILL, SI_KERNEL, "unknown 32" },
EunTaik Lee52d75232016-02-16 04:44:35 +0000687 { do_alignment_fault, SIGBUS, BUS_ADRALN, "alignment fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000688 { do_bad, SIGKILL, SI_KERNEL, "unknown 34" },
689 { do_bad, SIGKILL, SI_KERNEL, "unknown 35" },
690 { do_bad, SIGKILL, SI_KERNEL, "unknown 36" },
691 { do_bad, SIGKILL, SI_KERNEL, "unknown 37" },
692 { do_bad, SIGKILL, SI_KERNEL, "unknown 38" },
693 { do_bad, SIGKILL, SI_KERNEL, "unknown 39" },
694 { do_bad, SIGKILL, SI_KERNEL, "unknown 40" },
695 { do_bad, SIGKILL, SI_KERNEL, "unknown 41" },
696 { do_bad, SIGKILL, SI_KERNEL, "unknown 42" },
697 { do_bad, SIGKILL, SI_KERNEL, "unknown 43" },
698 { do_bad, SIGKILL, SI_KERNEL, "unknown 44" },
699 { do_bad, SIGKILL, SI_KERNEL, "unknown 45" },
700 { do_bad, SIGKILL, SI_KERNEL, "unknown 46" },
701 { do_bad, SIGKILL, SI_KERNEL, "unknown 47" },
702 { do_bad, SIGKILL, SI_KERNEL, "TLB conflict abort" },
703 { do_bad, SIGKILL, SI_KERNEL, "Unsupported atomic hardware update fault" },
704 { do_bad, SIGKILL, SI_KERNEL, "unknown 50" },
705 { do_bad, SIGKILL, SI_KERNEL, "unknown 51" },
706 { do_bad, SIGKILL, SI_KERNEL, "implementation fault (lockdown abort)" },
707 { do_bad, SIGBUS, BUS_OBJERR, "implementation fault (unsupported exclusive)" },
708 { do_bad, SIGKILL, SI_KERNEL, "unknown 54" },
709 { do_bad, SIGKILL, SI_KERNEL, "unknown 55" },
710 { do_bad, SIGKILL, SI_KERNEL, "unknown 56" },
711 { do_bad, SIGKILL, SI_KERNEL, "unknown 57" },
712 { do_bad, SIGKILL, SI_KERNEL, "unknown 58" },
713 { do_bad, SIGKILL, SI_KERNEL, "unknown 59" },
714 { do_bad, SIGKILL, SI_KERNEL, "unknown 60" },
715 { do_bad, SIGKILL, SI_KERNEL, "section domain fault" },
716 { do_bad, SIGKILL, SI_KERNEL, "page domain fault" },
717 { do_bad, SIGKILL, SI_KERNEL, "unknown 63" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000718};
719
James Morseafa7c0e2019-10-25 17:42:15 +0100720void do_mem_abort(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000721{
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700722 const struct fault_info *inf = esr_to_fault_info(esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000723
724 if (!inf->fn(addr, esr, regs))
725 return;
726
Will Deacon1049c302018-02-20 14:41:02 +0000727 if (!user_mode(regs)) {
728 pr_alert("Unhandled fault at 0x%016lx\n", addr);
729 mem_abort_decode(esr);
Will Deacon80b6eb02017-10-31 15:56:11 +0000730 show_pte(addr);
Will Deacon1049c302018-02-20 14:41:02 +0000731 }
Mark Rutland42dbf542017-10-19 11:19:55 +0100732
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200733 arm64_notify_die(inf->name, regs,
734 inf->sig, inf->code, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000735}
James Morseb6e43c02019-10-25 17:42:10 +0100736NOKPROBE_SYMBOL(do_mem_abort);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000737
James Morseafa7c0e2019-10-25 17:42:15 +0100738void do_el0_irq_bp_hardening(void)
Will Deacon30d88c02018-02-02 17:31:40 +0000739{
740 /* PC has already been checked in entry.S */
741 arm64_apply_bp_hardening();
742}
James Morseb6e43c02019-10-25 17:42:10 +0100743NOKPROBE_SYMBOL(do_el0_irq_bp_hardening);
Will Deacon30d88c02018-02-02 17:31:40 +0000744
James Morseafa7c0e2019-10-25 17:42:15 +0100745void do_sp_pc_abort(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Will Deacon0f15adb2018-01-03 11:17:58 +0000746{
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200747 arm64_notify_die("SP/PC alignment exception", regs,
748 SIGBUS, BUS_ADRALN, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000749}
James Morseb6e43c02019-10-25 17:42:10 +0100750NOKPROBE_SYMBOL(do_sp_pc_abort);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000751
Dave P Martin9fb74102015-07-24 16:37:48 +0100752int __init early_brk64(unsigned long addr, unsigned int esr,
753 struct pt_regs *regs);
754
755/*
756 * __refdata because early_brk64 is __init, but the reference to it is
757 * clobbered at arch_initcall time.
758 * See traps.c and debug-monitors.c:debug_traps_init().
759 */
760static struct fault_info __refdata debug_fault_info[] = {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000761 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware breakpoint" },
762 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware single-step" },
763 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware watchpoint" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000764 { do_bad, SIGKILL, SI_KERNEL, "unknown 3" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000765 { do_bad, SIGTRAP, TRAP_BRKPT, "aarch32 BKPT" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000766 { do_bad, SIGKILL, SI_KERNEL, "aarch32 vector catch" },
Dave P Martin9fb74102015-07-24 16:37:48 +0100767 { early_brk64, SIGTRAP, TRAP_BRKPT, "aarch64 BRK" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000768 { do_bad, SIGKILL, SI_KERNEL, "unknown 7" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000769};
770
771void __init hook_debug_fault_code(int nr,
772 int (*fn)(unsigned long, unsigned int, struct pt_regs *),
773 int sig, int code, const char *name)
774{
775 BUG_ON(nr < 0 || nr >= ARRAY_SIZE(debug_fault_info));
776
777 debug_fault_info[nr].fn = fn;
778 debug_fault_info[nr].sig = sig;
779 debug_fault_info[nr].code = code;
780 debug_fault_info[nr].name = name;
781}
782
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900783/*
784 * In debug exception context, we explicitly disable preemption despite
785 * having interrupts disabled.
786 * This serves two purposes: it makes it much less likely that we would
787 * accidentally schedule in exception context and it will force a warning
788 * if we somehow manage to schedule by accident.
789 */
790static void debug_exception_enter(struct pt_regs *regs)
791{
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900792 preempt_disable();
793
794 /* This code is a bit fragile. Test it. */
795 RCU_LOCKDEP_WARN(!rcu_is_watching(), "exception_enter didn't work");
796}
797NOKPROBE_SYMBOL(debug_exception_enter);
798
799static void debug_exception_exit(struct pt_regs *regs)
800{
801 preempt_enable_no_resched();
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900802}
803NOKPROBE_SYMBOL(debug_exception_exit);
804
Will Deacon969f5ea2019-04-29 13:03:57 +0100805#ifdef CONFIG_ARM64_ERRATUM_1463225
806DECLARE_PER_CPU(int, __in_cortex_a76_erratum_1463225_wa);
807
James Morseb6e43c02019-10-25 17:42:10 +0100808static int cortex_a76_erratum_1463225_debug_handler(struct pt_regs *regs)
Will Deacon969f5ea2019-04-29 13:03:57 +0100809{
810 if (user_mode(regs))
811 return 0;
812
813 if (!__this_cpu_read(__in_cortex_a76_erratum_1463225_wa))
814 return 0;
815
816 /*
817 * We've taken a dummy step exception from the kernel to ensure
818 * that interrupts are re-enabled on the syscall path. Return back
819 * to cortex_a76_erratum_1463225_svc_handler() with debug exceptions
820 * masked so that we can safely restore the mdscr and get on with
821 * handling the syscall.
822 */
823 regs->pstate |= PSR_D_BIT;
824 return 1;
825}
826#else
James Morseb6e43c02019-10-25 17:42:10 +0100827static int cortex_a76_erratum_1463225_debug_handler(struct pt_regs *regs)
Will Deacon969f5ea2019-04-29 13:03:57 +0100828{
829 return 0;
830}
831#endif /* CONFIG_ARM64_ERRATUM_1463225 */
James Morseb6e43c02019-10-25 17:42:10 +0100832NOKPROBE_SYMBOL(cortex_a76_erratum_1463225_debug_handler);
Will Deacon969f5ea2019-04-29 13:03:57 +0100833
James Morseafa7c0e2019-10-25 17:42:15 +0100834void do_debug_exception(unsigned long addr_if_watchpoint, unsigned int esr,
835 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000836{
Anshuman Khandual359048f2018-09-22 21:09:54 +0530837 const struct fault_info *inf = esr_to_debug_fault_info(esr);
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000838 unsigned long pc = instruction_pointer(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000839
Will Deacon969f5ea2019-04-29 13:03:57 +0100840 if (cortex_a76_erratum_1463225_debug_handler(regs))
841 return;
842
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900843 debug_exception_enter(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000844
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000845 if (user_mode(regs) && !is_ttbr0_addr(pc))
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000846 arm64_apply_bp_hardening();
847
Will Deacon52c6d142019-02-25 12:06:43 +0000848 if (inf->fn(addr_if_watchpoint, esr, regs)) {
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200849 arm64_notify_die(inf->name, regs,
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000850 inf->sig, inf->code, (void __user *)pc, esr);
James Morse6afedcd2016-04-13 13:40:00 +0100851 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000852
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900853 debug_exception_exit(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000854}
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400855NOKPROBE_SYMBOL(do_debug_exception);