blob: 8afb238ff3358c0d785b58325f642973a4a77a24 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas1d18c472012-03-05 11:49:27 +00002/*
3 * Based on arch/arm/mm/fault.c
4 *
5 * Copyright (C) 1995 Linus Torvalds
6 * Copyright (C) 1995-2004 Russell King
7 * Copyright (C) 2012 ARM Ltd.
Catalin Marinas1d18c472012-03-05 11:49:27 +00008 */
9
James Morsed44f1b82019-01-29 18:48:50 +000010#include <linux/acpi.h>
Will Deacon42f91092019-08-22 17:22:14 +010011#include <linux/bitfield.h>
Paul Gortmaker0edfa832016-09-19 17:38:55 -040012#include <linux/extable.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000013#include <linux/signal.h>
14#include <linux/mm.h>
15#include <linux/hardirq.h>
16#include <linux/init.h>
17#include <linux/kprobes.h>
18#include <linux/uaccess.h>
19#include <linux/page-flags.h>
Ingo Molnar3f07c012017-02-08 18:51:30 +010020#include <linux/sched/signal.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010021#include <linux/sched/debug.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000022#include <linux/highmem.h>
23#include <linux/perf_event.h>
James Morse7209c862016-10-18 11:27:47 +010024#include <linux/preempt.h>
Jonathan (Zhixiong) Zhange7c600f2017-06-08 18:25:27 +010025#include <linux/hugetlb.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000026
James Morsed44f1b82019-01-29 18:48:50 +000027#include <asm/acpi.h>
James Morse7209c862016-10-18 11:27:47 +010028#include <asm/bug.h>
Catalin Marinas3bbf7152017-06-26 14:27:36 +010029#include <asm/cmpxchg.h>
James Morse338d4f42015-07-22 19:05:54 +010030#include <asm/cpufeature.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000031#include <asm/exception.h>
Julien Thierry9a0c0322018-08-28 16:51:15 +010032#include <asm/daifflags.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000033#include <asm/debug-monitors.h>
Catalin Marinas91413002014-04-06 23:04:12 +010034#include <asm/esr.h>
James Morseb6e43c02019-10-25 17:42:10 +010035#include <asm/kprobes.h>
James Morsebfe29872019-10-25 17:42:16 +010036#include <asm/processor.h>
James Morse338d4f42015-07-22 19:05:54 +010037#include <asm/sysreg.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000038#include <asm/system_misc.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000039#include <asm/tlbflush.h>
Will Deacon92ff0672018-02-20 14:53:22 +000040#include <asm/traps.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000041
Victor Kamensky09a6adf2017-04-03 22:51:01 -070042struct fault_info {
43 int (*fn)(unsigned long addr, unsigned int esr,
44 struct pt_regs *regs);
45 int sig;
46 int code;
47 const char *name;
48};
49
50static const struct fault_info fault_info[];
Anshuman Khandual359048f2018-09-22 21:09:54 +053051static struct fault_info debug_fault_info[];
Victor Kamensky09a6adf2017-04-03 22:51:01 -070052
53static inline const struct fault_info *esr_to_fault_info(unsigned int esr)
54{
Anshuman Khandual00bbd5d2018-09-22 21:09:52 +053055 return fault_info + (esr & ESR_ELx_FSC);
Victor Kamensky09a6adf2017-04-03 22:51:01 -070056}
Catalin Marinas3495386b2012-10-24 16:34:02 +010057
Anshuman Khandual359048f2018-09-22 21:09:54 +053058static inline const struct fault_info *esr_to_debug_fault_info(unsigned int esr)
59{
60 return debug_fault_info + DBG_ESR_EVT(esr);
61}
62
Julien Thierry1f9b8932017-08-04 09:31:42 +010063static void data_abort_decode(unsigned int esr)
64{
65 pr_alert("Data abort info:\n");
66
67 if (esr & ESR_ELx_ISV) {
68 pr_alert(" Access size = %u byte(s)\n",
69 1U << ((esr & ESR_ELx_SAS) >> ESR_ELx_SAS_SHIFT));
70 pr_alert(" SSE = %lu, SRT = %lu\n",
71 (esr & ESR_ELx_SSE) >> ESR_ELx_SSE_SHIFT,
72 (esr & ESR_ELx_SRT_MASK) >> ESR_ELx_SRT_SHIFT);
73 pr_alert(" SF = %lu, AR = %lu\n",
74 (esr & ESR_ELx_SF) >> ESR_ELx_SF_SHIFT,
75 (esr & ESR_ELx_AR) >> ESR_ELx_AR_SHIFT);
76 } else {
Mark Rutland0a6de8b2017-10-02 12:42:00 +010077 pr_alert(" ISV = 0, ISS = 0x%08lx\n", esr & ESR_ELx_ISS_MASK);
Julien Thierry1f9b8932017-08-04 09:31:42 +010078 }
79
80 pr_alert(" CM = %lu, WnR = %lu\n",
81 (esr & ESR_ELx_CM) >> ESR_ELx_CM_SHIFT,
82 (esr & ESR_ELx_WNR) >> ESR_ELx_WNR_SHIFT);
83}
84
Julien Thierry1f9b8932017-08-04 09:31:42 +010085static void mem_abort_decode(unsigned int esr)
86{
87 pr_alert("Mem abort info:\n");
88
Mark Rutland42dbf542017-10-19 11:19:55 +010089 pr_alert(" ESR = 0x%08x\n", esr);
Miles Chen2951d5e2019-08-07 08:33:36 +080090 pr_alert(" EC = 0x%02lx: %s, IL = %u bits\n",
91 ESR_ELx_EC(esr), esr_get_class_string(esr),
Julien Thierry1f9b8932017-08-04 09:31:42 +010092 (esr & ESR_ELx_IL) ? 32 : 16);
93 pr_alert(" SET = %lu, FnV = %lu\n",
94 (esr & ESR_ELx_SET_MASK) >> ESR_ELx_SET_SHIFT,
95 (esr & ESR_ELx_FnV) >> ESR_ELx_FnV_SHIFT);
96 pr_alert(" EA = %lu, S1PTW = %lu\n",
97 (esr & ESR_ELx_EA) >> ESR_ELx_EA_SHIFT,
98 (esr & ESR_ELx_S1PTW) >> ESR_ELx_S1PTW_SHIFT);
99
100 if (esr_is_data_abort(esr))
101 data_abort_decode(esr);
102}
103
Mark Rutlande4365f92019-10-03 10:49:32 +0100104static inline unsigned long mm_to_pgd_phys(struct mm_struct *mm)
105{
106 /* Either init_pg_dir or swapper_pg_dir */
107 if (mm == &init_mm)
108 return __pa_symbol(mm->pgd);
109
110 return (unsigned long)virt_to_phys(mm->pgd);
111}
112
Catalin Marinas1d18c472012-03-05 11:49:27 +0000113/*
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100114 * Dump out the page tables associated with 'addr' in the currently active mm.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000115 */
Will Deacon7048a592019-04-03 13:36:54 +0100116static void show_pte(unsigned long addr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000117{
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100118 struct mm_struct *mm;
Will Deacon20a004e2018-02-15 11:14:56 +0000119 pgd_t *pgdp;
120 pgd_t pgd;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000121
Andrey Konovalov356607f2018-12-28 00:30:27 -0800122 if (is_ttbr0_addr(addr)) {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100123 /* TTBR0 */
124 mm = current->active_mm;
125 if (mm == &init_mm) {
126 pr_alert("[%016lx] user address but active_mm is swapper\n",
127 addr);
128 return;
129 }
Andrey Konovalov356607f2018-12-28 00:30:27 -0800130 } else if (is_ttbr1_addr(addr)) {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100131 /* TTBR1 */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000132 mm = &init_mm;
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100133 } else {
134 pr_alert("[%016lx] address between user and kernel address ranges\n",
135 addr);
136 return;
137 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000138
Steve Capper5383cc62019-08-07 16:55:18 +0100139 pr_alert("%s pgtable: %luk pages, %llu-bit VAs, pgdp=%016lx\n",
Will Deacon1eb34b62017-05-15 15:23:58 +0100140 mm == &init_mm ? "swapper" : "user", PAGE_SIZE / SZ_1K,
Mark Rutlande4365f92019-10-03 10:49:32 +0100141 vabits_actual, mm_to_pgd_phys(mm));
Will Deacon20a004e2018-02-15 11:14:56 +0000142 pgdp = pgd_offset(mm, addr);
143 pgd = READ_ONCE(*pgdp);
144 pr_alert("[%016lx] pgd=%016llx", addr, pgd_val(pgd));
Catalin Marinas1d18c472012-03-05 11:49:27 +0000145
146 do {
Mike Rapoporte9f63762020-06-04 16:46:23 -0700147 p4d_t *p4dp, p4d;
Will Deacon20a004e2018-02-15 11:14:56 +0000148 pud_t *pudp, pud;
149 pmd_t *pmdp, pmd;
150 pte_t *ptep, pte;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000151
Will Deacon20a004e2018-02-15 11:14:56 +0000152 if (pgd_none(pgd) || pgd_bad(pgd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000153 break;
154
Mike Rapoporte9f63762020-06-04 16:46:23 -0700155 p4dp = p4d_offset(pgdp, addr);
156 p4d = READ_ONCE(*p4dp);
157 pr_cont(", p4d=%016llx", p4d_val(p4d));
158 if (p4d_none(p4d) || p4d_bad(p4d))
159 break;
160
161 pudp = pud_offset(p4dp, addr);
Will Deacon20a004e2018-02-15 11:14:56 +0000162 pud = READ_ONCE(*pudp);
163 pr_cont(", pud=%016llx", pud_val(pud));
164 if (pud_none(pud) || pud_bad(pud))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000165 break;
166
Will Deacon20a004e2018-02-15 11:14:56 +0000167 pmdp = pmd_offset(pudp, addr);
168 pmd = READ_ONCE(*pmdp);
169 pr_cont(", pmd=%016llx", pmd_val(pmd));
170 if (pmd_none(pmd) || pmd_bad(pmd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000171 break;
172
Will Deacon20a004e2018-02-15 11:14:56 +0000173 ptep = pte_offset_map(pmdp, addr);
174 pte = READ_ONCE(*ptep);
175 pr_cont(", pte=%016llx", pte_val(pte));
176 pte_unmap(ptep);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000177 } while(0);
178
Mark Rutland6ef4fb32017-01-03 14:27:26 +0000179 pr_cont("\n");
Catalin Marinas1d18c472012-03-05 11:49:27 +0000180}
181
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100182/*
183 * This function sets the access flags (dirty, accessed), as well as write
184 * permission, and only to a more permissive setting.
185 *
186 * It needs to cope with hardware update of the accessed/dirty state by other
187 * agents in the system and can safely skip the __sync_icache_dcache() call as,
188 * like set_pte_at(), the PTE is never changed from no-exec to exec here.
189 *
190 * Returns whether or not the PTE actually changed.
191 */
192int ptep_set_access_flags(struct vm_area_struct *vma,
193 unsigned long address, pte_t *ptep,
194 pte_t entry, int dirty)
195{
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100196 pteval_t old_pteval, pteval;
Will Deacon20a004e2018-02-15 11:14:56 +0000197 pte_t pte = READ_ONCE(*ptep);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100198
Will Deacon20a004e2018-02-15 11:14:56 +0000199 if (pte_same(pte, entry))
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100200 return 0;
201
202 /* only preserve the access flags and write permission */
Catalin Marinas73e86cb2017-07-04 19:04:18 +0100203 pte_val(entry) &= PTE_RDONLY | PTE_AF | PTE_WRITE | PTE_DIRTY;
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100204
205 /*
206 * Setting the flags must be done atomically to avoid racing with the
Catalin Marinas6d332742017-07-25 14:53:03 +0100207 * hardware update of the access/dirty state. The PTE_RDONLY bit must
208 * be set to the most permissive (lowest value) of *ptep and entry
209 * (calculated as: a & b == ~(~a | ~b)).
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100210 */
Catalin Marinas6d332742017-07-25 14:53:03 +0100211 pte_val(entry) ^= PTE_RDONLY;
Will Deacon20a004e2018-02-15 11:14:56 +0000212 pteval = pte_val(pte);
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100213 do {
214 old_pteval = pteval;
215 pteval ^= PTE_RDONLY;
216 pteval |= pte_val(entry);
217 pteval ^= PTE_RDONLY;
218 pteval = cmpxchg_relaxed(&pte_val(*ptep), old_pteval, pteval);
219 } while (pteval != old_pteval);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100220
221 flush_tlb_fix_spurious_fault(vma, address);
222 return 1;
223}
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100224
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700225static bool is_el1_instruction_abort(unsigned int esr)
226{
227 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_CUR;
228}
229
Anshuman Khandualdbfe3822018-09-22 21:09:53 +0530230static inline bool is_el1_permission_fault(unsigned long addr, unsigned int esr,
231 struct pt_regs *regs)
Stephen Boydb824b932017-04-05 12:18:31 -0700232{
233 unsigned int ec = ESR_ELx_EC(esr);
234 unsigned int fsc_type = esr & ESR_ELx_FSC_TYPE;
235
236 if (ec != ESR_ELx_EC_DABT_CUR && ec != ESR_ELx_EC_IABT_CUR)
237 return false;
238
239 if (fsc_type == ESR_ELx_FSC_PERM)
240 return true;
241
Andrey Konovalov356607f2018-12-28 00:30:27 -0800242 if (is_ttbr0_addr(addr) && system_uses_ttbr0_pan())
Stephen Boydb824b932017-04-05 12:18:31 -0700243 return fsc_type == ESR_ELx_FSC_FAULT &&
244 (regs->pstate & PSR_PAN_BIT);
245
246 return false;
247}
248
Will Deacon42f91092019-08-22 17:22:14 +0100249static bool __kprobes is_spurious_el1_translation_fault(unsigned long addr,
250 unsigned int esr,
251 struct pt_regs *regs)
252{
253 unsigned long flags;
254 u64 par, dfsc;
255
256 if (ESR_ELx_EC(esr) != ESR_ELx_EC_DABT_CUR ||
257 (esr & ESR_ELx_FSC_TYPE) != ESR_ELx_FSC_FAULT)
258 return false;
259
260 local_irq_save(flags);
261 asm volatile("at s1e1r, %0" :: "r" (addr));
262 isb();
263 par = read_sysreg(par_el1);
264 local_irq_restore(flags);
265
Mark Rutland38137332019-10-16 12:03:04 +0100266 /*
267 * If we now have a valid translation, treat the translation fault as
268 * spurious.
269 */
Will Deacon42f91092019-08-22 17:22:14 +0100270 if (!(par & SYS_PAR_EL1_F))
Mark Rutland38137332019-10-16 12:03:04 +0100271 return true;
Will Deacon42f91092019-08-22 17:22:14 +0100272
273 /*
274 * If we got a different type of fault from the AT instruction,
275 * treat the translation fault as spurious.
276 */
Mark Rutland308c5152019-10-04 14:58:47 +0100277 dfsc = FIELD_GET(SYS_PAR_EL1_FST, par);
Will Deacon42f91092019-08-22 17:22:14 +0100278 return (dfsc & ESR_ELx_FSC_TYPE) != ESR_ELx_FSC_FAULT;
279}
280
Mark Rutlandc870f142018-05-21 14:14:51 +0100281static void die_kernel_fault(const char *msg, unsigned long addr,
282 unsigned int esr, struct pt_regs *regs)
283{
284 bust_spinlocks(1);
285
286 pr_alert("Unable to handle kernel %s at virtual address %016lx\n", msg,
287 addr);
288
289 mem_abort_decode(esr);
290
291 show_pte(addr);
292 die("Oops", regs, esr);
293 bust_spinlocks(0);
294 do_exit(SIGKILL);
295}
296
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100297static void __do_kernel_fault(unsigned long addr, unsigned int esr,
298 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000299{
Stephen Boydb824b932017-04-05 12:18:31 -0700300 const char *msg;
301
Catalin Marinas1d18c472012-03-05 11:49:27 +0000302 /*
303 * Are we prepared to handle this kernel fault?
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700304 * We are almost certainly not prepared to handle instruction faults.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000305 */
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700306 if (!is_el1_instruction_abort(esr) && fixup_exception(regs))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000307 return;
308
Will Deacon42f91092019-08-22 17:22:14 +0100309 if (WARN_RATELIMIT(is_spurious_el1_translation_fault(addr, esr, regs),
310 "Ignoring spurious kernel translation fault at virtual address %016lx\n", addr))
311 return;
312
Anshuman Khandualdbfe3822018-09-22 21:09:53 +0530313 if (is_el1_permission_fault(addr, esr, regs)) {
Stephen Boydb824b932017-04-05 12:18:31 -0700314 if (esr & ESR_ELx_WNR)
315 msg = "write to read-only memory";
Xiang Zhenge44ec4a2019-10-29 20:41:31 +0800316 else if (is_el1_instruction_abort(esr))
317 msg = "execute from non-executable memory";
Stephen Boydb824b932017-04-05 12:18:31 -0700318 else
319 msg = "read from unreadable memory";
320 } else if (addr < PAGE_SIZE) {
321 msg = "NULL pointer dereference";
322 } else {
323 msg = "paging request";
324 }
325
Mark Rutlandc870f142018-05-21 14:14:51 +0100326 die_kernel_fault(msg, addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000327}
328
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200329static void set_thread_esr(unsigned long address, unsigned int esr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000330{
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200331 current->thread.fault_address = address;
Peter Maydellcc198462018-05-22 17:11:20 +0100332
333 /*
334 * If the faulting address is in the kernel, we must sanitize the ESR.
335 * From userspace's point of view, kernel-only mappings don't exist
336 * at all, so we report them as level 0 translation faults.
337 * (This is not quite the way that "no mapping there at all" behaves:
338 * an alignment fault not caused by the memory type would take
339 * precedence over translation fault for a real access to empty
340 * space. Unfortunately we can't easily distinguish "alignment fault
341 * not caused by memory type" from "alignment fault caused by memory
342 * type", so we ignore this wrinkle and just return the translation
343 * fault.)
344 */
Andrey Konovalov356607f2018-12-28 00:30:27 -0800345 if (!is_ttbr0_addr(current->thread.fault_address)) {
Peter Maydellcc198462018-05-22 17:11:20 +0100346 switch (ESR_ELx_EC(esr)) {
347 case ESR_ELx_EC_DABT_LOW:
348 /*
349 * These bits provide only information about the
350 * faulting instruction, which userspace knows already.
351 * We explicitly clear bits which are architecturally
352 * RES0 in case they are given meanings in future.
353 * We always report the ESR as if the fault was taken
354 * to EL1 and so ISV and the bits in ISS[23:14] are
355 * clear. (In fact it always will be a fault to EL1.)
356 */
357 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL |
358 ESR_ELx_CM | ESR_ELx_WNR;
359 esr |= ESR_ELx_FSC_FAULT;
360 break;
361 case ESR_ELx_EC_IABT_LOW:
362 /*
363 * Claim a level 0 translation fault.
364 * All other bits are architecturally RES0 for faults
365 * reported with that DFSC value, so we clear them.
366 */
367 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL;
368 esr |= ESR_ELx_FSC_FAULT;
369 break;
370 default:
371 /*
372 * This should never happen (entry.S only brings us
373 * into this code for insn and data aborts from a lower
374 * exception level). Fail safe by not providing an ESR
375 * context record at all.
376 */
377 WARN(1, "ESR 0x%x is not DABT or IABT from EL0\n", esr);
378 esr = 0;
379 break;
380 }
381 }
382
Will Deacon92ff0672018-02-20 14:53:22 +0000383 current->thread.fault_code = esr;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000384}
385
Catalin Marinas59f67e12013-09-16 15:18:28 +0100386static void do_bad_area(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000387{
Catalin Marinas1d18c472012-03-05 11:49:27 +0000388 /*
389 * If we are in kernel mode at this point, we have no context to
390 * handle this fault with.
391 */
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700392 if (user_mode(regs)) {
Will Deacon92ff0672018-02-20 14:53:22 +0000393 const struct fault_info *inf = esr_to_fault_info(esr);
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500394
Eric W. Biedermaneffb0932018-09-22 10:05:41 +0200395 set_thread_esr(addr, esr);
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200396 arm64_force_sig_fault(inf->sig, inf->code, (void __user *)addr,
397 inf->name);
Will Deacon92ff0672018-02-20 14:53:22 +0000398 } else {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100399 __do_kernel_fault(addr, esr, regs);
Will Deacon92ff0672018-02-20 14:53:22 +0000400 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000401}
402
403#define VM_FAULT_BADMAP 0x010000
404#define VM_FAULT_BADACCESS 0x020000
405
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700406static vm_fault_t __do_page_fault(struct mm_struct *mm, unsigned long addr,
Anshuman Khandual61681032019-06-03 12:11:23 +0530407 unsigned int mm_flags, unsigned long vm_flags)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000408{
Anshuman Khandual47452242019-06-07 14:43:06 +0530409 struct vm_area_struct *vma = find_vma(mm, addr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000410
Catalin Marinas1d18c472012-03-05 11:49:27 +0000411 if (unlikely(!vma))
Anshuman Khandual47452242019-06-07 14:43:06 +0530412 return VM_FAULT_BADMAP;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000413
414 /*
415 * Ok, we have a good vm_area for this memory access, so we can handle
416 * it.
417 */
Anshuman Khandual47452242019-06-07 14:43:06 +0530418 if (unlikely(vma->vm_start > addr)) {
419 if (!(vma->vm_flags & VM_GROWSDOWN))
420 return VM_FAULT_BADMAP;
421 if (expand_stack(vma, addr))
422 return VM_FAULT_BADMAP;
423 }
424
Will Deacondb6f4102013-07-19 15:37:12 +0100425 /*
426 * Check that the permissions on the VMA allow for the fault which
Catalin Marinascab15ce2016-08-11 18:44:50 +0100427 * occurred.
Will Deacondb6f4102013-07-19 15:37:12 +0100428 */
Anshuman Khandual47452242019-06-07 14:43:06 +0530429 if (!(vma->vm_flags & vm_flags))
430 return VM_FAULT_BADACCESS;
Kirill A. Shutemovdcddffd2016-07-26 15:25:18 -0700431 return handle_mm_fault(vma, addr & PAGE_MASK, mm_flags);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000432}
433
Mark Rutland541ec872016-05-31 12:33:03 +0100434static bool is_el0_instruction_abort(unsigned int esr)
435{
436 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_LOW;
437}
438
Anshuman Khandualc49bd022019-06-07 14:43:05 +0530439/*
440 * Note: not valid for EL1 DC IVAC, but we never use that such that it
441 * should fault. EL0 cannot issue DC IVAC (undef).
442 */
443static bool is_write_abort(unsigned int esr)
444{
445 return (esr & ESR_ELx_WNR) && !(esr & ESR_ELx_CM);
446}
447
Catalin Marinas1d18c472012-03-05 11:49:27 +0000448static int __kprobes do_page_fault(unsigned long addr, unsigned int esr,
449 struct pt_regs *regs)
450{
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200451 const struct fault_info *inf;
Anshuman Khandual61681032019-06-03 12:11:23 +0530452 struct mm_struct *mm = current->mm;
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700453 vm_fault_t fault, major = 0;
Anshuman Khandual6cb4d9a2020-04-10 14:33:09 -0700454 unsigned long vm_flags = VM_ACCESS_FLAGS;
Peter Xudde16072020-04-01 21:08:37 -0700455 unsigned int mm_flags = FAULT_FLAG_DEFAULT;
Will Deacondb6f4102013-07-19 15:37:12 +0100456
Anshuman Khandualb98cca42019-07-16 16:28:00 -0700457 if (kprobe_page_fault(regs, esr))
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400458 return 0;
459
Catalin Marinas1d18c472012-03-05 11:49:27 +0000460 /*
461 * If we're in an interrupt or have no user context, we must not take
462 * the fault.
463 */
David Hildenbrand70ffdb92015-05-11 17:52:11 +0200464 if (faulthandler_disabled() || !mm)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000465 goto no_context;
466
Johannes Weiner759496b2013-09-12 15:13:39 -0700467 if (user_mode(regs))
468 mm_flags |= FAULT_FLAG_USER;
469
Mark Rutland541ec872016-05-31 12:33:03 +0100470 if (is_el0_instruction_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700471 vm_flags = VM_EXEC;
Anshuman Khandual01de1772019-05-05 09:45:12 +0530472 mm_flags |= FAULT_FLAG_INSTRUCTION;
Anshuman Khandualc49bd022019-06-07 14:43:05 +0530473 } else if (is_write_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700474 vm_flags = VM_WRITE;
475 mm_flags |= FAULT_FLAG_WRITE;
476 }
477
Andrey Konovalov356607f2018-12-28 00:30:27 -0800478 if (is_ttbr0_addr(addr) && is_el1_permission_fault(addr, esr, regs)) {
James Morsee19a6ee2016-06-20 18:28:01 +0100479 /* regs->orig_addr_limit may be 0 if we entered from EL0 */
480 if (regs->orig_addr_limit == KERNEL_DS)
Mark Rutlandc870f142018-05-21 14:14:51 +0100481 die_kernel_fault("access to user memory with fs=KERNEL_DS",
482 addr, esr, regs);
James Morse70544192016-02-05 14:58:50 +0000483
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700484 if (is_el1_instruction_abort(esr))
Mark Rutlandc870f142018-05-21 14:14:51 +0100485 die_kernel_fault("execution of user memory",
486 addr, esr, regs);
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700487
James Morse57f49592016-02-05 14:58:48 +0000488 if (!search_exception_tables(regs->pc))
Mark Rutlandc870f142018-05-21 14:14:51 +0100489 die_kernel_fault("access to user memory outside uaccess routines",
490 addr, esr, regs);
James Morse57f49592016-02-05 14:58:48 +0000491 }
James Morse338d4f42015-07-22 19:05:54 +0100492
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100493 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS, 1, regs, addr);
494
James Morse338d4f42015-07-22 19:05:54 +0100495 /*
Catalin Marinas1d18c472012-03-05 11:49:27 +0000496 * As per x86, we may deadlock here. However, since the kernel only
497 * validly references user space from well defined areas of the code,
498 * we can bug out early if this is from code which shouldn't.
499 */
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700500 if (!mmap_read_trylock(mm)) {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000501 if (!user_mode(regs) && !search_exception_tables(regs->pc))
502 goto no_context;
503retry:
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700504 mmap_read_lock(mm);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000505 } else {
506 /*
507 * The above down_read_trylock() might have succeeded in which
508 * case, we'll have missed the might_sleep() from down_read().
509 */
510 might_sleep();
511#ifdef CONFIG_DEBUG_VM
Anshuman Khanduala0509312019-06-03 12:11:22 +0530512 if (!user_mode(regs) && !search_exception_tables(regs->pc)) {
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700513 mmap_read_unlock(mm);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000514 goto no_context;
Anshuman Khanduala0509312019-06-03 12:11:22 +0530515 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000516#endif
517 }
518
Anshuman Khandual61681032019-06-03 12:11:23 +0530519 fault = __do_page_fault(mm, addr, mm_flags, vm_flags);
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100520 major |= fault & VM_FAULT_MAJOR;
521
Peter Xub502f032020-04-01 21:08:18 -0700522 /* Quick path to respond to signals */
523 if (fault_signal_pending(fault, regs)) {
524 if (!user_mode(regs))
525 goto no_context;
526 return 0;
527 }
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100528
Peter Xub502f032020-04-01 21:08:18 -0700529 if (fault & VM_FAULT_RETRY) {
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100530 if (mm_flags & FAULT_FLAG_ALLOW_RETRY) {
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100531 mm_flags |= FAULT_FLAG_TRIED;
532 goto retry;
533 }
534 }
Michel Lespinassed8ed45c2020-06-08 21:33:25 -0700535 mmap_read_unlock(mm);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000536
537 /*
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100538 * Handle the "normal" (no error) case first.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000539 */
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100540 if (likely(!(fault & (VM_FAULT_ERROR | VM_FAULT_BADMAP |
541 VM_FAULT_BADACCESS)))) {
542 /*
543 * Major/minor page fault accounting is only done
544 * once. If we go through a retry, it is extremely
545 * likely that the page will be found in page cache at
546 * that point.
547 */
548 if (major) {
Anshuman Khandual61681032019-06-03 12:11:23 +0530549 current->maj_flt++;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000550 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS_MAJ, 1, regs,
551 addr);
552 } else {
Anshuman Khandual61681032019-06-03 12:11:23 +0530553 current->min_flt++;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000554 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS_MIN, 1, regs,
555 addr);
556 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000557
Catalin Marinas1d18c472012-03-05 11:49:27 +0000558 return 0;
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100559 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000560
Johannes Weiner87134102013-09-12 15:13:38 -0700561 /*
562 * If we are in kernel mode at this point, we have no context to
563 * handle this fault with.
564 */
565 if (!user_mode(regs))
566 goto no_context;
567
Catalin Marinas1d18c472012-03-05 11:49:27 +0000568 if (fault & VM_FAULT_OOM) {
569 /*
570 * We ran out of memory, call the OOM killer, and return to
571 * userspace (which will retry the fault, or kill us if we got
572 * oom-killed).
573 */
574 pagefault_out_of_memory();
575 return 0;
576 }
577
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200578 inf = esr_to_fault_info(esr);
Eric W. Biederman559d8d92018-09-22 10:18:42 +0200579 set_thread_esr(addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000580 if (fault & VM_FAULT_SIGBUS) {
581 /*
582 * We had some memory, but were unable to successfully fix up
583 * this page fault.
584 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200585 arm64_force_sig_fault(SIGBUS, BUS_ADRERR, (void __user *)addr,
586 inf->name);
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200587 } else if (fault & (VM_FAULT_HWPOISON_LARGE | VM_FAULT_HWPOISON)) {
588 unsigned int lsb;
Will Deacon92ff0672018-02-20 14:53:22 +0000589
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200590 lsb = PAGE_SHIFT;
591 if (fault & VM_FAULT_HWPOISON_LARGE)
592 lsb = hstate_index_to_shift(VM_FAULT_GET_HINDEX(fault));
Will Deacon92ff0672018-02-20 14:53:22 +0000593
Eric W. Biedermanb4d55572018-09-22 10:37:15 +0200594 arm64_force_sig_mceerr(BUS_MCEERR_AR, (void __user *)addr, lsb,
595 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000596 } else {
597 /*
598 * Something tried to access memory that isn't in our memory
599 * map.
600 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200601 arm64_force_sig_fault(SIGSEGV,
602 fault == VM_FAULT_BADACCESS ? SEGV_ACCERR : SEGV_MAPERR,
603 (void __user *)addr,
604 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000605 }
606
Catalin Marinas1d18c472012-03-05 11:49:27 +0000607 return 0;
608
609no_context:
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100610 __do_kernel_fault(addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000611 return 0;
612}
613
Catalin Marinas1d18c472012-03-05 11:49:27 +0000614static int __kprobes do_translation_fault(unsigned long addr,
615 unsigned int esr,
616 struct pt_regs *regs)
617{
Andrey Konovalov356607f2018-12-28 00:30:27 -0800618 if (is_ttbr0_addr(addr))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000619 return do_page_fault(addr, esr, regs);
620
621 do_bad_area(addr, esr, regs);
622 return 0;
623}
624
EunTaik Lee52d75232016-02-16 04:44:35 +0000625static int do_alignment_fault(unsigned long addr, unsigned int esr,
626 struct pt_regs *regs)
627{
628 do_bad_area(addr, esr, regs);
629 return 0;
630}
631
Catalin Marinas1d18c472012-03-05 11:49:27 +0000632static int do_bad(unsigned long addr, unsigned int esr, struct pt_regs *regs)
633{
Will Deaconf67d5c42017-09-22 11:01:26 +0100634 return 1; /* "fault" */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000635}
636
Tyler Baicar32015c22017-06-21 12:17:08 -0600637static int do_sea(unsigned long addr, unsigned int esr, struct pt_regs *regs)
638{
Tyler Baicar32015c22017-06-21 12:17:08 -0600639 const struct fault_info *inf;
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200640 void __user *siaddr;
Tyler Baicar32015c22017-06-21 12:17:08 -0600641
642 inf = esr_to_fault_info(esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600643
James Morse8fcc4ae2020-05-01 17:45:43 +0100644 if (user_mode(regs) && apei_claim_sea(regs) == 0) {
645 /*
646 * APEI claimed this as a firmware-first notification.
647 * Some processing deferred to task_work before ret_to_user().
648 */
649 return 0;
650 }
Tyler Baicar7edda082017-06-21 12:17:09 -0600651
Tyler Baicar32015c22017-06-21 12:17:08 -0600652 if (esr & ESR_ELx_FnV)
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200653 siaddr = NULL;
Tyler Baicar32015c22017-06-21 12:17:08 -0600654 else
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200655 siaddr = (void __user *)addr;
656 arm64_notify_die(inf->name, regs, inf->sig, inf->code, siaddr, esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600657
Dongjiu Gengfaa75e12017-12-13 18:36:47 +0800658 return 0;
Tyler Baicar32015c22017-06-21 12:17:08 -0600659}
660
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700661static const struct fault_info fault_info[] = {
Dave Martinaf40ff62018-03-08 17:41:05 +0000662 { do_bad, SIGKILL, SI_KERNEL, "ttbr address size fault" },
663 { do_bad, SIGKILL, SI_KERNEL, "level 1 address size fault" },
664 { do_bad, SIGKILL, SI_KERNEL, "level 2 address size fault" },
665 { do_bad, SIGKILL, SI_KERNEL, "level 3 address size fault" },
Will Deacon7f73f7a2014-11-21 14:22:22 +0000666 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 0 translation fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000667 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 1 translation fault" },
668 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 2 translation fault" },
Will Deacon760bfb42017-09-29 12:27:41 +0100669 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 3 translation fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000670 { do_bad, SIGKILL, SI_KERNEL, "unknown 8" },
Steve Capper084bd292013-04-10 13:48:00 +0100671 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 access flag fault" },
672 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 access flag fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000673 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 access flag fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000674 { do_bad, SIGKILL, SI_KERNEL, "unknown 12" },
Steve Capper084bd292013-04-10 13:48:00 +0100675 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 permission fault" },
676 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 permission fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000677 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 permission fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000678 { do_sea, SIGBUS, BUS_OBJERR, "synchronous external abort" },
679 { do_bad, SIGKILL, SI_KERNEL, "unknown 17" },
680 { do_bad, SIGKILL, SI_KERNEL, "unknown 18" },
681 { do_bad, SIGKILL, SI_KERNEL, "unknown 19" },
682 { do_sea, SIGKILL, SI_KERNEL, "level 0 (translation table walk)" },
683 { do_sea, SIGKILL, SI_KERNEL, "level 1 (translation table walk)" },
684 { do_sea, SIGKILL, SI_KERNEL, "level 2 (translation table walk)" },
685 { do_sea, SIGKILL, SI_KERNEL, "level 3 (translation table walk)" },
686 { do_sea, SIGBUS, BUS_OBJERR, "synchronous parity or ECC error" }, // Reserved when RAS is implemented
687 { do_bad, SIGKILL, SI_KERNEL, "unknown 25" },
688 { do_bad, SIGKILL, SI_KERNEL, "unknown 26" },
689 { do_bad, SIGKILL, SI_KERNEL, "unknown 27" },
690 { do_sea, SIGKILL, SI_KERNEL, "level 0 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
691 { do_sea, SIGKILL, SI_KERNEL, "level 1 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
692 { do_sea, SIGKILL, SI_KERNEL, "level 2 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
693 { do_sea, SIGKILL, SI_KERNEL, "level 3 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
694 { do_bad, SIGKILL, SI_KERNEL, "unknown 32" },
EunTaik Lee52d75232016-02-16 04:44:35 +0000695 { do_alignment_fault, SIGBUS, BUS_ADRALN, "alignment fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000696 { do_bad, SIGKILL, SI_KERNEL, "unknown 34" },
697 { do_bad, SIGKILL, SI_KERNEL, "unknown 35" },
698 { do_bad, SIGKILL, SI_KERNEL, "unknown 36" },
699 { do_bad, SIGKILL, SI_KERNEL, "unknown 37" },
700 { do_bad, SIGKILL, SI_KERNEL, "unknown 38" },
701 { do_bad, SIGKILL, SI_KERNEL, "unknown 39" },
702 { do_bad, SIGKILL, SI_KERNEL, "unknown 40" },
703 { do_bad, SIGKILL, SI_KERNEL, "unknown 41" },
704 { do_bad, SIGKILL, SI_KERNEL, "unknown 42" },
705 { do_bad, SIGKILL, SI_KERNEL, "unknown 43" },
706 { do_bad, SIGKILL, SI_KERNEL, "unknown 44" },
707 { do_bad, SIGKILL, SI_KERNEL, "unknown 45" },
708 { do_bad, SIGKILL, SI_KERNEL, "unknown 46" },
709 { do_bad, SIGKILL, SI_KERNEL, "unknown 47" },
710 { do_bad, SIGKILL, SI_KERNEL, "TLB conflict abort" },
711 { do_bad, SIGKILL, SI_KERNEL, "Unsupported atomic hardware update fault" },
712 { do_bad, SIGKILL, SI_KERNEL, "unknown 50" },
713 { do_bad, SIGKILL, SI_KERNEL, "unknown 51" },
714 { do_bad, SIGKILL, SI_KERNEL, "implementation fault (lockdown abort)" },
715 { do_bad, SIGBUS, BUS_OBJERR, "implementation fault (unsupported exclusive)" },
716 { do_bad, SIGKILL, SI_KERNEL, "unknown 54" },
717 { do_bad, SIGKILL, SI_KERNEL, "unknown 55" },
718 { do_bad, SIGKILL, SI_KERNEL, "unknown 56" },
719 { do_bad, SIGKILL, SI_KERNEL, "unknown 57" },
720 { do_bad, SIGKILL, SI_KERNEL, "unknown 58" },
721 { do_bad, SIGKILL, SI_KERNEL, "unknown 59" },
722 { do_bad, SIGKILL, SI_KERNEL, "unknown 60" },
723 { do_bad, SIGKILL, SI_KERNEL, "section domain fault" },
724 { do_bad, SIGKILL, SI_KERNEL, "page domain fault" },
725 { do_bad, SIGKILL, SI_KERNEL, "unknown 63" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000726};
727
James Morseafa7c0e2019-10-25 17:42:15 +0100728void do_mem_abort(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000729{
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700730 const struct fault_info *inf = esr_to_fault_info(esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000731
732 if (!inf->fn(addr, esr, regs))
733 return;
734
Will Deacon1049c302018-02-20 14:41:02 +0000735 if (!user_mode(regs)) {
736 pr_alert("Unhandled fault at 0x%016lx\n", addr);
737 mem_abort_decode(esr);
Will Deacon80b6eb02017-10-31 15:56:11 +0000738 show_pte(addr);
Will Deacon1049c302018-02-20 14:41:02 +0000739 }
Mark Rutland42dbf542017-10-19 11:19:55 +0100740
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200741 arm64_notify_die(inf->name, regs,
742 inf->sig, inf->code, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000743}
James Morseb6e43c02019-10-25 17:42:10 +0100744NOKPROBE_SYMBOL(do_mem_abort);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000745
James Morseafa7c0e2019-10-25 17:42:15 +0100746void do_el0_irq_bp_hardening(void)
Will Deacon30d88c02018-02-02 17:31:40 +0000747{
748 /* PC has already been checked in entry.S */
749 arm64_apply_bp_hardening();
750}
James Morseb6e43c02019-10-25 17:42:10 +0100751NOKPROBE_SYMBOL(do_el0_irq_bp_hardening);
Will Deacon30d88c02018-02-02 17:31:40 +0000752
James Morseafa7c0e2019-10-25 17:42:15 +0100753void do_sp_pc_abort(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Will Deacon0f15adb2018-01-03 11:17:58 +0000754{
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200755 arm64_notify_die("SP/PC alignment exception", regs,
756 SIGBUS, BUS_ADRALN, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000757}
James Morseb6e43c02019-10-25 17:42:10 +0100758NOKPROBE_SYMBOL(do_sp_pc_abort);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000759
Dave P Martin9fb74102015-07-24 16:37:48 +0100760int __init early_brk64(unsigned long addr, unsigned int esr,
761 struct pt_regs *regs);
762
763/*
764 * __refdata because early_brk64 is __init, but the reference to it is
765 * clobbered at arch_initcall time.
766 * See traps.c and debug-monitors.c:debug_traps_init().
767 */
768static struct fault_info __refdata debug_fault_info[] = {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000769 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware breakpoint" },
770 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware single-step" },
771 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware watchpoint" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000772 { do_bad, SIGKILL, SI_KERNEL, "unknown 3" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000773 { do_bad, SIGTRAP, TRAP_BRKPT, "aarch32 BKPT" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000774 { do_bad, SIGKILL, SI_KERNEL, "aarch32 vector catch" },
Dave P Martin9fb74102015-07-24 16:37:48 +0100775 { early_brk64, SIGTRAP, TRAP_BRKPT, "aarch64 BRK" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000776 { do_bad, SIGKILL, SI_KERNEL, "unknown 7" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000777};
778
779void __init hook_debug_fault_code(int nr,
780 int (*fn)(unsigned long, unsigned int, struct pt_regs *),
781 int sig, int code, const char *name)
782{
783 BUG_ON(nr < 0 || nr >= ARRAY_SIZE(debug_fault_info));
784
785 debug_fault_info[nr].fn = fn;
786 debug_fault_info[nr].sig = sig;
787 debug_fault_info[nr].code = code;
788 debug_fault_info[nr].name = name;
789}
790
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900791/*
792 * In debug exception context, we explicitly disable preemption despite
793 * having interrupts disabled.
794 * This serves two purposes: it makes it much less likely that we would
795 * accidentally schedule in exception context and it will force a warning
796 * if we somehow manage to schedule by accident.
797 */
798static void debug_exception_enter(struct pt_regs *regs)
799{
800 /*
801 * Tell lockdep we disabled irqs in entry.S. Do nothing if they were
802 * already disabled to preserve the last enabled/disabled addresses.
803 */
804 if (interrupts_enabled(regs))
805 trace_hardirqs_off();
806
807 if (user_mode(regs)) {
808 RCU_LOCKDEP_WARN(!rcu_is_watching(), "entry code didn't wake RCU");
809 } else {
810 /*
811 * We might have interrupted pretty much anything. In
812 * fact, if we're a debug exception, we can even interrupt
813 * NMI processing. We don't want this code makes in_nmi()
814 * to return true, but we need to notify RCU.
815 */
816 rcu_nmi_enter();
817 }
818
819 preempt_disable();
820
821 /* This code is a bit fragile. Test it. */
822 RCU_LOCKDEP_WARN(!rcu_is_watching(), "exception_enter didn't work");
823}
824NOKPROBE_SYMBOL(debug_exception_enter);
825
826static void debug_exception_exit(struct pt_regs *regs)
827{
828 preempt_enable_no_resched();
829
830 if (!user_mode(regs))
831 rcu_nmi_exit();
832
833 if (interrupts_enabled(regs))
834 trace_hardirqs_on();
835}
836NOKPROBE_SYMBOL(debug_exception_exit);
837
Will Deacon969f5ea2019-04-29 13:03:57 +0100838#ifdef CONFIG_ARM64_ERRATUM_1463225
839DECLARE_PER_CPU(int, __in_cortex_a76_erratum_1463225_wa);
840
James Morseb6e43c02019-10-25 17:42:10 +0100841static int cortex_a76_erratum_1463225_debug_handler(struct pt_regs *regs)
Will Deacon969f5ea2019-04-29 13:03:57 +0100842{
843 if (user_mode(regs))
844 return 0;
845
846 if (!__this_cpu_read(__in_cortex_a76_erratum_1463225_wa))
847 return 0;
848
849 /*
850 * We've taken a dummy step exception from the kernel to ensure
851 * that interrupts are re-enabled on the syscall path. Return back
852 * to cortex_a76_erratum_1463225_svc_handler() with debug exceptions
853 * masked so that we can safely restore the mdscr and get on with
854 * handling the syscall.
855 */
856 regs->pstate |= PSR_D_BIT;
857 return 1;
858}
859#else
James Morseb6e43c02019-10-25 17:42:10 +0100860static int cortex_a76_erratum_1463225_debug_handler(struct pt_regs *regs)
Will Deacon969f5ea2019-04-29 13:03:57 +0100861{
862 return 0;
863}
864#endif /* CONFIG_ARM64_ERRATUM_1463225 */
James Morseb6e43c02019-10-25 17:42:10 +0100865NOKPROBE_SYMBOL(cortex_a76_erratum_1463225_debug_handler);
Will Deacon969f5ea2019-04-29 13:03:57 +0100866
James Morseafa7c0e2019-10-25 17:42:15 +0100867void do_debug_exception(unsigned long addr_if_watchpoint, unsigned int esr,
868 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000869{
Anshuman Khandual359048f2018-09-22 21:09:54 +0530870 const struct fault_info *inf = esr_to_debug_fault_info(esr);
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000871 unsigned long pc = instruction_pointer(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000872
Will Deacon969f5ea2019-04-29 13:03:57 +0100873 if (cortex_a76_erratum_1463225_debug_handler(regs))
874 return;
875
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900876 debug_exception_enter(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000877
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000878 if (user_mode(regs) && !is_ttbr0_addr(pc))
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000879 arm64_apply_bp_hardening();
880
Will Deacon52c6d142019-02-25 12:06:43 +0000881 if (inf->fn(addr_if_watchpoint, esr, regs)) {
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200882 arm64_notify_die(inf->name, regs,
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000883 inf->sig, inf->code, (void __user *)pc, esr);
James Morse6afedcd2016-04-13 13:40:00 +0100884 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000885
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900886 debug_exception_exit(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000887}
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400888NOKPROBE_SYMBOL(do_debug_exception);