blob: 28c9d32fa99a58081150ae7599569d21969a0e58 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Catalin Marinasbbe88882007-05-08 22:27:46 +01002/*
3 * linux/arch/arm/mm/proc-v7.S
4 *
5 * Copyright (C) 2001 Deep Blue Solutions Ltd.
6 *
Catalin Marinasbbe88882007-05-08 22:27:46 +01007 * This is the "shell" of the ARMv7 processor support.
8 */
Russell King10115102018-05-14 15:38:55 +01009#include <linux/arm-smccc.h>
Tim Abbott991da172009-04-27 14:02:22 -040010#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010011#include <linux/linkage.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070012#include <linux/pgtable.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <asm/assembler.h>
14#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010015#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010016#include <asm/pgtable-hwdef.h>
Vladimir Murzinf271b772016-08-18 16:28:24 +010017#include <asm/memory.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010018
19#include "proc-macros.S"
20
Catalin Marinas1b6ba462011-11-22 17:30:29 +000021#ifdef CONFIG_ARM_LPAE
22#include "proc-v7-3level.S"
23#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000024#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000025#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000026
Catalin Marinasbbe88882007-05-08 22:27:46 +010027ENTRY(cpu_v7_proc_init)
Russell King6ebbf2c2014-06-30 16:29:12 +010028 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010029ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010030
31ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010032 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
33 bic r0, r0, #0x1000 @ ...i............
34 bic r0, r0, #0x0006 @ .............ca.
35 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King6ebbf2c2014-06-30 16:29:12 +010036 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010037ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010038
39/*
Marc Zyngier6b856772017-04-03 19:37:48 +010040 * cpu_v7_reset(loc, hyp)
Catalin Marinasbbe88882007-05-08 22:27:46 +010041 *
42 * Perform a soft reset of the system. Put the CPU into the
43 * same state as it would be if it had been reset, and branch
44 * to what would be the reset vector.
45 *
46 * - loc - location to jump to for soft reset
Marc Zyngier6b856772017-04-03 19:37:48 +010047 * - hyp - indicate if restart occurs in HYP mode
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Russell King9da5ac22017-04-03 19:37:46 +010055 mrc p15, 0, r2, c1, c0, 0 @ ctrl register
56 bic r2, r2, #0x1 @ ...............m
57 THUMB( bic r2, r2, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
58 mcr p15, 0, r2, c1, c0, 0 @ disable MMU
Will Deaconf4daf062011-06-06 12:27:34 +010059 isb
Russell King9da5ac22017-04-03 19:37:46 +010060#ifdef CONFIG_ARM_VIRT_EXT
61 teq r1, #0
62 bne __hyp_soft_restart
63#endif
Dave Martin153cd8e2012-10-16 11:54:00 +010064 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010065ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000066 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010067
68/*
69 * cpu_v7_do_idle()
70 *
71 * Idle the processor (eg, wait for interrupt).
72 *
73 * IRQs are already disabled.
74 */
75ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000076 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010077 wfi
Russell King6ebbf2c2014-06-30 16:29:12 +010078 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010079ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010080
81ENTRY(cpu_v7_dcache_clean_area)
Will Deaconbf3f0f32013-07-15 14:26:19 +010082 ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
83 ALT_UP_B(1f)
Russell King6ebbf2c2014-06-30 16:29:12 +010084 ret lr
Will Deaconbf3f0f32013-07-15 14:26:19 +0100851: dcache_line_size r2, r3
862: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
Catalin Marinasbbe88882007-05-08 22:27:46 +010087 add r0, r0, r2
88 subs r1, r1, r2
Will Deaconbf3f0f32013-07-15 14:26:19 +010089 bhi 2b
Will Deacon6abdd492013-05-13 12:01:12 +010090 dsb ishst
Russell King6ebbf2c2014-06-30 16:29:12 +010091 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010092ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010093
Russell King10115102018-05-14 15:38:55 +010094#ifdef CONFIG_ARM_PSCI
95 .arch_extension sec
96ENTRY(cpu_v7_smc_switch_mm)
97 stmfd sp!, {r0 - r3}
98 movw r0, #:lower16:ARM_SMCCC_ARCH_WORKAROUND_1
99 movt r0, #:upper16:ARM_SMCCC_ARCH_WORKAROUND_1
100 smc #0
101 ldmfd sp!, {r0 - r3}
102 b cpu_v7_switch_mm
103ENDPROC(cpu_v7_smc_switch_mm)
104 .arch_extension virt
105ENTRY(cpu_v7_hvc_switch_mm)
106 stmfd sp!, {r0 - r3}
107 movw r0, #:lower16:ARM_SMCCC_ARCH_WORKAROUND_1
108 movt r0, #:upper16:ARM_SMCCC_ARCH_WORKAROUND_1
109 hvc #0
110 ldmfd sp!, {r0 - r3}
111 b cpu_v7_switch_mm
Ard Biesheuvel6282e912018-11-05 14:54:56 +0100112ENDPROC(cpu_v7_hvc_switch_mm)
Russell King10115102018-05-14 15:38:55 +0100113#endif
Russell King06c23f52018-04-20 10:06:27 +0100114ENTRY(cpu_v7_iciallu_switch_mm)
115 mov r3, #0
116 mcr p15, 0, r3, c7, c5, 0 @ ICIALLU
117 b cpu_v7_switch_mm
118ENDPROC(cpu_v7_iciallu_switch_mm)
119ENTRY(cpu_v7_bpiall_switch_mm)
120 mov r3, #0
121 mcr p15, 0, r3, c7, c5, 6 @ flush BTAC/BTB
122 b cpu_v7_switch_mm
123ENDPROC(cpu_v7_bpiall_switch_mm)
124
Dave Martin78a8f3c2011-06-23 17:26:19 +0100125 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100126 .align
127
Russell Kingf6b0fa02011-02-06 15:48:39 +0000128/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
129.globl cpu_v7_suspend_size
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100130.equ cpu_v7_suspend_size, 4 * 9
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +0200131#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +0000132ENTRY(cpu_v7_do_suspend)
Anson Huangfa0708b2015-12-07 10:09:19 +0100133 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000134 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100135 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
136 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000137#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000138 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100139#ifdef CONFIG_ARM_LPAE
140 mrrc p15, 1, r5, r7, c2 @ TTB 1
141#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100142 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100143#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000144 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000145#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100146 mrc p15, 0, r8, c1, c0, 0 @ Control register
147 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
148 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100149 stmia r0, {r5 - r11}
Anson Huangfa0708b2015-12-07 10:09:19 +0100150 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000151ENDPROC(cpu_v7_do_suspend)
152
153ENTRY(cpu_v7_do_resume)
154 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000155 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100156 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
157 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000158 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100159 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100160 ldmia r0, {r5 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000161#ifdef CONFIG_MMU
162 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000163 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100164#ifdef CONFIG_ARM_LPAE
165 mcrr p15, 0, r1, ip, c2 @ TTB 0
166 mcrr p15, 1, r5, r7, c2 @ TTB 1
167#else
Russell Kingde8e71c2011-08-27 22:39:09 +0100168 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
169 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
170 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
171 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Mahesh Sivasubramanianf3db3f42013-11-08 23:25:20 +0100172#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000173 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000174 ldr r4, =PRRR @ PRRR
175 ldr r5, =NMRR @ NMRR
176 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
177 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000178#endif /* CONFIG_MMU */
179 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
180 teq r4, r9 @ Is it already set?
181 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
182 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000183 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100184 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100185 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000186 b cpu_resume_mmu
187ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000188#endif
189
Shawn Guoddd0c532014-07-16 07:40:53 +0100190.globl cpu_ca9mp_suspend_size
191.equ cpu_ca9mp_suspend_size, cpu_v7_suspend_size + 4 * 2
192#ifdef CONFIG_ARM_CPU_SUSPEND
193ENTRY(cpu_ca9mp_do_suspend)
194 stmfd sp!, {r4 - r5}
195 mrc p15, 0, r4, c15, c0, 1 @ Diagnostic register
196 mrc p15, 0, r5, c15, c0, 0 @ Power register
197 stmia r0!, {r4 - r5}
198 ldmfd sp!, {r4 - r5}
199 b cpu_v7_do_suspend
200ENDPROC(cpu_ca9mp_do_suspend)
201
202ENTRY(cpu_ca9mp_do_resume)
203 ldmia r0!, {r4 - r5}
204 mrc p15, 0, r10, c15, c0, 1 @ Read Diagnostic register
205 teq r4, r10 @ Already restored?
206 mcrne p15, 0, r4, c15, c0, 1 @ No, so restore it
207 mrc p15, 0, r10, c15, c0, 0 @ Read Power register
208 teq r5, r10 @ Already restored?
209 mcrne p15, 0, r5, c15, c0, 0 @ No, so restore it
210 b cpu_v7_do_resume
211ENDPROC(cpu_ca9mp_do_resume)
212#endif
213
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100214#ifdef CONFIG_CPU_PJ4B
215 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
216 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
217 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
218 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
219 globl_equ cpu_pj4b_reset, cpu_v7_reset
220#ifdef CONFIG_PJ4B_ERRATA_4742
221ENTRY(cpu_pj4b_do_idle)
222 dsb @ WFI may enter a low-power mode
223 wfi
224 dsb @barrier
Russell King6ebbf2c2014-06-30 16:29:12 +0100225 ret lr
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100226ENDPROC(cpu_pj4b_do_idle)
227#else
228 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
229#endif
230 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100231#ifdef CONFIG_ARM_CPU_SUSPEND
232ENTRY(cpu_pj4b_do_suspend)
233 stmfd sp!, {r6 - r10}
234 mrc p15, 1, r6, c15, c1, 0 @ save CP15 - extra features
235 mrc p15, 1, r7, c15, c2, 0 @ save CP15 - Aux Func Modes Ctrl 0
236 mrc p15, 1, r8, c15, c1, 2 @ save CP15 - Aux Debug Modes Ctrl 2
237 mrc p15, 1, r9, c15, c1, 1 @ save CP15 - Aux Debug Modes Ctrl 1
238 mrc p15, 0, r10, c9, c14, 0 @ save CP15 - PMC
239 stmia r0!, {r6 - r10}
240 ldmfd sp!, {r6 - r10}
241 b cpu_v7_do_suspend
242ENDPROC(cpu_pj4b_do_suspend)
243
244ENTRY(cpu_pj4b_do_resume)
245 ldmia r0!, {r6 - r10}
Shawn Guo7ca791c2014-07-03 09:56:59 +0100246 mcr p15, 1, r6, c15, c1, 0 @ restore CP15 - extra features
247 mcr p15, 1, r7, c15, c2, 0 @ restore CP15 - Aux Func Modes Ctrl 0
248 mcr p15, 1, r8, c15, c1, 2 @ restore CP15 - Aux Debug Modes Ctrl 2
249 mcr p15, 1, r9, c15, c1, 1 @ restore CP15 - Aux Debug Modes Ctrl 1
250 mcr p15, 0, r10, c9, c14, 0 @ restore CP15 - PMC
Gregory CLEMENT16c79a32014-03-28 12:21:16 +0100251 b cpu_v7_do_resume
252ENDPROC(cpu_pj4b_do_resume)
253#endif
254.globl cpu_pj4b_suspend_size
Shawn Guo7ca791c2014-07-03 09:56:59 +0100255.equ cpu_pj4b_suspend_size, cpu_v7_suspend_size + 4 * 5
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100256
257#endif
258
Catalin Marinasbbe88882007-05-08 22:27:46 +0100259/*
260 * __v7_setup
261 *
262 * Initialise TLB, Caches, and MMU state ready to switch the MMU
263 * on. Return in r0 the new CP15 C1 control register setting.
264 *
Russell Kingc76f2382015-04-04 21:46:35 +0100265 * r1, r2, r4, r5, r9, r13 must be preserved - r13 is not a stack
Russell King17e7bf82015-04-04 21:34:33 +0100266 * r4: TTBR0 (low word)
267 * r5: TTBR0 (high word if LPAE)
268 * r8: TTBR1
269 * r9: Main ID register
270 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100271 * This should be able to cover all ARMv7 cores.
272 *
273 * It is assumed that:
274 * - cache type register is implemented
275 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100276__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100277__v7_ca9mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000278__v7_cr7mp_setup:
Luca Scalabrino8aeaf4a2018-03-21 14:38:21 +0100279__v7_cr8mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000280 mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
Will Deacon7665d9d2011-01-12 17:10:45 +0000281 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100282__v7_ca7mp_setup:
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100283__v7_ca12mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000284__v7_ca15mp_setup:
Marc Carinoc51e78e2014-07-23 00:31:43 +0100285__v7_b15mp_setup:
Will Deaconcd000cf2014-05-02 17:06:02 +0100286__v7_ca17mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000287 mov r10, #0
Nicolas Pitreb563d062015-12-04 21:36:40 +01002881: adr r0, __v7_setup_stack_ptr
289 ldr r12, [r0]
290 add r12, r12, r0 @ the local stack
291 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell Kingbac51ad2015-07-09 00:30:24 +0100292 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100293 ldmia r12, {r1-r6, lr}
Jon Callan73b63ef2008-11-06 13:23:09 +0000294#ifdef CONFIG_SMP
Russell King0fc03d42016-03-29 11:08:22 +0100295 orr r10, r10, #(1 << 6) @ Enable SMP/nAMP mode
Russell Kingf00ec482010-09-04 10:47:48 +0100296 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
Russell King0fc03d42016-03-29 11:08:22 +0100297 ALT_UP(mov r0, r10) @ fake it for UP
298 orr r10, r10, r0 @ Set required bits
299 teq r10, r0 @ Were they already set?
300 mcrne p15, 0, r10, c1, c0, 1 @ No, update register
Jon Callan73b63ef2008-11-06 13:23:09 +0000301#endif
Russell Kingbac51ad2015-07-09 00:30:24 +0100302 b __v7_setup_cont
Gregory CLEMENTde490192012-10-03 11:58:07 +0200303
Russell Kingc76f2382015-04-04 21:46:35 +0100304/*
305 * Errata:
306 * r0, r10 available for use
307 * r1, r2, r4, r5, r9, r13: must be preserved
308 * r3: contains MIDR rX number in bits 23-20
309 * r6: contains MIDR rXpY as 8-bit XY number
310 * r9: MIDR
311 */
Russell King17e7bf82015-04-04 21:34:33 +0100312__ca8_errata:
313#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
314 teq r3, #0x00100000 @ only present in r1p*
Russell Kingc76f2382015-04-04 21:46:35 +0100315 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
316 orreq r0, r0, #(1 << 6) @ set IBE to 1
317 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100318#endif
319#ifdef CONFIG_ARM_ERRATA_458693
320 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100321 mrceq p15, 0, r0, c1, c0, 1 @ read aux control register
322 orreq r0, r0, #(1 << 5) @ set L1NEON to 1
323 orreq r0, r0, #(1 << 9) @ set PLDNOP to 1
324 mcreq p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100325#endif
326#ifdef CONFIG_ARM_ERRATA_460075
327 teq r6, #0x20 @ only present in r2p0
Russell Kingc76f2382015-04-04 21:46:35 +0100328 mrceq p15, 1, r0, c9, c0, 2 @ read L2 cache aux ctrl register
329 tsteq r0, #1 << 22
330 orreq r0, r0, #(1 << 22) @ set the Write Allocate disable bit
331 mcreq p15, 1, r0, c9, c0, 2 @ write the L2 cache aux ctrl register
Russell King17e7bf82015-04-04 21:34:33 +0100332#endif
333 b __errata_finish
334
335__ca9_errata:
336#ifdef CONFIG_ARM_ERRATA_742230
337 cmp r6, #0x22 @ only present up to r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100338 mrcle p15, 0, r0, c15, c0, 1 @ read diagnostic register
339 orrle r0, r0, #1 << 4 @ set bit #4
340 mcrle p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100341#endif
342#ifdef CONFIG_ARM_ERRATA_742231
343 teq r6, #0x20 @ present in r2p0
344 teqne r6, #0x21 @ present in r2p1
345 teqne r6, #0x22 @ present in r2p2
Russell Kingc76f2382015-04-04 21:46:35 +0100346 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
347 orreq r0, r0, #1 << 12 @ set bit #12
348 orreq r0, r0, #1 << 22 @ set bit #22
349 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100350#endif
351#ifdef CONFIG_ARM_ERRATA_743622
352 teq r3, #0x00200000 @ only present in r2p*
Russell Kingc76f2382015-04-04 21:46:35 +0100353 mrceq p15, 0, r0, c15, c0, 1 @ read diagnostic register
354 orreq r0, r0, #1 << 6 @ set bit #6
355 mcreq p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +0100356#endif
357#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
358 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
359 ALT_UP_B(1f)
Russell Kingc76f2382015-04-04 21:46:35 +0100360 mrclt p15, 0, r0, c15, c0, 1 @ read diagnostic register
361 orrlt r0, r0, #1 << 11 @ set bit #11
362 mcrlt p15, 0, r0, c15, c0, 1 @ write diagnostic register
Russell King17e7bf82015-04-04 21:34:33 +01003631:
364#endif
365 b __errata_finish
366
367__ca15_errata:
368#ifdef CONFIG_ARM_ERRATA_773022
369 cmp r6, #0x4 @ only present up to r0p4
Russell Kingc76f2382015-04-04 21:46:35 +0100370 mrcle p15, 0, r0, c1, c0, 1 @ read aux control register
371 orrle r0, r0, #1 << 1 @ disable loop buffer
372 mcrle p15, 0, r0, c1, c0, 1 @ write aux control register
Russell King17e7bf82015-04-04 21:34:33 +0100373#endif
374 b __errata_finish
375
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100376__ca12_errata:
377#ifdef CONFIG_ARM_ERRATA_818325_852422
378 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
379 orr r10, r10, #1 << 12 @ set bit #12
380 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
381#endif
Doug Anderson416bcf22016-04-07 00:26:05 +0100382#ifdef CONFIG_ARM_ERRATA_821420
383 mrc p15, 0, r10, c15, c0, 2 @ read internal feature reg
384 orr r10, r10, #1 << 1 @ set bit #1
385 mcr p15, 0, r10, c15, c0, 2 @ write internal feature reg
386#endif
Doug Anderson9f6f9352016-04-07 00:27:26 +0100387#ifdef CONFIG_ARM_ERRATA_825619
388 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
389 orr r10, r10, #1 << 24 @ set bit #24
390 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
391#endif
Doug Anderson304009a2019-04-26 23:35:46 +0100392#ifdef CONFIG_ARM_ERRATA_857271
393 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
394 orr r10, r10, #3 << 10 @ set bits #10 and #11
395 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
396#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100397 b __errata_finish
398
399__ca17_errata:
Doug Anderson9f6f9352016-04-07 00:27:26 +0100400#ifdef CONFIG_ARM_ERRATA_852421
401 cmp r6, #0x12 @ only present up to r1p2
402 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
403 orrle r10, r10, #1 << 24 @ set bit #24
404 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
405#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100406#ifdef CONFIG_ARM_ERRATA_852423
407 cmp r6, #0x12 @ only present up to r1p2
408 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
409 orrle r10, r10, #1 << 12 @ set bit #12
410 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
411#endif
Doug Anderson304009a2019-04-26 23:35:46 +0100412#ifdef CONFIG_ARM_ERRATA_857272
413 mrc p15, 0, r10, c15, c0, 1 @ read diagnostic register
414 orr r10, r10, #3 << 10 @ set bits #10 and #11
415 mcr p15, 0, r10, c15, c0, 1 @ write diagnostic register
416#endif
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100417 b __errata_finish
418
Gregory CLEMENTde490192012-10-03 11:58:07 +0200419__v7_pj4b_setup:
420#ifdef CONFIG_CPU_PJ4B
421
422/* Auxiliary Debug Modes Control 1 Register */
423#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
424#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
Gregory CLEMENTde490192012-10-03 11:58:07 +0200425#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
426
427/* Auxiliary Debug Modes Control 2 Register */
428#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
429#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
430#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
431#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
432#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
433#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
434 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
435
436/* Auxiliary Functional Modes Control Register 0 */
437#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
438#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
439#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
440
441/* Auxiliary Debug Modes Control 0 Register */
442#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
443
444 /* Auxiliary Debug Modes Control 1 Register */
445 mrc p15, 1, r0, c15, c1, 1
446 orr r0, r0, #PJ4B_CLEAN_LINE
Gregory CLEMENTde490192012-10-03 11:58:07 +0200447 orr r0, r0, #PJ4B_INTER_PARITY
448 bic r0, r0, #PJ4B_STATIC_BP
449 mcr p15, 1, r0, c15, c1, 1
450
451 /* Auxiliary Debug Modes Control 2 Register */
452 mrc p15, 1, r0, c15, c1, 2
453 bic r0, r0, #PJ4B_FAST_LDR
454 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
455 mcr p15, 1, r0, c15, c1, 2
456
457 /* Auxiliary Functional Modes Control Register 0 */
458 mrc p15, 1, r0, c15, c2, 0
459#ifdef CONFIG_SMP
460 orr r0, r0, #PJ4B_SMP_CFB
461#endif
462 orr r0, r0, #PJ4B_L1_PAR_CHK
463 orr r0, r0, #PJ4B_BROADCAST_CACHE
464 mcr p15, 1, r0, c15, c2, 0
465
466 /* Auxiliary Debug Modes Control 0 Register */
467 mrc p15, 1, r0, c15, c1, 0
468 orr r0, r0, #PJ4B_WFI_WFE
469 mcr p15, 1, r0, c15, c1, 0
470
471#endif /* CONFIG_CPU_PJ4B */
472
Daniel Walker14eff182010-09-17 16:42:10 +0100473__v7_setup:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100474 adr r0, __v7_setup_stack_ptr
475 ldr r12, [r0]
476 add r12, r12, r0 @ the local stack
477 stmia r12, {r1-r6, lr} @ v7_invalidate_l1 touches r0-r6
Russell King02b4e272015-05-19 17:06:44 +0100478 bl v7_invalidate_l1
Nicolas Pitreb563d062015-12-04 21:36:40 +0100479 ldmia r12, {r1-r6, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100480
Russell Kingbac51ad2015-07-09 00:30:24 +0100481__v7_setup_cont:
Russell Kingc76f2382015-04-04 21:46:35 +0100482 and r0, r9, #0xff000000 @ ARM?
483 teq r0, #0x41000000
Russell King17e7bf82015-04-04 21:34:33 +0100484 bne __errata_finish
Russell King44194962015-04-04 21:36:35 +0100485 and r3, r9, #0x00f00000 @ variant
486 and r6, r9, #0x0000000f @ revision
Russell Kingb2c3e382015-04-04 20:09:46 +0100487 orr r6, r6, r3, lsr #20-4 @ combine variant and revision
Russell King44194962015-04-04 21:36:35 +0100488 ubfx r0, r9, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100489
Will Deacon64918482010-09-14 09:50:03 +0100490 /* Cortex-A8 Errata */
491 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
492 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100493 beq __ca8_errata
Russell King1946d6e2009-06-01 12:50:33 +0100494
Will Deacon9f050272010-09-14 09:51:43 +0100495 /* Cortex-A9 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100496 ldr r10, =0x00000c09 @ Cortex-A9 primary part number
Will Deacon9f050272010-09-14 09:51:43 +0100497 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100498 beq __ca9_errata
Will Deacon9f050272010-09-14 09:51:43 +0100499
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100500 /* Cortex-A12 Errata */
501 ldr r10, =0x00000c0d @ Cortex-A12 primary part number
502 teq r0, r10
503 beq __ca12_errata
504
505 /* Cortex-A17 Errata */
506 ldr r10, =0x00000c0e @ Cortex-A17 primary part number
507 teq r0, r10
508 beq __ca17_errata
509
Will Deacon84b65042013-08-20 17:29:55 +0100510 /* Cortex-A15 Errata */
Russell King17e7bf82015-04-04 21:34:33 +0100511 ldr r10, =0x00000c0f @ Cortex-A15 primary part number
Will Deacon84b65042013-08-20 17:29:55 +0100512 teq r0, r10
Russell King17e7bf82015-04-04 21:34:33 +0100513 beq __ca15_errata
Will Deacon84b65042013-08-20 17:29:55 +0100514
Russell King17e7bf82015-04-04 21:34:33 +0100515__errata_finish:
516 mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100517 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100518#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100519 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Russell Kingb2c3e382015-04-04 20:09:46 +0100520 v7_ttb_setup r10, r4, r5, r8, r3 @ TTBCR, TTBRx setup
521 ldr r3, =PRRR @ PRRR
Russell Kingf6b0fa02011-02-06 15:48:39 +0000522 ldr r6, =NMRR @ NMRR
Russell Kingb2c3e382015-04-04 20:09:46 +0100523 mcr p15, 0, r3, c10, c2, 0 @ write PRRR
Russell King3f69c0c2008-09-15 17:23:10 +0100524 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100525#endif
Will Deaconbae0ca22014-02-07 19:12:20 +0100526 dsb @ Complete invalidations
Jonathan Austin078c0452012-04-12 17:45:25 +0100527#ifndef CONFIG_ARM_THUMBEE
528 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
529 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
530 teq r0, #(1 << 12) @ check if ThumbEE is present
531 bne 1f
Russell Kingb2c3e382015-04-04 20:09:46 +0100532 mov r3, #0
533 mcr p14, 6, r3, c1, c0, 0 @ Initialize TEEHBR to 0
Jonathan Austin078c0452012-04-12 17:45:25 +0100534 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
535 orr r0, r0, #1 @ set the 1st bit in order to
536 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
5371:
538#endif
Russell Kingb2c3e382015-04-04 20:09:46 +0100539 adr r3, v7_crval
540 ldmia r3, {r3, r6}
Ben Dooks457c2402013-02-12 18:59:57 +0000541 ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100542#ifdef CONFIG_SWP_EMULATE
Russell Kingb2c3e382015-04-04 20:09:46 +0100543 orr r3, r3, #(1 << 10) @ set SW bit in "clear"
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100544 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
545#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100546 mrc p15, 0, r0, c1, c0, 0 @ read control register
Russell Kingb2c3e382015-04-04 20:09:46 +0100547 bic r0, r0, r3 @ clear bits them
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100548 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100549 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Russell King6ebbf2c2014-06-30 16:29:12 +0100550 ret lr @ return to head.S:__ret
Catalin Marinasbbe88882007-05-08 22:27:46 +0100551
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000552 .align 2
Nicolas Pitreb563d062015-12-04 21:36:40 +0100553__v7_setup_stack_ptr:
Russell King8ff97fa2016-02-16 17:33:56 +0000554 .word PHYS_RELATIVE(__v7_setup_stack, .)
Nicolas Pitreb563d062015-12-04 21:36:40 +0100555ENDPROC(__v7_setup)
556
557 .bss
558 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100559__v7_setup_stack:
Nicolas Pitreb563d062015-12-04 21:36:40 +0100560 .space 4 * 7 @ 7 registers
Catalin Marinasbbe88882007-05-08 22:27:46 +0100561
Russell King5085f3f2010-10-01 15:37:05 +0100562 __INITDATA
563
Russell Kingf5fe12b2018-05-14 14:20:21 +0100564 .weak cpu_v7_bugs_init
565
Dave Martin78a8f3c2011-06-23 17:26:19 +0100566 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
Russell Kingf5fe12b2018-05-14 14:20:21 +0100567 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_bugs_init
Russell King06c23f52018-04-20 10:06:27 +0100568
569#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
570 @ generic v7 bpiall on context switch
571 globl_equ cpu_v7_bpiall_proc_init, cpu_v7_proc_init
572 globl_equ cpu_v7_bpiall_proc_fin, cpu_v7_proc_fin
573 globl_equ cpu_v7_bpiall_reset, cpu_v7_reset
574 globl_equ cpu_v7_bpiall_do_idle, cpu_v7_do_idle
575 globl_equ cpu_v7_bpiall_dcache_clean_area, cpu_v7_dcache_clean_area
576 globl_equ cpu_v7_bpiall_set_pte_ext, cpu_v7_set_pte_ext
577 globl_equ cpu_v7_bpiall_suspend_size, cpu_v7_suspend_size
578#ifdef CONFIG_ARM_CPU_SUSPEND
579 globl_equ cpu_v7_bpiall_do_suspend, cpu_v7_do_suspend
580 globl_equ cpu_v7_bpiall_do_resume, cpu_v7_do_resume
Russell Kinga6d746782015-04-07 15:35:24 +0100581#endif
Russell Kingf5fe12b2018-05-14 14:20:21 +0100582 define_processor_functions v7_bpiall, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_bugs_init
Russell King06c23f52018-04-20 10:06:27 +0100583
584#define HARDENED_BPIALL_PROCESSOR_FUNCTIONS v7_bpiall_processor_functions
585#else
586#define HARDENED_BPIALL_PROCESSOR_FUNCTIONS v7_processor_functions
587#endif
588
Catalin Marinasbbe88882007-05-08 22:27:46 +0100589#ifndef CONFIG_ARM_LPAE
Russell King06c23f52018-04-20 10:06:27 +0100590 @ Cortex-A8 - always needs bpiall switch_mm implementation
591 globl_equ cpu_ca8_proc_init, cpu_v7_proc_init
592 globl_equ cpu_ca8_proc_fin, cpu_v7_proc_fin
593 globl_equ cpu_ca8_reset, cpu_v7_reset
594 globl_equ cpu_ca8_do_idle, cpu_v7_do_idle
595 globl_equ cpu_ca8_dcache_clean_area, cpu_v7_dcache_clean_area
596 globl_equ cpu_ca8_set_pte_ext, cpu_v7_set_pte_ext
597 globl_equ cpu_ca8_switch_mm, cpu_v7_bpiall_switch_mm
598 globl_equ cpu_ca8_suspend_size, cpu_v7_suspend_size
599#ifdef CONFIG_ARM_CPU_SUSPEND
600 globl_equ cpu_ca8_do_suspend, cpu_v7_do_suspend
601 globl_equ cpu_ca8_do_resume, cpu_v7_do_resume
602#endif
Russell Kinge388b802018-05-10 13:09:54 +0100603 define_processor_functions ca8, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_ca8_ibe
Russell King06c23f52018-04-20 10:06:27 +0100604
605 @ Cortex-A9 - needs more registers preserved across suspend/resume
606 @ and bpiall switch_mm for hardening
607 globl_equ cpu_ca9mp_proc_init, cpu_v7_proc_init
608 globl_equ cpu_ca9mp_proc_fin, cpu_v7_proc_fin
609 globl_equ cpu_ca9mp_reset, cpu_v7_reset
610 globl_equ cpu_ca9mp_do_idle, cpu_v7_do_idle
611 globl_equ cpu_ca9mp_dcache_clean_area, cpu_v7_dcache_clean_area
612#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
613 globl_equ cpu_ca9mp_switch_mm, cpu_v7_bpiall_switch_mm
614#else
615 globl_equ cpu_ca9mp_switch_mm, cpu_v7_switch_mm
616#endif
617 globl_equ cpu_ca9mp_set_pte_ext, cpu_v7_set_pte_ext
Russell Kingf5fe12b2018-05-14 14:20:21 +0100618 define_processor_functions ca9mp, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_bugs_init
Shawn Guoddd0c532014-07-16 07:40:53 +0100619#endif
Russell King06c23f52018-04-20 10:06:27 +0100620
621 @ Cortex-A15 - needs iciallu switch_mm for hardening
622 globl_equ cpu_ca15_proc_init, cpu_v7_proc_init
623 globl_equ cpu_ca15_proc_fin, cpu_v7_proc_fin
624 globl_equ cpu_ca15_reset, cpu_v7_reset
625 globl_equ cpu_ca15_do_idle, cpu_v7_do_idle
626 globl_equ cpu_ca15_dcache_clean_area, cpu_v7_dcache_clean_area
627#ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
628 globl_equ cpu_ca15_switch_mm, cpu_v7_iciallu_switch_mm
629#else
630 globl_equ cpu_ca15_switch_mm, cpu_v7_switch_mm
631#endif
632 globl_equ cpu_ca15_set_pte_ext, cpu_v7_set_pte_ext
633 globl_equ cpu_ca15_suspend_size, cpu_v7_suspend_size
634 globl_equ cpu_ca15_do_suspend, cpu_v7_do_suspend
635 globl_equ cpu_ca15_do_resume, cpu_v7_do_resume
Russell Kinge388b802018-05-10 13:09:54 +0100636 define_processor_functions ca15, dabort=v7_early_abort, pabort=v7_pabort, suspend=1, bugs=cpu_v7_ca15_ibe
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100637#ifdef CONFIG_CPU_PJ4B
638 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
639#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100640
Russell King5085f3f2010-10-01 15:37:05 +0100641 .section ".rodata"
642
Dave Martin78a8f3c2011-06-23 17:26:19 +0100643 string cpu_arch_name, "armv7"
644 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100645 .align
646
Nick Desaulniers790756c2019-11-04 19:31:45 +0100647 .section ".proc.info.init", "a"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100648
Pawel Molldc939cd2011-05-20 14:39:28 +0100649 /*
650 * Standard v7 proc info content
651 */
Florian Fainelli32882912017-12-01 01:10:08 +0100652.macro __v7_proc name, initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions, cache_fns = v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100653 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000654 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100655 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000656 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
657 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
658 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100659 initfn \initfunc, \name
Daniel Walker14eff182010-09-17 16:42:10 +0100660 .long cpu_arch_name
661 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100662 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
663 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100664 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100665 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100666 .long v7wbi_tlb_fns
667 .long v6_user_fns
Florian Fainelli32882912017-12-01 01:10:08 +0100668 .long \cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100669.endm
670
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000671#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100672 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100673 * ARM Ltd. Cortex A5 processor.
674 */
675 .type __v7_ca5mp_proc_info, #object
676__v7_ca5mp_proc_info:
677 .long 0x410fc050
678 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100679 __v7_proc __v7_ca5mp_proc_info, __v7_ca5mp_setup
Pawel Moll15eb1692011-05-20 14:39:29 +0100680 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
681
682 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100683 * ARM Ltd. Cortex A9 processor.
684 */
685 .type __v7_ca9mp_proc_info, #object
686__v7_ca9mp_proc_info:
687 .long 0x410fc090
688 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100689 __v7_proc __v7_ca9mp_proc_info, __v7_ca9mp_setup, proc_fns = ca9mp_processor_functions
Daniel Walker14eff182010-09-17 16:42:10 +0100690 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200691
Russell Kinga6d746782015-04-07 15:35:24 +0100692 /*
693 * ARM Ltd. Cortex A8 processor.
694 */
695 .type __v7_ca8_proc_info, #object
696__v7_ca8_proc_info:
697 .long 0x410fc080
698 .long 0xff0ffff0
699 __v7_proc __v7_ca8_proc_info, __v7_setup, proc_fns = ca8_processor_functions
700 .size __v7_ca8_proc_info, . - __v7_ca8_proc_info
701
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100702#endif /* CONFIG_ARM_LPAE */
703
Gregory CLEMENTde490192012-10-03 11:58:07 +0200704 /*
705 * Marvell PJ4B processor.
706 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100707#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200708 .type __v7_pj4b_proc_info, #object
709__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100710 .long 0x560f5800
711 .long 0xff0fff00
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100712 __v7_proc __v7_pj4b_proc_info, __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200713 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100714#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100715
Catalin Marinasbbe88882007-05-08 22:27:46 +0100716 /*
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000717 * ARM Ltd. Cortex R7 processor.
718 */
719 .type __v7_cr7mp_proc_info, #object
720__v7_cr7mp_proc_info:
721 .long 0x410fc170
722 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100723 __v7_proc __v7_cr7mp_proc_info, __v7_cr7mp_setup
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000724 .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
725
726 /*
Luca Scalabrino8aeaf4a2018-03-21 14:38:21 +0100727 * ARM Ltd. Cortex R8 processor.
728 */
729 .type __v7_cr8mp_proc_info, #object
730__v7_cr8mp_proc_info:
731 .long 0x410fc180
732 .long 0xff0ffff0
733 __v7_proc __v7_cr8mp_proc_info, __v7_cr8mp_setup
734 .size __v7_cr8mp_proc_info, . - __v7_cr8mp_proc_info
735
736 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100737 * ARM Ltd. Cortex A7 processor.
738 */
739 .type __v7_ca7mp_proc_info, #object
740__v7_ca7mp_proc_info:
741 .long 0x410fc070
742 .long 0xff0ffff0
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100743 __v7_proc __v7_ca7mp_proc_info, __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100744 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
745
746 /*
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100747 * ARM Ltd. Cortex A12 processor.
748 */
749 .type __v7_ca12mp_proc_info, #object
750__v7_ca12mp_proc_info:
751 .long 0x410fc0d0
752 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100753 __v7_proc __v7_ca12mp_proc_info, __v7_ca12mp_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
Jonathan Austinddb2ff72014-01-13 12:10:57 +0100754 .size __v7_ca12mp_proc_info, . - __v7_ca12mp_proc_info
755
756 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000757 * ARM Ltd. Cortex A15 processor.
758 */
759 .type __v7_ca15mp_proc_info, #object
760__v7_ca15mp_proc_info:
761 .long 0x410fc0f0
762 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100763 __v7_proc __v7_ca15mp_proc_info, __v7_ca15mp_setup, proc_fns = ca15_processor_functions
Will Deacon7665d9d2011-01-12 17:10:45 +0000764 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
765
766 /*
Marc Carinoc51e78e2014-07-23 00:31:43 +0100767 * Broadcom Corporation Brahma-B15 processor.
768 */
769 .type __v7_b15mp_proc_info, #object
770__v7_b15mp_proc_info:
771 .long 0x420f00f0
772 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100773 __v7_proc __v7_b15mp_proc_info, __v7_b15mp_setup, proc_fns = ca15_processor_functions, cache_fns = b15_cache_fns
Marc Carinoc51e78e2014-07-23 00:31:43 +0100774 .size __v7_b15mp_proc_info, . - __v7_b15mp_proc_info
775
776 /*
Will Deaconcd000cf2014-05-02 17:06:02 +0100777 * ARM Ltd. Cortex A17 processor.
778 */
779 .type __v7_ca17mp_proc_info, #object
780__v7_ca17mp_proc_info:
781 .long 0x410fc0e0
782 .long 0xff0ffff0
Russell King06c23f52018-04-20 10:06:27 +0100783 __v7_proc __v7_ca17mp_proc_info, __v7_ca17mp_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
Will Deaconcd000cf2014-05-02 17:06:02 +0100784 .size __v7_ca17mp_proc_info, . - __v7_ca17mp_proc_info
785
Russell King06c23f52018-04-20 10:06:27 +0100786 /* ARM Ltd. Cortex A73 processor */
787 .type __v7_ca73_proc_info, #object
788__v7_ca73_proc_info:
789 .long 0x410fd090
790 .long 0xff0ffff0
791 __v7_proc __v7_ca73_proc_info, __v7_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
792 .size __v7_ca73_proc_info, . - __v7_ca73_proc_info
793
794 /* ARM Ltd. Cortex A75 processor */
795 .type __v7_ca75_proc_info, #object
796__v7_ca75_proc_info:
797 .long 0x410fd0a0
798 .long 0xff0ffff0
799 __v7_proc __v7_ca75_proc_info, __v7_setup, proc_fns = HARDENED_BPIALL_PROCESSOR_FUNCTIONS
800 .size __v7_ca75_proc_info, . - __v7_ca75_proc_info
801
Will Deaconcd000cf2014-05-02 17:06:02 +0100802 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100803 * Qualcomm Inc. Krait processors.
804 */
805 .type __krait_proc_info, #object
806__krait_proc_info:
807 .long 0x510f0400 @ Required ID value
808 .long 0xff0ffc00 @ Mask for ID
809 /*
810 * Some Krait processors don't indicate support for SDIV and UDIV
811 * instructions in the ARM instruction set, even though they actually
Stephen Boyd6f0f2a92014-11-10 21:56:40 +0100812 * do support them. They also don't indicate support for fused multiply
813 * instructions even though they actually do support them.
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100814 */
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100815 __v7_proc __krait_proc_info, __v7_setup, hwcaps = HWCAP_IDIV | HWCAP_VFPv4
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100816 .size __krait_proc_info, . - __krait_proc_info
817
818 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100819 * Match any ARMv7 processor core.
820 */
821 .type __v7_proc_info, #object
822__v7_proc_info:
823 .long 0x000f0000 @ Required ID value
824 .long 0x000f0000 @ Mask for ID
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100825 __v7_proc __v7_proc_info, __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100826 .size __v7_proc_info, . - __v7_proc_info