blob: d2a80747c6fe476cb795b205326bc2df1a485763 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Jon Callan73b63ef2008-11-06 13:23:09 +000033#ifndef CONFIG_SMP
Tony Thompsonba3c0262009-05-30 14:00:15 +010034/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
35#define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
Russell King4b46d642009-11-01 17:44:24 +000036#define PMD_FLAGS PMD_SECT_WB
Jon Callan73b63ef2008-11-06 13:23:09 +000037#else
Tony Thompsonba3c0262009-05-30 14:00:15 +010038/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
39#define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
Russell King4b46d642009-11-01 17:44:24 +000040#define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000041#endif
42
Catalin Marinasbbe88882007-05-08 22:27:46 +010043ENTRY(cpu_v7_proc_init)
44 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010045ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010046
47ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010048 stmfd sp!, {lr}
49 cpsid if @ disable interrupts
50 bl v7_flush_kern_cache_all
51 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
52 bic r0, r0, #0x1000 @ ...i............
53 bic r0, r0, #0x0006 @ .............ca.
54 mcr p15, 0, r0, c1, c0, 0 @ disable caches
55 ldmfd sp!, {pc}
Catalin Marinas93ed3972008-08-28 11:22:32 +010056ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010057
58/*
59 * cpu_v7_reset(loc)
60 *
61 * Perform a soft reset of the system. Put the CPU into the
62 * same state as it would be if it had been reset, and branch
63 * to what would be the reset vector.
64 *
65 * - loc - location to jump to for soft reset
66 *
67 * It is assumed that:
68 */
69 .align 5
70ENTRY(cpu_v7_reset)
71 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010072ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010073
74/*
75 * cpu_v7_do_idle()
76 *
77 * Idle the processor (eg, wait for interrupt).
78 *
79 * IRQs are already disabled.
80 */
81ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000082 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010083 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010084 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010085ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010086
87ENTRY(cpu_v7_dcache_clean_area)
88#ifndef TLB_CAN_READ_FROM_L1_CACHE
89 dcache_line_size r2, r3
901: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
91 add r0, r0, r2
92 subs r1, r1, r2
93 bhi 1b
94 dsb
95#endif
96 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010097ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010098
99/*
100 * cpu_v7_switch_mm(pgd_phys, tsk)
101 *
102 * Set the translation table base pointer to be pgd_phys
103 *
104 * - pgd_phys - physical address of new TTB
105 *
106 * It is assumed that:
107 * - we are not using split page tables
108 */
109ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100110#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100111 mov r2, #0
112 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Jon Callan73b63ef2008-11-06 13:23:09 +0000113 orr r0, r0, #TTB_FLAGS
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100114#ifdef CONFIG_ARM_ERRATA_430973
115 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
116#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100117 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
118 isb
1191: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
120 isb
121 mcr p15, 0, r1, c13, c0, 1 @ set context ID
122 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100123#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100124 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100125ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100126
127/*
128 * cpu_v7_set_pte_ext(ptep, pte)
129 *
130 * Set a level 2 translation table entry.
131 *
132 * - ptep - pointer to level 2 translation table entry
133 * (hardware version is stored at -1024 bytes)
134 * - pte - PTE value to store
135 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100136 */
137ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100138#ifdef CONFIG_MMU
Catalin Marinas347c8b72009-07-24 12:32:56 +0100139 ARM( str r1, [r0], #-2048 ) @ linux version
140 THUMB( str r1, [r0] ) @ linux version
141 THUMB( sub r0, r0, #2048 )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100142
143 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100144 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100145 orr r3, r3, r2
146 orr r3, r3, #PTE_EXT_AP0 | 2
147
Russell Kingb1cce6b2008-11-04 10:52:28 +0000148 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100149 orrne r3, r3, #PTE_EXT_TEX(1)
150
Catalin Marinasbbe88882007-05-08 22:27:46 +0100151 tst r1, #L_PTE_WRITE
152 tstne r1, #L_PTE_DIRTY
153 orreq r3, r3, #PTE_EXT_APX
154
155 tst r1, #L_PTE_USER
156 orrne r3, r3, #PTE_EXT_AP1
157 tstne r3, #PTE_EXT_APX
158 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
159
Catalin Marinasbbe88882007-05-08 22:27:46 +0100160 tst r1, #L_PTE_EXEC
161 orreq r3, r3, #PTE_EXT_XN
162
Russell King3f69c0c2008-09-15 17:23:10 +0100163 tst r1, #L_PTE_YOUNG
164 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100165 moveq r3, #0
166
167 str r3, [r0]
168 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100169#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100170 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100171ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100172
173cpu_v7_name:
174 .ascii "ARMv7 Processor"
175 .align
176
Tim Abbott991da172009-04-27 14:02:22 -0400177 __INIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100178
179/*
180 * __v7_setup
181 *
182 * Initialise TLB, Caches, and MMU state ready to switch the MMU
183 * on. Return in r0 the new CP15 C1 control register setting.
184 *
185 * We automatically detect if we have a Harvard cache, and use the
186 * Harvard cache control instructions insead of the unified cache
187 * control instructions.
188 *
189 * This should be able to cover all ARMv7 cores.
190 *
191 * It is assumed that:
192 * - cache type register is implemented
193 */
194__v7_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000195#ifdef CONFIG_SMP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000196 mrc p15, 0, r0, c1, c0, 1
197 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
198 orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
199 mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000200#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100201 adr r12, __v7_setup_stack @ the local stack
202 stmia r12, {r0-r5, r7, r9, r11, lr}
203 bl v7_flush_dcache_all
204 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100205
206 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
207 and r10, r0, #0xff000000 @ ARM?
208 teq r10, #0x41000000
209 bne 2f
210 and r5, r0, #0x00f00000 @ variant
211 and r6, r0, #0x0000000f @ revision
212 orr r0, r6, r5, lsr #20-4 @ combine variant and revision
213
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100214#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100215 teq r5, #0x00100000 @ only present in r1p*
216 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
217 orreq r10, r10, #(1 << 6) @ set IBE to 1
218 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100219#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100220#ifdef CONFIG_ARM_ERRATA_458693
Russell King1946d6e2009-06-01 12:50:33 +0100221 teq r0, #0x20 @ only present in r2p0
222 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
223 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
224 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
225 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100226#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100227#ifdef CONFIG_ARM_ERRATA_460075
Russell King1946d6e2009-06-01 12:50:33 +0100228 teq r0, #0x20 @ only present in r2p0
229 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
230 tsteq r10, #1 << 22
231 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
232 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100233#endif
Russell King1946d6e2009-06-01 12:50:33 +0100234
2352: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100236#ifdef HARVARD_CACHE
237 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
238#endif
239 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100240#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100241 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
242 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Jon Callan73b63ef2008-11-06 13:23:09 +0000243 orr r4, r4, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100244 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
245 mov r10, #0x1f @ domains 0, 1 = manager
246 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
Catalin Marinas23d1c512009-05-30 14:00:16 +0100247 /*
248 * Memory region attributes with SCTLR.TRE=1
249 *
250 * n = TEX[0],C,B
251 * TR = PRRR[2n+1:2n] - memory type
252 * IR = NMRR[2n+1:2n] - inner cacheable property
253 * OR = NMRR[2n+17:2n+16] - outer cacheable property
254 *
255 * n TR IR OR
256 * UNCACHED 000 00
257 * BUFFERABLE 001 10 00 00
258 * WRITETHROUGH 010 10 10 10
259 * WRITEBACK 011 10 11 11
260 * reserved 110
261 * WRITEALLOC 111 10 01 01
262 * DEV_SHARED 100 01
263 * DEV_NONSHARED 100 01
264 * DEV_WC 001 10
265 * DEV_CACHED 011 10
266 *
267 * Other attributes:
268 *
269 * DS0 = PRRR[16] = 0 - device shareable property
270 * DS1 = PRRR[17] = 1 - device shareable property
271 * NS0 = PRRR[18] = 0 - normal shareable property
272 * NS1 = PRRR[19] = 1 - normal shareable property
273 * NOS = PRRR[24+n] = 1 - not outer shareable
274 */
275 ldr r5, =0xff0a81a8 @ PRRR
276 ldr r6, =0x40e040e0 @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100277 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
278 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100279#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100280 adr r5, v7_crval
281 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100282#ifdef CONFIG_CPU_ENDIAN_BE8
283 orr r6, r6, #1 << 25 @ big-endian page tables
284#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100285 mrc p15, 0, r0, c1, c0, 0 @ read control register
286 bic r0, r0, r5 @ clear bits them
287 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100288 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100289 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100290ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100291
Russell Kingb1cce6b2008-11-04 10:52:28 +0000292 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100293 * TFR EV X F I D LR S
294 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000295 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100296 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100297 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100298 .type v7_crval, #object
299v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100300 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100301
302__v7_setup_stack:
303 .space 4 * 11 @ 11 registers
304
305 .type v7_processor_functions, #object
306ENTRY(v7_processor_functions)
307 .word v7_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100308 .word v7_pabort
Catalin Marinasbbe88882007-05-08 22:27:46 +0100309 .word cpu_v7_proc_init
310 .word cpu_v7_proc_fin
311 .word cpu_v7_reset
312 .word cpu_v7_do_idle
313 .word cpu_v7_dcache_clean_area
314 .word cpu_v7_switch_mm
315 .word cpu_v7_set_pte_ext
316 .size v7_processor_functions, . - v7_processor_functions
317
318 .type cpu_arch_name, #object
319cpu_arch_name:
320 .asciz "armv7"
321 .size cpu_arch_name, . - cpu_arch_name
322
323 .type cpu_elf_name, #object
324cpu_elf_name:
325 .asciz "v7"
326 .size cpu_elf_name, . - cpu_elf_name
327 .align
328
329 .section ".proc.info.init", #alloc, #execinstr
330
331 /*
332 * Match any ARMv7 processor core.
333 */
334 .type __v7_proc_info, #object
335__v7_proc_info:
336 .long 0x000f0000 @ Required ID value
337 .long 0x000f0000 @ Mask for ID
338 .long PMD_TYPE_SECT | \
Catalin Marinasbbe88882007-05-08 22:27:46 +0100339 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000340 PMD_SECT_AP_READ | \
341 PMD_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100342 .long PMD_TYPE_SECT | \
343 PMD_SECT_XN | \
344 PMD_SECT_AP_WRITE | \
345 PMD_SECT_AP_READ
346 b __v7_setup
347 .long cpu_arch_name
348 .long cpu_elf_name
349 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
350 .long cpu_v7_name
351 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100352 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100353 .long v6_user_fns
354 .long v7_cache_fns
355 .size __v7_proc_info, . - __v7_proc_info