blob: 0b5462a941a6c30a58f0927c19c9e5c0f3879174 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
59 isb
Dave Martin153cd8e2012-10-16 11:54:00 +010060 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010061ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000062 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010063
64/*
65 * cpu_v7_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010073 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010074 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010075ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010076
77ENTRY(cpu_v7_dcache_clean_area)
Will Deaconbf3f0f32013-07-15 14:26:19 +010078 ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
79 ALT_UP_B(1f)
80 mov pc, lr
811: dcache_line_size r2, r3
822: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
Catalin Marinasbbe88882007-05-08 22:27:46 +010083 add r0, r0, r2
84 subs r1, r1, r2
Will Deaconbf3f0f32013-07-15 14:26:19 +010085 bhi 2b
Will Deacon6abdd492013-05-13 12:01:12 +010086 dsb ishst
Catalin Marinasbbe88882007-05-08 22:27:46 +010087 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010088ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010089
Dave Martin78a8f3c2011-06-23 17:26:19 +010090 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010091 .align
92
Russell Kingf6b0fa02011-02-06 15:48:39 +000093/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
94.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000095.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020096#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000097ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010098 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000099 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100100 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
101 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000102#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000103 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100104 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000105 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000106#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100107 mrc p15, 0, r8, c1, c0, 0 @ Control register
108 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
109 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000110 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100111 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000112ENDPROC(cpu_v7_do_suspend)
113
114ENTRY(cpu_v7_do_resume)
115 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000116 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100117 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
118 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000119 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100120 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000121 ldmia r0, {r6 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000122#ifdef CONFIG_MMU
123 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000124 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000125#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100126 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
127 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000128#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100129 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
130 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000131 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000132 ldr r4, =PRRR @ PRRR
133 ldr r5, =NMRR @ NMRR
134 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
135 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000136#endif /* CONFIG_MMU */
137 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
138 teq r4, r9 @ Is it already set?
139 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
140 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000141 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100142 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100143 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000144 b cpu_resume_mmu
145ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000146#endif
147
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100148#ifdef CONFIG_CPU_PJ4B
149 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
150 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
151 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
152 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
153 globl_equ cpu_pj4b_reset, cpu_v7_reset
154#ifdef CONFIG_PJ4B_ERRATA_4742
155ENTRY(cpu_pj4b_do_idle)
156 dsb @ WFI may enter a low-power mode
157 wfi
158 dsb @barrier
159 mov pc, lr
160ENDPROC(cpu_pj4b_do_idle)
161#else
162 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
163#endif
164 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
165 globl_equ cpu_pj4b_do_suspend, cpu_v7_do_suspend
166 globl_equ cpu_pj4b_do_resume, cpu_v7_do_resume
167 globl_equ cpu_pj4b_suspend_size, cpu_v7_suspend_size
168
169#endif
170
Catalin Marinasbbe88882007-05-08 22:27:46 +0100171/*
172 * __v7_setup
173 *
174 * Initialise TLB, Caches, and MMU state ready to switch the MMU
175 * on. Return in r0 the new CP15 C1 control register setting.
176 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100177 * This should be able to cover all ARMv7 cores.
178 *
179 * It is assumed that:
180 * - cache type register is implemented
181 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100182__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100183__v7_ca9mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000184__v7_cr7mp_setup:
185 mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
Will Deacon7665d9d2011-01-12 17:10:45 +0000186 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100187__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000188__v7_ca15mp_setup:
189 mov r10, #0
1901:
Jon Callan73b63ef2008-11-06 13:23:09 +0000191#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100192 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
193 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000194 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000195 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
196 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
197 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000198#endif
Haojian Zhuangd106de32013-01-05 13:57:38 +0100199 b __v7_setup
Gregory CLEMENTde490192012-10-03 11:58:07 +0200200
201__v7_pj4b_setup:
202#ifdef CONFIG_CPU_PJ4B
203
204/* Auxiliary Debug Modes Control 1 Register */
205#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
206#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
207#define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
208#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
209
210/* Auxiliary Debug Modes Control 2 Register */
211#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
212#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
213#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
214#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
215#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
216#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
217 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
218
219/* Auxiliary Functional Modes Control Register 0 */
220#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
221#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
222#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
223
224/* Auxiliary Debug Modes Control 0 Register */
225#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
226
227 /* Auxiliary Debug Modes Control 1 Register */
228 mrc p15, 1, r0, c15, c1, 1
229 orr r0, r0, #PJ4B_CLEAN_LINE
230 orr r0, r0, #PJ4B_BCK_OFF_STREX
231 orr r0, r0, #PJ4B_INTER_PARITY
232 bic r0, r0, #PJ4B_STATIC_BP
233 mcr p15, 1, r0, c15, c1, 1
234
235 /* Auxiliary Debug Modes Control 2 Register */
236 mrc p15, 1, r0, c15, c1, 2
237 bic r0, r0, #PJ4B_FAST_LDR
238 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
239 mcr p15, 1, r0, c15, c1, 2
240
241 /* Auxiliary Functional Modes Control Register 0 */
242 mrc p15, 1, r0, c15, c2, 0
243#ifdef CONFIG_SMP
244 orr r0, r0, #PJ4B_SMP_CFB
245#endif
246 orr r0, r0, #PJ4B_L1_PAR_CHK
247 orr r0, r0, #PJ4B_BROADCAST_CACHE
248 mcr p15, 1, r0, c15, c2, 0
249
250 /* Auxiliary Debug Modes Control 0 Register */
251 mrc p15, 1, r0, c15, c1, 0
252 orr r0, r0, #PJ4B_WFI_WFE
253 mcr p15, 1, r0, c15, c1, 0
254
255#endif /* CONFIG_CPU_PJ4B */
256
Daniel Walker14eff182010-09-17 16:42:10 +0100257__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100258 adr r12, __v7_setup_stack @ the local stack
259 stmia r12, {r0-r5, r7, r9, r11, lr}
Santosh Shilimkar6323fa22012-09-10 15:07:26 +0530260 bl v7_flush_dcache_louis
Catalin Marinasbbe88882007-05-08 22:27:46 +0100261 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100262
263 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
264 and r10, r0, #0xff000000 @ ARM?
265 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100266 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100267 and r5, r0, #0x00f00000 @ variant
268 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100269 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
270 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100271
Will Deacon64918482010-09-14 09:50:03 +0100272 /* Cortex-A8 Errata */
273 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
274 teq r0, r10
275 bne 2f
Rob Herring62e4d352012-12-21 22:42:40 +0100276#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
277
Russell King1946d6e2009-06-01 12:50:33 +0100278 teq r5, #0x00100000 @ only present in r1p*
279 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
280 orreq r10, r10, #(1 << 6) @ set IBE to 1
281 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100282#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100283#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100284 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100285 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
286 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
287 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
288 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100289#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100290#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100291 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100292 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
293 tsteq r10, #1 << 22
294 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
295 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100296#endif
Will Deacon9f050272010-09-14 09:51:43 +0100297 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100298
Will Deacon9f050272010-09-14 09:51:43 +0100299 /* Cortex-A9 Errata */
3002: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
301 teq r0, r10
302 bne 3f
303#ifdef CONFIG_ARM_ERRATA_742230
304 cmp r6, #0x22 @ only present up to r2p2
305 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
306 orrle r10, r10, #1 << 4 @ set bit #4
307 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
308#endif
Will Deacona672e992010-09-14 09:53:02 +0100309#ifdef CONFIG_ARM_ERRATA_742231
310 teq r6, #0x20 @ present in r2p0
311 teqne r6, #0x21 @ present in r2p1
312 teqne r6, #0x22 @ present in r2p2
313 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
314 orreq r10, r10, #1 << 12 @ set bit #12
315 orreq r10, r10, #1 << 22 @ set bit #22
316 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
317#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100318#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100319 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100320 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
321 orreq r10, r10, #1 << 6 @ set bit #6
322 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
323#endif
Dave Martinba90c512011-12-08 13:41:06 +0100324#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
325 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
326 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100327 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
328 orrlt r10, r10, #1 << 11 @ set bit #11
329 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01003301:
Will Deacon9a27c272011-02-18 16:36:35 +0100331#endif
Will Deacon9f050272010-09-14 09:51:43 +0100332
3333: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100334 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinasbbe88882007-05-08 22:27:46 +0100335 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100336#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100337 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000338 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000339 ldr r5, =PRRR @ PRRR
340 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100341 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
342 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100343#endif
Jonathan Austin078c0452012-04-12 17:45:25 +0100344#ifndef CONFIG_ARM_THUMBEE
345 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
346 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
347 teq r0, #(1 << 12) @ check if ThumbEE is present
348 bne 1f
349 mov r5, #0
350 mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
351 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
352 orr r0, r0, #1 @ set the 1st bit in order to
353 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
3541:
355#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100356 adr r5, v7_crval
357 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100358#ifdef CONFIG_CPU_ENDIAN_BE8
359 orr r6, r6, #1 << 25 @ big-endian page tables
360#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100361#ifdef CONFIG_SWP_EMULATE
362 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
363 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
364#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100365 mrc p15, 0, r0, c1, c0, 0 @ read control register
366 bic r0, r0, r5 @ clear bits them
367 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100368 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100369 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100370ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100371
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000372 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100373__v7_setup_stack:
374 .space 4 * 11 @ 11 registers
375
Russell King5085f3f2010-10-01 15:37:05 +0100376 __INITDATA
377
Dave Martin78a8f3c2011-06-23 17:26:19 +0100378 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
379 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100380#ifdef CONFIG_CPU_PJ4B
381 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
382#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100383
Russell King5085f3f2010-10-01 15:37:05 +0100384 .section ".rodata"
385
Dave Martin78a8f3c2011-06-23 17:26:19 +0100386 string cpu_arch_name, "armv7"
387 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100388 .align
389
390 .section ".proc.info.init", #alloc, #execinstr
391
Pawel Molldc939cd2011-05-20 14:39:28 +0100392 /*
393 * Standard v7 proc info content
394 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100395.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
Pawel Molldc939cd2011-05-20 14:39:28 +0100396 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000397 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100398 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000399 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
400 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
401 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100402 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100403 .long cpu_arch_name
404 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100405 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
406 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100407 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100408 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100409 .long v7wbi_tlb_fns
410 .long v6_user_fns
411 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100412.endm
413
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000414#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100415 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100416 * ARM Ltd. Cortex A5 processor.
417 */
418 .type __v7_ca5mp_proc_info, #object
419__v7_ca5mp_proc_info:
420 .long 0x410fc050
421 .long 0xff0ffff0
422 __v7_proc __v7_ca5mp_setup
423 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
424
425 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100426 * ARM Ltd. Cortex A9 processor.
427 */
428 .type __v7_ca9mp_proc_info, #object
429__v7_ca9mp_proc_info:
430 .long 0x410fc090
431 .long 0xff0ffff0
432 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100433 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200434
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100435#endif /* CONFIG_ARM_LPAE */
436
Gregory CLEMENTde490192012-10-03 11:58:07 +0200437 /*
438 * Marvell PJ4B processor.
439 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100440#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200441 .type __v7_pj4b_proc_info, #object
442__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100443 .long 0x560f5800
444 .long 0xff0fff00
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100445 __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200446 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100447#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100448
Catalin Marinasbbe88882007-05-08 22:27:46 +0100449 /*
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000450 * ARM Ltd. Cortex R7 processor.
451 */
452 .type __v7_cr7mp_proc_info, #object
453__v7_cr7mp_proc_info:
454 .long 0x410fc170
455 .long 0xff0ffff0
456 __v7_proc __v7_cr7mp_setup
457 .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
458
459 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100460 * ARM Ltd. Cortex A7 processor.
461 */
462 .type __v7_ca7mp_proc_info, #object
463__v7_ca7mp_proc_info:
464 .long 0x410fc070
465 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100466 __v7_proc __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100467 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
468
469 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000470 * ARM Ltd. Cortex A15 processor.
471 */
472 .type __v7_ca15mp_proc_info, #object
473__v7_ca15mp_proc_info:
474 .long 0x410fc0f0
475 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100476 __v7_proc __v7_ca15mp_setup
Will Deacon7665d9d2011-01-12 17:10:45 +0000477 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
478
479 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100480 * Qualcomm Inc. Krait processors.
481 */
482 .type __krait_proc_info, #object
483__krait_proc_info:
484 .long 0x510f0400 @ Required ID value
485 .long 0xff0ffc00 @ Mask for ID
486 /*
487 * Some Krait processors don't indicate support for SDIV and UDIV
488 * instructions in the ARM instruction set, even though they actually
489 * do support them.
490 */
491 __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
492 .size __krait_proc_info, . - __krait_proc_info
493
494 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100495 * Match any ARMv7 processor core.
496 */
497 .type __v7_proc_info, #object
498__v7_proc_info:
499 .long 0x000f0000 @ Required ID value
500 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100501 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100502 .size __v7_proc_info, . - __v7_proc_info