blob: b9ba2d55e4e1e93dd515c7cdd21c43b3e65c6575 [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020031#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030032#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053033#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030034#include "i915_drv.h"
35#include "intel_drv.h"
36#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030037
Ramalingam C042ab0c2016-04-19 13:48:14 +053038/* return pixels in terms of txbyteclkhs */
39static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
40 u16 burst_mode_ratio)
41{
42 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
43 8 * 100), lane_count);
44}
45
Ramalingam Ccefc4e12016-04-19 13:48:13 +053046/* return pixels equvalent to txbyteclkhs */
47static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
48 u16 burst_mode_ratio)
49{
50 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
51 (bpp * burst_mode_ratio));
52}
53
Ramalingam C43367ec2016-04-07 14:36:06 +053054enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
55{
56 /* It just so happens the VBT matches register contents. */
57 switch (fmt) {
58 case VID_MODE_FORMAT_RGB888:
59 return MIPI_DSI_FMT_RGB888;
60 case VID_MODE_FORMAT_RGB666:
61 return MIPI_DSI_FMT_RGB666;
62 case VID_MODE_FORMAT_RGB666_PACKED:
63 return MIPI_DSI_FMT_RGB666_PACKED;
64 case VID_MODE_FORMAT_RGB565:
65 return MIPI_DSI_FMT_RGB565;
66 default:
67 MISSING_CASE(fmt);
68 return MIPI_DSI_FMT_RGB666;
69 }
70}
71
Hans de Goede3870b892017-02-28 11:26:16 +020072void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020073{
74 struct drm_encoder *encoder = &intel_dsi->base.base;
75 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010076 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020077 u32 mask;
78
79 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
80 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
81
Chris Wilson9b6a2d72016-06-30 15:33:13 +010082 if (intel_wait_for_register(dev_priv,
83 MIPI_GEN_FIFO_STAT(port), mask, mask,
84 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020085 DRM_ERROR("DPI FIFOs are not empty\n");
86}
87
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020088static void write_data(struct drm_i915_private *dev_priv,
89 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +020090 const u8 *data, u32 len)
91{
92 u32 i, j;
93
94 for (i = 0; i < len; i += 4) {
95 u32 val = 0;
96
97 for (j = 0; j < min_t(u32, len - i, 4); j++)
98 val |= *data++ << 8 * j;
99
100 I915_WRITE(reg, val);
101 }
102}
103
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200104static void read_data(struct drm_i915_private *dev_priv,
105 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200106 u8 *data, u32 len)
107{
108 u32 i, j;
109
110 for (i = 0; i < len; i += 4) {
111 u32 val = I915_READ(reg);
112
113 for (j = 0; j < min_t(u32, len - i, 4); j++)
114 *data++ = val >> 8 * j;
115 }
116}
117
118static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
119 const struct mipi_dsi_msg *msg)
120{
121 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
122 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100123 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200124 enum port port = intel_dsi_host->port;
125 struct mipi_dsi_packet packet;
126 ssize_t ret;
127 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200128 i915_reg_t data_reg, ctrl_reg;
129 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200130
131 ret = mipi_dsi_create_packet(&packet, msg);
132 if (ret < 0)
133 return ret;
134
135 header = packet.header;
136 data = packet.payload;
137
138 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
139 data_reg = MIPI_LP_GEN_DATA(port);
140 data_mask = LP_DATA_FIFO_FULL;
141 ctrl_reg = MIPI_LP_GEN_CTRL(port);
142 ctrl_mask = LP_CTRL_FIFO_FULL;
143 } else {
144 data_reg = MIPI_HS_GEN_DATA(port);
145 data_mask = HS_DATA_FIFO_FULL;
146 ctrl_reg = MIPI_HS_GEN_CTRL(port);
147 ctrl_mask = HS_CTRL_FIFO_FULL;
148 }
149
150 /* note: this is never true for reads */
151 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100152 if (intel_wait_for_register(dev_priv,
153 MIPI_GEN_FIFO_STAT(port),
154 data_mask, 0,
155 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200156 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
157
158 write_data(dev_priv, data_reg, packet.payload,
159 packet.payload_length);
160 }
161
162 if (msg->rx_len) {
163 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
164 }
165
Chris Wilson84c2aa92016-06-30 15:33:15 +0100166 if (intel_wait_for_register(dev_priv,
167 MIPI_GEN_FIFO_STAT(port),
168 ctrl_mask, 0,
169 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200170 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
171 }
172
173 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
174
175 /* ->rx_len is set only for reads */
176 if (msg->rx_len) {
177 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100178 if (intel_wait_for_register(dev_priv,
179 MIPI_INTR_STAT(port),
180 data_mask, data_mask,
181 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200182 DRM_ERROR("Timeout waiting for read data.\n");
183
184 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
185 }
186
187 /* XXX: fix for reads and writes */
188 return 4 + packet.payload_length;
189}
190
191static int intel_dsi_host_attach(struct mipi_dsi_host *host,
192 struct mipi_dsi_device *dsi)
193{
194 return 0;
195}
196
197static int intel_dsi_host_detach(struct mipi_dsi_host *host,
198 struct mipi_dsi_device *dsi)
199{
200 return 0;
201}
202
203static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
204 .attach = intel_dsi_host_attach,
205 .detach = intel_dsi_host_detach,
206 .transfer = intel_dsi_host_transfer,
207};
208
209static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
210 enum port port)
211{
212 struct intel_dsi_host *host;
213 struct mipi_dsi_device *device;
214
215 host = kzalloc(sizeof(*host), GFP_KERNEL);
216 if (!host)
217 return NULL;
218
219 host->base.ops = &intel_dsi_host_ops;
220 host->intel_dsi = intel_dsi;
221 host->port = port;
222
223 /*
224 * We should call mipi_dsi_host_register(&host->base) here, but we don't
225 * have a host->dev, and we don't have OF stuff either. So just use the
226 * dsi framework as a library and hope for the best. Create the dsi
227 * devices by ourselves here too. Need to be careful though, because we
228 * don't initialize any of the driver model devices here.
229 */
230 device = kzalloc(sizeof(*device), GFP_KERNEL);
231 if (!device) {
232 kfree(host);
233 return NULL;
234 }
235
236 device->host = &host->base;
237 host->device = device;
238
239 return host;
240}
241
Jani Nikulaa2581a92015-01-16 14:27:26 +0200242/*
243 * send a video mode command
244 *
245 * XXX: commands with data in MIPI_DPI_DATA?
246 */
247static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
248 enum port port)
249{
250 struct drm_encoder *encoder = &intel_dsi->base.base;
251 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100252 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253 u32 mask;
254
255 /* XXX: pipe, hs */
256 if (hs)
257 cmd &= ~DPI_LP_MODE;
258 else
259 cmd |= DPI_LP_MODE;
260
261 /* clear bit */
262 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
263
264 /* XXX: old code skips write if control unchanged */
265 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
266 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
267
268 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
269
270 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100271 if (intel_wait_for_register(dev_priv,
272 MIPI_INTR_STAT(port), mask, mask,
273 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200274 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
275
276 return 0;
277}
278
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530279static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300280{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300281 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300282
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530283 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
284 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
285 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
286 udelay(150);
287 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
288 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300289
Ville Syrjäläa5805162015-05-26 20:42:30 +0300290 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291}
292
Jani Nikula4e646492013-08-27 15:12:20 +0300293static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
294{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530295 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300296}
297
298static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
299{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530300 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300301}
302
Jani Nikula4e646492013-08-27 15:12:20 +0300303static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200304 struct intel_crtc_state *pipe_config,
305 struct drm_connector_state *conn_state)
Jani Nikula4e646492013-08-27 15:12:20 +0300306{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100307 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300308 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
309 base);
310 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300311 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
312 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200313 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300314 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300315
316 DRM_DEBUG_KMS("\n");
317
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300318 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300319 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
320
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300321 if (HAS_GMCH_DISPLAY(dev_priv))
322 intel_gmch_panel_fitting(crtc, pipe_config,
323 intel_connector->panel.fitting_mode);
324 else
325 intel_pch_panel_fitting(crtc, pipe_config,
326 intel_connector->panel.fitting_mode);
327 }
328
Shobhit Kumarf573de52014-07-30 20:32:37 +0530329 /* DSI uses short packets for sync events, so clear mode flags for DSI */
330 adjusted_mode->flags = 0;
331
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200332 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +0200333 /* Dual link goes to DSI transcoder A. */
334 if (intel_dsi->ports == BIT(PORT_C))
335 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
336 else
337 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
338 }
339
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300340 ret = intel_compute_dsi_pll(encoder, pipe_config);
341 if (ret)
342 return false;
343
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300344 pipe_config->clock_set = true;
345
Jani Nikula4e646492013-08-27 15:12:20 +0300346 return true;
347}
348
Deepak M46448482017-03-01 12:51:33 +0530349static void glk_dsi_device_ready(struct intel_encoder *encoder)
350{
351 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
352 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
353 enum port port;
354 u32 tmp, val;
355
356 /* Set the MIPI mode
357 * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting.
358 * Power ON MIPI IO first and then write into IO reset and LP wake bits
359 */
360 for_each_dsi_port(port, intel_dsi->ports) {
361 tmp = I915_READ(MIPI_CTRL(port));
362 I915_WRITE(MIPI_CTRL(port), tmp | GLK_MIPIIO_ENABLE);
363 }
364
365 /* Put the IO into reset */
366 tmp = I915_READ(MIPI_CTRL(PORT_A));
367 tmp &= ~GLK_MIPIIO_RESET_RELEASED;
368 I915_WRITE(MIPI_CTRL(PORT_A), tmp);
369
370 /* Program LP Wake */
371 for_each_dsi_port(port, intel_dsi->ports) {
372 tmp = I915_READ(MIPI_CTRL(port));
373 tmp |= GLK_LP_WAKE;
374 I915_WRITE(MIPI_CTRL(port), tmp);
375 }
376
377 /* Wait for Pwr ACK */
378 for_each_dsi_port(port, intel_dsi->ports) {
379 if (intel_wait_for_register(dev_priv,
380 MIPI_CTRL(port), GLK_MIPIIO_PORT_POWERED,
381 GLK_MIPIIO_PORT_POWERED, 20))
382 DRM_ERROR("MIPIO port is powergated\n");
383 }
384
385 /* Wait for MIPI PHY status bit to set */
386 for_each_dsi_port(port, intel_dsi->ports) {
387 if (intel_wait_for_register(dev_priv,
388 MIPI_CTRL(port), GLK_PHY_STATUS_PORT_READY,
389 GLK_PHY_STATUS_PORT_READY, 20))
390 DRM_ERROR("PHY is not ON\n");
391 }
392
393 /* Get IO out of reset */
394 tmp = I915_READ(MIPI_CTRL(PORT_A));
395 I915_WRITE(MIPI_CTRL(PORT_A), tmp | GLK_MIPIIO_RESET_RELEASED);
396
397 /* Get IO out of Low power state*/
398 for_each_dsi_port(port, intel_dsi->ports) {
399 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY)) {
400 val = I915_READ(MIPI_DEVICE_READY(port));
401 val &= ~ULPS_STATE_MASK;
402 val |= DEVICE_READY;
403 I915_WRITE(MIPI_DEVICE_READY(port), val);
404 usleep_range(10, 15);
405 }
406
407 /* Enter ULPS */
408 val = I915_READ(MIPI_DEVICE_READY(port));
409 val &= ~ULPS_STATE_MASK;
410 val |= (ULPS_STATE_ENTER | DEVICE_READY);
411 I915_WRITE(MIPI_DEVICE_READY(port), val);
412
413 /* Wait for ULPS Not active */
414 if (intel_wait_for_register(dev_priv,
415 MIPI_CTRL(port), GLK_ULPS_NOT_ACTIVE,
416 GLK_ULPS_NOT_ACTIVE, 20))
Madhav Chauhan9ce53742017-03-02 00:01:22 +0530417 DRM_ERROR("ULPS is still active\n");
Deepak M46448482017-03-01 12:51:33 +0530418
419 /* Exit ULPS */
420 val = I915_READ(MIPI_DEVICE_READY(port));
421 val &= ~ULPS_STATE_MASK;
422 val |= (ULPS_STATE_EXIT | DEVICE_READY);
423 I915_WRITE(MIPI_DEVICE_READY(port), val);
424
425 /* Enter Normal Mode */
426 val = I915_READ(MIPI_DEVICE_READY(port));
427 val &= ~ULPS_STATE_MASK;
428 val |= (ULPS_STATE_NORMAL_OPERATION | DEVICE_READY);
429 I915_WRITE(MIPI_DEVICE_READY(port), val);
430
431 tmp = I915_READ(MIPI_CTRL(port));
432 tmp &= ~GLK_LP_WAKE;
433 I915_WRITE(MIPI_CTRL(port), tmp);
434 }
435
436 /* Wait for Stop state */
437 for_each_dsi_port(port, intel_dsi->ports) {
438 if (intel_wait_for_register(dev_priv,
439 MIPI_CTRL(port), GLK_DATA_LANE_STOP_STATE,
440 GLK_DATA_LANE_STOP_STATE, 20))
441 DRM_ERROR("Date lane not in STOP state\n");
442 }
443
444 /* Wait for AFE LATCH */
445 for_each_dsi_port(port, intel_dsi->ports) {
446 if (intel_wait_for_register(dev_priv,
447 BXT_MIPI_PORT_CTRL(port), AFE_LATCHOUT,
448 AFE_LATCHOUT, 20))
449 DRM_ERROR("D-PHY not entering LP-11 state\n");
450 }
451}
452
Shashank Sharma37ab0812015-09-01 19:41:42 +0530453static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530454{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100455 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530456 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530457 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530458 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530459
Shashank Sharma37ab0812015-09-01 19:41:42 +0530460 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530461
Uma Shankareba4daf2017-02-08 16:20:54 +0530462 /* Enable MIPI PHY transparent latch */
Gaurav K Singh369602d2014-12-05 14:09:28 +0530463 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530464 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
465 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
466 usleep_range(2000, 2500);
Uma Shankareba4daf2017-02-08 16:20:54 +0530467 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530468
Uma Shankareba4daf2017-02-08 16:20:54 +0530469 /* Clear ULPS and set device ready */
470 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530471 val = I915_READ(MIPI_DEVICE_READY(port));
472 val &= ~ULPS_STATE_MASK;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530473 I915_WRITE(MIPI_DEVICE_READY(port), val);
Uma Shankareba4daf2017-02-08 16:20:54 +0530474 usleep_range(2000, 2500);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530475 val |= DEVICE_READY;
476 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530477 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530478}
479
Shashank Sharma37ab0812015-09-01 19:41:42 +0530480static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530481{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100482 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530483 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
484 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530485 u32 val;
486
487 DRM_DEBUG_KMS("\n");
488
Ville Syrjäläa5805162015-05-26 20:42:30 +0300489 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530490 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
491 * needed everytime after power gate */
492 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300493 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530494
495 /* bandgap reset is needed after everytime we do power gate */
496 band_gap_reset(dev_priv);
497
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530498 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530499
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530500 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
501 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530502
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530503 /* Enable MIPI PHY transparent latch
504 * Common bit for both MIPI Port A & MIPI Port C
505 * No similar bit in MIPI Port C reg
506 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530507 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530508 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530509 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530510
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530511 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
512 usleep_range(2500, 3000);
513
514 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
515 usleep_range(2500, 3000);
516 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530517}
Jani Nikula4e646492013-08-27 15:12:20 +0300518
Shashank Sharma37ab0812015-09-01 19:41:42 +0530519static void intel_dsi_device_ready(struct intel_encoder *encoder)
520{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100521 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530522
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100523 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530524 vlv_dsi_device_ready(encoder);
Deepak M46448482017-03-01 12:51:33 +0530525 else if (IS_BROXTON(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530526 bxt_dsi_device_ready(encoder);
Deepak M46448482017-03-01 12:51:33 +0530527 else if (IS_GEMINILAKE(dev_priv))
528 glk_dsi_device_ready(encoder);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530529}
530
Deepak M46448482017-03-01 12:51:33 +0530531static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder)
532{
533 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
534 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
535 enum port port;
536 u32 val;
537
538 /* Enter ULPS */
539 for_each_dsi_port(port, intel_dsi->ports) {
540 val = I915_READ(MIPI_DEVICE_READY(port));
541 val &= ~ULPS_STATE_MASK;
542 val |= (ULPS_STATE_ENTER | DEVICE_READY);
543 I915_WRITE(MIPI_DEVICE_READY(port), val);
544 }
545
546 /* Wait for MIPI PHY status bit to unset */
547 for_each_dsi_port(port, intel_dsi->ports) {
548 if (intel_wait_for_register(dev_priv,
549 MIPI_CTRL(port),
550 GLK_PHY_STATUS_PORT_READY, 0, 20))
551 DRM_ERROR("PHY is not turning OFF\n");
552 }
553
554 /* Wait for Pwr ACK bit to unset */
555 for_each_dsi_port(port, intel_dsi->ports) {
556 if (intel_wait_for_register(dev_priv,
557 MIPI_CTRL(port),
558 GLK_MIPIIO_PORT_POWERED, 0, 20))
559 DRM_ERROR("MIPI IO Port is not powergated\n");
560 }
561}
562
563static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder)
564{
565 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
566 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
567 enum port port;
568 u32 tmp;
569
570 /* Put the IO into reset */
571 tmp = I915_READ(MIPI_CTRL(PORT_A));
572 tmp &= ~GLK_MIPIIO_RESET_RELEASED;
573 I915_WRITE(MIPI_CTRL(PORT_A), tmp);
574
575 /* Wait for MIPI PHY status bit to unset */
576 for_each_dsi_port(port, intel_dsi->ports) {
577 if (intel_wait_for_register(dev_priv,
578 MIPI_CTRL(port),
579 GLK_PHY_STATUS_PORT_READY, 0, 20))
580 DRM_ERROR("PHY is not turning OFF\n");
581 }
582
583 /* Clear MIPI mode */
584 for_each_dsi_port(port, intel_dsi->ports) {
585 tmp = I915_READ(MIPI_CTRL(port));
586 tmp &= ~GLK_MIPIIO_ENABLE;
587 I915_WRITE(MIPI_CTRL(port), tmp);
588 }
589}
590
591static void glk_dsi_clear_device_ready(struct intel_encoder *encoder)
592{
593 glk_dsi_enter_low_power_mode(encoder);
594 glk_dsi_disable_mipi_io(encoder);
595}
596
597static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder)
Hans de Goede14be7a52017-02-28 11:26:19 +0200598{
599 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
600 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
601 enum port port;
602
603 DRM_DEBUG_KMS("\n");
604 for_each_dsi_port(port, intel_dsi->ports) {
605 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
606 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
607 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
608 u32 val;
609
610 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
611 ULPS_STATE_ENTER);
612 usleep_range(2000, 2500);
613
614 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
615 ULPS_STATE_EXIT);
616 usleep_range(2000, 2500);
617
618 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
619 ULPS_STATE_ENTER);
620 usleep_range(2000, 2500);
621
Hans de Goede1e08a262017-02-28 11:26:21 +0200622 /*
623 * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI
624 * Port A only. MIPI Port C has no similar bit for checking.
Hans de Goede14be7a52017-02-28 11:26:19 +0200625 */
Hans de Goede1e08a262017-02-28 11:26:21 +0200626 if ((IS_GEN9_LP(dev_priv) || port == PORT_A) &&
627 intel_wait_for_register(dev_priv,
Hans de Goede14be7a52017-02-28 11:26:19 +0200628 port_ctrl, AFE_LATCHOUT, 0,
629 30))
630 DRM_ERROR("DSI LP not going Low\n");
631
632 /* Disable MIPI PHY transparent latch */
633 val = I915_READ(port_ctrl);
634 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
635 usleep_range(1000, 1500);
636
637 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
638 usleep_range(2000, 2500);
639 }
640}
641
Shashank Sharma37ab0812015-09-01 19:41:42 +0530642static void intel_dsi_port_enable(struct intel_encoder *encoder)
643{
644 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100645 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530646 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
647 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
648 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530649
650 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 u32 temp;
Deepak M60438012017-02-14 18:46:16 +0530652 if (IS_GEN9_LP(dev_priv)) {
653 for_each_dsi_port(port, intel_dsi->ports) {
654 temp = I915_READ(MIPI_CTRL(port));
655 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
656 intel_dsi->pixel_overlap <<
657 BXT_PIXEL_OVERLAP_CNT_SHIFT;
658 I915_WRITE(MIPI_CTRL(port), temp);
659 }
660 } else {
661 temp = I915_READ(VLV_CHICKEN_3);
662 temp &= ~PIXEL_OVERLAP_CNT_MASK |
Shashank Sharma37ab0812015-09-01 19:41:42 +0530663 intel_dsi->pixel_overlap <<
664 PIXEL_OVERLAP_CNT_SHIFT;
Deepak M60438012017-02-14 18:46:16 +0530665 I915_WRITE(VLV_CHICKEN_3, temp);
666 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530667 }
668
669 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200670 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200671 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
672 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530673
674 temp = I915_READ(port_ctrl);
675
676 temp &= ~LANE_CONFIGURATION_MASK;
677 temp &= ~DUAL_LINK_MODE_MASK;
678
Jani Nikula701d25b2016-03-18 17:05:43 +0200679 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530680 temp |= (intel_dsi->dual_link - 1)
681 << DUAL_LINK_MODE_SHIFT;
Bob Paauwe812b1d22016-11-21 14:24:06 -0800682 if (IS_BROXTON(dev_priv))
683 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
684 else
685 temp |= intel_crtc->pipe ?
Shashank Sharma37ab0812015-09-01 19:41:42 +0530686 LANE_CONFIGURATION_DUAL_LINK_B :
687 LANE_CONFIGURATION_DUAL_LINK_A;
688 }
689 /* assert ip_tg_enable signal */
690 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
691 POSTING_READ(port_ctrl);
692 }
693}
694
695static void intel_dsi_port_disable(struct intel_encoder *encoder)
696{
697 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100698 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530699 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
700 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530701
702 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200703 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200704 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
705 u32 temp;
706
Shashank Sharma37ab0812015-09-01 19:41:42 +0530707 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530708 temp = I915_READ(port_ctrl);
709 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
710 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530711 }
712}
713
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200714static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
715 struct intel_crtc_state *pipe_config);
Hans de Goedec7991ec2017-02-28 11:26:18 +0200716static void intel_dsi_unprepare(struct intel_encoder *encoder);
Jani Nikulae3488e72015-11-27 12:21:44 +0200717
Hans de Goede25b46202017-03-01 15:15:06 +0200718static void intel_dsi_msleep(struct intel_dsi *intel_dsi, int msec)
719{
720 struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
721
722 /* For v3 VBTs in vid-mode the delays are part of the VBT sequences */
723 if (is_vid_mode(intel_dsi) && dev_priv->vbt.dsi.seq_version >= 3)
724 return;
725
726 msleep(msec);
727}
728
Hans de Goede249f6962017-03-01 15:14:57 +0200729/*
730 * Panel enable/disable sequences from the VBT spec.
731 *
732 * Note the spec has AssertReset / DeassertReset swapped from their
733 * usual naming. We use the normal names to avoid confusion (so below
734 * they are swapped compared to the spec).
735 *
736 * Steps starting with MIPI refer to VBT sequences, note that for v2
737 * VBTs several steps which have a VBT in v2 are expected to be handled
738 * directly by the driver, by directly driving gpios for example.
739 *
740 * v2 video mode seq v3 video mode seq command mode seq
741 * - power on - MIPIPanelPowerOn - power on
742 * - wait t1+t2 - wait t1+t2
743 * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin
744 * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11
745 * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds
746 * - MIPITearOn
747 * - MIPIDisplayOn
748 * - turn on DPI - turn on DPI - set pipe to dsr mode
749 * - MIPIDisplayOn - MIPIDisplayOn
750 * - wait t5 - wait t5
751 * - backlight on - MIPIBacklightOn - backlight on
752 * ... ... ... issue mem cmds ...
753 * - backlight off - MIPIBacklightOff - backlight off
754 * - wait t6 - wait t6
755 * - MIPIDisplayOff
756 * - turn off DPI - turn off DPI - disable pipe dsr mode
757 * - MIPITearOff
758 * - MIPIDisplayOff - MIPIDisplayOff
759 * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00
760 * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin
761 * - wait t3 - wait t3
762 * - power off - MIPIPanelPowerOff - power off
763 * - wait t4 - wait t4
764 */
765
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200766static void intel_dsi_pre_enable(struct intel_encoder *encoder,
767 struct intel_crtc_state *pipe_config,
768 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530769{
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200770 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530771 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200772 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530773 u32 val;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530774
775 DRM_DEBUG_KMS("\n");
776
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200777 /*
778 * The BIOS may leave the PLL in a wonky state where it doesn't
779 * lock. It needs to be fully powered down to fix it.
780 */
781 intel_disable_dsi_pll(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200782 intel_enable_dsi_pll(encoder, pipe_config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200783
Uma Shankar1881a422017-01-25 19:43:23 +0530784 if (IS_BROXTON(dev_priv)) {
785 /* Add MIPI IO reset programming for modeset */
786 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
787 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
788 val | MIPIO_RST_CTRL);
789
790 /* Power up DSI regulator */
791 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
792 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
793 }
794
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300795 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
796 u32 val;
797
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300798 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300799 val = I915_READ(DSPCLK_GATE_D);
800 val |= DPOUNIT_CLOCK_GATE_DISABLE;
801 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530802 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530803
Hans de Goededeae2002017-03-01 15:15:00 +0200804 intel_dsi_prepare(encoder, pipe_config);
805
806 /* Power on, try both CRC pmic gpio and VBT */
807 if (intel_dsi->gpio_panel)
808 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
809 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
Hans de Goede25b46202017-03-01 15:15:06 +0200810 intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
Hans de Goededeae2002017-03-01 15:15:00 +0200811
Hans de Goede3e40fa82017-03-01 15:15:01 +0200812 /* Deassert reset */
813 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
814
815 /* Put device in ready state (LP-11) */
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530816 intel_dsi_device_ready(encoder);
817
Hans de Goede3e40fa82017-03-01 15:15:01 +0200818 /* Send initialization commands in LP mode */
Hans de Goede18a00092017-02-28 11:26:20 +0200819 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530820
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530821 /* Enable port in pre-enable phase itself because as per hw team
822 * recommendation, port should be enabled befor plane & pipe */
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200823 if (is_cmd_mode(intel_dsi)) {
824 for_each_dsi_port(port, intel_dsi->ports)
825 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
Hans de Goede38dec5c2017-03-01 15:15:05 +0200826 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_TEAR_ON);
827 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200828 } else {
829 msleep(20); /* XXX */
830 for_each_dsi_port(port, intel_dsi->ports)
831 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Hans de Goede25b46202017-03-01 15:15:06 +0200832 intel_dsi_msleep(intel_dsi, 100);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200833
Hans de Goede18a00092017-02-28 11:26:20 +0200834 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200835
836 intel_dsi_port_enable(encoder);
837 }
838
839 intel_panel_enable_backlight(intel_dsi->attached_connector);
Hans de Goedef5bce6d2017-03-01 15:15:02 +0200840 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530841}
842
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200843static void intel_dsi_enable_nop(struct intel_encoder *encoder,
844 struct intel_crtc_state *pipe_config,
845 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530846{
847 DRM_DEBUG_KMS("\n");
848
849 /* for DSI port enable has to be done before pipe
850 * and plane enable, so port enable is done in
851 * pre_enable phase itself unlike other encoders
852 */
Jani Nikula4e646492013-08-27 15:12:20 +0300853}
854
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200855static void intel_dsi_pre_disable(struct intel_encoder *encoder,
856 struct intel_crtc_state *old_crtc_state,
857 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300858{
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530859 struct drm_device *dev = encoder->base.dev;
860 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc315faf2014-05-27 19:00:09 +0300861 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200862 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300863
864 DRM_DEBUG_KMS("\n");
865
Hans de Goedef5bce6d2017-03-01 15:15:02 +0200866 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
Shobhit Kumarb029e662015-06-26 14:32:10 +0530867 intel_panel_disable_backlight(intel_dsi->attached_connector);
868
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530869 /*
870 * Disable Device ready before the port shutdown in order
871 * to avoid split screen
872 */
873 if (IS_BROXTON(dev_priv)) {
874 for_each_dsi_port(port, intel_dsi->ports)
875 I915_WRITE(MIPI_DEVICE_READY(port), 0);
876 }
877
Hans de Goede39831452017-03-01 15:15:03 +0200878 /*
879 * According to the spec we should send SHUTDOWN before
880 * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing
881 * has shown that the v3 sequence works for v2 VBTs too
882 */
Imre Deakc315faf2014-05-27 19:00:09 +0300883 if (is_vid_mode(intel_dsi)) {
884 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200885 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200886 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300887 msleep(10);
888 }
889}
890
Deepak M46448482017-03-01 12:51:33 +0530891static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
892{
893 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
894
895 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
896 IS_BROXTON(dev_priv))
897 vlv_dsi_clear_device_ready(encoder);
898 else if (IS_GEMINILAKE(dev_priv))
899 glk_dsi_clear_device_ready(encoder);
900}
901
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200902static void intel_dsi_post_disable(struct intel_encoder *encoder,
903 struct intel_crtc_state *pipe_config,
904 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530905{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100906 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530907 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200908 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530909 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530910
911 DRM_DEBUG_KMS("\n");
912
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200913 if (is_vid_mode(intel_dsi)) {
914 for_each_dsi_port(port, intel_dsi->ports)
915 wait_for_dsi_fifo_empty(intel_dsi, port);
916
917 intel_dsi_port_disable(encoder);
918 usleep_range(2000, 5000);
919 }
920
Hans de Goedec7991ec2017-02-28 11:26:18 +0200921 intel_dsi_unprepare(encoder);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200922
923 /*
924 * if disable packets are sent before sending shutdown packet then in
925 * some next enable sequence send turn on packet error is observed
926 */
Hans de Goede7108b432017-03-01 15:15:04 +0200927 if (is_cmd_mode(intel_dsi))
928 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF);
Hans de Goede18a00092017-02-28 11:26:20 +0200929 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
Imre Deakc315faf2014-05-27 19:00:09 +0300930
Hans de Goede3e40fa82017-03-01 15:15:01 +0200931 /* Transition to LP-00 */
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530932 intel_dsi_clear_device_ready(encoder);
933
Uma Shankar1881a422017-01-25 19:43:23 +0530934 if (IS_BROXTON(dev_priv)) {
935 /* Power down DSI regulator to save power */
936 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
937 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
938
939 /* Add MIPI IO reset programming for modeset */
940 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
941 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
942 val & ~MIPIO_RST_CTRL);
943 }
944
Hans de Goedee840fd32016-12-01 21:29:13 +0100945 intel_disable_dsi_pll(encoder);
946
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300947 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200948 u32 val;
949
950 val = I915_READ(DSPCLK_GATE_D);
951 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
952 I915_WRITE(DSPCLK_GATE_D, val);
953 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530954
Hans de Goede3e40fa82017-03-01 15:15:01 +0200955 /* Assert reset */
Hans de Goede18a00092017-02-28 11:26:20 +0200956 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530957
Hans de Goedec7dc5272017-03-01 15:14:59 +0200958 /* Power off, try both CRC pmic gpio and VBT */
Hans de Goede25b46202017-03-01 15:15:06 +0200959 intel_dsi_msleep(intel_dsi, intel_dsi->panel_off_delay);
Hans de Goedec7dc5272017-03-01 15:14:59 +0200960 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530961 if (intel_dsi->gpio_panel)
962 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300963
964 /*
965 * FIXME As we do with eDP, just make a note of the time here
966 * and perform the wait before the next panel power on.
967 */
Hans de Goede25b46202017-03-01 15:15:06 +0200968 intel_dsi_msleep(intel_dsi, intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530969}
Jani Nikula4e646492013-08-27 15:12:20 +0300970
971static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
972 enum pipe *pipe)
973{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100974 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530975 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200976 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200977 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300978
979 DRM_DEBUG_KMS("\n");
980
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200981 if (!intel_display_power_get_if_enabled(dev_priv,
982 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200983 return false;
984
Imre Deakdb18b6a2016-03-24 12:41:40 +0200985 /*
986 * On Broxton the PLL needs to be enabled with a valid divider
987 * configuration, otherwise accessing DSI registers will hang the
988 * machine. See BSpec North Display Engine registers/MIPI[BXT].
989 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200990 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +0200991 goto out_put_power;
992
Jani Nikula4e646492013-08-27 15:12:20 +0300993 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530994 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200995 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200996 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200997 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300998
Jani Nikulae6f57782016-04-15 15:47:31 +0300999 /*
1000 * Due to some hardware limitations on VLV/CHV, the DPI enable
1001 * bit in port C control register does not get set. As a
1002 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301003 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001004 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1005 port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001006 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301007
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001008 /* Try command mode if video mode not enabled */
1009 if (!enabled) {
1010 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
1011 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +03001012 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001013
1014 if (!enabled)
1015 continue;
1016
1017 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
1018 continue;
1019
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001020 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula6b93e9c2016-03-15 21:51:12 +02001021 u32 tmp = I915_READ(MIPI_CTRL(port));
1022 tmp &= BXT_PIPE_SELECT_MASK;
1023 tmp >>= BXT_PIPE_SELECT_SHIFT;
1024
1025 if (WARN_ON(tmp > PIPE_C))
1026 continue;
1027
1028 *pipe = tmp;
1029 } else {
1030 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
1031 }
1032
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001033 active = true;
1034 break;
Jani Nikula4e646492013-08-27 15:12:20 +03001035 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001036
Imre Deakdb18b6a2016-03-24 12:41:40 +02001037out_put_power:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001038 intel_display_power_put(dev_priv, encoder->power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +03001039
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001040 return active;
Jani Nikula4e646492013-08-27 15:12:20 +03001041}
1042
Ramalingam C6f0e7532016-04-07 14:36:07 +05301043static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
1044 struct intel_crtc_state *pipe_config)
1045{
1046 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001047 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +05301048 struct drm_display_mode *adjusted_mode =
1049 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +05301050 struct drm_display_mode *adjusted_mode_sw;
1051 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301052 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301053 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301054 unsigned int bpp, fmt;
1055 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301056 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +05301057 u16 hfp_sw, hsync_sw, hbp_sw;
1058 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
1059 crtc_hblank_start_sw, crtc_hblank_end_sw;
1060
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001061 /* FIXME: hw readout should not depend on SW state */
Ramalingam C042ab0c2016-04-19 13:48:14 +05301062 intel_crtc = to_intel_crtc(encoder->base.crtc);
1063 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301064
1065 /*
1066 * Atleast one port is active as encoder->get_config called only if
1067 * encoder->get_hw_state() returns true.
1068 */
1069 for_each_dsi_port(port, intel_dsi->ports) {
1070 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
1071 break;
1072 }
1073
1074 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
1075 pipe_config->pipe_bpp =
1076 mipi_dsi_pixel_format_to_bpp(
1077 pixel_format_from_register_bits(fmt));
1078 bpp = pipe_config->pipe_bpp;
1079
1080 /* In terms of pixels */
1081 adjusted_mode->crtc_hdisplay =
1082 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
1083 adjusted_mode->crtc_vdisplay =
1084 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
1085 adjusted_mode->crtc_vtotal =
1086 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
1087
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301088 hactive = adjusted_mode->crtc_hdisplay;
1089 hfp = I915_READ(MIPI_HFP_COUNT(port));
1090
Ramalingam C6f0e7532016-04-07 14:36:07 +05301091 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301092 * Meaningful for video mode non-burst sync pulse mode only,
1093 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +05301094 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301095 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
1096 hbp = I915_READ(MIPI_HBP_COUNT(port));
1097
1098 /* harizontal values are in terms of high speed byte clock */
1099 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
1100 intel_dsi->burst_mode_ratio);
1101 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
1102 intel_dsi->burst_mode_ratio);
1103 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
1104 intel_dsi->burst_mode_ratio);
1105
1106 if (intel_dsi->dual_link) {
1107 hfp *= 2;
1108 hsync *= 2;
1109 hbp *= 2;
1110 }
Ramalingam C6f0e7532016-04-07 14:36:07 +05301111
1112 /* vertical values are in terms of lines */
1113 vfp = I915_READ(MIPI_VFP_COUNT(port));
1114 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
1115 vbp = I915_READ(MIPI_VBP_COUNT(port));
1116
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301117 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
1118 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
1119 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301120 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301121 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301122
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301123 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
1124 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301125 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1126 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301127
Ramalingam C042ab0c2016-04-19 13:48:14 +05301128 /*
1129 * In BXT DSI there is no regs programmed with few horizontal timings
1130 * in Pixels but txbyteclkhs.. So retrieval process adds some
1131 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
1132 * Actually here for the given adjusted_mode, we are calculating the
1133 * value programmed to the port and then back to the horizontal timing
1134 * param in pixels. This is the expected value, including roundup errors
1135 * And if that is same as retrieved value from port, then
1136 * (HW state) adjusted_mode's horizontal timings are corrected to
1137 * match with SW state to nullify the errors.
1138 */
1139 /* Calculating the value programmed to the Port register */
1140 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
1141 adjusted_mode_sw->crtc_hdisplay;
1142 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
1143 adjusted_mode_sw->crtc_hsync_start;
1144 hbp_sw = adjusted_mode_sw->crtc_htotal -
1145 adjusted_mode_sw->crtc_hsync_end;
1146
1147 if (intel_dsi->dual_link) {
1148 hfp_sw /= 2;
1149 hsync_sw /= 2;
1150 hbp_sw /= 2;
1151 }
1152
1153 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
1154 intel_dsi->burst_mode_ratio);
1155 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
1156 intel_dsi->burst_mode_ratio);
1157 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
1158 intel_dsi->burst_mode_ratio);
1159
1160 /* Reverse calculating the adjusted mode parameters from port reg vals*/
1161 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
1162 intel_dsi->burst_mode_ratio);
1163 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
1164 intel_dsi->burst_mode_ratio);
1165 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
1166 intel_dsi->burst_mode_ratio);
1167
1168 if (intel_dsi->dual_link) {
1169 hfp_sw *= 2;
1170 hsync_sw *= 2;
1171 hbp_sw *= 2;
1172 }
1173
1174 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
1175 hsync_sw + hbp_sw;
1176 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
1177 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
1178 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
1179 crtc_hblank_end_sw = crtc_htotal_sw;
1180
1181 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
1182 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
1183
1184 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
1185 adjusted_mode->crtc_hsync_start =
1186 adjusted_mode_sw->crtc_hsync_start;
1187
1188 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
1189 adjusted_mode->crtc_hsync_end =
1190 adjusted_mode_sw->crtc_hsync_end;
1191
1192 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
1193 adjusted_mode->crtc_hblank_start =
1194 adjusted_mode_sw->crtc_hblank_start;
1195
1196 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
1197 adjusted_mode->crtc_hblank_end =
1198 adjusted_mode_sw->crtc_hblank_end;
1199}
Ramalingam C6f0e7532016-04-07 14:36:07 +05301200
Jani Nikula4e646492013-08-27 15:12:20 +03001201static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001202 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001203{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001204 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulad7d85d82016-01-08 12:45:39 +02001205 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001206 DRM_DEBUG_KMS("\n");
1207
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001208 if (IS_GEN9_LP(dev_priv))
Ramalingam C6f0e7532016-04-07 14:36:07 +05301209 bxt_dsi_get_pipe_config(encoder, pipe_config);
1210
Ville Syrjälä47eacba2016-04-12 22:14:35 +03001211 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
1212 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +05301213 if (!pclk)
1214 return;
1215
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001216 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +05301217 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001218}
1219
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001220static enum drm_mode_status
1221intel_dsi_mode_valid(struct drm_connector *connector,
1222 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001223{
1224 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001225 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +03001226 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +03001227
1228 DRM_DEBUG_KMS("\n");
1229
1230 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
1231 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1232 return MODE_NO_DBLESCAN;
1233 }
1234
1235 if (fixed_mode) {
1236 if (mode->hdisplay > fixed_mode->hdisplay)
1237 return MODE_PANEL;
1238 if (mode->vdisplay > fixed_mode->vdisplay)
1239 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001240 if (fixed_mode->clock > max_dotclk)
1241 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001242 }
1243
Jani Nikula36d21f42015-01-16 14:27:20 +02001244 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001245}
1246
1247/* return txclkesc cycles in terms of divider and duration in us */
1248static u16 txclkesc(u32 divider, unsigned int us)
1249{
1250 switch (divider) {
1251 case ESCAPE_CLOCK_DIVIDER_1:
1252 default:
1253 return 20 * us;
1254 case ESCAPE_CLOCK_DIVIDER_2:
1255 return 10 * us;
1256 case ESCAPE_CLOCK_DIVIDER_4:
1257 return 5 * us;
1258 }
1259}
1260
Jani Nikula4e646492013-08-27 15:12:20 +03001261static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001262 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001263{
1264 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001265 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001266 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301267 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001268 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001269 unsigned int lane_count = intel_dsi->lane_count;
1270
1271 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1272
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001273 hactive = adjusted_mode->crtc_hdisplay;
1274 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1275 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1276 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001277
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301278 if (intel_dsi->dual_link) {
1279 hactive /= 2;
1280 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1281 hactive += intel_dsi->pixel_overlap;
1282 hfp /= 2;
1283 hsync /= 2;
1284 hbp /= 2;
1285 }
1286
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001287 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1288 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1289 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001290
1291 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301292 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001293 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301294 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1295 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001296 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301297 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001298
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301299 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001300 if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301301 /*
1302 * Program hdisplay and vdisplay on MIPI transcoder.
1303 * This is different from calculated hactive and
1304 * vactive, as they are calculated per channel basis,
1305 * whereas these values should be based on resolution.
1306 */
1307 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001308 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301309 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001310 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301311 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001312 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301313 }
1314
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301315 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1316 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001317
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301318 /* meaningful for video mode non-burst sync pulse mode only,
1319 * can be zero for non-burst sync events and burst modes */
1320 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1321 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001322
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301323 /* vertical values are in terms of lines */
1324 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1325 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1326 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1327 }
Jani Nikula4e646492013-08-27 15:12:20 +03001328}
1329
Jani Nikula1e78aa02016-03-16 12:21:40 +02001330static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1331{
1332 switch (fmt) {
1333 case MIPI_DSI_FMT_RGB888:
1334 return VID_MODE_FORMAT_RGB888;
1335 case MIPI_DSI_FMT_RGB666:
1336 return VID_MODE_FORMAT_RGB666;
1337 case MIPI_DSI_FMT_RGB666_PACKED:
1338 return VID_MODE_FORMAT_RGB666_PACKED;
1339 case MIPI_DSI_FMT_RGB565:
1340 return VID_MODE_FORMAT_RGB565;
1341 default:
1342 MISSING_CASE(fmt);
1343 return VID_MODE_FORMAT_RGB666;
1344 }
1345}
1346
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001347static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1348 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001349{
1350 struct drm_encoder *encoder = &intel_encoder->base;
1351 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001352 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001353 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikula4e646492013-08-27 15:12:20 +03001354 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001355 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301356 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001357 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001358 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301359 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001360
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001361 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001362
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001363 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001364
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301365 if (intel_dsi->dual_link) {
1366 mode_hdisplay /= 2;
1367 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1368 mode_hdisplay += intel_dsi->pixel_overlap;
1369 }
Jani Nikula4e646492013-08-27 15:12:20 +03001370
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301371 for_each_dsi_port(port, intel_dsi->ports) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001372 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301373 /*
1374 * escape clock divider, 20MHz, shared for A and C.
1375 * device ready must be off when doing this! txclkesc?
1376 */
1377 tmp = I915_READ(MIPI_CTRL(PORT_A));
1378 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1379 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1380 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001381
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301382 /* read request priority is per pipe */
1383 tmp = I915_READ(MIPI_CTRL(port));
1384 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1385 I915_WRITE(MIPI_CTRL(port), tmp |
1386 READ_REQUEST_PRIORITY_HIGH);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001387 } else if (IS_GEN9_LP(dev_priv)) {
Deepak M56c48972015-12-09 20:14:04 +05301388 enum pipe pipe = intel_crtc->pipe;
1389
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301390 tmp = I915_READ(MIPI_CTRL(port));
1391 tmp &= ~BXT_PIPE_SELECT_MASK;
1392
Deepak M56c48972015-12-09 20:14:04 +05301393 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301394 I915_WRITE(MIPI_CTRL(port), tmp);
1395 }
Jani Nikula4e646492013-08-27 15:12:20 +03001396
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301397 /* XXX: why here, why like this? handling in irq handler?! */
1398 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1399 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1400
1401 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1402
1403 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001404 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301405 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1406 }
Jani Nikula4e646492013-08-27 15:12:20 +03001407
1408 set_dsi_timings(encoder, adjusted_mode);
1409
1410 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1411 if (is_cmd_mode(intel_dsi)) {
1412 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1413 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1414 } else {
1415 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001416 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001417 }
Jani Nikula4e646492013-08-27 15:12:20 +03001418
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301419 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301420 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301421 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301422 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301423 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001424
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001425 if (IS_GEN9_LP(dev_priv)) {
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001426 tmp |= BXT_DPHY_DEFEATURE_EN;
1427 if (!is_cmd_mode(intel_dsi))
1428 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1429 }
1430
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301431 for_each_dsi_port(port, intel_dsi->ports) {
1432 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001433
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301434 /* timeouts for recovery. one frame IIUC. if counter expires,
1435 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301436
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301437 /*
1438 * In burst mode, value greater than one DPI line Time in byte
1439 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1440 * said value is recommended.
1441 *
1442 * In non-burst mode, Value greater than one DPI frame time in
1443 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1444 * said value is recommended.
1445 *
1446 * In DBI only mode, value greater than one DBI frame time in
1447 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1448 * said value is recommended.
1449 */
Jani Nikula4e646492013-08-27 15:12:20 +03001450
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301451 if (is_vid_mode(intel_dsi) &&
1452 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1453 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001454 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001455 intel_dsi->lane_count,
1456 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301457 } else {
1458 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001459 txbyteclkhs(adjusted_mode->crtc_vtotal *
1460 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001461 bpp, intel_dsi->lane_count,
1462 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301463 }
1464 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1465 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1466 intel_dsi->turn_arnd_val);
1467 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1468 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001469
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301470 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001471
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301472 /* in terms of low power clock */
1473 I915_WRITE(MIPI_INIT_COUNT(port),
1474 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001475
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001476 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301477 /*
1478 * BXT spec says write MIPI_INIT_COUNT for
1479 * both the ports, even if only one is
1480 * getting used. So write the other port
1481 * if not in dual link mode.
1482 */
1483 I915_WRITE(MIPI_INIT_COUNT(port ==
1484 PORT_A ? PORT_C : PORT_A),
1485 intel_dsi->init_count);
1486 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301487
1488 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301489 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301490
1491 /* in terms of low power clock */
1492 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1493
1494 /* in terms of txbyteclkhs. actual high to low switch +
1495 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1496 *
1497 * XXX: write MIPI_STOP_STATE_STALL?
1498 */
1499 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1500 intel_dsi->hs_to_lp_count);
1501
1502 /* XXX: low power clock equivalence in terms of byte clock.
1503 * the number of byte clocks occupied in one low power clock.
1504 * based on txbyteclkhs and txclkesc.
1505 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1506 * ) / 105.???
1507 */
1508 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1509
Deepak Mb426f982017-02-17 18:13:30 +05301510 if (IS_GEMINILAKE(dev_priv)) {
1511 I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
1512 intel_dsi->lp_byte_clk);
1513 /* Shadow of DPHY reg */
1514 I915_WRITE(MIPI_CLK_LANE_TIMING(port),
1515 intel_dsi->dphy_reg);
1516 }
1517
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301518 /* the bw essential for transmitting 16 long packets containing
1519 * 252 bytes meant for dcs write memory command is programmed in
1520 * this register in terms of byte clocks. based on dsi transfer
1521 * rate and the number of lanes configured the time taken to
1522 * transmit 16 long packets in a dsi stream varies. */
1523 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1524
1525 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1526 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1527 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1528
1529 if (is_vid_mode(intel_dsi))
1530 /* Some panels might have resolution which is not a
1531 * multiple of 64 like 1366 x 768. Enable RANDOM
1532 * resolution support for such panels by default */
1533 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1534 intel_dsi->video_frmt_cfg_bits |
1535 intel_dsi->video_mode_format |
1536 IP_TG_CONFIG |
1537 RANDOM_DPI_DISPLAY_RESOLUTION);
1538 }
Jani Nikula4e646492013-08-27 15:12:20 +03001539}
1540
Hans de Goedec7991ec2017-02-28 11:26:18 +02001541static void intel_dsi_unprepare(struct intel_encoder *encoder)
1542{
1543 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1544 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
1545 enum port port;
1546 u32 val;
1547
Deepak M46448482017-03-01 12:51:33 +05301548 if (!IS_GEMINILAKE(dev_priv)) {
1549 for_each_dsi_port(port, intel_dsi->ports) {
1550 /* Panel commands can be sent when clock is in LP11 */
1551 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001552
Deepak M46448482017-03-01 12:51:33 +05301553 intel_dsi_reset_clocks(encoder, port);
1554 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001555
Deepak M46448482017-03-01 12:51:33 +05301556 val = I915_READ(MIPI_DSI_FUNC_PRG(port));
1557 val &= ~VID_MODE_FORMAT_MASK;
1558 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001559
Deepak M46448482017-03-01 12:51:33 +05301560 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
1561 }
Hans de Goedec7991ec2017-02-28 11:26:18 +02001562 }
1563}
1564
Jani Nikula4e646492013-08-27 15:12:20 +03001565static int intel_dsi_get_modes(struct drm_connector *connector)
1566{
1567 struct intel_connector *intel_connector = to_intel_connector(connector);
1568 struct drm_display_mode *mode;
1569
1570 DRM_DEBUG_KMS("\n");
1571
1572 if (!intel_connector->panel.fixed_mode) {
1573 DRM_DEBUG_KMS("no fixed mode\n");
1574 return 0;
1575 }
1576
1577 mode = drm_mode_duplicate(connector->dev,
1578 intel_connector->panel.fixed_mode);
1579 if (!mode) {
1580 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1581 return 0;
1582 }
1583
1584 drm_mode_probed_add(connector, mode);
1585 return 1;
1586}
1587
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001588static int intel_dsi_set_property(struct drm_connector *connector,
1589 struct drm_property *property,
1590 uint64_t val)
1591{
1592 struct drm_device *dev = connector->dev;
1593 struct intel_connector *intel_connector = to_intel_connector(connector);
1594 struct drm_crtc *crtc;
1595 int ret;
1596
1597 ret = drm_object_property_set_value(&connector->base, property, val);
1598 if (ret)
1599 return ret;
1600
1601 if (property == dev->mode_config.scaling_mode_property) {
1602 if (val == DRM_MODE_SCALE_NONE) {
1603 DRM_DEBUG_KMS("no scaling not supported\n");
1604 return -EINVAL;
1605 }
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001606 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
Ville Syrjälä234126c2016-04-12 22:14:38 +03001607 val == DRM_MODE_SCALE_CENTER) {
1608 DRM_DEBUG_KMS("centering not supported\n");
1609 return -EINVAL;
1610 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001611
1612 if (intel_connector->panel.fitting_mode == val)
1613 return 0;
1614
1615 intel_connector->panel.fitting_mode = val;
1616 }
1617
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001618 crtc = connector->state->crtc;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001619 if (crtc && crtc->state->enable) {
1620 /*
1621 * If the CRTC is enabled, the display will be changed
1622 * according to the new panel fitting mode.
1623 */
1624 intel_crtc_restore_mode(crtc);
1625 }
1626
1627 return 0;
1628}
1629
Jani Nikula593e0622015-01-23 15:30:56 +02001630static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001631{
1632 struct intel_connector *intel_connector = to_intel_connector(connector);
1633
1634 DRM_DEBUG_KMS("\n");
1635 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001636 drm_connector_cleanup(connector);
1637 kfree(connector);
1638}
1639
Jani Nikula593e0622015-01-23 15:30:56 +02001640static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1641{
1642 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1643
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301644 /* dispose of the gpios */
1645 if (intel_dsi->gpio_panel)
1646 gpiod_put(intel_dsi->gpio_panel);
1647
Jani Nikula593e0622015-01-23 15:30:56 +02001648 intel_encoder_destroy(encoder);
1649}
1650
Jani Nikula4e646492013-08-27 15:12:20 +03001651static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001652 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001653};
1654
1655static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1656 .get_modes = intel_dsi_get_modes,
1657 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001658};
1659
1660static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001661 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001662 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001663 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001664 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001665 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001666 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001667 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001668 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001669 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001670};
1671
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001672static void intel_dsi_add_properties(struct intel_connector *connector)
1673{
1674 struct drm_device *dev = connector->base.dev;
1675
1676 if (connector->panel.fixed_mode) {
1677 drm_mode_create_scaling_mode_property(dev);
1678 drm_object_attach_property(&connector->base.base,
1679 dev->mode_config.scaling_mode_property,
1680 DRM_MODE_SCALE_ASPECT);
1681 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1682 }
1683}
1684
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001685void intel_dsi_init(struct drm_i915_private *dev_priv)
Jani Nikula4e646492013-08-27 15:12:20 +03001686{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001687 struct drm_device *dev = &dev_priv->drm;
Jani Nikula4e646492013-08-27 15:12:20 +03001688 struct intel_dsi *intel_dsi;
1689 struct intel_encoder *intel_encoder;
1690 struct drm_encoder *encoder;
1691 struct intel_connector *intel_connector;
1692 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001693 struct drm_display_mode *scan, *fixed_mode = NULL;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001694 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001695
1696 DRM_DEBUG_KMS("\n");
1697
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301698 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001699 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001700 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001701
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001702 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301703 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001704 } else if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001705 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301706 } else {
1707 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001708 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301709 }
1710
Jani Nikula4e646492013-08-27 15:12:20 +03001711 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1712 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001713 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001714
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001715 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001716 if (!intel_connector) {
1717 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001718 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001719 }
1720
1721 intel_encoder = &intel_dsi->base;
1722 encoder = &intel_encoder->base;
1723 intel_dsi->attached_connector = intel_connector;
1724
Jani Nikula4e646492013-08-27 15:12:20 +03001725 connector = &intel_connector->base;
1726
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001727 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001728 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001729
Jani Nikula4e646492013-08-27 15:12:20 +03001730 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001731 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301732 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001733 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001734 intel_encoder->post_disable = intel_dsi_post_disable;
1735 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1736 intel_encoder->get_config = intel_dsi_get_config;
1737
1738 intel_connector->get_hw_state = intel_connector_get_hw_state;
1739
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001740 intel_encoder->port = port;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001741
Jani Nikula2e85ab42016-03-18 17:05:44 +02001742 /*
1743 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1744 * port C. BXT isn't limited like this.
1745 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001746 if (IS_GEN9_LP(dev_priv))
Jani Nikula2e85ab42016-03-18 17:05:44 +02001747 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1748 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001749 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001750 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001751 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001752
Jani Nikula90198352016-04-26 16:14:25 +03001753 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001754 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001755
1756 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1757 case DL_DCS_PORT_A:
1758 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1759 break;
1760 case DL_DCS_PORT_C:
1761 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1762 break;
1763 default:
1764 case DL_DCS_PORT_A_AND_C:
1765 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1766 break;
1767 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001768
1769 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1770 case DL_DCS_PORT_A:
1771 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1772 break;
1773 case DL_DCS_PORT_C:
1774 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1775 break;
1776 default:
1777 case DL_DCS_PORT_A_AND_C:
1778 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1779 break;
1780 }
Jani Nikula90198352016-04-26 16:14:25 +03001781 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001782 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001783 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001784 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001785 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301786
Deepak M1ecc1c62016-04-26 16:14:26 +03001787 if (!dev_priv->vbt.dsi.config->cabc_supported)
1788 intel_dsi->dcs_cabc_ports = 0;
1789
Jani Nikula7e9804f2015-01-16 14:27:23 +02001790 /* Create a DSI host (and a device) for each port. */
1791 for_each_dsi_port(port, intel_dsi->ports) {
1792 struct intel_dsi_host *host;
1793
1794 host = intel_dsi_host_init(intel_dsi, port);
1795 if (!host)
1796 goto err;
1797
1798 intel_dsi->dsi_hosts[port] = host;
1799 }
1800
Jani Nikula3f751d62017-03-06 16:31:26 +02001801 if (!intel_dsi_vbt_init(intel_dsi, MIPI_DSI_GENERIC_PANEL_ID)) {
Jani Nikula4e646492013-08-27 15:12:20 +03001802 DRM_DEBUG_KMS("no device found\n");
1803 goto err;
1804 }
1805
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301806 /*
1807 * In case of BYT with CRC PMIC, we need to use GPIO for
1808 * Panel control.
1809 */
Uma Shankar645a2f62017-02-08 16:20:50 +05301810 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1811 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301812 intel_dsi->gpio_panel =
1813 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1814
1815 if (IS_ERR(intel_dsi->gpio_panel)) {
1816 DRM_ERROR("Failed to own gpio for panel control\n");
1817 intel_dsi->gpio_panel = NULL;
1818 }
1819 }
1820
Jani Nikula4e646492013-08-27 15:12:20 +03001821 intel_encoder->type = INTEL_OUTPUT_DSI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001822 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001823 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001824 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1825 DRM_MODE_CONNECTOR_DSI);
1826
1827 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1828
1829 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1830 connector->interlace_allowed = false;
1831 connector->doublescan_allowed = false;
1832
1833 intel_connector_attach_encoder(intel_connector, intel_encoder);
1834
Jani Nikula593e0622015-01-23 15:30:56 +02001835 mutex_lock(&dev->mode_config.mutex);
Jani Nikula3f751d62017-03-06 16:31:26 +02001836 intel_dsi_vbt_get_modes(intel_dsi);
Jani Nikula593e0622015-01-23 15:30:56 +02001837 list_for_each_entry(scan, &connector->probed_modes, head) {
1838 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1839 fixed_mode = drm_mode_duplicate(dev, scan);
1840 break;
1841 }
1842 }
1843 mutex_unlock(&dev->mode_config.mutex);
1844
Jani Nikula4e646492013-08-27 15:12:20 +03001845 if (!fixed_mode) {
1846 DRM_DEBUG_KMS("no fixed mode\n");
1847 goto err;
1848 }
1849
Ville Syrjälädf457242016-05-31 12:08:34 +03001850 connector->display_info.width_mm = fixed_mode->width_mm;
1851 connector->display_info.height_mm = fixed_mode->height_mm;
1852
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301853 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001854 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001855
1856 intel_dsi_add_properties(intel_connector);
1857
Damien Lespiau4328633d2014-05-28 12:30:56 +01001858 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001859
1860err:
1861 drm_encoder_cleanup(&intel_encoder->base);
1862 kfree(intel_dsi);
1863 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001864}