blob: dd38b683552886b3974892af3a969408e7f473b5 [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C042ab0c2016-04-19 13:48:14 +053049/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
Ramalingam Ccefc4e12016-04-19 13:48:13 +053057/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
Ramalingam C43367ec2016-04-07 14:36:06 +053065enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
Hans de Goede3870b892017-02-28 11:26:16 +020083void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020084{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020088 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
Chris Wilson9b6a2d72016-06-30 15:33:13 +010093 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020096 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020099static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
Chris Wilson84c2aa92016-06-30 15:33:15 +0100177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530290static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300292 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300293
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300300
Ville Syrjäläa5805162015-05-26 20:42:30 +0300301 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300302}
303
Jani Nikula4e646492013-08-27 15:12:20 +0300304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300312}
313
Jani Nikula4e646492013-08-27 15:12:20 +0300314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200315 struct intel_crtc_state *pipe_config,
316 struct drm_connector_state *conn_state)
Jani Nikula4e646492013-08-27 15:12:20 +0300317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300319 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
320 base);
321 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300322 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
323 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200324 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300325 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300326
327 DRM_DEBUG_KMS("\n");
328
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300329 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300330 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
331
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300332 if (HAS_GMCH_DISPLAY(dev_priv))
333 intel_gmch_panel_fitting(crtc, pipe_config,
334 intel_connector->panel.fitting_mode);
335 else
336 intel_pch_panel_fitting(crtc, pipe_config,
337 intel_connector->panel.fitting_mode);
338 }
339
Shobhit Kumarf573de52014-07-30 20:32:37 +0530340 /* DSI uses short packets for sync events, so clear mode flags for DSI */
341 adjusted_mode->flags = 0;
342
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200343 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +0200344 /* Dual link goes to DSI transcoder A. */
345 if (intel_dsi->ports == BIT(PORT_C))
346 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
347 else
348 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
349 }
350
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300351 ret = intel_compute_dsi_pll(encoder, pipe_config);
352 if (ret)
353 return false;
354
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300355 pipe_config->clock_set = true;
356
Jani Nikula4e646492013-08-27 15:12:20 +0300357 return true;
358}
359
Deepak M46448482017-03-01 12:51:33 +0530360static void glk_dsi_device_ready(struct intel_encoder *encoder)
361{
362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
363 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
364 enum port port;
365 u32 tmp, val;
366
367 /* Set the MIPI mode
368 * If MIPI_Mode is off, then writing to LP_Wake bit is not reflecting.
369 * Power ON MIPI IO first and then write into IO reset and LP wake bits
370 */
371 for_each_dsi_port(port, intel_dsi->ports) {
372 tmp = I915_READ(MIPI_CTRL(port));
373 I915_WRITE(MIPI_CTRL(port), tmp | GLK_MIPIIO_ENABLE);
374 }
375
376 /* Put the IO into reset */
377 tmp = I915_READ(MIPI_CTRL(PORT_A));
378 tmp &= ~GLK_MIPIIO_RESET_RELEASED;
379 I915_WRITE(MIPI_CTRL(PORT_A), tmp);
380
381 /* Program LP Wake */
382 for_each_dsi_port(port, intel_dsi->ports) {
383 tmp = I915_READ(MIPI_CTRL(port));
384 tmp |= GLK_LP_WAKE;
385 I915_WRITE(MIPI_CTRL(port), tmp);
386 }
387
388 /* Wait for Pwr ACK */
389 for_each_dsi_port(port, intel_dsi->ports) {
390 if (intel_wait_for_register(dev_priv,
391 MIPI_CTRL(port), GLK_MIPIIO_PORT_POWERED,
392 GLK_MIPIIO_PORT_POWERED, 20))
393 DRM_ERROR("MIPIO port is powergated\n");
394 }
395
396 /* Wait for MIPI PHY status bit to set */
397 for_each_dsi_port(port, intel_dsi->ports) {
398 if (intel_wait_for_register(dev_priv,
399 MIPI_CTRL(port), GLK_PHY_STATUS_PORT_READY,
400 GLK_PHY_STATUS_PORT_READY, 20))
401 DRM_ERROR("PHY is not ON\n");
402 }
403
404 /* Get IO out of reset */
405 tmp = I915_READ(MIPI_CTRL(PORT_A));
406 I915_WRITE(MIPI_CTRL(PORT_A), tmp | GLK_MIPIIO_RESET_RELEASED);
407
408 /* Get IO out of Low power state*/
409 for_each_dsi_port(port, intel_dsi->ports) {
410 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY)) {
411 val = I915_READ(MIPI_DEVICE_READY(port));
412 val &= ~ULPS_STATE_MASK;
413 val |= DEVICE_READY;
414 I915_WRITE(MIPI_DEVICE_READY(port), val);
415 usleep_range(10, 15);
416 }
417
418 /* Enter ULPS */
419 val = I915_READ(MIPI_DEVICE_READY(port));
420 val &= ~ULPS_STATE_MASK;
421 val |= (ULPS_STATE_ENTER | DEVICE_READY);
422 I915_WRITE(MIPI_DEVICE_READY(port), val);
423
424 /* Wait for ULPS Not active */
425 if (intel_wait_for_register(dev_priv,
426 MIPI_CTRL(port), GLK_ULPS_NOT_ACTIVE,
427 GLK_ULPS_NOT_ACTIVE, 20))
428
429 /* Exit ULPS */
430 val = I915_READ(MIPI_DEVICE_READY(port));
431 val &= ~ULPS_STATE_MASK;
432 val |= (ULPS_STATE_EXIT | DEVICE_READY);
433 I915_WRITE(MIPI_DEVICE_READY(port), val);
434
435 /* Enter Normal Mode */
436 val = I915_READ(MIPI_DEVICE_READY(port));
437 val &= ~ULPS_STATE_MASK;
438 val |= (ULPS_STATE_NORMAL_OPERATION | DEVICE_READY);
439 I915_WRITE(MIPI_DEVICE_READY(port), val);
440
441 tmp = I915_READ(MIPI_CTRL(port));
442 tmp &= ~GLK_LP_WAKE;
443 I915_WRITE(MIPI_CTRL(port), tmp);
444 }
445
446 /* Wait for Stop state */
447 for_each_dsi_port(port, intel_dsi->ports) {
448 if (intel_wait_for_register(dev_priv,
449 MIPI_CTRL(port), GLK_DATA_LANE_STOP_STATE,
450 GLK_DATA_LANE_STOP_STATE, 20))
451 DRM_ERROR("Date lane not in STOP state\n");
452 }
453
454 /* Wait for AFE LATCH */
455 for_each_dsi_port(port, intel_dsi->ports) {
456 if (intel_wait_for_register(dev_priv,
457 BXT_MIPI_PORT_CTRL(port), AFE_LATCHOUT,
458 AFE_LATCHOUT, 20))
459 DRM_ERROR("D-PHY not entering LP-11 state\n");
460 }
461}
462
Shashank Sharma37ab0812015-09-01 19:41:42 +0530463static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530464{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100465 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530466 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530467 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530468 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530469
Shashank Sharma37ab0812015-09-01 19:41:42 +0530470 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530471
Uma Shankareba4daf2017-02-08 16:20:54 +0530472 /* Enable MIPI PHY transparent latch */
Gaurav K Singh369602d2014-12-05 14:09:28 +0530473 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530474 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
475 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
476 usleep_range(2000, 2500);
Uma Shankareba4daf2017-02-08 16:20:54 +0530477 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530478
Uma Shankareba4daf2017-02-08 16:20:54 +0530479 /* Clear ULPS and set device ready */
480 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530481 val = I915_READ(MIPI_DEVICE_READY(port));
482 val &= ~ULPS_STATE_MASK;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530483 I915_WRITE(MIPI_DEVICE_READY(port), val);
Uma Shankareba4daf2017-02-08 16:20:54 +0530484 usleep_range(2000, 2500);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530485 val |= DEVICE_READY;
486 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530487 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530488}
489
Shashank Sharma37ab0812015-09-01 19:41:42 +0530490static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530491{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100492 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530493 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
494 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530495 u32 val;
496
497 DRM_DEBUG_KMS("\n");
498
Ville Syrjäläa5805162015-05-26 20:42:30 +0300499 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530500 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
501 * needed everytime after power gate */
502 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300503 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530504
505 /* bandgap reset is needed after everytime we do power gate */
506 band_gap_reset(dev_priv);
507
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530508 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530509
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530510 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
511 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530512
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530513 /* Enable MIPI PHY transparent latch
514 * Common bit for both MIPI Port A & MIPI Port C
515 * No similar bit in MIPI Port C reg
516 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530517 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530518 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530519 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530520
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530521 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
522 usleep_range(2500, 3000);
523
524 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
525 usleep_range(2500, 3000);
526 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530527}
Jani Nikula4e646492013-08-27 15:12:20 +0300528
Shashank Sharma37ab0812015-09-01 19:41:42 +0530529static void intel_dsi_device_ready(struct intel_encoder *encoder)
530{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100531 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530532
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100533 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530534 vlv_dsi_device_ready(encoder);
Deepak M46448482017-03-01 12:51:33 +0530535 else if (IS_BROXTON(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530536 bxt_dsi_device_ready(encoder);
Deepak M46448482017-03-01 12:51:33 +0530537 else if (IS_GEMINILAKE(dev_priv))
538 glk_dsi_device_ready(encoder);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530539}
540
Deepak M46448482017-03-01 12:51:33 +0530541static void glk_dsi_enter_low_power_mode(struct intel_encoder *encoder)
542{
543 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
544 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
545 enum port port;
546 u32 val;
547
548 /* Enter ULPS */
549 for_each_dsi_port(port, intel_dsi->ports) {
550 val = I915_READ(MIPI_DEVICE_READY(port));
551 val &= ~ULPS_STATE_MASK;
552 val |= (ULPS_STATE_ENTER | DEVICE_READY);
553 I915_WRITE(MIPI_DEVICE_READY(port), val);
554 }
555
556 /* Wait for MIPI PHY status bit to unset */
557 for_each_dsi_port(port, intel_dsi->ports) {
558 if (intel_wait_for_register(dev_priv,
559 MIPI_CTRL(port),
560 GLK_PHY_STATUS_PORT_READY, 0, 20))
561 DRM_ERROR("PHY is not turning OFF\n");
562 }
563
564 /* Wait for Pwr ACK bit to unset */
565 for_each_dsi_port(port, intel_dsi->ports) {
566 if (intel_wait_for_register(dev_priv,
567 MIPI_CTRL(port),
568 GLK_MIPIIO_PORT_POWERED, 0, 20))
569 DRM_ERROR("MIPI IO Port is not powergated\n");
570 }
571}
572
573static void glk_dsi_disable_mipi_io(struct intel_encoder *encoder)
574{
575 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
576 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
577 enum port port;
578 u32 tmp;
579
580 /* Put the IO into reset */
581 tmp = I915_READ(MIPI_CTRL(PORT_A));
582 tmp &= ~GLK_MIPIIO_RESET_RELEASED;
583 I915_WRITE(MIPI_CTRL(PORT_A), tmp);
584
585 /* Wait for MIPI PHY status bit to unset */
586 for_each_dsi_port(port, intel_dsi->ports) {
587 if (intel_wait_for_register(dev_priv,
588 MIPI_CTRL(port),
589 GLK_PHY_STATUS_PORT_READY, 0, 20))
590 DRM_ERROR("PHY is not turning OFF\n");
591 }
592
593 /* Clear MIPI mode */
594 for_each_dsi_port(port, intel_dsi->ports) {
595 tmp = I915_READ(MIPI_CTRL(port));
596 tmp &= ~GLK_MIPIIO_ENABLE;
597 I915_WRITE(MIPI_CTRL(port), tmp);
598 }
599}
600
601static void glk_dsi_clear_device_ready(struct intel_encoder *encoder)
602{
603 glk_dsi_enter_low_power_mode(encoder);
604 glk_dsi_disable_mipi_io(encoder);
605}
606
607static void vlv_dsi_clear_device_ready(struct intel_encoder *encoder)
Hans de Goede14be7a52017-02-28 11:26:19 +0200608{
609 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
610 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
611 enum port port;
612
613 DRM_DEBUG_KMS("\n");
614 for_each_dsi_port(port, intel_dsi->ports) {
615 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
616 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
617 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
618 u32 val;
619
620 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
621 ULPS_STATE_ENTER);
622 usleep_range(2000, 2500);
623
624 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
625 ULPS_STATE_EXIT);
626 usleep_range(2000, 2500);
627
628 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
629 ULPS_STATE_ENTER);
630 usleep_range(2000, 2500);
631
Hans de Goede1e08a262017-02-28 11:26:21 +0200632 /*
633 * On VLV/CHV, wait till Clock lanes are in LP-00 state for MIPI
634 * Port A only. MIPI Port C has no similar bit for checking.
Hans de Goede14be7a52017-02-28 11:26:19 +0200635 */
Hans de Goede1e08a262017-02-28 11:26:21 +0200636 if ((IS_GEN9_LP(dev_priv) || port == PORT_A) &&
637 intel_wait_for_register(dev_priv,
Hans de Goede14be7a52017-02-28 11:26:19 +0200638 port_ctrl, AFE_LATCHOUT, 0,
639 30))
640 DRM_ERROR("DSI LP not going Low\n");
641
642 /* Disable MIPI PHY transparent latch */
643 val = I915_READ(port_ctrl);
644 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
645 usleep_range(1000, 1500);
646
647 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
648 usleep_range(2000, 2500);
649 }
650}
651
Shashank Sharma37ab0812015-09-01 19:41:42 +0530652static void intel_dsi_port_enable(struct intel_encoder *encoder)
653{
654 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100655 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530656 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
657 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
658 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530659
660 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200661 u32 temp;
Deepak M60438012017-02-14 18:46:16 +0530662 if (IS_GEN9_LP(dev_priv)) {
663 for_each_dsi_port(port, intel_dsi->ports) {
664 temp = I915_READ(MIPI_CTRL(port));
665 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
666 intel_dsi->pixel_overlap <<
667 BXT_PIXEL_OVERLAP_CNT_SHIFT;
668 I915_WRITE(MIPI_CTRL(port), temp);
669 }
670 } else {
671 temp = I915_READ(VLV_CHICKEN_3);
672 temp &= ~PIXEL_OVERLAP_CNT_MASK |
Shashank Sharma37ab0812015-09-01 19:41:42 +0530673 intel_dsi->pixel_overlap <<
674 PIXEL_OVERLAP_CNT_SHIFT;
Deepak M60438012017-02-14 18:46:16 +0530675 I915_WRITE(VLV_CHICKEN_3, temp);
676 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530677 }
678
679 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200680 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200681 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
682 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530683
684 temp = I915_READ(port_ctrl);
685
686 temp &= ~LANE_CONFIGURATION_MASK;
687 temp &= ~DUAL_LINK_MODE_MASK;
688
Jani Nikula701d25b2016-03-18 17:05:43 +0200689 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530690 temp |= (intel_dsi->dual_link - 1)
691 << DUAL_LINK_MODE_SHIFT;
Bob Paauwe812b1d22016-11-21 14:24:06 -0800692 if (IS_BROXTON(dev_priv))
693 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
694 else
695 temp |= intel_crtc->pipe ?
Shashank Sharma37ab0812015-09-01 19:41:42 +0530696 LANE_CONFIGURATION_DUAL_LINK_B :
697 LANE_CONFIGURATION_DUAL_LINK_A;
698 }
699 /* assert ip_tg_enable signal */
700 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
701 POSTING_READ(port_ctrl);
702 }
703}
704
705static void intel_dsi_port_disable(struct intel_encoder *encoder)
706{
707 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100708 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530709 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
710 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530711
712 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200713 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200714 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
715 u32 temp;
716
Shashank Sharma37ab0812015-09-01 19:41:42 +0530717 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530718 temp = I915_READ(port_ctrl);
719 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
720 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530721 }
722}
723
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200724static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
725 struct intel_crtc_state *pipe_config);
Hans de Goedec7991ec2017-02-28 11:26:18 +0200726static void intel_dsi_unprepare(struct intel_encoder *encoder);
Jani Nikulae3488e72015-11-27 12:21:44 +0200727
Hans de Goede25b46202017-03-01 15:15:06 +0200728static void intel_dsi_msleep(struct intel_dsi *intel_dsi, int msec)
729{
730 struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
731
732 /* For v3 VBTs in vid-mode the delays are part of the VBT sequences */
733 if (is_vid_mode(intel_dsi) && dev_priv->vbt.dsi.seq_version >= 3)
734 return;
735
736 msleep(msec);
737}
738
Hans de Goede249f6962017-03-01 15:14:57 +0200739/*
740 * Panel enable/disable sequences from the VBT spec.
741 *
742 * Note the spec has AssertReset / DeassertReset swapped from their
743 * usual naming. We use the normal names to avoid confusion (so below
744 * they are swapped compared to the spec).
745 *
746 * Steps starting with MIPI refer to VBT sequences, note that for v2
747 * VBTs several steps which have a VBT in v2 are expected to be handled
748 * directly by the driver, by directly driving gpios for example.
749 *
750 * v2 video mode seq v3 video mode seq command mode seq
751 * - power on - MIPIPanelPowerOn - power on
752 * - wait t1+t2 - wait t1+t2
753 * - MIPIDeassertResetPin - MIPIDeassertResetPin - MIPIDeassertResetPin
754 * - io lines to lp-11 - io lines to lp-11 - io lines to lp-11
755 * - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds - MIPISendInitialDcsCmds
756 * - MIPITearOn
757 * - MIPIDisplayOn
758 * - turn on DPI - turn on DPI - set pipe to dsr mode
759 * - MIPIDisplayOn - MIPIDisplayOn
760 * - wait t5 - wait t5
761 * - backlight on - MIPIBacklightOn - backlight on
762 * ... ... ... issue mem cmds ...
763 * - backlight off - MIPIBacklightOff - backlight off
764 * - wait t6 - wait t6
765 * - MIPIDisplayOff
766 * - turn off DPI - turn off DPI - disable pipe dsr mode
767 * - MIPITearOff
768 * - MIPIDisplayOff - MIPIDisplayOff
769 * - io lines to lp-00 - io lines to lp-00 - io lines to lp-00
770 * - MIPIAssertResetPin - MIPIAssertResetPin - MIPIAssertResetPin
771 * - wait t3 - wait t3
772 * - power off - MIPIPanelPowerOff - power off
773 * - wait t4 - wait t4
774 */
775
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200776static void intel_dsi_pre_enable(struct intel_encoder *encoder,
777 struct intel_crtc_state *pipe_config,
778 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530779{
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200780 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530781 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200782 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530783 u32 val;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530784
785 DRM_DEBUG_KMS("\n");
786
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200787 /*
788 * The BIOS may leave the PLL in a wonky state where it doesn't
789 * lock. It needs to be fully powered down to fix it.
790 */
791 intel_disable_dsi_pll(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200792 intel_enable_dsi_pll(encoder, pipe_config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200793
Uma Shankar1881a422017-01-25 19:43:23 +0530794 if (IS_BROXTON(dev_priv)) {
795 /* Add MIPI IO reset programming for modeset */
796 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
797 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
798 val | MIPIO_RST_CTRL);
799
800 /* Power up DSI regulator */
801 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
802 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
803 }
804
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300805 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
806 u32 val;
807
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300808 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300809 val = I915_READ(DSPCLK_GATE_D);
810 val |= DPOUNIT_CLOCK_GATE_DISABLE;
811 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530812 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530813
Hans de Goededeae2002017-03-01 15:15:00 +0200814 intel_dsi_prepare(encoder, pipe_config);
815
816 /* Power on, try both CRC pmic gpio and VBT */
817 if (intel_dsi->gpio_panel)
818 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
819 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
Hans de Goede25b46202017-03-01 15:15:06 +0200820 intel_dsi_msleep(intel_dsi, intel_dsi->panel_on_delay);
Hans de Goededeae2002017-03-01 15:15:00 +0200821
Hans de Goede3e40fa82017-03-01 15:15:01 +0200822 /* Deassert reset */
823 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
824
825 /* Put device in ready state (LP-11) */
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530826 intel_dsi_device_ready(encoder);
827
Hans de Goede3e40fa82017-03-01 15:15:01 +0200828 /* Send initialization commands in LP mode */
Hans de Goede18a00092017-02-28 11:26:20 +0200829 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530830
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530831 /* Enable port in pre-enable phase itself because as per hw team
832 * recommendation, port should be enabled befor plane & pipe */
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200833 if (is_cmd_mode(intel_dsi)) {
834 for_each_dsi_port(port, intel_dsi->ports)
835 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
Hans de Goede38dec5c2017-03-01 15:15:05 +0200836 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_TEAR_ON);
837 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200838 } else {
839 msleep(20); /* XXX */
840 for_each_dsi_port(port, intel_dsi->ports)
841 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Hans de Goede25b46202017-03-01 15:15:06 +0200842 intel_dsi_msleep(intel_dsi, 100);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200843
Hans de Goede18a00092017-02-28 11:26:20 +0200844 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200845
846 intel_dsi_port_enable(encoder);
847 }
848
849 intel_panel_enable_backlight(intel_dsi->attached_connector);
Hans de Goedef5bce6d2017-03-01 15:15:02 +0200850 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530851}
852
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200853static void intel_dsi_enable_nop(struct intel_encoder *encoder,
854 struct intel_crtc_state *pipe_config,
855 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530856{
857 DRM_DEBUG_KMS("\n");
858
859 /* for DSI port enable has to be done before pipe
860 * and plane enable, so port enable is done in
861 * pre_enable phase itself unlike other encoders
862 */
Jani Nikula4e646492013-08-27 15:12:20 +0300863}
864
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200865static void intel_dsi_pre_disable(struct intel_encoder *encoder,
866 struct intel_crtc_state *old_crtc_state,
867 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300868{
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530869 struct drm_device *dev = encoder->base.dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc315faf2014-05-27 19:00:09 +0300871 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200872 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300873
874 DRM_DEBUG_KMS("\n");
875
Hans de Goedef5bce6d2017-03-01 15:15:02 +0200876 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
Shobhit Kumarb029e662015-06-26 14:32:10 +0530877 intel_panel_disable_backlight(intel_dsi->attached_connector);
878
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530879 /*
880 * Disable Device ready before the port shutdown in order
881 * to avoid split screen
882 */
883 if (IS_BROXTON(dev_priv)) {
884 for_each_dsi_port(port, intel_dsi->ports)
885 I915_WRITE(MIPI_DEVICE_READY(port), 0);
886 }
887
Hans de Goede39831452017-03-01 15:15:03 +0200888 /*
889 * According to the spec we should send SHUTDOWN before
890 * MIPI_SEQ_DISPLAY_OFF only for v3+ VBTs, but field testing
891 * has shown that the v3 sequence works for v2 VBTs too
892 */
Imre Deakc315faf2014-05-27 19:00:09 +0300893 if (is_vid_mode(intel_dsi)) {
894 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200895 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200896 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300897 msleep(10);
898 }
899}
900
Deepak M46448482017-03-01 12:51:33 +0530901static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
902{
903 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
904
905 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
906 IS_BROXTON(dev_priv))
907 vlv_dsi_clear_device_ready(encoder);
908 else if (IS_GEMINILAKE(dev_priv))
909 glk_dsi_clear_device_ready(encoder);
910}
911
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200912static void intel_dsi_post_disable(struct intel_encoder *encoder,
913 struct intel_crtc_state *pipe_config,
914 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530915{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100916 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530917 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200918 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530919 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530920
921 DRM_DEBUG_KMS("\n");
922
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200923 if (is_vid_mode(intel_dsi)) {
924 for_each_dsi_port(port, intel_dsi->ports)
925 wait_for_dsi_fifo_empty(intel_dsi, port);
926
927 intel_dsi_port_disable(encoder);
928 usleep_range(2000, 5000);
929 }
930
Hans de Goedec7991ec2017-02-28 11:26:18 +0200931 intel_dsi_unprepare(encoder);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200932
933 /*
934 * if disable packets are sent before sending shutdown packet then in
935 * some next enable sequence send turn on packet error is observed
936 */
Hans de Goede7108b432017-03-01 15:15:04 +0200937 if (is_cmd_mode(intel_dsi))
938 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_TEAR_OFF);
Hans de Goede18a00092017-02-28 11:26:20 +0200939 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
Imre Deakc315faf2014-05-27 19:00:09 +0300940
Hans de Goede3e40fa82017-03-01 15:15:01 +0200941 /* Transition to LP-00 */
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530942 intel_dsi_clear_device_ready(encoder);
943
Uma Shankar1881a422017-01-25 19:43:23 +0530944 if (IS_BROXTON(dev_priv)) {
945 /* Power down DSI regulator to save power */
946 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
947 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
948
949 /* Add MIPI IO reset programming for modeset */
950 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
951 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
952 val & ~MIPIO_RST_CTRL);
953 }
954
Hans de Goedee840fd32016-12-01 21:29:13 +0100955 intel_disable_dsi_pll(encoder);
956
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300957 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200958 u32 val;
959
960 val = I915_READ(DSPCLK_GATE_D);
961 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
962 I915_WRITE(DSPCLK_GATE_D, val);
963 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530964
Hans de Goede3e40fa82017-03-01 15:15:01 +0200965 /* Assert reset */
Hans de Goede18a00092017-02-28 11:26:20 +0200966 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530967
Hans de Goedec7dc5272017-03-01 15:14:59 +0200968 /* Power off, try both CRC pmic gpio and VBT */
Hans de Goede25b46202017-03-01 15:15:06 +0200969 intel_dsi_msleep(intel_dsi, intel_dsi->panel_off_delay);
Hans de Goedec7dc5272017-03-01 15:14:59 +0200970 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530971 if (intel_dsi->gpio_panel)
972 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300973
974 /*
975 * FIXME As we do with eDP, just make a note of the time here
976 * and perform the wait before the next panel power on.
977 */
Hans de Goede25b46202017-03-01 15:15:06 +0200978 intel_dsi_msleep(intel_dsi, intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530979}
Jani Nikula4e646492013-08-27 15:12:20 +0300980
981static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
982 enum pipe *pipe)
983{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100984 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530985 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200986 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200987 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300988
989 DRM_DEBUG_KMS("\n");
990
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200991 if (!intel_display_power_get_if_enabled(dev_priv,
992 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200993 return false;
994
Imre Deakdb18b6a2016-03-24 12:41:40 +0200995 /*
996 * On Broxton the PLL needs to be enabled with a valid divider
997 * configuration, otherwise accessing DSI registers will hang the
998 * machine. See BSpec North Display Engine registers/MIPI[BXT].
999 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001000 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +02001001 goto out_put_power;
1002
Jani Nikula4e646492013-08-27 15:12:20 +03001003 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301004 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001005 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001006 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001007 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +03001008
Jani Nikulae6f57782016-04-15 15:47:31 +03001009 /*
1010 * Due to some hardware limitations on VLV/CHV, the DPI enable
1011 * bit in port C control register does not get set. As a
1012 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301013 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001014 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1015 port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001016 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +05301017
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001018 /* Try command mode if video mode not enabled */
1019 if (!enabled) {
1020 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
1021 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +03001022 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001023
1024 if (!enabled)
1025 continue;
1026
1027 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
1028 continue;
1029
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001030 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula6b93e9c2016-03-15 21:51:12 +02001031 u32 tmp = I915_READ(MIPI_CTRL(port));
1032 tmp &= BXT_PIPE_SELECT_MASK;
1033 tmp >>= BXT_PIPE_SELECT_SHIFT;
1034
1035 if (WARN_ON(tmp > PIPE_C))
1036 continue;
1037
1038 *pipe = tmp;
1039 } else {
1040 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
1041 }
1042
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001043 active = true;
1044 break;
Jani Nikula4e646492013-08-27 15:12:20 +03001045 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001046
Imre Deakdb18b6a2016-03-24 12:41:40 +02001047out_put_power:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001048 intel_display_power_put(dev_priv, encoder->power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +03001049
Jani Nikula1dcec2f2016-03-15 21:51:11 +02001050 return active;
Jani Nikula4e646492013-08-27 15:12:20 +03001051}
1052
Ramalingam C6f0e7532016-04-07 14:36:07 +05301053static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
1054 struct intel_crtc_state *pipe_config)
1055{
1056 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001057 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +05301058 struct drm_display_mode *adjusted_mode =
1059 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +05301060 struct drm_display_mode *adjusted_mode_sw;
1061 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301062 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301063 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301064 unsigned int bpp, fmt;
1065 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301066 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +05301067 u16 hfp_sw, hsync_sw, hbp_sw;
1068 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
1069 crtc_hblank_start_sw, crtc_hblank_end_sw;
1070
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001071 /* FIXME: hw readout should not depend on SW state */
Ramalingam C042ab0c2016-04-19 13:48:14 +05301072 intel_crtc = to_intel_crtc(encoder->base.crtc);
1073 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301074
1075 /*
1076 * Atleast one port is active as encoder->get_config called only if
1077 * encoder->get_hw_state() returns true.
1078 */
1079 for_each_dsi_port(port, intel_dsi->ports) {
1080 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
1081 break;
1082 }
1083
1084 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
1085 pipe_config->pipe_bpp =
1086 mipi_dsi_pixel_format_to_bpp(
1087 pixel_format_from_register_bits(fmt));
1088 bpp = pipe_config->pipe_bpp;
1089
1090 /* In terms of pixels */
1091 adjusted_mode->crtc_hdisplay =
1092 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
1093 adjusted_mode->crtc_vdisplay =
1094 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
1095 adjusted_mode->crtc_vtotal =
1096 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
1097
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301098 hactive = adjusted_mode->crtc_hdisplay;
1099 hfp = I915_READ(MIPI_HFP_COUNT(port));
1100
Ramalingam C6f0e7532016-04-07 14:36:07 +05301101 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301102 * Meaningful for video mode non-burst sync pulse mode only,
1103 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +05301104 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301105 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
1106 hbp = I915_READ(MIPI_HBP_COUNT(port));
1107
1108 /* harizontal values are in terms of high speed byte clock */
1109 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
1110 intel_dsi->burst_mode_ratio);
1111 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
1112 intel_dsi->burst_mode_ratio);
1113 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
1114 intel_dsi->burst_mode_ratio);
1115
1116 if (intel_dsi->dual_link) {
1117 hfp *= 2;
1118 hsync *= 2;
1119 hbp *= 2;
1120 }
Ramalingam C6f0e7532016-04-07 14:36:07 +05301121
1122 /* vertical values are in terms of lines */
1123 vfp = I915_READ(MIPI_VFP_COUNT(port));
1124 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
1125 vbp = I915_READ(MIPI_VBP_COUNT(port));
1126
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301127 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
1128 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
1129 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301130 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301131 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301132
Ramalingam Ccefc4e12016-04-19 13:48:13 +05301133 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
1134 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301135 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
1136 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +05301137
Ramalingam C042ab0c2016-04-19 13:48:14 +05301138 /*
1139 * In BXT DSI there is no regs programmed with few horizontal timings
1140 * in Pixels but txbyteclkhs.. So retrieval process adds some
1141 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
1142 * Actually here for the given adjusted_mode, we are calculating the
1143 * value programmed to the port and then back to the horizontal timing
1144 * param in pixels. This is the expected value, including roundup errors
1145 * And if that is same as retrieved value from port, then
1146 * (HW state) adjusted_mode's horizontal timings are corrected to
1147 * match with SW state to nullify the errors.
1148 */
1149 /* Calculating the value programmed to the Port register */
1150 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
1151 adjusted_mode_sw->crtc_hdisplay;
1152 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
1153 adjusted_mode_sw->crtc_hsync_start;
1154 hbp_sw = adjusted_mode_sw->crtc_htotal -
1155 adjusted_mode_sw->crtc_hsync_end;
1156
1157 if (intel_dsi->dual_link) {
1158 hfp_sw /= 2;
1159 hsync_sw /= 2;
1160 hbp_sw /= 2;
1161 }
1162
1163 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
1164 intel_dsi->burst_mode_ratio);
1165 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
1166 intel_dsi->burst_mode_ratio);
1167 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
1168 intel_dsi->burst_mode_ratio);
1169
1170 /* Reverse calculating the adjusted mode parameters from port reg vals*/
1171 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
1172 intel_dsi->burst_mode_ratio);
1173 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
1174 intel_dsi->burst_mode_ratio);
1175 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
1176 intel_dsi->burst_mode_ratio);
1177
1178 if (intel_dsi->dual_link) {
1179 hfp_sw *= 2;
1180 hsync_sw *= 2;
1181 hbp_sw *= 2;
1182 }
1183
1184 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
1185 hsync_sw + hbp_sw;
1186 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
1187 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
1188 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
1189 crtc_hblank_end_sw = crtc_htotal_sw;
1190
1191 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
1192 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
1193
1194 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
1195 adjusted_mode->crtc_hsync_start =
1196 adjusted_mode_sw->crtc_hsync_start;
1197
1198 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
1199 adjusted_mode->crtc_hsync_end =
1200 adjusted_mode_sw->crtc_hsync_end;
1201
1202 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
1203 adjusted_mode->crtc_hblank_start =
1204 adjusted_mode_sw->crtc_hblank_start;
1205
1206 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
1207 adjusted_mode->crtc_hblank_end =
1208 adjusted_mode_sw->crtc_hblank_end;
1209}
Ramalingam C6f0e7532016-04-07 14:36:07 +05301210
Jani Nikula4e646492013-08-27 15:12:20 +03001211static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001212 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001213{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001214 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulad7d85d82016-01-08 12:45:39 +02001215 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001216 DRM_DEBUG_KMS("\n");
1217
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001218 if (IS_GEN9_LP(dev_priv))
Ramalingam C6f0e7532016-04-07 14:36:07 +05301219 bxt_dsi_get_pipe_config(encoder, pipe_config);
1220
Ville Syrjälä47eacba2016-04-12 22:14:35 +03001221 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
1222 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +05301223 if (!pclk)
1224 return;
1225
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001226 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +05301227 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001228}
1229
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001230static enum drm_mode_status
1231intel_dsi_mode_valid(struct drm_connector *connector,
1232 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001233{
1234 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001235 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +03001236 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +03001237
1238 DRM_DEBUG_KMS("\n");
1239
1240 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
1241 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1242 return MODE_NO_DBLESCAN;
1243 }
1244
1245 if (fixed_mode) {
1246 if (mode->hdisplay > fixed_mode->hdisplay)
1247 return MODE_PANEL;
1248 if (mode->vdisplay > fixed_mode->vdisplay)
1249 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001250 if (fixed_mode->clock > max_dotclk)
1251 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001252 }
1253
Jani Nikula36d21f42015-01-16 14:27:20 +02001254 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001255}
1256
1257/* return txclkesc cycles in terms of divider and duration in us */
1258static u16 txclkesc(u32 divider, unsigned int us)
1259{
1260 switch (divider) {
1261 case ESCAPE_CLOCK_DIVIDER_1:
1262 default:
1263 return 20 * us;
1264 case ESCAPE_CLOCK_DIVIDER_2:
1265 return 10 * us;
1266 case ESCAPE_CLOCK_DIVIDER_4:
1267 return 5 * us;
1268 }
1269}
1270
Jani Nikula4e646492013-08-27 15:12:20 +03001271static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001272 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001273{
1274 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001275 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001276 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301277 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001278 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001279 unsigned int lane_count = intel_dsi->lane_count;
1280
1281 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1282
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001283 hactive = adjusted_mode->crtc_hdisplay;
1284 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1285 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1286 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001287
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301288 if (intel_dsi->dual_link) {
1289 hactive /= 2;
1290 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1291 hactive += intel_dsi->pixel_overlap;
1292 hfp /= 2;
1293 hsync /= 2;
1294 hbp /= 2;
1295 }
1296
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001297 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1298 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1299 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001300
1301 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301302 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001303 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301304 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1305 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001306 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301307 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001308
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301309 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001310 if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301311 /*
1312 * Program hdisplay and vdisplay on MIPI transcoder.
1313 * This is different from calculated hactive and
1314 * vactive, as they are calculated per channel basis,
1315 * whereas these values should be based on resolution.
1316 */
1317 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001318 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301319 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001320 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301321 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001322 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301323 }
1324
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301325 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1326 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001327
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301328 /* meaningful for video mode non-burst sync pulse mode only,
1329 * can be zero for non-burst sync events and burst modes */
1330 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1331 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001332
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301333 /* vertical values are in terms of lines */
1334 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1335 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1336 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1337 }
Jani Nikula4e646492013-08-27 15:12:20 +03001338}
1339
Jani Nikula1e78aa02016-03-16 12:21:40 +02001340static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1341{
1342 switch (fmt) {
1343 case MIPI_DSI_FMT_RGB888:
1344 return VID_MODE_FORMAT_RGB888;
1345 case MIPI_DSI_FMT_RGB666:
1346 return VID_MODE_FORMAT_RGB666;
1347 case MIPI_DSI_FMT_RGB666_PACKED:
1348 return VID_MODE_FORMAT_RGB666_PACKED;
1349 case MIPI_DSI_FMT_RGB565:
1350 return VID_MODE_FORMAT_RGB565;
1351 default:
1352 MISSING_CASE(fmt);
1353 return VID_MODE_FORMAT_RGB666;
1354 }
1355}
1356
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001357static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1358 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001359{
1360 struct drm_encoder *encoder = &intel_encoder->base;
1361 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001362 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001363 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikula4e646492013-08-27 15:12:20 +03001364 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001365 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301366 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001367 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001368 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301369 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001370
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001371 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001372
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001373 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001374
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301375 if (intel_dsi->dual_link) {
1376 mode_hdisplay /= 2;
1377 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1378 mode_hdisplay += intel_dsi->pixel_overlap;
1379 }
Jani Nikula4e646492013-08-27 15:12:20 +03001380
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301381 for_each_dsi_port(port, intel_dsi->ports) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001382 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301383 /*
1384 * escape clock divider, 20MHz, shared for A and C.
1385 * device ready must be off when doing this! txclkesc?
1386 */
1387 tmp = I915_READ(MIPI_CTRL(PORT_A));
1388 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1389 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1390 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001391
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301392 /* read request priority is per pipe */
1393 tmp = I915_READ(MIPI_CTRL(port));
1394 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1395 I915_WRITE(MIPI_CTRL(port), tmp |
1396 READ_REQUEST_PRIORITY_HIGH);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001397 } else if (IS_GEN9_LP(dev_priv)) {
Deepak M56c48972015-12-09 20:14:04 +05301398 enum pipe pipe = intel_crtc->pipe;
1399
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301400 tmp = I915_READ(MIPI_CTRL(port));
1401 tmp &= ~BXT_PIPE_SELECT_MASK;
1402
Deepak M56c48972015-12-09 20:14:04 +05301403 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301404 I915_WRITE(MIPI_CTRL(port), tmp);
1405 }
Jani Nikula4e646492013-08-27 15:12:20 +03001406
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301407 /* XXX: why here, why like this? handling in irq handler?! */
1408 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1409 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1410
1411 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1412
1413 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001414 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301415 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1416 }
Jani Nikula4e646492013-08-27 15:12:20 +03001417
1418 set_dsi_timings(encoder, adjusted_mode);
1419
1420 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1421 if (is_cmd_mode(intel_dsi)) {
1422 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1423 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1424 } else {
1425 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001426 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001427 }
Jani Nikula4e646492013-08-27 15:12:20 +03001428
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301429 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301430 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301431 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301432 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301433 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001434
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001435 if (IS_GEN9_LP(dev_priv)) {
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001436 tmp |= BXT_DPHY_DEFEATURE_EN;
1437 if (!is_cmd_mode(intel_dsi))
1438 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1439 }
1440
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301441 for_each_dsi_port(port, intel_dsi->ports) {
1442 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001443
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301444 /* timeouts for recovery. one frame IIUC. if counter expires,
1445 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301446
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301447 /*
1448 * In burst mode, value greater than one DPI line Time in byte
1449 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1450 * said value is recommended.
1451 *
1452 * In non-burst mode, Value greater than one DPI frame time in
1453 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1454 * said value is recommended.
1455 *
1456 * In DBI only mode, value greater than one DBI frame time in
1457 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1458 * said value is recommended.
1459 */
Jani Nikula4e646492013-08-27 15:12:20 +03001460
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301461 if (is_vid_mode(intel_dsi) &&
1462 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1463 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001464 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001465 intel_dsi->lane_count,
1466 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301467 } else {
1468 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001469 txbyteclkhs(adjusted_mode->crtc_vtotal *
1470 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001471 bpp, intel_dsi->lane_count,
1472 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301473 }
1474 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1475 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1476 intel_dsi->turn_arnd_val);
1477 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1478 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001479
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301480 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001481
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301482 /* in terms of low power clock */
1483 I915_WRITE(MIPI_INIT_COUNT(port),
1484 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001485
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001486 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301487 /*
1488 * BXT spec says write MIPI_INIT_COUNT for
1489 * both the ports, even if only one is
1490 * getting used. So write the other port
1491 * if not in dual link mode.
1492 */
1493 I915_WRITE(MIPI_INIT_COUNT(port ==
1494 PORT_A ? PORT_C : PORT_A),
1495 intel_dsi->init_count);
1496 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301497
1498 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301499 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301500
1501 /* in terms of low power clock */
1502 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1503
1504 /* in terms of txbyteclkhs. actual high to low switch +
1505 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1506 *
1507 * XXX: write MIPI_STOP_STATE_STALL?
1508 */
1509 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1510 intel_dsi->hs_to_lp_count);
1511
1512 /* XXX: low power clock equivalence in terms of byte clock.
1513 * the number of byte clocks occupied in one low power clock.
1514 * based on txbyteclkhs and txclkesc.
1515 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1516 * ) / 105.???
1517 */
1518 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1519
Deepak Mb426f982017-02-17 18:13:30 +05301520 if (IS_GEMINILAKE(dev_priv)) {
1521 I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
1522 intel_dsi->lp_byte_clk);
1523 /* Shadow of DPHY reg */
1524 I915_WRITE(MIPI_CLK_LANE_TIMING(port),
1525 intel_dsi->dphy_reg);
1526 }
1527
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301528 /* the bw essential for transmitting 16 long packets containing
1529 * 252 bytes meant for dcs write memory command is programmed in
1530 * this register in terms of byte clocks. based on dsi transfer
1531 * rate and the number of lanes configured the time taken to
1532 * transmit 16 long packets in a dsi stream varies. */
1533 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1534
1535 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1536 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1537 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1538
1539 if (is_vid_mode(intel_dsi))
1540 /* Some panels might have resolution which is not a
1541 * multiple of 64 like 1366 x 768. Enable RANDOM
1542 * resolution support for such panels by default */
1543 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1544 intel_dsi->video_frmt_cfg_bits |
1545 intel_dsi->video_mode_format |
1546 IP_TG_CONFIG |
1547 RANDOM_DPI_DISPLAY_RESOLUTION);
1548 }
Jani Nikula4e646492013-08-27 15:12:20 +03001549}
1550
Hans de Goedec7991ec2017-02-28 11:26:18 +02001551static void intel_dsi_unprepare(struct intel_encoder *encoder)
1552{
1553 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1554 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
1555 enum port port;
1556 u32 val;
1557
Deepak M46448482017-03-01 12:51:33 +05301558 if (!IS_GEMINILAKE(dev_priv)) {
1559 for_each_dsi_port(port, intel_dsi->ports) {
1560 /* Panel commands can be sent when clock is in LP11 */
1561 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001562
Deepak M46448482017-03-01 12:51:33 +05301563 intel_dsi_reset_clocks(encoder, port);
1564 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001565
Deepak M46448482017-03-01 12:51:33 +05301566 val = I915_READ(MIPI_DSI_FUNC_PRG(port));
1567 val &= ~VID_MODE_FORMAT_MASK;
1568 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Hans de Goedec7991ec2017-02-28 11:26:18 +02001569
Deepak M46448482017-03-01 12:51:33 +05301570 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
1571 }
Hans de Goedec7991ec2017-02-28 11:26:18 +02001572 }
1573}
1574
Jani Nikula4e646492013-08-27 15:12:20 +03001575static int intel_dsi_get_modes(struct drm_connector *connector)
1576{
1577 struct intel_connector *intel_connector = to_intel_connector(connector);
1578 struct drm_display_mode *mode;
1579
1580 DRM_DEBUG_KMS("\n");
1581
1582 if (!intel_connector->panel.fixed_mode) {
1583 DRM_DEBUG_KMS("no fixed mode\n");
1584 return 0;
1585 }
1586
1587 mode = drm_mode_duplicate(connector->dev,
1588 intel_connector->panel.fixed_mode);
1589 if (!mode) {
1590 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1591 return 0;
1592 }
1593
1594 drm_mode_probed_add(connector, mode);
1595 return 1;
1596}
1597
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001598static int intel_dsi_set_property(struct drm_connector *connector,
1599 struct drm_property *property,
1600 uint64_t val)
1601{
1602 struct drm_device *dev = connector->dev;
1603 struct intel_connector *intel_connector = to_intel_connector(connector);
1604 struct drm_crtc *crtc;
1605 int ret;
1606
1607 ret = drm_object_property_set_value(&connector->base, property, val);
1608 if (ret)
1609 return ret;
1610
1611 if (property == dev->mode_config.scaling_mode_property) {
1612 if (val == DRM_MODE_SCALE_NONE) {
1613 DRM_DEBUG_KMS("no scaling not supported\n");
1614 return -EINVAL;
1615 }
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001616 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
Ville Syrjälä234126c2016-04-12 22:14:38 +03001617 val == DRM_MODE_SCALE_CENTER) {
1618 DRM_DEBUG_KMS("centering not supported\n");
1619 return -EINVAL;
1620 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001621
1622 if (intel_connector->panel.fitting_mode == val)
1623 return 0;
1624
1625 intel_connector->panel.fitting_mode = val;
1626 }
1627
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001628 crtc = connector->state->crtc;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001629 if (crtc && crtc->state->enable) {
1630 /*
1631 * If the CRTC is enabled, the display will be changed
1632 * according to the new panel fitting mode.
1633 */
1634 intel_crtc_restore_mode(crtc);
1635 }
1636
1637 return 0;
1638}
1639
Jani Nikula593e0622015-01-23 15:30:56 +02001640static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001641{
1642 struct intel_connector *intel_connector = to_intel_connector(connector);
1643
1644 DRM_DEBUG_KMS("\n");
1645 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001646 drm_connector_cleanup(connector);
1647 kfree(connector);
1648}
1649
Jani Nikula593e0622015-01-23 15:30:56 +02001650static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1651{
1652 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1653
1654 if (intel_dsi->panel) {
1655 drm_panel_detach(intel_dsi->panel);
1656 /* XXX: Logically this call belongs in the panel driver. */
1657 drm_panel_remove(intel_dsi->panel);
1658 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301659
1660 /* dispose of the gpios */
1661 if (intel_dsi->gpio_panel)
1662 gpiod_put(intel_dsi->gpio_panel);
1663
Jani Nikula593e0622015-01-23 15:30:56 +02001664 intel_encoder_destroy(encoder);
1665}
1666
Jani Nikula4e646492013-08-27 15:12:20 +03001667static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001668 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001669};
1670
1671static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1672 .get_modes = intel_dsi_get_modes,
1673 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001674};
1675
1676static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001677 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001678 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001679 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001680 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001681 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001682 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001683 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001684 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001685 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001686};
1687
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001688static void intel_dsi_add_properties(struct intel_connector *connector)
1689{
1690 struct drm_device *dev = connector->base.dev;
1691
1692 if (connector->panel.fixed_mode) {
1693 drm_mode_create_scaling_mode_property(dev);
1694 drm_object_attach_property(&connector->base.base,
1695 dev->mode_config.scaling_mode_property,
1696 DRM_MODE_SCALE_ASPECT);
1697 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1698 }
1699}
1700
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001701void intel_dsi_init(struct drm_i915_private *dev_priv)
Jani Nikula4e646492013-08-27 15:12:20 +03001702{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001703 struct drm_device *dev = &dev_priv->drm;
Jani Nikula4e646492013-08-27 15:12:20 +03001704 struct intel_dsi *intel_dsi;
1705 struct intel_encoder *intel_encoder;
1706 struct drm_encoder *encoder;
1707 struct intel_connector *intel_connector;
1708 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001709 struct drm_display_mode *scan, *fixed_mode = NULL;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001710 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001711 unsigned int i;
1712
1713 DRM_DEBUG_KMS("\n");
1714
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301715 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001716 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001717 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001718
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001719 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301720 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001721 } else if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001722 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301723 } else {
1724 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001725 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301726 }
1727
Jani Nikula4e646492013-08-27 15:12:20 +03001728 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1729 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001730 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001731
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001732 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001733 if (!intel_connector) {
1734 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001735 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001736 }
1737
1738 intel_encoder = &intel_dsi->base;
1739 encoder = &intel_encoder->base;
1740 intel_dsi->attached_connector = intel_connector;
1741
Jani Nikula4e646492013-08-27 15:12:20 +03001742 connector = &intel_connector->base;
1743
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001744 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001745 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001746
Jani Nikula4e646492013-08-27 15:12:20 +03001747 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001748 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301749 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001750 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001751 intel_encoder->post_disable = intel_dsi_post_disable;
1752 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1753 intel_encoder->get_config = intel_dsi_get_config;
1754
1755 intel_connector->get_hw_state = intel_connector_get_hw_state;
1756
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001757 intel_encoder->port = port;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001758
Jani Nikula2e85ab42016-03-18 17:05:44 +02001759 /*
1760 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1761 * port C. BXT isn't limited like this.
1762 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001763 if (IS_GEN9_LP(dev_priv))
Jani Nikula2e85ab42016-03-18 17:05:44 +02001764 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1765 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001766 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001767 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001768 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001769
Jani Nikula90198352016-04-26 16:14:25 +03001770 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001771 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001772
1773 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1774 case DL_DCS_PORT_A:
1775 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1776 break;
1777 case DL_DCS_PORT_C:
1778 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1779 break;
1780 default:
1781 case DL_DCS_PORT_A_AND_C:
1782 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1783 break;
1784 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001785
1786 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1787 case DL_DCS_PORT_A:
1788 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1789 break;
1790 case DL_DCS_PORT_C:
1791 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1792 break;
1793 default:
1794 case DL_DCS_PORT_A_AND_C:
1795 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1796 break;
1797 }
Jani Nikula90198352016-04-26 16:14:25 +03001798 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001799 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001800 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001801 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001802 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301803
Deepak M1ecc1c62016-04-26 16:14:26 +03001804 if (!dev_priv->vbt.dsi.config->cabc_supported)
1805 intel_dsi->dcs_cabc_ports = 0;
1806
Jani Nikula7e9804f2015-01-16 14:27:23 +02001807 /* Create a DSI host (and a device) for each port. */
1808 for_each_dsi_port(port, intel_dsi->ports) {
1809 struct intel_dsi_host *host;
1810
1811 host = intel_dsi_host_init(intel_dsi, port);
1812 if (!host)
1813 goto err;
1814
1815 intel_dsi->dsi_hosts[port] = host;
1816 }
1817
Jani Nikula593e0622015-01-23 15:30:56 +02001818 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1819 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1820 intel_dsi_drivers[i].panel_id);
1821 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001822 break;
1823 }
1824
Jani Nikula593e0622015-01-23 15:30:56 +02001825 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001826 DRM_DEBUG_KMS("no device found\n");
1827 goto err;
1828 }
1829
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301830 /*
1831 * In case of BYT with CRC PMIC, we need to use GPIO for
1832 * Panel control.
1833 */
Uma Shankar645a2f62017-02-08 16:20:50 +05301834 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1835 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301836 intel_dsi->gpio_panel =
1837 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1838
1839 if (IS_ERR(intel_dsi->gpio_panel)) {
1840 DRM_ERROR("Failed to own gpio for panel control\n");
1841 intel_dsi->gpio_panel = NULL;
1842 }
1843 }
1844
Jani Nikula4e646492013-08-27 15:12:20 +03001845 intel_encoder->type = INTEL_OUTPUT_DSI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001846 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001847 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001848 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1849 DRM_MODE_CONNECTOR_DSI);
1850
1851 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1852
1853 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1854 connector->interlace_allowed = false;
1855 connector->doublescan_allowed = false;
1856
1857 intel_connector_attach_encoder(intel_connector, intel_encoder);
1858
Jani Nikula593e0622015-01-23 15:30:56 +02001859 drm_panel_attach(intel_dsi->panel, connector);
1860
1861 mutex_lock(&dev->mode_config.mutex);
1862 drm_panel_get_modes(intel_dsi->panel);
1863 list_for_each_entry(scan, &connector->probed_modes, head) {
1864 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1865 fixed_mode = drm_mode_duplicate(dev, scan);
1866 break;
1867 }
1868 }
1869 mutex_unlock(&dev->mode_config.mutex);
1870
Jani Nikula4e646492013-08-27 15:12:20 +03001871 if (!fixed_mode) {
1872 DRM_DEBUG_KMS("no fixed mode\n");
1873 goto err;
1874 }
1875
Ville Syrjälädf457242016-05-31 12:08:34 +03001876 connector->display_info.width_mm = fixed_mode->width_mm;
1877 connector->display_info.height_mm = fixed_mode->height_mm;
1878
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301879 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001880 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001881
1882 intel_dsi_add_properties(intel_connector);
1883
Damien Lespiau4328633d2014-05-28 12:30:56 +01001884 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001885
1886err:
1887 drm_encoder_cleanup(&intel_encoder->base);
1888 kfree(intel_dsi);
1889 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001890}