blob: 859d4d71f8e15fb7a4a1df9a020d88b5ab89b12d [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C042ab0c2016-04-19 13:48:14 +053049/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
Ramalingam Ccefc4e12016-04-19 13:48:13 +053057/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
Ramalingam C43367ec2016-04-07 14:36:06 +053065enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
Hans de Goede3870b892017-02-28 11:26:16 +020083void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020084{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020088 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
Chris Wilson9b6a2d72016-06-30 15:33:13 +010093 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020096 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020099static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
Chris Wilson84c2aa92016-06-30 15:33:15 +0100177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530290static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300292 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300293
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300300
Ville Syrjäläa5805162015-05-26 20:42:30 +0300301 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300302}
303
Jani Nikula4e646492013-08-27 15:12:20 +0300304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300312}
313
Jani Nikula4e646492013-08-27 15:12:20 +0300314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200315 struct intel_crtc_state *pipe_config,
316 struct drm_connector_state *conn_state)
Jani Nikula4e646492013-08-27 15:12:20 +0300317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300319 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
320 base);
321 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300322 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
323 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200324 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300325 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300326
327 DRM_DEBUG_KMS("\n");
328
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300329 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300330 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
331
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300332 if (HAS_GMCH_DISPLAY(dev_priv))
333 intel_gmch_panel_fitting(crtc, pipe_config,
334 intel_connector->panel.fitting_mode);
335 else
336 intel_pch_panel_fitting(crtc, pipe_config,
337 intel_connector->panel.fitting_mode);
338 }
339
Shobhit Kumarf573de52014-07-30 20:32:37 +0530340 /* DSI uses short packets for sync events, so clear mode flags for DSI */
341 adjusted_mode->flags = 0;
342
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200343 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +0200344 /* Dual link goes to DSI transcoder A. */
345 if (intel_dsi->ports == BIT(PORT_C))
346 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
347 else
348 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
349 }
350
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300351 ret = intel_compute_dsi_pll(encoder, pipe_config);
352 if (ret)
353 return false;
354
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300355 pipe_config->clock_set = true;
356
Jani Nikula4e646492013-08-27 15:12:20 +0300357 return true;
358}
359
Shashank Sharma37ab0812015-09-01 19:41:42 +0530360static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530361{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530363 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530364 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530365 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530366
Shashank Sharma37ab0812015-09-01 19:41:42 +0530367 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530368
Uma Shankareba4daf2017-02-08 16:20:54 +0530369 /* Enable MIPI PHY transparent latch */
Gaurav K Singh369602d2014-12-05 14:09:28 +0530370 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530371 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
372 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
373 usleep_range(2000, 2500);
Uma Shankareba4daf2017-02-08 16:20:54 +0530374 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530375
Uma Shankareba4daf2017-02-08 16:20:54 +0530376 /* Clear ULPS and set device ready */
377 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530378 val = I915_READ(MIPI_DEVICE_READY(port));
379 val &= ~ULPS_STATE_MASK;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530380 I915_WRITE(MIPI_DEVICE_READY(port), val);
Uma Shankareba4daf2017-02-08 16:20:54 +0530381 usleep_range(2000, 2500);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530382 val |= DEVICE_READY;
383 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530384 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530385}
386
Shashank Sharma37ab0812015-09-01 19:41:42 +0530387static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530388{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100389 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530390 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
391 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530392 u32 val;
393
394 DRM_DEBUG_KMS("\n");
395
Ville Syrjäläa5805162015-05-26 20:42:30 +0300396 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530397 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
398 * needed everytime after power gate */
399 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300400 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530401
402 /* bandgap reset is needed after everytime we do power gate */
403 band_gap_reset(dev_priv);
404
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530405 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530406
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530407 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
408 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530409
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530410 /* Enable MIPI PHY transparent latch
411 * Common bit for both MIPI Port A & MIPI Port C
412 * No similar bit in MIPI Port C reg
413 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530414 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530415 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530416 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530417
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530418 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
419 usleep_range(2500, 3000);
420
421 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
422 usleep_range(2500, 3000);
423 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530424}
Jani Nikula4e646492013-08-27 15:12:20 +0300425
Shashank Sharma37ab0812015-09-01 19:41:42 +0530426static void intel_dsi_device_ready(struct intel_encoder *encoder)
427{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100428 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530429
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100430 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530431 vlv_dsi_device_ready(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200432 else if (IS_GEN9_LP(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530433 bxt_dsi_device_ready(encoder);
434}
435
436static void intel_dsi_port_enable(struct intel_encoder *encoder)
437{
438 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100439 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530440 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
441 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
442 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530443
444 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200445 u32 temp;
Deepak M60438012017-02-14 18:46:16 +0530446 if (IS_GEN9_LP(dev_priv)) {
447 for_each_dsi_port(port, intel_dsi->ports) {
448 temp = I915_READ(MIPI_CTRL(port));
449 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
450 intel_dsi->pixel_overlap <<
451 BXT_PIXEL_OVERLAP_CNT_SHIFT;
452 I915_WRITE(MIPI_CTRL(port), temp);
453 }
454 } else {
455 temp = I915_READ(VLV_CHICKEN_3);
456 temp &= ~PIXEL_OVERLAP_CNT_MASK |
Shashank Sharma37ab0812015-09-01 19:41:42 +0530457 intel_dsi->pixel_overlap <<
458 PIXEL_OVERLAP_CNT_SHIFT;
Deepak M60438012017-02-14 18:46:16 +0530459 I915_WRITE(VLV_CHICKEN_3, temp);
460 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530461 }
462
463 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200464 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200465 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
466 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530467
468 temp = I915_READ(port_ctrl);
469
470 temp &= ~LANE_CONFIGURATION_MASK;
471 temp &= ~DUAL_LINK_MODE_MASK;
472
Jani Nikula701d25b2016-03-18 17:05:43 +0200473 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530474 temp |= (intel_dsi->dual_link - 1)
475 << DUAL_LINK_MODE_SHIFT;
Bob Paauwe812b1d22016-11-21 14:24:06 -0800476 if (IS_BROXTON(dev_priv))
477 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
478 else
479 temp |= intel_crtc->pipe ?
Shashank Sharma37ab0812015-09-01 19:41:42 +0530480 LANE_CONFIGURATION_DUAL_LINK_B :
481 LANE_CONFIGURATION_DUAL_LINK_A;
482 }
483 /* assert ip_tg_enable signal */
484 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
485 POSTING_READ(port_ctrl);
486 }
487}
488
489static void intel_dsi_port_disable(struct intel_encoder *encoder)
490{
491 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100492 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530493 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
494 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530495
496 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200497 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200498 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
499 u32 temp;
500
Shashank Sharma37ab0812015-09-01 19:41:42 +0530501 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530502 temp = I915_READ(port_ctrl);
503 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
504 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530505 }
506}
507
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200508static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
509 struct intel_crtc_state *pipe_config);
Jani Nikulae3488e72015-11-27 12:21:44 +0200510
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200511static void intel_dsi_pre_enable(struct intel_encoder *encoder,
512 struct intel_crtc_state *pipe_config,
513 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530514{
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200515 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530516 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200517 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530518 u32 val;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530519
520 DRM_DEBUG_KMS("\n");
521
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200522 /*
523 * The BIOS may leave the PLL in a wonky state where it doesn't
524 * lock. It needs to be fully powered down to fix it.
525 */
526 intel_disable_dsi_pll(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200527 intel_enable_dsi_pll(encoder, pipe_config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200528
Uma Shankar1881a422017-01-25 19:43:23 +0530529 if (IS_BROXTON(dev_priv)) {
530 /* Add MIPI IO reset programming for modeset */
531 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
532 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
533 val | MIPIO_RST_CTRL);
534
535 /* Power up DSI regulator */
536 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
537 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
538 }
539
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200540 intel_dsi_prepare(encoder, pipe_config);
Jani Nikulae3488e72015-11-27 12:21:44 +0200541
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530542 /* Panel Enable over CRC PMIC */
543 if (intel_dsi->gpio_panel)
544 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
545
546 msleep(intel_dsi->panel_on_delay);
547
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300548 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
549 u32 val;
550
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300551 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300552 val = I915_READ(DSPCLK_GATE_D);
553 val |= DPOUNIT_CLOCK_GATE_DISABLE;
554 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530555 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530556
557 /* put device in ready state */
558 intel_dsi_device_ready(encoder);
559
Jani Nikula593e0622015-01-23 15:30:56 +0200560 drm_panel_prepare(intel_dsi->panel);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530561
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530562 /* Enable port in pre-enable phase itself because as per hw team
563 * recommendation, port should be enabled befor plane & pipe */
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200564 if (is_cmd_mode(intel_dsi)) {
565 for_each_dsi_port(port, intel_dsi->ports)
566 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
567 } else {
568 msleep(20); /* XXX */
569 for_each_dsi_port(port, intel_dsi->ports)
570 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
571 msleep(100);
572
573 drm_panel_enable(intel_dsi->panel);
574
575 intel_dsi_port_enable(encoder);
576 }
577
578 intel_panel_enable_backlight(intel_dsi->attached_connector);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530579}
580
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200581static void intel_dsi_enable_nop(struct intel_encoder *encoder,
582 struct intel_crtc_state *pipe_config,
583 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530584{
585 DRM_DEBUG_KMS("\n");
586
587 /* for DSI port enable has to be done before pipe
588 * and plane enable, so port enable is done in
589 * pre_enable phase itself unlike other encoders
590 */
Jani Nikula4e646492013-08-27 15:12:20 +0300591}
592
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200593static void intel_dsi_pre_disable(struct intel_encoder *encoder,
594 struct intel_crtc_state *old_crtc_state,
595 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300596{
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530597 struct drm_device *dev = encoder->base.dev;
598 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc315faf2014-05-27 19:00:09 +0300599 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200600 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300601
602 DRM_DEBUG_KMS("\n");
603
Shobhit Kumarb029e662015-06-26 14:32:10 +0530604 intel_panel_disable_backlight(intel_dsi->attached_connector);
605
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530606 /*
607 * Disable Device ready before the port shutdown in order
608 * to avoid split screen
609 */
610 if (IS_BROXTON(dev_priv)) {
611 for_each_dsi_port(port, intel_dsi->ports)
612 I915_WRITE(MIPI_DEVICE_READY(port), 0);
613 }
614
Imre Deakc315faf2014-05-27 19:00:09 +0300615 if (is_vid_mode(intel_dsi)) {
616 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200617 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200618 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300619 msleep(10);
620 }
621}
622
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530623static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
Jani Nikula4e646492013-08-27 15:12:20 +0300624{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100625 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530626 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
627 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530628
Jani Nikula4e646492013-08-27 15:12:20 +0300629 DRM_DEBUG_KMS("\n");
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530630 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200631 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200632 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200633 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
634 u32 val;
ymohanmabe4fc042013-08-27 23:40:56 +0300635
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530636 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
637 ULPS_STATE_ENTER);
638 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530639
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530640 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
641 ULPS_STATE_EXIT);
642 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530643
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530644 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
645 ULPS_STATE_ENTER);
646 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530647
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530648 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
649 * only. MIPI Port C has no similar bit for checking
650 */
Chris Wilson0698cf62016-06-30 15:33:18 +0100651 if (intel_wait_for_register(dev_priv,
652 port_ctrl, AFE_LATCHOUT, 0,
653 30))
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530654 DRM_ERROR("DSI LP not going Low\n");
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530655
Shashank Sharmab389a452015-09-01 19:41:44 +0530656 /* Disable MIPI PHY transparent latch */
657 val = I915_READ(port_ctrl);
658 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530659 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530660
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530661 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
662 usleep_range(2000, 2500);
663 }
Jani Nikula4e646492013-08-27 15:12:20 +0300664}
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530665
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200666static void intel_dsi_post_disable(struct intel_encoder *encoder,
667 struct intel_crtc_state *pipe_config,
668 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530669{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100670 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530671 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200672 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530673 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530674
675 DRM_DEBUG_KMS("\n");
676
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200677 if (is_vid_mode(intel_dsi)) {
678 for_each_dsi_port(port, intel_dsi->ports)
679 wait_for_dsi_fifo_empty(intel_dsi, port);
680
681 intel_dsi_port_disable(encoder);
682 usleep_range(2000, 5000);
683 }
684
685 for_each_dsi_port(port, intel_dsi->ports) {
686 /* Panel commands can be sent when clock is in LP11 */
687 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
688
689 intel_dsi_reset_clocks(encoder, port);
690 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
691
692 val = I915_READ(MIPI_DSI_FUNC_PRG(port));
693 val &= ~VID_MODE_FORMAT_MASK;
694 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
695
696 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
697 }
698
699 /*
700 * if disable packets are sent before sending shutdown packet then in
701 * some next enable sequence send turn on packet error is observed
702 */
703 drm_panel_disable(intel_dsi->panel);
Imre Deakc315faf2014-05-27 19:00:09 +0300704
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530705 intel_dsi_clear_device_ready(encoder);
706
Uma Shankar1881a422017-01-25 19:43:23 +0530707 if (IS_BROXTON(dev_priv)) {
708 /* Power down DSI regulator to save power */
709 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
710 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
711
712 /* Add MIPI IO reset programming for modeset */
713 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
714 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
715 val & ~MIPIO_RST_CTRL);
716 }
717
Hans de Goedee840fd32016-12-01 21:29:13 +0100718 intel_disable_dsi_pll(encoder);
719
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300720 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200721 u32 val;
722
723 val = I915_READ(DSPCLK_GATE_D);
724 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
725 I915_WRITE(DSPCLK_GATE_D, val);
726 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530727
Jani Nikula593e0622015-01-23 15:30:56 +0200728 drm_panel_unprepare(intel_dsi->panel);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530729
730 msleep(intel_dsi->panel_off_delay);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530731
732 /* Panel Disable over CRC PMIC */
733 if (intel_dsi->gpio_panel)
734 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300735
736 /*
737 * FIXME As we do with eDP, just make a note of the time here
738 * and perform the wait before the next panel power on.
739 */
740 msleep(intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530741}
Jani Nikula4e646492013-08-27 15:12:20 +0300742
743static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
744 enum pipe *pipe)
745{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100746 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530747 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200748 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200749 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300750
751 DRM_DEBUG_KMS("\n");
752
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200753 if (!intel_display_power_get_if_enabled(dev_priv,
754 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200755 return false;
756
Imre Deakdb18b6a2016-03-24 12:41:40 +0200757 /*
758 * On Broxton the PLL needs to be enabled with a valid divider
759 * configuration, otherwise accessing DSI registers will hang the
760 * machine. See BSpec North Display Engine registers/MIPI[BXT].
761 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200762 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +0200763 goto out_put_power;
764
Jani Nikula4e646492013-08-27 15:12:20 +0300765 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530766 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200767 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200768 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200769 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300770
Jani Nikulae6f57782016-04-15 15:47:31 +0300771 /*
772 * Due to some hardware limitations on VLV/CHV, the DPI enable
773 * bit in port C control register does not get set. As a
774 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530775 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100776 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
777 port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200778 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530779
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200780 /* Try command mode if video mode not enabled */
781 if (!enabled) {
782 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
783 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +0300784 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200785
786 if (!enabled)
787 continue;
788
789 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
790 continue;
791
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200792 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula6b93e9c2016-03-15 21:51:12 +0200793 u32 tmp = I915_READ(MIPI_CTRL(port));
794 tmp &= BXT_PIPE_SELECT_MASK;
795 tmp >>= BXT_PIPE_SELECT_SHIFT;
796
797 if (WARN_ON(tmp > PIPE_C))
798 continue;
799
800 *pipe = tmp;
801 } else {
802 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
803 }
804
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200805 active = true;
806 break;
Jani Nikula4e646492013-08-27 15:12:20 +0300807 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200808
Imre Deakdb18b6a2016-03-24 12:41:40 +0200809out_put_power:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200810 intel_display_power_put(dev_priv, encoder->power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +0300811
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200812 return active;
Jani Nikula4e646492013-08-27 15:12:20 +0300813}
814
Ramalingam C6f0e7532016-04-07 14:36:07 +0530815static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
816 struct intel_crtc_state *pipe_config)
817{
818 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100819 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +0530820 struct drm_display_mode *adjusted_mode =
821 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530822 struct drm_display_mode *adjusted_mode_sw;
823 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530824 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530825 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530826 unsigned int bpp, fmt;
827 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530828 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530829 u16 hfp_sw, hsync_sw, hbp_sw;
830 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
831 crtc_hblank_start_sw, crtc_hblank_end_sw;
832
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200833 /* FIXME: hw readout should not depend on SW state */
Ramalingam C042ab0c2016-04-19 13:48:14 +0530834 intel_crtc = to_intel_crtc(encoder->base.crtc);
835 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530836
837 /*
838 * Atleast one port is active as encoder->get_config called only if
839 * encoder->get_hw_state() returns true.
840 */
841 for_each_dsi_port(port, intel_dsi->ports) {
842 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
843 break;
844 }
845
846 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
847 pipe_config->pipe_bpp =
848 mipi_dsi_pixel_format_to_bpp(
849 pixel_format_from_register_bits(fmt));
850 bpp = pipe_config->pipe_bpp;
851
852 /* In terms of pixels */
853 adjusted_mode->crtc_hdisplay =
854 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
855 adjusted_mode->crtc_vdisplay =
856 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
857 adjusted_mode->crtc_vtotal =
858 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
859
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530860 hactive = adjusted_mode->crtc_hdisplay;
861 hfp = I915_READ(MIPI_HFP_COUNT(port));
862
Ramalingam C6f0e7532016-04-07 14:36:07 +0530863 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530864 * Meaningful for video mode non-burst sync pulse mode only,
865 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +0530866 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530867 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
868 hbp = I915_READ(MIPI_HBP_COUNT(port));
869
870 /* harizontal values are in terms of high speed byte clock */
871 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
872 intel_dsi->burst_mode_ratio);
873 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
874 intel_dsi->burst_mode_ratio);
875 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
876 intel_dsi->burst_mode_ratio);
877
878 if (intel_dsi->dual_link) {
879 hfp *= 2;
880 hsync *= 2;
881 hbp *= 2;
882 }
Ramalingam C6f0e7532016-04-07 14:36:07 +0530883
884 /* vertical values are in terms of lines */
885 vfp = I915_READ(MIPI_VFP_COUNT(port));
886 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
887 vbp = I915_READ(MIPI_VBP_COUNT(port));
888
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530889 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
890 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
891 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530892 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530893 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530894
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530895 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
896 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530897 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
898 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530899
Ramalingam C042ab0c2016-04-19 13:48:14 +0530900 /*
901 * In BXT DSI there is no regs programmed with few horizontal timings
902 * in Pixels but txbyteclkhs.. So retrieval process adds some
903 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
904 * Actually here for the given adjusted_mode, we are calculating the
905 * value programmed to the port and then back to the horizontal timing
906 * param in pixels. This is the expected value, including roundup errors
907 * And if that is same as retrieved value from port, then
908 * (HW state) adjusted_mode's horizontal timings are corrected to
909 * match with SW state to nullify the errors.
910 */
911 /* Calculating the value programmed to the Port register */
912 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
913 adjusted_mode_sw->crtc_hdisplay;
914 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
915 adjusted_mode_sw->crtc_hsync_start;
916 hbp_sw = adjusted_mode_sw->crtc_htotal -
917 adjusted_mode_sw->crtc_hsync_end;
918
919 if (intel_dsi->dual_link) {
920 hfp_sw /= 2;
921 hsync_sw /= 2;
922 hbp_sw /= 2;
923 }
924
925 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
926 intel_dsi->burst_mode_ratio);
927 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
928 intel_dsi->burst_mode_ratio);
929 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
930 intel_dsi->burst_mode_ratio);
931
932 /* Reverse calculating the adjusted mode parameters from port reg vals*/
933 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
934 intel_dsi->burst_mode_ratio);
935 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
936 intel_dsi->burst_mode_ratio);
937 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
938 intel_dsi->burst_mode_ratio);
939
940 if (intel_dsi->dual_link) {
941 hfp_sw *= 2;
942 hsync_sw *= 2;
943 hbp_sw *= 2;
944 }
945
946 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
947 hsync_sw + hbp_sw;
948 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
949 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
950 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
951 crtc_hblank_end_sw = crtc_htotal_sw;
952
953 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
954 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
955
956 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
957 adjusted_mode->crtc_hsync_start =
958 adjusted_mode_sw->crtc_hsync_start;
959
960 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
961 adjusted_mode->crtc_hsync_end =
962 adjusted_mode_sw->crtc_hsync_end;
963
964 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
965 adjusted_mode->crtc_hblank_start =
966 adjusted_mode_sw->crtc_hblank_start;
967
968 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
969 adjusted_mode->crtc_hblank_end =
970 adjusted_mode_sw->crtc_hblank_end;
971}
Ramalingam C6f0e7532016-04-07 14:36:07 +0530972
Jani Nikula4e646492013-08-27 15:12:20 +0300973static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200974 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300975{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100976 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulad7d85d82016-01-08 12:45:39 +0200977 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300978 DRM_DEBUG_KMS("\n");
979
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200980 if (IS_GEN9_LP(dev_priv))
Ramalingam C6f0e7532016-04-07 14:36:07 +0530981 bxt_dsi_get_pipe_config(encoder, pipe_config);
982
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300983 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
984 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530985 if (!pclk)
986 return;
987
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200988 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530989 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300990}
991
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000992static enum drm_mode_status
993intel_dsi_mode_valid(struct drm_connector *connector,
994 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300995{
996 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300997 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +0300998 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +0300999
1000 DRM_DEBUG_KMS("\n");
1001
1002 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
1003 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1004 return MODE_NO_DBLESCAN;
1005 }
1006
1007 if (fixed_mode) {
1008 if (mode->hdisplay > fixed_mode->hdisplay)
1009 return MODE_PANEL;
1010 if (mode->vdisplay > fixed_mode->vdisplay)
1011 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001012 if (fixed_mode->clock > max_dotclk)
1013 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001014 }
1015
Jani Nikula36d21f42015-01-16 14:27:20 +02001016 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001017}
1018
1019/* return txclkesc cycles in terms of divider and duration in us */
1020static u16 txclkesc(u32 divider, unsigned int us)
1021{
1022 switch (divider) {
1023 case ESCAPE_CLOCK_DIVIDER_1:
1024 default:
1025 return 20 * us;
1026 case ESCAPE_CLOCK_DIVIDER_2:
1027 return 10 * us;
1028 case ESCAPE_CLOCK_DIVIDER_4:
1029 return 5 * us;
1030 }
1031}
1032
Jani Nikula4e646492013-08-27 15:12:20 +03001033static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001034 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001035{
1036 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001037 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001038 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301039 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001040 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001041 unsigned int lane_count = intel_dsi->lane_count;
1042
1043 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1044
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001045 hactive = adjusted_mode->crtc_hdisplay;
1046 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1047 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1048 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001049
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301050 if (intel_dsi->dual_link) {
1051 hactive /= 2;
1052 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1053 hactive += intel_dsi->pixel_overlap;
1054 hfp /= 2;
1055 hsync /= 2;
1056 hbp /= 2;
1057 }
1058
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001059 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1060 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1061 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001062
1063 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301064 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001065 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301066 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1067 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001068 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301069 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001070
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301071 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001072 if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301073 /*
1074 * Program hdisplay and vdisplay on MIPI transcoder.
1075 * This is different from calculated hactive and
1076 * vactive, as they are calculated per channel basis,
1077 * whereas these values should be based on resolution.
1078 */
1079 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001080 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301081 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001082 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301083 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001084 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301085 }
1086
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301087 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1088 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001089
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301090 /* meaningful for video mode non-burst sync pulse mode only,
1091 * can be zero for non-burst sync events and burst modes */
1092 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1093 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001094
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301095 /* vertical values are in terms of lines */
1096 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1097 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1098 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1099 }
Jani Nikula4e646492013-08-27 15:12:20 +03001100}
1101
Jani Nikula1e78aa02016-03-16 12:21:40 +02001102static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1103{
1104 switch (fmt) {
1105 case MIPI_DSI_FMT_RGB888:
1106 return VID_MODE_FORMAT_RGB888;
1107 case MIPI_DSI_FMT_RGB666:
1108 return VID_MODE_FORMAT_RGB666;
1109 case MIPI_DSI_FMT_RGB666_PACKED:
1110 return VID_MODE_FORMAT_RGB666_PACKED;
1111 case MIPI_DSI_FMT_RGB565:
1112 return VID_MODE_FORMAT_RGB565;
1113 default:
1114 MISSING_CASE(fmt);
1115 return VID_MODE_FORMAT_RGB666;
1116 }
1117}
1118
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001119static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1120 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001121{
1122 struct drm_encoder *encoder = &intel_encoder->base;
1123 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001124 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001125 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikula4e646492013-08-27 15:12:20 +03001126 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001127 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301128 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001129 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001130 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301131 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001132
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001133 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001134
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001135 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001136
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301137 if (intel_dsi->dual_link) {
1138 mode_hdisplay /= 2;
1139 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1140 mode_hdisplay += intel_dsi->pixel_overlap;
1141 }
Jani Nikula4e646492013-08-27 15:12:20 +03001142
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301143 for_each_dsi_port(port, intel_dsi->ports) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001144 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301145 /*
1146 * escape clock divider, 20MHz, shared for A and C.
1147 * device ready must be off when doing this! txclkesc?
1148 */
1149 tmp = I915_READ(MIPI_CTRL(PORT_A));
1150 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1151 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1152 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001153
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301154 /* read request priority is per pipe */
1155 tmp = I915_READ(MIPI_CTRL(port));
1156 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1157 I915_WRITE(MIPI_CTRL(port), tmp |
1158 READ_REQUEST_PRIORITY_HIGH);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001159 } else if (IS_GEN9_LP(dev_priv)) {
Deepak M56c48972015-12-09 20:14:04 +05301160 enum pipe pipe = intel_crtc->pipe;
1161
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301162 tmp = I915_READ(MIPI_CTRL(port));
1163 tmp &= ~BXT_PIPE_SELECT_MASK;
1164
Deepak M56c48972015-12-09 20:14:04 +05301165 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301166 I915_WRITE(MIPI_CTRL(port), tmp);
1167 }
Jani Nikula4e646492013-08-27 15:12:20 +03001168
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301169 /* XXX: why here, why like this? handling in irq handler?! */
1170 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1171 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1172
1173 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1174
1175 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001176 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301177 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1178 }
Jani Nikula4e646492013-08-27 15:12:20 +03001179
1180 set_dsi_timings(encoder, adjusted_mode);
1181
1182 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1183 if (is_cmd_mode(intel_dsi)) {
1184 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1185 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1186 } else {
1187 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001188 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001189 }
Jani Nikula4e646492013-08-27 15:12:20 +03001190
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301191 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301192 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301193 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301194 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301195 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001196
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001197 if (IS_GEN9_LP(dev_priv)) {
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001198 tmp |= BXT_DPHY_DEFEATURE_EN;
1199 if (!is_cmd_mode(intel_dsi))
1200 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1201 }
1202
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301203 for_each_dsi_port(port, intel_dsi->ports) {
1204 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001205
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301206 /* timeouts for recovery. one frame IIUC. if counter expires,
1207 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301208
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301209 /*
1210 * In burst mode, value greater than one DPI line Time in byte
1211 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1212 * said value is recommended.
1213 *
1214 * In non-burst mode, Value greater than one DPI frame time in
1215 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1216 * said value is recommended.
1217 *
1218 * In DBI only mode, value greater than one DBI frame time in
1219 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1220 * said value is recommended.
1221 */
Jani Nikula4e646492013-08-27 15:12:20 +03001222
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301223 if (is_vid_mode(intel_dsi) &&
1224 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1225 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001226 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001227 intel_dsi->lane_count,
1228 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301229 } else {
1230 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001231 txbyteclkhs(adjusted_mode->crtc_vtotal *
1232 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001233 bpp, intel_dsi->lane_count,
1234 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301235 }
1236 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1237 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1238 intel_dsi->turn_arnd_val);
1239 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1240 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001241
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301242 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001243
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301244 /* in terms of low power clock */
1245 I915_WRITE(MIPI_INIT_COUNT(port),
1246 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001247
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001248 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301249 /*
1250 * BXT spec says write MIPI_INIT_COUNT for
1251 * both the ports, even if only one is
1252 * getting used. So write the other port
1253 * if not in dual link mode.
1254 */
1255 I915_WRITE(MIPI_INIT_COUNT(port ==
1256 PORT_A ? PORT_C : PORT_A),
1257 intel_dsi->init_count);
1258 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301259
1260 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301261 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301262
1263 /* in terms of low power clock */
1264 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1265
1266 /* in terms of txbyteclkhs. actual high to low switch +
1267 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1268 *
1269 * XXX: write MIPI_STOP_STATE_STALL?
1270 */
1271 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1272 intel_dsi->hs_to_lp_count);
1273
1274 /* XXX: low power clock equivalence in terms of byte clock.
1275 * the number of byte clocks occupied in one low power clock.
1276 * based on txbyteclkhs and txclkesc.
1277 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1278 * ) / 105.???
1279 */
1280 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1281
Deepak Mb426f982017-02-17 18:13:30 +05301282 if (IS_GEMINILAKE(dev_priv)) {
1283 I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
1284 intel_dsi->lp_byte_clk);
1285 /* Shadow of DPHY reg */
1286 I915_WRITE(MIPI_CLK_LANE_TIMING(port),
1287 intel_dsi->dphy_reg);
1288 }
1289
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301290 /* the bw essential for transmitting 16 long packets containing
1291 * 252 bytes meant for dcs write memory command is programmed in
1292 * this register in terms of byte clocks. based on dsi transfer
1293 * rate and the number of lanes configured the time taken to
1294 * transmit 16 long packets in a dsi stream varies. */
1295 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1296
1297 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1298 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1299 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1300
1301 if (is_vid_mode(intel_dsi))
1302 /* Some panels might have resolution which is not a
1303 * multiple of 64 like 1366 x 768. Enable RANDOM
1304 * resolution support for such panels by default */
1305 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1306 intel_dsi->video_frmt_cfg_bits |
1307 intel_dsi->video_mode_format |
1308 IP_TG_CONFIG |
1309 RANDOM_DPI_DISPLAY_RESOLUTION);
1310 }
Jani Nikula4e646492013-08-27 15:12:20 +03001311}
1312
Jani Nikula4e646492013-08-27 15:12:20 +03001313static int intel_dsi_get_modes(struct drm_connector *connector)
1314{
1315 struct intel_connector *intel_connector = to_intel_connector(connector);
1316 struct drm_display_mode *mode;
1317
1318 DRM_DEBUG_KMS("\n");
1319
1320 if (!intel_connector->panel.fixed_mode) {
1321 DRM_DEBUG_KMS("no fixed mode\n");
1322 return 0;
1323 }
1324
1325 mode = drm_mode_duplicate(connector->dev,
1326 intel_connector->panel.fixed_mode);
1327 if (!mode) {
1328 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1329 return 0;
1330 }
1331
1332 drm_mode_probed_add(connector, mode);
1333 return 1;
1334}
1335
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001336static int intel_dsi_set_property(struct drm_connector *connector,
1337 struct drm_property *property,
1338 uint64_t val)
1339{
1340 struct drm_device *dev = connector->dev;
1341 struct intel_connector *intel_connector = to_intel_connector(connector);
1342 struct drm_crtc *crtc;
1343 int ret;
1344
1345 ret = drm_object_property_set_value(&connector->base, property, val);
1346 if (ret)
1347 return ret;
1348
1349 if (property == dev->mode_config.scaling_mode_property) {
1350 if (val == DRM_MODE_SCALE_NONE) {
1351 DRM_DEBUG_KMS("no scaling not supported\n");
1352 return -EINVAL;
1353 }
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001354 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
Ville Syrjälä234126c2016-04-12 22:14:38 +03001355 val == DRM_MODE_SCALE_CENTER) {
1356 DRM_DEBUG_KMS("centering not supported\n");
1357 return -EINVAL;
1358 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001359
1360 if (intel_connector->panel.fitting_mode == val)
1361 return 0;
1362
1363 intel_connector->panel.fitting_mode = val;
1364 }
1365
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001366 crtc = connector->state->crtc;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001367 if (crtc && crtc->state->enable) {
1368 /*
1369 * If the CRTC is enabled, the display will be changed
1370 * according to the new panel fitting mode.
1371 */
1372 intel_crtc_restore_mode(crtc);
1373 }
1374
1375 return 0;
1376}
1377
Jani Nikula593e0622015-01-23 15:30:56 +02001378static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001379{
1380 struct intel_connector *intel_connector = to_intel_connector(connector);
1381
1382 DRM_DEBUG_KMS("\n");
1383 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001384 drm_connector_cleanup(connector);
1385 kfree(connector);
1386}
1387
Jani Nikula593e0622015-01-23 15:30:56 +02001388static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1389{
1390 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1391
1392 if (intel_dsi->panel) {
1393 drm_panel_detach(intel_dsi->panel);
1394 /* XXX: Logically this call belongs in the panel driver. */
1395 drm_panel_remove(intel_dsi->panel);
1396 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301397
1398 /* dispose of the gpios */
1399 if (intel_dsi->gpio_panel)
1400 gpiod_put(intel_dsi->gpio_panel);
1401
Jani Nikula593e0622015-01-23 15:30:56 +02001402 intel_encoder_destroy(encoder);
1403}
1404
Jani Nikula4e646492013-08-27 15:12:20 +03001405static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001406 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001407};
1408
1409static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1410 .get_modes = intel_dsi_get_modes,
1411 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001412};
1413
1414static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001415 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001416 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001417 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001418 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001419 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001420 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001421 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001422 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001423 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001424};
1425
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001426static void intel_dsi_add_properties(struct intel_connector *connector)
1427{
1428 struct drm_device *dev = connector->base.dev;
1429
1430 if (connector->panel.fixed_mode) {
1431 drm_mode_create_scaling_mode_property(dev);
1432 drm_object_attach_property(&connector->base.base,
1433 dev->mode_config.scaling_mode_property,
1434 DRM_MODE_SCALE_ASPECT);
1435 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1436 }
1437}
1438
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001439void intel_dsi_init(struct drm_i915_private *dev_priv)
Jani Nikula4e646492013-08-27 15:12:20 +03001440{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001441 struct drm_device *dev = &dev_priv->drm;
Jani Nikula4e646492013-08-27 15:12:20 +03001442 struct intel_dsi *intel_dsi;
1443 struct intel_encoder *intel_encoder;
1444 struct drm_encoder *encoder;
1445 struct intel_connector *intel_connector;
1446 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001447 struct drm_display_mode *scan, *fixed_mode = NULL;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001448 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001449 unsigned int i;
1450
1451 DRM_DEBUG_KMS("\n");
1452
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301453 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001454 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001455 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001456
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001457 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301458 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001459 } else if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001460 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301461 } else {
1462 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001463 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301464 }
1465
Jani Nikula4e646492013-08-27 15:12:20 +03001466 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1467 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001468 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001469
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001470 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001471 if (!intel_connector) {
1472 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001473 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001474 }
1475
1476 intel_encoder = &intel_dsi->base;
1477 encoder = &intel_encoder->base;
1478 intel_dsi->attached_connector = intel_connector;
1479
Jani Nikula4e646492013-08-27 15:12:20 +03001480 connector = &intel_connector->base;
1481
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001482 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001483 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001484
Jani Nikula4e646492013-08-27 15:12:20 +03001485 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001486 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301487 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001488 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001489 intel_encoder->post_disable = intel_dsi_post_disable;
1490 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1491 intel_encoder->get_config = intel_dsi_get_config;
1492
1493 intel_connector->get_hw_state = intel_connector_get_hw_state;
1494
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001495 intel_encoder->port = port;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001496
Jani Nikula2e85ab42016-03-18 17:05:44 +02001497 /*
1498 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1499 * port C. BXT isn't limited like this.
1500 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001501 if (IS_GEN9_LP(dev_priv))
Jani Nikula2e85ab42016-03-18 17:05:44 +02001502 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1503 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001504 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001505 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001506 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001507
Jani Nikula90198352016-04-26 16:14:25 +03001508 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001509 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001510
1511 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1512 case DL_DCS_PORT_A:
1513 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1514 break;
1515 case DL_DCS_PORT_C:
1516 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1517 break;
1518 default:
1519 case DL_DCS_PORT_A_AND_C:
1520 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1521 break;
1522 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001523
1524 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1525 case DL_DCS_PORT_A:
1526 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1527 break;
1528 case DL_DCS_PORT_C:
1529 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1530 break;
1531 default:
1532 case DL_DCS_PORT_A_AND_C:
1533 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1534 break;
1535 }
Jani Nikula90198352016-04-26 16:14:25 +03001536 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001537 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001538 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001539 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001540 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301541
Deepak M1ecc1c62016-04-26 16:14:26 +03001542 if (!dev_priv->vbt.dsi.config->cabc_supported)
1543 intel_dsi->dcs_cabc_ports = 0;
1544
Jani Nikula7e9804f2015-01-16 14:27:23 +02001545 /* Create a DSI host (and a device) for each port. */
1546 for_each_dsi_port(port, intel_dsi->ports) {
1547 struct intel_dsi_host *host;
1548
1549 host = intel_dsi_host_init(intel_dsi, port);
1550 if (!host)
1551 goto err;
1552
1553 intel_dsi->dsi_hosts[port] = host;
1554 }
1555
Jani Nikula593e0622015-01-23 15:30:56 +02001556 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1557 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1558 intel_dsi_drivers[i].panel_id);
1559 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001560 break;
1561 }
1562
Jani Nikula593e0622015-01-23 15:30:56 +02001563 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001564 DRM_DEBUG_KMS("no device found\n");
1565 goto err;
1566 }
1567
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301568 /*
1569 * In case of BYT with CRC PMIC, we need to use GPIO for
1570 * Panel control.
1571 */
Uma Shankar645a2f62017-02-08 16:20:50 +05301572 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1573 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301574 intel_dsi->gpio_panel =
1575 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1576
1577 if (IS_ERR(intel_dsi->gpio_panel)) {
1578 DRM_ERROR("Failed to own gpio for panel control\n");
1579 intel_dsi->gpio_panel = NULL;
1580 }
1581 }
1582
Jani Nikula4e646492013-08-27 15:12:20 +03001583 intel_encoder->type = INTEL_OUTPUT_DSI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001584 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001585 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001586 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1587 DRM_MODE_CONNECTOR_DSI);
1588
1589 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1590
1591 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1592 connector->interlace_allowed = false;
1593 connector->doublescan_allowed = false;
1594
1595 intel_connector_attach_encoder(intel_connector, intel_encoder);
1596
Jani Nikula593e0622015-01-23 15:30:56 +02001597 drm_panel_attach(intel_dsi->panel, connector);
1598
1599 mutex_lock(&dev->mode_config.mutex);
1600 drm_panel_get_modes(intel_dsi->panel);
1601 list_for_each_entry(scan, &connector->probed_modes, head) {
1602 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1603 fixed_mode = drm_mode_duplicate(dev, scan);
1604 break;
1605 }
1606 }
1607 mutex_unlock(&dev->mode_config.mutex);
1608
Jani Nikula4e646492013-08-27 15:12:20 +03001609 if (!fixed_mode) {
1610 DRM_DEBUG_KMS("no fixed mode\n");
1611 goto err;
1612 }
1613
Ville Syrjälädf457242016-05-31 12:08:34 +03001614 connector->display_info.width_mm = fixed_mode->width_mm;
1615 connector->display_info.height_mm = fixed_mode->height_mm;
1616
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301617 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001618 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001619
1620 intel_dsi_add_properties(intel_connector);
1621
Damien Lespiau4328633d2014-05-28 12:30:56 +01001622 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001623
1624err:
1625 drm_encoder_cleanup(&intel_encoder->base);
1626 kfree(intel_dsi);
1627 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001628}