blob: e1179e74a2b89d892f4c8e0edceb3378c6755e5a [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#undef DEBUG
19
Paul Mundt85f094e2008-04-25 16:04:20 +090020#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010021#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090022#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010023#include <linux/cpufreq.h>
24#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090025#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000026#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/err.h>
28#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010029#include <linux/init.h>
30#include <linux/interrupt.h>
31#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010032#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/major.h>
34#include <linux/module.h>
35#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010036#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020037#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010038#include <linux/platform_device.h>
39#include <linux/pm_runtime.h>
40#include <linux/scatterlist.h>
41#include <linux/serial.h>
42#include <linux/serial_sci.h>
43#include <linux/sh_dma.h>
44#include <linux/slab.h>
45#include <linux/string.h>
46#include <linux/sysrq.h>
47#include <linux/timer.h>
48#include <linux/tty.h>
49#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090050
51#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090052#include <asm/sh_bios.h>
Bartosz Golaszewski507fd012019-10-03 11:29:12 +020053#include <asm/platform_early.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020056#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include "sh-sci.h"
58
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010059/* Offsets into the sci_port->irqs array */
60enum {
61 SCIx_ERI_IRQ,
62 SCIx_RXI_IRQ,
63 SCIx_TXI_IRQ,
64 SCIx_BRI_IRQ,
Chris Brandt628c5342018-07-31 05:41:39 -050065 SCIx_DRI_IRQ,
66 SCIx_TEI_IRQ,
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010067 SCIx_NR_IRQS,
68
69 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
70};
71
72#define SCIx_IRQ_IS_MUXED(port) \
73 ((port)->irqs[SCIx_ERI_IRQ] == \
74 (port)->irqs[SCIx_RXI_IRQ]) || \
75 ((port)->irqs[SCIx_ERI_IRQ] && \
76 ((port)->irqs[SCIx_RXI_IRQ] < 0))
77
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010078enum SCI_CLKS {
79 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010080 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010081 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
82 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010083 SCI_NUM_CLKS
84};
85
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010086/* Bit x set means sampling rate x + 1 is supported */
87#define SCI_SR(x) BIT((x) - 1)
88#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
89
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010090#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
91 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
92 SCI_SR(19) | SCI_SR(27)
93
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010094#define min_sr(_port) ffs((_port)->sampling_rate_mask)
95#define max_sr(_port) fls((_port)->sampling_rate_mask)
96
97/* Iterate over all supported sampling rates, from high to low */
98#define for_each_sr(_sr, _port) \
99 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
100 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
101
Laurent Pincharte095ee62017-01-11 16:43:34 +0200102struct plat_sci_reg {
103 u8 offset, size;
104};
105
106struct sci_port_params {
107 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200108 unsigned int fifosize;
109 unsigned int overrun_reg;
110 unsigned int overrun_mask;
111 unsigned int sampling_rate_mask;
112 unsigned int error_mask;
113 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200114};
115
Paul Mundte108b2c2006-09-27 16:32:13 +0900116struct sci_port {
117 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Paul Mundtce6738b2011-01-19 15:24:40 +0900119 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200120 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200121 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100122 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900123 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200124 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900125
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100126 /* Clocks */
127 struct clk *clks[SCI_NUM_CLKS];
128 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900129
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100130 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900131 char *irqstr[SCIx_NR_IRQS];
132
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900133 struct dma_chan *chan_tx;
134 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900135
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900136#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +0200137 struct dma_chan *chan_tx_saved;
138 struct dma_chan *chan_rx_saved;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100148 struct hrtimer rx_timer;
149 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200155 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200156
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200157 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200158 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900159};
160
Paul Mundte108b2c2006-09-27 16:32:13 +0900161#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
162
163static struct sci_port sci_ports[SCI_NPORTS];
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +0100164static unsigned long sci_ports_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165static struct uart_driver sci_uart_driver;
166
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900167static inline struct sci_port *
168to_sci_port(struct uart_port *uart)
169{
170 return container_of(uart, struct sci_port, port);
171}
172
Laurent Pincharte095ee62017-01-11 16:43:34 +0200173static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900174 /*
175 * Common SCI definitions, dependent on the port's regshift
176 * value.
177 */
178 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200179 .regs = {
180 [SCSMR] = { 0x00, 8 },
181 [SCBRR] = { 0x01, 8 },
182 [SCSCR] = { 0x02, 8 },
183 [SCxTDR] = { 0x03, 8 },
184 [SCxSR] = { 0x04, 8 },
185 [SCxRDR] = { 0x05, 8 },
186 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200187 .fifosize = 1,
188 .overrun_reg = SCxSR,
189 .overrun_mask = SCI_ORER,
190 .sampling_rate_mask = SCI_SR(32),
191 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
192 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900193 },
194
195 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200196 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900197 */
198 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200199 .regs = {
200 [SCSMR] = { 0x00, 8 },
201 [SCBRR] = { 0x02, 8 },
202 [SCSCR] = { 0x04, 8 },
203 [SCxTDR] = { 0x06, 8 },
204 [SCxSR] = { 0x08, 16 },
205 [SCxRDR] = { 0x0a, 8 },
206 [SCFCR] = { 0x0c, 8 },
207 [SCFDR] = { 0x0e, 16 },
208 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200209 .fifosize = 1,
210 .overrun_reg = SCxSR,
211 .overrun_mask = SCI_ORER,
212 .sampling_rate_mask = SCI_SR(32),
213 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
214 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900215 },
216
217 /*
218 * Common SCIFA definitions.
219 */
220 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200221 .regs = {
222 [SCSMR] = { 0x00, 16 },
223 [SCBRR] = { 0x04, 8 },
224 [SCSCR] = { 0x08, 16 },
225 [SCxTDR] = { 0x20, 8 },
226 [SCxSR] = { 0x14, 16 },
227 [SCxRDR] = { 0x24, 8 },
228 [SCFCR] = { 0x18, 16 },
229 [SCFDR] = { 0x1c, 16 },
230 [SCPCR] = { 0x30, 16 },
231 [SCPDR] = { 0x34, 16 },
232 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200233 .fifosize = 64,
234 .overrun_reg = SCxSR,
235 .overrun_mask = SCIFA_ORER,
236 .sampling_rate_mask = SCI_SR_SCIFAB,
237 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
238 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900239 },
240
241 /*
242 * Common SCIFB definitions.
243 */
244 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200245 .regs = {
246 [SCSMR] = { 0x00, 16 },
247 [SCBRR] = { 0x04, 8 },
248 [SCSCR] = { 0x08, 16 },
249 [SCxTDR] = { 0x40, 8 },
250 [SCxSR] = { 0x14, 16 },
251 [SCxRDR] = { 0x60, 8 },
252 [SCFCR] = { 0x18, 16 },
253 [SCTFDR] = { 0x38, 16 },
254 [SCRFDR] = { 0x3c, 16 },
255 [SCPCR] = { 0x30, 16 },
256 [SCPDR] = { 0x34, 16 },
257 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200258 .fifosize = 256,
259 .overrun_reg = SCxSR,
260 .overrun_mask = SCIFA_ORER,
261 .sampling_rate_mask = SCI_SR_SCIFAB,
262 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
263 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900264 },
265
266 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100267 * Common SH-2(A) SCIF definitions for ports with FIFO data
268 * count registers.
269 */
270 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200271 .regs = {
272 [SCSMR] = { 0x00, 16 },
273 [SCBRR] = { 0x04, 8 },
274 [SCSCR] = { 0x08, 16 },
275 [SCxTDR] = { 0x0c, 8 },
276 [SCxSR] = { 0x10, 16 },
277 [SCxRDR] = { 0x14, 8 },
278 [SCFCR] = { 0x18, 16 },
279 [SCFDR] = { 0x1c, 16 },
280 [SCSPTR] = { 0x20, 16 },
281 [SCLSR] = { 0x24, 16 },
282 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200283 .fifosize = 16,
284 .overrun_reg = SCLSR,
285 .overrun_mask = SCLSR_ORER,
286 .sampling_rate_mask = SCI_SR(32),
287 .error_mask = SCIF_DEFAULT_ERROR_MASK,
288 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100289 },
290
291 /*
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200292 * The "SCIFA" that is in RZ/T and RZ/A2.
293 * It looks like a normal SCIF with FIFO data, but with a
294 * compressed address space. Also, the break out of interrupts
295 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
296 */
297 [SCIx_RZ_SCIFA_REGTYPE] = {
298 .regs = {
299 [SCSMR] = { 0x00, 16 },
300 [SCBRR] = { 0x02, 8 },
301 [SCSCR] = { 0x04, 16 },
302 [SCxTDR] = { 0x06, 8 },
303 [SCxSR] = { 0x08, 16 },
304 [SCxRDR] = { 0x0A, 8 },
305 [SCFCR] = { 0x0C, 16 },
306 [SCFDR] = { 0x0E, 16 },
307 [SCSPTR] = { 0x10, 16 },
308 [SCLSR] = { 0x12, 16 },
309 },
310 .fifosize = 16,
311 .overrun_reg = SCLSR,
312 .overrun_mask = SCLSR_ORER,
313 .sampling_rate_mask = SCI_SR(32),
314 .error_mask = SCIF_DEFAULT_ERROR_MASK,
315 .error_clear = SCIF_ERROR_CLEAR,
316 },
317
318 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900319 * Common SH-3 SCIF definitions.
320 */
321 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200322 .regs = {
323 [SCSMR] = { 0x00, 8 },
324 [SCBRR] = { 0x02, 8 },
325 [SCSCR] = { 0x04, 8 },
326 [SCxTDR] = { 0x06, 8 },
327 [SCxSR] = { 0x08, 16 },
328 [SCxRDR] = { 0x0a, 8 },
329 [SCFCR] = { 0x0c, 8 },
330 [SCFDR] = { 0x0e, 16 },
331 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200332 .fifosize = 16,
333 .overrun_reg = SCLSR,
334 .overrun_mask = SCLSR_ORER,
335 .sampling_rate_mask = SCI_SR(32),
336 .error_mask = SCIF_DEFAULT_ERROR_MASK,
337 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900338 },
339
340 /*
341 * Common SH-4(A) SCIF(B) definitions.
342 */
343 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200344 .regs = {
345 [SCSMR] = { 0x00, 16 },
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +0200346 [SCBRR] = { 0x04, 8 },
347 [SCSCR] = { 0x08, 16 },
348 [SCxTDR] = { 0x0c, 8 },
349 [SCxSR] = { 0x10, 16 },
350 [SCxRDR] = { 0x14, 8 },
351 [SCFCR] = { 0x18, 16 },
352 [SCFDR] = { 0x1c, 16 },
353 [SCSPTR] = { 0x20, 16 },
354 [SCLSR] = { 0x24, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200355 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200356 .fifosize = 16,
357 .overrun_reg = SCLSR,
358 .overrun_mask = SCLSR_ORER,
359 .sampling_rate_mask = SCI_SR(32),
360 .error_mask = SCIF_DEFAULT_ERROR_MASK,
361 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100362 },
363
364 /*
365 * Common SCIF definitions for ports with a Baud Rate Generator for
366 * External Clock (BRG).
367 */
368 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200369 .regs = {
370 [SCSMR] = { 0x00, 16 },
371 [SCBRR] = { 0x04, 8 },
372 [SCSCR] = { 0x08, 16 },
373 [SCxTDR] = { 0x0c, 8 },
374 [SCxSR] = { 0x10, 16 },
375 [SCxRDR] = { 0x14, 8 },
376 [SCFCR] = { 0x18, 16 },
377 [SCFDR] = { 0x1c, 16 },
378 [SCSPTR] = { 0x20, 16 },
379 [SCLSR] = { 0x24, 16 },
380 [SCDL] = { 0x30, 16 },
381 [SCCKS] = { 0x34, 16 },
382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 16,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR(32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200389 },
390
391 /*
392 * Common HSCIF definitions.
393 */
394 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200395 .regs = {
396 [SCSMR] = { 0x00, 16 },
397 [SCBRR] = { 0x04, 8 },
398 [SCSCR] = { 0x08, 16 },
399 [SCxTDR] = { 0x0c, 8 },
400 [SCxSR] = { 0x10, 16 },
401 [SCxRDR] = { 0x14, 8 },
402 [SCFCR] = { 0x18, 16 },
403 [SCFDR] = { 0x1c, 16 },
404 [SCSPTR] = { 0x20, 16 },
405 [SCLSR] = { 0x24, 16 },
406 [HSSRR] = { 0x40, 16 },
407 [SCDL] = { 0x30, 16 },
408 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100409 [HSRTRGR] = { 0x54, 16 },
410 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200411 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200412 .fifosize = 128,
413 .overrun_reg = SCLSR,
414 .overrun_mask = SCLSR_ORER,
415 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
416 .error_mask = SCIF_DEFAULT_ERROR_MASK,
417 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900418 },
419
420 /*
421 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
422 * register.
423 */
424 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200425 .regs = {
426 [SCSMR] = { 0x00, 16 },
427 [SCBRR] = { 0x04, 8 },
428 [SCSCR] = { 0x08, 16 },
429 [SCxTDR] = { 0x0c, 8 },
430 [SCxSR] = { 0x10, 16 },
431 [SCxRDR] = { 0x14, 8 },
432 [SCFCR] = { 0x18, 16 },
433 [SCFDR] = { 0x1c, 16 },
434 [SCLSR] = { 0x24, 16 },
435 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200436 .fifosize = 16,
437 .overrun_reg = SCLSR,
438 .overrun_mask = SCLSR_ORER,
439 .sampling_rate_mask = SCI_SR(32),
440 .error_mask = SCIF_DEFAULT_ERROR_MASK,
441 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900442 },
443
444 /*
445 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
446 * count registers.
447 */
448 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200449 .regs = {
450 [SCSMR] = { 0x00, 16 },
451 [SCBRR] = { 0x04, 8 },
452 [SCSCR] = { 0x08, 16 },
453 [SCxTDR] = { 0x0c, 8 },
454 [SCxSR] = { 0x10, 16 },
455 [SCxRDR] = { 0x14, 8 },
456 [SCFCR] = { 0x18, 16 },
457 [SCFDR] = { 0x1c, 16 },
458 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
459 [SCRFDR] = { 0x20, 16 },
460 [SCSPTR] = { 0x24, 16 },
461 [SCLSR] = { 0x28, 16 },
462 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200463 .fifosize = 16,
464 .overrun_reg = SCLSR,
465 .overrun_mask = SCLSR_ORER,
466 .sampling_rate_mask = SCI_SR(32),
467 .error_mask = SCIF_DEFAULT_ERROR_MASK,
468 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900469 },
470
471 /*
472 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
473 * registers.
474 */
475 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200476 .regs = {
477 [SCSMR] = { 0x00, 16 },
478 [SCBRR] = { 0x04, 8 },
479 [SCSCR] = { 0x08, 16 },
480 [SCxTDR] = { 0x20, 8 },
481 [SCxSR] = { 0x14, 16 },
482 [SCxRDR] = { 0x24, 8 },
483 [SCFCR] = { 0x18, 16 },
484 [SCFDR] = { 0x1c, 16 },
485 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100486 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200487 .overrun_reg = SCxSR,
488 .overrun_mask = SCIFA_ORER,
489 .sampling_rate_mask = SCI_SR(16),
490 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
491 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900492 },
493};
494
Laurent Pincharte095ee62017-01-11 16:43:34 +0200495#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900496
Paul Mundt61a69762011-06-14 12:40:19 +0900497/*
498 * The "offset" here is rather misleading, in that it refers to an enum
499 * value relative to the port mapping rather than the fixed offset
500 * itself, which needs to be manually retrieved from the platform's
501 * register map for the given port.
502 */
503static unsigned int sci_serial_in(struct uart_port *p, int offset)
504{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200505 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900506
507 if (reg->size == 8)
508 return ioread8(p->membase + (reg->offset << p->regshift));
509 else if (reg->size == 16)
510 return ioread16(p->membase + (reg->offset << p->regshift));
511 else
512 WARN(1, "Invalid register access\n");
513
514 return 0;
515}
516
517static void sci_serial_out(struct uart_port *p, int offset, int value)
518{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200519 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900520
521 if (reg->size == 8)
522 iowrite8(value, p->membase + (reg->offset << p->regshift));
523 else if (reg->size == 16)
524 iowrite16(value, p->membase + (reg->offset << p->regshift));
525 else
526 WARN(1, "Invalid register access\n");
527}
528
Paul Mundt23241d42011-06-28 13:55:31 +0900529static void sci_port_enable(struct sci_port *sci_port)
530{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100531 unsigned int i;
532
Paul Mundt23241d42011-06-28 13:55:31 +0900533 if (!sci_port->port.dev)
534 return;
535
536 pm_runtime_get_sync(sci_port->port.dev);
537
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100538 for (i = 0; i < SCI_NUM_CLKS; i++) {
539 clk_prepare_enable(sci_port->clks[i]);
540 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
541 }
542 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900543}
544
545static void sci_port_disable(struct sci_port *sci_port)
546{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100547 unsigned int i;
548
Paul Mundt23241d42011-06-28 13:55:31 +0900549 if (!sci_port->port.dev)
550 return;
551
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100552 for (i = SCI_NUM_CLKS; i-- > 0; )
553 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900554
555 pm_runtime_put_sync(sci_port->port.dev);
556}
557
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200558static inline unsigned long port_rx_irq_mask(struct uart_port *port)
559{
560 /*
561 * Not all ports (such as SCIFA) will support REIE. Rather than
562 * special-casing the port type, we check the port initialization
563 * IRQ enable mask to see whether the IRQ is desired at all. If
564 * it's unset, it's logically inferred that there's no point in
565 * testing for it.
566 */
567 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
568}
569
570static void sci_start_tx(struct uart_port *port)
571{
572 struct sci_port *s = to_sci_port(port);
573 unsigned short ctrl;
574
575#ifdef CONFIG_SERIAL_SH_SCI_DMA
576 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
577 u16 new, scr = serial_port_in(port, SCSCR);
578 if (s->chan_tx)
579 new = scr | SCSCR_TDRQE;
580 else
581 new = scr & ~SCSCR_TDRQE;
582 if (new != scr)
583 serial_port_out(port, SCSCR, new);
584 }
585
586 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
587 dma_submit_error(s->cookie_tx)) {
588 s->cookie_tx = 0;
589 schedule_work(&s->work_tx);
590 }
591#endif
592
593 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
594 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
595 ctrl = serial_port_in(port, SCSCR);
596 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
597 }
598}
599
600static void sci_stop_tx(struct uart_port *port)
601{
602 unsigned short ctrl;
603
604 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
605 ctrl = serial_port_in(port, SCSCR);
606
607 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
608 ctrl &= ~SCSCR_TDRQE;
609
610 ctrl &= ~SCSCR_TIE;
611
612 serial_port_out(port, SCSCR, ctrl);
613}
614
615static void sci_start_rx(struct uart_port *port)
616{
617 unsigned short ctrl;
618
619 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
620
621 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
622 ctrl &= ~SCSCR_RDRQE;
623
624 serial_port_out(port, SCSCR, ctrl);
625}
626
627static void sci_stop_rx(struct uart_port *port)
628{
629 unsigned short ctrl;
630
631 ctrl = serial_port_in(port, SCSCR);
632
633 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
634 ctrl &= ~SCSCR_RDRQE;
635
636 ctrl &= ~port_rx_irq_mask(port);
637
638 serial_port_out(port, SCSCR, ctrl);
639}
640
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200641static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
642{
643 if (port->type == PORT_SCI) {
644 /* Just store the mask */
645 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200646 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200647 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
648 /* Only clear the status bits we want to clear */
649 serial_port_out(port, SCxSR,
650 serial_port_in(port, SCxSR) & mask);
651 } else {
652 /* Store the mask, clear parity/framing errors */
653 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
654 }
655}
656
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100657#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
658 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900659
660#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900661static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 unsigned short status;
664 int c;
665
Paul Mundte108b2c2006-09-27 16:32:13 +0900666 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200669 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 continue;
671 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500672 break;
673 } while (1);
674
675 if (!(status & SCxSR_RDxF(port)))
676 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900677
Paul Mundtb12bb292012-03-30 19:50:15 +0900678 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900679
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900680 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900681 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200682 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684 return c;
685}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900686#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900688static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 unsigned short status;
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900693 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 } while (!(status & SCxSR_TDxE(port)));
695
Paul Mundtb12bb292012-03-30 19:50:15 +0900696 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200697 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100699#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
700 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
Paul Mundt61a69762011-06-14 12:40:19 +0900702static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900703{
Paul Mundt61a69762011-06-14 12:40:19 +0900704 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900705
Paul Mundt61a69762011-06-14 12:40:19 +0900706 /*
707 * Use port-specific handler if provided.
708 */
709 if (s->cfg->ops && s->cfg->ops->init_pins) {
710 s->cfg->ops->init_pins(port, cflag);
711 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200714 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200715 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200716 u16 ctrl = serial_port_in(port, SCPCR);
717
718 /* Enable RXD and TXD pin functions */
719 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200720 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200721 /* RTS# is output, active low, unless autorts */
722 if (!(port->mctrl & TIOCM_RTS)) {
723 ctrl |= SCPCR_RTSC;
724 data |= SCPDR_RTSD;
725 } else if (!s->autorts) {
726 ctrl |= SCPCR_RTSC;
727 data &= ~SCPDR_RTSD;
728 } else {
729 /* Enable RTS# pin function */
730 ctrl &= ~SCPCR_RTSC;
731 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200732 /* Enable CTS# pin function */
733 ctrl &= ~SCPCR_CTSC;
734 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200735 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200736 serial_port_out(port, SCPCR, ctrl);
737 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200738 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800739
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200740 /* RTS# is always output; and active low, unless autorts */
741 status |= SCSPTR_RTSIO;
742 if (!(port->mctrl & TIOCM_RTS))
743 status |= SCSPTR_RTSDT;
744 else if (!s->autorts)
745 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200746 /* CTS# and SCK are inputs */
747 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
748 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900749 }
Paul Mundtd5701642008-12-16 20:07:27 +0900750}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900752static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900753{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200754 struct sci_port *s = to_sci_port(port);
755 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200756 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900757
758 reg = sci_getreg(port, SCTFDR);
759 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200760 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900761
762 reg = sci_getreg(port, SCFDR);
763 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900764 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900765
Paul Mundtb12bb292012-03-30 19:50:15 +0900766 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900767}
768
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900769static int sci_txroom(struct uart_port *port)
770{
Paul Mundt72b294c2011-06-14 17:38:19 +0900771 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900772}
773
774static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900775{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200776 struct sci_port *s = to_sci_port(port);
777 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200778 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900779
780 reg = sci_getreg(port, SCRFDR);
781 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200782 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900783
784 reg = sci_getreg(port, SCFDR);
785 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200786 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900787
Paul Mundtb12bb292012-03-30 19:50:15 +0900788 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/* ********************************************************************** *
792 * the interrupt related routines *
793 * ********************************************************************** */
794
795static void sci_transmit_chars(struct uart_port *port)
796{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700797 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 unsigned short status;
800 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900801 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Paul Mundtb12bb292012-03-30 19:50:15 +0900803 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900805 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900806 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900807 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900808 else
Paul Mundt8e698612009-06-24 19:44:32 +0900809 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900810 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 return;
812 }
813
Paul Mundt72b294c2011-06-14 17:38:19 +0900814 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
816 do {
817 unsigned char c;
818
819 if (port->x_char) {
820 c = port->x_char;
821 port->x_char = 0;
822 } else if (!uart_circ_empty(xmit) && !stopped) {
823 c = xmit->buf[xmit->tail];
824 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
825 } else {
826 break;
827 }
828
Paul Mundtb12bb292012-03-30 19:50:15 +0900829 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831 port->icount.tx++;
832 } while (--count > 0);
833
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200834 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
837 uart_write_wakeup(port);
Hoan Nguyen An93bcefd2019-03-18 18:26:32 +0900838 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100839 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
843/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900844#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900846static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847{
Jiri Slaby227434f2013-01-03 15:53:01 +0100848 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 int i, count, copied = 0;
850 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800851 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Paul Mundtb12bb292012-03-30 19:50:15 +0900853 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 if (!(status & SCxSR_RDxF(port)))
855 return;
856
857 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100859 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
861 /* If for any reason we can't copy more data, we're done! */
862 if (count == 0)
863 break;
864
865 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900866 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200867 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900869 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100870 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900872 for (i = 0; i < count; i++) {
Kazuhiro Fujita3dc4db32020-03-27 18:17:28 +0000873 char c;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900874
Kazuhiro Fujita3dc4db32020-03-27 18:17:28 +0000875 if (port->type == PORT_SCIF ||
876 port->type == PORT_HSCIF) {
877 status = serial_port_in(port, SCxSR);
878 c = serial_port_in(port, SCxRDR);
879 } else {
880 c = serial_port_in(port, SCxRDR);
881 status = serial_port_in(port, SCxSR);
882 }
David Howells7d12e782006-10-05 14:55:46 +0100883 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 count--; i--;
885 continue;
886 }
887
888 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900889 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800890 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900891 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900892 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900893 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800894 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900895 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900896 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800897 } else
898 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900899
Jiri Slaby92a19f92013-01-03 15:53:03 +0100900 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 }
902 }
903
Paul Mundtb12bb292012-03-30 19:50:15 +0900904 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200905 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 copied += count;
908 port->icount.rx += count;
909 }
910
911 if (copied) {
912 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100913 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100915 /* TTY buffers full; read from RX reg to prevent lockup */
916 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900917 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200918 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 }
920}
921
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900922static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923{
924 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900925 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100926 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900927 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100929 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200930 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100931 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900932
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100933 /* overrun error */
934 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
935 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900936
Joe Perches9b971cd2014-03-11 10:10:46 -0700937 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
939
Paul Mundte108b2c2006-09-27 16:32:13 +0900940 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200941 /* frame error */
942 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900943
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200944 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
945 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900946
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200947 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 }
949
Paul Mundte108b2c2006-09-27 16:32:13 +0900950 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900952 port->icount.parity++;
953
Jiri Slaby92a19f92013-01-03 15:53:03 +0100954 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900955 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900956
Joe Perches9b971cd2014-03-11 10:10:46 -0700957 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 }
959
Alan Cox33f0f882006-01-09 20:54:13 -0800960 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100961 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
963 return copied;
964}
965
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900966static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900967{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100968 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900969 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200970 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200971 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200972 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900973
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200974 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900975 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900976 return 0;
977
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200978 status = serial_port_in(port, s->params->overrun_reg);
979 if (status & s->params->overrun_mask) {
980 status &= ~s->params->overrun_mask;
981 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900982
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900983 port->icount.overrun++;
984
Jiri Slaby92a19f92013-01-03 15:53:03 +0100985 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100986 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900987
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900988 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900989 copied++;
990 }
991
992 return copied;
993}
994
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900995static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996{
997 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900998 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100999 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001001 if (uart_handle_break(port))
1002 return 0;
1003
Laurent Pinchartd5cb1312017-01-11 16:43:38 +02001004 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001005 port->icount.brk++;
1006
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001008 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001009 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001010
1011 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 }
1013
Alan Cox33f0f882006-01-09 20:54:13 -08001014 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001015 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001016
Paul Mundtd830fa42008-12-16 19:29:38 +09001017 copied += sci_handle_fifo_overrun(port);
1018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 return copied;
1020}
1021
Ulrich Hechta380ed42017-02-02 18:10:16 +01001022static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1023{
1024 unsigned int bits;
1025
1026 if (rx_trig < 1)
1027 rx_trig = 1;
1028 if (rx_trig >= port->fifosize)
1029 rx_trig = port->fifosize;
1030
1031 /* HSCIF can be set to an arbitrary level. */
1032 if (sci_getreg(port, HSRTRGR)->size) {
1033 serial_port_out(port, HSRTRGR, rx_trig);
1034 return rx_trig;
1035 }
1036
1037 switch (port->type) {
1038 case PORT_SCIF:
1039 if (rx_trig < 4) {
1040 bits = 0;
1041 rx_trig = 1;
1042 } else if (rx_trig < 8) {
1043 bits = SCFCR_RTRG0;
1044 rx_trig = 4;
1045 } else if (rx_trig < 14) {
1046 bits = SCFCR_RTRG1;
1047 rx_trig = 8;
1048 } else {
1049 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1050 rx_trig = 14;
1051 }
1052 break;
1053 case PORT_SCIFA:
1054 case PORT_SCIFB:
1055 if (rx_trig < 16) {
1056 bits = 0;
1057 rx_trig = 1;
1058 } else if (rx_trig < 32) {
1059 bits = SCFCR_RTRG0;
1060 rx_trig = 16;
1061 } else if (rx_trig < 48) {
1062 bits = SCFCR_RTRG1;
1063 rx_trig = 32;
1064 } else {
1065 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1066 rx_trig = 48;
1067 }
1068 break;
1069 default:
1070 WARN(1, "unknown FIFO configuration");
1071 return 1;
1072 }
1073
1074 serial_port_out(port, SCFCR,
1075 (serial_port_in(port, SCFCR) &
1076 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1077
1078 return rx_trig;
1079}
1080
Ulrich Hecht03940372017-02-03 11:38:18 +01001081static int scif_rtrg_enabled(struct uart_port *port)
1082{
1083 if (sci_getreg(port, HSRTRGR)->size)
1084 return serial_port_in(port, HSRTRGR) != 0;
1085 else
1086 return (serial_port_in(port, SCFCR) &
1087 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1088}
1089
Kees Cooke99e88a2017-10-16 14:43:17 -07001090static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001091{
Kees Cooke99e88a2017-10-16 14:43:17 -07001092 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001093 struct uart_port *port = &s->port;
1094
1095 dev_dbg(port->dev, "Rx timed out\n");
1096 scif_set_rtrg(port, 1);
1097}
1098
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001099static ssize_t rx_fifo_trigger_show(struct device *dev,
1100 struct device_attribute *attr, char *buf)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001101{
1102 struct uart_port *port = dev_get_drvdata(dev);
1103 struct sci_port *sci = to_sci_port(port);
1104
1105 return sprintf(buf, "%d\n", sci->rx_trigger);
1106}
1107
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001108static ssize_t rx_fifo_trigger_store(struct device *dev,
1109 struct device_attribute *attr,
1110 const char *buf, size_t count)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001111{
1112 struct uart_port *port = dev_get_drvdata(dev);
1113 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001114 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001115 long r;
1116
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001117 ret = kstrtol(buf, 0, &r);
1118 if (ret)
1119 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001120
Ulrich Hecht5d231882017-02-03 11:38:19 +01001121 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001122 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1123 scif_set_rtrg(port, 1);
1124
Ulrich Hecht5d231882017-02-03 11:38:19 +01001125 return count;
1126}
1127
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001128static DEVICE_ATTR_RW(rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001129
1130static ssize_t rx_fifo_timeout_show(struct device *dev,
1131 struct device_attribute *attr,
1132 char *buf)
1133{
1134 struct uart_port *port = dev_get_drvdata(dev);
1135 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001136 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001137
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001138 if (port->type == PORT_HSCIF)
1139 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1140 else
1141 v = sci->rx_fifo_timeout;
1142
1143 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001144}
1145
1146static ssize_t rx_fifo_timeout_store(struct device *dev,
1147 struct device_attribute *attr,
1148 const char *buf,
1149 size_t count)
1150{
1151 struct uart_port *port = dev_get_drvdata(dev);
1152 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001153 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001154 long r;
1155
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001156 ret = kstrtol(buf, 0, &r);
1157 if (ret)
1158 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001159
1160 if (port->type == PORT_HSCIF) {
1161 if (r < 0 || r > 3)
1162 return -EINVAL;
1163 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1164 } else {
1165 sci->rx_fifo_timeout = r;
1166 scif_set_rtrg(port, 1);
1167 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001168 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001169 }
1170
Ulrich Hecht5d231882017-02-03 11:38:19 +01001171 return count;
1172}
1173
Joe Perchesb6b996b2017-12-19 10:15:07 -08001174static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001175
1176
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001177#ifdef CONFIG_SERIAL_SH_SCI_DMA
1178static void sci_dma_tx_complete(void *arg)
1179{
1180 struct sci_port *s = arg;
1181 struct uart_port *port = &s->port;
1182 struct circ_buf *xmit = &port->state->xmit;
1183 unsigned long flags;
1184
1185 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1186
1187 spin_lock_irqsave(&port->lock, flags);
1188
1189 xmit->tail += s->tx_dma_len;
1190 xmit->tail &= UART_XMIT_SIZE - 1;
1191
1192 port->icount.tx += s->tx_dma_len;
1193
1194 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1195 uart_write_wakeup(port);
1196
1197 if (!uart_circ_empty(xmit)) {
1198 s->cookie_tx = 0;
1199 schedule_work(&s->work_tx);
1200 } else {
1201 s->cookie_tx = -EINVAL;
1202 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1203 u16 ctrl = serial_port_in(port, SCSCR);
1204 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1205 }
1206 }
1207
1208 spin_unlock_irqrestore(&port->lock, flags);
1209}
1210
1211/* Locking: called with port lock held */
1212static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1213{
1214 struct uart_port *port = &s->port;
1215 struct tty_port *tport = &port->state->port;
1216 int copied;
1217
1218 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001219 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001220 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001221
1222 port->icount.rx += copied;
1223
1224 return copied;
1225}
1226
1227static int sci_dma_rx_find_active(struct sci_port *s)
1228{
1229 unsigned int i;
1230
1231 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1232 if (s->active_rx == s->cookie_rx[i])
1233 return i;
1234
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001235 return -1;
1236}
1237
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001238static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1239{
1240 unsigned int i;
1241
1242 s->chan_rx = NULL;
1243 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1244 s->cookie_rx[i] = -EINVAL;
1245 s->active_rx = 0;
1246}
1247
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001248static void sci_dma_rx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001249{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001250 struct dma_chan *chan = s->chan_rx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001251
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001252 s->chan_rx_saved = NULL;
1253 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001254 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001255 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1256 sg_dma_address(&s->sg_rx[0]));
1257 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001258}
1259
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001260static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1261{
1262 long sec = usec / 1000000;
1263 long nsec = (usec % 1000000) * 1000;
1264 ktime_t t = ktime_set(sec, nsec);
1265
1266 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1267}
1268
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001269static void sci_dma_rx_reenable_irq(struct sci_port *s)
1270{
1271 struct uart_port *port = &s->port;
1272 u16 scr;
1273
1274 /* Direct new serial port interrupts back to CPU */
1275 scr = serial_port_in(port, SCSCR);
1276 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1277 scr &= ~SCSCR_RDRQE;
1278 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1279 }
1280 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1281}
1282
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001283static void sci_dma_rx_complete(void *arg)
1284{
1285 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001286 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001287 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001288 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001289 unsigned long flags;
1290 int active, count = 0;
1291
1292 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1293 s->active_rx);
1294
1295 spin_lock_irqsave(&port->lock, flags);
1296
1297 active = sci_dma_rx_find_active(s);
1298 if (active >= 0)
1299 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1300
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001301 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001302
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001303 if (count)
1304 tty_flip_buffer_push(&port->state->port);
1305
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001306 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1307 DMA_DEV_TO_MEM,
1308 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1309 if (!desc)
1310 goto fail;
1311
1312 desc->callback = sci_dma_rx_complete;
1313 desc->callback_param = s;
1314 s->cookie_rx[active] = dmaengine_submit(desc);
1315 if (dma_submit_error(s->cookie_rx[active]))
1316 goto fail;
1317
1318 s->active_rx = s->cookie_rx[!active];
1319
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001320 dma_async_issue_pending(chan);
1321
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001322 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001323 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1324 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001325 return;
1326
1327fail:
1328 spin_unlock_irqrestore(&port->lock, flags);
1329 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001330 /* Switch to PIO */
1331 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoeven26f07392019-01-07 17:23:19 +01001332 dmaengine_terminate_async(chan);
1333 sci_dma_rx_chan_invalidate(s);
1334 sci_dma_rx_reenable_irq(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001335 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001336}
1337
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001338static void sci_dma_tx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001339{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001340 struct dma_chan *chan = s->chan_tx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001341
Geert Uytterhoevenf6611312018-07-06 11:05:42 +02001342 cancel_work_sync(&s->work_tx);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001343 s->chan_tx_saved = s->chan_tx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001344 s->cookie_tx = -EINVAL;
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001345 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001346 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1347 DMA_TO_DEVICE);
1348 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001349}
1350
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001351static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001352{
1353 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001354 struct uart_port *port = &s->port;
1355 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001356 int i;
1357
1358 for (i = 0; i < 2; i++) {
1359 struct scatterlist *sg = &s->sg_rx[i];
1360 struct dma_async_tx_descriptor *desc;
1361
1362 desc = dmaengine_prep_slave_sg(chan,
1363 sg, 1, DMA_DEV_TO_MEM,
1364 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1365 if (!desc)
1366 goto fail;
1367
1368 desc->callback = sci_dma_rx_complete;
1369 desc->callback_param = s;
1370 s->cookie_rx[i] = dmaengine_submit(desc);
1371 if (dma_submit_error(s->cookie_rx[i]))
1372 goto fail;
1373
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001374 }
1375
1376 s->active_rx = s->cookie_rx[0];
1377
1378 dma_async_issue_pending(chan);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001379 return 0;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001380
1381fail:
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001382 /* Switch to PIO */
1383 if (!port_lock_held)
1384 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001385 if (i)
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001386 dmaengine_terminate_async(chan);
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001387 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001388 sci_start_rx(port);
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001389 if (!port_lock_held)
1390 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001391 return -EAGAIN;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001392}
1393
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001394static void sci_dma_tx_work_fn(struct work_struct *work)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001395{
1396 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1397 struct dma_async_tx_descriptor *desc;
1398 struct dma_chan *chan = s->chan_tx;
1399 struct uart_port *port = &s->port;
1400 struct circ_buf *xmit = &port->state->xmit;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001401 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001402 dma_addr_t buf;
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001403 int head, tail;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001404
1405 /*
1406 * DMA is idle now.
1407 * Port xmit buffer is already mapped, and it is one page... Just adjust
1408 * offsets and lengths. Since it is a circular buffer, we have to
1409 * transmit till the end, and then the rest. Take the port lock to get a
1410 * consistent xmit buffer state.
1411 */
1412 spin_lock_irq(&port->lock);
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001413 head = xmit->head;
1414 tail = xmit->tail;
1415 buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001416 s->tx_dma_len = min_t(unsigned int,
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001417 CIRC_CNT(head, tail, UART_XMIT_SIZE),
1418 CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
1419 if (!s->tx_dma_len) {
1420 /* Transmit buffer has been flushed */
1421 spin_unlock_irq(&port->lock);
1422 return;
1423 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001424
1425 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1426 DMA_MEM_TO_DEV,
1427 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1428 if (!desc) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001429 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001430 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001431 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001432 }
1433
1434 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1435 DMA_TO_DEVICE);
1436
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001437 desc->callback = sci_dma_tx_complete;
1438 desc->callback_param = s;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001439 s->cookie_tx = dmaengine_submit(desc);
1440 if (dma_submit_error(s->cookie_tx)) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001441 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001442 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001443 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001444 }
1445
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001446 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001447 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001448 __func__, xmit->buf, tail, head, s->cookie_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001449
1450 dma_async_issue_pending(chan);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001451 return;
1452
1453switch_to_pio:
1454 spin_lock_irqsave(&port->lock, flags);
1455 s->chan_tx = NULL;
1456 sci_start_tx(port);
1457 spin_unlock_irqrestore(&port->lock, flags);
1458 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001459}
1460
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001461static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001462{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001463 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001464 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001465 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001466 struct dma_tx_state state;
1467 enum dma_status status;
1468 unsigned long flags;
1469 unsigned int read;
1470 int active, count;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001471
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001472 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001473
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001474 spin_lock_irqsave(&port->lock, flags);
1475
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001476 active = sci_dma_rx_find_active(s);
1477 if (active < 0) {
1478 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001479 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001480 }
1481
1482 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001483 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001484 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001485 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1486 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001487
1488 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001489 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001490 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001491
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001492 dmaengine_pause(chan);
1493
1494 /*
1495 * sometimes DMA transfer doesn't stop even if it is stopped and
1496 * data keeps on coming until transaction is complete so check
1497 * for DMA_COMPLETE again
1498 * Let packet complete handler take care of the packet
1499 */
1500 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1501 if (status == DMA_COMPLETE) {
1502 spin_unlock_irqrestore(&port->lock, flags);
1503 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001504 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001505 }
1506
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001507 /* Handle incomplete DMA receive */
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001508 dmaengine_terminate_async(s->chan_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001509 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001510
1511 if (read) {
1512 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1513 if (count)
1514 tty_flip_buffer_push(&port->state->port);
1515 }
1516
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001517 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001518 sci_dma_rx_submit(s, true);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001519
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001520 sci_dma_rx_reenable_irq(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001521
1522 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001523
1524 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001525}
1526
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001527static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001528 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001529{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001530 struct dma_chan *chan;
1531 struct dma_slave_config cfg;
1532 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001533
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001534 chan = dma_request_slave_channel(port->dev,
1535 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001536 if (!chan) {
Ulrich Hechtc58a3ae2018-10-12 15:47:49 +02001537 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001538 return NULL;
1539 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001540
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001541 memset(&cfg, 0, sizeof(cfg));
1542 cfg.direction = dir;
1543 if (dir == DMA_MEM_TO_DEV) {
1544 cfg.dst_addr = port->mapbase +
1545 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1546 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1547 } else {
1548 cfg.src_addr = port->mapbase +
1549 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1550 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1551 }
1552
1553 ret = dmaengine_slave_config(chan, &cfg);
1554 if (ret) {
1555 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1556 dma_release_channel(chan);
1557 return NULL;
1558 }
1559
1560 return chan;
1561}
1562
1563static void sci_request_dma(struct uart_port *port)
1564{
1565 struct sci_port *s = to_sci_port(port);
1566 struct dma_chan *chan;
1567
1568 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1569
George G. Davis099506c2019-05-14 23:29:34 -04001570 /*
1571 * DMA on console may interfere with Kernel log messages which use
1572 * plain putchar(). So, simply don't use it with a console.
1573 */
1574 if (uart_console(port))
1575 return;
1576
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001577 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001578 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001579
1580 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001581
1582 /*
1583 * Don't request a dma channel if no channel was specified
1584 * in the device tree.
1585 */
1586 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1587 return;
1588
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001589 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001590 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1591 if (chan) {
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001592 /* UART circular tx buffer is an aligned page. */
1593 s->tx_dma_addr = dma_map_single(chan->device->dev,
1594 port->state->xmit.buf,
1595 UART_XMIT_SIZE,
1596 DMA_TO_DEVICE);
1597 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1598 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1599 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001600 } else {
1601 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1602 __func__, UART_XMIT_SIZE,
1603 port->state->xmit.buf, &s->tx_dma_addr);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001604
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001605 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001606 s->chan_tx_saved = s->chan_tx = chan;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001607 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001608 }
1609
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001610 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001611 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1612 if (chan) {
1613 unsigned int i;
1614 dma_addr_t dma;
1615 void *buf;
1616
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001617 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1618 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1619 &dma, GFP_KERNEL);
1620 if (!buf) {
1621 dev_warn(port->dev,
1622 "Failed to allocate Rx dma buffer, using PIO\n");
1623 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001624 return;
1625 }
1626
1627 for (i = 0; i < 2; i++) {
1628 struct scatterlist *sg = &s->sg_rx[i];
1629
1630 sg_init_table(sg, 1);
1631 s->rx_buf[i] = buf;
1632 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001633 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001634
1635 buf += s->buf_len_rx;
1636 dma += s->buf_len_rx;
1637 }
1638
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001639 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001640 s->rx_timer.function = sci_dma_rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001641
Geert Uytterhoeven202dc3c2018-10-09 19:41:58 +02001642 s->chan_rx_saved = s->chan_rx = chan;
1643
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001644 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001645 sci_dma_rx_submit(s, false);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001646 }
1647}
1648
1649static void sci_free_dma(struct uart_port *port)
1650{
1651 struct sci_port *s = to_sci_port(port);
1652
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001653 if (s->chan_tx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001654 sci_dma_tx_release(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001655 if (s->chan_rx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001656 sci_dma_rx_release(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001657}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001658
1659static void sci_flush_buffer(struct uart_port *port)
1660{
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001661 struct sci_port *s = to_sci_port(port);
1662
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001663 /*
1664 * In uart_flush_buffer(), the xmit circular buffer has just been
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001665 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1666 * pending transfers
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001667 */
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001668 s->tx_dma_len = 0;
1669 if (s->chan_tx) {
1670 dmaengine_terminate_async(s->chan_tx);
1671 s->cookie_tx = -EINVAL;
1672 }
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001673}
1674#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001675static inline void sci_request_dma(struct uart_port *port)
1676{
1677}
1678
1679static inline void sci_free_dma(struct uart_port *port)
1680{
1681}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001682
1683#define sci_flush_buffer NULL
1684#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001685
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001686static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001688 struct uart_port *port = ptr;
1689 struct sci_port *s = to_sci_port(port);
1690
Ulrich Hecht03940372017-02-03 11:38:18 +01001691#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001692 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001693 u16 scr = serial_port_in(port, SCSCR);
1694 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001695
1696 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001697 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001698 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001699 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001700 } else {
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001701 if (sci_dma_rx_submit(s, false) < 0)
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001702 goto handle_pio;
1703
Paul Mundtf43dc232011-01-13 15:06:28 +09001704 scr &= ~SCSCR_RIE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001705 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001706 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001707 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001708 serial_port_out(port, SCxSR,
1709 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001710 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001711 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001712 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001713
1714 return IRQ_HANDLED;
1715 }
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001716
1717handle_pio:
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001718#endif
1719
Ulrich Hecht03940372017-02-03 11:38:18 +01001720 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1721 if (!scif_rtrg_enabled(port))
1722 scif_set_rtrg(port, s->rx_trigger);
1723
1724 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001725 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001726 }
1727
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 /* I think sci_receive_chars has to be called irrespective
1729 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1730 * to be disabled?
1731 */
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001732 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
1734 return IRQ_HANDLED;
1735}
1736
David Howells7d12e782006-10-05 14:55:46 +01001737static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738{
1739 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001740 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
Stuart Menefyfd78a762009-07-29 23:01:24 +09001742 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001744 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
1746 return IRQ_HANDLED;
1747}
1748
Chris Brandt628c5342018-07-31 05:41:39 -05001749static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1750{
1751 struct uart_port *port = ptr;
1752
1753 /* Handle BREAKs */
1754 sci_handle_breaks(port);
1755 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1756
1757 return IRQ_HANDLED;
1758}
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001759
David Howells7d12e782006-10-05 14:55:46 +01001760static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761{
1762 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001763 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764
Chris Brandt628c5342018-07-31 05:41:39 -05001765 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001766 /* Break and Error interrupts are muxed */
1767 unsigned short ssr_status = serial_port_in(port, SCxSR);
1768
1769 /* Break Interrupt */
1770 if (ssr_status & SCxSR_BRK(port))
1771 sci_br_interrupt(irq, ptr);
1772
1773 /* Break only? */
1774 if (!(ssr_status & SCxSR_ERRORS(port)))
1775 return IRQ_HANDLED;
1776 }
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 /* Handle errors */
1779 if (port->type == PORT_SCI) {
1780 if (sci_handle_errors(port)) {
1781 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001782 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001783 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 }
1785 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001786 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001787 if (!s->chan_rx)
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001788 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 }
1790
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001791 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
1793 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001794 if (!s->chan_tx)
1795 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
1797 return IRQ_HANDLED;
1798}
1799
David Howells7d12e782006-10-05 14:55:46 +01001800static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001802 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001803 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001804 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001805 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Paul Mundtb12bb292012-03-30 19:50:15 +09001807 ssr_status = serial_port_in(port, SCxSR);
1808 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001809 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001810 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001811 else if (sci_getreg(port, s->params->overrun_reg)->size)
1812 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001813
Paul Mundtf43dc232011-01-13 15:06:28 +09001814 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
1816 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001817 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001818 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001819 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001820
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001821 /*
1822 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1823 * DR flags
1824 */
1825 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001826 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001827 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001830 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001831 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001832
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001834 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001835 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001837 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001838 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001839 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001840 ret = IRQ_HANDLED;
1841 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001842
Michael Trimarchia8884e32008-10-31 16:10:23 +09001843 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844}
1845
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001846static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001847 const char *desc;
1848 irq_handler_t handler;
1849} sci_irq_desc[] = {
1850 /*
1851 * Split out handlers, the default case.
1852 */
1853 [SCIx_ERI_IRQ] = {
1854 .desc = "rx err",
1855 .handler = sci_er_interrupt,
1856 },
1857
1858 [SCIx_RXI_IRQ] = {
1859 .desc = "rx full",
1860 .handler = sci_rx_interrupt,
1861 },
1862
1863 [SCIx_TXI_IRQ] = {
1864 .desc = "tx empty",
1865 .handler = sci_tx_interrupt,
1866 },
1867
1868 [SCIx_BRI_IRQ] = {
1869 .desc = "break",
1870 .handler = sci_br_interrupt,
1871 },
1872
Chris Brandt628c5342018-07-31 05:41:39 -05001873 [SCIx_DRI_IRQ] = {
1874 .desc = "rx ready",
1875 .handler = sci_rx_interrupt,
1876 },
1877
1878 [SCIx_TEI_IRQ] = {
1879 .desc = "tx end",
1880 .handler = sci_tx_interrupt,
1881 },
1882
Paul Mundt9174fc82011-06-28 15:25:36 +09001883 /*
1884 * Special muxed handler.
1885 */
1886 [SCIx_MUX_IRQ] = {
1887 .desc = "mux",
1888 .handler = sci_mpxed_interrupt,
1889 },
1890};
1891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892static int sci_request_irq(struct sci_port *port)
1893{
Paul Mundt9174fc82011-06-28 15:25:36 +09001894 struct uart_port *up = &port->port;
Chris Brandt628c5342018-07-31 05:41:39 -05001895 int i, j, w, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
Paul Mundt9174fc82011-06-28 15:25:36 +09001897 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001898 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001899 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001900
Chris Brandt628c5342018-07-31 05:41:39 -05001901 /* Check if already registered (muxed) */
1902 for (w = 0; w < i; w++)
1903 if (port->irqs[w] == port->irqs[i])
1904 w = i + 1;
1905 if (w > i)
1906 continue;
1907
Paul Mundt9174fc82011-06-28 15:25:36 +09001908 if (SCIx_IRQ_IS_MUXED(port)) {
1909 i = SCIx_MUX_IRQ;
1910 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001911 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001912 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001913
Paul Mundt0e8963d2012-05-18 18:21:06 +09001914 /*
1915 * Certain port types won't support all of the
1916 * available interrupt sources.
1917 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001918 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001919 continue;
1920 }
1921
Paul Mundt9174fc82011-06-28 15:25:36 +09001922 desc = sci_irq_desc + i;
Chris Brandt628c5342018-07-31 05:41:39 -05001923 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1924 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001925 if (!port->irqstr[j]) {
1926 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001927 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001928 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001929
Paul Mundt9174fc82011-06-28 15:25:36 +09001930 ret = request_irq(irq, desc->handler, up->irqflags,
1931 port->irqstr[j], port);
1932 if (unlikely(ret)) {
1933 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1934 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 }
1936 }
1937
1938 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001939
1940out_noirq:
1941 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001942 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001943
1944out_nomem:
1945 while (--j >= 0)
1946 kfree(port->irqstr[j]);
1947
1948 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949}
1950
1951static void sci_free_irq(struct sci_port *port)
1952{
Chris Brandt4d959872019-01-28 13:25:56 -05001953 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Paul Mundt9174fc82011-06-28 15:25:36 +09001955 /*
1956 * Intentionally in reverse order so we iterate over the muxed
1957 * IRQ first.
1958 */
1959 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001960 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001961
1962 /*
1963 * Certain port types won't support all of the available
1964 * interrupt sources.
1965 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001966 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001967 continue;
1968
Chris Brandt4d959872019-01-28 13:25:56 -05001969 /* Check if already freed (irq was muxed) */
1970 for (j = 0; j < i; j++)
1971 if (port->irqs[j] == irq)
1972 j = i + 1;
1973 if (j > i)
1974 continue;
1975
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001976 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001977 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Paul Mundt9174fc82011-06-28 15:25:36 +09001979 if (SCIx_IRQ_IS_MUXED(port)) {
1980 /* If there's only one IRQ, we're done. */
1981 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 }
1983 }
1984}
1985
1986static unsigned int sci_tx_empty(struct uart_port *port)
1987{
Paul Mundtb12bb292012-03-30 19:50:15 +09001988 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001989 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001990
1991 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992}
1993
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001994static void sci_set_rts(struct uart_port *port, bool state)
1995{
1996 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1997 u16 data = serial_port_in(port, SCPDR);
1998
1999 /* Active low */
2000 if (state)
2001 data &= ~SCPDR_RTSD;
2002 else
2003 data |= SCPDR_RTSD;
2004 serial_port_out(port, SCPDR, data);
2005
2006 /* RTS# is output */
2007 serial_port_out(port, SCPCR,
2008 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2009 } else if (sci_getreg(port, SCSPTR)->size) {
2010 u16 ctrl = serial_port_in(port, SCSPTR);
2011
2012 /* Active low */
2013 if (state)
2014 ctrl &= ~SCSPTR_RTSDT;
2015 else
2016 ctrl |= SCSPTR_RTSDT;
2017 serial_port_out(port, SCSPTR, ctrl);
2018 }
2019}
2020
2021static bool sci_get_cts(struct uart_port *port)
2022{
2023 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2024 /* Active low */
2025 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2026 } else if (sci_getreg(port, SCSPTR)->size) {
2027 /* Active low */
2028 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2029 }
2030
2031 return true;
2032}
2033
Paul Mundtcdf7c422011-11-24 20:18:32 +09002034/*
2035 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2036 * CTS/RTS is supported in hardware by at least one port and controlled
2037 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2038 * handled via the ->init_pins() op, which is a bit of a one-way street,
2039 * lacking any ability to defer pin control -- this will later be
2040 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002041 *
2042 * Other modes (such as loopback) are supported generically on certain
2043 * port types, but not others. For these it's sufficient to test for the
2044 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002045 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2047{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002048 struct sci_port *s = to_sci_port(port);
2049
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002050 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002051 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002052
2053 /*
2054 * Standard loopback mode for SCFCR ports.
2055 */
2056 reg = sci_getreg(port, SCFCR);
2057 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01002058 serial_port_out(port, SCFCR,
2059 serial_port_in(port, SCFCR) |
2060 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002061 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002062
2063 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002064
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002065 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002066 return;
2067
2068 if (!(mctrl & TIOCM_RTS)) {
2069 /* Disable Auto RTS */
2070 serial_port_out(port, SCFCR,
2071 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2072
2073 /* Clear RTS */
2074 sci_set_rts(port, 0);
2075 } else if (s->autorts) {
2076 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2077 /* Enable RTS# pin function */
2078 serial_port_out(port, SCPCR,
2079 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2080 }
2081
2082 /* Enable Auto RTS */
2083 serial_port_out(port, SCFCR,
2084 serial_port_in(port, SCFCR) | SCFCR_MCE);
2085 } else {
2086 /* Set RTS */
2087 sci_set_rts(port, 1);
2088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089}
2090
2091static unsigned int sci_get_mctrl(struct uart_port *port)
2092{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002093 struct sci_port *s = to_sci_port(port);
2094 struct mctrl_gpios *gpios = s->gpios;
2095 unsigned int mctrl = 0;
2096
2097 mctrl_gpio_get(gpios, &mctrl);
2098
Paul Mundtcdf7c422011-11-24 20:18:32 +09002099 /*
2100 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002101 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002102 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002103 if (s->autorts) {
2104 if (sci_get_cts(port))
2105 mctrl |= TIOCM_CTS;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002106 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002107 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002108 }
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002109 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002110 mctrl |= TIOCM_DSR;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002111 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002112 mctrl |= TIOCM_CAR;
2113
2114 return mctrl;
2115}
2116
2117static void sci_enable_ms(struct uart_port *port)
2118{
2119 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120}
2121
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122static void sci_break_ctl(struct uart_port *port, int break_state)
2123{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002124 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002125 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002126
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002127 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002128 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002129 /*
2130 * Not supported by hardware. Most parts couple break and rx
2131 * interrupts together, with break detection always enabled.
2132 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002133 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002134 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002135
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002136 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002137 scsptr = serial_port_in(port, SCSPTR);
2138 scscr = serial_port_in(port, SCSCR);
2139
2140 if (break_state == -1) {
2141 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2142 scscr &= ~SCSCR_TE;
2143 } else {
2144 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2145 scscr |= SCSCR_TE;
2146 }
2147
2148 serial_port_out(port, SCSPTR, scsptr);
2149 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002150 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151}
2152
2153static int sci_startup(struct uart_port *port)
2154{
Magnus Damma5660ad2009-01-21 15:14:38 +00002155 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002156 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002158 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2159
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002160 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002161
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002162 ret = sci_request_irq(s);
2163 if (unlikely(ret < 0)) {
2164 sci_free_dma(port);
2165 return ret;
2166 }
2167
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 return 0;
2169}
2170
2171static void sci_shutdown(struct uart_port *port)
2172{
Magnus Damma5660ad2009-01-21 15:14:38 +00002173 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002174 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002175 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002177 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2178
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002179 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002180 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2181
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002182 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002184 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002185 /*
2186 * Stop RX and TX, disable related interrupts, keep clock source
2187 * and HSCIF TOT bits
2188 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002189 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002190 serial_port_out(port, SCSCR, scr &
2191 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002192 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002193
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002194#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02002195 if (s->chan_rx_saved) {
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002196 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2197 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002198 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002199 }
2200#endif
2201
Geert Uytterhoevenc5a92622018-07-06 11:08:36 +02002202 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2203 del_timer_sync(&s->rx_fifo_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002205 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206}
2207
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002208static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2209 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002210{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002211 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002212 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002213 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002214
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002215 if (s->port.type != PORT_HSCIF)
2216 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002217
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002218 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002219 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2220 if (abs(err) >= abs(min_err))
2221 continue;
2222
2223 min_err = err;
2224 *srr = sr - 1;
2225
2226 if (!err)
2227 break;
2228 }
2229
2230 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2231 *srr + 1);
2232 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002233}
2234
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002235static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2236 unsigned long freq, unsigned int *dlr,
2237 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002238{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002239 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002240 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002241
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002242 if (s->port.type != PORT_HSCIF)
2243 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002244
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002245 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002246 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2247 dl = clamp(dl, 1U, 65535U);
2248
2249 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2250 if (abs(err) >= abs(min_err))
2251 continue;
2252
2253 min_err = err;
2254 *dlr = dl;
2255 *srr = sr - 1;
2256
2257 if (!err)
2258 break;
2259 }
2260
2261 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2262 min_err, *dlr, *srr + 1);
2263 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002264}
2265
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002266/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002267static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2268 unsigned int *brr, unsigned int *srr,
2269 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002270{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002271 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002272 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002273 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002274
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002275 if (s->port.type != PORT_HSCIF)
2276 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002277
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002278 /*
2279 * Find the combination of sample rate and clock select with the
2280 * smallest deviation from the desired baud rate.
2281 * Prefer high sample rates to maximise the receive margin.
2282 *
2283 * M: Receive margin (%)
2284 * N: Ratio of bit rate to clock (N = sampling rate)
2285 * D: Clock duty (D = 0 to 1.0)
2286 * L: Frame length (L = 9 to 12)
2287 * F: Absolute value of clock frequency deviation
2288 *
2289 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2290 * (|D - 0.5| / N * (1 + F))|
2291 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2292 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002293 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002294 for (c = 0; c <= 3; c++) {
2295 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002296 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002297
2298 /*
2299 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002300 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002301 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002302 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002303 *
2304 * Watch out for overflow when calculating the desired
2305 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002306 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002307 if (bps > UINT_MAX / prediv)
2308 break;
2309
2310 scrate = prediv * bps;
2311 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002312 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002313
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002314 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002315 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002316 continue;
2317
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002318 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002319 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002320 *srr = sr - 1;
2321 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002322
2323 if (!err)
2324 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002325 }
2326 }
2327
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002328found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002329 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2330 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002331 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002332}
2333
Magnus Damm1ba76222011-08-03 03:47:36 +00002334static void sci_reset(struct uart_port *port)
2335{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002336 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002337 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002338 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002339
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002340 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002341
Paul Mundt0979e0e2011-11-24 18:35:49 +09002342 reg = sci_getreg(port, SCFCR);
2343 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002344 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002345
2346 sci_clear_SCxSR(port,
2347 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2348 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002349 if (sci_getreg(port, SCLSR)->size) {
2350 status = serial_port_in(port, SCLSR);
2351 status &= ~(SCLSR_TO | SCLSR_ORER);
2352 serial_port_out(port, SCLSR, status);
2353 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002354
Ulrich Hecht03940372017-02-03 11:38:18 +01002355 if (s->rx_trigger > 1) {
2356 if (s->rx_fifo_timeout) {
2357 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002358 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002359 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002360 if (port->type == PORT_SCIFA ||
2361 port->type == PORT_SCIFB)
2362 scif_set_rtrg(port, 1);
2363 else
2364 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002365 }
2366 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002367}
2368
Alan Cox606d0992006-12-08 02:38:45 -08002369static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2370 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371{
Ulrich Hecht03940372017-02-03 11:38:18 +01002372 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002373 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2374 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002375 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002376 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002377 int min_err = INT_MAX, err;
2378 unsigned long max_freq = 0;
2379 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002380 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002382 if ((termios->c_cflag & CSIZE) == CS7)
2383 smr_val |= SCSMR_CHR;
2384 if (termios->c_cflag & PARENB)
2385 smr_val |= SCSMR_PE;
2386 if (termios->c_cflag & PARODD)
2387 smr_val |= SCSMR_PE | SCSMR_ODD;
2388 if (termios->c_cflag & CSTOPB)
2389 smr_val |= SCSMR_STOP;
2390
Magnus Damm154280f2009-12-22 03:37:28 +00002391 /*
2392 * earlyprintk comes here early on with port->uartclk set to zero.
2393 * the clock framework is not up and running at this point so here
2394 * we assume that 115200 is the maximum baud rate. please note that
2395 * the baud rate is not programmed during earlyprintk - it is assumed
2396 * that the previous boot loader has enabled required clocks and
2397 * setup the baud rate generator hardware for us already.
2398 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002399 if (!port->uartclk) {
2400 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2401 goto done;
2402 }
Magnus Damm154280f2009-12-22 03:37:28 +00002403
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002404 for (i = 0; i < SCI_NUM_CLKS; i++)
2405 max_freq = max(max_freq, s->clk_rates[i]);
2406
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002407 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002408 if (!baud)
2409 goto done;
2410
2411 /*
2412 * There can be multiple sources for the sampling clock. Find the one
2413 * that gives us the smallest deviation from the desired baud rate.
2414 */
2415
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002416 /* Optional Undivided External Clock */
2417 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2418 port->type != PORT_SCIFB) {
2419 err = sci_sck_calc(s, baud, &srr1);
2420 if (abs(err) < abs(min_err)) {
2421 best_clk = SCI_SCK;
2422 scr_val = SCSCR_CKE1;
2423 sccks = SCCKS_CKS;
2424 min_err = err;
2425 srr = srr1;
2426 if (!err)
2427 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002428 }
2429 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002431 /* Optional BRG Frequency Divided External Clock */
2432 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2433 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2434 &srr1);
2435 if (abs(err) < abs(min_err)) {
2436 best_clk = SCI_SCIF_CLK;
2437 scr_val = SCSCR_CKE1;
2438 sccks = 0;
2439 min_err = err;
2440 dl = dl1;
2441 srr = srr1;
2442 if (!err)
2443 goto done;
2444 }
2445 }
2446
2447 /* Optional BRG Frequency Divided Internal Clock */
2448 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2449 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2450 &srr1);
2451 if (abs(err) < abs(min_err)) {
2452 best_clk = SCI_BRG_INT;
2453 scr_val = SCSCR_CKE1;
2454 sccks = SCCKS_XIN;
2455 min_err = err;
2456 dl = dl1;
2457 srr = srr1;
2458 if (!min_err)
2459 goto done;
2460 }
2461 }
2462
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002463 /* Divided Functional Clock using standard Bit Rate Register */
2464 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2465 if (abs(err) < abs(min_err)) {
2466 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002467 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002468 min_err = err;
2469 brr = brr1;
2470 srr = srr1;
2471 cks = cks1;
2472 }
2473
2474done:
2475 if (best_clk >= 0)
2476 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2477 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478
Paul Mundt23241d42011-06-28 13:55:31 +09002479 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002480
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002481 /*
2482 * Program the optional External Baud Rate Generator (BRG) first.
2483 * It controls the mux to select (H)SCK or frequency divided clock.
2484 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002485 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2486 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002487 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002488 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002489
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002490 spin_lock_irqsave(&port->lock, flags);
2491
Magnus Damm1ba76222011-08-03 03:47:36 +00002492 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002493
Paul Mundte108b2c2006-09-27 16:32:13 +09002494 uart_update_timeout(port, termios->c_cflag, baud);
2495
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002496 /* byte size and parity */
2497 switch (termios->c_cflag & CSIZE) {
2498 case CS5:
2499 bits = 7;
2500 break;
2501 case CS6:
2502 bits = 8;
2503 break;
2504 case CS7:
2505 bits = 9;
2506 break;
2507 default:
2508 bits = 10;
2509 break;
2510 }
2511
2512 if (termios->c_cflag & CSTOPB)
2513 bits++;
2514 if (termios->c_cflag & PARENB)
2515 bits++;
2516
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002517 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002518 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2519 switch (srr + 1) {
2520 case 5: smr_val |= SCSMR_SRC_5; break;
2521 case 7: smr_val |= SCSMR_SRC_7; break;
2522 case 11: smr_val |= SCSMR_SRC_11; break;
2523 case 13: smr_val |= SCSMR_SRC_13; break;
2524 case 16: smr_val |= SCSMR_SRC_16; break;
2525 case 17: smr_val |= SCSMR_SRC_17; break;
2526 case 19: smr_val |= SCSMR_SRC_19; break;
2527 case 27: smr_val |= SCSMR_SRC_27; break;
2528 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002529 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002530 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002531 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002532 serial_port_out(port, SCBRR, brr);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002533 if (sci_getreg(port, HSSRR)->size) {
2534 unsigned int hssrr = srr | HSCIF_SRE;
2535 /* Calculate deviation from intended rate at the
2536 * center of the last stop bit in sampling clocks.
2537 */
2538 int last_stop = bits * 2 - 1;
Geert Uytterhoevenace96562019-04-01 13:25:10 +02002539 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2540 (int)(srr + 1),
2541 2 * (int)baud);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002542
2543 if (abs(deviation) >= 2) {
2544 /* At least two sampling clocks off at the
2545 * last stop bit; we can increase the error
2546 * margin by shifting the sampling point.
2547 */
Geert Uytterhoeven6b877842019-03-29 10:10:26 +01002548 int shift = clamp(deviation / 2, -8, 7);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002549
2550 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2551 HSCIF_SRHP_MASK;
2552 hssrr |= HSCIF_SRDE;
2553 }
2554 serial_port_out(port, HSSRR, hssrr);
2555 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002556
2557 /* Wait one bit interval */
2558 udelay((1000000 + (baud - 1)) / baud);
2559 } else {
2560 /* Don't touch the bit rate configuration */
2561 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002562 smr_val |= serial_port_in(port, SCSMR) &
2563 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002564 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002565 serial_port_out(port, SCSMR, smr_val);
2566 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567
Paul Mundtd5701642008-12-16 20:07:27 +09002568 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002569
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002570 port->status &= ~UPSTAT_AUTOCTS;
2571 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002572 reg = sci_getreg(port, SCFCR);
2573 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002574 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002575
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002576 if ((port->flags & UPF_HARD_FLOW) &&
2577 (termios->c_cflag & CRTSCTS)) {
2578 /* There is no CTS interrupt to restart the hardware */
2579 port->status |= UPSTAT_AUTOCTS;
2580 /* MCE is enabled when RTS is raised */
2581 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002582 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002583
2584 /*
2585 * As we've done a sci_reset() above, ensure we don't
2586 * interfere with the FIFOs while toggling MCE. As the
2587 * reset values could still be set, simply mask them out.
2588 */
2589 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2590
Paul Mundtb12bb292012-03-30 19:50:15 +09002591 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002592 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002593 if (port->flags & UPF_HARD_FLOW) {
2594 /* Refresh (Auto) RTS */
2595 sci_set_mctrl(port, port->mctrl);
2596 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002597
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002598 scr_val |= SCSCR_RE | SCSCR_TE |
2599 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002600 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002601 if ((srr + 1 == 5) &&
2602 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2603 /*
2604 * In asynchronous mode, when the sampling rate is 1/5, first
2605 * received data may become invalid on some SCIFA and SCIFB.
2606 * To avoid this problem wait more than 1 serial data time (1
2607 * bit time x serial data number) after setting SCSCR.RE = 1.
2608 */
2609 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002612 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002613 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002614 * See serial_core.c::uart_update_timeout().
2615 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2616 * function calculates 1 jiffie for the data plus 5 jiffies for the
2617 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2618 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2619 * value obtained by this formula is too small. Therefore, if the value
2620 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002621 */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002622 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002623#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002624 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2625 if (s->rx_timeout < 20)
2626 s->rx_timeout = 20;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002627#endif
2628
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002630 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002631
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002632 spin_unlock_irqrestore(&port->lock, flags);
2633
Paul Mundt23241d42011-06-28 13:55:31 +09002634 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002635
2636 if (UART_ENABLE_MS(port, termios->c_cflag))
2637 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638}
2639
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002640static void sci_pm(struct uart_port *port, unsigned int state,
2641 unsigned int oldstate)
2642{
2643 struct sci_port *sci_port = to_sci_port(port);
2644
2645 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002646 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002647 sci_port_disable(sci_port);
2648 break;
2649 default:
2650 sci_port_enable(sci_port);
2651 break;
2652 }
2653}
2654
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655static const char *sci_type(struct uart_port *port)
2656{
2657 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002658 case PORT_IRDA:
2659 return "irda";
2660 case PORT_SCI:
2661 return "sci";
2662 case PORT_SCIF:
2663 return "scif";
2664 case PORT_SCIFA:
2665 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002666 case PORT_SCIFB:
2667 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002668 case PORT_HSCIF:
2669 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 }
2671
Paul Mundtfa439722008-09-04 18:53:58 +09002672 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673}
2674
Paul Mundtf6e94952011-01-21 15:25:36 +09002675static int sci_remap_port(struct uart_port *port)
2676{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002677 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002678
2679 /*
2680 * Nothing to do if there's already an established membase.
2681 */
2682 if (port->membase)
2683 return 0;
2684
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002685 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +01002686 port->membase = ioremap(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002687 if (unlikely(!port->membase)) {
2688 dev_err(port->dev, "can't remap port#%d\n", port->line);
2689 return -ENXIO;
2690 }
2691 } else {
2692 /*
2693 * For the simple (and majority of) cases where we don't
2694 * need to do any remapping, just cast the cookie
2695 * directly.
2696 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002697 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002698 }
2699
2700 return 0;
2701}
2702
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703static void sci_release_port(struct uart_port *port)
2704{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002705 struct sci_port *sport = to_sci_port(port);
2706
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002707 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002708 iounmap(port->membase);
2709 port->membase = NULL;
2710 }
2711
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002712 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713}
2714
2715static int sci_request_port(struct uart_port *port)
2716{
Paul Mundte2651642011-01-20 21:24:03 +09002717 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002718 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002719 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002721 res = request_mem_region(port->mapbase, sport->reg_size,
2722 dev_name(port->dev));
2723 if (unlikely(res == NULL)) {
2724 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002725 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727
Paul Mundtf6e94952011-01-21 15:25:36 +09002728 ret = sci_remap_port(port);
2729 if (unlikely(ret != 0)) {
2730 release_resource(res);
2731 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002732 }
Paul Mundte2651642011-01-20 21:24:03 +09002733
2734 return 0;
2735}
2736
2737static void sci_config_port(struct uart_port *port, int flags)
2738{
2739 if (flags & UART_CONFIG_TYPE) {
2740 struct sci_port *sport = to_sci_port(port);
2741
2742 port->type = sport->cfg->type;
2743 sci_request_port(port);
2744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745}
2746
2747static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2748{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 if (ser->baud_base < 2400)
2750 /* No paper tape reader for Mitch.. */
2751 return -EINVAL;
2752
2753 return 0;
2754}
2755
Julia Lawall069a47e2016-09-01 19:51:35 +02002756static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 .tx_empty = sci_tx_empty,
2758 .set_mctrl = sci_set_mctrl,
2759 .get_mctrl = sci_get_mctrl,
2760 .start_tx = sci_start_tx,
2761 .stop_tx = sci_stop_tx,
2762 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002763 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 .break_ctl = sci_break_ctl,
2765 .startup = sci_startup,
2766 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002767 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002769 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 .type = sci_type,
2771 .release_port = sci_release_port,
2772 .request_port = sci_request_port,
2773 .config_port = sci_config_port,
2774 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002775#ifdef CONFIG_CONSOLE_POLL
2776 .poll_get_char = sci_poll_get_char,
2777 .poll_put_char = sci_poll_put_char,
2778#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779};
2780
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002781static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2782{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002783 const char *clk_names[] = {
2784 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002785 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002786 [SCI_BRG_INT] = "brg_int",
2787 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002788 };
2789 struct clk *clk;
2790 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002791
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002792 if (sci_port->cfg->type == PORT_HSCIF)
2793 clk_names[SCI_SCK] = "hsck";
2794
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002795 for (i = 0; i < SCI_NUM_CLKS; i++) {
2796 clk = devm_clk_get(dev, clk_names[i]);
2797 if (PTR_ERR(clk) == -EPROBE_DEFER)
2798 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002799
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002800 if (IS_ERR(clk) && i == SCI_FCK) {
2801 /*
2802 * "fck" used to be called "sci_ick", and we need to
2803 * maintain DT backward compatibility.
2804 */
2805 clk = devm_clk_get(dev, "sci_ick");
2806 if (PTR_ERR(clk) == -EPROBE_DEFER)
2807 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002808
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002809 if (!IS_ERR(clk))
2810 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002811
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002812 /*
2813 * Not all SH platforms declare a clock lookup entry
2814 * for SCI devices, in which case we need to get the
2815 * global "peripheral_clk" clock.
2816 */
2817 clk = devm_clk_get(dev, "peripheral_clk");
2818 if (!IS_ERR(clk))
2819 goto found;
2820
2821 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2822 PTR_ERR(clk));
2823 return PTR_ERR(clk);
2824 }
2825
2826found:
2827 if (IS_ERR(clk))
2828 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2829 PTR_ERR(clk));
2830 else
Geert Uytterhoevend63c16f2018-06-01 11:28:21 +02002831 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2832 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002833 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2834 }
2835 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002836}
2837
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002838static const struct sci_port_params *
2839sci_probe_regmap(const struct plat_sci_port *cfg)
2840{
2841 unsigned int regtype;
2842
2843 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2844 return &sci_port_params[cfg->regtype];
2845
2846 switch (cfg->type) {
2847 case PORT_SCI:
2848 regtype = SCIx_SCI_REGTYPE;
2849 break;
2850 case PORT_IRDA:
2851 regtype = SCIx_IRDA_REGTYPE;
2852 break;
2853 case PORT_SCIFA:
2854 regtype = SCIx_SCIFA_REGTYPE;
2855 break;
2856 case PORT_SCIFB:
2857 regtype = SCIx_SCIFB_REGTYPE;
2858 break;
2859 case PORT_SCIF:
2860 /*
2861 * The SH-4 is a bit of a misnomer here, although that's
2862 * where this particular port layout originated. This
2863 * configuration (or some slight variation thereof)
2864 * remains the dominant model for all SCIFs.
2865 */
2866 regtype = SCIx_SH4_SCIF_REGTYPE;
2867 break;
2868 case PORT_HSCIF:
2869 regtype = SCIx_HSCIF_REGTYPE;
2870 break;
2871 default:
2872 pr_err("Can't probe register map for given port\n");
2873 return NULL;
2874 }
2875
2876 return &sci_port_params[regtype];
2877}
2878
Bill Pemberton9671f092012-11-19 13:21:50 -05002879static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002880 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002881 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002882{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002883 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002884 const struct resource *res;
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +02002885 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002886 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002887
Paul Mundt50f09592011-12-02 20:09:48 +09002888 sci_port->cfg = p;
2889
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002890 port->ops = &sci_uart_ops;
2891 port->iotype = UPIO_MEM;
2892 port->line = index;
Dmitry Safonovdc9a3252019-12-13 00:06:40 +00002893 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_SH_SCI_CONSOLE);
Markus Pietrek75136d42010-01-15 08:33:20 +09002894
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002895 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2896 if (res == NULL)
2897 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002898
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002899 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002900 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002901
Geert Uytterhoeven392fb8d2019-10-01 20:07:43 +02002902 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
2903 if (i)
2904 sci_port->irqs[i] = platform_get_irq_optional(dev, i);
2905 else
2906 sci_port->irqs[i] = platform_get_irq(dev, i);
2907 }
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002908
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002909 /* The SCI generates several interrupts. They can be muxed together or
2910 * connected to different interrupt lines. In the muxed case only one
Chris Brandt628c5342018-07-31 05:41:39 -05002911 * interrupt resource is specified as there is only one interrupt ID.
2912 * In the non-muxed case, up to 6 interrupt signals might be generated
2913 * from the SCI, however those signals might have their own individual
2914 * interrupt ID numbers, or muxed together with another interrupt.
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002915 */
2916 if (sci_port->irqs[0] < 0)
2917 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002918
Chris Brandt628c5342018-07-31 05:41:39 -05002919 if (sci_port->irqs[1] < 0)
2920 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2921 sci_port->irqs[i] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002922
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002923 sci_port->params = sci_probe_regmap(p);
2924 if (unlikely(sci_port->params == NULL))
2925 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002926
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002927 switch (p->type) {
2928 case PORT_SCIFB:
2929 sci_port->rx_trigger = 48;
2930 break;
2931 case PORT_HSCIF:
2932 sci_port->rx_trigger = 64;
2933 break;
2934 case PORT_SCIFA:
2935 sci_port->rx_trigger = 32;
2936 break;
2937 case PORT_SCIF:
2938 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2939 /* RX triggering not implemented for this IP */
2940 sci_port->rx_trigger = 1;
2941 else
2942 sci_port->rx_trigger = 8;
2943 break;
2944 default:
2945 sci_port->rx_trigger = 1;
2946 break;
2947 }
2948
Ulrich Hecht03940372017-02-03 11:38:18 +01002949 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002950 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002951
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002952 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2953 * match the SoC datasheet, this should be investigated. Let platform
2954 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002955 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002956 sci_port->sampling_rate_mask = p->sampling_rate
2957 ? SCI_SR(p->sampling_rate)
2958 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002959
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002960 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002961 ret = sci_init_clocks(sci_port, &dev->dev);
2962 if (ret < 0)
2963 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002964
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002965 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002966
2967 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002968 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002969
Paul Mundtce6738b2011-01-19 15:24:40 +09002970 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002971 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002972 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002973
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002974 if (port->type == PORT_SCI) {
2975 if (sci_port->reg_size >= 0x20)
2976 port->regshift = 2;
2977 else
2978 port->regshift = 1;
2979 }
2980
Paul Mundtce6738b2011-01-19 15:24:40 +09002981 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002982 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002983 * for the multi-IRQ ports, which is where we are primarily
2984 * concerned with the shutdown path synchronization.
2985 *
2986 * For the muxed case there's nothing more to do.
2987 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002988 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002989 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002990
Paul Mundt61a69762011-06-14 12:40:19 +09002991 port->serial_in = sci_serial_in;
2992 port->serial_out = sci_serial_out;
2993
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002994 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002995}
2996
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002997static void sci_cleanup_single(struct sci_port *port)
2998{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002999 pm_runtime_disable(port->port.dev);
3000}
3001
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003002#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
3003 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003004static void serial_console_putchar(struct uart_port *port, int ch)
3005{
3006 sci_poll_put_char(port, ch);
3007}
3008
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009/*
3010 * Print a string to the serial port trying not to disturb
3011 * any possible real use of the port...
3012 */
3013static void serial_console_write(struct console *co, const char *s,
3014 unsigned count)
3015{
Paul Mundt906b17d2011-01-21 16:19:53 +09003016 struct sci_port *sci_port = &sci_ports[co->index];
3017 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003018 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003019 unsigned long flags;
3020 int locked = 1;
3021
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003022 if (port->sysrq)
3023 locked = 0;
Dmitry Safonovdc9a3252019-12-13 00:06:40 +00003024 else if (oops_in_progress)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003025 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003026 else
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003027 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003028
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003029 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003030 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003031 ctrl_temp = SCSCR_RE | SCSCR_TE |
3032 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003033 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003034 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09003035
Magnus Damm501b8252009-01-21 15:14:30 +00003036 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09003037
3038 /* wait until fifo is empty and last bit has been transmitted */
3039 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09003040 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09003041 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003042
3043 /* restore the SCSCR */
3044 serial_port_out(port, SCSCR, ctrl);
3045
3046 if (locked)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003047 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048}
3049
Bill Pemberton9671f092012-11-19 13:21:50 -05003050static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003052 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 struct uart_port *port;
3054 int baud = 115200;
3055 int bits = 8;
3056 int parity = 'n';
3057 int flow = 'n';
3058 int ret;
3059
Paul Mundte108b2c2006-09-27 16:32:13 +09003060 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09003061 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09003062 */
Paul Mundt906b17d2011-01-21 16:19:53 +09003063 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09003064 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09003065
Paul Mundt906b17d2011-01-21 16:19:53 +09003066 sci_port = &sci_ports[co->index];
3067 port = &sci_port->port;
3068
Alexandre Courbotb2267a62011-02-09 03:18:46 +00003069 /*
3070 * Refuse to handle uninitialized ports.
3071 */
3072 if (!port->ops)
3073 return -ENODEV;
3074
Paul Mundtf6e94952011-01-21 15:25:36 +09003075 ret = sci_remap_port(port);
3076 if (unlikely(ret != 0))
3077 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09003078
Linus Torvalds1da177e2005-04-16 15:20:36 -07003079 if (options)
3080 uart_parse_options(options, &baud, &parity, &bits, &flow);
3081
Paul Mundtab7cfb52011-06-01 14:47:42 +09003082 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083}
3084
3085static struct console serial_console = {
3086 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09003087 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 .write = serial_console_write,
3089 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09003090 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09003092 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093};
3094
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003095#ifdef CONFIG_SUPERH
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003096static struct console early_serial_console = {
3097 .name = "early_ttySC",
3098 .write = serial_console_write,
3099 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09003100 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003101};
Paul Mundtecdf8a42011-01-21 00:05:48 +09003102
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003103static char early_serial_buf[32];
3104
Bill Pemberton9671f092012-11-19 13:21:50 -05003105static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003106{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003107 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003108
3109 if (early_serial_console.data)
3110 return -EEXIST;
3111
3112 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003113
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003114 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003115
3116 serial_console_setup(&early_serial_console, early_serial_buf);
3117
3118 if (!strstr(early_serial_buf, "keep"))
3119 early_serial_console.flags |= CON_BOOT;
3120
3121 register_console(&early_serial_console);
3122 return 0;
3123}
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003124#endif
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003125
3126#define SCI_CONSOLE (&serial_console)
3127
Paul Mundtecdf8a42011-01-21 00:05:48 +09003128#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003129static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003130{
3131 return -EINVAL;
3132}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003134#define SCI_CONSOLE NULL
3135
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003136#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003138static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139
Sjoerd Simons352b9262017-04-20 14:13:01 +02003140static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141static struct uart_driver sci_uart_driver = {
3142 .owner = THIS_MODULE,
3143 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 .dev_name = "ttySC",
3145 .major = SCI_MAJOR,
3146 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003147 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 .cons = SCI_CONSOLE,
3149};
3150
Paul Mundt54507f62009-05-08 23:48:33 +09003151static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003152{
Paul Mundtd535a232011-01-19 17:19:35 +09003153 struct sci_port *port = platform_get_drvdata(dev);
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003154 unsigned int type = port->port.type; /* uart_remove_... clears it */
Magnus Damme552de22009-01-21 15:13:42 +00003155
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003156 sci_ports_in_use &= ~BIT(port->port.line);
Paul Mundtd535a232011-01-19 17:19:35 +09003157 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003158
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003159 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003160
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003161 if (port->port.fifosize > 1)
3162 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3163 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3164 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003165
Magnus Damme552de22009-01-21 15:13:42 +00003166 return 0;
3167}
3168
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003169
3170#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3171#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3172#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003173
3174static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003175 /* SoC-specific types */
3176 {
3177 .compatible = "renesas,scif-r7s72100",
3178 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3179 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +02003180 {
3181 .compatible = "renesas,scif-r7s9210",
3182 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3183 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003184 /* Family-specific types */
3185 {
3186 .compatible = "renesas,rcar-gen1-scif",
3187 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3188 }, {
3189 .compatible = "renesas,rcar-gen2-scif",
3190 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3191 }, {
3192 .compatible = "renesas,rcar-gen3-scif",
3193 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3194 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003195 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003196 {
3197 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003198 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003199 }, {
3200 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003201 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003202 }, {
3203 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003204 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003205 }, {
3206 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003207 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003208 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003209 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003210 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003211 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003212 /* Terminator */
3213 },
3214};
3215MODULE_DEVICE_TABLE(of, of_sci_match);
3216
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003217static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3218 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003219{
3220 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003221 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003222 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003223 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003224 int id;
3225
3226 if (!IS_ENABLED(CONFIG_OF) || !np)
3227 return NULL;
3228
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003229 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003230
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003231 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003232 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003233 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003234
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003235 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003236 id = of_alias_get_id(np, "serial");
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003237 if (id < 0 && ~sci_ports_in_use)
3238 id = ffz(sci_ports_in_use);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003239 if (id < 0) {
3240 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3241 return NULL;
3242 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003243 if (id >= ARRAY_SIZE(sci_ports)) {
3244 dev_err(&pdev->dev, "serial%d out of range\n", id);
3245 return NULL;
3246 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003247
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003248 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003249 *dev_id = id;
3250
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003251 p->type = SCI_OF_TYPE(data);
3252 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003253
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003254 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003255
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003256 return p;
3257}
3258
Bill Pemberton9671f092012-11-19 13:21:50 -05003259static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003260 unsigned int index,
3261 struct plat_sci_port *p,
3262 struct sci_port *sciport)
3263{
Magnus Damm0ee70712009-01-21 15:13:50 +00003264 int ret;
3265
3266 /* Sanity check */
3267 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003268 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003269 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003270 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003271 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003272 }
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003273 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3274 if (sci_ports_in_use & BIT(index))
3275 return -EBUSY;
Magnus Damm0ee70712009-01-21 15:13:50 +00003276
Sjoerd Simons352b9262017-04-20 14:13:01 +02003277 mutex_lock(&sci_uart_registration_lock);
3278 if (!sci_uart_driver.state) {
3279 ret = uart_register_driver(&sci_uart_driver);
3280 if (ret) {
3281 mutex_unlock(&sci_uart_registration_lock);
3282 return ret;
3283 }
3284 }
3285 mutex_unlock(&sci_uart_registration_lock);
3286
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003287 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003288 if (ret)
3289 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003290
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003291 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
Frieder Schrempfe55a0972019-08-02 10:04:10 +00003292 if (IS_ERR(sciport->gpios))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003293 return PTR_ERR(sciport->gpios);
3294
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003295 if (sciport->has_rtscts) {
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02003296 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3297 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003298 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3299 return -EINVAL;
3300 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003301 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003302 }
3303
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003304 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3305 if (ret) {
3306 sci_cleanup_single(sciport);
3307 return ret;
3308 }
3309
3310 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003311}
3312
Bill Pemberton9671f092012-11-19 13:21:50 -05003313static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003315 struct plat_sci_port *p;
3316 struct sci_port *sp;
3317 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003318 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003319
Paul Mundtecdf8a42011-01-21 00:05:48 +09003320 /*
3321 * If we've come here via earlyprintk initialization, head off to
3322 * the special early probe. We don't have sufficient device state
3323 * to make it beyond this yet.
3324 */
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003325#ifdef CONFIG_SUPERH
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003326 if (is_sh_early_platform_device(dev))
Paul Mundtecdf8a42011-01-21 00:05:48 +09003327 return sci_probe_earlyprintk(dev);
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003328#endif
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003329
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003330 if (dev->dev.of_node) {
3331 p = sci_parse_dt(dev, &dev_id);
3332 if (p == NULL)
3333 return -EINVAL;
3334 } else {
3335 p = dev->dev.platform_data;
3336 if (p == NULL) {
3337 dev_err(&dev->dev, "no platform data supplied\n");
3338 return -EINVAL;
3339 }
3340
3341 dev_id = dev->id;
3342 }
3343
3344 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003345 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003346
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003347 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003348 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003349 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003350
Ulrich Hecht5d231882017-02-03 11:38:19 +01003351 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003352 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003353 if (ret)
3354 return ret;
3355 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003356 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3357 sp->port.type == PORT_HSCIF) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003358 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003359 if (ret) {
3360 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003361 device_remove_file(&dev->dev,
3362 &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003363 }
3364 return ret;
3365 }
3366 }
3367
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368#ifdef CONFIG_SH_STANDARD_BIOS
3369 sh_bios_gdb_detach();
3370#endif
3371
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003372 sci_ports_in_use |= BIT(dev_id);
Paul Mundte108b2c2006-09-27 16:32:13 +09003373 return 0;
3374}
3375
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003376static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003377{
Paul Mundtd535a232011-01-19 17:19:35 +09003378 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003379
Paul Mundtd535a232011-01-19 17:19:35 +09003380 if (sport)
3381 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003382
3383 return 0;
3384}
3385
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003386static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003387{
Paul Mundtd535a232011-01-19 17:19:35 +09003388 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003389
Paul Mundtd535a232011-01-19 17:19:35 +09003390 if (sport)
3391 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003392
3393 return 0;
3394}
3395
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003396static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003397
Paul Mundte108b2c2006-09-27 16:32:13 +09003398static struct platform_driver sci_driver = {
3399 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003400 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003401 .driver = {
3402 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003403 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003404 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003405 },
3406};
3407
3408static int __init sci_init(void)
3409{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003410 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003411
Sjoerd Simons352b9262017-04-20 14:13:01 +02003412 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413}
3414
3415static void __exit sci_exit(void)
3416{
Paul Mundte108b2c2006-09-27 16:32:13 +09003417 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003418
3419 if (sci_uart_driver.state)
3420 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421}
3422
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003423#if defined(CONFIG_SUPERH) && defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003424sh_early_platform_init_buffer("earlyprintk", &sci_driver,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003425 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3426#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003427#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003428static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003429
3430static int __init early_console_setup(struct earlycon_device *device,
3431 int type)
3432{
3433 if (!device->port.membase)
3434 return -ENODEV;
3435
3436 device->port.serial_in = sci_serial_in;
3437 device->port.serial_out = sci_serial_out;
3438 device->port.type = type;
3439 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003440 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003441 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003442 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003443 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3444 sci_serial_out(&sci_ports[0].port, SCSCR,
3445 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003446
3447 device->con->write = serial_console_write;
3448 return 0;
3449}
3450static int __init sci_early_console_setup(struct earlycon_device *device,
3451 const char *opt)
3452{
3453 return early_console_setup(device, PORT_SCI);
3454}
3455static int __init scif_early_console_setup(struct earlycon_device *device,
3456 const char *opt)
3457{
3458 return early_console_setup(device, PORT_SCIF);
3459}
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003460static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3461 const char *opt)
3462{
3463 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3464 return early_console_setup(device, PORT_SCIF);
3465}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003466static int __init scifa_early_console_setup(struct earlycon_device *device,
3467 const char *opt)
3468{
3469 return early_console_setup(device, PORT_SCIFA);
3470}
3471static int __init scifb_early_console_setup(struct earlycon_device *device,
3472 const char *opt)
3473{
3474 return early_console_setup(device, PORT_SCIFB);
3475}
3476static int __init hscif_early_console_setup(struct earlycon_device *device,
3477 const char *opt)
3478{
3479 return early_console_setup(device, PORT_HSCIF);
3480}
3481
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003482OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003483OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003484OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003485OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003486OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003487OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3488#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3489
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490module_init(sci_init);
3491module_exit(sci_exit);
3492
Paul Mundte108b2c2006-09-27 16:32:13 +09003493MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003494MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003495MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003496MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");