blob: dbf488b9ae27923a523c2450925f846968359227 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "sh-sci.h"
61
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010062/* Offsets into the sci_port->irqs array */
63enum {
64 SCIx_ERI_IRQ,
65 SCIx_RXI_IRQ,
66 SCIx_TXI_IRQ,
67 SCIx_BRI_IRQ,
68 SCIx_NR_IRQS,
69
70 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
71};
72
73#define SCIx_IRQ_IS_MUXED(port) \
74 ((port)->irqs[SCIx_ERI_IRQ] == \
75 (port)->irqs[SCIx_RXI_IRQ]) || \
76 ((port)->irqs[SCIx_ERI_IRQ] && \
77 ((port)->irqs[SCIx_RXI_IRQ] < 0))
78
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010079enum SCI_CLKS {
80 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010081 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010082 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
83 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010084 SCI_NUM_CLKS
85};
86
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010087/* Bit x set means sampling rate x + 1 is supported */
88#define SCI_SR(x) BIT((x) - 1)
89#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
90
91#define min_sr(_port) ffs((_port)->sampling_rate_mask)
92#define max_sr(_port) fls((_port)->sampling_rate_mask)
93
94/* Iterate over all supported sampling rates, from high to low */
95#define for_each_sr(_sr, _port) \
96 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
97 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
98
Paul Mundte108b2c2006-09-27 16:32:13 +090099struct sci_port {
100 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Paul Mundtce6738b2011-01-19 15:24:40 +0900102 /* Platform configuration */
103 struct plat_sci_port *cfg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200104 unsigned int overrun_reg;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200105 unsigned int overrun_mask;
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100106 unsigned int error_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200107 unsigned int error_clear;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100108 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900109 resource_size_t reg_size;
Paul Mundte108b2c2006-09-27 16:32:13 +0900110
Paul Mundte108b2c2006-09-27 16:32:13 +0900111 /* Break timer */
112 struct timer_list break_timer;
113 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900114
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100115 /* Clocks */
116 struct clk *clks[SCI_NUM_CLKS];
117 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900118
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100119 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900120 char *irqstr[SCIx_NR_IRQS];
121
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900122 struct dma_chan *chan_tx;
123 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900124
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900125#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900126 dma_cookie_t cookie_tx;
127 dma_cookie_t cookie_rx[2];
128 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200129 dma_addr_t tx_dma_addr;
130 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900131 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200132 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900133 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900134 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000136 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137#endif
Paul Mundte108b2c2006-09-27 16:32:13 +0900138};
139
Paul Mundte108b2c2006-09-27 16:32:13 +0900140#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
141
142static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143static struct uart_driver sci_uart_driver;
144
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900145static inline struct sci_port *
146to_sci_port(struct uart_port *uart)
147{
148 return container_of(uart, struct sci_port, port);
149}
150
Paul Mundt61a69762011-06-14 12:40:19 +0900151struct plat_sci_reg {
152 u8 offset, size;
153};
154
155/* Helper for invalidating specific entries of an inherited map. */
156#define sci_reg_invalid { .offset = 0, .size = 0 }
157
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200158static const struct plat_sci_reg sci_regmap[SCIx_NR_REGTYPES][SCIx_NR_REGS] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900159 [SCIx_PROBE_REGTYPE] = {
160 [0 ... SCIx_NR_REGS - 1] = sci_reg_invalid,
161 },
162
163 /*
164 * Common SCI definitions, dependent on the port's regshift
165 * value.
166 */
167 [SCIx_SCI_REGTYPE] = {
168 [SCSMR] = { 0x00, 8 },
169 [SCBRR] = { 0x01, 8 },
170 [SCSCR] = { 0x02, 8 },
171 [SCxTDR] = { 0x03, 8 },
172 [SCxSR] = { 0x04, 8 },
173 [SCxRDR] = { 0x05, 8 },
174 [SCFCR] = sci_reg_invalid,
175 [SCFDR] = sci_reg_invalid,
176 [SCTFDR] = sci_reg_invalid,
177 [SCRFDR] = sci_reg_invalid,
178 [SCSPTR] = sci_reg_invalid,
179 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200180 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200181 [SCPCR] = sci_reg_invalid,
182 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100183 [SCDL] = sci_reg_invalid,
184 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900185 },
186
187 /*
188 * Common definitions for legacy IrDA ports, dependent on
189 * regshift value.
190 */
191 [SCIx_IRDA_REGTYPE] = {
192 [SCSMR] = { 0x00, 8 },
193 [SCBRR] = { 0x01, 8 },
194 [SCSCR] = { 0x02, 8 },
195 [SCxTDR] = { 0x03, 8 },
196 [SCxSR] = { 0x04, 8 },
197 [SCxRDR] = { 0x05, 8 },
198 [SCFCR] = { 0x06, 8 },
199 [SCFDR] = { 0x07, 16 },
200 [SCTFDR] = sci_reg_invalid,
201 [SCRFDR] = sci_reg_invalid,
202 [SCSPTR] = sci_reg_invalid,
203 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200204 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200205 [SCPCR] = sci_reg_invalid,
206 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100207 [SCDL] = sci_reg_invalid,
208 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900209 },
210
211 /*
212 * Common SCIFA definitions.
213 */
214 [SCIx_SCIFA_REGTYPE] = {
215 [SCSMR] = { 0x00, 16 },
216 [SCBRR] = { 0x04, 8 },
217 [SCSCR] = { 0x08, 16 },
218 [SCxTDR] = { 0x20, 8 },
219 [SCxSR] = { 0x14, 16 },
220 [SCxRDR] = { 0x24, 8 },
221 [SCFCR] = { 0x18, 16 },
222 [SCFDR] = { 0x1c, 16 },
223 [SCTFDR] = sci_reg_invalid,
224 [SCRFDR] = sci_reg_invalid,
225 [SCSPTR] = sci_reg_invalid,
226 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200227 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200228 [SCPCR] = { 0x30, 16 },
229 [SCPDR] = { 0x34, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100230 [SCDL] = sci_reg_invalid,
231 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900232 },
233
234 /*
235 * Common SCIFB definitions.
236 */
237 [SCIx_SCIFB_REGTYPE] = {
238 [SCSMR] = { 0x00, 16 },
239 [SCBRR] = { 0x04, 8 },
240 [SCSCR] = { 0x08, 16 },
241 [SCxTDR] = { 0x40, 8 },
242 [SCxSR] = { 0x14, 16 },
243 [SCxRDR] = { 0x60, 8 },
244 [SCFCR] = { 0x18, 16 },
Takashi Yoshii8c66d6d2012-11-16 10:53:31 +0900245 [SCFDR] = sci_reg_invalid,
246 [SCTFDR] = { 0x38, 16 },
247 [SCRFDR] = { 0x3c, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900248 [SCSPTR] = sci_reg_invalid,
249 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200250 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200251 [SCPCR] = { 0x30, 16 },
252 [SCPDR] = { 0x34, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100253 [SCDL] = sci_reg_invalid,
254 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900255 },
256
257 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100258 * Common SH-2(A) SCIF definitions for ports with FIFO data
259 * count registers.
260 */
261 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
262 [SCSMR] = { 0x00, 16 },
263 [SCBRR] = { 0x04, 8 },
264 [SCSCR] = { 0x08, 16 },
265 [SCxTDR] = { 0x0c, 8 },
266 [SCxSR] = { 0x10, 16 },
267 [SCxRDR] = { 0x14, 8 },
268 [SCFCR] = { 0x18, 16 },
269 [SCFDR] = { 0x1c, 16 },
270 [SCTFDR] = sci_reg_invalid,
271 [SCRFDR] = sci_reg_invalid,
272 [SCSPTR] = { 0x20, 16 },
273 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200274 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200275 [SCPCR] = sci_reg_invalid,
276 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100277 [SCDL] = sci_reg_invalid,
278 [SCCKS] = sci_reg_invalid,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100279 },
280
281 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900282 * Common SH-3 SCIF definitions.
283 */
284 [SCIx_SH3_SCIF_REGTYPE] = {
285 [SCSMR] = { 0x00, 8 },
286 [SCBRR] = { 0x02, 8 },
287 [SCSCR] = { 0x04, 8 },
288 [SCxTDR] = { 0x06, 8 },
289 [SCxSR] = { 0x08, 16 },
290 [SCxRDR] = { 0x0a, 8 },
291 [SCFCR] = { 0x0c, 8 },
292 [SCFDR] = { 0x0e, 16 },
293 [SCTFDR] = sci_reg_invalid,
294 [SCRFDR] = sci_reg_invalid,
295 [SCSPTR] = sci_reg_invalid,
296 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200297 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200298 [SCPCR] = sci_reg_invalid,
299 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100300 [SCDL] = sci_reg_invalid,
301 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900302 },
303
304 /*
305 * Common SH-4(A) SCIF(B) definitions.
306 */
307 [SCIx_SH4_SCIF_REGTYPE] = {
308 [SCSMR] = { 0x00, 16 },
309 [SCBRR] = { 0x04, 8 },
310 [SCSCR] = { 0x08, 16 },
311 [SCxTDR] = { 0x0c, 8 },
312 [SCxSR] = { 0x10, 16 },
313 [SCxRDR] = { 0x14, 8 },
314 [SCFCR] = { 0x18, 16 },
315 [SCFDR] = { 0x1c, 16 },
316 [SCTFDR] = sci_reg_invalid,
317 [SCRFDR] = sci_reg_invalid,
318 [SCSPTR] = { 0x20, 16 },
319 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200320 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200321 [SCPCR] = sci_reg_invalid,
322 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100323 [SCDL] = sci_reg_invalid,
324 [SCCKS] = sci_reg_invalid,
325 },
326
327 /*
328 * Common SCIF definitions for ports with a Baud Rate Generator for
329 * External Clock (BRG).
330 */
331 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
332 [SCSMR] = { 0x00, 16 },
333 [SCBRR] = { 0x04, 8 },
334 [SCSCR] = { 0x08, 16 },
335 [SCxTDR] = { 0x0c, 8 },
336 [SCxSR] = { 0x10, 16 },
337 [SCxRDR] = { 0x14, 8 },
338 [SCFCR] = { 0x18, 16 },
339 [SCFDR] = { 0x1c, 16 },
340 [SCTFDR] = sci_reg_invalid,
341 [SCRFDR] = sci_reg_invalid,
342 [SCSPTR] = { 0x20, 16 },
343 [SCLSR] = { 0x24, 16 },
344 [HSSRR] = sci_reg_invalid,
345 [SCPCR] = sci_reg_invalid,
346 [SCPDR] = sci_reg_invalid,
347 [SCDL] = { 0x30, 16 },
348 [SCCKS] = { 0x34, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200349 },
350
351 /*
352 * Common HSCIF definitions.
353 */
354 [SCIx_HSCIF_REGTYPE] = {
355 [SCSMR] = { 0x00, 16 },
356 [SCBRR] = { 0x04, 8 },
357 [SCSCR] = { 0x08, 16 },
358 [SCxTDR] = { 0x0c, 8 },
359 [SCxSR] = { 0x10, 16 },
360 [SCxRDR] = { 0x14, 8 },
361 [SCFCR] = { 0x18, 16 },
362 [SCFDR] = { 0x1c, 16 },
363 [SCTFDR] = sci_reg_invalid,
364 [SCRFDR] = sci_reg_invalid,
365 [SCSPTR] = { 0x20, 16 },
366 [SCLSR] = { 0x24, 16 },
367 [HSSRR] = { 0x40, 16 },
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200368 [SCPCR] = sci_reg_invalid,
369 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100370 [SCDL] = { 0x30, 16 },
371 [SCCKS] = { 0x34, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900372 },
373
374 /*
375 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
376 * register.
377 */
378 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
379 [SCSMR] = { 0x00, 16 },
380 [SCBRR] = { 0x04, 8 },
381 [SCSCR] = { 0x08, 16 },
382 [SCxTDR] = { 0x0c, 8 },
383 [SCxSR] = { 0x10, 16 },
384 [SCxRDR] = { 0x14, 8 },
385 [SCFCR] = { 0x18, 16 },
386 [SCFDR] = { 0x1c, 16 },
387 [SCTFDR] = sci_reg_invalid,
388 [SCRFDR] = sci_reg_invalid,
389 [SCSPTR] = sci_reg_invalid,
390 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200391 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200392 [SCPCR] = sci_reg_invalid,
393 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100394 [SCDL] = sci_reg_invalid,
395 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900396 },
397
398 /*
399 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
400 * count registers.
401 */
402 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
403 [SCSMR] = { 0x00, 16 },
404 [SCBRR] = { 0x04, 8 },
405 [SCSCR] = { 0x08, 16 },
406 [SCxTDR] = { 0x0c, 8 },
407 [SCxSR] = { 0x10, 16 },
408 [SCxRDR] = { 0x14, 8 },
409 [SCFCR] = { 0x18, 16 },
410 [SCFDR] = { 0x1c, 16 },
411 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
412 [SCRFDR] = { 0x20, 16 },
413 [SCSPTR] = { 0x24, 16 },
414 [SCLSR] = { 0x28, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200415 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200416 [SCPCR] = sci_reg_invalid,
417 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100418 [SCDL] = sci_reg_invalid,
419 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900420 },
421
422 /*
423 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
424 * registers.
425 */
426 [SCIx_SH7705_SCIF_REGTYPE] = {
427 [SCSMR] = { 0x00, 16 },
428 [SCBRR] = { 0x04, 8 },
429 [SCSCR] = { 0x08, 16 },
430 [SCxTDR] = { 0x20, 8 },
431 [SCxSR] = { 0x14, 16 },
432 [SCxRDR] = { 0x24, 8 },
433 [SCFCR] = { 0x18, 16 },
434 [SCFDR] = { 0x1c, 16 },
435 [SCTFDR] = sci_reg_invalid,
436 [SCRFDR] = sci_reg_invalid,
437 [SCSPTR] = sci_reg_invalid,
438 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200439 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200440 [SCPCR] = sci_reg_invalid,
441 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100442 [SCDL] = sci_reg_invalid,
443 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900444 },
445};
446
Paul Mundt72b294c2011-06-14 17:38:19 +0900447#define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
448
Paul Mundt61a69762011-06-14 12:40:19 +0900449/*
450 * The "offset" here is rather misleading, in that it refers to an enum
451 * value relative to the port mapping rather than the fixed offset
452 * itself, which needs to be manually retrieved from the platform's
453 * register map for the given port.
454 */
455static unsigned int sci_serial_in(struct uart_port *p, int offset)
456{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200457 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900458
459 if (reg->size == 8)
460 return ioread8(p->membase + (reg->offset << p->regshift));
461 else if (reg->size == 16)
462 return ioread16(p->membase + (reg->offset << p->regshift));
463 else
464 WARN(1, "Invalid register access\n");
465
466 return 0;
467}
468
469static void sci_serial_out(struct uart_port *p, int offset, int value)
470{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200471 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900472
473 if (reg->size == 8)
474 iowrite8(value, p->membase + (reg->offset << p->regshift));
475 else if (reg->size == 16)
476 iowrite16(value, p->membase + (reg->offset << p->regshift));
477 else
478 WARN(1, "Invalid register access\n");
479}
480
Paul Mundt61a69762011-06-14 12:40:19 +0900481static int sci_probe_regmap(struct plat_sci_port *cfg)
482{
483 switch (cfg->type) {
484 case PORT_SCI:
485 cfg->regtype = SCIx_SCI_REGTYPE;
486 break;
487 case PORT_IRDA:
488 cfg->regtype = SCIx_IRDA_REGTYPE;
489 break;
490 case PORT_SCIFA:
491 cfg->regtype = SCIx_SCIFA_REGTYPE;
492 break;
493 case PORT_SCIFB:
494 cfg->regtype = SCIx_SCIFB_REGTYPE;
495 break;
496 case PORT_SCIF:
497 /*
498 * The SH-4 is a bit of a misnomer here, although that's
499 * where this particular port layout originated. This
500 * configuration (or some slight variation thereof)
501 * remains the dominant model for all SCIFs.
502 */
503 cfg->regtype = SCIx_SH4_SCIF_REGTYPE;
504 break;
Ulrich Hechtf303b362013-05-31 17:57:01 +0200505 case PORT_HSCIF:
506 cfg->regtype = SCIx_HSCIF_REGTYPE;
507 break;
Paul Mundt61a69762011-06-14 12:40:19 +0900508 default:
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +0100509 pr_err("Can't probe register map for given port\n");
Paul Mundt61a69762011-06-14 12:40:19 +0900510 return -EINVAL;
511 }
512
513 return 0;
514}
515
Paul Mundt23241d42011-06-28 13:55:31 +0900516static void sci_port_enable(struct sci_port *sci_port)
517{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100518 unsigned int i;
519
Paul Mundt23241d42011-06-28 13:55:31 +0900520 if (!sci_port->port.dev)
521 return;
522
523 pm_runtime_get_sync(sci_port->port.dev);
524
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100525 for (i = 0; i < SCI_NUM_CLKS; i++) {
526 clk_prepare_enable(sci_port->clks[i]);
527 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
528 }
529 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900530}
531
532static void sci_port_disable(struct sci_port *sci_port)
533{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100534 unsigned int i;
535
Paul Mundt23241d42011-06-28 13:55:31 +0900536 if (!sci_port->port.dev)
537 return;
538
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100539 /* Cancel the break timer to ensure that the timer handler will not try
540 * to access the hardware with clocks and power disabled. Reset the
541 * break flag to make the break debouncing state machine ready for the
542 * next break.
543 */
544 del_timer_sync(&sci_port->break_timer);
545 sci_port->break_flag = 0;
546
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100547 for (i = SCI_NUM_CLKS; i-- > 0; )
548 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900549
550 pm_runtime_put_sync(sci_port->port.dev);
551}
552
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200553static inline unsigned long port_rx_irq_mask(struct uart_port *port)
554{
555 /*
556 * Not all ports (such as SCIFA) will support REIE. Rather than
557 * special-casing the port type, we check the port initialization
558 * IRQ enable mask to see whether the IRQ is desired at all. If
559 * it's unset, it's logically inferred that there's no point in
560 * testing for it.
561 */
562 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
563}
564
565static void sci_start_tx(struct uart_port *port)
566{
567 struct sci_port *s = to_sci_port(port);
568 unsigned short ctrl;
569
570#ifdef CONFIG_SERIAL_SH_SCI_DMA
571 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
572 u16 new, scr = serial_port_in(port, SCSCR);
573 if (s->chan_tx)
574 new = scr | SCSCR_TDRQE;
575 else
576 new = scr & ~SCSCR_TDRQE;
577 if (new != scr)
578 serial_port_out(port, SCSCR, new);
579 }
580
581 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
582 dma_submit_error(s->cookie_tx)) {
583 s->cookie_tx = 0;
584 schedule_work(&s->work_tx);
585 }
586#endif
587
588 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
589 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
590 ctrl = serial_port_in(port, SCSCR);
591 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
592 }
593}
594
595static void sci_stop_tx(struct uart_port *port)
596{
597 unsigned short ctrl;
598
599 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
600 ctrl = serial_port_in(port, SCSCR);
601
602 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
603 ctrl &= ~SCSCR_TDRQE;
604
605 ctrl &= ~SCSCR_TIE;
606
607 serial_port_out(port, SCSCR, ctrl);
608}
609
610static void sci_start_rx(struct uart_port *port)
611{
612 unsigned short ctrl;
613
614 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
615
616 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
617 ctrl &= ~SCSCR_RDRQE;
618
619 serial_port_out(port, SCSCR, ctrl);
620}
621
622static void sci_stop_rx(struct uart_port *port)
623{
624 unsigned short ctrl;
625
626 ctrl = serial_port_in(port, SCSCR);
627
628 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
629 ctrl &= ~SCSCR_RDRQE;
630
631 ctrl &= ~port_rx_irq_mask(port);
632
633 serial_port_out(port, SCSCR, ctrl);
634}
635
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200636static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
637{
638 if (port->type == PORT_SCI) {
639 /* Just store the mask */
640 serial_port_out(port, SCxSR, mask);
641 } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) {
642 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
643 /* Only clear the status bits we want to clear */
644 serial_port_out(port, SCxSR,
645 serial_port_in(port, SCxSR) & mask);
646 } else {
647 /* Store the mask, clear parity/framing errors */
648 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
649 }
650}
651
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100652#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
653 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900654
655#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900656static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 unsigned short status;
659 int c;
660
Paul Mundte108b2c2006-09-27 16:32:13 +0900661 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900662 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200664 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 continue;
666 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500667 break;
668 } while (1);
669
670 if (!(status & SCxSR_RDxF(port)))
671 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900672
Paul Mundtb12bb292012-03-30 19:50:15 +0900673 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900674
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900675 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900676 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200677 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679 return c;
680}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900681#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900683static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 unsigned short status;
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900688 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 } while (!(status & SCxSR_TDxE(port)));
690
Paul Mundtb12bb292012-03-30 19:50:15 +0900691 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200692 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100694#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
695 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Paul Mundt61a69762011-06-14 12:40:19 +0900697static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900698{
Paul Mundt61a69762011-06-14 12:40:19 +0900699 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200700 const struct plat_sci_reg *reg = sci_regmap[s->cfg->regtype] + SCSPTR;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900701
Paul Mundt61a69762011-06-14 12:40:19 +0900702 /*
703 * Use port-specific handler if provided.
704 */
705 if (s->cfg->ops && s->cfg->ops->init_pins) {
706 s->cfg->ops->init_pins(port, cflag);
707 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Paul Mundt61a69762011-06-14 12:40:19 +0900710 /*
711 * For the generic path SCSPTR is necessary. Bail out if that's
712 * unavailable, too.
713 */
714 if (!reg->size)
715 return;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800716
Paul Mundtfaf02f82011-12-02 17:44:50 +0900717 if ((s->cfg->capabilities & SCIx_HAVE_RTSCTS) &&
718 ((!(cflag & CRTSCTS)))) {
719 unsigned short status;
720
Paul Mundtb12bb292012-03-30 19:50:15 +0900721 status = serial_port_in(port, SCSPTR);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900722 status &= ~SCSPTR_CTSIO;
723 status |= SCSPTR_RTSIO;
Paul Mundtb12bb292012-03-30 19:50:15 +0900724 serial_port_out(port, SCSPTR, status); /* Set RTS = 1 */
Paul Mundtfaf02f82011-12-02 17:44:50 +0900725 }
Paul Mundtd5701642008-12-16 20:07:27 +0900726}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900728static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900729{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200730 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900731
732 reg = sci_getreg(port, SCTFDR);
733 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900734 return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900735
736 reg = sci_getreg(port, SCFDR);
737 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900738 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900739
Paul Mundtb12bb292012-03-30 19:50:15 +0900740 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900741}
742
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900743static int sci_txroom(struct uart_port *port)
744{
Paul Mundt72b294c2011-06-14 17:38:19 +0900745 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900746}
747
748static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900749{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200750 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900751
752 reg = sci_getreg(port, SCRFDR);
753 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900754 return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900755
756 reg = sci_getreg(port, SCFDR);
757 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900758 return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900759
Paul Mundtb12bb292012-03-30 19:50:15 +0900760 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900761}
762
Paul Mundt514820e2011-06-08 18:51:32 +0900763/*
764 * SCI helper for checking the state of the muxed port/RXD pins.
765 */
766static inline int sci_rxd_in(struct uart_port *port)
767{
768 struct sci_port *s = to_sci_port(port);
769
770 if (s->cfg->port_reg <= 0)
771 return 1;
772
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900773 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100774 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900775}
776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777/* ********************************************************************** *
778 * the interrupt related routines *
779 * ********************************************************************** */
780
781static void sci_transmit_chars(struct uart_port *port)
782{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700783 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 unsigned short status;
786 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900787 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
Paul Mundtb12bb292012-03-30 19:50:15 +0900789 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900791 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900792 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900793 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900794 else
Paul Mundt8e698612009-06-24 19:44:32 +0900795 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900796 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 return;
798 }
799
Paul Mundt72b294c2011-06-14 17:38:19 +0900800 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 do {
803 unsigned char c;
804
805 if (port->x_char) {
806 c = port->x_char;
807 port->x_char = 0;
808 } else if (!uart_circ_empty(xmit) && !stopped) {
809 c = xmit->buf[xmit->tail];
810 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
811 } else {
812 break;
813 }
814
Paul Mundtb12bb292012-03-30 19:50:15 +0900815 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
817 port->icount.tx++;
818 } while (--count > 0);
819
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200820 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
823 uart_write_wakeup(port);
824 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100825 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900827 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900829 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900830 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200831 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Paul Mundt8e698612009-06-24 19:44:32 +0900834 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900835 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 }
837}
838
839/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900840#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900842static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900844 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100845 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 int i, count, copied = 0;
847 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800848 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Paul Mundtb12bb292012-03-30 19:50:15 +0900850 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 if (!(status & SCxSR_RDxF(port)))
852 return;
853
854 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100856 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
858 /* If for any reason we can't copy more data, we're done! */
859 if (count == 0)
860 break;
861
862 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900863 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900864 if (uart_handle_sysrq_char(port, c) ||
865 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900867 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100868 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900870 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900871 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900872
Paul Mundtb12bb292012-03-30 19:50:15 +0900873 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874#if defined(CONFIG_CPU_SH3)
875 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900876 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 if ((c == 0) &&
878 (status & SCxSR_FER(port))) {
879 count--; i--;
880 continue;
881 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900882
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900884 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900885 sci_port->break_flag = 0;
886
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 if (STEPFN(c)) {
888 count--; i--;
889 continue;
890 }
891 }
892#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100893 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 count--; i--;
895 continue;
896 }
897
898 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900899 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800900 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900901 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900902 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900903 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800904 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900905 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900906 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800907 } else
908 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900909
Jiri Slaby92a19f92013-01-03 15:53:03 +0100910 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 }
912 }
913
Paul Mundtb12bb292012-03-30 19:50:15 +0900914 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200915 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 copied += count;
918 port->icount.rx += count;
919 }
920
921 if (copied) {
922 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100923 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900925 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200926 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 }
928}
929
930#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900931
932/*
933 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 * 1 per millisecond or so during the break period, for 9600 baud.
935 * So dont bother disabling interrupts.
936 * But dont want more than 1 break event.
937 * Use a kernel timer to periodically poll the rx line until
938 * the break is finished.
939 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900940static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900942 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945/* Ensure that two consecutive samples find the break over. */
946static void sci_break_timer(unsigned long data)
947{
Paul Mundte108b2c2006-09-27 16:32:13 +0900948 struct sci_port *port = (struct sci_port *)data;
949
950 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900952 sci_schedule_break_timer(port);
953 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 /* break is over. */
955 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900956 sci_schedule_break_timer(port);
957 } else
958 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959}
960
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900961static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962{
963 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900964 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100965 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900966 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100968 /* Handle overruns */
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200969 if (status & s->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100970 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900971
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100972 /* overrun error */
973 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
974 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900975
Joe Perches9b971cd2014-03-11 10:10:46 -0700976 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 }
978
Paul Mundte108b2c2006-09-27 16:32:13 +0900979 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 if (sci_rxd_in(port) == 0) {
981 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900982 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900983
984 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900985 port->icount.brk++;
986
Paul Mundte108b2c2006-09-27 16:32:13 +0900987 sci_port->break_flag = 1;
988 sci_schedule_break_timer(sci_port);
989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900991 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900993
994 dev_dbg(port->dev, "BREAK detected\n");
995
Jiri Slaby92a19f92013-01-03 15:53:03 +0100996 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900997 copied++;
998 }
999
Paul Mundte108b2c2006-09-27 16:32:13 +09001000 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001002 port->icount.frame++;
1003
Jiri Slaby92a19f92013-01-03 15:53:03 +01001004 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -08001005 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001006
1007 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 }
1009 }
1010
Paul Mundte108b2c2006-09-27 16:32:13 +09001011 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001013 port->icount.parity++;
1014
Jiri Slaby92a19f92013-01-03 15:53:03 +01001015 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +09001016 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001017
Joe Perches9b971cd2014-03-11 10:10:46 -07001018 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 }
1020
Alan Cox33f0f882006-01-09 20:54:13 -08001021 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001022 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
1024 return copied;
1025}
1026
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001027static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +09001028{
Jiri Slaby92a19f92013-01-03 15:53:03 +01001029 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +09001030 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001031 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001032 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001033 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +09001034
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001035 reg = sci_getreg(port, s->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +09001036 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +09001037 return 0;
1038
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001039 status = serial_port_in(port, s->overrun_reg);
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001040 if (status & s->overrun_mask) {
1041 status &= ~s->overrun_mask;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001042 serial_port_out(port, s->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +09001043
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001044 port->icount.overrun++;
1045
Jiri Slaby92a19f92013-01-03 15:53:03 +01001046 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001047 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +09001048
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +09001049 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +09001050 copied++;
1051 }
1052
1053 return copied;
1054}
1055
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001056static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057{
1058 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +09001059 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +01001060 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +00001061 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001063 if (uart_handle_break(port))
1064 return 0;
1065
Paul Mundtb7a76e42006-02-01 03:06:06 -08001066 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067#if defined(CONFIG_CPU_SH3)
1068 /* Debounce break */
1069 s->break_flag = 1;
1070#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001071
1072 port->icount.brk++;
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001075 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001076 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001077
1078 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 }
1080
Alan Cox33f0f882006-01-09 20:54:13 -08001081 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001082 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001083
Paul Mundtd830fa42008-12-16 19:29:38 +09001084 copied += sci_handle_fifo_overrun(port);
1085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 return copied;
1087}
1088
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001089#ifdef CONFIG_SERIAL_SH_SCI_DMA
1090static void sci_dma_tx_complete(void *arg)
1091{
1092 struct sci_port *s = arg;
1093 struct uart_port *port = &s->port;
1094 struct circ_buf *xmit = &port->state->xmit;
1095 unsigned long flags;
1096
1097 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1098
1099 spin_lock_irqsave(&port->lock, flags);
1100
1101 xmit->tail += s->tx_dma_len;
1102 xmit->tail &= UART_XMIT_SIZE - 1;
1103
1104 port->icount.tx += s->tx_dma_len;
1105
1106 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1107 uart_write_wakeup(port);
1108
1109 if (!uart_circ_empty(xmit)) {
1110 s->cookie_tx = 0;
1111 schedule_work(&s->work_tx);
1112 } else {
1113 s->cookie_tx = -EINVAL;
1114 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1115 u16 ctrl = serial_port_in(port, SCSCR);
1116 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1117 }
1118 }
1119
1120 spin_unlock_irqrestore(&port->lock, flags);
1121}
1122
1123/* Locking: called with port lock held */
1124static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1125{
1126 struct uart_port *port = &s->port;
1127 struct tty_port *tport = &port->state->port;
1128 int copied;
1129
1130 copied = tty_insert_flip_string(tport, buf, count);
1131 if (copied < count) {
1132 dev_warn(port->dev, "Rx overrun: dropping %zu bytes\n",
1133 count - copied);
1134 port->icount.buf_overrun++;
1135 }
1136
1137 port->icount.rx += copied;
1138
1139 return copied;
1140}
1141
1142static int sci_dma_rx_find_active(struct sci_port *s)
1143{
1144 unsigned int i;
1145
1146 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1147 if (s->active_rx == s->cookie_rx[i])
1148 return i;
1149
1150 dev_err(s->port.dev, "%s: Rx cookie %d not found!\n", __func__,
1151 s->active_rx);
1152 return -1;
1153}
1154
1155static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1156{
1157 struct dma_chan *chan = s->chan_rx;
1158 struct uart_port *port = &s->port;
1159 unsigned long flags;
1160
1161 spin_lock_irqsave(&port->lock, flags);
1162 s->chan_rx = NULL;
1163 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1164 spin_unlock_irqrestore(&port->lock, flags);
1165 dmaengine_terminate_all(chan);
1166 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1167 sg_dma_address(&s->sg_rx[0]));
1168 dma_release_channel(chan);
1169 if (enable_pio)
1170 sci_start_rx(port);
1171}
1172
1173static void sci_dma_rx_complete(void *arg)
1174{
1175 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001176 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001177 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001178 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001179 unsigned long flags;
1180 int active, count = 0;
1181
1182 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1183 s->active_rx);
1184
1185 spin_lock_irqsave(&port->lock, flags);
1186
1187 active = sci_dma_rx_find_active(s);
1188 if (active >= 0)
1189 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1190
1191 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1192
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001193 if (count)
1194 tty_flip_buffer_push(&port->state->port);
1195
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001196 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1197 DMA_DEV_TO_MEM,
1198 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1199 if (!desc)
1200 goto fail;
1201
1202 desc->callback = sci_dma_rx_complete;
1203 desc->callback_param = s;
1204 s->cookie_rx[active] = dmaengine_submit(desc);
1205 if (dma_submit_error(s->cookie_rx[active]))
1206 goto fail;
1207
1208 s->active_rx = s->cookie_rx[!active];
1209
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001210 dma_async_issue_pending(chan);
1211
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001212 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1213 __func__, s->cookie_rx[active], active, s->active_rx);
1214 spin_unlock_irqrestore(&port->lock, flags);
1215 return;
1216
1217fail:
1218 spin_unlock_irqrestore(&port->lock, flags);
1219 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1220 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001221}
1222
1223static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1224{
1225 struct dma_chan *chan = s->chan_tx;
1226 struct uart_port *port = &s->port;
1227 unsigned long flags;
1228
1229 spin_lock_irqsave(&port->lock, flags);
1230 s->chan_tx = NULL;
1231 s->cookie_tx = -EINVAL;
1232 spin_unlock_irqrestore(&port->lock, flags);
1233 dmaengine_terminate_all(chan);
1234 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1235 DMA_TO_DEVICE);
1236 dma_release_channel(chan);
1237 if (enable_pio)
1238 sci_start_tx(port);
1239}
1240
1241static void sci_submit_rx(struct sci_port *s)
1242{
1243 struct dma_chan *chan = s->chan_rx;
1244 int i;
1245
1246 for (i = 0; i < 2; i++) {
1247 struct scatterlist *sg = &s->sg_rx[i];
1248 struct dma_async_tx_descriptor *desc;
1249
1250 desc = dmaengine_prep_slave_sg(chan,
1251 sg, 1, DMA_DEV_TO_MEM,
1252 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1253 if (!desc)
1254 goto fail;
1255
1256 desc->callback = sci_dma_rx_complete;
1257 desc->callback_param = s;
1258 s->cookie_rx[i] = dmaengine_submit(desc);
1259 if (dma_submit_error(s->cookie_rx[i]))
1260 goto fail;
1261
1262 dev_dbg(s->port.dev, "%s(): cookie %d to #%d\n", __func__,
1263 s->cookie_rx[i], i);
1264 }
1265
1266 s->active_rx = s->cookie_rx[0];
1267
1268 dma_async_issue_pending(chan);
1269 return;
1270
1271fail:
1272 if (i)
1273 dmaengine_terminate_all(chan);
1274 for (i = 0; i < 2; i++)
1275 s->cookie_rx[i] = -EINVAL;
1276 s->active_rx = -EINVAL;
1277 dev_warn(s->port.dev, "Failed to re-start Rx DMA, using PIO\n");
1278 sci_rx_dma_release(s, true);
1279}
1280
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001281static void work_fn_tx(struct work_struct *work)
1282{
1283 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1284 struct dma_async_tx_descriptor *desc;
1285 struct dma_chan *chan = s->chan_tx;
1286 struct uart_port *port = &s->port;
1287 struct circ_buf *xmit = &port->state->xmit;
1288 dma_addr_t buf;
1289
1290 /*
1291 * DMA is idle now.
1292 * Port xmit buffer is already mapped, and it is one page... Just adjust
1293 * offsets and lengths. Since it is a circular buffer, we have to
1294 * transmit till the end, and then the rest. Take the port lock to get a
1295 * consistent xmit buffer state.
1296 */
1297 spin_lock_irq(&port->lock);
1298 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1299 s->tx_dma_len = min_t(unsigned int,
1300 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1301 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1302 spin_unlock_irq(&port->lock);
1303
1304 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1305 DMA_MEM_TO_DEV,
1306 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1307 if (!desc) {
1308 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1309 /* switch to PIO */
1310 sci_tx_dma_release(s, true);
1311 return;
1312 }
1313
1314 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1315 DMA_TO_DEVICE);
1316
1317 spin_lock_irq(&port->lock);
1318 desc->callback = sci_dma_tx_complete;
1319 desc->callback_param = s;
1320 spin_unlock_irq(&port->lock);
1321 s->cookie_tx = dmaengine_submit(desc);
1322 if (dma_submit_error(s->cookie_tx)) {
1323 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1324 /* switch to PIO */
1325 sci_tx_dma_release(s, true);
1326 return;
1327 }
1328
1329 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1330 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1331
1332 dma_async_issue_pending(chan);
1333}
1334
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001335static void rx_timer_fn(unsigned long arg)
1336{
1337 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001338 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001339 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001340 struct dma_tx_state state;
1341 enum dma_status status;
1342 unsigned long flags;
1343 unsigned int read;
1344 int active, count;
1345 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001346
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001347 spin_lock_irqsave(&port->lock, flags);
1348
1349 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001350
1351 active = sci_dma_rx_find_active(s);
1352 if (active < 0) {
1353 spin_unlock_irqrestore(&port->lock, flags);
1354 return;
1355 }
1356
1357 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001358 if (status == DMA_COMPLETE) {
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001359 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1360 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001361 spin_unlock_irqrestore(&port->lock, flags);
1362
1363 /* Let packet complete handler take care of the packet */
1364 return;
1365 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001366
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001367 dmaengine_pause(chan);
1368
1369 /*
1370 * sometimes DMA transfer doesn't stop even if it is stopped and
1371 * data keeps on coming until transaction is complete so check
1372 * for DMA_COMPLETE again
1373 * Let packet complete handler take care of the packet
1374 */
1375 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1376 if (status == DMA_COMPLETE) {
1377 spin_unlock_irqrestore(&port->lock, flags);
1378 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1379 return;
1380 }
1381
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001382 /* Handle incomplete DMA receive */
1383 dmaengine_terminate_all(s->chan_rx);
1384 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
1385 dev_dbg(port->dev, "Read %u bytes with cookie %d\n", read,
1386 s->active_rx);
1387
1388 if (read) {
1389 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1390 if (count)
1391 tty_flip_buffer_push(&port->state->port);
1392 }
1393
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001394 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1395 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001396
1397 /* Direct new serial port interrupts back to CPU */
1398 scr = serial_port_in(port, SCSCR);
1399 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1400 scr &= ~SCSCR_RDRQE;
1401 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1402 }
1403 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1404
1405 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001406}
1407
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001408static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1409 enum dma_transfer_direction dir,
1410 unsigned int id)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001411{
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001412 dma_cap_mask_t mask;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001413 struct dma_chan *chan;
1414 struct dma_slave_config cfg;
1415 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001416
1417 dma_cap_zero(mask);
1418 dma_cap_set(DMA_SLAVE, mask);
1419
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001420 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1421 (void *)(unsigned long)id, port->dev,
1422 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1423 if (!chan) {
1424 dev_warn(port->dev,
1425 "dma_request_slave_channel_compat failed\n");
1426 return NULL;
1427 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001428
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001429 memset(&cfg, 0, sizeof(cfg));
1430 cfg.direction = dir;
1431 if (dir == DMA_MEM_TO_DEV) {
1432 cfg.dst_addr = port->mapbase +
1433 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1434 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1435 } else {
1436 cfg.src_addr = port->mapbase +
1437 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1438 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1439 }
1440
1441 ret = dmaengine_slave_config(chan, &cfg);
1442 if (ret) {
1443 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1444 dma_release_channel(chan);
1445 return NULL;
1446 }
1447
1448 return chan;
1449}
1450
1451static void sci_request_dma(struct uart_port *port)
1452{
1453 struct sci_port *s = to_sci_port(port);
1454 struct dma_chan *chan;
1455
1456 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1457
1458 if (!port->dev->of_node &&
1459 (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0))
1460 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001461
1462 s->cookie_tx = -EINVAL;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001463 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001464 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1465 if (chan) {
1466 s->chan_tx = chan;
1467 /* UART circular tx buffer is an aligned page. */
1468 s->tx_dma_addr = dma_map_single(chan->device->dev,
1469 port->state->xmit.buf,
1470 UART_XMIT_SIZE,
1471 DMA_TO_DEVICE);
1472 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1473 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1474 dma_release_channel(chan);
1475 s->chan_tx = NULL;
1476 } else {
1477 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1478 __func__, UART_XMIT_SIZE,
1479 port->state->xmit.buf, &s->tx_dma_addr);
1480 }
1481
1482 INIT_WORK(&s->work_tx, work_fn_tx);
1483 }
1484
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001485 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001486 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1487 if (chan) {
1488 unsigned int i;
1489 dma_addr_t dma;
1490 void *buf;
1491
1492 s->chan_rx = chan;
1493
1494 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1495 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1496 &dma, GFP_KERNEL);
1497 if (!buf) {
1498 dev_warn(port->dev,
1499 "Failed to allocate Rx dma buffer, using PIO\n");
1500 dma_release_channel(chan);
1501 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001502 return;
1503 }
1504
1505 for (i = 0; i < 2; i++) {
1506 struct scatterlist *sg = &s->sg_rx[i];
1507
1508 sg_init_table(sg, 1);
1509 s->rx_buf[i] = buf;
1510 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001511 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001512
1513 buf += s->buf_len_rx;
1514 dma += s->buf_len_rx;
1515 }
1516
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001517 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1518
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001519 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1520 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001521 }
1522}
1523
1524static void sci_free_dma(struct uart_port *port)
1525{
1526 struct sci_port *s = to_sci_port(port);
1527
1528 if (s->chan_tx)
1529 sci_tx_dma_release(s, false);
1530 if (s->chan_rx)
1531 sci_rx_dma_release(s, false);
1532}
1533#else
1534static inline void sci_request_dma(struct uart_port *port)
1535{
1536}
1537
1538static inline void sci_free_dma(struct uart_port *port)
1539{
1540}
1541#endif
1542
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001543static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001545#ifdef CONFIG_SERIAL_SH_SCI_DMA
1546 struct uart_port *port = ptr;
1547 struct sci_port *s = to_sci_port(port);
1548
1549 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001550 u16 scr = serial_port_in(port, SCSCR);
1551 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001552
1553 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001554 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001555 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001556 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001557 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001558 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001559 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001560 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001561 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001562 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001563 serial_port_out(port, SCxSR,
1564 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001565 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1566 jiffies, s->rx_timeout);
1567 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001568
1569 return IRQ_HANDLED;
1570 }
1571#endif
1572
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 /* I think sci_receive_chars has to be called irrespective
1574 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1575 * to be disabled?
1576 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001577 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
1579 return IRQ_HANDLED;
1580}
1581
David Howells7d12e782006-10-05 14:55:46 +01001582static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583{
1584 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001585 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Stuart Menefyfd78a762009-07-29 23:01:24 +09001587 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001589 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
1591 return IRQ_HANDLED;
1592}
1593
David Howells7d12e782006-10-05 14:55:46 +01001594static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
1596 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001597 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599 /* Handle errors */
1600 if (port->type == PORT_SCI) {
1601 if (sci_handle_errors(port)) {
1602 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001603 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001604 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 }
1606 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001607 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001608 if (!s->chan_rx)
1609 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 }
1611
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001612 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
1614 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001615 if (!s->chan_tx)
1616 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
1618 return IRQ_HANDLED;
1619}
1620
David Howells7d12e782006-10-05 14:55:46 +01001621static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622{
1623 struct uart_port *port = ptr;
1624
1625 /* Handle BREAKs */
1626 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001627 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
1629 return IRQ_HANDLED;
1630}
1631
David Howells7d12e782006-10-05 14:55:46 +01001632static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001634 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001635 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001636 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001637 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
Paul Mundtb12bb292012-03-30 19:50:15 +09001639 ssr_status = serial_port_in(port, SCxSR);
1640 scr_status = serial_port_in(port, SCSCR);
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001641 if (s->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001642 orer_status = ssr_status;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001643 else {
1644 if (sci_getreg(port, s->overrun_reg)->size)
1645 orer_status = serial_port_in(port, s->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001646 }
1647
Paul Mundtf43dc232011-01-13 15:06:28 +09001648 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
1650 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001651 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001652 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001653 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001654
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001655 /*
1656 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1657 * DR flags
1658 */
1659 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001660 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001661 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001662
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001664 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001665 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001666
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001668 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001669 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001671 /* Overrun Interrupt */
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001672 if (orer_status & s->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001673 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001674 ret = IRQ_HANDLED;
1675 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001676
Michael Trimarchia8884e32008-10-31 16:10:23 +09001677 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678}
1679
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001680static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001681 const char *desc;
1682 irq_handler_t handler;
1683} sci_irq_desc[] = {
1684 /*
1685 * Split out handlers, the default case.
1686 */
1687 [SCIx_ERI_IRQ] = {
1688 .desc = "rx err",
1689 .handler = sci_er_interrupt,
1690 },
1691
1692 [SCIx_RXI_IRQ] = {
1693 .desc = "rx full",
1694 .handler = sci_rx_interrupt,
1695 },
1696
1697 [SCIx_TXI_IRQ] = {
1698 .desc = "tx empty",
1699 .handler = sci_tx_interrupt,
1700 },
1701
1702 [SCIx_BRI_IRQ] = {
1703 .desc = "break",
1704 .handler = sci_br_interrupt,
1705 },
1706
1707 /*
1708 * Special muxed handler.
1709 */
1710 [SCIx_MUX_IRQ] = {
1711 .desc = "mux",
1712 .handler = sci_mpxed_interrupt,
1713 },
1714};
1715
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716static int sci_request_irq(struct sci_port *port)
1717{
Paul Mundt9174fc82011-06-28 15:25:36 +09001718 struct uart_port *up = &port->port;
1719 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
Paul Mundt9174fc82011-06-28 15:25:36 +09001721 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001722 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001723 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001724
Paul Mundt9174fc82011-06-28 15:25:36 +09001725 if (SCIx_IRQ_IS_MUXED(port)) {
1726 i = SCIx_MUX_IRQ;
1727 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001728 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001729 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001730
Paul Mundt0e8963d2012-05-18 18:21:06 +09001731 /*
1732 * Certain port types won't support all of the
1733 * available interrupt sources.
1734 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001735 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001736 continue;
1737 }
1738
Paul Mundt9174fc82011-06-28 15:25:36 +09001739 desc = sci_irq_desc + i;
1740 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1741 dev_name(up->dev), desc->desc);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02001742 if (!port->irqstr[j])
Paul Mundt9174fc82011-06-28 15:25:36 +09001743 goto out_nomem;
Paul Mundt762c69e2008-12-16 18:55:26 +09001744
Paul Mundt9174fc82011-06-28 15:25:36 +09001745 ret = request_irq(irq, desc->handler, up->irqflags,
1746 port->irqstr[j], port);
1747 if (unlikely(ret)) {
1748 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1749 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 }
1751 }
1752
1753 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001754
1755out_noirq:
1756 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001757 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001758
1759out_nomem:
1760 while (--j >= 0)
1761 kfree(port->irqstr[j]);
1762
1763 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764}
1765
1766static void sci_free_irq(struct sci_port *port)
1767{
1768 int i;
1769
Paul Mundt9174fc82011-06-28 15:25:36 +09001770 /*
1771 * Intentionally in reverse order so we iterate over the muxed
1772 * IRQ first.
1773 */
1774 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001775 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001776
1777 /*
1778 * Certain port types won't support all of the available
1779 * interrupt sources.
1780 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001781 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001782 continue;
1783
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001784 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001785 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Paul Mundt9174fc82011-06-28 15:25:36 +09001787 if (SCIx_IRQ_IS_MUXED(port)) {
1788 /* If there's only one IRQ, we're done. */
1789 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 }
1791 }
1792}
1793
1794static unsigned int sci_tx_empty(struct uart_port *port)
1795{
Paul Mundtb12bb292012-03-30 19:50:15 +09001796 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001797 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001798
1799 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800}
1801
Paul Mundtcdf7c422011-11-24 20:18:32 +09001802/*
1803 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1804 * CTS/RTS is supported in hardware by at least one port and controlled
1805 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1806 * handled via the ->init_pins() op, which is a bit of a one-way street,
1807 * lacking any ability to defer pin control -- this will later be
1808 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001809 *
1810 * Other modes (such as loopback) are supported generically on certain
1811 * port types, but not others. For these it's sufficient to test for the
1812 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001813 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1815{
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001816 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001817 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001818
1819 /*
1820 * Standard loopback mode for SCFCR ports.
1821 */
1822 reg = sci_getreg(port, SCFCR);
1823 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001824 serial_port_out(port, SCFCR,
1825 serial_port_in(port, SCFCR) |
1826 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828}
1829
1830static unsigned int sci_get_mctrl(struct uart_port *port)
1831{
Paul Mundtcdf7c422011-11-24 20:18:32 +09001832 /*
1833 * CTS/RTS is handled in hardware when supported, while nothing
1834 * else is wired up. Keep it simple and simply assert DSR/CAR.
1835 */
1836 return TIOCM_DSR | TIOCM_CAR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839static void sci_break_ctl(struct uart_port *port, int break_state)
1840{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001841 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001842 const struct plat_sci_reg *reg = sci_regmap[s->cfg->regtype] + SCSPTR;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001843 unsigned short scscr, scsptr;
1844
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001845 /* check wheter the port has SCSPTR */
1846 if (!reg->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001847 /*
1848 * Not supported by hardware. Most parts couple break and rx
1849 * interrupts together, with break detection always enabled.
1850 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001851 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001852 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001853
1854 scsptr = serial_port_in(port, SCSPTR);
1855 scscr = serial_port_in(port, SCSCR);
1856
1857 if (break_state == -1) {
1858 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1859 scscr &= ~SCSCR_TE;
1860 } else {
1861 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1862 scscr |= SCSCR_TE;
1863 }
1864
1865 serial_port_out(port, SCSPTR, scsptr);
1866 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
1869static int sci_startup(struct uart_port *port)
1870{
Magnus Damma5660ad2009-01-21 15:14:38 +00001871 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001872 unsigned long flags;
Paul Mundt073e84c2011-01-19 17:30:53 +09001873 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001875 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1876
Paul Mundt073e84c2011-01-19 17:30:53 +09001877 ret = sci_request_irq(s);
1878 if (unlikely(ret < 0))
1879 return ret;
1880
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001881 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001882
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001883 spin_lock_irqsave(&port->lock, flags);
Yoshinori Satod6569012005-10-14 15:59:12 -07001884 sci_start_tx(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001885 sci_start_rx(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001886 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887
1888 return 0;
1889}
1890
1891static void sci_shutdown(struct uart_port *port)
1892{
Magnus Damma5660ad2009-01-21 15:14:38 +00001893 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001894 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001896 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1897
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001898 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001900 sci_stop_tx(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001901 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001902
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001903#ifdef CONFIG_SERIAL_SH_SCI_DMA
1904 if (s->chan_rx) {
1905 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1906 port->line);
1907 del_timer_sync(&s->rx_timer);
1908 }
1909#endif
1910
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001911 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913}
1914
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001915static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1916 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001917{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001918 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001919 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001920 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001921
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001922 if (s->port.type != PORT_HSCIF)
1923 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001924
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001925 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001926 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1927 if (abs(err) >= abs(min_err))
1928 continue;
1929
1930 min_err = err;
1931 *srr = sr - 1;
1932
1933 if (!err)
1934 break;
1935 }
1936
1937 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1938 *srr + 1);
1939 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001940}
1941
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001942static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1943 unsigned long freq, unsigned int *dlr,
1944 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001945{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001946 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001947 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001948
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001949 if (s->port.type != PORT_HSCIF)
1950 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001951
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001952 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001953 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1954 dl = clamp(dl, 1U, 65535U);
1955
1956 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1957 if (abs(err) >= abs(min_err))
1958 continue;
1959
1960 min_err = err;
1961 *dlr = dl;
1962 *srr = sr - 1;
1963
1964 if (!err)
1965 break;
1966 }
1967
1968 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1969 min_err, *dlr, *srr + 1);
1970 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001971}
1972
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001973/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001974static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
1975 unsigned int *brr, unsigned int *srr,
1976 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02001977{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001978 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001979 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001980 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001981
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001982 if (s->port.type != PORT_HSCIF)
1983 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001984
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001985 /*
1986 * Find the combination of sample rate and clock select with the
1987 * smallest deviation from the desired baud rate.
1988 * Prefer high sample rates to maximise the receive margin.
1989 *
1990 * M: Receive margin (%)
1991 * N: Ratio of bit rate to clock (N = sampling rate)
1992 * D: Clock duty (D = 0 to 1.0)
1993 * L: Frame length (L = 9 to 12)
1994 * F: Absolute value of clock frequency deviation
1995 *
1996 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
1997 * (|D - 0.5| / N * (1 + F))|
1998 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
1999 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002000 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002001 for (c = 0; c <= 3; c++) {
2002 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002003 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002004
2005 /*
2006 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002007 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002008 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002009 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002010 *
2011 * Watch out for overflow when calculating the desired
2012 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002013 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002014 if (bps > UINT_MAX / prediv)
2015 break;
2016
2017 scrate = prediv * bps;
2018 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002019 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002020
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002021 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002022 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002023 continue;
2024
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002025 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002026 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002027 *srr = sr - 1;
2028 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002029
2030 if (!err)
2031 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002032 }
2033 }
2034
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002035found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002036 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2037 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002038 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002039}
2040
Magnus Damm1ba76222011-08-03 03:47:36 +00002041static void sci_reset(struct uart_port *port)
2042{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002043 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002044 unsigned int status;
2045
2046 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002047 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002048 } while (!(status & SCxSR_TEND(port)));
2049
Paul Mundtb12bb292012-03-30 19:50:15 +09002050 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002051
Paul Mundt0979e0e2011-11-24 18:35:49 +09002052 reg = sci_getreg(port, SCFCR);
2053 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002054 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Magnus Damm1ba76222011-08-03 03:47:36 +00002055}
2056
Alan Cox606d0992006-12-08 02:38:45 -08002057static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2058 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002060 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002061 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2062 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002063 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002064 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002065 int min_err = INT_MAX, err;
2066 unsigned long max_freq = 0;
2067 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002069 if ((termios->c_cflag & CSIZE) == CS7)
2070 smr_val |= SCSMR_CHR;
2071 if (termios->c_cflag & PARENB)
2072 smr_val |= SCSMR_PE;
2073 if (termios->c_cflag & PARODD)
2074 smr_val |= SCSMR_PE | SCSMR_ODD;
2075 if (termios->c_cflag & CSTOPB)
2076 smr_val |= SCSMR_STOP;
2077
Magnus Damm154280f2009-12-22 03:37:28 +00002078 /*
2079 * earlyprintk comes here early on with port->uartclk set to zero.
2080 * the clock framework is not up and running at this point so here
2081 * we assume that 115200 is the maximum baud rate. please note that
2082 * the baud rate is not programmed during earlyprintk - it is assumed
2083 * that the previous boot loader has enabled required clocks and
2084 * setup the baud rate generator hardware for us already.
2085 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002086 if (!port->uartclk) {
2087 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2088 goto done;
2089 }
Magnus Damm154280f2009-12-22 03:37:28 +00002090
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002091 for (i = 0; i < SCI_NUM_CLKS; i++)
2092 max_freq = max(max_freq, s->clk_rates[i]);
2093
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002094 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002095 if (!baud)
2096 goto done;
2097
2098 /*
2099 * There can be multiple sources for the sampling clock. Find the one
2100 * that gives us the smallest deviation from the desired baud rate.
2101 */
2102
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002103 /* Optional Undivided External Clock */
2104 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2105 port->type != PORT_SCIFB) {
2106 err = sci_sck_calc(s, baud, &srr1);
2107 if (abs(err) < abs(min_err)) {
2108 best_clk = SCI_SCK;
2109 scr_val = SCSCR_CKE1;
2110 sccks = SCCKS_CKS;
2111 min_err = err;
2112 srr = srr1;
2113 if (!err)
2114 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002115 }
2116 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002118 /* Optional BRG Frequency Divided External Clock */
2119 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2120 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2121 &srr1);
2122 if (abs(err) < abs(min_err)) {
2123 best_clk = SCI_SCIF_CLK;
2124 scr_val = SCSCR_CKE1;
2125 sccks = 0;
2126 min_err = err;
2127 dl = dl1;
2128 srr = srr1;
2129 if (!err)
2130 goto done;
2131 }
2132 }
2133
2134 /* Optional BRG Frequency Divided Internal Clock */
2135 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2136 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2137 &srr1);
2138 if (abs(err) < abs(min_err)) {
2139 best_clk = SCI_BRG_INT;
2140 scr_val = SCSCR_CKE1;
2141 sccks = SCCKS_XIN;
2142 min_err = err;
2143 dl = dl1;
2144 srr = srr1;
2145 if (!min_err)
2146 goto done;
2147 }
2148 }
2149
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002150 /* Divided Functional Clock using standard Bit Rate Register */
2151 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2152 if (abs(err) < abs(min_err)) {
2153 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002154 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002155 min_err = err;
2156 brr = brr1;
2157 srr = srr1;
2158 cks = cks1;
2159 }
2160
2161done:
2162 if (best_clk >= 0)
2163 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2164 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Paul Mundt23241d42011-06-28 13:55:31 +09002166 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002167
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002168 /*
2169 * Program the optional External Baud Rate Generator (BRG) first.
2170 * It controls the mux to select (H)SCK or frequency divided clock.
2171 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002172 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2173 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002174 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002175 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002176
Magnus Damm1ba76222011-08-03 03:47:36 +00002177 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002178
Paul Mundte108b2c2006-09-27 16:32:13 +09002179 uart_update_timeout(port, termios->c_cflag, baud);
2180
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002181 if (best_clk >= 0) {
2182 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002183 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002184 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2185 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002186 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002187 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002188 serial_port_out(port, SCBRR, brr);
2189 if (sci_getreg(port, HSSRR)->size)
2190 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2191
2192 /* Wait one bit interval */
2193 udelay((1000000 + (baud - 1)) / baud);
2194 } else {
2195 /* Don't touch the bit rate configuration */
2196 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002197 smr_val |= serial_port_in(port, SCSMR) &
2198 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002199 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2200 serial_port_out(port, SCSCR, scr_val);
2201 serial_port_out(port, SCSMR, smr_val);
2202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
Paul Mundtd5701642008-12-16 20:07:27 +09002204 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002205
Paul Mundt73c3d532011-12-02 19:02:06 +09002206 reg = sci_getreg(port, SCFCR);
2207 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002208 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002209
Paul Mundt73c3d532011-12-02 19:02:06 +09002210 if (s->cfg->capabilities & SCIx_HAVE_RTSCTS) {
Paul Mundtfaf02f82011-12-02 17:44:50 +09002211 if (termios->c_cflag & CRTSCTS)
2212 ctrl |= SCFCR_MCE;
2213 else
2214 ctrl &= ~SCFCR_MCE;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002215 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002216
2217 /*
2218 * As we've done a sci_reset() above, ensure we don't
2219 * interfere with the FIFOs while toggling MCE. As the
2220 * reset values could still be set, simply mask them out.
2221 */
2222 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2223
Paul Mundtb12bb292012-03-30 19:50:15 +09002224 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002225 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002226
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002227 scr_val |= s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0);
2228 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2229 serial_port_out(port, SCSCR, scr_val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002231#ifdef CONFIG_SERIAL_SH_SCI_DMA
2232 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002233 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002234 * See serial_core.c::uart_update_timeout().
2235 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2236 * function calculates 1 jiffie for the data plus 5 jiffies for the
2237 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2238 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2239 * value obtained by this formula is too small. Therefore, if the value
2240 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002241 */
2242 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002243 unsigned int bits;
2244
2245 /* byte size and parity */
2246 switch (termios->c_cflag & CSIZE) {
2247 case CS5:
2248 bits = 7;
2249 break;
2250 case CS6:
2251 bits = 8;
2252 break;
2253 case CS7:
2254 bits = 9;
2255 break;
2256 default:
2257 bits = 10;
2258 break;
2259 }
2260
2261 if (termios->c_cflag & CSTOPB)
2262 bits++;
2263 if (termios->c_cflag & PARENB)
2264 bits++;
2265 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2266 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002267 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002268 s->rx_timeout * 1000 / HZ, port->timeout);
2269 if (s->rx_timeout < msecs_to_jiffies(20))
2270 s->rx_timeout = msecs_to_jiffies(20);
2271 }
2272#endif
2273
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002275 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002276
Paul Mundt23241d42011-06-28 13:55:31 +09002277 sci_port_disable(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278}
2279
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002280static void sci_pm(struct uart_port *port, unsigned int state,
2281 unsigned int oldstate)
2282{
2283 struct sci_port *sci_port = to_sci_port(port);
2284
2285 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002286 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002287 sci_port_disable(sci_port);
2288 break;
2289 default:
2290 sci_port_enable(sci_port);
2291 break;
2292 }
2293}
2294
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295static const char *sci_type(struct uart_port *port)
2296{
2297 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002298 case PORT_IRDA:
2299 return "irda";
2300 case PORT_SCI:
2301 return "sci";
2302 case PORT_SCIF:
2303 return "scif";
2304 case PORT_SCIFA:
2305 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002306 case PORT_SCIFB:
2307 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002308 case PORT_HSCIF:
2309 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 }
2311
Paul Mundtfa439722008-09-04 18:53:58 +09002312 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313}
2314
Paul Mundtf6e94952011-01-21 15:25:36 +09002315static int sci_remap_port(struct uart_port *port)
2316{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002317 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002318
2319 /*
2320 * Nothing to do if there's already an established membase.
2321 */
2322 if (port->membase)
2323 return 0;
2324
2325 if (port->flags & UPF_IOREMAP) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002326 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002327 if (unlikely(!port->membase)) {
2328 dev_err(port->dev, "can't remap port#%d\n", port->line);
2329 return -ENXIO;
2330 }
2331 } else {
2332 /*
2333 * For the simple (and majority of) cases where we don't
2334 * need to do any remapping, just cast the cookie
2335 * directly.
2336 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002337 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002338 }
2339
2340 return 0;
2341}
2342
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343static void sci_release_port(struct uart_port *port)
2344{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002345 struct sci_port *sport = to_sci_port(port);
2346
Paul Mundte2651642011-01-20 21:24:03 +09002347 if (port->flags & UPF_IOREMAP) {
2348 iounmap(port->membase);
2349 port->membase = NULL;
2350 }
2351
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002352 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353}
2354
2355static int sci_request_port(struct uart_port *port)
2356{
Paul Mundte2651642011-01-20 21:24:03 +09002357 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002358 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002359 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002361 res = request_mem_region(port->mapbase, sport->reg_size,
2362 dev_name(port->dev));
2363 if (unlikely(res == NULL)) {
2364 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002365 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002366 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
Paul Mundtf6e94952011-01-21 15:25:36 +09002368 ret = sci_remap_port(port);
2369 if (unlikely(ret != 0)) {
2370 release_resource(res);
2371 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002372 }
Paul Mundte2651642011-01-20 21:24:03 +09002373
2374 return 0;
2375}
2376
2377static void sci_config_port(struct uart_port *port, int flags)
2378{
2379 if (flags & UART_CONFIG_TYPE) {
2380 struct sci_port *sport = to_sci_port(port);
2381
2382 port->type = sport->cfg->type;
2383 sci_request_port(port);
2384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385}
2386
2387static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2388{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 if (ser->baud_base < 2400)
2390 /* No paper tape reader for Mitch.. */
2391 return -EINVAL;
2392
2393 return 0;
2394}
2395
2396static struct uart_ops sci_uart_ops = {
2397 .tx_empty = sci_tx_empty,
2398 .set_mctrl = sci_set_mctrl,
2399 .get_mctrl = sci_get_mctrl,
2400 .start_tx = sci_start_tx,
2401 .stop_tx = sci_stop_tx,
2402 .stop_rx = sci_stop_rx,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403 .break_ctl = sci_break_ctl,
2404 .startup = sci_startup,
2405 .shutdown = sci_shutdown,
2406 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002407 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408 .type = sci_type,
2409 .release_port = sci_release_port,
2410 .request_port = sci_request_port,
2411 .config_port = sci_config_port,
2412 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002413#ifdef CONFIG_CONSOLE_POLL
2414 .poll_get_char = sci_poll_get_char,
2415 .poll_put_char = sci_poll_put_char,
2416#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417};
2418
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002419static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2420{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002421 const char *clk_names[] = {
2422 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002423 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002424 [SCI_BRG_INT] = "brg_int",
2425 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002426 };
2427 struct clk *clk;
2428 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002429
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002430 if (sci_port->cfg->type == PORT_HSCIF)
2431 clk_names[SCI_SCK] = "hsck";
2432
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002433 for (i = 0; i < SCI_NUM_CLKS; i++) {
2434 clk = devm_clk_get(dev, clk_names[i]);
2435 if (PTR_ERR(clk) == -EPROBE_DEFER)
2436 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002437
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002438 if (IS_ERR(clk) && i == SCI_FCK) {
2439 /*
2440 * "fck" used to be called "sci_ick", and we need to
2441 * maintain DT backward compatibility.
2442 */
2443 clk = devm_clk_get(dev, "sci_ick");
2444 if (PTR_ERR(clk) == -EPROBE_DEFER)
2445 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002446
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002447 if (!IS_ERR(clk))
2448 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002449
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002450 /*
2451 * Not all SH platforms declare a clock lookup entry
2452 * for SCI devices, in which case we need to get the
2453 * global "peripheral_clk" clock.
2454 */
2455 clk = devm_clk_get(dev, "peripheral_clk");
2456 if (!IS_ERR(clk))
2457 goto found;
2458
2459 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2460 PTR_ERR(clk));
2461 return PTR_ERR(clk);
2462 }
2463
2464found:
2465 if (IS_ERR(clk))
2466 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2467 PTR_ERR(clk));
2468 else
2469 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2470 clk, clk);
2471 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2472 }
2473 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002474}
2475
Bill Pemberton9671f092012-11-19 13:21:50 -05002476static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002477 struct sci_port *sci_port, unsigned int index,
2478 struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002479{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002480 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002481 const struct resource *res;
2482 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002483 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002484
Paul Mundt50f09592011-12-02 20:09:48 +09002485 sci_port->cfg = p;
2486
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002487 port->ops = &sci_uart_ops;
2488 port->iotype = UPIO_MEM;
2489 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002490
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002491 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2492 if (res == NULL)
2493 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002494
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002495 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002496 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002497
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002498 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2499 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002500
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002501 /* The SCI generates several interrupts. They can be muxed together or
2502 * connected to different interrupt lines. In the muxed case only one
2503 * interrupt resource is specified. In the non-muxed case three or four
2504 * interrupt resources are specified, as the BRI interrupt is optional.
2505 */
2506 if (sci_port->irqs[0] < 0)
2507 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002508
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002509 if (sci_port->irqs[1] < 0) {
2510 sci_port->irqs[1] = sci_port->irqs[0];
2511 sci_port->irqs[2] = sci_port->irqs[0];
2512 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002513 }
2514
Paul Mundt3127c6b2011-06-28 13:44:37 +09002515 if (p->regtype == SCIx_PROBE_REGTYPE) {
2516 ret = sci_probe_regmap(p);
Rafael J. Wysockifc971142011-08-08 00:26:50 +02002517 if (unlikely(ret))
Paul Mundt3127c6b2011-06-28 13:44:37 +09002518 return ret;
2519 }
Paul Mundt61a69762011-06-14 12:40:19 +09002520
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002521 switch (p->type) {
2522 case PORT_SCIFB:
2523 port->fifosize = 256;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002524 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002525 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002526 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002527 break;
2528 case PORT_HSCIF:
2529 port->fifosize = 128;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002530 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002531 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002532 sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002533 break;
2534 case PORT_SCIFA:
2535 port->fifosize = 64;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002536 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002537 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002538 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002539 break;
2540 case PORT_SCIF:
2541 port->fifosize = 16;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002542 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002543 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002544 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002545 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002546 } else {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002547 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002548 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002549 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002550 }
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002551 break;
2552 default:
2553 port->fifosize = 1;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002554 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002555 sci_port->overrun_mask = SCI_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002556 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002557 break;
2558 }
2559
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002560 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2561 * match the SoC datasheet, this should be investigated. Let platform
2562 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002563 */
Geert Uytterhoevenf84b6bd2015-08-21 20:02:31 +02002564 if (p->sampling_rate)
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002565 sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002566
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002567 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002568 ret = sci_init_clocks(sci_port, &dev->dev);
2569 if (ret < 0)
2570 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002571
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002572 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002573
2574 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002575 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002576
Magnus Damm7ed7e072009-01-21 15:14:14 +00002577 sci_port->break_timer.data = (unsigned long)sci_port;
2578 sci_port->break_timer.function = sci_break_timer;
2579 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002580
Paul Mundtdebf9502011-06-08 18:19:37 +09002581 /*
2582 * Establish some sensible defaults for the error detection.
2583 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002584 if (p->type == PORT_SCI) {
2585 sci_port->error_mask = SCI_DEFAULT_ERROR_MASK;
2586 sci_port->error_clear = SCI_ERROR_CLEAR;
2587 } else {
2588 sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK;
2589 sci_port->error_clear = SCIF_ERROR_CLEAR;
2590 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002591
2592 /*
Laurent Pinchart3ae988d2013-12-06 10:59:17 +01002593 * Make the error mask inclusive of overrun detection, if
2594 * supported.
2595 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002596 if (sci_port->overrun_reg == SCxSR) {
Geert Uytterhoevenafd66db2015-04-30 18:21:33 +02002597 sci_port->error_mask |= sci_port->overrun_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002598 sci_port->error_clear &= ~sci_port->overrun_mask;
2599 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002600
Paul Mundtce6738b2011-01-19 15:24:40 +09002601 port->type = p->type;
Laurent Pinchartb6e4a3f2013-12-06 10:59:14 +01002602 port->flags = UPF_FIXED_PORT | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002603 port->regshift = p->regshift;
Paul Mundtce6738b2011-01-19 15:24:40 +09002604
2605 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002606 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002607 * for the multi-IRQ ports, which is where we are primarily
2608 * concerned with the shutdown path synchronization.
2609 *
2610 * For the muxed case there's nothing more to do.
2611 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002612 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002613 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002614
Paul Mundt61a69762011-06-14 12:40:19 +09002615 port->serial_in = sci_serial_in;
2616 port->serial_out = sci_serial_out;
2617
Guennadi Liakhovetski937bb6e2011-06-24 13:56:15 +02002618 if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
2619 dev_dbg(port->dev, "DMA tx %d, rx %d\n",
2620 p->dma_slave_tx, p->dma_slave_rx);
Magnus Damm7ed7e072009-01-21 15:14:14 +00002621
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002622 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002623}
2624
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002625static void sci_cleanup_single(struct sci_port *port)
2626{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002627 pm_runtime_disable(port->port.dev);
2628}
2629
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002630#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2631 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002632static void serial_console_putchar(struct uart_port *port, int ch)
2633{
2634 sci_poll_put_char(port, ch);
2635}
2636
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637/*
2638 * Print a string to the serial port trying not to disturb
2639 * any possible real use of the port...
2640 */
2641static void serial_console_write(struct console *co, const char *s,
2642 unsigned count)
2643{
Paul Mundt906b17d2011-01-21 16:19:53 +09002644 struct sci_port *sci_port = &sci_ports[co->index];
2645 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002646 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002647 unsigned long flags;
2648 int locked = 1;
2649
2650 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002651#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002652 if (port->sysrq)
2653 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002654 else
2655#endif
2656 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002657 locked = spin_trylock(&port->lock);
2658 else
2659 spin_lock(&port->lock);
2660
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002661 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002662 ctrl = serial_port_in(port, SCSCR);
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002663 ctrl_temp = (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
2664 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2665 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002666
Magnus Damm501b8252009-01-21 15:14:30 +00002667 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002668
2669 /* wait until fifo is empty and last bit has been transmitted */
2670 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002671 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002672 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002673
2674 /* restore the SCSCR */
2675 serial_port_out(port, SCSCR, ctrl);
2676
2677 if (locked)
2678 spin_unlock(&port->lock);
2679 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680}
2681
Bill Pemberton9671f092012-11-19 13:21:50 -05002682static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002684 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 struct uart_port *port;
2686 int baud = 115200;
2687 int bits = 8;
2688 int parity = 'n';
2689 int flow = 'n';
2690 int ret;
2691
Paul Mundte108b2c2006-09-27 16:32:13 +09002692 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002693 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002694 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002695 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002696 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002697
Paul Mundt906b17d2011-01-21 16:19:53 +09002698 sci_port = &sci_ports[co->index];
2699 port = &sci_port->port;
2700
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002701 /*
2702 * Refuse to handle uninitialized ports.
2703 */
2704 if (!port->ops)
2705 return -ENODEV;
2706
Paul Mundtf6e94952011-01-21 15:25:36 +09002707 ret = sci_remap_port(port);
2708 if (unlikely(ret != 0))
2709 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002710
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711 if (options)
2712 uart_parse_options(options, &baud, &parity, &bits, &flow);
2713
Paul Mundtab7cfb52011-06-01 14:47:42 +09002714 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715}
2716
2717static struct console serial_console = {
2718 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002719 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720 .write = serial_console_write,
2721 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002722 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002724 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725};
2726
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002727static struct console early_serial_console = {
2728 .name = "early_ttySC",
2729 .write = serial_console_write,
2730 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002731 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002732};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002733
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002734static char early_serial_buf[32];
2735
Bill Pemberton9671f092012-11-19 13:21:50 -05002736static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002737{
Jingoo Han574de552013-07-30 17:06:57 +09002738 struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002739
2740 if (early_serial_console.data)
2741 return -EEXIST;
2742
2743 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002744
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002745 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002746
2747 serial_console_setup(&early_serial_console, early_serial_buf);
2748
2749 if (!strstr(early_serial_buf, "keep"))
2750 early_serial_console.flags |= CON_BOOT;
2751
2752 register_console(&early_serial_console);
2753 return 0;
2754}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002755
2756#define SCI_CONSOLE (&serial_console)
2757
Paul Mundtecdf8a42011-01-21 00:05:48 +09002758#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002759static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002760{
2761 return -EINVAL;
2762}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002764#define SCI_CONSOLE NULL
2765
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002766#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002768static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769
2770static struct uart_driver sci_uart_driver = {
2771 .owner = THIS_MODULE,
2772 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773 .dev_name = "ttySC",
2774 .major = SCI_MAJOR,
2775 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002776 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777 .cons = SCI_CONSOLE,
2778};
2779
Paul Mundt54507f62009-05-08 23:48:33 +09002780static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002781{
Paul Mundtd535a232011-01-19 17:19:35 +09002782 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002783
Paul Mundtd535a232011-01-19 17:19:35 +09002784 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002785
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002786 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002787
Magnus Damme552de22009-01-21 15:13:42 +00002788 return 0;
2789}
2790
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002791
2792#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2793#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2794#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002795
2796static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002797 /* SoC-specific types */
2798 {
2799 .compatible = "renesas,scif-r7s72100",
2800 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2801 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002802 /* Family-specific types */
2803 {
2804 .compatible = "renesas,rcar-gen1-scif",
2805 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2806 }, {
2807 .compatible = "renesas,rcar-gen2-scif",
2808 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2809 }, {
2810 .compatible = "renesas,rcar-gen3-scif",
2811 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2812 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002813 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002814 {
2815 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002816 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002817 }, {
2818 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002819 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002820 }, {
2821 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002822 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002823 }, {
2824 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002825 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002826 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002827 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002828 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002829 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002830 /* Terminator */
2831 },
2832};
2833MODULE_DEVICE_TABLE(of, of_sci_match);
2834
2835static struct plat_sci_port *
2836sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2837{
2838 struct device_node *np = pdev->dev.of_node;
2839 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002840 struct plat_sci_port *p;
2841 int id;
2842
2843 if (!IS_ENABLED(CONFIG_OF) || !np)
2844 return NULL;
2845
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002846 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002847 if (!match)
2848 return NULL;
2849
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002850 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002851 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002852 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002853
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002854 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002855 id = of_alias_get_id(np, "serial");
2856 if (id < 0) {
2857 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2858 return NULL;
2859 }
2860
2861 *dev_id = id;
2862
2863 p->flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF;
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002864 p->type = SCI_OF_TYPE(match->data);
2865 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002866 p->scscr = SCSCR_RE | SCSCR_TE;
2867
2868 return p;
2869}
2870
Bill Pemberton9671f092012-11-19 13:21:50 -05002871static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002872 unsigned int index,
2873 struct plat_sci_port *p,
2874 struct sci_port *sciport)
2875{
Magnus Damm0ee70712009-01-21 15:13:50 +00002876 int ret;
2877
2878 /* Sanity check */
2879 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002880 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002881 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002882 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002883 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002884 }
2885
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002886 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002887 if (ret)
2888 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002889
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002890 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2891 if (ret) {
2892 sci_cleanup_single(sciport);
2893 return ret;
2894 }
2895
2896 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002897}
2898
Bill Pemberton9671f092012-11-19 13:21:50 -05002899static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002901 struct plat_sci_port *p;
2902 struct sci_port *sp;
2903 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002904 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002905
Paul Mundtecdf8a42011-01-21 00:05:48 +09002906 /*
2907 * If we've come here via earlyprintk initialization, head off to
2908 * the special early probe. We don't have sufficient device state
2909 * to make it beyond this yet.
2910 */
2911 if (is_early_platform_device(dev))
2912 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002913
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002914 if (dev->dev.of_node) {
2915 p = sci_parse_dt(dev, &dev_id);
2916 if (p == NULL)
2917 return -EINVAL;
2918 } else {
2919 p = dev->dev.platform_data;
2920 if (p == NULL) {
2921 dev_err(&dev->dev, "no platform data supplied\n");
2922 return -EINVAL;
2923 }
2924
2925 dev_id = dev->id;
2926 }
2927
2928 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09002929 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00002930
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002931 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09002932 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002933 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00002934
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935#ifdef CONFIG_SH_STANDARD_BIOS
2936 sh_bios_gdb_detach();
2937#endif
2938
Paul Mundte108b2c2006-09-27 16:32:13 +09002939 return 0;
2940}
2941
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002942static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002943{
Paul Mundtd535a232011-01-19 17:19:35 +09002944 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09002945
Paul Mundtd535a232011-01-19 17:19:35 +09002946 if (sport)
2947 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002948
2949 return 0;
2950}
2951
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002952static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002953{
Paul Mundtd535a232011-01-19 17:19:35 +09002954 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09002955
Paul Mundtd535a232011-01-19 17:19:35 +09002956 if (sport)
2957 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002958
2959 return 0;
2960}
2961
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002962static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09002963
Paul Mundte108b2c2006-09-27 16:32:13 +09002964static struct platform_driver sci_driver = {
2965 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01002966 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09002967 .driver = {
2968 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09002969 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002970 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09002971 },
2972};
2973
2974static int __init sci_init(void)
2975{
2976 int ret;
2977
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002978 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09002979
Paul Mundte108b2c2006-09-27 16:32:13 +09002980 ret = uart_register_driver(&sci_uart_driver);
2981 if (likely(ret == 0)) {
2982 ret = platform_driver_register(&sci_driver);
2983 if (unlikely(ret))
2984 uart_unregister_driver(&sci_uart_driver);
2985 }
2986
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 return ret;
2988}
2989
2990static void __exit sci_exit(void)
2991{
Paul Mundte108b2c2006-09-27 16:32:13 +09002992 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 uart_unregister_driver(&sci_uart_driver);
2994}
2995
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002996#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
2997early_platform_init_buffer("earlyprintk", &sci_driver,
2998 early_serial_buf, ARRAY_SIZE(early_serial_buf));
2999#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003000#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3001static struct __init plat_sci_port port_cfg;
3002
3003static int __init early_console_setup(struct earlycon_device *device,
3004 int type)
3005{
3006 if (!device->port.membase)
3007 return -ENODEV;
3008
3009 device->port.serial_in = sci_serial_in;
3010 device->port.serial_out = sci_serial_out;
3011 device->port.type = type;
3012 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3013 sci_ports[0].cfg = &port_cfg;
3014 sci_ports[0].cfg->type = type;
3015 sci_probe_regmap(sci_ports[0].cfg);
3016 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR) |
3017 SCSCR_RE | SCSCR_TE;
3018 sci_serial_out(&sci_ports[0].port, SCSCR, port_cfg.scscr);
3019
3020 device->con->write = serial_console_write;
3021 return 0;
3022}
3023static int __init sci_early_console_setup(struct earlycon_device *device,
3024 const char *opt)
3025{
3026 return early_console_setup(device, PORT_SCI);
3027}
3028static int __init scif_early_console_setup(struct earlycon_device *device,
3029 const char *opt)
3030{
3031 return early_console_setup(device, PORT_SCIF);
3032}
3033static int __init scifa_early_console_setup(struct earlycon_device *device,
3034 const char *opt)
3035{
3036 return early_console_setup(device, PORT_SCIFA);
3037}
3038static int __init scifb_early_console_setup(struct earlycon_device *device,
3039 const char *opt)
3040{
3041 return early_console_setup(device, PORT_SCIFB);
3042}
3043static int __init hscif_early_console_setup(struct earlycon_device *device,
3044 const char *opt)
3045{
3046 return early_console_setup(device, PORT_HSCIF);
3047}
3048
3049EARLYCON_DECLARE(sci, sci_early_console_setup);
3050OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
3051EARLYCON_DECLARE(scif, scif_early_console_setup);
3052OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
3053EARLYCON_DECLARE(scifa, scifa_early_console_setup);
3054OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
3055EARLYCON_DECLARE(scifb, scifb_early_console_setup);
3056OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
3057EARLYCON_DECLARE(hscif, hscif_early_console_setup);
3058OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3059#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3060
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061module_init(sci_init);
3062module_exit(sci_exit);
3063
Paul Mundte108b2c2006-09-27 16:32:13 +09003064MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003065MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003066MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003067MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");