blob: cd84f774aacef4a9a04649a574283ad981fd5162 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000124 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125
Paulo Zanoni2124b722013-03-22 14:07:23 -0300126int i915_disable_power_well __read_mostly = 0;
127module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128MODULE_PARM_DESC(disable_power_well,
129 "Disable the power well when possible (default: false)");
130
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500131static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800132extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500133
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500134#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200135 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f992c2011-01-20 13:09:12 +0000136 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500137 .vendor = 0x8086, \
138 .device = id, \
139 .subvendor = PCI_ANY_ID, \
140 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500142
Ben Widawsky999bcde2013-04-05 13:12:45 -0700143#define INTEL_QUANTA_VGA_DEVICE(info) { \
144 .class = PCI_BASE_CLASS_DISPLAY << 16, \
145 .class_mask = 0xff0000, \
146 .vendor = 0x8086, \
147 .device = 0x16a, \
148 .subvendor = 0x152d, \
149 .subdevice = 0x8990, \
150 .driver_data = (unsigned long) info }
151
152
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200153static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700154 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100155 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500156};
157
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100160 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400165 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100171 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500172};
173
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200174static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700175 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100176 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200178static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700179 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500180 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100181 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100182 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500183};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200184static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700185 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100186 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700189 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500190 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100191 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100192 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500193};
194
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200195static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700196 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100197 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100198 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199};
200
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200201static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700202 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000203 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100204 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100205 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500206};
207
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200208static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700209 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100210 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100211 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212};
213
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200214static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700215 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100216 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800217 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218};
219
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200220static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700221 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000222 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100223 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100224 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800225 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226};
227
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200228static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700229 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100230 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100231 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500232};
233
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200234static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700235 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200236 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800237 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500238};
239
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200240static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700241 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000242 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700243 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800244 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500245};
246
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200247static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700248 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100249 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100250 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100251 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200252 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200253 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800254};
255
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200256static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700257 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100258 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800259 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100260 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100261 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200262 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200263 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800264};
265
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700266#define GEN7_FEATURES \
267 .gen = 7, .num_pipes = 3, \
268 .need_gfx_hws = 1, .has_hotplug = 1, \
269 .has_bsd_ring = 1, \
270 .has_blt_ring = 1, \
271 .has_llc = 1, \
272 .has_force_wake = 1
273
Jesse Barnesc76b6152011-04-28 14:32:07 -0700274static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700275 GEN7_FEATURES,
276 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700277};
278
279static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_ivybridge = 1,
282 .is_mobile = 1,
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300283 .has_fbc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700284};
285
Ben Widawsky999bcde2013-04-05 13:12:45 -0700286static const struct intel_device_info intel_ivybridge_q_info = {
287 GEN7_FEATURES,
288 .is_ivybridge = 1,
289 .num_pipes = 0, /* legal, last one wins */
290};
291
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700292static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700293 GEN7_FEATURES,
294 .is_mobile = 1,
295 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700296 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200297 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700298 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700299};
300
301static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700302 GEN7_FEATURES,
303 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700304 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200305 .display_mmio_offset = VLV_DISPLAY_BASE,
Ben Widawsky30ccd962013-04-15 21:48:03 -0700306 .has_llc = 0, /* legal, last one wins */
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700307};
308
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300309static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700310 GEN7_FEATURES,
311 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100312 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100313 .has_fpga_dbg = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300314};
315
316static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700317 GEN7_FEATURES,
318 .is_haswell = 1,
319 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100320 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100321 .has_fpga_dbg = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500322};
323
Chris Wilson6103da02010-07-05 18:01:47 +0100324static const struct pci_device_id pciidlist[] = { /* aka */
325 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
326 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
327 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400328 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100329 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
330 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
331 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
332 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
333 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
334 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
335 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
336 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
337 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
338 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
339 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
340 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
341 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
342 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
343 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
344 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
345 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
346 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
347 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
348 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
349 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
350 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100351 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500352 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
353 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
354 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
355 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800356 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800357 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
358 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800359 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800360 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800361 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800362 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700363 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
364 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
365 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
366 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
367 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Ben Widawsky999bcde2013-04-05 13:12:45 -0700368 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300369 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300370 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
371 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300372 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300373 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
374 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300375 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300376 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
377 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300378 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
379 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
380 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
381 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
382 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
383 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
384 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
385 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
386 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
387 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
388 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
389 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
390 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
391 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
392 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
393 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
394 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
395 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
396 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800397 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
398 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300399 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800400 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
401 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300402 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800403 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
404 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300405 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
Jesse Barnesff049b62012-06-20 10:53:13 -0700406 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800407 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
408 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
409 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700410 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
411 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500412 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413};
414
Jesse Barnes79e53942008-11-07 14:24:08 -0800415#if defined(CONFIG_DRM_I915_KMS)
416MODULE_DEVICE_TABLE(pci, pciidlist);
417#endif
418
Akshay Joshi0206e352011-08-16 15:34:10 -0400419void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
422 struct pci_dev *pch;
423
Ben Widawskyce1bb322013-04-05 13:12:44 -0700424 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
425 * (which really amounts to a PCH but no South Display).
426 */
427 if (INTEL_INFO(dev)->num_pipes == 0) {
428 dev_priv->pch_type = PCH_NOP;
429 dev_priv->num_pch_pll = 0;
430 return;
431 }
432
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
438 */
439 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
440 if (pch) {
441 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200442 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800443 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200444 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800445
Jesse Barnes90711d52011-04-28 14:48:02 -0700446 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
447 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100448 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700449 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100450 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700451 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800452 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100453 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800454 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100455 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700456 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
457 /* PantherPoint is CPT compatible */
458 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100459 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700460 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100464 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300465 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100466 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300467 WARN_ON(IS_ULT(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200468 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
469 dev_priv->pch_type = PCH_LPT;
470 dev_priv->num_pch_pll = 0;
471 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
472 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300473 WARN_ON(!IS_ULT(dev));
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800474 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100475 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800476 }
477 pci_dev_put(pch);
478 }
479}
480
Ben Widawsky2911a352012-04-05 14:47:36 -0700481bool i915_semaphore_is_enabled(struct drm_device *dev)
482{
483 if (INTEL_INFO(dev)->gen < 6)
484 return 0;
485
486 if (i915_semaphores >= 0)
487 return i915_semaphores;
488
Daniel Vetter59de3292012-04-02 20:48:43 +0200489#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700490 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200491 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
492 return false;
493#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700494
495 return 1;
496}
497
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100498static int i915_drm_freeze(struct drm_device *dev)
499{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100500 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700501 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100502
Zhang Ruib8efb172013-02-05 15:41:53 +0800503 /* ignore lid events during suspend */
504 mutex_lock(&dev_priv->modeset_restore_lock);
505 dev_priv->modeset_restore = MODESET_SUSPENDED;
506 mutex_unlock(&dev_priv->modeset_restore_lock);
507
Paulo Zanonicb107992013-01-25 16:59:15 -0200508 intel_set_power_well(dev, true);
509
Dave Airlie5bcf7192010-12-07 09:20:40 +1000510 drm_kms_helper_poll_disable(dev);
511
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100512 pci_save_state(dev->pdev);
513
514 /* If KMS is active, we do the leavevt stuff here */
515 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
516 int error = i915_gem_idle(dev);
517 if (error) {
518 dev_err(&dev->pdev->dev,
519 "GEM idle failed, resume might fail\n");
520 return error;
521 }
Daniel Vettera261b242012-07-26 19:21:47 +0200522
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700523 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
524
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100525 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100526 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700527 /*
528 * Disable CRTCs directly since we want to preserve sw state
529 * for _thaw.
530 */
531 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
532 dev_priv->display.crtc_disable(crtc);
Imre Deak7d708ee2013-04-17 14:04:50 +0300533
534 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100535 }
536
537 i915_save_state(dev);
538
Chris Wilson44834a62010-08-19 16:09:23 +0100539 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100540
Dave Airlie3fa016a2012-03-28 10:48:49 +0100541 console_lock();
542 intel_fbdev_set_suspend(dev, 1);
543 console_unlock();
544
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100545 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100546}
547
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000548int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100549{
550 int error;
551
552 if (!dev || !dev->dev_private) {
553 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700554 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000555 return -ENODEV;
556 }
557
Dave Airlieb932ccb2008-02-20 10:02:20 +1000558 if (state.event == PM_EVENT_PRETHAW)
559 return 0;
560
Dave Airlie5bcf7192010-12-07 09:20:40 +1000561
562 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
563 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100564
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100565 error = i915_drm_freeze(dev);
566 if (error)
567 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000568
Dave Airlieb932ccb2008-02-20 10:02:20 +1000569 if (state.event == PM_EVENT_SUSPEND) {
570 /* Shut down the device */
571 pci_disable_device(dev->pdev);
572 pci_set_power_state(dev->pdev, PCI_D3hot);
573 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000574
575 return 0;
576}
577
Jesse Barnes073f34d2012-11-02 11:13:59 -0700578void intel_console_resume(struct work_struct *work)
579{
580 struct drm_i915_private *dev_priv =
581 container_of(work, struct drm_i915_private,
582 console_resume_work);
583 struct drm_device *dev = dev_priv->dev;
584
585 console_lock();
586 intel_fbdev_set_suspend(dev, 0);
587 console_unlock();
588}
589
Jesse Barnesbb60b962013-03-26 09:25:46 -0700590static void intel_resume_hotplug(struct drm_device *dev)
591{
592 struct drm_mode_config *mode_config = &dev->mode_config;
593 struct intel_encoder *encoder;
594
595 mutex_lock(&mode_config->mutex);
596 DRM_DEBUG_KMS("running encoder hotplug functions\n");
597
598 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
599 if (encoder->hot_plug)
600 encoder->hot_plug(encoder);
601
602 mutex_unlock(&mode_config->mutex);
603
604 /* Just fire off a uevent and let userspace tell us what to do */
605 drm_helper_hpd_irq_event(dev);
606}
607
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700608static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000609{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800610 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100611 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100612
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100613 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100614 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100615
Jesse Barnes5669fca2009-02-17 15:13:31 -0800616 /* KMS EnterVT equivalent */
617 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200618 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100619
Jesse Barnes5669fca2009-02-17 15:13:31 -0800620 mutex_lock(&dev->struct_mutex);
621 dev_priv->mm.suspended = 0;
622
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100623 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800624 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800625
Daniel Vetter15239092013-03-05 09:50:58 +0100626 /* We need working interrupts for modeset enabling ... */
627 drm_irq_install(dev);
628
Chris Wilson1833b132012-05-09 11:56:28 +0100629 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700630
631 drm_modeset_lock_all(dev);
632 intel_modeset_setup_hw_state(dev, true);
633 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100634
635 /*
636 * ... but also need to make sure that hotplug processing
637 * doesn't cause havoc. Like in the driver load code we don't
638 * bother with the tiny race here where we might loose hotplug
639 * notifications.
640 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100641 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100642 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700643 /* Config may have changed between suspend and resume */
644 intel_resume_hotplug(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800645 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800646
Chris Wilson44834a62010-08-19 16:09:23 +0100647 intel_opregion_init(dev);
648
Jesse Barnes073f34d2012-11-02 11:13:59 -0700649 /*
650 * The console lock can be pretty contented on resume due
651 * to all the printk activity. Try to keep it out of the hot
652 * path of resume if possible.
653 */
654 if (console_trylock()) {
655 intel_fbdev_set_suspend(dev, 0);
656 console_unlock();
657 } else {
658 schedule_work(&dev_priv->console_resume_work);
659 }
660
Zhang Ruib8efb172013-02-05 15:41:53 +0800661 mutex_lock(&dev_priv->modeset_restore_lock);
662 dev_priv->modeset_restore = MODESET_DONE;
663 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100664 return error;
665}
666
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700667static int i915_drm_thaw(struct drm_device *dev)
668{
669 int error = 0;
670
671 intel_gt_reset(dev);
672
673 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
674 mutex_lock(&dev->struct_mutex);
675 i915_gem_restore_gtt_mappings(dev);
676 mutex_unlock(&dev->struct_mutex);
677 }
678
679 __i915_drm_thaw(dev);
680
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100681 return error;
682}
683
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000684int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100685{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100687 int ret;
688
Dave Airlie5bcf7192010-12-07 09:20:40 +1000689 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
690 return 0;
691
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100692 if (pci_enable_device(dev->pdev))
693 return -EIO;
694
695 pci_set_master(dev->pdev);
696
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700697 intel_gt_reset(dev);
698
699 /*
700 * Platforms with opregion should have sane BIOS, older ones (gen3 and
701 * earlier) need this since the BIOS might clear all our scratch PTEs.
702 */
703 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
704 !dev_priv->opregion.header) {
705 mutex_lock(&dev->struct_mutex);
706 i915_gem_restore_gtt_mappings(dev);
707 mutex_unlock(&dev->struct_mutex);
708 }
709
710 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100711 if (ret)
712 return ret;
713
714 drm_kms_helper_poll_enable(dev);
715 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716}
717
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200718static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100719{
720 struct drm_i915_private *dev_priv = dev->dev_private;
721
722 if (IS_I85X(dev))
723 return -ENODEV;
724
725 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
726 POSTING_READ(D_STATE);
727
728 if (IS_I830(dev) || IS_845G(dev)) {
729 I915_WRITE(DEBUG_RESET_I830,
730 DEBUG_RESET_DISPLAY |
731 DEBUG_RESET_RENDER |
732 DEBUG_RESET_FULL);
733 POSTING_READ(DEBUG_RESET_I830);
734 msleep(1);
735
736 I915_WRITE(DEBUG_RESET_I830, 0);
737 POSTING_READ(DEBUG_RESET_I830);
738 }
739
740 msleep(1);
741
742 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
743 POSTING_READ(D_STATE);
744
745 return 0;
746}
747
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700748static int i965_reset_complete(struct drm_device *dev)
749{
750 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700751 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200752 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700753}
754
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200755static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700756{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200757 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700758 u8 gdrst;
759
Chris Wilsonae681d92010-10-01 14:57:56 +0100760 /*
761 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
762 * well as the reset bit (GR/bit 0). Setting the GR bit
763 * triggers the reset; when done, the hardware will clear it.
764 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700765 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200766 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200767 gdrst | GRDOM_RENDER |
768 GRDOM_RESET_ENABLE);
769 ret = wait_for(i965_reset_complete(dev), 500);
770 if (ret)
771 return ret;
772
773 /* We can't reset render&media without also resetting display ... */
774 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
775 pci_write_config_byte(dev->pdev, I965_GDRST,
776 gdrst | GRDOM_MEDIA |
777 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700778
779 return wait_for(i965_reset_complete(dev), 500);
780}
781
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200782static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700783{
784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200785 u32 gdrst;
786 int ret;
787
788 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700789 gdrst &= ~GRDOM_MASK;
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200790 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200791 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
792 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
793 if (ret)
794 return ret;
795
796 /* We can't reset render&media without also resetting display ... */
797 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700798 gdrst &= ~GRDOM_MASK;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200799 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
800 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700801 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802}
803
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200804static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800805{
806 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800807 int ret;
808 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800809
Keith Packard286fed42012-01-06 11:44:11 -0800810 /* Hold gt_lock across reset to prevent any register access
811 * with forcewake not set correctly
812 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800813 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800814
815 /* Reset the chip */
816
817 /* GEN6_GDRST is not in the gt power well, no need to check
818 * for fifo space for the write or forcewake the chip for
819 * the read
820 */
821 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
822
823 /* Spin waiting for the device to ack the reset request */
824 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
825
826 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800827 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300828 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800829 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300830 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800831
832 /* Restore fifo count */
833 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
834
Keith Packardb6e45f82012-01-06 11:34:04 -0800835 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
836 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800837}
838
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700839int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200840{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200841 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200842 int ret = -ENODEV;
843
844 switch (INTEL_INFO(dev)->gen) {
845 case 7:
846 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200847 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200848 break;
849 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200850 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200851 break;
852 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200853 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200854 break;
855 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200856 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200857 break;
858 }
859
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200860 /* Also reset the gpu hangman. */
Daniel Vetter99584db2012-11-14 17:14:04 +0100861 if (dev_priv->gpu_error.stop_rings) {
Daniel Vetterbae36992013-04-06 16:07:21 +0200862 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
Daniel Vetter99584db2012-11-14 17:14:04 +0100863 dev_priv->gpu_error.stop_rings = 0;
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200864 if (ret == -ENODEV) {
865 DRM_ERROR("Reset not implemented, but ignoring "
866 "error for simulated gpu hangs\n");
867 ret = 0;
868 }
869 }
870
Daniel Vetter350d2702012-04-27 15:17:42 +0200871 return ret;
872}
873
Ben Gamari11ed50e2009-09-14 17:48:45 -0400874/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200875 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400876 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400877 *
878 * Reset the chip. Useful if a hang is detected. Returns zero on successful
879 * reset or otherwise an error code.
880 *
881 * Procedure is fairly simple:
882 * - reset the chip using the reset reg
883 * - re-init context state
884 * - re-init hardware status page
885 * - re-init ring buffer
886 * - re-init interrupt state
887 * - re-init display
888 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200889int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400890{
891 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700892 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400893
Chris Wilsond78cb502010-12-23 13:33:15 +0000894 if (!i915_try_reset)
895 return 0;
896
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200897 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400898
Chris Wilson069efc12010-09-30 16:53:18 +0100899 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400900
Chris Wilsonf803aa52010-09-19 12:38:26 +0100901 ret = -ENODEV;
Daniel Vetter99584db2012-11-14 17:14:04 +0100902 if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100903 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200904 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200905 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200906
Daniel Vetter99584db2012-11-14 17:14:04 +0100907 dev_priv->gpu_error.last_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700908 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100909 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100910 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100911 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400912 }
913
914 /* Ok, now get things going again... */
915
916 /*
917 * Everything depends on having the GTT running, so we need to start
918 * there. Fortunately we don't need to do this unless we reset the
919 * chip at a PCI level.
920 *
921 * Next we need to restore the context, but we don't use those
922 * yet either...
923 *
924 * Ring buffer needs to be re-initialized in the KMS case, or if X
925 * was running at the time of the reset (i.e. we weren't VT
926 * switched away).
927 */
928 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800929 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100930 struct intel_ring_buffer *ring;
931 int i;
932
Ben Gamari11ed50e2009-09-14 17:48:45 -0400933 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800934
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100935 i915_gem_init_swizzling(dev);
936
Chris Wilsonb4519512012-05-11 14:29:30 +0100937 for_each_ring(ring, dev_priv, i)
938 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800939
Ben Widawsky254f9652012-06-04 14:42:42 -0700940 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700941 if (dev_priv->mm.aliasing_ppgtt) {
942 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
943 if (ret)
944 i915_gem_cleanup_aliasing_ppgtt(dev);
945 }
Daniel Vettere21af882012-02-09 20:53:27 +0100946
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200947 /*
948 * It would make sense to re-init all the other hw state, at
949 * least the rps/rc6/emon init done within modeset_init_hw. For
950 * some unknown reason, this blows up my ilk, so don't.
951 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200952
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200953 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200954
Ben Gamari11ed50e2009-09-14 17:48:45 -0400955 drm_irq_uninstall(dev);
956 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100957 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200958 } else {
959 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400960 }
961
Ben Gamari11ed50e2009-09-14 17:48:45 -0400962 return 0;
963}
964
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800965static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500966{
Daniel Vetter01a06852012-06-25 15:58:49 +0200967 struct intel_device_info *intel_info =
968 (struct intel_device_info *) ent->driver_data;
969
Chris Wilson5fe49d82011-02-01 19:43:02 +0000970 /* Only bind to function 0 of the device. Early generations
971 * used function 1 as a placeholder for multi-head. This causes
972 * us confusion instead, especially on the systems where both
973 * functions have the same PCI-ID!
974 */
975 if (PCI_FUNC(pdev->devfn))
976 return -ENODEV;
977
Daniel Vetter01a06852012-06-25 15:58:49 +0200978 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
979 * implementation for gen3 (and only gen3) that used legacy drm maps
980 * (gasp!) to share buffers between X and the client. Hence we need to
981 * keep around the fake agp stuff for gen3, even when kms is enabled. */
982 if (intel_info->gen != 3) {
983 driver.driver_features &=
984 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
985 } else if (!intel_agp_enabled) {
986 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
987 return -ENODEV;
988 }
989
Jordan Crousedcdb1672010-05-27 13:40:25 -0600990 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500991}
992
993static void
994i915_pci_remove(struct pci_dev *pdev)
995{
996 struct drm_device *dev = pci_get_drvdata(pdev);
997
998 drm_put_dev(dev);
999}
1000
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001001static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001002{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001003 struct pci_dev *pdev = to_pci_dev(dev);
1004 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1005 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001006
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001007 if (!drm_dev || !drm_dev->dev_private) {
1008 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1009 return -ENODEV;
1010 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001011
Dave Airlie5bcf7192010-12-07 09:20:40 +10001012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
1014
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001015 error = i915_drm_freeze(drm_dev);
1016 if (error)
1017 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001018
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001019 pci_disable_device(pdev);
1020 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001021
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001022 return 0;
1023}
1024
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001025static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001026{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001027 struct pci_dev *pdev = to_pci_dev(dev);
1028 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1029
1030 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001031}
1032
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001033static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001034{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001035 struct pci_dev *pdev = to_pci_dev(dev);
1036 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1037
1038 if (!drm_dev || !drm_dev->dev_private) {
1039 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1040 return -ENODEV;
1041 }
1042
1043 return i915_drm_freeze(drm_dev);
1044}
1045
1046static int i915_pm_thaw(struct device *dev)
1047{
1048 struct pci_dev *pdev = to_pci_dev(dev);
1049 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1050
1051 return i915_drm_thaw(drm_dev);
1052}
1053
1054static int i915_pm_poweroff(struct device *dev)
1055{
1056 struct pci_dev *pdev = to_pci_dev(dev);
1057 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001058
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001059 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001060}
1061
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001062static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001063 .suspend = i915_pm_suspend,
1064 .resume = i915_pm_resume,
1065 .freeze = i915_pm_freeze,
1066 .thaw = i915_pm_thaw,
1067 .poweroff = i915_pm_poweroff,
1068 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001069};
1070
Laurent Pinchart78b68552012-05-17 13:27:22 +02001071static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001072 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001073 .open = drm_gem_vm_open,
1074 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001075};
1076
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001077static const struct file_operations i915_driver_fops = {
1078 .owner = THIS_MODULE,
1079 .open = drm_open,
1080 .release = drm_release,
1081 .unlocked_ioctl = drm_ioctl,
1082 .mmap = drm_gem_mmap,
1083 .poll = drm_poll,
1084 .fasync = drm_fasync,
1085 .read = drm_read,
1086#ifdef CONFIG_COMPAT
1087 .compat_ioctl = i915_compat_ioctl,
1088#endif
1089 .llseek = noop_llseek,
1090};
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001093 /* Don't use MTRRs here; the Xserver or userspace app should
1094 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001095 */
Eric Anholt673a3942008-07-30 12:06:12 -07001096 .driver_features =
1097 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001098 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001099 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001100 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001101 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001102 .lastclose = i915_driver_lastclose,
1103 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001104 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001105
1106 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1107 .suspend = i915_suspend,
1108 .resume = i915_resume,
1109
Dave Airliecda17382005-07-10 17:31:26 +10001110 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001111 .master_create = i915_master_create,
1112 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001113#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001114 .debugfs_init = i915_debugfs_init,
1115 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001116#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001117 .gem_init_object = i915_gem_init_object,
1118 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001119 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001120
1121 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1122 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1123 .gem_prime_export = i915_gem_prime_export,
1124 .gem_prime_import = i915_gem_prime_import,
1125
Dave Airlieff72145b2011-02-07 12:16:14 +10001126 .dumb_create = i915_gem_dumb_create,
1127 .dumb_map_offset = i915_gem_mmap_gtt,
1128 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001130 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001131 .name = DRIVER_NAME,
1132 .desc = DRIVER_DESC,
1133 .date = DRIVER_DATE,
1134 .major = DRIVER_MAJOR,
1135 .minor = DRIVER_MINOR,
1136 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137};
1138
Dave Airlie8410ea32010-12-15 03:16:38 +10001139static struct pci_driver i915_pci_driver = {
1140 .name = DRIVER_NAME,
1141 .id_table = pciidlist,
1142 .probe = i915_pci_probe,
1143 .remove = i915_pci_remove,
1144 .driver.pm = &i915_pm_ops,
1145};
1146
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147static int __init i915_init(void)
1148{
1149 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001150
1151 /*
1152 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1153 * explicitly disabled with the module pararmeter.
1154 *
1155 * Otherwise, just follow the parameter (defaulting to off).
1156 *
1157 * Allow optional vga_text_mode_force boot option to override
1158 * the default behavior.
1159 */
1160#if defined(CONFIG_DRM_I915_KMS)
1161 if (i915_modeset != 0)
1162 driver.driver_features |= DRIVER_MODESET;
1163#endif
1164 if (i915_modeset == 1)
1165 driver.driver_features |= DRIVER_MODESET;
1166
1167#ifdef CONFIG_VGA_CONSOLE
1168 if (vgacon_text_force() && i915_modeset == -1)
1169 driver.driver_features &= ~DRIVER_MODESET;
1170#endif
1171
Chris Wilson3885c6b2011-01-23 10:45:14 +00001172 if (!(driver.driver_features & DRIVER_MODESET))
1173 driver.get_vblank_timestamp = NULL;
1174
Dave Airlie8410ea32010-12-15 03:16:38 +10001175 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176}
1177
1178static void __exit i915_exit(void)
1179{
Dave Airlie8410ea32010-12-15 03:16:38 +10001180 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181}
1182
1183module_init(i915_init);
1184module_exit(i915_exit);
1185
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001186MODULE_AUTHOR(DRIVER_AUTHOR);
1187MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001189
Jesse Barnesb7d84092012-03-22 14:38:43 -07001190/* We give fast paths for the really cool registers */
1191#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001192 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1193 ((reg) < 0x40000) && \
1194 ((reg) != FORCEWAKE))
Daniel Vettera8b13972012-10-18 14:16:09 +02001195static void
1196ilk_dummy_write(struct drm_i915_private *dev_priv)
1197{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01001198 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1199 * the chip from rc6 before touching it for real. MI_MODE is masked,
1200 * hence harmless to write 0 into. */
Daniel Vettera8b13972012-10-18 14:16:09 +02001201 I915_WRITE_NOTRACE(MI_MODE, 0);
1202}
1203
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001204static void
1205hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1206{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001207 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001208 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001209 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1210 reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001211 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001212 }
1213}
1214
1215static void
1216hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1217{
Damien Lespiaue76ebff2013-04-22 18:40:40 +01001218 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001219 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001220 DRM_ERROR("Unclaimed write to %x\n", reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001221 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001222 }
1223}
1224
Andi Kleenf7000882011-10-13 16:08:51 -07001225#define __i915_read(x, y) \
1226u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1227 u##x val = 0; \
Daniel Vettera8b13972012-10-18 14:16:09 +02001228 if (IS_GEN5(dev_priv->dev)) \
1229 ilk_dummy_write(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001230 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001231 unsigned long irqflags; \
1232 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1233 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001234 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001235 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001236 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001237 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001238 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001239 } else { \
1240 val = read##y(dev_priv->regs + reg); \
1241 } \
1242 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1243 return val; \
1244}
1245
1246__i915_read(8, b)
1247__i915_read(16, w)
1248__i915_read(32, l)
1249__i915_read(64, q)
1250#undef __i915_read
1251
1252#define __i915_write(x, y) \
1253void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001254 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001255 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1256 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001257 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001258 } \
Daniel Vettera8b13972012-10-18 14:16:09 +02001259 if (IS_GEN5(dev_priv->dev)) \
1260 ilk_dummy_write(dev_priv); \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001261 hsw_unclaimed_reg_clear(dev_priv, reg); \
Ville Syrjäläfe31b572013-01-25 21:44:47 +02001262 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001263 if (unlikely(__fifo_ret)) { \
1264 gen6_gt_check_fifodbg(dev_priv); \
1265 } \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001266 hsw_unclaimed_reg_check(dev_priv, reg); \
Andi Kleenf7000882011-10-13 16:08:51 -07001267}
1268__i915_write(8, b)
1269__i915_write(16, w)
1270__i915_write(32, l)
1271__i915_write(64, q)
1272#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001273
1274static const struct register_whitelist {
1275 uint64_t offset;
1276 uint32_t size;
1277 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1278} whitelist[] = {
1279 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1280};
1281
1282int i915_reg_read_ioctl(struct drm_device *dev,
1283 void *data, struct drm_file *file)
1284{
1285 struct drm_i915_private *dev_priv = dev->dev_private;
1286 struct drm_i915_reg_read *reg = data;
1287 struct register_whitelist const *entry = whitelist;
1288 int i;
1289
1290 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1291 if (entry->offset == reg->offset &&
1292 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1293 break;
1294 }
1295
1296 if (i == ARRAY_SIZE(whitelist))
1297 return -EINVAL;
1298
1299 switch (entry->size) {
1300 case 8:
1301 reg->val = I915_READ64(reg->offset);
1302 break;
1303 case 4:
1304 reg->val = I915_READ(reg->offset);
1305 break;
1306 case 2:
1307 reg->val = I915_READ16(reg->offset);
1308 break;
1309 case 1:
1310 reg->val = I915_READ8(reg->offset);
1311 break;
1312 default:
1313 WARN_ON(1);
1314 return -EINVAL;
1315 }
1316
1317 return 0;
1318}