blob: bf57e1cc88b1f9ec18c13edb0038c8401fe06fe6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Daniel Vettera7269152012-11-20 14:50:08 +010050int i915_panel_ignore_lid __read_mostly = 1;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
Daniel Vettera7269152012-11-20 14:50:08 +010053 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Jesse Barnesf57f9c12012-04-11 09:39:02 -070067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -030069 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000074
Keith Packard4415e632011-11-09 09:57:50 -080075int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070077MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070079 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070080
Ben Widawskya35d9d32011-07-13 14:38:17 -070081unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000082module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070083MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000086
Takashi Iwai121d5272012-03-20 13:07:06 +010087int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
Keith Packard4415e632011-11-09 09:57:50 -080093int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000094module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070095MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070097 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +0100102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000106module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000108
Ben Widawskya35d9d32011-07-13 14:38:17 -0700109bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700115
Daniel Vetter650dc072012-04-02 10:08:35 +0200116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
Daniel Vettere21af882012-02-09 20:53:27 +0100118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
Damien Lespiauc4aaf352013-02-18 16:47:42 +0000124 "Enable preliminary hardware support. (default: false)");
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300125
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500126static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800127extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500128
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200130 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f992c2011-01-20 13:09:12 +0000131 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500132 .vendor = 0x8086, \
133 .device = id, \
134 .subvendor = PCI_ANY_ID, \
135 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500136 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500137
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200138static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700139 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100140 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700144 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100145 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500146};
147
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200148static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700149 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400150 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500157};
158
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200159static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700160 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100161 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500162};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500165 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100166 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100167 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500168};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100171 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500172};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200173static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700174 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500175 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100176 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100177 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500178};
179
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200180static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700181 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100182 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100183 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500184};
185
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200186static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700187 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000188 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100189 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100190 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500191};
192
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200193static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700194 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100195 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100196 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500197};
198
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200199static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700200 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100201 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800202 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700206 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000207 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800210 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500211};
212
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200213static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700214 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100215 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100216 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500217};
218
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200219static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700220 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200221 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800222 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500223};
224
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200225static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700226 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000227 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700228 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800229 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500230};
231
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200232static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700233 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100234 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100235 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100236 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200237 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200238 .has_force_wake = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800239};
240
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200241static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700242 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100243 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800244 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100245 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100246 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200247 .has_llc = 1,
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200248 .has_force_wake = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800249};
250
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700251#define GEN7_FEATURES \
252 .gen = 7, .num_pipes = 3, \
253 .need_gfx_hws = 1, .has_hotplug = 1, \
254 .has_bsd_ring = 1, \
255 .has_blt_ring = 1, \
256 .has_llc = 1, \
257 .has_force_wake = 1
258
Jesse Barnesc76b6152011-04-28 14:32:07 -0700259static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700260 GEN7_FEATURES,
261 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700262};
263
264static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700265 GEN7_FEATURES,
266 .is_ivybridge = 1,
267 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700268};
269
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700271 GEN7_FEATURES,
272 .is_mobile = 1,
273 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700274 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200275 .display_mmio_offset = VLV_DISPLAY_BASE,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700276};
277
278static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700279 GEN7_FEATURES,
280 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700281 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200282 .display_mmio_offset = VLV_DISPLAY_BASE,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700283};
284
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300285static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700286 GEN7_FEATURES,
287 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300288};
289
290static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700291 GEN7_FEATURES,
292 .is_haswell = 1,
293 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500294};
295
Chris Wilson6103da02010-07-05 18:01:47 +0100296static const struct pci_device_id pciidlist[] = { /* aka */
297 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
298 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
299 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400300 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100301 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
302 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
303 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
304 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
305 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
306 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
307 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
308 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
309 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
310 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
311 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
312 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
313 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
314 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
315 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
316 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
317 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
318 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
319 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
320 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
321 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
322 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100323 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500324 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
325 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
326 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
327 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800328 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800329 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
330 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800331 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800332 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800333 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800334 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700335 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
336 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
337 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
338 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
339 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Eugeni Dodonovcc22a932012-03-29 20:55:48 -0300340 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300341 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
342 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300343 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300344 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
345 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300346 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
Eugeni Dodonovc14f5282012-05-09 15:37:32 -0300347 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
348 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300349 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
350 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
351 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
352 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
353 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
354 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
355 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
356 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
357 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
358 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
359 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
360 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
361 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
362 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
363 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
364 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
365 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
366 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
367 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800368 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
369 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
Paulo Zanonida612d82012-08-06 18:45:01 -0300370 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800371 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
372 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
Paulo Zanonida612d82012-08-06 18:45:01 -0300373 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
Kenneth Graunke86c268e2013-03-01 17:00:50 -0800374 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
375 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
Paulo Zanonida612d82012-08-06 18:45:01 -0300376 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
Jesse Barnesff049b62012-06-20 10:53:13 -0700377 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
Jesse Barnesd7fee5f2013-03-08 10:45:50 -0800378 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
379 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
380 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
Jesse Barnesff049b62012-06-20 10:53:13 -0700381 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
382 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500383 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
Jesse Barnes79e53942008-11-07 14:24:08 -0800386#if defined(CONFIG_DRM_I915_KMS)
387MODULE_DEVICE_TABLE(pci, pciidlist);
388#endif
389
Akshay Joshi0206e352011-08-16 15:34:10 -0400390void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800391{
392 struct drm_i915_private *dev_priv = dev->dev_private;
393 struct pci_dev *pch;
394
395 /*
396 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
397 * make graphics device passthrough work easy for VMM, that only
398 * need to expose ISA bridge to let driver know the real hardware
399 * underneath. This is a requirement from virtualization team.
400 */
401 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
402 if (pch) {
403 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200404 unsigned short id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800405 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200406 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800407
Jesse Barnes90711d52011-04-28 14:48:02 -0700408 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
409 dev_priv->pch_type = PCH_IBX;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100410 dev_priv->num_pch_pll = 2;
Jesse Barnes90711d52011-04-28 14:48:02 -0700411 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100412 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700413 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800414 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100415 dev_priv->num_pch_pll = 2;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800416 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100417 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700418 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
419 /* PantherPoint is CPT compatible */
420 dev_priv->pch_type = PCH_CPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100421 dev_priv->num_pch_pll = 2;
Jesse Barnesc7925132011-04-07 12:33:56 -0700422 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100423 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300424 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
425 dev_priv->pch_type = PCH_LPT;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100426 dev_priv->num_pch_pll = 0;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300427 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100428 WARN_ON(!IS_HASWELL(dev));
Wei Shun Changae6935d2012-11-12 18:54:13 -0200429 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
430 dev_priv->pch_type = PCH_LPT;
431 dev_priv->num_pch_pll = 0;
432 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
433 WARN_ON(!IS_HASWELL(dev));
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800434 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100435 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800436 }
437 pci_dev_put(pch);
438 }
439}
440
Ben Widawsky2911a352012-04-05 14:47:36 -0700441bool i915_semaphore_is_enabled(struct drm_device *dev)
442{
443 if (INTEL_INFO(dev)->gen < 6)
444 return 0;
445
446 if (i915_semaphores >= 0)
447 return i915_semaphores;
448
Daniel Vetter59de3292012-04-02 20:48:43 +0200449#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700450 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200451 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
452 return false;
453#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700454
455 return 1;
456}
457
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100458static int i915_drm_freeze(struct drm_device *dev)
459{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100460 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700461 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100462
Zhang Ruib8efb172013-02-05 15:41:53 +0800463 /* ignore lid events during suspend */
464 mutex_lock(&dev_priv->modeset_restore_lock);
465 dev_priv->modeset_restore = MODESET_SUSPENDED;
466 mutex_unlock(&dev_priv->modeset_restore_lock);
467
Paulo Zanonicb107992013-01-25 16:59:15 -0200468 intel_set_power_well(dev, true);
469
Dave Airlie5bcf7192010-12-07 09:20:40 +1000470 drm_kms_helper_poll_disable(dev);
471
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100472 pci_save_state(dev->pdev);
473
474 /* If KMS is active, we do the leavevt stuff here */
475 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
476 int error = i915_gem_idle(dev);
477 if (error) {
478 dev_err(&dev->pdev->dev,
479 "GEM idle failed, resume might fail\n");
480 return error;
481 }
Daniel Vettera261b242012-07-26 19:21:47 +0200482
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700483 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
484
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100485 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100486 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700487 /*
488 * Disable CRTCs directly since we want to preserve sw state
489 * for _thaw.
490 */
491 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
492 dev_priv->display.crtc_disable(crtc);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100493 }
494
495 i915_save_state(dev);
496
Chris Wilson44834a62010-08-19 16:09:23 +0100497 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100498
Dave Airlie3fa016a2012-03-28 10:48:49 +0100499 console_lock();
500 intel_fbdev_set_suspend(dev, 1);
501 console_unlock();
502
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100503 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100504}
505
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000506int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100507{
508 int error;
509
510 if (!dev || !dev->dev_private) {
511 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700512 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000513 return -ENODEV;
514 }
515
Dave Airlieb932ccb2008-02-20 10:02:20 +1000516 if (state.event == PM_EVENT_PRETHAW)
517 return 0;
518
Dave Airlie5bcf7192010-12-07 09:20:40 +1000519
520 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
521 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100522
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100523 error = i915_drm_freeze(dev);
524 if (error)
525 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000526
Dave Airlieb932ccb2008-02-20 10:02:20 +1000527 if (state.event == PM_EVENT_SUSPEND) {
528 /* Shut down the device */
529 pci_disable_device(dev->pdev);
530 pci_set_power_state(dev->pdev, PCI_D3hot);
531 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000532
533 return 0;
534}
535
Jesse Barnes073f34d2012-11-02 11:13:59 -0700536void intel_console_resume(struct work_struct *work)
537{
538 struct drm_i915_private *dev_priv =
539 container_of(work, struct drm_i915_private,
540 console_resume_work);
541 struct drm_device *dev = dev_priv->dev;
542
543 console_lock();
544 intel_fbdev_set_suspend(dev, 0);
545 console_unlock();
546}
547
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700548static int __i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000549{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800550 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100551 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100552
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100553 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100554 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100555
Jesse Barnes5669fca2009-02-17 15:13:31 -0800556 /* KMS EnterVT equivalent */
557 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200558 intel_init_pch_refclk(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100559
Jesse Barnes5669fca2009-02-17 15:13:31 -0800560 mutex_lock(&dev->struct_mutex);
561 dev_priv->mm.suspended = 0;
562
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100563 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800565
Daniel Vetter15239092013-03-05 09:50:58 +0100566 /* We need working interrupts for modeset enabling ... */
567 drm_irq_install(dev);
568
Chris Wilson1833b132012-05-09 11:56:28 +0100569 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700570
571 drm_modeset_lock_all(dev);
572 intel_modeset_setup_hw_state(dev, true);
573 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100574
575 /*
576 * ... but also need to make sure that hotplug processing
577 * doesn't cause havoc. Like in the driver load code we don't
578 * bother with the tiny race here where we might loose hotplug
579 * notifications.
580 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100581 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100582 dev_priv->enable_hotplug_processing = true;
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800583 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800584
Chris Wilson44834a62010-08-19 16:09:23 +0100585 intel_opregion_init(dev);
586
Jesse Barnes073f34d2012-11-02 11:13:59 -0700587 /*
588 * The console lock can be pretty contented on resume due
589 * to all the printk activity. Try to keep it out of the hot
590 * path of resume if possible.
591 */
592 if (console_trylock()) {
593 intel_fbdev_set_suspend(dev, 0);
594 console_unlock();
595 } else {
596 schedule_work(&dev_priv->console_resume_work);
597 }
598
Zhang Ruib8efb172013-02-05 15:41:53 +0800599 mutex_lock(&dev_priv->modeset_restore_lock);
600 dev_priv->modeset_restore = MODESET_DONE;
601 mutex_unlock(&dev_priv->modeset_restore_lock);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100602 return error;
603}
604
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700605static int i915_drm_thaw(struct drm_device *dev)
606{
607 int error = 0;
608
609 intel_gt_reset(dev);
610
611 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
612 mutex_lock(&dev->struct_mutex);
613 i915_gem_restore_gtt_mappings(dev);
614 mutex_unlock(&dev->struct_mutex);
615 }
616
617 __i915_drm_thaw(dev);
618
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100619 return error;
620}
621
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000622int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100623{
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700624 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6eecba32010-09-08 09:45:11 +0100625 int ret;
626
Dave Airlie5bcf7192010-12-07 09:20:40 +1000627 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
628 return 0;
629
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100630 if (pci_enable_device(dev->pdev))
631 return -EIO;
632
633 pci_set_master(dev->pdev);
634
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700635 intel_gt_reset(dev);
636
637 /*
638 * Platforms with opregion should have sane BIOS, older ones (gen3 and
639 * earlier) need this since the BIOS might clear all our scratch PTEs.
640 */
641 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
642 !dev_priv->opregion.header) {
643 mutex_lock(&dev->struct_mutex);
644 i915_gem_restore_gtt_mappings(dev);
645 mutex_unlock(&dev->struct_mutex);
646 }
647
648 ret = __i915_drm_thaw(dev);
Chris Wilson6eecba32010-09-08 09:45:11 +0100649 if (ret)
650 return ret;
651
652 drm_kms_helper_poll_enable(dev);
653 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000654}
655
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200656static int i8xx_do_reset(struct drm_device *dev)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100657{
658 struct drm_i915_private *dev_priv = dev->dev_private;
659
660 if (IS_I85X(dev))
661 return -ENODEV;
662
663 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
664 POSTING_READ(D_STATE);
665
666 if (IS_I830(dev) || IS_845G(dev)) {
667 I915_WRITE(DEBUG_RESET_I830,
668 DEBUG_RESET_DISPLAY |
669 DEBUG_RESET_RENDER |
670 DEBUG_RESET_FULL);
671 POSTING_READ(DEBUG_RESET_I830);
672 msleep(1);
673
674 I915_WRITE(DEBUG_RESET_I830, 0);
675 POSTING_READ(DEBUG_RESET_I830);
676 }
677
678 msleep(1);
679
680 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
681 POSTING_READ(D_STATE);
682
683 return 0;
684}
685
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700686static int i965_reset_complete(struct drm_device *dev)
687{
688 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700689 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetter5fe9fe82012-05-02 21:33:52 +0200690 return (gdrst & GRDOM_RESET_ENABLE) == 0;
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700691}
692
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200693static int i965_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700694{
Daniel Vetter5ccce182012-04-27 15:17:45 +0200695 int ret;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700696 u8 gdrst;
697
Chris Wilsonae681d92010-10-01 14:57:56 +0100698 /*
699 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
700 * well as the reset bit (GR/bit 0). Setting the GR bit
701 * triggers the reset; when done, the hardware will clear it.
702 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700703 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200704 pci_write_config_byte(dev->pdev, I965_GDRST,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200705 gdrst | GRDOM_RENDER |
706 GRDOM_RESET_ENABLE);
707 ret = wait_for(i965_reset_complete(dev), 500);
708 if (ret)
709 return ret;
710
711 /* We can't reset render&media without also resetting display ... */
712 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
713 pci_write_config_byte(dev->pdev, I965_GDRST,
714 gdrst | GRDOM_MEDIA |
715 GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700716
717 return wait_for(i965_reset_complete(dev), 500);
718}
719
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200720static int ironlake_do_reset(struct drm_device *dev)
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700721{
722 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ccce182012-04-27 15:17:45 +0200723 u32 gdrst;
724 int ret;
725
726 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200727 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
Daniel Vetter5ccce182012-04-27 15:17:45 +0200728 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
729 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
730 if (ret)
731 return ret;
732
733 /* We can't reset render&media without also resetting display ... */
734 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
735 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
736 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700737 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738}
739
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200740static int gen6_do_reset(struct drm_device *dev)
Eric Anholtcff458c2010-11-18 09:31:14 +0800741{
742 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800743 int ret;
744 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800745
Keith Packard286fed42012-01-06 11:44:11 -0800746 /* Hold gt_lock across reset to prevent any register access
747 * with forcewake not set correctly
748 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800749 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800750
751 /* Reset the chip */
752
753 /* GEN6_GDRST is not in the gt power well, no need to check
754 * for fifo space for the write or forcewake the chip for
755 * the read
756 */
757 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
758
759 /* Spin waiting for the device to ack the reset request */
760 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
761
762 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800763 if (dev_priv->forcewake_count)
Chris Wilson990bbda2012-07-02 11:51:02 -0300764 dev_priv->gt.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800765 else
Chris Wilson990bbda2012-07-02 11:51:02 -0300766 dev_priv->gt.force_wake_put(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800767
768 /* Restore fifo count */
769 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
770
Keith Packardb6e45f82012-01-06 11:34:04 -0800771 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
772 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800773}
774
Ben Widawsky8e96d9c2012-06-04 14:42:56 -0700775int intel_gpu_reset(struct drm_device *dev)
Daniel Vetter350d2702012-04-27 15:17:42 +0200776{
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200777 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter350d2702012-04-27 15:17:42 +0200778 int ret = -ENODEV;
779
780 switch (INTEL_INFO(dev)->gen) {
781 case 7:
782 case 6:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200783 ret = gen6_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200784 break;
785 case 5:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200786 ret = ironlake_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200787 break;
788 case 4:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200789 ret = i965_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200790 break;
791 case 2:
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200792 ret = i8xx_do_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200793 break;
794 }
795
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200796 /* Also reset the gpu hangman. */
Daniel Vetter99584db2012-11-14 17:14:04 +0100797 if (dev_priv->gpu_error.stop_rings) {
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200798 DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
Daniel Vetter99584db2012-11-14 17:14:04 +0100799 dev_priv->gpu_error.stop_rings = 0;
Daniel Vetter2b9dc9a2012-04-27 15:17:43 +0200800 if (ret == -ENODEV) {
801 DRM_ERROR("Reset not implemented, but ignoring "
802 "error for simulated gpu hangs\n");
803 ret = 0;
804 }
805 }
806
Daniel Vetter350d2702012-04-27 15:17:42 +0200807 return ret;
808}
809
Ben Gamari11ed50e2009-09-14 17:48:45 -0400810/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200811 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400812 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400813 *
814 * Reset the chip. Useful if a hang is detected. Returns zero on successful
815 * reset or otherwise an error code.
816 *
817 * Procedure is fairly simple:
818 * - reset the chip using the reset reg
819 * - re-init context state
820 * - re-init hardware status page
821 * - re-init ring buffer
822 * - re-init interrupt state
823 * - re-init display
824 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200825int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400826{
827 drm_i915_private_t *dev_priv = dev->dev_private;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700828 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400829
Chris Wilsond78cb502010-12-23 13:33:15 +0000830 if (!i915_try_reset)
831 return 0;
832
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200833 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400834
Chris Wilson069efc12010-09-30 16:53:18 +0100835 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400836
Chris Wilsonf803aa52010-09-19 12:38:26 +0100837 ret = -ENODEV;
Daniel Vetter99584db2012-11-14 17:14:04 +0100838 if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
Chris Wilsonae681d92010-10-01 14:57:56 +0100839 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
Daniel Vetter350d2702012-04-27 15:17:42 +0200840 else
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200841 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200842
Daniel Vetter99584db2012-11-14 17:14:04 +0100843 dev_priv->gpu_error.last_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700844 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100845 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100846 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100847 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400848 }
849
850 /* Ok, now get things going again... */
851
852 /*
853 * Everything depends on having the GTT running, so we need to start
854 * there. Fortunately we don't need to do this unless we reset the
855 * chip at a PCI level.
856 *
857 * Next we need to restore the context, but we don't use those
858 * yet either...
859 *
860 * Ring buffer needs to be re-initialized in the KMS case, or if X
861 * was running at the time of the reset (i.e. we weren't VT
862 * switched away).
863 */
864 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800865 !dev_priv->mm.suspended) {
Chris Wilsonb4519512012-05-11 14:29:30 +0100866 struct intel_ring_buffer *ring;
867 int i;
868
Ben Gamari11ed50e2009-09-14 17:48:45 -0400869 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800870
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100871 i915_gem_init_swizzling(dev);
872
Chris Wilsonb4519512012-05-11 14:29:30 +0100873 for_each_ring(ring, dev_priv, i)
874 ring->init(ring);
Eric Anholt75a68982010-11-18 09:31:13 +0800875
Ben Widawsky254f9652012-06-04 14:42:42 -0700876 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +0100877 i915_gem_init_ppgtt(dev);
878
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200879 /*
880 * It would make sense to re-init all the other hw state, at
881 * least the rps/rc6/emon init done within modeset_init_hw. For
882 * some unknown reason, this blows up my ilk, so don't.
883 */
Daniel Vetterf8175862012-04-10 15:50:11 +0200884
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200885 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +0200886
Ben Gamari11ed50e2009-09-14 17:48:45 -0400887 drm_irq_uninstall(dev);
888 drm_irq_install(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100889 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200890 } else {
891 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400892 }
893
Ben Gamari11ed50e2009-09-14 17:48:45 -0400894 return 0;
895}
896
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800897static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500898{
Daniel Vetter01a06852012-06-25 15:58:49 +0200899 struct intel_device_info *intel_info =
900 (struct intel_device_info *) ent->driver_data;
901
Paulo Zanoni70b12bb2012-11-20 13:32:30 -0200902 if (intel_info->is_valleyview)
Rodrigo Vivi0a3af262012-10-15 17:16:23 -0300903 if(!i915_preliminary_hw_support) {
904 DRM_ERROR("Preliminary hardware support disabled\n");
905 return -ENODEV;
906 }
907
Chris Wilson5fe49d82011-02-01 19:43:02 +0000908 /* Only bind to function 0 of the device. Early generations
909 * used function 1 as a placeholder for multi-head. This causes
910 * us confusion instead, especially on the systems where both
911 * functions have the same PCI-ID!
912 */
913 if (PCI_FUNC(pdev->devfn))
914 return -ENODEV;
915
Daniel Vetter01a06852012-06-25 15:58:49 +0200916 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
917 * implementation for gen3 (and only gen3) that used legacy drm maps
918 * (gasp!) to share buffers between X and the client. Hence we need to
919 * keep around the fake agp stuff for gen3, even when kms is enabled. */
920 if (intel_info->gen != 3) {
921 driver.driver_features &=
922 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
923 } else if (!intel_agp_enabled) {
924 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
925 return -ENODEV;
926 }
927
Jordan Crousedcdb1672010-05-27 13:40:25 -0600928 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500929}
930
931static void
932i915_pci_remove(struct pci_dev *pdev)
933{
934 struct drm_device *dev = pci_get_drvdata(pdev);
935
936 drm_put_dev(dev);
937}
938
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100939static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500940{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100941 struct pci_dev *pdev = to_pci_dev(dev);
942 struct drm_device *drm_dev = pci_get_drvdata(pdev);
943 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500944
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100945 if (!drm_dev || !drm_dev->dev_private) {
946 dev_err(dev, "DRM not initialized, aborting suspend.\n");
947 return -ENODEV;
948 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500949
Dave Airlie5bcf7192010-12-07 09:20:40 +1000950 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
951 return 0;
952
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100953 error = i915_drm_freeze(drm_dev);
954 if (error)
955 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500956
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100957 pci_disable_device(pdev);
958 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800959
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800960 return 0;
961}
962
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100963static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800964{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100965 struct pci_dev *pdev = to_pci_dev(dev);
966 struct drm_device *drm_dev = pci_get_drvdata(pdev);
967
968 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800969}
970
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100971static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800972{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100973 struct pci_dev *pdev = to_pci_dev(dev);
974 struct drm_device *drm_dev = pci_get_drvdata(pdev);
975
976 if (!drm_dev || !drm_dev->dev_private) {
977 dev_err(dev, "DRM not initialized, aborting suspend.\n");
978 return -ENODEV;
979 }
980
981 return i915_drm_freeze(drm_dev);
982}
983
984static int i915_pm_thaw(struct device *dev)
985{
986 struct pci_dev *pdev = to_pci_dev(dev);
987 struct drm_device *drm_dev = pci_get_drvdata(pdev);
988
989 return i915_drm_thaw(drm_dev);
990}
991
992static int i915_pm_poweroff(struct device *dev)
993{
994 struct pci_dev *pdev = to_pci_dev(dev);
995 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100996
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100997 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800998}
999
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001000static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001001 .suspend = i915_pm_suspend,
1002 .resume = i915_pm_resume,
1003 .freeze = i915_pm_freeze,
1004 .thaw = i915_pm_thaw,
1005 .poweroff = i915_pm_poweroff,
1006 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001007};
1008
Laurent Pinchart78b68552012-05-17 13:27:22 +02001009static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001010 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001011 .open = drm_gem_vm_open,
1012 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001013};
1014
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001015static const struct file_operations i915_driver_fops = {
1016 .owner = THIS_MODULE,
1017 .open = drm_open,
1018 .release = drm_release,
1019 .unlocked_ioctl = drm_ioctl,
1020 .mmap = drm_gem_mmap,
1021 .poll = drm_poll,
1022 .fasync = drm_fasync,
1023 .read = drm_read,
1024#ifdef CONFIG_COMPAT
1025 .compat_ioctl = i915_compat_ioctl,
1026#endif
1027 .llseek = noop_llseek,
1028};
1029
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001031 /* Don't use MTRRs here; the Xserver or userspace app should
1032 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001033 */
Eric Anholt673a3942008-07-30 12:06:12 -07001034 .driver_features =
1035 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
Daniel Vetter1286ff72012-05-10 15:25:09 +02001036 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
Dave Airlie22eae942005-11-10 22:16:34 +11001037 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001038 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001039 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001040 .lastclose = i915_driver_lastclose,
1041 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001042 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001043
1044 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1045 .suspend = i915_suspend,
1046 .resume = i915_resume,
1047
Dave Airliecda17382005-07-10 17:31:26 +10001048 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001049 .master_create = i915_master_create,
1050 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001051#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001052 .debugfs_init = i915_debugfs_init,
1053 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001054#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001055 .gem_init_object = i915_gem_init_object,
1056 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001057 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001058
1059 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1060 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1061 .gem_prime_export = i915_gem_prime_export,
1062 .gem_prime_import = i915_gem_prime_import,
1063
Dave Airlieff72145b2011-02-07 12:16:14 +10001064 .dumb_create = i915_gem_dumb_create,
1065 .dumb_map_offset = i915_gem_mmap_gtt,
1066 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001068 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001069 .name = DRIVER_NAME,
1070 .desc = DRIVER_DESC,
1071 .date = DRIVER_DATE,
1072 .major = DRIVER_MAJOR,
1073 .minor = DRIVER_MINOR,
1074 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075};
1076
Dave Airlie8410ea32010-12-15 03:16:38 +10001077static struct pci_driver i915_pci_driver = {
1078 .name = DRIVER_NAME,
1079 .id_table = pciidlist,
1080 .probe = i915_pci_probe,
1081 .remove = i915_pci_remove,
1082 .driver.pm = &i915_pm_ops,
1083};
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085static int __init i915_init(void)
1086{
1087 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001088
1089 /*
1090 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1091 * explicitly disabled with the module pararmeter.
1092 *
1093 * Otherwise, just follow the parameter (defaulting to off).
1094 *
1095 * Allow optional vga_text_mode_force boot option to override
1096 * the default behavior.
1097 */
1098#if defined(CONFIG_DRM_I915_KMS)
1099 if (i915_modeset != 0)
1100 driver.driver_features |= DRIVER_MODESET;
1101#endif
1102 if (i915_modeset == 1)
1103 driver.driver_features |= DRIVER_MODESET;
1104
1105#ifdef CONFIG_VGA_CONSOLE
1106 if (vgacon_text_force() && i915_modeset == -1)
1107 driver.driver_features &= ~DRIVER_MODESET;
1108#endif
1109
Chris Wilson3885c6b2011-01-23 10:45:14 +00001110 if (!(driver.driver_features & DRIVER_MODESET))
1111 driver.get_vblank_timestamp = NULL;
1112
Dave Airlie8410ea32010-12-15 03:16:38 +10001113 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
1116static void __exit i915_exit(void)
1117{
Dave Airlie8410ea32010-12-15 03:16:38 +10001118 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119}
1120
1121module_init(i915_init);
1122module_exit(i915_exit);
1123
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001124MODULE_AUTHOR(DRIVER_AUTHOR);
1125MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001127
Jesse Barnesb7d84092012-03-22 14:38:43 -07001128/* We give fast paths for the really cool registers */
1129#define NEEDS_FORCE_WAKE(dev_priv, reg) \
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001130 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1131 ((reg) < 0x40000) && \
1132 ((reg) != FORCEWAKE))
Daniel Vettera8b13972012-10-18 14:16:09 +02001133static void
1134ilk_dummy_write(struct drm_i915_private *dev_priv)
1135{
1136 /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
1137 * chip from rc6 before touching it for real. MI_MODE is masked, hence
1138 * harmless to write 0 into. */
1139 I915_WRITE_NOTRACE(MI_MODE, 0);
1140}
1141
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001142static void
1143hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1144{
1145 if (IS_HASWELL(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001146 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001147 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1148 reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001149 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001150 }
1151}
1152
1153static void
1154hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1155{
1156 if (IS_HASWELL(dev_priv->dev) &&
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001157 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001158 DRM_ERROR("Unclaimed write to %x\n", reg);
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001159 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001160 }
1161}
1162
Andi Kleenf7000882011-10-13 16:08:51 -07001163#define __i915_read(x, y) \
1164u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1165 u##x val = 0; \
Daniel Vettera8b13972012-10-18 14:16:09 +02001166 if (IS_GEN5(dev_priv->dev)) \
1167 ilk_dummy_write(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001168 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001169 unsigned long irqflags; \
1170 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1171 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001172 dev_priv->gt.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001173 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001174 if (dev_priv->forcewake_count == 0) \
Chris Wilson990bbda2012-07-02 11:51:02 -03001175 dev_priv->gt.force_wake_put(dev_priv); \
Keith Packardc9375042012-01-06 11:48:38 -08001176 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001177 } else { \
1178 val = read##y(dev_priv->regs + reg); \
1179 } \
1180 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1181 return val; \
1182}
1183
1184__i915_read(8, b)
1185__i915_read(16, w)
1186__i915_read(32, l)
1187__i915_read(64, q)
1188#undef __i915_read
1189
1190#define __i915_write(x, y) \
1191void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001192 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001193 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1194 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001195 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001196 } \
Daniel Vettera8b13972012-10-18 14:16:09 +02001197 if (IS_GEN5(dev_priv->dev)) \
1198 ilk_dummy_write(dev_priv); \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001199 hsw_unclaimed_reg_clear(dev_priv, reg); \
Ville Syrjäläfe31b572013-01-25 21:44:47 +02001200 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001201 if (unlikely(__fifo_ret)) { \
1202 gen6_gt_check_fifodbg(dev_priv); \
1203 } \
Paulo Zanoni115bc2d2013-02-18 19:00:20 -03001204 hsw_unclaimed_reg_check(dev_priv, reg); \
Andi Kleenf7000882011-10-13 16:08:51 -07001205}
1206__i915_write(8, b)
1207__i915_write(16, w)
1208__i915_write(32, l)
1209__i915_write(64, q)
1210#undef __i915_write
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001211
1212static const struct register_whitelist {
1213 uint64_t offset;
1214 uint32_t size;
1215 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1216} whitelist[] = {
1217 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1218};
1219
1220int i915_reg_read_ioctl(struct drm_device *dev,
1221 void *data, struct drm_file *file)
1222{
1223 struct drm_i915_private *dev_priv = dev->dev_private;
1224 struct drm_i915_reg_read *reg = data;
1225 struct register_whitelist const *entry = whitelist;
1226 int i;
1227
1228 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1229 if (entry->offset == reg->offset &&
1230 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1231 break;
1232 }
1233
1234 if (i == ARRAY_SIZE(whitelist))
1235 return -EINVAL;
1236
1237 switch (entry->size) {
1238 case 8:
1239 reg->val = I915_READ64(reg->offset);
1240 break;
1241 case 4:
1242 reg->val = I915_READ(reg->offset);
1243 break;
1244 case 2:
1245 reg->val = I915_READ16(reg->offset);
1246 break;
1247 case 1:
1248 reg->val = I915_READ8(reg->offset);
1249 break;
1250 default:
1251 WARN_ON(1);
1252 return -EINVAL;
1253 }
1254
1255 return 0;
1256}