blob: ff2add0101fe56e5d02149f51088ac29f906d316 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * ahci.c - AHCI SATA support
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04009 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030012 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040013 *
14 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040016 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020025#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050026#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090027#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020029#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050031#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010033#include <linux/ahci-remap.h>
34#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040035#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090038#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010041 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020042 AHCI_PCI_BAR_CAVIUM = 0,
Tiezhu Yange49bd682020-03-10 20:50:08 +080043 AHCI_PCI_BAR_LOONGSON = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080044 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070045 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010046 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090047};
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Tejun Heo441577e2010-03-29 10:32:39 +090049enum board_ids {
50 /* board IDs by feature in alphabetical order */
51 board_ahci,
52 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010053 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040054 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050055 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090056 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020057 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090058
59 /* board IDs for specific chipsets in alphabetical order */
Hanna Hawa7d523bd2019-10-17 15:46:53 +010060 board_ahci_al,
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040061 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090062 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090063 board_ahci_mcp77,
64 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_mv,
66 board_ahci_sb600,
67 board_ahci_sb700, /* for SB700 and SB800 */
68 board_ahci_vt8251,
69
Dan Williamsc312ef12019-08-29 16:30:34 -070070 /*
71 * board IDs for Intel chipsets that support more than 6 ports
72 * *and* end up needing the PCS quirk.
73 */
74 board_ahci_pcs7,
75
Tejun Heo441577e2010-03-29 10:32:39 +090076 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020084static void ahci_remove_one(struct pci_dev *dev);
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +000085static void ahci_shutdown_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040088static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110090static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
91static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090092static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
93 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020094#ifdef CONFIG_PM
95static int ahci_pci_device_runtime_suspend(struct device *dev);
96static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +020097#ifdef CONFIG_PM_SLEEP
98static int ahci_pci_device_suspend(struct device *dev);
99static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900100#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Tejun Heofad16e72010-09-21 09:25:48 +0200103static struct scsi_host_template ahci_sht = {
104 AHCI_SHT("ahci"),
105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_vt8251_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900110};
111
Tejun Heo029cfd62008-03-25 12:22:49 +0900112static struct ata_port_operations ahci_p5wdh_ops = {
113 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900114 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900115};
116
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400117static struct ata_port_operations ahci_avn_ops = {
118 .inherits = &ahci_ops,
119 .hardreset = ahci_avn_hardreset,
120};
121
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100122static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900125 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100126 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400127 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900131 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900135 .port_ops = &ahci_ops,
136 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100137 [board_ahci_mobile] = {
138 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400144 [board_ahci_nomsi] = {
145 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500151 [board_ahci_noncq] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530158 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900159 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200166 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Tejun Heo441577e2010-03-29 10:32:39 +0900172 /* by chipsets */
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100173 [board_ahci_al] = {
174 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP | AHCI_HFLAG_NO_MSI),
175 .flags = AHCI_FLAG_COMMON,
176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Dan Williamsc312ef12019-08-29 16:30:34 -0700239 [board_ahci_pcs7] = {
240 .flags = AHCI_FLAG_COMMON,
241 .pio_mask = ATA_PIO4,
242 .udma_mask = ATA_UDMA6,
243 .port_ops = &ahci_ops,
244 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500247static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400248 /* Intel */
Mika Westerberg5e125d12020-02-27 17:32:59 +0300249 { PCI_VDEVICE(INTEL, 0x06d6), board_ahci }, /* Comet Lake PCH-H RAID */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400250 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
251 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
252 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
253 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
254 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900255 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400256 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
257 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
258 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
259 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900260 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800261 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900262 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
263 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
264 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
265 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
266 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
267 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
268 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
269 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100270 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
271 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
272 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
273 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
274 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900275 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100276 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400277 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
278 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800279 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500280 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800281 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500282 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
283 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700284 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700285 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100286 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700287 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100288 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500289 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Dan Williamsc312ef12019-08-29 16:30:34 -0700290 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci_pcs7 }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci_pcs7 }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci_pcs7 }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci_pcs7 }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci_pcs7 }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci_pcs7 }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci_pcs7 }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci_pcs7 }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci_pcs7 }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci_pcs7 }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci_pcs7 }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci_pcs7 }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci_pcs7 }, /* DNV AHCI */
303 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci_pcs7 }, /* DNV AHCI */
304 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci_pcs7 }, /* DNV AHCI */
305 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci_pcs7 }, /* DNV AHCI */
306 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci_pcs7 }, /* DNV AHCI */
307 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci_pcs7 }, /* DNV AHCI */
308 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci_pcs7 }, /* DNV AHCI */
309 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci_pcs7 }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800310 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100311 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800312 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100313 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800314 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
315 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700316 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
317 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
318 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800319 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800320 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700321 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100322 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700323 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
324 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
325 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100326 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700327 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800328 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100329 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800330 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100331 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800332 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100333 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800334 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100335 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
336 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
337 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
338 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
339 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
343 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300344 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800345 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
346 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
347 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
348 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
352 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400353 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
354 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
355 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
356 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
357 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
358 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
359 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
360 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800361 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
362 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
Mika Westerberg8e85f602020-10-02 12:40:35 +0300363 { PCI_VDEVICE(INTEL, 0x43d4), board_ahci }, /* Rocket Lake PCH-H RAID */
364 { PCI_VDEVICE(INTEL, 0x43d5), board_ahci }, /* Rocket Lake PCH-H RAID */
365 { PCI_VDEVICE(INTEL, 0x43d6), board_ahci }, /* Rocket Lake PCH-H RAID */
366 { PCI_VDEVICE(INTEL, 0x43d7), board_ahci }, /* Rocket Lake PCH-H RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800367 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
368 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
369 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
370 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
371 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
372 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
373 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
374 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700375 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100376 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
377 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
378 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
379 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700380 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100381 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700382 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100383 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700384 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100385 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700386 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100387 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
388 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
389 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
390 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600391 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100392 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700393 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600394 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100395 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700396 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500397 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800398 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500399 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800400 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500401 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500402 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800403 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
404 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500405 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500406 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800407 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
408 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300409 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Kai-Heng Feng32d25452020-02-27 20:28:22 +0800410 { PCI_VDEVICE(INTEL, 0x06d7), board_ahci }, /* Comet Lake-H RAID */
Mika Westerberg58c42b02020-02-28 13:50:48 +0300411 { PCI_VDEVICE(INTEL, 0xa386), board_ahci }, /* Comet Lake PCH-V RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100412 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
413 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
414 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
415 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Mika Westerbergba445792018-06-27 15:15:40 +0300416 { PCI_VDEVICE(INTEL, 0x34d3), board_ahci_mobile }, /* Ice Lake LP AHCI */
Kai-Heng Feng1f2ef042020-04-16 14:35:40 +0800417 { PCI_VDEVICE(INTEL, 0x02d3), board_ahci_mobile }, /* Comet Lake PCH-U AHCI */
Jian-Hong Pan7667e632019-11-28 16:10:42 +0800418 { PCI_VDEVICE(INTEL, 0x02d7), board_ahci_mobile }, /* Comet Lake PCH RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
Tejun Heoe34bb372007-02-26 20:24:03 +0900420 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
421 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
422 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100423 /* JMicron 362B and 362C have an AHCI function with IDE class code */
424 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
425 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500426 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400427
428 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800429 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800430 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
431 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
432 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
433 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
434 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
435 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400436
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100437 /* Amazon's Annapurna Labs support */
438 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031),
439 .class = PCI_CLASS_STORAGE_SATA_AHCI,
440 .class_mask = 0xffffff,
441 board_ahci_al },
Shane Huange2dd90b2009-07-29 11:34:49 +0800442 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800443 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800444 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Mario Limonciello9a32d3c2021-11-12 14:15:38 -0600445 { PCI_VDEVICE(AMD, 0x7901), board_ahci_mobile }, /* AMD Green Sardine */
Shane Huange2dd90b2009-07-29 11:34:49 +0800446 /* AMD is using RAID class only for ahci controllers */
447 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
448 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
449
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400450 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400451 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900452 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400453
454 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900455 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
456 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
457 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
458 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
459 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
460 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
461 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
462 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900463 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
464 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
465 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
466 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
467 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
468 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
469 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
470 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
471 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
472 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
473 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
474 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
475 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
476 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
477 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
478 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
479 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
480 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
481 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
482 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
483 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
484 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
485 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
486 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
487 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
488 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
489 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
490 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
491 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
492 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
493 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
494 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
495 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
496 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
497 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
498 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
499 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
500 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
501 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
502 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
503 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
504 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
505 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
506 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
507 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
508 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
509 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
510 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
511 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
512 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
513 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
514 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
515 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
516 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
517 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
518 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
519 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
520 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
521 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
522 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
523 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
524 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
525 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
526 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
527 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
528 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
529 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
530 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
531 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
532 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
533 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
534 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
535 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
536 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
537 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
538 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400539
Jeff Garzik95916ed2006-07-29 04:10:14 -0400540 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900541 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
542 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
543 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400544
Alessandro Rubini318893e2012-01-06 13:33:39 +0100545 /* ST Microelectronics */
546 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
547
Jeff Garzikcd70c262007-07-08 02:29:42 -0400548 /* Marvell */
549 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100550 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600551 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500552 .class = PCI_CLASS_STORAGE_SATA_AHCI,
553 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200554 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600555 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100556 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100557 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
558 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
559 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600560 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500561 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900562 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400563 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
564 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900565 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600566 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100567 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200568 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
569 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200570 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
571 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600572 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100573 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100574 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
575 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100576 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
577 .driver_data = board_ahci_yes_fbs },
578 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400579 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400580
Mark Nelsonc77a0362008-10-23 14:08:16 +1100581 /* Promise */
582 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200583 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100584
Keng-Yu Linc9703762011-11-09 01:47:36 -0500585 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100586 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
587 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
588 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
589 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800590 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
591 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500592
Levente Kurusa67809f82014-02-18 10:22:17 -0500593 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400594 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
595 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500596 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400597 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500598 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500599
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800600 /* Enmotus */
601 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
602
Tiezhu Yange49bd682020-03-10 20:50:08 +0800603 /* Loongson */
604 { PCI_VDEVICE(LOONGSON, 0x7a08), board_ahci },
605
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500606 /* Generic, PCI class code for AHCI */
607 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500608 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 { } /* terminate list */
611};
612
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200613static const struct dev_pm_ops ahci_pci_pm_ops = {
614 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200615 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
616 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200617};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
619static struct pci_driver ahci_pci_driver = {
620 .name = DRV_NAME,
621 .id_table = ahci_pci_tbl,
622 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200623 .remove = ahci_remove_one,
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +0000624 .shutdown = ahci_shutdown_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200625 .driver = {
626 .pm = &ahci_pci_pm_ops,
627 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628};
629
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400630#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100631static int marvell_enable;
632#else
633static int marvell_enable = 1;
634#endif
635module_param(marvell_enable, int, 0644);
636MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
637
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700638static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100639module_param(mobile_lpm_policy, int, 0644);
640MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100641
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300642static void ahci_pci_save_initial_config(struct pci_dev *pdev,
643 struct ahci_host_priv *hpriv)
644{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300645 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
646 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100647 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300648 }
649
650 /*
651 * Temporary Marvell 6145 hack: PATA port presence
652 * is asserted through the standard AHCI port
653 * presence register, as bit 4 (counting from 0)
654 */
655 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
656 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100657 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300658 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100659 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300660 dev_info(&pdev->dev,
661 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
662 }
663
Antoine Ténart725c7b52014-07-30 20:13:56 +0200664 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300665}
666
Anton Vorontsov781d6552010-03-03 20:17:42 +0300667static void ahci_pci_init_controller(struct ata_host *host)
668{
669 struct ahci_host_priv *hpriv = host->private_data;
670 struct pci_dev *pdev = to_pci_dev(host->dev);
671 void __iomem *port_mmio;
672 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100673 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900674
Tejun Heo417a1a62007-09-23 13:19:55 +0900675 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100676 if (pdev->device == 0x6121)
677 mv = 2;
678 else
679 mv = 4;
680 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400681
682 writel(0, port_mmio + PORT_IRQ_MASK);
683
684 /* clear port IRQ */
685 tmp = readl(port_mmio + PORT_IRQ_STAT);
686 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
687 if (tmp)
688 writel(tmp, port_mmio + PORT_IRQ_STAT);
689 }
690
Anton Vorontsov781d6552010-03-03 20:17:42 +0300691 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900692}
693
Tejun Heocc0680a2007-08-06 18:36:23 +0900694static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900695 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900696{
Tejun Heocc0680a2007-08-06 18:36:23 +0900697 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100698 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900699 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900700 int rc;
701
702 DPRINTK("ENTER\n");
703
Evan Wangfa89f532018-04-13 12:32:30 +0800704 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900705
Tejun Heocc0680a2007-08-06 18:36:23 +0900706 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900707 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900708
Hans de Goede039ece32014-02-22 16:53:30 +0100709 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900710
711 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
712
713 /* vt8251 doesn't clear BSY on signature FIS reception,
714 * request follow-up softreset.
715 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900716 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900717}
718
Tejun Heoedc93052007-10-25 14:59:16 +0900719static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
720 unsigned long deadline)
721{
722 struct ata_port *ap = link->ap;
723 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100724 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900725 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
726 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900727 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900728 int rc;
729
Evan Wangfa89f532018-04-13 12:32:30 +0800730 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900731
732 /* clear D2H reception area to properly wait for D2H FIS */
733 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400734 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900735 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
736
737 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900738 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900739
Hans de Goede039ece32014-02-22 16:53:30 +0100740 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900741
Tejun Heoedc93052007-10-25 14:59:16 +0900742 /* The pseudo configuration device on SIMG4726 attached to
743 * ASUS P5W-DH Deluxe doesn't send signature FIS after
744 * hardreset if no device is attached to the first downstream
745 * port && the pseudo device locks up on SRST w/ PMP==0. To
746 * work around this, wait for !BSY only briefly. If BSY isn't
747 * cleared, perform CLO and proceed to IDENTIFY (achieved by
748 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
749 *
750 * Wait for two seconds. Devices attached to downstream port
751 * which can't process the following IDENTIFY after this will
752 * have to be reset again. For most cases, this should
753 * suffice while making probing snappish enough.
754 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900755 if (online) {
756 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
757 ahci_check_ready);
758 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800759 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900760 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900761 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900762}
763
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400764/*
765 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
766 *
767 * It has been observed with some SSDs that the timing of events in the
768 * link synchronization phase can leave the port in a state that can not
769 * be recovered by a SATA-hard-reset alone. The failing signature is
770 * SStatus.DET stuck at 1 ("Device presence detected but Phy
771 * communication not established"). It was found that unloading and
772 * reloading the driver when this problem occurs allows the drive
773 * connection to be recovered (DET advanced to 0x3). The critical
774 * component of reloading the driver is that the port state machines are
775 * reset by bouncing "port enable" in the AHCI PCS configuration
776 * register. So, reproduce that effect by bouncing a port whenever we
777 * see DET==1 after a reset.
778 */
779static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
780 unsigned long deadline)
781{
782 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
783 struct ata_port *ap = link->ap;
784 struct ahci_port_priv *pp = ap->private_data;
785 struct ahci_host_priv *hpriv = ap->host->private_data;
786 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
787 unsigned long tmo = deadline - jiffies;
788 struct ata_taskfile tf;
789 bool online;
790 int rc, i;
791
792 DPRINTK("ENTER\n");
793
Evan Wangfa89f532018-04-13 12:32:30 +0800794 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400795
796 for (i = 0; i < 2; i++) {
797 u16 val;
798 u32 sstatus;
799 int port = ap->port_no;
800 struct ata_host *host = ap->host;
801 struct pci_dev *pdev = to_pci_dev(host->dev);
802
803 /* clear D2H reception area to properly wait for D2H FIS */
804 ata_tf_init(link->device, &tf);
805 tf.command = ATA_BUSY;
806 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
807
808 rc = sata_link_hardreset(link, timing, deadline, &online,
809 ahci_check_ready);
810
811 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
812 (sstatus & 0xf) != 1)
813 break;
814
Xu Wange276c9b2020-08-17 03:29:13 +0000815 ata_link_info(link, "avn bounce port%d\n", port);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400816
817 pci_read_config_word(pdev, 0x92, &val);
818 val &= ~(1 << port);
819 pci_write_config_word(pdev, 0x92, val);
820 ata_msleep(ap, 1000);
821 val |= 1 << port;
822 pci_write_config_word(pdev, 0x92, val);
823 deadline += tmo;
824 }
825
826 hpriv->start_engine(ap);
827
828 if (online)
829 *class = ahci_dev_classify(ap);
830
831 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
832 return rc;
833}
834
835
Mika Westerberg02e53292016-02-18 10:54:17 +0200836#ifdef CONFIG_PM
837static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900838{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900839 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300840 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900841 u32 ctl;
842
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200843 /* AHCI spec rev1.1 section 8.3.3:
844 * Software must disable interrupts prior to requesting a
845 * transition of the HBA to D3 state.
846 */
847 ctl = readl(mmio + HOST_CTL);
848 ctl &= ~HOST_IRQ_EN;
849 writel(ctl, mmio + HOST_CTL);
850 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200851}
Tejun Heoc1332872006-07-26 15:59:26 +0900852
Mika Westerberg02e53292016-02-18 10:54:17 +0200853static int ahci_pci_device_runtime_suspend(struct device *dev)
854{
855 struct pci_dev *pdev = to_pci_dev(dev);
856 struct ata_host *host = pci_get_drvdata(pdev);
857
858 ahci_pci_disable_interrupts(host);
859 return 0;
860}
861
862static int ahci_pci_device_runtime_resume(struct device *dev)
863{
864 struct pci_dev *pdev = to_pci_dev(dev);
865 struct ata_host *host = pci_get_drvdata(pdev);
866 int rc;
867
Dan Williamsc312ef12019-08-29 16:30:34 -0700868 rc = ahci_reset_controller(host);
Mika Westerberg02e53292016-02-18 10:54:17 +0200869 if (rc)
870 return rc;
871 ahci_pci_init_controller(host);
872 return 0;
873}
874
875#ifdef CONFIG_PM_SLEEP
876static int ahci_pci_device_suspend(struct device *dev)
877{
878 struct pci_dev *pdev = to_pci_dev(dev);
879 struct ata_host *host = pci_get_drvdata(pdev);
880 struct ahci_host_priv *hpriv = host->private_data;
881
882 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
883 dev_err(&pdev->dev,
884 "BIOS update required for suspend/resume\n");
885 return -EIO;
886 }
887
888 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200889 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900890}
891
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200892static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900893{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200894 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900895 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900896 int rc;
897
James Lairdcb856962013-11-19 11:06:38 +1100898 /* Apple BIOS helpfully mangles the registers on resume */
899 if (is_mcp89_apple(pdev))
900 ahci_mcp89_apple_enable(pdev);
901
Tejun Heoc1332872006-07-26 15:59:26 +0900902 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Dan Williamsc312ef12019-08-29 16:30:34 -0700903 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900904 if (rc)
905 return rc;
906
Anton Vorontsov781d6552010-03-03 20:17:42 +0300907 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900908 }
909
Jeff Garzikcca39742006-08-24 03:19:22 -0400910 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900911
912 return 0;
913}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900914#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900915
Mika Westerberg02e53292016-02-18 10:54:17 +0200916#endif /* CONFIG_PM */
917
Tejun Heo4447d352007-04-17 23:44:08 +0900918static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
Christoph Hellwigb1716872019-08-26 12:57:19 +0200920 const int dma_bits = using_dac ? 64 : 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
Alessandro Rubini318893e2012-01-06 13:33:39 +0100923 /*
924 * If the device fixup already set the dma_mask to some non-standard
925 * value, don't extend it here. This happens on STA2X11, for example.
Christoph Hellwigb1716872019-08-26 12:57:19 +0200926 *
927 * XXX: manipulating the DMA mask from platform code is completely
Nicolas Saenz Juliennea7ba70f2019-11-21 10:26:44 +0100928 * bogus, platform code should use dev->bus_dma_limit instead..
Alessandro Rubini318893e2012-01-06 13:33:39 +0100929 */
930 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
931 return 0;
932
Christoph Hellwigb1716872019-08-26 12:57:19 +0200933 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits));
934 if (rc)
935 dev_err(&pdev->dev, "DMA enable failed\n");
936 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937}
938
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300939static void ahci_pci_print_info(struct ata_host *host)
940{
941 struct pci_dev *pdev = to_pci_dev(host->dev);
942 u16 cc;
943 const char *scc_s;
944
945 pci_read_config_word(pdev, 0x0a, &cc);
946 if (cc == PCI_CLASS_STORAGE_IDE)
947 scc_s = "IDE";
948 else if (cc == PCI_CLASS_STORAGE_SATA)
949 scc_s = "SATA";
950 else if (cc == PCI_CLASS_STORAGE_RAID)
951 scc_s = "RAID";
952 else
953 scc_s = "unknown";
954
955 ahci_print_info(host, scc_s);
956}
957
Tejun Heoedc93052007-10-25 14:59:16 +0900958/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
959 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
960 * support PMP and the 4726 either directly exports the device
961 * attached to the first downstream port or acts as a hardware storage
962 * controller and emulate a single ATA device (can be RAID 0/1 or some
963 * other configuration).
964 *
965 * When there's no device attached to the first downstream port of the
966 * 4726, "Config Disk" appears, which is a pseudo ATA device to
967 * configure the 4726. However, ATA emulation of the device is very
968 * lame. It doesn't send signature D2H Reg FIS after the initial
969 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
970 *
971 * The following function works around the problem by always using
972 * hardreset on the port and not depending on receiving signature FIS
973 * afterward. If signature FIS isn't received soon, ATA class is
974 * assumed without follow-up softreset.
975 */
976static void ahci_p5wdh_workaround(struct ata_host *host)
977{
Mathias Krause1bd06862014-08-31 10:57:09 +0200978 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900979 {
980 .ident = "P5W DH Deluxe",
981 .matches = {
982 DMI_MATCH(DMI_SYS_VENDOR,
983 "ASUSTEK COMPUTER INC"),
984 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
985 },
986 },
987 { }
988 };
989 struct pci_dev *pdev = to_pci_dev(host->dev);
990
991 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
992 dmi_check_system(sysids)) {
993 struct ata_port *ap = host->ports[1];
994
Joe Perchesa44fec12011-04-15 15:51:58 -0700995 dev_info(&pdev->dev,
996 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900997
998 ap->ops = &ahci_p5wdh_ops;
999 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
1000 }
1001}
1002
James Lairdcb856962013-11-19 11:06:38 +11001003/*
1004 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
1005 * booting in BIOS compatibility mode. We restore the registers but not ID.
1006 */
1007static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1008{
1009 u32 val;
1010
1011 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1012
1013 pci_read_config_dword(pdev, 0xf8, &val);
1014 val |= 1 << 0x1b;
1015 /* the following changes the device ID, but appears not to affect function */
1016 /* val = (val & ~0xf0000000) | 0x80000000; */
1017 pci_write_config_dword(pdev, 0xf8, val);
1018
1019 pci_read_config_dword(pdev, 0x54c, &val);
1020 val |= 1 << 0xc;
1021 pci_write_config_dword(pdev, 0x54c, val);
1022
1023 pci_read_config_dword(pdev, 0x4a4, &val);
1024 val &= 0xff;
1025 val |= 0x01060100;
1026 pci_write_config_dword(pdev, 0x4a4, val);
1027
1028 pci_read_config_dword(pdev, 0x54c, &val);
1029 val &= ~(1 << 0xc);
1030 pci_write_config_dword(pdev, 0x54c, val);
1031
1032 pci_read_config_dword(pdev, 0xf8, &val);
1033 val &= ~(1 << 0x1b);
1034 pci_write_config_dword(pdev, 0xf8, val);
1035}
1036
1037static bool is_mcp89_apple(struct pci_dev *pdev)
1038{
1039 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1040 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1041 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1042 pdev->subsystem_device == 0xcb89;
1043}
1044
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001045/* only some SB600 ahci controllers can do 64bit DMA */
1046static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001047{
1048 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001049 /*
1050 * The oldest version known to be broken is 0901 and
1051 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001052 * Enable 64bit DMA on 1501 and anything newer.
1053 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001054 * Please read bko#9412 for more info.
1055 */
Shane Huang58a09b32009-05-27 15:04:43 +08001056 {
1057 .ident = "ASUS M2A-VM",
1058 .matches = {
1059 DMI_MATCH(DMI_BOARD_VENDOR,
1060 "ASUSTeK Computer INC."),
1061 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1062 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001063 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001064 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001065 /*
1066 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1067 * support 64bit DMA.
1068 *
1069 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1070 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1071 * This spelling mistake was fixed in BIOS version 1.5, so
1072 * 1.5 and later have the Manufacturer as
1073 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1074 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1075 *
1076 * BIOS versions earlier than 1.9 had a Board Product Name
1077 * DMI field of "MS-7376". This was changed to be
1078 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1079 * match on DMI_BOARD_NAME of "MS-7376".
1080 */
1081 {
1082 .ident = "MSI K9A2 Platinum",
1083 .matches = {
1084 DMI_MATCH(DMI_BOARD_VENDOR,
1085 "MICRO-STAR INTER"),
1086 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1087 },
1088 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001089 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001090 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1091 * 64bit DMA.
1092 *
1093 * This board also had the typo mentioned above in the
1094 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1095 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1096 */
1097 {
1098 .ident = "MSI K9AGM2",
1099 .matches = {
1100 DMI_MATCH(DMI_BOARD_VENDOR,
1101 "MICRO-STAR INTER"),
1102 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1103 },
1104 },
1105 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001106 * All BIOS versions for the Asus M3A support 64bit DMA.
1107 * (all release versions from 0301 to 1206 were tested)
1108 */
1109 {
1110 .ident = "ASUS M3A",
1111 .matches = {
1112 DMI_MATCH(DMI_BOARD_VENDOR,
1113 "ASUSTeK Computer INC."),
1114 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1115 },
1116 },
Shane Huang58a09b32009-05-27 15:04:43 +08001117 { }
1118 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001119 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001120 int year, month, date;
1121 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001122
Tejun Heo03d783b2009-08-16 21:04:02 +09001123 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001124 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001125 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001126 return false;
1127
Mark Nelsone65cc192009-11-03 20:06:48 +11001128 if (!match->driver_data)
1129 goto enable_64bit;
1130
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001131 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1132 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001133
Mark Nelsone65cc192009-11-03 20:06:48 +11001134 if (strcmp(buf, match->driver_data) >= 0)
1135 goto enable_64bit;
1136 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001137 dev_warn(&pdev->dev,
1138 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1139 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001140 return false;
1141 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001142
1143enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001144 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001145 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001146}
1147
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001148static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1149{
1150 static const struct dmi_system_id broken_systems[] = {
1151 {
1152 .ident = "HP Compaq nx6310",
1153 .matches = {
1154 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1155 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1156 },
1157 /* PCI slot number of the controller */
1158 .driver_data = (void *)0x1FUL,
1159 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001160 {
1161 .ident = "HP Compaq 6720s",
1162 .matches = {
1163 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1164 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1165 },
1166 /* PCI slot number of the controller */
1167 .driver_data = (void *)0x1FUL,
1168 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001169
1170 { } /* terminate list */
1171 };
1172 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1173
1174 if (dmi) {
1175 unsigned long slot = (unsigned long)dmi->driver_data;
1176 /* apply the quirk only to on-board controllers */
1177 return slot == PCI_SLOT(pdev->devfn);
1178 }
1179
1180 return false;
1181}
1182
Tejun Heo9b10ae82009-05-30 20:50:12 +09001183static bool ahci_broken_suspend(struct pci_dev *pdev)
1184{
1185 static const struct dmi_system_id sysids[] = {
1186 /*
1187 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1188 * to the harddisk doesn't become online after
1189 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001190 *
1191 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1192 *
1193 * Use dates instead of versions to match as HP is
1194 * apparently recycling both product and version
1195 * strings.
1196 *
1197 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001198 */
1199 {
1200 .ident = "dv4",
1201 .matches = {
1202 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1203 DMI_MATCH(DMI_PRODUCT_NAME,
1204 "HP Pavilion dv4 Notebook PC"),
1205 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001206 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001207 },
1208 {
1209 .ident = "dv5",
1210 .matches = {
1211 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1212 DMI_MATCH(DMI_PRODUCT_NAME,
1213 "HP Pavilion dv5 Notebook PC"),
1214 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001215 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001216 },
1217 {
1218 .ident = "dv6",
1219 .matches = {
1220 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1221 DMI_MATCH(DMI_PRODUCT_NAME,
1222 "HP Pavilion dv6 Notebook PC"),
1223 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001224 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001225 },
1226 {
1227 .ident = "HDX18",
1228 .matches = {
1229 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1230 DMI_MATCH(DMI_PRODUCT_NAME,
1231 "HP HDX18 Notebook PC"),
1232 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001233 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001234 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001235 /*
1236 * Acer eMachines G725 has the same problem. BIOS
1237 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001238 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001239 * that we don't have much idea about. For now,
1240 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001241 *
1242 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001243 */
1244 {
1245 .ident = "G725",
1246 .matches = {
1247 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1248 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1249 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001250 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001251 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001252 { } /* terminate list */
1253 };
1254 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001255 int year, month, date;
1256 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001257
1258 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1259 return false;
1260
Tejun Heo9deb3432010-03-16 09:50:26 +09001261 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1262 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001263
Tejun Heo9deb3432010-03-16 09:50:26 +09001264 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001265}
1266
Hans de Goede240630e2018-07-01 12:15:46 +02001267static bool ahci_broken_lpm(struct pci_dev *pdev)
1268{
1269 static const struct dmi_system_id sysids[] = {
1270 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1271 {
1272 .matches = {
1273 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1274 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1275 },
1276 .driver_data = "20180406", /* 1.31 */
1277 },
1278 {
1279 .matches = {
1280 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1281 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1282 },
1283 .driver_data = "20180420", /* 1.28 */
1284 },
1285 {
1286 .matches = {
1287 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1288 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1289 },
1290 .driver_data = "20180315", /* 1.33 */
1291 },
1292 {
1293 .matches = {
1294 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1295 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1296 },
1297 /*
1298 * Note date based on release notes, 2.35 has been
1299 * reported to be good, but I've been unable to get
1300 * a hold of the reporter to get the DMI BIOS date.
1301 * TODO: fix this.
1302 */
1303 .driver_data = "20180310", /* 2.35 */
1304 },
1305 { } /* terminate list */
1306 };
1307 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1308 int year, month, date;
1309 char buf[9];
1310
1311 if (!dmi)
1312 return false;
1313
1314 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1315 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1316
1317 return strcmp(buf, dmi->driver_data) < 0;
1318}
1319
Tejun Heo55946392009-08-04 14:30:08 +09001320static bool ahci_broken_online(struct pci_dev *pdev)
1321{
1322#define ENCODE_BUSDEVFN(bus, slot, func) \
1323 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1324 static const struct dmi_system_id sysids[] = {
1325 /*
1326 * There are several gigabyte boards which use
1327 * SIMG5723s configured as hardware RAID. Certain
1328 * 5723 firmware revisions shipped there keep the link
1329 * online but fail to answer properly to SRST or
1330 * IDENTIFY when no device is attached downstream
1331 * causing libata to retry quite a few times leading
1332 * to excessive detection delay.
1333 *
1334 * As these firmwares respond to the second reset try
1335 * with invalid device signature, considering unknown
1336 * sig as offline works around the problem acceptably.
1337 */
1338 {
1339 .ident = "EP45-DQ6",
1340 .matches = {
1341 DMI_MATCH(DMI_BOARD_VENDOR,
1342 "Gigabyte Technology Co., Ltd."),
1343 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1344 },
1345 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1346 },
1347 {
1348 .ident = "EP45-DS5",
1349 .matches = {
1350 DMI_MATCH(DMI_BOARD_VENDOR,
1351 "Gigabyte Technology Co., Ltd."),
1352 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1353 },
1354 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1355 },
1356 { } /* terminate list */
1357 };
1358#undef ENCODE_BUSDEVFN
1359 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1360 unsigned int val;
1361
1362 if (!dmi)
1363 return false;
1364
1365 val = (unsigned long)dmi->driver_data;
1366
1367 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1368}
1369
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001370static bool ahci_broken_devslp(struct pci_dev *pdev)
1371{
1372 /* device with broken DEVSLP but still showing SDS capability */
1373 static const struct pci_device_id ids[] = {
1374 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1375 {}
1376 };
1377
1378 return pci_match_id(ids, pdev);
1379}
1380
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001381#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001382static void ahci_gtf_filter_workaround(struct ata_host *host)
1383{
1384 static const struct dmi_system_id sysids[] = {
1385 /*
1386 * Aspire 3810T issues a bunch of SATA enable commands
1387 * via _GTF including an invalid one and one which is
1388 * rejected by the device. Among the successful ones
1389 * is FPDMA non-zero offset enable which when enabled
1390 * only on the drive side leads to NCQ command
1391 * failures. Filter it out.
1392 */
1393 {
1394 .ident = "Aspire 3810T",
1395 .matches = {
1396 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1397 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1398 },
1399 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1400 },
1401 { }
1402 };
1403 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1404 unsigned int filter;
1405 int i;
1406
1407 if (!dmi)
1408 return;
1409
1410 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001411 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1412 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001413
1414 for (i = 0; i < host->n_ports; i++) {
1415 struct ata_port *ap = host->ports[i];
1416 struct ata_link *link;
1417 struct ata_device *dev;
1418
1419 ata_for_each_link(link, ap, EDGE)
1420 ata_for_each_dev(dev, link, ALL)
1421 dev->gtf_filter |= filter;
1422 }
1423}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001424#else
1425static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1426{}
1427#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001428
Sui Chen8bfd1742017-05-09 07:47:22 -05001429/*
1430 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1431 * as DUMMY, or detected but eventually get a "link down" and never get up
1432 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1433 * port_map may hold a value of 0x00.
1434 *
1435 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1436 * and can significantly reduce the occurrence of the problem.
1437 *
1438 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1439 */
1440static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1441 struct pci_dev *pdev)
1442{
1443 static const struct dmi_system_id sysids[] = {
1444 {
1445 .ident = "Acer Switch Alpha 12",
1446 .matches = {
1447 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1448 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1449 },
1450 },
1451 { }
1452 };
1453
1454 if (dmi_check_system(sysids)) {
1455 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1456 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1457 hpriv->port_map = 0x7;
1458 hpriv->cap = 0xC734FF02;
1459 }
1460 }
1461}
1462
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001463#ifdef CONFIG_ARM64
1464/*
1465 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1466 * Workaround is to make sure all pending IRQs are served before leaving
1467 * handler.
1468 */
1469static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1470{
1471 struct ata_host *host = dev_instance;
1472 struct ahci_host_priv *hpriv;
1473 unsigned int rc = 0;
1474 void __iomem *mmio;
1475 u32 irq_stat, irq_masked;
1476 unsigned int handled = 1;
1477
1478 VPRINTK("ENTER\n");
1479 hpriv = host->private_data;
1480 mmio = hpriv->mmio;
1481 irq_stat = readl(mmio + HOST_IRQ_STAT);
1482 if (!irq_stat)
1483 return IRQ_NONE;
1484
1485 do {
1486 irq_masked = irq_stat & hpriv->port_map;
1487 spin_lock(&host->lock);
1488 rc = ahci_handle_port_intr(host, irq_masked);
1489 if (!rc)
1490 handled = 0;
1491 writel(irq_stat, mmio + HOST_IRQ_STAT);
1492 irq_stat = readl(mmio + HOST_IRQ_STAT);
1493 spin_unlock(&host->lock);
1494 } while (irq_stat);
1495 VPRINTK("EXIT\n");
1496
1497 return IRQ_RETVAL(handled);
1498}
1499#endif
1500
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001501static void ahci_remap_check(struct pci_dev *pdev, int bar,
1502 struct ahci_host_priv *hpriv)
1503{
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001504 int i;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001505 u32 cap;
1506
1507 /*
1508 * Check if this device might have remapped nvme devices.
1509 */
1510 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1511 pci_resource_len(pdev, bar) < SZ_512K ||
1512 bar != AHCI_PCI_BAR_STANDARD ||
1513 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1514 return;
1515
1516 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1517 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1518 if ((cap & (1 << i)) == 0)
1519 continue;
1520 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1521 != PCI_CLASS_STORAGE_EXPRESS)
1522 continue;
1523
1524 /* We've found a remapped device */
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001525 hpriv->remapped_nvme++;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001526 }
1527
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001528 if (!hpriv->remapped_nvme)
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001529 return;
1530
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001531 dev_warn(&pdev->dev, "Found %u remapped NVMe devices.\n",
1532 hpriv->remapped_nvme);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001533 dev_warn(&pdev->dev,
1534 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1535
1536 /*
1537 * Don't rely on the msi-x capability in the remap case,
1538 * share the legacy interrupt across ahci and remapped devices.
1539 */
1540 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001541}
1542
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001543static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001544{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001545 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001546}
1547
Robert Richtera1c8231172015-05-31 13:55:17 +02001548static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1549 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001550{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001551 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001552
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001553 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001554 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001555
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001556 /*
1557 * If number of MSIs is less than number of ports then Sharing Last
1558 * Message mode could be enforced. In this case assume that advantage
1559 * of multipe MSIs is negated and use single MSI mode instead.
1560 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001561 if (n_ports > 1) {
1562 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1563 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1564 if (nvec > 0) {
1565 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1566 hpriv->get_irq_vector = ahci_get_irq_vector;
1567 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1568 return nvec;
1569 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001570
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001571 /*
1572 * Fallback to single MSI mode if the controller
1573 * enforced MRSM mode.
1574 */
1575 printk(KERN_INFO
1576 "ahci: MRSM is on, fallback to single MSI\n");
1577 pci_free_irq_vectors(pdev);
1578 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001579 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001580
Dan Williamsd684a902015-11-11 16:27:33 -08001581 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001582 * If the host is not capable of supporting per-port vectors, fall
1583 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001584 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001585 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1586 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001587 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001588 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001589}
1590
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001591static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1592 struct ahci_host_priv *hpriv)
1593{
1594 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1595
1596
1597 /* Ignore processing for non mobile platforms */
1598 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1599 return;
1600
1601 /* user modified policy via module param */
1602 if (mobile_lpm_policy != -1) {
1603 policy = mobile_lpm_policy;
1604 goto update_policy;
1605 }
1606
1607#ifdef CONFIG_ACPI
1608 if (policy > ATA_LPM_MED_POWER &&
1609 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1610 if (hpriv->cap & HOST_CAP_PART)
1611 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1612 else if (hpriv->cap & HOST_CAP_SSC)
1613 policy = ATA_LPM_MIN_POWER;
1614 }
1615#endif
1616
1617update_policy:
1618 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1619 ap->target_lpm_policy = policy;
1620}
1621
Dan Williamsc312ef12019-08-29 16:30:34 -07001622static void ahci_intel_pcs_quirk(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1623{
1624 const struct pci_device_id *id = pci_match_id(ahci_pci_tbl, pdev);
1625 u16 tmp16;
1626
1627 /*
1628 * Only apply the 6-port PCS quirk for known legacy platforms.
1629 */
1630 if (!id || id->vendor != PCI_VENDOR_ID_INTEL)
1631 return;
Dan Williams09d6ac82019-10-15 12:54:17 -07001632
1633 /* Skip applying the quirk on Denverton and beyond */
1634 if (((enum board_ids) id->driver_data) >= board_ahci_pcs7)
Dan Williamsc312ef12019-08-29 16:30:34 -07001635 return;
1636
1637 /*
1638 * port_map is determined from PORTS_IMPL PCI register which is
1639 * implemented as write or write-once register. If the register
1640 * isn't programmed, ahci automatically generates it from number
1641 * of ports, which is good enough for PCS programming. It is
1642 * otherwise expected that platform firmware enables the ports
1643 * before the OS boots.
1644 */
1645 pci_read_config_word(pdev, PCS_6, &tmp16);
1646 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1647 tmp16 |= hpriv->port_map;
1648 pci_write_config_word(pdev, PCS_6, tmp16);
1649 }
1650}
1651
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001652static ssize_t remapped_nvme_show(struct device *dev,
1653 struct device_attribute *attr,
1654 char *buf)
1655{
1656 struct ata_host *host = dev_get_drvdata(dev);
1657 struct ahci_host_priv *hpriv = host->private_data;
1658
1659 return sprintf(buf, "%u\n", hpriv->remapped_nvme);
1660}
1661
1662static DEVICE_ATTR_RO(remapped_nvme);
1663
Tejun Heo24dc5f32007-01-20 16:00:28 +09001664static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
Tejun Heoe297d992008-06-10 00:13:04 +09001666 unsigned int board_id = ent->driver_data;
1667 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001668 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001669 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001671 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001672 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001673 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 VPRINTK("ENTER\n");
1676
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001677 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001678
Joe Perches06296a12011-04-15 15:52:00 -07001679 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Alan Cox5b66c822008-09-03 14:48:34 +01001681 /* The AHCI driver can only drive the SATA ports, the PATA driver
1682 can drive them all so if both drivers are selected make sure
1683 AHCI stays out of the way */
1684 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1685 return -ENODEV;
1686
James Lairdcb856962013-11-19 11:06:38 +11001687 /* Apple BIOS on MCP89 prevents us using AHCI */
1688 if (is_mcp89_apple(pdev))
1689 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001690
Mark Nelson7a022672009-11-22 12:07:41 +11001691 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1692 * At the moment, we can only use the AHCI mode. Let the users know
1693 * that for SAS drives they're out of luck.
1694 */
1695 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001696 dev_info(&pdev->dev,
1697 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001698
Robert Richterb7ae1282015-06-05 19:49:26 +02001699 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001700 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1701 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001702 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1703 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001704 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1705 if (pdev->device == 0xa01c)
1706 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1707 if (pdev->device == 0xa084)
1708 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
Tiezhu Yange49bd682020-03-10 20:50:08 +08001709 } else if (pdev->vendor == PCI_VENDOR_ID_LOONGSON) {
1710 if (pdev->device == 0x7a08)
1711 ahci_pci_bar = AHCI_PCI_BAR_LOONGSON;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001712 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001713
Tejun Heo4447d352007-04-17 23:44:08 +09001714 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001715 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 if (rc)
1717 return rc;
1718
Tejun Heoc4f77922007-12-06 15:09:43 +09001719 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1720 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1721 u8 map;
1722
1723 /* ICH6s share the same PCI ID for both piix and ahci
1724 * modes. Enabling ahci mode while MAP indicates
1725 * combined mode is a bad idea. Yield to ata_piix.
1726 */
1727 pci_read_config_byte(pdev, ICH_MAP, &map);
1728 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001729 dev_info(&pdev->dev,
1730 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001731 return -ENODEV;
1732 }
1733 }
1734
Paul Bolle6fec8872013-12-16 11:34:21 +01001735 /* AHCI controllers often implement SFF compatible interface.
1736 * Grab all PCI BARs just in case.
1737 */
1738 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1739 if (rc == -EBUSY)
1740 pcim_pin_device(pdev);
1741 if (rc)
1742 return rc;
1743
Tejun Heo24dc5f32007-01-20 16:00:28 +09001744 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1745 if (!hpriv)
1746 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001747 hpriv->flags |= (unsigned long)pi.private_data;
1748
Tejun Heoe297d992008-06-10 00:13:04 +09001749 /* MCP65 revision A1 and A2 can't do MSI */
1750 if (board_id == board_ahci_mcp65 &&
1751 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1752 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1753
Shane Huange427fe02008-12-30 10:53:41 +08001754 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1755 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1756 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1757
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001758 /* only some SB600s can do 64bit DMA */
1759 if (ahci_sb600_enable_64bit(pdev))
1760 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001761
Alessandro Rubini318893e2012-01-06 13:33:39 +01001762 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001763
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001764 /* detect remapped nvme devices */
1765 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1766
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001767 sysfs_add_file_to_group(&pdev->dev.kobj,
1768 &dev_attr_remapped_nvme.attr,
1769 NULL);
1770
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001771 /* must set flag prior to save config in order to take effect */
1772 if (ahci_broken_devslp(pdev))
1773 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1774
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001775#ifdef CONFIG_ARM64
Xingui Yang5e8b58e2021-03-12 18:24:36 +08001776 if (pdev->vendor == PCI_VENDOR_ID_HUAWEI &&
1777 pdev->device == 0xa235 &&
1778 pdev->revision < 0x30)
1779 hpriv->flags |= AHCI_HFLAG_NO_SXS;
1780
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001781 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1782 hpriv->irq_handler = ahci_thunderx_irq_handler;
1783#endif
1784
Tejun Heo4447d352007-04-17 23:44:08 +09001785 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001786 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Dan Williamsc312ef12019-08-29 16:30:34 -07001788 /*
1789 * If platform firmware failed to enable ports, try to enable
1790 * them here.
1791 */
1792 ahci_intel_pcs_quirk(pdev, hpriv);
1793
Tejun Heo4447d352007-04-17 23:44:08 +09001794 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001795 if (hpriv->cap & HOST_CAP_NCQ) {
1796 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001797 /*
1798 * Auto-activate optimization is supposed to be
1799 * supported on all AHCI controllers indicating NCQ
1800 * capability, but it seems to be broken on some
1801 * chipsets including NVIDIAs.
1802 */
1803 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001804 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001805
1806 /*
1807 * All AHCI controllers should be forward-compatible
1808 * with the new auxiliary field. This code should be
1809 * conditionalized if any buggy AHCI controllers are
1810 * encountered.
1811 */
1812 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001813 }
Tejun Heo4447d352007-04-17 23:44:08 +09001814
Tejun Heo7d50b602007-09-23 13:19:54 +09001815 if (hpriv->cap & HOST_CAP_PMP)
1816 pi.flags |= ATA_FLAG_PMP;
1817
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001818 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001819
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001820 if (ahci_broken_system_poweroff(pdev)) {
1821 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1822 dev_info(&pdev->dev,
1823 "quirky BIOS, skipping spindown on poweroff\n");
1824 }
1825
Hans de Goede240630e2018-07-01 12:15:46 +02001826 if (ahci_broken_lpm(pdev)) {
1827 pi.flags |= ATA_FLAG_NO_LPM;
1828 dev_warn(&pdev->dev,
1829 "BIOS update required for Link Power Management support\n");
1830 }
1831
Tejun Heo9b10ae82009-05-30 20:50:12 +09001832 if (ahci_broken_suspend(pdev)) {
1833 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001834 dev_warn(&pdev->dev,
1835 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001836 }
1837
Tejun Heo55946392009-08-04 14:30:08 +09001838 if (ahci_broken_online(pdev)) {
1839 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1840 dev_info(&pdev->dev,
1841 "online status unreliable, applying workaround\n");
1842 }
1843
Sui Chen8bfd1742017-05-09 07:47:22 -05001844
1845 /* Acer SA5-271 workaround modifies private_data */
1846 acer_sa5_271_workaround(hpriv, pdev);
1847
Tejun Heo837f5f82008-02-06 15:13:51 +09001848 /* CAP.NP sometimes indicate the index of the last enabled
1849 * port, at other times, that of the last possible port, so
1850 * determining the maximum port number requires looking at
1851 * both CAP.NP and port_map.
1852 */
1853 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1854
1855 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001856 if (!host)
1857 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001858 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001859
1860 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1861 /* legacy intx interrupts */
1862 pci_intx(pdev, 1);
1863 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001864 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001865
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001866 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001867 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001868 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001869 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001870
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001871 if (pi.flags & ATA_FLAG_EM)
1872 ahci_reset_em(host);
1873
Tejun Heo4447d352007-04-17 23:44:08 +09001874 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001875 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001876
Alessandro Rubini318893e2012-01-06 13:33:39 +01001877 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1878 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001879 0x100 + ap->port_no * 0x80, "port");
1880
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001881 /* set enclosure management message type */
1882 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001883 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001884
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001885 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001886
Jeff Garzikdab632e2007-05-28 08:33:01 -04001887 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001888 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001889 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001890 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Tejun Heoedc93052007-10-25 14:59:16 +09001892 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1893 ahci_p5wdh_workaround(host);
1894
Tejun Heof80ae7e2009-09-16 04:18:03 +09001895 /* apply gtf filter quirk */
1896 ahci_gtf_filter_workaround(host);
1897
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001899 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001901 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Dan Williamsc312ef12019-08-29 16:30:34 -07001903 rc = ahci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001904 if (rc)
1905 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001906
Anton Vorontsov781d6552010-03-03 20:17:42 +03001907 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001908 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
Tejun Heo4447d352007-04-17 23:44:08 +09001910 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001911
Mika Westerberg02e53292016-02-18 10:54:17 +02001912 rc = ahci_host_activate(host, &ahci_sht);
1913 if (rc)
1914 return rc;
1915
1916 pm_runtime_put_noidle(&pdev->dev);
1917 return 0;
1918}
1919
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +00001920static void ahci_shutdown_one(struct pci_dev *pdev)
1921{
1922 ata_pci_shutdown_one(pdev);
1923}
1924
Mika Westerberg02e53292016-02-18 10:54:17 +02001925static void ahci_remove_one(struct pci_dev *pdev)
1926{
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001927 sysfs_remove_file_from_group(&pdev->dev.kobj,
1928 &dev_attr_remapped_nvme.attr,
1929 NULL);
Mika Westerberg02e53292016-02-18 10:54:17 +02001930 pm_runtime_get_noresume(&pdev->dev);
1931 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001932}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Axel Lin2fc75da2012-04-19 13:43:05 +08001934module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
1936MODULE_AUTHOR("Jeff Garzik");
1937MODULE_DESCRIPTION("AHCI SATA low-level driver");
1938MODULE_LICENSE("GPL");
1939MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001940MODULE_VERSION(DRV_VERSION);