blob: 33192a8f687d664e3b62ff5e4cd2118e1bc324f5 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * ahci.c - AHCI SATA support
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04009 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030012 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040013 *
14 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040016 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020025#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050026#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090027#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020029#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050031#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010033#include <linux/ahci-remap.h>
34#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040035#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090038#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010041 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020042 AHCI_PCI_BAR_CAVIUM = 0,
Tiezhu Yange49bd682020-03-10 20:50:08 +080043 AHCI_PCI_BAR_LOONGSON = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080044 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070045 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010046 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090047};
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Tejun Heo441577e2010-03-29 10:32:39 +090049enum board_ids {
50 /* board IDs by feature in alphabetical order */
51 board_ahci,
52 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010053 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040054 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050055 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090056 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020057 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090058
59 /* board IDs for specific chipsets in alphabetical order */
Hanna Hawa7d523bd2019-10-17 15:46:53 +010060 board_ahci_al,
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040061 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090062 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090063 board_ahci_mcp77,
64 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_mv,
66 board_ahci_sb600,
67 board_ahci_sb700, /* for SB700 and SB800 */
68 board_ahci_vt8251,
69
Dan Williamsc312ef12019-08-29 16:30:34 -070070 /*
71 * board IDs for Intel chipsets that support more than 6 ports
72 * *and* end up needing the PCS quirk.
73 */
74 board_ahci_pcs7,
75
Tejun Heo441577e2010-03-29 10:32:39 +090076 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020084static void ahci_remove_one(struct pci_dev *dev);
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +000085static void ahci_shutdown_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040088static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110090static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
91static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090092static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
93 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020094#ifdef CONFIG_PM
95static int ahci_pci_device_runtime_suspend(struct device *dev);
96static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +020097#ifdef CONFIG_PM_SLEEP
98static int ahci_pci_device_suspend(struct device *dev);
99static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900100#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Tejun Heofad16e72010-09-21 09:25:48 +0200103static struct scsi_host_template ahci_sht = {
104 AHCI_SHT("ahci"),
105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_vt8251_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900110};
111
Tejun Heo029cfd62008-03-25 12:22:49 +0900112static struct ata_port_operations ahci_p5wdh_ops = {
113 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900114 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900115};
116
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400117static struct ata_port_operations ahci_avn_ops = {
118 .inherits = &ahci_ops,
119 .hardreset = ahci_avn_hardreset,
120};
121
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100122static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900125 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100126 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400127 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900131 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900135 .port_ops = &ahci_ops,
136 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100137 [board_ahci_mobile] = {
138 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400144 [board_ahci_nomsi] = {
145 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500151 [board_ahci_noncq] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530158 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900159 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200166 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Tejun Heo441577e2010-03-29 10:32:39 +0900172 /* by chipsets */
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100173 [board_ahci_al] = {
174 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP | AHCI_HFLAG_NO_MSI),
175 .flags = AHCI_FLAG_COMMON,
176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Dan Williamsc312ef12019-08-29 16:30:34 -0700239 [board_ahci_pcs7] = {
240 .flags = AHCI_FLAG_COMMON,
241 .pio_mask = ATA_PIO4,
242 .udma_mask = ATA_UDMA6,
243 .port_ops = &ahci_ops,
244 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500247static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400248 /* Intel */
Mika Westerberg5e125d12020-02-27 17:32:59 +0300249 { PCI_VDEVICE(INTEL, 0x06d6), board_ahci }, /* Comet Lake PCH-H RAID */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400250 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
251 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
252 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
253 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
254 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900255 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400256 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
257 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
258 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
259 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900260 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800261 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900262 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
263 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
264 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
265 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
266 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
267 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
268 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
269 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100270 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
271 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
272 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
273 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
274 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900275 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100276 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400277 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
278 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800279 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500280 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800281 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500282 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
283 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700284 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700285 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100286 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700287 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100288 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500289 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Dan Williamsc312ef12019-08-29 16:30:34 -0700290 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci_pcs7 }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci_pcs7 }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci_pcs7 }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci_pcs7 }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci_pcs7 }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci_pcs7 }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci_pcs7 }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci_pcs7 }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci_pcs7 }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci_pcs7 }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci_pcs7 }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci_pcs7 }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci_pcs7 }, /* DNV AHCI */
303 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci_pcs7 }, /* DNV AHCI */
304 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci_pcs7 }, /* DNV AHCI */
305 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci_pcs7 }, /* DNV AHCI */
306 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci_pcs7 }, /* DNV AHCI */
307 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci_pcs7 }, /* DNV AHCI */
308 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci_pcs7 }, /* DNV AHCI */
309 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci_pcs7 }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800310 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100311 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800312 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100313 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800314 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
315 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700316 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
317 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
318 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800319 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800320 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700321 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100322 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700323 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
324 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
325 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100326 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700327 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800328 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100329 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800330 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100331 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800332 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100333 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800334 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100335 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
336 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
337 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
338 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
339 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
343 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300344 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800345 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
346 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
347 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
348 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
352 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400353 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
354 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
355 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
356 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
357 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
358 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
359 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
360 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800361 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
362 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
Mika Westerberg8e85f602020-10-02 12:40:35 +0300363 { PCI_VDEVICE(INTEL, 0x43d4), board_ahci }, /* Rocket Lake PCH-H RAID */
364 { PCI_VDEVICE(INTEL, 0x43d5), board_ahci }, /* Rocket Lake PCH-H RAID */
365 { PCI_VDEVICE(INTEL, 0x43d6), board_ahci }, /* Rocket Lake PCH-H RAID */
366 { PCI_VDEVICE(INTEL, 0x43d7), board_ahci }, /* Rocket Lake PCH-H RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800367 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
368 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
369 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
370 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
371 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
372 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
373 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
374 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700375 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100376 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
377 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
378 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
379 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700380 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100381 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700382 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100383 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700384 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100385 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700386 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100387 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
388 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
389 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
390 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600391 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100392 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700393 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600394 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100395 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700396 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500397 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800398 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500399 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800400 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500401 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500402 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800403 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
404 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500405 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500406 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800407 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
408 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300409 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Kai-Heng Feng32d25452020-02-27 20:28:22 +0800410 { PCI_VDEVICE(INTEL, 0x06d7), board_ahci }, /* Comet Lake-H RAID */
Mika Westerberg58c42b02020-02-28 13:50:48 +0300411 { PCI_VDEVICE(INTEL, 0xa386), board_ahci }, /* Comet Lake PCH-V RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100412 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
413 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
414 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
415 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Mika Westerbergba445792018-06-27 15:15:40 +0300416 { PCI_VDEVICE(INTEL, 0x34d3), board_ahci_mobile }, /* Ice Lake LP AHCI */
Kai-Heng Feng1f2ef042020-04-16 14:35:40 +0800417 { PCI_VDEVICE(INTEL, 0x02d3), board_ahci_mobile }, /* Comet Lake PCH-U AHCI */
Jian-Hong Pan7667e632019-11-28 16:10:42 +0800418 { PCI_VDEVICE(INTEL, 0x02d7), board_ahci_mobile }, /* Comet Lake PCH RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
Tejun Heoe34bb372007-02-26 20:24:03 +0900420 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
421 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
422 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100423 /* JMicron 362B and 362C have an AHCI function with IDE class code */
424 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
425 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500426 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400427
428 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800429 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800430 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
431 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
432 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
433 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
434 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
435 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400436
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100437 /* Amazon's Annapurna Labs support */
438 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031),
439 .class = PCI_CLASS_STORAGE_SATA_AHCI,
440 .class_mask = 0xffffff,
441 board_ahci_al },
Shane Huange2dd90b2009-07-29 11:34:49 +0800442 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800443 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800444 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800445 /* AMD is using RAID class only for ahci controllers */
446 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
447 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
448
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400449 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400450 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900451 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400452
453 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900454 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
455 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
456 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
457 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
458 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
459 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
460 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
461 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900462 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
463 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
464 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
465 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
466 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
467 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
468 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
469 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
470 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
471 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
472 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
473 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
474 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
475 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
476 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
477 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
478 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
479 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
480 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
481 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
482 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
483 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
484 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
485 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
486 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
487 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
488 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
489 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
490 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
491 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
492 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
493 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
494 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
495 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
496 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
497 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
498 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
499 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
500 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
501 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
502 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
503 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
504 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
505 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
506 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
507 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
508 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
509 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
510 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
511 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
512 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
513 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
514 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
515 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
516 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
517 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
518 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
519 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
520 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
521 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
522 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
523 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
524 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
525 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
526 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
527 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
528 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
529 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
530 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
531 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
532 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
533 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
534 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
535 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
536 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
537 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400538
Jeff Garzik95916ed2006-07-29 04:10:14 -0400539 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900540 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
541 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
542 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400543
Alessandro Rubini318893e2012-01-06 13:33:39 +0100544 /* ST Microelectronics */
545 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
546
Jeff Garzikcd70c262007-07-08 02:29:42 -0400547 /* Marvell */
548 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100549 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600550 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500551 .class = PCI_CLASS_STORAGE_SATA_AHCI,
552 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200553 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600554 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100555 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100556 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
557 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
558 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600559 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500560 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900561 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400562 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
563 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900564 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600565 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100566 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200567 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
568 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200569 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
570 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600571 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100572 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100573 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
574 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100575 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
576 .driver_data = board_ahci_yes_fbs },
577 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400578 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400579
Mark Nelsonc77a0362008-10-23 14:08:16 +1100580 /* Promise */
581 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200582 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100583
Keng-Yu Linc9703762011-11-09 01:47:36 -0500584 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100585 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
586 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
587 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
588 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800589 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
590 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500591
Levente Kurusa67809f82014-02-18 10:22:17 -0500592 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400593 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
594 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500595 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400596 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500597 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500598
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800599 /* Enmotus */
600 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
601
Tiezhu Yange49bd682020-03-10 20:50:08 +0800602 /* Loongson */
603 { PCI_VDEVICE(LOONGSON, 0x7a08), board_ahci },
604
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500605 /* Generic, PCI class code for AHCI */
606 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500607 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 { } /* terminate list */
610};
611
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200612static const struct dev_pm_ops ahci_pci_pm_ops = {
613 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200614 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
615 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200616};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
618static struct pci_driver ahci_pci_driver = {
619 .name = DRV_NAME,
620 .id_table = ahci_pci_tbl,
621 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200622 .remove = ahci_remove_one,
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +0000623 .shutdown = ahci_shutdown_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200624 .driver = {
625 .pm = &ahci_pci_pm_ops,
626 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627};
628
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400629#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100630static int marvell_enable;
631#else
632static int marvell_enable = 1;
633#endif
634module_param(marvell_enable, int, 0644);
635MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
636
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700637static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100638module_param(mobile_lpm_policy, int, 0644);
639MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100640
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300641static void ahci_pci_save_initial_config(struct pci_dev *pdev,
642 struct ahci_host_priv *hpriv)
643{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300644 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
645 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100646 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300647 }
648
649 /*
650 * Temporary Marvell 6145 hack: PATA port presence
651 * is asserted through the standard AHCI port
652 * presence register, as bit 4 (counting from 0)
653 */
654 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
655 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100656 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300657 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100658 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300659 dev_info(&pdev->dev,
660 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
661 }
662
Antoine Ténart725c7b52014-07-30 20:13:56 +0200663 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300664}
665
Anton Vorontsov781d6552010-03-03 20:17:42 +0300666static void ahci_pci_init_controller(struct ata_host *host)
667{
668 struct ahci_host_priv *hpriv = host->private_data;
669 struct pci_dev *pdev = to_pci_dev(host->dev);
670 void __iomem *port_mmio;
671 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100672 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900673
Tejun Heo417a1a62007-09-23 13:19:55 +0900674 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100675 if (pdev->device == 0x6121)
676 mv = 2;
677 else
678 mv = 4;
679 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400680
681 writel(0, port_mmio + PORT_IRQ_MASK);
682
683 /* clear port IRQ */
684 tmp = readl(port_mmio + PORT_IRQ_STAT);
685 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
686 if (tmp)
687 writel(tmp, port_mmio + PORT_IRQ_STAT);
688 }
689
Anton Vorontsov781d6552010-03-03 20:17:42 +0300690 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900691}
692
Tejun Heocc0680a2007-08-06 18:36:23 +0900693static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900694 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900695{
Tejun Heocc0680a2007-08-06 18:36:23 +0900696 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100697 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900698 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900699 int rc;
700
701 DPRINTK("ENTER\n");
702
Evan Wangfa89f532018-04-13 12:32:30 +0800703 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900704
Tejun Heocc0680a2007-08-06 18:36:23 +0900705 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900706 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900707
Hans de Goede039ece32014-02-22 16:53:30 +0100708 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900709
710 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
711
712 /* vt8251 doesn't clear BSY on signature FIS reception,
713 * request follow-up softreset.
714 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900715 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900716}
717
Tejun Heoedc93052007-10-25 14:59:16 +0900718static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
719 unsigned long deadline)
720{
721 struct ata_port *ap = link->ap;
722 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100723 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900724 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
725 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900726 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900727 int rc;
728
Evan Wangfa89f532018-04-13 12:32:30 +0800729 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900730
731 /* clear D2H reception area to properly wait for D2H FIS */
732 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400733 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900734 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
735
736 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900737 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900738
Hans de Goede039ece32014-02-22 16:53:30 +0100739 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900740
Tejun Heoedc93052007-10-25 14:59:16 +0900741 /* The pseudo configuration device on SIMG4726 attached to
742 * ASUS P5W-DH Deluxe doesn't send signature FIS after
743 * hardreset if no device is attached to the first downstream
744 * port && the pseudo device locks up on SRST w/ PMP==0. To
745 * work around this, wait for !BSY only briefly. If BSY isn't
746 * cleared, perform CLO and proceed to IDENTIFY (achieved by
747 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
748 *
749 * Wait for two seconds. Devices attached to downstream port
750 * which can't process the following IDENTIFY after this will
751 * have to be reset again. For most cases, this should
752 * suffice while making probing snappish enough.
753 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900754 if (online) {
755 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
756 ahci_check_ready);
757 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800758 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900759 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900760 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900761}
762
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400763/*
764 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
765 *
766 * It has been observed with some SSDs that the timing of events in the
767 * link synchronization phase can leave the port in a state that can not
768 * be recovered by a SATA-hard-reset alone. The failing signature is
769 * SStatus.DET stuck at 1 ("Device presence detected but Phy
770 * communication not established"). It was found that unloading and
771 * reloading the driver when this problem occurs allows the drive
772 * connection to be recovered (DET advanced to 0x3). The critical
773 * component of reloading the driver is that the port state machines are
774 * reset by bouncing "port enable" in the AHCI PCS configuration
775 * register. So, reproduce that effect by bouncing a port whenever we
776 * see DET==1 after a reset.
777 */
778static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
779 unsigned long deadline)
780{
781 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
782 struct ata_port *ap = link->ap;
783 struct ahci_port_priv *pp = ap->private_data;
784 struct ahci_host_priv *hpriv = ap->host->private_data;
785 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
786 unsigned long tmo = deadline - jiffies;
787 struct ata_taskfile tf;
788 bool online;
789 int rc, i;
790
791 DPRINTK("ENTER\n");
792
Evan Wangfa89f532018-04-13 12:32:30 +0800793 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400794
795 for (i = 0; i < 2; i++) {
796 u16 val;
797 u32 sstatus;
798 int port = ap->port_no;
799 struct ata_host *host = ap->host;
800 struct pci_dev *pdev = to_pci_dev(host->dev);
801
802 /* clear D2H reception area to properly wait for D2H FIS */
803 ata_tf_init(link->device, &tf);
804 tf.command = ATA_BUSY;
805 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
806
807 rc = sata_link_hardreset(link, timing, deadline, &online,
808 ahci_check_ready);
809
810 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
811 (sstatus & 0xf) != 1)
812 break;
813
Xu Wange276c9b2020-08-17 03:29:13 +0000814 ata_link_info(link, "avn bounce port%d\n", port);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400815
816 pci_read_config_word(pdev, 0x92, &val);
817 val &= ~(1 << port);
818 pci_write_config_word(pdev, 0x92, val);
819 ata_msleep(ap, 1000);
820 val |= 1 << port;
821 pci_write_config_word(pdev, 0x92, val);
822 deadline += tmo;
823 }
824
825 hpriv->start_engine(ap);
826
827 if (online)
828 *class = ahci_dev_classify(ap);
829
830 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
831 return rc;
832}
833
834
Mika Westerberg02e53292016-02-18 10:54:17 +0200835#ifdef CONFIG_PM
836static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900837{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900838 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300839 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900840 u32 ctl;
841
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200842 /* AHCI spec rev1.1 section 8.3.3:
843 * Software must disable interrupts prior to requesting a
844 * transition of the HBA to D3 state.
845 */
846 ctl = readl(mmio + HOST_CTL);
847 ctl &= ~HOST_IRQ_EN;
848 writel(ctl, mmio + HOST_CTL);
849 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200850}
Tejun Heoc1332872006-07-26 15:59:26 +0900851
Mika Westerberg02e53292016-02-18 10:54:17 +0200852static int ahci_pci_device_runtime_suspend(struct device *dev)
853{
854 struct pci_dev *pdev = to_pci_dev(dev);
855 struct ata_host *host = pci_get_drvdata(pdev);
856
857 ahci_pci_disable_interrupts(host);
858 return 0;
859}
860
861static int ahci_pci_device_runtime_resume(struct device *dev)
862{
863 struct pci_dev *pdev = to_pci_dev(dev);
864 struct ata_host *host = pci_get_drvdata(pdev);
865 int rc;
866
Dan Williamsc312ef12019-08-29 16:30:34 -0700867 rc = ahci_reset_controller(host);
Mika Westerberg02e53292016-02-18 10:54:17 +0200868 if (rc)
869 return rc;
870 ahci_pci_init_controller(host);
871 return 0;
872}
873
874#ifdef CONFIG_PM_SLEEP
875static int ahci_pci_device_suspend(struct device *dev)
876{
877 struct pci_dev *pdev = to_pci_dev(dev);
878 struct ata_host *host = pci_get_drvdata(pdev);
879 struct ahci_host_priv *hpriv = host->private_data;
880
881 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
882 dev_err(&pdev->dev,
883 "BIOS update required for suspend/resume\n");
884 return -EIO;
885 }
886
887 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200888 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900889}
890
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200891static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900892{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200893 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900894 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900895 int rc;
896
James Lairdcb856962013-11-19 11:06:38 +1100897 /* Apple BIOS helpfully mangles the registers on resume */
898 if (is_mcp89_apple(pdev))
899 ahci_mcp89_apple_enable(pdev);
900
Tejun Heoc1332872006-07-26 15:59:26 +0900901 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Dan Williamsc312ef12019-08-29 16:30:34 -0700902 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900903 if (rc)
904 return rc;
905
Anton Vorontsov781d6552010-03-03 20:17:42 +0300906 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900907 }
908
Jeff Garzikcca39742006-08-24 03:19:22 -0400909 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900910
911 return 0;
912}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900913#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900914
Mika Westerberg02e53292016-02-18 10:54:17 +0200915#endif /* CONFIG_PM */
916
Tejun Heo4447d352007-04-17 23:44:08 +0900917static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918{
Christoph Hellwigb1716872019-08-26 12:57:19 +0200919 const int dma_bits = using_dac ? 64 : 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Alessandro Rubini318893e2012-01-06 13:33:39 +0100922 /*
923 * If the device fixup already set the dma_mask to some non-standard
924 * value, don't extend it here. This happens on STA2X11, for example.
Christoph Hellwigb1716872019-08-26 12:57:19 +0200925 *
926 * XXX: manipulating the DMA mask from platform code is completely
Nicolas Saenz Juliennea7ba70f2019-11-21 10:26:44 +0100927 * bogus, platform code should use dev->bus_dma_limit instead..
Alessandro Rubini318893e2012-01-06 13:33:39 +0100928 */
929 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
930 return 0;
931
Christoph Hellwigb1716872019-08-26 12:57:19 +0200932 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits));
933 if (rc)
934 dev_err(&pdev->dev, "DMA enable failed\n");
935 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936}
937
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300938static void ahci_pci_print_info(struct ata_host *host)
939{
940 struct pci_dev *pdev = to_pci_dev(host->dev);
941 u16 cc;
942 const char *scc_s;
943
944 pci_read_config_word(pdev, 0x0a, &cc);
945 if (cc == PCI_CLASS_STORAGE_IDE)
946 scc_s = "IDE";
947 else if (cc == PCI_CLASS_STORAGE_SATA)
948 scc_s = "SATA";
949 else if (cc == PCI_CLASS_STORAGE_RAID)
950 scc_s = "RAID";
951 else
952 scc_s = "unknown";
953
954 ahci_print_info(host, scc_s);
955}
956
Tejun Heoedc93052007-10-25 14:59:16 +0900957/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
958 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
959 * support PMP and the 4726 either directly exports the device
960 * attached to the first downstream port or acts as a hardware storage
961 * controller and emulate a single ATA device (can be RAID 0/1 or some
962 * other configuration).
963 *
964 * When there's no device attached to the first downstream port of the
965 * 4726, "Config Disk" appears, which is a pseudo ATA device to
966 * configure the 4726. However, ATA emulation of the device is very
967 * lame. It doesn't send signature D2H Reg FIS after the initial
968 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
969 *
970 * The following function works around the problem by always using
971 * hardreset on the port and not depending on receiving signature FIS
972 * afterward. If signature FIS isn't received soon, ATA class is
973 * assumed without follow-up softreset.
974 */
975static void ahci_p5wdh_workaround(struct ata_host *host)
976{
Mathias Krause1bd06862014-08-31 10:57:09 +0200977 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900978 {
979 .ident = "P5W DH Deluxe",
980 .matches = {
981 DMI_MATCH(DMI_SYS_VENDOR,
982 "ASUSTEK COMPUTER INC"),
983 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
984 },
985 },
986 { }
987 };
988 struct pci_dev *pdev = to_pci_dev(host->dev);
989
990 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
991 dmi_check_system(sysids)) {
992 struct ata_port *ap = host->ports[1];
993
Joe Perchesa44fec12011-04-15 15:51:58 -0700994 dev_info(&pdev->dev,
995 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900996
997 ap->ops = &ahci_p5wdh_ops;
998 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
999 }
1000}
1001
James Lairdcb856962013-11-19 11:06:38 +11001002/*
1003 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
1004 * booting in BIOS compatibility mode. We restore the registers but not ID.
1005 */
1006static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1007{
1008 u32 val;
1009
1010 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1011
1012 pci_read_config_dword(pdev, 0xf8, &val);
1013 val |= 1 << 0x1b;
1014 /* the following changes the device ID, but appears not to affect function */
1015 /* val = (val & ~0xf0000000) | 0x80000000; */
1016 pci_write_config_dword(pdev, 0xf8, val);
1017
1018 pci_read_config_dword(pdev, 0x54c, &val);
1019 val |= 1 << 0xc;
1020 pci_write_config_dword(pdev, 0x54c, val);
1021
1022 pci_read_config_dword(pdev, 0x4a4, &val);
1023 val &= 0xff;
1024 val |= 0x01060100;
1025 pci_write_config_dword(pdev, 0x4a4, val);
1026
1027 pci_read_config_dword(pdev, 0x54c, &val);
1028 val &= ~(1 << 0xc);
1029 pci_write_config_dword(pdev, 0x54c, val);
1030
1031 pci_read_config_dword(pdev, 0xf8, &val);
1032 val &= ~(1 << 0x1b);
1033 pci_write_config_dword(pdev, 0xf8, val);
1034}
1035
1036static bool is_mcp89_apple(struct pci_dev *pdev)
1037{
1038 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1039 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1040 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1041 pdev->subsystem_device == 0xcb89;
1042}
1043
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001044/* only some SB600 ahci controllers can do 64bit DMA */
1045static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001046{
1047 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001048 /*
1049 * The oldest version known to be broken is 0901 and
1050 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001051 * Enable 64bit DMA on 1501 and anything newer.
1052 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001053 * Please read bko#9412 for more info.
1054 */
Shane Huang58a09b32009-05-27 15:04:43 +08001055 {
1056 .ident = "ASUS M2A-VM",
1057 .matches = {
1058 DMI_MATCH(DMI_BOARD_VENDOR,
1059 "ASUSTeK Computer INC."),
1060 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1061 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001062 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001063 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001064 /*
1065 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1066 * support 64bit DMA.
1067 *
1068 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1069 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1070 * This spelling mistake was fixed in BIOS version 1.5, so
1071 * 1.5 and later have the Manufacturer as
1072 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1073 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1074 *
1075 * BIOS versions earlier than 1.9 had a Board Product Name
1076 * DMI field of "MS-7376". This was changed to be
1077 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1078 * match on DMI_BOARD_NAME of "MS-7376".
1079 */
1080 {
1081 .ident = "MSI K9A2 Platinum",
1082 .matches = {
1083 DMI_MATCH(DMI_BOARD_VENDOR,
1084 "MICRO-STAR INTER"),
1085 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1086 },
1087 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001088 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001089 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1090 * 64bit DMA.
1091 *
1092 * This board also had the typo mentioned above in the
1093 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1094 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1095 */
1096 {
1097 .ident = "MSI K9AGM2",
1098 .matches = {
1099 DMI_MATCH(DMI_BOARD_VENDOR,
1100 "MICRO-STAR INTER"),
1101 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1102 },
1103 },
1104 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001105 * All BIOS versions for the Asus M3A support 64bit DMA.
1106 * (all release versions from 0301 to 1206 were tested)
1107 */
1108 {
1109 .ident = "ASUS M3A",
1110 .matches = {
1111 DMI_MATCH(DMI_BOARD_VENDOR,
1112 "ASUSTeK Computer INC."),
1113 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1114 },
1115 },
Shane Huang58a09b32009-05-27 15:04:43 +08001116 { }
1117 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001118 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001119 int year, month, date;
1120 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001121
Tejun Heo03d783b2009-08-16 21:04:02 +09001122 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001123 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001124 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001125 return false;
1126
Mark Nelsone65cc192009-11-03 20:06:48 +11001127 if (!match->driver_data)
1128 goto enable_64bit;
1129
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001130 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1131 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001132
Mark Nelsone65cc192009-11-03 20:06:48 +11001133 if (strcmp(buf, match->driver_data) >= 0)
1134 goto enable_64bit;
1135 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001136 dev_warn(&pdev->dev,
1137 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1138 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001139 return false;
1140 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001141
1142enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001143 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001144 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001145}
1146
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001147static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1148{
1149 static const struct dmi_system_id broken_systems[] = {
1150 {
1151 .ident = "HP Compaq nx6310",
1152 .matches = {
1153 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1154 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1155 },
1156 /* PCI slot number of the controller */
1157 .driver_data = (void *)0x1FUL,
1158 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001159 {
1160 .ident = "HP Compaq 6720s",
1161 .matches = {
1162 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1163 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1164 },
1165 /* PCI slot number of the controller */
1166 .driver_data = (void *)0x1FUL,
1167 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001168
1169 { } /* terminate list */
1170 };
1171 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1172
1173 if (dmi) {
1174 unsigned long slot = (unsigned long)dmi->driver_data;
1175 /* apply the quirk only to on-board controllers */
1176 return slot == PCI_SLOT(pdev->devfn);
1177 }
1178
1179 return false;
1180}
1181
Tejun Heo9b10ae82009-05-30 20:50:12 +09001182static bool ahci_broken_suspend(struct pci_dev *pdev)
1183{
1184 static const struct dmi_system_id sysids[] = {
1185 /*
1186 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1187 * to the harddisk doesn't become online after
1188 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001189 *
1190 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1191 *
1192 * Use dates instead of versions to match as HP is
1193 * apparently recycling both product and version
1194 * strings.
1195 *
1196 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001197 */
1198 {
1199 .ident = "dv4",
1200 .matches = {
1201 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1202 DMI_MATCH(DMI_PRODUCT_NAME,
1203 "HP Pavilion dv4 Notebook PC"),
1204 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001205 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001206 },
1207 {
1208 .ident = "dv5",
1209 .matches = {
1210 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1211 DMI_MATCH(DMI_PRODUCT_NAME,
1212 "HP Pavilion dv5 Notebook PC"),
1213 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001214 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001215 },
1216 {
1217 .ident = "dv6",
1218 .matches = {
1219 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1220 DMI_MATCH(DMI_PRODUCT_NAME,
1221 "HP Pavilion dv6 Notebook PC"),
1222 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001223 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001224 },
1225 {
1226 .ident = "HDX18",
1227 .matches = {
1228 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1229 DMI_MATCH(DMI_PRODUCT_NAME,
1230 "HP HDX18 Notebook PC"),
1231 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001232 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001233 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001234 /*
1235 * Acer eMachines G725 has the same problem. BIOS
1236 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001237 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001238 * that we don't have much idea about. For now,
1239 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001240 *
1241 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001242 */
1243 {
1244 .ident = "G725",
1245 .matches = {
1246 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1247 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1248 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001249 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001250 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001251 { } /* terminate list */
1252 };
1253 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001254 int year, month, date;
1255 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001256
1257 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1258 return false;
1259
Tejun Heo9deb3432010-03-16 09:50:26 +09001260 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1261 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001262
Tejun Heo9deb3432010-03-16 09:50:26 +09001263 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001264}
1265
Hans de Goede240630e2018-07-01 12:15:46 +02001266static bool ahci_broken_lpm(struct pci_dev *pdev)
1267{
1268 static const struct dmi_system_id sysids[] = {
1269 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1270 {
1271 .matches = {
1272 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1273 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1274 },
1275 .driver_data = "20180406", /* 1.31 */
1276 },
1277 {
1278 .matches = {
1279 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1280 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1281 },
1282 .driver_data = "20180420", /* 1.28 */
1283 },
1284 {
1285 .matches = {
1286 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1287 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1288 },
1289 .driver_data = "20180315", /* 1.33 */
1290 },
1291 {
1292 .matches = {
1293 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1294 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1295 },
1296 /*
1297 * Note date based on release notes, 2.35 has been
1298 * reported to be good, but I've been unable to get
1299 * a hold of the reporter to get the DMI BIOS date.
1300 * TODO: fix this.
1301 */
1302 .driver_data = "20180310", /* 2.35 */
1303 },
1304 { } /* terminate list */
1305 };
1306 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1307 int year, month, date;
1308 char buf[9];
1309
1310 if (!dmi)
1311 return false;
1312
1313 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1314 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1315
1316 return strcmp(buf, dmi->driver_data) < 0;
1317}
1318
Tejun Heo55946392009-08-04 14:30:08 +09001319static bool ahci_broken_online(struct pci_dev *pdev)
1320{
1321#define ENCODE_BUSDEVFN(bus, slot, func) \
1322 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1323 static const struct dmi_system_id sysids[] = {
1324 /*
1325 * There are several gigabyte boards which use
1326 * SIMG5723s configured as hardware RAID. Certain
1327 * 5723 firmware revisions shipped there keep the link
1328 * online but fail to answer properly to SRST or
1329 * IDENTIFY when no device is attached downstream
1330 * causing libata to retry quite a few times leading
1331 * to excessive detection delay.
1332 *
1333 * As these firmwares respond to the second reset try
1334 * with invalid device signature, considering unknown
1335 * sig as offline works around the problem acceptably.
1336 */
1337 {
1338 .ident = "EP45-DQ6",
1339 .matches = {
1340 DMI_MATCH(DMI_BOARD_VENDOR,
1341 "Gigabyte Technology Co., Ltd."),
1342 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1343 },
1344 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1345 },
1346 {
1347 .ident = "EP45-DS5",
1348 .matches = {
1349 DMI_MATCH(DMI_BOARD_VENDOR,
1350 "Gigabyte Technology Co., Ltd."),
1351 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1352 },
1353 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1354 },
1355 { } /* terminate list */
1356 };
1357#undef ENCODE_BUSDEVFN
1358 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1359 unsigned int val;
1360
1361 if (!dmi)
1362 return false;
1363
1364 val = (unsigned long)dmi->driver_data;
1365
1366 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1367}
1368
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001369static bool ahci_broken_devslp(struct pci_dev *pdev)
1370{
1371 /* device with broken DEVSLP but still showing SDS capability */
1372 static const struct pci_device_id ids[] = {
1373 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1374 {}
1375 };
1376
1377 return pci_match_id(ids, pdev);
1378}
1379
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001380#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001381static void ahci_gtf_filter_workaround(struct ata_host *host)
1382{
1383 static const struct dmi_system_id sysids[] = {
1384 /*
1385 * Aspire 3810T issues a bunch of SATA enable commands
1386 * via _GTF including an invalid one and one which is
1387 * rejected by the device. Among the successful ones
1388 * is FPDMA non-zero offset enable which when enabled
1389 * only on the drive side leads to NCQ command
1390 * failures. Filter it out.
1391 */
1392 {
1393 .ident = "Aspire 3810T",
1394 .matches = {
1395 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1396 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1397 },
1398 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1399 },
1400 { }
1401 };
1402 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1403 unsigned int filter;
1404 int i;
1405
1406 if (!dmi)
1407 return;
1408
1409 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001410 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1411 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001412
1413 for (i = 0; i < host->n_ports; i++) {
1414 struct ata_port *ap = host->ports[i];
1415 struct ata_link *link;
1416 struct ata_device *dev;
1417
1418 ata_for_each_link(link, ap, EDGE)
1419 ata_for_each_dev(dev, link, ALL)
1420 dev->gtf_filter |= filter;
1421 }
1422}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001423#else
1424static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1425{}
1426#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001427
Sui Chen8bfd1742017-05-09 07:47:22 -05001428/*
1429 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1430 * as DUMMY, or detected but eventually get a "link down" and never get up
1431 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1432 * port_map may hold a value of 0x00.
1433 *
1434 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1435 * and can significantly reduce the occurrence of the problem.
1436 *
1437 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1438 */
1439static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1440 struct pci_dev *pdev)
1441{
1442 static const struct dmi_system_id sysids[] = {
1443 {
1444 .ident = "Acer Switch Alpha 12",
1445 .matches = {
1446 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1447 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1448 },
1449 },
1450 { }
1451 };
1452
1453 if (dmi_check_system(sysids)) {
1454 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1455 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1456 hpriv->port_map = 0x7;
1457 hpriv->cap = 0xC734FF02;
1458 }
1459 }
1460}
1461
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001462#ifdef CONFIG_ARM64
1463/*
1464 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1465 * Workaround is to make sure all pending IRQs are served before leaving
1466 * handler.
1467 */
1468static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1469{
1470 struct ata_host *host = dev_instance;
1471 struct ahci_host_priv *hpriv;
1472 unsigned int rc = 0;
1473 void __iomem *mmio;
1474 u32 irq_stat, irq_masked;
1475 unsigned int handled = 1;
1476
1477 VPRINTK("ENTER\n");
1478 hpriv = host->private_data;
1479 mmio = hpriv->mmio;
1480 irq_stat = readl(mmio + HOST_IRQ_STAT);
1481 if (!irq_stat)
1482 return IRQ_NONE;
1483
1484 do {
1485 irq_masked = irq_stat & hpriv->port_map;
1486 spin_lock(&host->lock);
1487 rc = ahci_handle_port_intr(host, irq_masked);
1488 if (!rc)
1489 handled = 0;
1490 writel(irq_stat, mmio + HOST_IRQ_STAT);
1491 irq_stat = readl(mmio + HOST_IRQ_STAT);
1492 spin_unlock(&host->lock);
1493 } while (irq_stat);
1494 VPRINTK("EXIT\n");
1495
1496 return IRQ_RETVAL(handled);
1497}
1498#endif
1499
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001500static void ahci_remap_check(struct pci_dev *pdev, int bar,
1501 struct ahci_host_priv *hpriv)
1502{
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001503 int i;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001504 u32 cap;
1505
1506 /*
1507 * Check if this device might have remapped nvme devices.
1508 */
1509 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1510 pci_resource_len(pdev, bar) < SZ_512K ||
1511 bar != AHCI_PCI_BAR_STANDARD ||
1512 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1513 return;
1514
1515 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1516 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1517 if ((cap & (1 << i)) == 0)
1518 continue;
1519 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1520 != PCI_CLASS_STORAGE_EXPRESS)
1521 continue;
1522
1523 /* We've found a remapped device */
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001524 hpriv->remapped_nvme++;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001525 }
1526
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001527 if (!hpriv->remapped_nvme)
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001528 return;
1529
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001530 dev_warn(&pdev->dev, "Found %u remapped NVMe devices.\n",
1531 hpriv->remapped_nvme);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001532 dev_warn(&pdev->dev,
1533 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1534
1535 /*
1536 * Don't rely on the msi-x capability in the remap case,
1537 * share the legacy interrupt across ahci and remapped devices.
1538 */
1539 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001540}
1541
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001542static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001543{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001544 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001545}
1546
Robert Richtera1c8231172015-05-31 13:55:17 +02001547static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1548 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001549{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001550 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001551
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001552 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001553 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001554
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001555 /*
1556 * If number of MSIs is less than number of ports then Sharing Last
1557 * Message mode could be enforced. In this case assume that advantage
1558 * of multipe MSIs is negated and use single MSI mode instead.
1559 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001560 if (n_ports > 1) {
1561 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1562 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1563 if (nvec > 0) {
1564 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1565 hpriv->get_irq_vector = ahci_get_irq_vector;
1566 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1567 return nvec;
1568 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001569
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001570 /*
1571 * Fallback to single MSI mode if the controller
1572 * enforced MRSM mode.
1573 */
1574 printk(KERN_INFO
1575 "ahci: MRSM is on, fallback to single MSI\n");
1576 pci_free_irq_vectors(pdev);
1577 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001578 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001579
Dan Williamsd684a902015-11-11 16:27:33 -08001580 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001581 * If the host is not capable of supporting per-port vectors, fall
1582 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001583 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001584 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1585 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001586 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001587 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001588}
1589
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001590static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1591 struct ahci_host_priv *hpriv)
1592{
1593 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1594
1595
1596 /* Ignore processing for non mobile platforms */
1597 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1598 return;
1599
1600 /* user modified policy via module param */
1601 if (mobile_lpm_policy != -1) {
1602 policy = mobile_lpm_policy;
1603 goto update_policy;
1604 }
1605
1606#ifdef CONFIG_ACPI
1607 if (policy > ATA_LPM_MED_POWER &&
1608 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1609 if (hpriv->cap & HOST_CAP_PART)
1610 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1611 else if (hpriv->cap & HOST_CAP_SSC)
1612 policy = ATA_LPM_MIN_POWER;
1613 }
1614#endif
1615
1616update_policy:
1617 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1618 ap->target_lpm_policy = policy;
1619}
1620
Dan Williamsc312ef12019-08-29 16:30:34 -07001621static void ahci_intel_pcs_quirk(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1622{
1623 const struct pci_device_id *id = pci_match_id(ahci_pci_tbl, pdev);
1624 u16 tmp16;
1625
1626 /*
1627 * Only apply the 6-port PCS quirk for known legacy platforms.
1628 */
1629 if (!id || id->vendor != PCI_VENDOR_ID_INTEL)
1630 return;
Dan Williams09d6ac82019-10-15 12:54:17 -07001631
1632 /* Skip applying the quirk on Denverton and beyond */
1633 if (((enum board_ids) id->driver_data) >= board_ahci_pcs7)
Dan Williamsc312ef12019-08-29 16:30:34 -07001634 return;
1635
1636 /*
1637 * port_map is determined from PORTS_IMPL PCI register which is
1638 * implemented as write or write-once register. If the register
1639 * isn't programmed, ahci automatically generates it from number
1640 * of ports, which is good enough for PCS programming. It is
1641 * otherwise expected that platform firmware enables the ports
1642 * before the OS boots.
1643 */
1644 pci_read_config_word(pdev, PCS_6, &tmp16);
1645 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1646 tmp16 |= hpriv->port_map;
1647 pci_write_config_word(pdev, PCS_6, tmp16);
1648 }
1649}
1650
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001651static ssize_t remapped_nvme_show(struct device *dev,
1652 struct device_attribute *attr,
1653 char *buf)
1654{
1655 struct ata_host *host = dev_get_drvdata(dev);
1656 struct ahci_host_priv *hpriv = host->private_data;
1657
1658 return sprintf(buf, "%u\n", hpriv->remapped_nvme);
1659}
1660
1661static DEVICE_ATTR_RO(remapped_nvme);
1662
Tejun Heo24dc5f32007-01-20 16:00:28 +09001663static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664{
Tejun Heoe297d992008-06-10 00:13:04 +09001665 unsigned int board_id = ent->driver_data;
1666 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001667 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001668 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001670 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001671 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001672 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
1674 VPRINTK("ENTER\n");
1675
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001676 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001677
Joe Perches06296a12011-04-15 15:52:00 -07001678 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
Alan Cox5b66c822008-09-03 14:48:34 +01001680 /* The AHCI driver can only drive the SATA ports, the PATA driver
1681 can drive them all so if both drivers are selected make sure
1682 AHCI stays out of the way */
1683 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1684 return -ENODEV;
1685
James Lairdcb856962013-11-19 11:06:38 +11001686 /* Apple BIOS on MCP89 prevents us using AHCI */
1687 if (is_mcp89_apple(pdev))
1688 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001689
Mark Nelson7a022672009-11-22 12:07:41 +11001690 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1691 * At the moment, we can only use the AHCI mode. Let the users know
1692 * that for SAS drives they're out of luck.
1693 */
1694 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001695 dev_info(&pdev->dev,
1696 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001697
Robert Richterb7ae1282015-06-05 19:49:26 +02001698 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001699 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1700 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001701 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1702 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001703 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1704 if (pdev->device == 0xa01c)
1705 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1706 if (pdev->device == 0xa084)
1707 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
Tiezhu Yange49bd682020-03-10 20:50:08 +08001708 } else if (pdev->vendor == PCI_VENDOR_ID_LOONGSON) {
1709 if (pdev->device == 0x7a08)
1710 ahci_pci_bar = AHCI_PCI_BAR_LOONGSON;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001711 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001712
Tejun Heo4447d352007-04-17 23:44:08 +09001713 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001714 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 if (rc)
1716 return rc;
1717
Tejun Heoc4f77922007-12-06 15:09:43 +09001718 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1719 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1720 u8 map;
1721
1722 /* ICH6s share the same PCI ID for both piix and ahci
1723 * modes. Enabling ahci mode while MAP indicates
1724 * combined mode is a bad idea. Yield to ata_piix.
1725 */
1726 pci_read_config_byte(pdev, ICH_MAP, &map);
1727 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001728 dev_info(&pdev->dev,
1729 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001730 return -ENODEV;
1731 }
1732 }
1733
Paul Bolle6fec8872013-12-16 11:34:21 +01001734 /* AHCI controllers often implement SFF compatible interface.
1735 * Grab all PCI BARs just in case.
1736 */
1737 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1738 if (rc == -EBUSY)
1739 pcim_pin_device(pdev);
1740 if (rc)
1741 return rc;
1742
Tejun Heo24dc5f32007-01-20 16:00:28 +09001743 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1744 if (!hpriv)
1745 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001746 hpriv->flags |= (unsigned long)pi.private_data;
1747
Tejun Heoe297d992008-06-10 00:13:04 +09001748 /* MCP65 revision A1 and A2 can't do MSI */
1749 if (board_id == board_ahci_mcp65 &&
1750 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1751 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1752
Shane Huange427fe02008-12-30 10:53:41 +08001753 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1754 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1755 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1756
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001757 /* only some SB600s can do 64bit DMA */
1758 if (ahci_sb600_enable_64bit(pdev))
1759 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001760
Alessandro Rubini318893e2012-01-06 13:33:39 +01001761 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001762
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001763 /* detect remapped nvme devices */
1764 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1765
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001766 sysfs_add_file_to_group(&pdev->dev.kobj,
1767 &dev_attr_remapped_nvme.attr,
1768 NULL);
1769
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001770 /* must set flag prior to save config in order to take effect */
1771 if (ahci_broken_devslp(pdev))
1772 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1773
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001774#ifdef CONFIG_ARM64
Xingui Yang5e8b58e2021-03-12 18:24:36 +08001775 if (pdev->vendor == PCI_VENDOR_ID_HUAWEI &&
1776 pdev->device == 0xa235 &&
1777 pdev->revision < 0x30)
1778 hpriv->flags |= AHCI_HFLAG_NO_SXS;
1779
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001780 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1781 hpriv->irq_handler = ahci_thunderx_irq_handler;
1782#endif
1783
Tejun Heo4447d352007-04-17 23:44:08 +09001784 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001785 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Dan Williamsc312ef12019-08-29 16:30:34 -07001787 /*
1788 * If platform firmware failed to enable ports, try to enable
1789 * them here.
1790 */
1791 ahci_intel_pcs_quirk(pdev, hpriv);
1792
Tejun Heo4447d352007-04-17 23:44:08 +09001793 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001794 if (hpriv->cap & HOST_CAP_NCQ) {
1795 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001796 /*
1797 * Auto-activate optimization is supposed to be
1798 * supported on all AHCI controllers indicating NCQ
1799 * capability, but it seems to be broken on some
1800 * chipsets including NVIDIAs.
1801 */
1802 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001803 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001804
1805 /*
1806 * All AHCI controllers should be forward-compatible
1807 * with the new auxiliary field. This code should be
1808 * conditionalized if any buggy AHCI controllers are
1809 * encountered.
1810 */
1811 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001812 }
Tejun Heo4447d352007-04-17 23:44:08 +09001813
Tejun Heo7d50b602007-09-23 13:19:54 +09001814 if (hpriv->cap & HOST_CAP_PMP)
1815 pi.flags |= ATA_FLAG_PMP;
1816
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001817 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001818
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001819 if (ahci_broken_system_poweroff(pdev)) {
1820 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1821 dev_info(&pdev->dev,
1822 "quirky BIOS, skipping spindown on poweroff\n");
1823 }
1824
Hans de Goede240630e2018-07-01 12:15:46 +02001825 if (ahci_broken_lpm(pdev)) {
1826 pi.flags |= ATA_FLAG_NO_LPM;
1827 dev_warn(&pdev->dev,
1828 "BIOS update required for Link Power Management support\n");
1829 }
1830
Tejun Heo9b10ae82009-05-30 20:50:12 +09001831 if (ahci_broken_suspend(pdev)) {
1832 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001833 dev_warn(&pdev->dev,
1834 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001835 }
1836
Tejun Heo55946392009-08-04 14:30:08 +09001837 if (ahci_broken_online(pdev)) {
1838 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1839 dev_info(&pdev->dev,
1840 "online status unreliable, applying workaround\n");
1841 }
1842
Sui Chen8bfd1742017-05-09 07:47:22 -05001843
1844 /* Acer SA5-271 workaround modifies private_data */
1845 acer_sa5_271_workaround(hpriv, pdev);
1846
Tejun Heo837f5f82008-02-06 15:13:51 +09001847 /* CAP.NP sometimes indicate the index of the last enabled
1848 * port, at other times, that of the last possible port, so
1849 * determining the maximum port number requires looking at
1850 * both CAP.NP and port_map.
1851 */
1852 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1853
1854 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001855 if (!host)
1856 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001857 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001858
1859 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1860 /* legacy intx interrupts */
1861 pci_intx(pdev, 1);
1862 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001863 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001864
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001865 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001866 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001867 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001868 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001869
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001870 if (pi.flags & ATA_FLAG_EM)
1871 ahci_reset_em(host);
1872
Tejun Heo4447d352007-04-17 23:44:08 +09001873 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001874 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001875
Alessandro Rubini318893e2012-01-06 13:33:39 +01001876 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1877 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001878 0x100 + ap->port_no * 0x80, "port");
1879
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001880 /* set enclosure management message type */
1881 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001882 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001883
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001884 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001885
Jeff Garzikdab632e2007-05-28 08:33:01 -04001886 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001887 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001888 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001889 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890
Tejun Heoedc93052007-10-25 14:59:16 +09001891 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1892 ahci_p5wdh_workaround(host);
1893
Tejun Heof80ae7e2009-09-16 04:18:03 +09001894 /* apply gtf filter quirk */
1895 ahci_gtf_filter_workaround(host);
1896
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001898 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001900 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901
Dan Williamsc312ef12019-08-29 16:30:34 -07001902 rc = ahci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001903 if (rc)
1904 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001905
Anton Vorontsov781d6552010-03-03 20:17:42 +03001906 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001907 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
Tejun Heo4447d352007-04-17 23:44:08 +09001909 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001910
Mika Westerberg02e53292016-02-18 10:54:17 +02001911 rc = ahci_host_activate(host, &ahci_sht);
1912 if (rc)
1913 return rc;
1914
1915 pm_runtime_put_noidle(&pdev->dev);
1916 return 0;
1917}
1918
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +00001919static void ahci_shutdown_one(struct pci_dev *pdev)
1920{
1921 ata_pci_shutdown_one(pdev);
1922}
1923
Mika Westerberg02e53292016-02-18 10:54:17 +02001924static void ahci_remove_one(struct pci_dev *pdev)
1925{
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001926 sysfs_remove_file_from_group(&pdev->dev.kobj,
1927 &dev_attr_remapped_nvme.attr,
1928 NULL);
Mika Westerberg02e53292016-02-18 10:54:17 +02001929 pm_runtime_get_noresume(&pdev->dev);
1930 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001931}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932
Axel Lin2fc75da2012-04-19 13:43:05 +08001933module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
1935MODULE_AUTHOR("Jeff Garzik");
1936MODULE_DESCRIPTION("AHCI SATA low-level driver");
1937MODULE_LICENSE("GPL");
1938MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001939MODULE_VERSION(DRV_VERSION);