blob: ad0185c8dcee2c237b07d11eb89f751e075ef285 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * ahci.c - AHCI SATA support
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04009 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030012 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040013 *
14 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040016 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020025#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050026#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090027#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020029#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050031#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010033#include <linux/ahci-remap.h>
34#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040035#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090038#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010041 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020042 AHCI_PCI_BAR_CAVIUM = 0,
Tiezhu Yange49bd682020-03-10 20:50:08 +080043 AHCI_PCI_BAR_LOONGSON = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080044 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070045 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010046 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090047};
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Tejun Heo441577e2010-03-29 10:32:39 +090049enum board_ids {
50 /* board IDs by feature in alphabetical order */
51 board_ahci,
52 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010053 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040054 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050055 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090056 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020057 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090058
59 /* board IDs for specific chipsets in alphabetical order */
Hanna Hawa7d523bd2019-10-17 15:46:53 +010060 board_ahci_al,
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040061 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090062 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090063 board_ahci_mcp77,
64 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_mv,
66 board_ahci_sb600,
67 board_ahci_sb700, /* for SB700 and SB800 */
68 board_ahci_vt8251,
69
Dan Williamsc312ef12019-08-29 16:30:34 -070070 /*
71 * board IDs for Intel chipsets that support more than 6 ports
72 * *and* end up needing the PCS quirk.
73 */
74 board_ahci_pcs7,
75
Tejun Heo441577e2010-03-29 10:32:39 +090076 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020084static void ahci_remove_one(struct pci_dev *dev);
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +000085static void ahci_shutdown_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040088static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110090static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
91static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090092static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
93 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020094#ifdef CONFIG_PM
95static int ahci_pci_device_runtime_suspend(struct device *dev);
96static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +020097#ifdef CONFIG_PM_SLEEP
98static int ahci_pci_device_suspend(struct device *dev);
99static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900100#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Tejun Heofad16e72010-09-21 09:25:48 +0200103static struct scsi_host_template ahci_sht = {
104 AHCI_SHT("ahci"),
105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_vt8251_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900110};
111
Tejun Heo029cfd62008-03-25 12:22:49 +0900112static struct ata_port_operations ahci_p5wdh_ops = {
113 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900114 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900115};
116
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400117static struct ata_port_operations ahci_avn_ops = {
118 .inherits = &ahci_ops,
119 .hardreset = ahci_avn_hardreset,
120};
121
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100122static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900125 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100126 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400127 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900131 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900135 .port_ops = &ahci_ops,
136 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100137 [board_ahci_mobile] = {
138 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400144 [board_ahci_nomsi] = {
145 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500151 [board_ahci_noncq] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530158 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900159 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200166 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Tejun Heo441577e2010-03-29 10:32:39 +0900172 /* by chipsets */
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100173 [board_ahci_al] = {
174 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP | AHCI_HFLAG_NO_MSI),
175 .flags = AHCI_FLAG_COMMON,
176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Dan Williamsc312ef12019-08-29 16:30:34 -0700239 [board_ahci_pcs7] = {
240 .flags = AHCI_FLAG_COMMON,
241 .pio_mask = ATA_PIO4,
242 .udma_mask = ATA_UDMA6,
243 .port_ops = &ahci_ops,
244 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500247static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400248 /* Intel */
Mika Westerberg5e125d12020-02-27 17:32:59 +0300249 { PCI_VDEVICE(INTEL, 0x06d6), board_ahci }, /* Comet Lake PCH-H RAID */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400250 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
251 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
252 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
253 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
254 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900255 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400256 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
257 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
258 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
259 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900260 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800261 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900262 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
263 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
264 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
265 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
266 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
267 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
268 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
269 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100270 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
271 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
272 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
273 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
274 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900275 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100276 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400277 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
278 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800279 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500280 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800281 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500282 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
283 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700284 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700285 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100286 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700287 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100288 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500289 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Dan Williamsc312ef12019-08-29 16:30:34 -0700290 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci_pcs7 }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci_pcs7 }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci_pcs7 }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci_pcs7 }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci_pcs7 }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci_pcs7 }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci_pcs7 }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci_pcs7 }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci_pcs7 }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci_pcs7 }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci_pcs7 }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci_pcs7 }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci_pcs7 }, /* DNV AHCI */
303 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci_pcs7 }, /* DNV AHCI */
304 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci_pcs7 }, /* DNV AHCI */
305 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci_pcs7 }, /* DNV AHCI */
306 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci_pcs7 }, /* DNV AHCI */
307 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci_pcs7 }, /* DNV AHCI */
308 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci_pcs7 }, /* DNV AHCI */
309 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci_pcs7 }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800310 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100311 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800312 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100313 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800314 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
315 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700316 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
317 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
318 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800319 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800320 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700321 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100322 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700323 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
324 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
325 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100326 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700327 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800328 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100329 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800330 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100331 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800332 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100333 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800334 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100335 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
336 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
337 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
338 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
339 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
343 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300344 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800345 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
346 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
347 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
348 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
352 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400353 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
354 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
355 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
356 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
357 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
358 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
359 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
360 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800361 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
362 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800363 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
364 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
365 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
366 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
367 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
368 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
369 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
370 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700371 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100372 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
373 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
374 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
375 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700376 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100377 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700378 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100379 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700380 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100381 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700382 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100383 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
384 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
385 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
386 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600387 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100388 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700389 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600390 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100391 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700392 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500393 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800394 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500395 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800396 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500397 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500398 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800399 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
400 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500401 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500402 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800403 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
404 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300405 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Kai-Heng Feng32d25452020-02-27 20:28:22 +0800406 { PCI_VDEVICE(INTEL, 0x06d7), board_ahci }, /* Comet Lake-H RAID */
Mika Westerberg58c42b02020-02-28 13:50:48 +0300407 { PCI_VDEVICE(INTEL, 0xa386), board_ahci }, /* Comet Lake PCH-V RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100408 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
409 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
410 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
411 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Mika Westerbergba445792018-06-27 15:15:40 +0300412 { PCI_VDEVICE(INTEL, 0x34d3), board_ahci_mobile }, /* Ice Lake LP AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400413
Tejun Heoe34bb372007-02-26 20:24:03 +0900414 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
415 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
416 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100417 /* JMicron 362B and 362C have an AHCI function with IDE class code */
418 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
419 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500420 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400421
422 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800423 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800424 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
425 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
426 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
427 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
428 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
429 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400430
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100431 /* Amazon's Annapurna Labs support */
432 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031),
433 .class = PCI_CLASS_STORAGE_SATA_AHCI,
434 .class_mask = 0xffffff,
435 board_ahci_al },
Shane Huange2dd90b2009-07-29 11:34:49 +0800436 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800437 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800438 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800439 /* AMD is using RAID class only for ahci controllers */
440 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
441 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
442
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400443 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400444 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900445 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400446
447 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900448 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
449 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
450 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
451 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
452 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
453 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
454 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
455 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900456 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
457 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
458 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
459 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
460 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
461 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
462 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
463 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
464 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
465 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
466 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
467 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
468 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
469 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
470 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
471 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
472 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
473 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
474 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
475 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
476 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
477 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
478 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
479 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
480 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
481 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
482 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
483 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
484 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
485 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
486 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
487 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
488 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
489 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
490 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
491 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
492 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
493 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
494 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
495 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
496 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
497 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
498 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
499 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
500 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
501 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
502 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
503 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
504 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
505 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
506 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
507 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
508 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
509 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
510 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
511 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
512 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
513 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
514 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
515 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
516 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
517 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
518 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
519 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
520 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
521 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
522 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
523 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
524 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
525 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
526 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
527 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
528 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
529 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
530 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
531 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400532
Jeff Garzik95916ed2006-07-29 04:10:14 -0400533 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900534 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
535 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
536 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400537
Alessandro Rubini318893e2012-01-06 13:33:39 +0100538 /* ST Microelectronics */
539 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
540
Jeff Garzikcd70c262007-07-08 02:29:42 -0400541 /* Marvell */
542 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100543 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600544 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500545 .class = PCI_CLASS_STORAGE_SATA_AHCI,
546 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200547 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600548 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100549 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100550 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
551 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
552 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600553 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500554 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900555 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400556 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
557 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900558 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600559 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100560 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200561 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
562 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200563 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
564 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600565 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100566 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100567 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
568 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100569 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
570 .driver_data = board_ahci_yes_fbs },
571 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400572 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400573
Mark Nelsonc77a0362008-10-23 14:08:16 +1100574 /* Promise */
575 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200576 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100577
Keng-Yu Linc9703762011-11-09 01:47:36 -0500578 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100579 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
580 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
581 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
582 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800583 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
584 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500585
Levente Kurusa67809f82014-02-18 10:22:17 -0500586 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400587 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
588 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500589 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400590 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500591 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500592
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800593 /* Enmotus */
594 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
595
Tiezhu Yange49bd682020-03-10 20:50:08 +0800596 /* Loongson */
597 { PCI_VDEVICE(LOONGSON, 0x7a08), board_ahci },
598
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500599 /* Generic, PCI class code for AHCI */
600 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500601 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 { } /* terminate list */
604};
605
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200606static const struct dev_pm_ops ahci_pci_pm_ops = {
607 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200608 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
609 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200610};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
612static struct pci_driver ahci_pci_driver = {
613 .name = DRV_NAME,
614 .id_table = ahci_pci_tbl,
615 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200616 .remove = ahci_remove_one,
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +0000617 .shutdown = ahci_shutdown_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200618 .driver = {
619 .pm = &ahci_pci_pm_ops,
620 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621};
622
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400623#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100624static int marvell_enable;
625#else
626static int marvell_enable = 1;
627#endif
628module_param(marvell_enable, int, 0644);
629MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
630
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700631static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100632module_param(mobile_lpm_policy, int, 0644);
633MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100634
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300635static void ahci_pci_save_initial_config(struct pci_dev *pdev,
636 struct ahci_host_priv *hpriv)
637{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300638 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
639 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100640 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300641 }
642
643 /*
644 * Temporary Marvell 6145 hack: PATA port presence
645 * is asserted through the standard AHCI port
646 * presence register, as bit 4 (counting from 0)
647 */
648 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
649 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100650 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300651 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100652 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300653 dev_info(&pdev->dev,
654 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
655 }
656
Antoine Ténart725c7b52014-07-30 20:13:56 +0200657 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300658}
659
Anton Vorontsov781d6552010-03-03 20:17:42 +0300660static void ahci_pci_init_controller(struct ata_host *host)
661{
662 struct ahci_host_priv *hpriv = host->private_data;
663 struct pci_dev *pdev = to_pci_dev(host->dev);
664 void __iomem *port_mmio;
665 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100666 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900667
Tejun Heo417a1a62007-09-23 13:19:55 +0900668 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100669 if (pdev->device == 0x6121)
670 mv = 2;
671 else
672 mv = 4;
673 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400674
675 writel(0, port_mmio + PORT_IRQ_MASK);
676
677 /* clear port IRQ */
678 tmp = readl(port_mmio + PORT_IRQ_STAT);
679 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
680 if (tmp)
681 writel(tmp, port_mmio + PORT_IRQ_STAT);
682 }
683
Anton Vorontsov781d6552010-03-03 20:17:42 +0300684 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900685}
686
Tejun Heocc0680a2007-08-06 18:36:23 +0900687static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900688 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900689{
Tejun Heocc0680a2007-08-06 18:36:23 +0900690 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100691 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900692 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900693 int rc;
694
695 DPRINTK("ENTER\n");
696
Evan Wangfa89f532018-04-13 12:32:30 +0800697 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900698
Tejun Heocc0680a2007-08-06 18:36:23 +0900699 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900700 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900701
Hans de Goede039ece32014-02-22 16:53:30 +0100702 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900703
704 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
705
706 /* vt8251 doesn't clear BSY on signature FIS reception,
707 * request follow-up softreset.
708 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900709 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900710}
711
Tejun Heoedc93052007-10-25 14:59:16 +0900712static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
713 unsigned long deadline)
714{
715 struct ata_port *ap = link->ap;
716 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100717 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900718 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
719 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900720 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900721 int rc;
722
Evan Wangfa89f532018-04-13 12:32:30 +0800723 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900724
725 /* clear D2H reception area to properly wait for D2H FIS */
726 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400727 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900728 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
729
730 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900731 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900732
Hans de Goede039ece32014-02-22 16:53:30 +0100733 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900734
Tejun Heoedc93052007-10-25 14:59:16 +0900735 /* The pseudo configuration device on SIMG4726 attached to
736 * ASUS P5W-DH Deluxe doesn't send signature FIS after
737 * hardreset if no device is attached to the first downstream
738 * port && the pseudo device locks up on SRST w/ PMP==0. To
739 * work around this, wait for !BSY only briefly. If BSY isn't
740 * cleared, perform CLO and proceed to IDENTIFY (achieved by
741 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
742 *
743 * Wait for two seconds. Devices attached to downstream port
744 * which can't process the following IDENTIFY after this will
745 * have to be reset again. For most cases, this should
746 * suffice while making probing snappish enough.
747 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900748 if (online) {
749 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
750 ahci_check_ready);
751 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800752 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900753 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900754 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900755}
756
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400757/*
758 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
759 *
760 * It has been observed with some SSDs that the timing of events in the
761 * link synchronization phase can leave the port in a state that can not
762 * be recovered by a SATA-hard-reset alone. The failing signature is
763 * SStatus.DET stuck at 1 ("Device presence detected but Phy
764 * communication not established"). It was found that unloading and
765 * reloading the driver when this problem occurs allows the drive
766 * connection to be recovered (DET advanced to 0x3). The critical
767 * component of reloading the driver is that the port state machines are
768 * reset by bouncing "port enable" in the AHCI PCS configuration
769 * register. So, reproduce that effect by bouncing a port whenever we
770 * see DET==1 after a reset.
771 */
772static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
773 unsigned long deadline)
774{
775 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
776 struct ata_port *ap = link->ap;
777 struct ahci_port_priv *pp = ap->private_data;
778 struct ahci_host_priv *hpriv = ap->host->private_data;
779 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
780 unsigned long tmo = deadline - jiffies;
781 struct ata_taskfile tf;
782 bool online;
783 int rc, i;
784
785 DPRINTK("ENTER\n");
786
Evan Wangfa89f532018-04-13 12:32:30 +0800787 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400788
789 for (i = 0; i < 2; i++) {
790 u16 val;
791 u32 sstatus;
792 int port = ap->port_no;
793 struct ata_host *host = ap->host;
794 struct pci_dev *pdev = to_pci_dev(host->dev);
795
796 /* clear D2H reception area to properly wait for D2H FIS */
797 ata_tf_init(link->device, &tf);
798 tf.command = ATA_BUSY;
799 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
800
801 rc = sata_link_hardreset(link, timing, deadline, &online,
802 ahci_check_ready);
803
804 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
805 (sstatus & 0xf) != 1)
806 break;
807
808 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
809 port);
810
811 pci_read_config_word(pdev, 0x92, &val);
812 val &= ~(1 << port);
813 pci_write_config_word(pdev, 0x92, val);
814 ata_msleep(ap, 1000);
815 val |= 1 << port;
816 pci_write_config_word(pdev, 0x92, val);
817 deadline += tmo;
818 }
819
820 hpriv->start_engine(ap);
821
822 if (online)
823 *class = ahci_dev_classify(ap);
824
825 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
826 return rc;
827}
828
829
Mika Westerberg02e53292016-02-18 10:54:17 +0200830#ifdef CONFIG_PM
831static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900832{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900833 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300834 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900835 u32 ctl;
836
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200837 /* AHCI spec rev1.1 section 8.3.3:
838 * Software must disable interrupts prior to requesting a
839 * transition of the HBA to D3 state.
840 */
841 ctl = readl(mmio + HOST_CTL);
842 ctl &= ~HOST_IRQ_EN;
843 writel(ctl, mmio + HOST_CTL);
844 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200845}
Tejun Heoc1332872006-07-26 15:59:26 +0900846
Mika Westerberg02e53292016-02-18 10:54:17 +0200847static int ahci_pci_device_runtime_suspend(struct device *dev)
848{
849 struct pci_dev *pdev = to_pci_dev(dev);
850 struct ata_host *host = pci_get_drvdata(pdev);
851
852 ahci_pci_disable_interrupts(host);
853 return 0;
854}
855
856static int ahci_pci_device_runtime_resume(struct device *dev)
857{
858 struct pci_dev *pdev = to_pci_dev(dev);
859 struct ata_host *host = pci_get_drvdata(pdev);
860 int rc;
861
Dan Williamsc312ef12019-08-29 16:30:34 -0700862 rc = ahci_reset_controller(host);
Mika Westerberg02e53292016-02-18 10:54:17 +0200863 if (rc)
864 return rc;
865 ahci_pci_init_controller(host);
866 return 0;
867}
868
869#ifdef CONFIG_PM_SLEEP
870static int ahci_pci_device_suspend(struct device *dev)
871{
872 struct pci_dev *pdev = to_pci_dev(dev);
873 struct ata_host *host = pci_get_drvdata(pdev);
874 struct ahci_host_priv *hpriv = host->private_data;
875
876 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
877 dev_err(&pdev->dev,
878 "BIOS update required for suspend/resume\n");
879 return -EIO;
880 }
881
882 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200883 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900884}
885
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200886static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900887{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200888 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900889 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900890 int rc;
891
James Lairdcb856962013-11-19 11:06:38 +1100892 /* Apple BIOS helpfully mangles the registers on resume */
893 if (is_mcp89_apple(pdev))
894 ahci_mcp89_apple_enable(pdev);
895
Tejun Heoc1332872006-07-26 15:59:26 +0900896 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Dan Williamsc312ef12019-08-29 16:30:34 -0700897 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900898 if (rc)
899 return rc;
900
Anton Vorontsov781d6552010-03-03 20:17:42 +0300901 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900902 }
903
Jeff Garzikcca39742006-08-24 03:19:22 -0400904 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900905
906 return 0;
907}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900908#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900909
Mika Westerberg02e53292016-02-18 10:54:17 +0200910#endif /* CONFIG_PM */
911
Tejun Heo4447d352007-04-17 23:44:08 +0900912static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
Christoph Hellwigb1716872019-08-26 12:57:19 +0200914 const int dma_bits = using_dac ? 64 : 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Alessandro Rubini318893e2012-01-06 13:33:39 +0100917 /*
918 * If the device fixup already set the dma_mask to some non-standard
919 * value, don't extend it here. This happens on STA2X11, for example.
Christoph Hellwigb1716872019-08-26 12:57:19 +0200920 *
921 * XXX: manipulating the DMA mask from platform code is completely
Nicolas Saenz Juliennea7ba70f2019-11-21 10:26:44 +0100922 * bogus, platform code should use dev->bus_dma_limit instead..
Alessandro Rubini318893e2012-01-06 13:33:39 +0100923 */
924 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
925 return 0;
926
Christoph Hellwigb1716872019-08-26 12:57:19 +0200927 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits));
928 if (rc)
929 dev_err(&pdev->dev, "DMA enable failed\n");
930 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931}
932
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300933static void ahci_pci_print_info(struct ata_host *host)
934{
935 struct pci_dev *pdev = to_pci_dev(host->dev);
936 u16 cc;
937 const char *scc_s;
938
939 pci_read_config_word(pdev, 0x0a, &cc);
940 if (cc == PCI_CLASS_STORAGE_IDE)
941 scc_s = "IDE";
942 else if (cc == PCI_CLASS_STORAGE_SATA)
943 scc_s = "SATA";
944 else if (cc == PCI_CLASS_STORAGE_RAID)
945 scc_s = "RAID";
946 else
947 scc_s = "unknown";
948
949 ahci_print_info(host, scc_s);
950}
951
Tejun Heoedc93052007-10-25 14:59:16 +0900952/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
953 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
954 * support PMP and the 4726 either directly exports the device
955 * attached to the first downstream port or acts as a hardware storage
956 * controller and emulate a single ATA device (can be RAID 0/1 or some
957 * other configuration).
958 *
959 * When there's no device attached to the first downstream port of the
960 * 4726, "Config Disk" appears, which is a pseudo ATA device to
961 * configure the 4726. However, ATA emulation of the device is very
962 * lame. It doesn't send signature D2H Reg FIS after the initial
963 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
964 *
965 * The following function works around the problem by always using
966 * hardreset on the port and not depending on receiving signature FIS
967 * afterward. If signature FIS isn't received soon, ATA class is
968 * assumed without follow-up softreset.
969 */
970static void ahci_p5wdh_workaround(struct ata_host *host)
971{
Mathias Krause1bd06862014-08-31 10:57:09 +0200972 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900973 {
974 .ident = "P5W DH Deluxe",
975 .matches = {
976 DMI_MATCH(DMI_SYS_VENDOR,
977 "ASUSTEK COMPUTER INC"),
978 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
979 },
980 },
981 { }
982 };
983 struct pci_dev *pdev = to_pci_dev(host->dev);
984
985 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
986 dmi_check_system(sysids)) {
987 struct ata_port *ap = host->ports[1];
988
Joe Perchesa44fec12011-04-15 15:51:58 -0700989 dev_info(&pdev->dev,
990 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900991
992 ap->ops = &ahci_p5wdh_ops;
993 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
994 }
995}
996
James Lairdcb856962013-11-19 11:06:38 +1100997/*
998 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
999 * booting in BIOS compatibility mode. We restore the registers but not ID.
1000 */
1001static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1002{
1003 u32 val;
1004
1005 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1006
1007 pci_read_config_dword(pdev, 0xf8, &val);
1008 val |= 1 << 0x1b;
1009 /* the following changes the device ID, but appears not to affect function */
1010 /* val = (val & ~0xf0000000) | 0x80000000; */
1011 pci_write_config_dword(pdev, 0xf8, val);
1012
1013 pci_read_config_dword(pdev, 0x54c, &val);
1014 val |= 1 << 0xc;
1015 pci_write_config_dword(pdev, 0x54c, val);
1016
1017 pci_read_config_dword(pdev, 0x4a4, &val);
1018 val &= 0xff;
1019 val |= 0x01060100;
1020 pci_write_config_dword(pdev, 0x4a4, val);
1021
1022 pci_read_config_dword(pdev, 0x54c, &val);
1023 val &= ~(1 << 0xc);
1024 pci_write_config_dword(pdev, 0x54c, val);
1025
1026 pci_read_config_dword(pdev, 0xf8, &val);
1027 val &= ~(1 << 0x1b);
1028 pci_write_config_dword(pdev, 0xf8, val);
1029}
1030
1031static bool is_mcp89_apple(struct pci_dev *pdev)
1032{
1033 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1034 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1035 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1036 pdev->subsystem_device == 0xcb89;
1037}
1038
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001039/* only some SB600 ahci controllers can do 64bit DMA */
1040static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001041{
1042 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001043 /*
1044 * The oldest version known to be broken is 0901 and
1045 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001046 * Enable 64bit DMA on 1501 and anything newer.
1047 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001048 * Please read bko#9412 for more info.
1049 */
Shane Huang58a09b32009-05-27 15:04:43 +08001050 {
1051 .ident = "ASUS M2A-VM",
1052 .matches = {
1053 DMI_MATCH(DMI_BOARD_VENDOR,
1054 "ASUSTeK Computer INC."),
1055 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1056 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001057 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001058 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001059 /*
1060 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1061 * support 64bit DMA.
1062 *
1063 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1064 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1065 * This spelling mistake was fixed in BIOS version 1.5, so
1066 * 1.5 and later have the Manufacturer as
1067 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1068 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1069 *
1070 * BIOS versions earlier than 1.9 had a Board Product Name
1071 * DMI field of "MS-7376". This was changed to be
1072 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1073 * match on DMI_BOARD_NAME of "MS-7376".
1074 */
1075 {
1076 .ident = "MSI K9A2 Platinum",
1077 .matches = {
1078 DMI_MATCH(DMI_BOARD_VENDOR,
1079 "MICRO-STAR INTER"),
1080 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1081 },
1082 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001083 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001084 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1085 * 64bit DMA.
1086 *
1087 * This board also had the typo mentioned above in the
1088 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1089 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1090 */
1091 {
1092 .ident = "MSI K9AGM2",
1093 .matches = {
1094 DMI_MATCH(DMI_BOARD_VENDOR,
1095 "MICRO-STAR INTER"),
1096 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1097 },
1098 },
1099 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001100 * All BIOS versions for the Asus M3A support 64bit DMA.
1101 * (all release versions from 0301 to 1206 were tested)
1102 */
1103 {
1104 .ident = "ASUS M3A",
1105 .matches = {
1106 DMI_MATCH(DMI_BOARD_VENDOR,
1107 "ASUSTeK Computer INC."),
1108 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1109 },
1110 },
Shane Huang58a09b32009-05-27 15:04:43 +08001111 { }
1112 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001113 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001114 int year, month, date;
1115 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001116
Tejun Heo03d783b2009-08-16 21:04:02 +09001117 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001118 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001119 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001120 return false;
1121
Mark Nelsone65cc192009-11-03 20:06:48 +11001122 if (!match->driver_data)
1123 goto enable_64bit;
1124
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001125 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1126 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001127
Mark Nelsone65cc192009-11-03 20:06:48 +11001128 if (strcmp(buf, match->driver_data) >= 0)
1129 goto enable_64bit;
1130 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001131 dev_warn(&pdev->dev,
1132 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1133 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001134 return false;
1135 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001136
1137enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001138 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001139 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001140}
1141
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001142static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1143{
1144 static const struct dmi_system_id broken_systems[] = {
1145 {
1146 .ident = "HP Compaq nx6310",
1147 .matches = {
1148 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1149 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1150 },
1151 /* PCI slot number of the controller */
1152 .driver_data = (void *)0x1FUL,
1153 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001154 {
1155 .ident = "HP Compaq 6720s",
1156 .matches = {
1157 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1158 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1159 },
1160 /* PCI slot number of the controller */
1161 .driver_data = (void *)0x1FUL,
1162 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001163
1164 { } /* terminate list */
1165 };
1166 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1167
1168 if (dmi) {
1169 unsigned long slot = (unsigned long)dmi->driver_data;
1170 /* apply the quirk only to on-board controllers */
1171 return slot == PCI_SLOT(pdev->devfn);
1172 }
1173
1174 return false;
1175}
1176
Tejun Heo9b10ae82009-05-30 20:50:12 +09001177static bool ahci_broken_suspend(struct pci_dev *pdev)
1178{
1179 static const struct dmi_system_id sysids[] = {
1180 /*
1181 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1182 * to the harddisk doesn't become online after
1183 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001184 *
1185 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1186 *
1187 * Use dates instead of versions to match as HP is
1188 * apparently recycling both product and version
1189 * strings.
1190 *
1191 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001192 */
1193 {
1194 .ident = "dv4",
1195 .matches = {
1196 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1197 DMI_MATCH(DMI_PRODUCT_NAME,
1198 "HP Pavilion dv4 Notebook PC"),
1199 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001200 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001201 },
1202 {
1203 .ident = "dv5",
1204 .matches = {
1205 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1206 DMI_MATCH(DMI_PRODUCT_NAME,
1207 "HP Pavilion dv5 Notebook PC"),
1208 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001209 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001210 },
1211 {
1212 .ident = "dv6",
1213 .matches = {
1214 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1215 DMI_MATCH(DMI_PRODUCT_NAME,
1216 "HP Pavilion dv6 Notebook PC"),
1217 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001218 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001219 },
1220 {
1221 .ident = "HDX18",
1222 .matches = {
1223 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1224 DMI_MATCH(DMI_PRODUCT_NAME,
1225 "HP HDX18 Notebook PC"),
1226 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001227 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001228 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001229 /*
1230 * Acer eMachines G725 has the same problem. BIOS
1231 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001232 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001233 * that we don't have much idea about. For now,
1234 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001235 *
1236 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001237 */
1238 {
1239 .ident = "G725",
1240 .matches = {
1241 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1242 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1243 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001244 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001245 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001246 { } /* terminate list */
1247 };
1248 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001249 int year, month, date;
1250 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001251
1252 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1253 return false;
1254
Tejun Heo9deb3432010-03-16 09:50:26 +09001255 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1256 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001257
Tejun Heo9deb3432010-03-16 09:50:26 +09001258 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001259}
1260
Hans de Goede240630e2018-07-01 12:15:46 +02001261static bool ahci_broken_lpm(struct pci_dev *pdev)
1262{
1263 static const struct dmi_system_id sysids[] = {
1264 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1265 {
1266 .matches = {
1267 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1268 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1269 },
1270 .driver_data = "20180406", /* 1.31 */
1271 },
1272 {
1273 .matches = {
1274 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1275 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1276 },
1277 .driver_data = "20180420", /* 1.28 */
1278 },
1279 {
1280 .matches = {
1281 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1282 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1283 },
1284 .driver_data = "20180315", /* 1.33 */
1285 },
1286 {
1287 .matches = {
1288 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1289 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1290 },
1291 /*
1292 * Note date based on release notes, 2.35 has been
1293 * reported to be good, but I've been unable to get
1294 * a hold of the reporter to get the DMI BIOS date.
1295 * TODO: fix this.
1296 */
1297 .driver_data = "20180310", /* 2.35 */
1298 },
1299 { } /* terminate list */
1300 };
1301 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1302 int year, month, date;
1303 char buf[9];
1304
1305 if (!dmi)
1306 return false;
1307
1308 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1309 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1310
1311 return strcmp(buf, dmi->driver_data) < 0;
1312}
1313
Tejun Heo55946392009-08-04 14:30:08 +09001314static bool ahci_broken_online(struct pci_dev *pdev)
1315{
1316#define ENCODE_BUSDEVFN(bus, slot, func) \
1317 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1318 static const struct dmi_system_id sysids[] = {
1319 /*
1320 * There are several gigabyte boards which use
1321 * SIMG5723s configured as hardware RAID. Certain
1322 * 5723 firmware revisions shipped there keep the link
1323 * online but fail to answer properly to SRST or
1324 * IDENTIFY when no device is attached downstream
1325 * causing libata to retry quite a few times leading
1326 * to excessive detection delay.
1327 *
1328 * As these firmwares respond to the second reset try
1329 * with invalid device signature, considering unknown
1330 * sig as offline works around the problem acceptably.
1331 */
1332 {
1333 .ident = "EP45-DQ6",
1334 .matches = {
1335 DMI_MATCH(DMI_BOARD_VENDOR,
1336 "Gigabyte Technology Co., Ltd."),
1337 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1338 },
1339 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1340 },
1341 {
1342 .ident = "EP45-DS5",
1343 .matches = {
1344 DMI_MATCH(DMI_BOARD_VENDOR,
1345 "Gigabyte Technology Co., Ltd."),
1346 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1347 },
1348 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1349 },
1350 { } /* terminate list */
1351 };
1352#undef ENCODE_BUSDEVFN
1353 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1354 unsigned int val;
1355
1356 if (!dmi)
1357 return false;
1358
1359 val = (unsigned long)dmi->driver_data;
1360
1361 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1362}
1363
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001364static bool ahci_broken_devslp(struct pci_dev *pdev)
1365{
1366 /* device with broken DEVSLP but still showing SDS capability */
1367 static const struct pci_device_id ids[] = {
1368 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1369 {}
1370 };
1371
1372 return pci_match_id(ids, pdev);
1373}
1374
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001375#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001376static void ahci_gtf_filter_workaround(struct ata_host *host)
1377{
1378 static const struct dmi_system_id sysids[] = {
1379 /*
1380 * Aspire 3810T issues a bunch of SATA enable commands
1381 * via _GTF including an invalid one and one which is
1382 * rejected by the device. Among the successful ones
1383 * is FPDMA non-zero offset enable which when enabled
1384 * only on the drive side leads to NCQ command
1385 * failures. Filter it out.
1386 */
1387 {
1388 .ident = "Aspire 3810T",
1389 .matches = {
1390 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1391 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1392 },
1393 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1394 },
1395 { }
1396 };
1397 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1398 unsigned int filter;
1399 int i;
1400
1401 if (!dmi)
1402 return;
1403
1404 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001405 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1406 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001407
1408 for (i = 0; i < host->n_ports; i++) {
1409 struct ata_port *ap = host->ports[i];
1410 struct ata_link *link;
1411 struct ata_device *dev;
1412
1413 ata_for_each_link(link, ap, EDGE)
1414 ata_for_each_dev(dev, link, ALL)
1415 dev->gtf_filter |= filter;
1416 }
1417}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001418#else
1419static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1420{}
1421#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001422
Sui Chen8bfd1742017-05-09 07:47:22 -05001423/*
1424 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1425 * as DUMMY, or detected but eventually get a "link down" and never get up
1426 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1427 * port_map may hold a value of 0x00.
1428 *
1429 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1430 * and can significantly reduce the occurrence of the problem.
1431 *
1432 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1433 */
1434static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1435 struct pci_dev *pdev)
1436{
1437 static const struct dmi_system_id sysids[] = {
1438 {
1439 .ident = "Acer Switch Alpha 12",
1440 .matches = {
1441 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1442 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1443 },
1444 },
1445 { }
1446 };
1447
1448 if (dmi_check_system(sysids)) {
1449 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1450 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1451 hpriv->port_map = 0x7;
1452 hpriv->cap = 0xC734FF02;
1453 }
1454 }
1455}
1456
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001457#ifdef CONFIG_ARM64
1458/*
1459 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1460 * Workaround is to make sure all pending IRQs are served before leaving
1461 * handler.
1462 */
1463static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1464{
1465 struct ata_host *host = dev_instance;
1466 struct ahci_host_priv *hpriv;
1467 unsigned int rc = 0;
1468 void __iomem *mmio;
1469 u32 irq_stat, irq_masked;
1470 unsigned int handled = 1;
1471
1472 VPRINTK("ENTER\n");
1473 hpriv = host->private_data;
1474 mmio = hpriv->mmio;
1475 irq_stat = readl(mmio + HOST_IRQ_STAT);
1476 if (!irq_stat)
1477 return IRQ_NONE;
1478
1479 do {
1480 irq_masked = irq_stat & hpriv->port_map;
1481 spin_lock(&host->lock);
1482 rc = ahci_handle_port_intr(host, irq_masked);
1483 if (!rc)
1484 handled = 0;
1485 writel(irq_stat, mmio + HOST_IRQ_STAT);
1486 irq_stat = readl(mmio + HOST_IRQ_STAT);
1487 spin_unlock(&host->lock);
1488 } while (irq_stat);
1489 VPRINTK("EXIT\n");
1490
1491 return IRQ_RETVAL(handled);
1492}
1493#endif
1494
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001495static void ahci_remap_check(struct pci_dev *pdev, int bar,
1496 struct ahci_host_priv *hpriv)
1497{
1498 int i, count = 0;
1499 u32 cap;
1500
1501 /*
1502 * Check if this device might have remapped nvme devices.
1503 */
1504 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1505 pci_resource_len(pdev, bar) < SZ_512K ||
1506 bar != AHCI_PCI_BAR_STANDARD ||
1507 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1508 return;
1509
1510 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1511 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1512 if ((cap & (1 << i)) == 0)
1513 continue;
1514 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1515 != PCI_CLASS_STORAGE_EXPRESS)
1516 continue;
1517
1518 /* We've found a remapped device */
1519 count++;
1520 }
1521
1522 if (!count)
1523 return;
1524
1525 dev_warn(&pdev->dev, "Found %d remapped NVMe devices.\n", count);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001526 dev_warn(&pdev->dev,
1527 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1528
1529 /*
1530 * Don't rely on the msi-x capability in the remap case,
1531 * share the legacy interrupt across ahci and remapped devices.
1532 */
1533 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001534}
1535
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001536static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001537{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001538 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001539}
1540
Robert Richtera1c8231172015-05-31 13:55:17 +02001541static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1542 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001543{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001544 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001545
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001546 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001547 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001548
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001549 /*
1550 * If number of MSIs is less than number of ports then Sharing Last
1551 * Message mode could be enforced. In this case assume that advantage
1552 * of multipe MSIs is negated and use single MSI mode instead.
1553 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001554 if (n_ports > 1) {
1555 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1556 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1557 if (nvec > 0) {
1558 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1559 hpriv->get_irq_vector = ahci_get_irq_vector;
1560 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1561 return nvec;
1562 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001563
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001564 /*
1565 * Fallback to single MSI mode if the controller
1566 * enforced MRSM mode.
1567 */
1568 printk(KERN_INFO
1569 "ahci: MRSM is on, fallback to single MSI\n");
1570 pci_free_irq_vectors(pdev);
1571 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001572 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001573
Dan Williamsd684a902015-11-11 16:27:33 -08001574 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001575 * If the host is not capable of supporting per-port vectors, fall
1576 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001577 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001578 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1579 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001580 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001581 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001582}
1583
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001584static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1585 struct ahci_host_priv *hpriv)
1586{
1587 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1588
1589
1590 /* Ignore processing for non mobile platforms */
1591 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1592 return;
1593
1594 /* user modified policy via module param */
1595 if (mobile_lpm_policy != -1) {
1596 policy = mobile_lpm_policy;
1597 goto update_policy;
1598 }
1599
1600#ifdef CONFIG_ACPI
1601 if (policy > ATA_LPM_MED_POWER &&
1602 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1603 if (hpriv->cap & HOST_CAP_PART)
1604 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1605 else if (hpriv->cap & HOST_CAP_SSC)
1606 policy = ATA_LPM_MIN_POWER;
1607 }
1608#endif
1609
1610update_policy:
1611 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1612 ap->target_lpm_policy = policy;
1613}
1614
Dan Williamsc312ef12019-08-29 16:30:34 -07001615static void ahci_intel_pcs_quirk(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1616{
1617 const struct pci_device_id *id = pci_match_id(ahci_pci_tbl, pdev);
1618 u16 tmp16;
1619
1620 /*
1621 * Only apply the 6-port PCS quirk for known legacy platforms.
1622 */
1623 if (!id || id->vendor != PCI_VENDOR_ID_INTEL)
1624 return;
Dan Williams09d6ac82019-10-15 12:54:17 -07001625
1626 /* Skip applying the quirk on Denverton and beyond */
1627 if (((enum board_ids) id->driver_data) >= board_ahci_pcs7)
Dan Williamsc312ef12019-08-29 16:30:34 -07001628 return;
1629
1630 /*
1631 * port_map is determined from PORTS_IMPL PCI register which is
1632 * implemented as write or write-once register. If the register
1633 * isn't programmed, ahci automatically generates it from number
1634 * of ports, which is good enough for PCS programming. It is
1635 * otherwise expected that platform firmware enables the ports
1636 * before the OS boots.
1637 */
1638 pci_read_config_word(pdev, PCS_6, &tmp16);
1639 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1640 tmp16 |= hpriv->port_map;
1641 pci_write_config_word(pdev, PCS_6, tmp16);
1642 }
1643}
1644
Tejun Heo24dc5f32007-01-20 16:00:28 +09001645static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646{
Tejun Heoe297d992008-06-10 00:13:04 +09001647 unsigned int board_id = ent->driver_data;
1648 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001649 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001650 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001652 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001653 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001654 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
1656 VPRINTK("ENTER\n");
1657
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001658 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001659
Joe Perches06296a12011-04-15 15:52:00 -07001660 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Alan Cox5b66c822008-09-03 14:48:34 +01001662 /* The AHCI driver can only drive the SATA ports, the PATA driver
1663 can drive them all so if both drivers are selected make sure
1664 AHCI stays out of the way */
1665 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1666 return -ENODEV;
1667
James Lairdcb856962013-11-19 11:06:38 +11001668 /* Apple BIOS on MCP89 prevents us using AHCI */
1669 if (is_mcp89_apple(pdev))
1670 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001671
Mark Nelson7a022672009-11-22 12:07:41 +11001672 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1673 * At the moment, we can only use the AHCI mode. Let the users know
1674 * that for SAS drives they're out of luck.
1675 */
1676 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001677 dev_info(&pdev->dev,
1678 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001679
Robert Richterb7ae1282015-06-05 19:49:26 +02001680 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001681 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1682 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001683 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1684 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001685 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1686 if (pdev->device == 0xa01c)
1687 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1688 if (pdev->device == 0xa084)
1689 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
Tiezhu Yange49bd682020-03-10 20:50:08 +08001690 } else if (pdev->vendor == PCI_VENDOR_ID_LOONGSON) {
1691 if (pdev->device == 0x7a08)
1692 ahci_pci_bar = AHCI_PCI_BAR_LOONGSON;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001693 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001694
Tejun Heo4447d352007-04-17 23:44:08 +09001695 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001696 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 if (rc)
1698 return rc;
1699
Tejun Heoc4f77922007-12-06 15:09:43 +09001700 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1701 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1702 u8 map;
1703
1704 /* ICH6s share the same PCI ID for both piix and ahci
1705 * modes. Enabling ahci mode while MAP indicates
1706 * combined mode is a bad idea. Yield to ata_piix.
1707 */
1708 pci_read_config_byte(pdev, ICH_MAP, &map);
1709 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001710 dev_info(&pdev->dev,
1711 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001712 return -ENODEV;
1713 }
1714 }
1715
Paul Bolle6fec8872013-12-16 11:34:21 +01001716 /* AHCI controllers often implement SFF compatible interface.
1717 * Grab all PCI BARs just in case.
1718 */
1719 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1720 if (rc == -EBUSY)
1721 pcim_pin_device(pdev);
1722 if (rc)
1723 return rc;
1724
Tejun Heo24dc5f32007-01-20 16:00:28 +09001725 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1726 if (!hpriv)
1727 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001728 hpriv->flags |= (unsigned long)pi.private_data;
1729
Tejun Heoe297d992008-06-10 00:13:04 +09001730 /* MCP65 revision A1 and A2 can't do MSI */
1731 if (board_id == board_ahci_mcp65 &&
1732 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1733 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1734
Shane Huange427fe02008-12-30 10:53:41 +08001735 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1736 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1737 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1738
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001739 /* only some SB600s can do 64bit DMA */
1740 if (ahci_sb600_enable_64bit(pdev))
1741 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001742
Alessandro Rubini318893e2012-01-06 13:33:39 +01001743 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001744
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001745 /* detect remapped nvme devices */
1746 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1747
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001748 /* must set flag prior to save config in order to take effect */
1749 if (ahci_broken_devslp(pdev))
1750 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1751
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001752#ifdef CONFIG_ARM64
1753 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1754 hpriv->irq_handler = ahci_thunderx_irq_handler;
1755#endif
1756
Tejun Heo4447d352007-04-17 23:44:08 +09001757 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001758 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Dan Williamsc312ef12019-08-29 16:30:34 -07001760 /*
1761 * If platform firmware failed to enable ports, try to enable
1762 * them here.
1763 */
1764 ahci_intel_pcs_quirk(pdev, hpriv);
1765
Tejun Heo4447d352007-04-17 23:44:08 +09001766 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001767 if (hpriv->cap & HOST_CAP_NCQ) {
1768 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001769 /*
1770 * Auto-activate optimization is supposed to be
1771 * supported on all AHCI controllers indicating NCQ
1772 * capability, but it seems to be broken on some
1773 * chipsets including NVIDIAs.
1774 */
1775 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001776 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001777
1778 /*
1779 * All AHCI controllers should be forward-compatible
1780 * with the new auxiliary field. This code should be
1781 * conditionalized if any buggy AHCI controllers are
1782 * encountered.
1783 */
1784 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001785 }
Tejun Heo4447d352007-04-17 23:44:08 +09001786
Tejun Heo7d50b602007-09-23 13:19:54 +09001787 if (hpriv->cap & HOST_CAP_PMP)
1788 pi.flags |= ATA_FLAG_PMP;
1789
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001790 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001791
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001792 if (ahci_broken_system_poweroff(pdev)) {
1793 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1794 dev_info(&pdev->dev,
1795 "quirky BIOS, skipping spindown on poweroff\n");
1796 }
1797
Hans de Goede240630e2018-07-01 12:15:46 +02001798 if (ahci_broken_lpm(pdev)) {
1799 pi.flags |= ATA_FLAG_NO_LPM;
1800 dev_warn(&pdev->dev,
1801 "BIOS update required for Link Power Management support\n");
1802 }
1803
Tejun Heo9b10ae82009-05-30 20:50:12 +09001804 if (ahci_broken_suspend(pdev)) {
1805 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001806 dev_warn(&pdev->dev,
1807 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001808 }
1809
Tejun Heo55946392009-08-04 14:30:08 +09001810 if (ahci_broken_online(pdev)) {
1811 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1812 dev_info(&pdev->dev,
1813 "online status unreliable, applying workaround\n");
1814 }
1815
Sui Chen8bfd1742017-05-09 07:47:22 -05001816
1817 /* Acer SA5-271 workaround modifies private_data */
1818 acer_sa5_271_workaround(hpriv, pdev);
1819
Tejun Heo837f5f82008-02-06 15:13:51 +09001820 /* CAP.NP sometimes indicate the index of the last enabled
1821 * port, at other times, that of the last possible port, so
1822 * determining the maximum port number requires looking at
1823 * both CAP.NP and port_map.
1824 */
1825 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1826
1827 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001828 if (!host)
1829 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001830 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001831
1832 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1833 /* legacy intx interrupts */
1834 pci_intx(pdev, 1);
1835 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001836 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001837
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001838 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001839 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001840 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001841 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001842
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001843 if (pi.flags & ATA_FLAG_EM)
1844 ahci_reset_em(host);
1845
Tejun Heo4447d352007-04-17 23:44:08 +09001846 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001847 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001848
Alessandro Rubini318893e2012-01-06 13:33:39 +01001849 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1850 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001851 0x100 + ap->port_no * 0x80, "port");
1852
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001853 /* set enclosure management message type */
1854 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001855 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001856
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001857 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001858
Jeff Garzikdab632e2007-05-28 08:33:01 -04001859 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001860 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001861 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
Tejun Heoedc93052007-10-25 14:59:16 +09001864 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1865 ahci_p5wdh_workaround(host);
1866
Tejun Heof80ae7e2009-09-16 04:18:03 +09001867 /* apply gtf filter quirk */
1868 ahci_gtf_filter_workaround(host);
1869
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001871 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001873 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874
Dan Williamsc312ef12019-08-29 16:30:34 -07001875 rc = ahci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001876 if (rc)
1877 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001878
Anton Vorontsov781d6552010-03-03 20:17:42 +03001879 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001880 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881
Tejun Heo4447d352007-04-17 23:44:08 +09001882 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001883
Mika Westerberg02e53292016-02-18 10:54:17 +02001884 rc = ahci_host_activate(host, &ahci_sht);
1885 if (rc)
1886 return rc;
1887
1888 pm_runtime_put_noidle(&pdev->dev);
1889 return 0;
1890}
1891
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +00001892static void ahci_shutdown_one(struct pci_dev *pdev)
1893{
1894 ata_pci_shutdown_one(pdev);
1895}
1896
Mika Westerberg02e53292016-02-18 10:54:17 +02001897static void ahci_remove_one(struct pci_dev *pdev)
1898{
1899 pm_runtime_get_noresume(&pdev->dev);
1900 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001901}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Axel Lin2fc75da2012-04-19 13:43:05 +08001903module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
1905MODULE_AUTHOR("Jeff Garzik");
1906MODULE_DESCRIPTION("AHCI SATA low-level driver");
1907MODULE_LICENSE("GPL");
1908MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001909MODULE_VERSION(DRV_VERSION);