Thomas Gleixner | 08dbd0f | 2019-05-29 07:12:41 -0700 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 2 | /* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved. |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 3 | * |
Paul Gortmaker | a007dd5 | 2018-12-01 14:19:11 -0500 | [diff] [blame] | 4 | * Author: Stepan Moskovchenko <stepanm@codeaurora.org> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 8 | #include <linux/kernel.h> |
Paul Gortmaker | a007dd5 | 2018-12-01 14:19:11 -0500 | [diff] [blame] | 9 | #include <linux/init.h> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 10 | #include <linux/platform_device.h> |
| 11 | #include <linux/errno.h> |
| 12 | #include <linux/io.h> |
Rob Herring | b77cf11 | 2019-02-05 10:37:31 -0600 | [diff] [blame] | 13 | #include <linux/io-pgtable.h> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 14 | #include <linux/interrupt.h> |
| 15 | #include <linux/list.h> |
| 16 | #include <linux/spinlock.h> |
| 17 | #include <linux/slab.h> |
| 18 | #include <linux/iommu.h> |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 19 | #include <linux/clk.h> |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 20 | #include <linux/err.h> |
Sricharan R | f78ebca | 2016-06-13 17:06:05 +0530 | [diff] [blame] | 21 | #include <linux/of_iommu.h> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 22 | |
| 23 | #include <asm/cacheflush.h> |
Masahiro Yamada | 87dfb31 | 2019-05-14 15:46:51 -0700 | [diff] [blame] | 24 | #include <linux/sizes.h> |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 25 | |
Stephen Boyd | 0b559df | 2013-07-24 13:54:33 -0700 | [diff] [blame] | 26 | #include "msm_iommu_hw-8xxx.h" |
| 27 | #include "msm_iommu.h" |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 28 | |
Stepan Moskovchenko | 100832c | 2010-11-15 18:20:08 -0800 | [diff] [blame] | 29 | #define MRC(reg, processor, op1, crn, crm, op2) \ |
| 30 | __asm__ __volatile__ ( \ |
| 31 | " mrc " #processor "," #op1 ", %0," #crn "," #crm "," #op2 "\n" \ |
| 32 | : "=r" (reg)) |
| 33 | |
Ohad Ben-Cohen | 8342727 | 2011-11-10 11:32:28 +0200 | [diff] [blame] | 34 | /* bitmap of the page sizes currently supported */ |
| 35 | #define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M) |
| 36 | |
Samuel Zou | c4e0f3b | 2020-05-12 10:17:19 +0800 | [diff] [blame] | 37 | static DEFINE_SPINLOCK(msm_iommu_lock); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 38 | static LIST_HEAD(qcom_iommu_devices); |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 39 | static struct iommu_ops msm_iommu_ops; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 40 | |
| 41 | struct msm_priv { |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 42 | struct list_head list_attached; |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 43 | struct iommu_domain domain; |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 44 | struct io_pgtable_cfg cfg; |
| 45 | struct io_pgtable_ops *iop; |
| 46 | struct device *dev; |
| 47 | spinlock_t pgtlock; /* pagetable lock */ |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 48 | }; |
| 49 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 50 | static struct msm_priv *to_msm_priv(struct iommu_domain *dom) |
| 51 | { |
| 52 | return container_of(dom, struct msm_priv, domain); |
| 53 | } |
| 54 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 55 | static int __enable_clocks(struct msm_iommu_dev *iommu) |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 56 | { |
| 57 | int ret; |
| 58 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 59 | ret = clk_enable(iommu->pclk); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 60 | if (ret) |
| 61 | goto fail; |
| 62 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 63 | if (iommu->clk) { |
| 64 | ret = clk_enable(iommu->clk); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 65 | if (ret) |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 66 | clk_disable(iommu->pclk); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 67 | } |
| 68 | fail: |
| 69 | return ret; |
| 70 | } |
| 71 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 72 | static void __disable_clocks(struct msm_iommu_dev *iommu) |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 73 | { |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 74 | if (iommu->clk) |
| 75 | clk_disable(iommu->clk); |
| 76 | clk_disable(iommu->pclk); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 77 | } |
| 78 | |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 79 | static void msm_iommu_reset(void __iomem *base, int ncb) |
| 80 | { |
| 81 | int ctx; |
| 82 | |
| 83 | SET_RPUE(base, 0); |
| 84 | SET_RPUEIE(base, 0); |
| 85 | SET_ESRRESTORE(base, 0); |
| 86 | SET_TBE(base, 0); |
| 87 | SET_CR(base, 0); |
| 88 | SET_SPDMBE(base, 0); |
| 89 | SET_TESTBUSCR(base, 0); |
| 90 | SET_TLBRSW(base, 0); |
| 91 | SET_GLOBAL_TLBIALL(base, 0); |
| 92 | SET_RPU_ACR(base, 0); |
| 93 | SET_TLBLKCRWE(base, 1); |
| 94 | |
| 95 | for (ctx = 0; ctx < ncb; ctx++) { |
| 96 | SET_BPRCOSH(base, ctx, 0); |
| 97 | SET_BPRCISH(base, ctx, 0); |
| 98 | SET_BPRCNSH(base, ctx, 0); |
| 99 | SET_BPSHCFG(base, ctx, 0); |
| 100 | SET_BPMTCFG(base, ctx, 0); |
| 101 | SET_ACTLR(base, ctx, 0); |
| 102 | SET_SCTLR(base, ctx, 0); |
| 103 | SET_FSRRESTORE(base, ctx, 0); |
| 104 | SET_TTBR0(base, ctx, 0); |
| 105 | SET_TTBR1(base, ctx, 0); |
| 106 | SET_TTBCR(base, ctx, 0); |
| 107 | SET_BFBCR(base, ctx, 0); |
| 108 | SET_PAR(base, ctx, 0); |
| 109 | SET_FAR(base, ctx, 0); |
| 110 | SET_CTX_TLBIALL(base, ctx, 0); |
| 111 | SET_TLBFLPTER(base, ctx, 0); |
| 112 | SET_TLBSLPTER(base, ctx, 0); |
| 113 | SET_TLBLKCR(base, ctx, 0); |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 114 | SET_CONTEXTIDR(base, ctx, 0); |
| 115 | } |
| 116 | } |
| 117 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 118 | static void __flush_iotlb(void *cookie) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 119 | { |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 120 | struct msm_priv *priv = cookie; |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 121 | struct msm_iommu_dev *iommu = NULL; |
| 122 | struct msm_iommu_ctx_dev *master; |
Stepan Moskovchenko | 3306973 | 2010-11-12 19:30:00 -0800 | [diff] [blame] | 123 | int ret = 0; |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 124 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 125 | list_for_each_entry(iommu, &priv->list_attached, dom_node) { |
| 126 | ret = __enable_clocks(iommu); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 127 | if (ret) |
| 128 | goto fail; |
| 129 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 130 | list_for_each_entry(master, &iommu->ctx_list, list) |
| 131 | SET_CTX_TLBIALL(iommu->base, master->num, 0); |
| 132 | |
| 133 | __disable_clocks(iommu); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 134 | } |
| 135 | fail: |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 136 | return; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 137 | } |
| 138 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 139 | static void __flush_iotlb_range(unsigned long iova, size_t size, |
| 140 | size_t granule, bool leaf, void *cookie) |
| 141 | { |
| 142 | struct msm_priv *priv = cookie; |
| 143 | struct msm_iommu_dev *iommu = NULL; |
| 144 | struct msm_iommu_ctx_dev *master; |
| 145 | int ret = 0; |
| 146 | int temp_size; |
| 147 | |
| 148 | list_for_each_entry(iommu, &priv->list_attached, dom_node) { |
| 149 | ret = __enable_clocks(iommu); |
| 150 | if (ret) |
| 151 | goto fail; |
| 152 | |
| 153 | list_for_each_entry(master, &iommu->ctx_list, list) { |
| 154 | temp_size = size; |
| 155 | do { |
| 156 | iova &= TLBIVA_VA; |
| 157 | iova |= GET_CONTEXTIDR_ASID(iommu->base, |
| 158 | master->num); |
| 159 | SET_TLBIVA(iommu->base, master->num, iova); |
| 160 | iova += granule; |
| 161 | } while (temp_size -= granule); |
| 162 | } |
| 163 | |
| 164 | __disable_clocks(iommu); |
| 165 | } |
| 166 | |
| 167 | fail: |
| 168 | return; |
| 169 | } |
| 170 | |
Will Deacon | 05aed94 | 2019-07-02 16:44:25 +0100 | [diff] [blame] | 171 | static void __flush_iotlb_walk(unsigned long iova, size_t size, |
| 172 | size_t granule, void *cookie) |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 173 | { |
Will Deacon | 05aed94 | 2019-07-02 16:44:25 +0100 | [diff] [blame] | 174 | __flush_iotlb_range(iova, size, granule, false, cookie); |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 175 | } |
| 176 | |
Will Deacon | 3951c41 | 2019-07-02 16:45:15 +0100 | [diff] [blame] | 177 | static void __flush_iotlb_page(struct iommu_iotlb_gather *gather, |
| 178 | unsigned long iova, size_t granule, void *cookie) |
Will Deacon | abfd6fe | 2019-07-02 16:44:41 +0100 | [diff] [blame] | 179 | { |
| 180 | __flush_iotlb_range(iova, granule, granule, true, cookie); |
| 181 | } |
| 182 | |
Will Deacon | 298f7889 | 2019-07-02 16:43:34 +0100 | [diff] [blame] | 183 | static const struct iommu_flush_ops msm_iommu_flush_ops = { |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 184 | .tlb_flush_all = __flush_iotlb, |
Will Deacon | 05aed94 | 2019-07-02 16:44:25 +0100 | [diff] [blame] | 185 | .tlb_flush_walk = __flush_iotlb_walk, |
Will Deacon | abfd6fe | 2019-07-02 16:44:41 +0100 | [diff] [blame] | 186 | .tlb_add_page = __flush_iotlb_page, |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 187 | }; |
| 188 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 189 | static int msm_iommu_alloc_ctx(unsigned long *map, int start, int end) |
| 190 | { |
| 191 | int idx; |
| 192 | |
| 193 | do { |
| 194 | idx = find_next_zero_bit(map, end, start); |
| 195 | if (idx == end) |
| 196 | return -ENOSPC; |
| 197 | } while (test_and_set_bit(idx, map)); |
| 198 | |
| 199 | return idx; |
| 200 | } |
| 201 | |
| 202 | static void msm_iommu_free_ctx(unsigned long *map, int idx) |
| 203 | { |
| 204 | clear_bit(idx, map); |
| 205 | } |
| 206 | |
| 207 | static void config_mids(struct msm_iommu_dev *iommu, |
| 208 | struct msm_iommu_ctx_dev *master) |
| 209 | { |
| 210 | int mid, ctx, i; |
| 211 | |
| 212 | for (i = 0; i < master->num_mids; i++) { |
| 213 | mid = master->mids[i]; |
| 214 | ctx = master->num; |
| 215 | |
| 216 | SET_M2VCBR_N(iommu->base, mid, 0); |
| 217 | SET_CBACR_N(iommu->base, ctx, 0); |
| 218 | |
| 219 | /* Set VMID = 0 */ |
| 220 | SET_VMID(iommu->base, mid, 0); |
| 221 | |
| 222 | /* Set the context number for that MID to this context */ |
| 223 | SET_CBNDX(iommu->base, mid, ctx); |
| 224 | |
| 225 | /* Set MID associated with this context bank to 0*/ |
| 226 | SET_CBVMID(iommu->base, ctx, 0); |
| 227 | |
| 228 | /* Set the ASID for TLB tagging for this context */ |
| 229 | SET_CONTEXTIDR_ASID(iommu->base, ctx, ctx); |
| 230 | |
| 231 | /* Set security bit override to be Non-secure */ |
| 232 | SET_NSCFG(iommu->base, mid, 3); |
| 233 | } |
| 234 | } |
| 235 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 236 | static void __reset_context(void __iomem *base, int ctx) |
| 237 | { |
| 238 | SET_BPRCOSH(base, ctx, 0); |
| 239 | SET_BPRCISH(base, ctx, 0); |
| 240 | SET_BPRCNSH(base, ctx, 0); |
| 241 | SET_BPSHCFG(base, ctx, 0); |
| 242 | SET_BPMTCFG(base, ctx, 0); |
| 243 | SET_ACTLR(base, ctx, 0); |
| 244 | SET_SCTLR(base, ctx, 0); |
| 245 | SET_FSRRESTORE(base, ctx, 0); |
| 246 | SET_TTBR0(base, ctx, 0); |
| 247 | SET_TTBR1(base, ctx, 0); |
| 248 | SET_TTBCR(base, ctx, 0); |
| 249 | SET_BFBCR(base, ctx, 0); |
| 250 | SET_PAR(base, ctx, 0); |
| 251 | SET_FAR(base, ctx, 0); |
| 252 | SET_CTX_TLBIALL(base, ctx, 0); |
| 253 | SET_TLBFLPTER(base, ctx, 0); |
| 254 | SET_TLBSLPTER(base, ctx, 0); |
| 255 | SET_TLBLKCR(base, ctx, 0); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 256 | } |
| 257 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 258 | static void __program_context(void __iomem *base, int ctx, |
| 259 | struct msm_priv *priv) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 260 | { |
| 261 | __reset_context(base, ctx); |
| 262 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 263 | /* Turn on TEX Remap */ |
| 264 | SET_TRE(base, ctx, 1); |
| 265 | SET_AFE(base, ctx, 1); |
| 266 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 267 | /* Set up HTW mode */ |
| 268 | /* TLB miss configuration: perform HTW on miss */ |
| 269 | SET_TLBMCFG(base, ctx, 0x3); |
| 270 | |
| 271 | /* V2P configuration: HTW for access */ |
| 272 | SET_V2PCFG(base, ctx, 0x3); |
| 273 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 274 | SET_TTBCR(base, ctx, priv->cfg.arm_v7s_cfg.tcr); |
Robin Murphy | d1e5f26 | 2019-10-25 19:08:37 +0100 | [diff] [blame] | 275 | SET_TTBR0(base, ctx, priv->cfg.arm_v7s_cfg.ttbr); |
| 276 | SET_TTBR1(base, ctx, 0); |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 277 | |
| 278 | /* Set prrr and nmrr */ |
| 279 | SET_PRRR(base, ctx, priv->cfg.arm_v7s_cfg.prrr); |
| 280 | SET_NMRR(base, ctx, priv->cfg.arm_v7s_cfg.nmrr); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 281 | |
| 282 | /* Invalidate the TLB for this context */ |
| 283 | SET_CTX_TLBIALL(base, ctx, 0); |
| 284 | |
| 285 | /* Set interrupt number to "secure" interrupt */ |
| 286 | SET_IRPTNDX(base, ctx, 0); |
| 287 | |
| 288 | /* Enable context fault interrupt */ |
| 289 | SET_CFEIE(base, ctx, 1); |
| 290 | |
| 291 | /* Stall access on a context fault and let the handler deal with it */ |
| 292 | SET_CFCFG(base, ctx, 1); |
| 293 | |
| 294 | /* Redirect all cacheable requests to L2 slave port. */ |
| 295 | SET_RCISH(base, ctx, 1); |
| 296 | SET_RCOSH(base, ctx, 1); |
| 297 | SET_RCNSH(base, ctx, 1); |
| 298 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 299 | /* Turn on BFB prefetch */ |
| 300 | SET_BFBDFE(base, ctx, 1); |
| 301 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 302 | /* Enable the MMU */ |
| 303 | SET_M(base, ctx, 1); |
| 304 | } |
| 305 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 306 | static struct iommu_domain *msm_iommu_domain_alloc(unsigned type) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 307 | { |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 308 | struct msm_priv *priv; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 309 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 310 | if (type != IOMMU_DOMAIN_UNMANAGED) |
| 311 | return NULL; |
| 312 | |
| 313 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 314 | if (!priv) |
| 315 | goto fail_nomem; |
| 316 | |
| 317 | INIT_LIST_HEAD(&priv->list_attached); |
Joerg Roedel | 4be6a29 | 2012-01-26 19:40:56 +0100 | [diff] [blame] | 318 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 319 | priv->domain.geometry.aperture_start = 0; |
| 320 | priv->domain.geometry.aperture_end = (1ULL << 32) - 1; |
| 321 | priv->domain.geometry.force_aperture = true; |
Joerg Roedel | 4be6a29 | 2012-01-26 19:40:56 +0100 | [diff] [blame] | 322 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 323 | return &priv->domain; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 324 | |
| 325 | fail_nomem: |
| 326 | kfree(priv); |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 327 | return NULL; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 328 | } |
| 329 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 330 | static void msm_iommu_domain_free(struct iommu_domain *domain) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 331 | { |
| 332 | struct msm_priv *priv; |
| 333 | unsigned long flags; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 334 | |
| 335 | spin_lock_irqsave(&msm_iommu_lock, flags); |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 336 | priv = to_msm_priv(domain); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 337 | kfree(priv); |
| 338 | spin_unlock_irqrestore(&msm_iommu_lock, flags); |
| 339 | } |
| 340 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 341 | static int msm_iommu_domain_config(struct msm_priv *priv) |
| 342 | { |
| 343 | spin_lock_init(&priv->pgtlock); |
| 344 | |
| 345 | priv->cfg = (struct io_pgtable_cfg) { |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 346 | .pgsize_bitmap = msm_iommu_ops.pgsize_bitmap, |
| 347 | .ias = 32, |
| 348 | .oas = 32, |
Will Deacon | 298f7889 | 2019-07-02 16:43:34 +0100 | [diff] [blame] | 349 | .tlb = &msm_iommu_flush_ops, |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 350 | .iommu_dev = priv->dev, |
| 351 | }; |
| 352 | |
| 353 | priv->iop = alloc_io_pgtable_ops(ARM_V7S, &priv->cfg, priv); |
| 354 | if (!priv->iop) { |
| 355 | dev_err(priv->dev, "Failed to allocate pgtable\n"); |
| 356 | return -EINVAL; |
| 357 | } |
| 358 | |
| 359 | msm_iommu_ops.pgsize_bitmap = priv->cfg.pgsize_bitmap; |
| 360 | |
| 361 | return 0; |
| 362 | } |
| 363 | |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 364 | /* Must be called under msm_iommu_lock */ |
| 365 | static struct msm_iommu_dev *find_iommu_for_dev(struct device *dev) |
| 366 | { |
| 367 | struct msm_iommu_dev *iommu, *ret = NULL; |
| 368 | struct msm_iommu_ctx_dev *master; |
| 369 | |
| 370 | list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) { |
| 371 | master = list_first_entry(&iommu->ctx_list, |
| 372 | struct msm_iommu_ctx_dev, |
| 373 | list); |
| 374 | if (master->of_node == dev->of_node) { |
| 375 | ret = iommu; |
| 376 | break; |
| 377 | } |
| 378 | } |
| 379 | |
| 380 | return ret; |
| 381 | } |
| 382 | |
Joerg Roedel | dea74f1 | 2020-04-29 15:36:59 +0200 | [diff] [blame] | 383 | static struct iommu_device *msm_iommu_probe_device(struct device *dev) |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 384 | { |
| 385 | struct msm_iommu_dev *iommu; |
| 386 | unsigned long flags; |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 387 | |
| 388 | spin_lock_irqsave(&msm_iommu_lock, flags); |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 389 | iommu = find_iommu_for_dev(dev); |
Niklas Cassel | 3795214 | 2018-06-12 16:06:10 +0200 | [diff] [blame] | 390 | spin_unlock_irqrestore(&msm_iommu_lock, flags); |
| 391 | |
Joerg Roedel | dea74f1 | 2020-04-29 15:36:59 +0200 | [diff] [blame] | 392 | if (!iommu) |
| 393 | return ERR_PTR(-ENODEV); |
Robin Murphy | ce2eb8f | 2017-07-21 13:12:35 +0100 | [diff] [blame] | 394 | |
Joerg Roedel | dea74f1 | 2020-04-29 15:36:59 +0200 | [diff] [blame] | 395 | return &iommu->iommu; |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 396 | } |
| 397 | |
Joerg Roedel | dea74f1 | 2020-04-29 15:36:59 +0200 | [diff] [blame] | 398 | static void msm_iommu_release_device(struct device *dev) |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 399 | { |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 400 | } |
| 401 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 402 | static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev) |
| 403 | { |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 404 | int ret = 0; |
| 405 | unsigned long flags; |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 406 | struct msm_iommu_dev *iommu; |
| 407 | struct msm_priv *priv = to_msm_priv(domain); |
| 408 | struct msm_iommu_ctx_dev *master; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 409 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 410 | priv->dev = dev; |
| 411 | msm_iommu_domain_config(priv); |
| 412 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 413 | spin_lock_irqsave(&msm_iommu_lock, flags); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 414 | list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) { |
| 415 | master = list_first_entry(&iommu->ctx_list, |
| 416 | struct msm_iommu_ctx_dev, |
| 417 | list); |
| 418 | if (master->of_node == dev->of_node) { |
| 419 | ret = __enable_clocks(iommu); |
| 420 | if (ret) |
| 421 | goto fail; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 422 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 423 | list_for_each_entry(master, &iommu->ctx_list, list) { |
| 424 | if (master->num) { |
| 425 | dev_err(dev, "domain already attached"); |
| 426 | ret = -EEXIST; |
| 427 | goto fail; |
| 428 | } |
| 429 | master->num = |
| 430 | msm_iommu_alloc_ctx(iommu->context_map, |
| 431 | 0, iommu->ncb); |
Julia Lawall | ba93c357 | 2018-12-30 16:53:15 +0100 | [diff] [blame] | 432 | if (IS_ERR_VALUE(master->num)) { |
| 433 | ret = -ENODEV; |
| 434 | goto fail; |
| 435 | } |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 436 | config_mids(iommu, master); |
| 437 | __program_context(iommu->base, master->num, |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 438 | priv); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 439 | } |
| 440 | __disable_clocks(iommu); |
| 441 | list_add(&iommu->dom_node, &priv->list_attached); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 442 | } |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 443 | } |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 444 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 445 | fail: |
| 446 | spin_unlock_irqrestore(&msm_iommu_lock, flags); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 447 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 448 | return ret; |
| 449 | } |
| 450 | |
| 451 | static void msm_iommu_detach_dev(struct iommu_domain *domain, |
| 452 | struct device *dev) |
| 453 | { |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 454 | struct msm_priv *priv = to_msm_priv(domain); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 455 | unsigned long flags; |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 456 | struct msm_iommu_dev *iommu; |
| 457 | struct msm_iommu_ctx_dev *master; |
Stepan Moskovchenko | 3306973 | 2010-11-12 19:30:00 -0800 | [diff] [blame] | 458 | int ret; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 459 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 460 | free_io_pgtable_ops(priv->iop); |
Stepan Moskovchenko | 3306973 | 2010-11-12 19:30:00 -0800 | [diff] [blame] | 461 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 462 | spin_lock_irqsave(&msm_iommu_lock, flags); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 463 | list_for_each_entry(iommu, &priv->list_attached, dom_node) { |
| 464 | ret = __enable_clocks(iommu); |
| 465 | if (ret) |
| 466 | goto fail; |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 467 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 468 | list_for_each_entry(master, &iommu->ctx_list, list) { |
| 469 | msm_iommu_free_ctx(iommu->context_map, master->num); |
| 470 | __reset_context(iommu->base, master->num); |
| 471 | } |
| 472 | __disable_clocks(iommu); |
| 473 | } |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 474 | fail: |
| 475 | spin_unlock_irqrestore(&msm_iommu_lock, flags); |
| 476 | } |
| 477 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 478 | static int msm_iommu_map(struct iommu_domain *domain, unsigned long iova, |
Tom Murphy | 781ca2d | 2019-09-08 09:56:38 -0700 | [diff] [blame] | 479 | phys_addr_t pa, size_t len, int prot, gfp_t gfp) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 480 | { |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 481 | struct msm_priv *priv = to_msm_priv(domain); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 482 | unsigned long flags; |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 483 | int ret; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 484 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 485 | spin_lock_irqsave(&priv->pgtlock, flags); |
Baolin Wang | f34ce7a | 2020-06-12 11:39:55 +0800 | [diff] [blame] | 486 | ret = priv->iop->map(priv->iop, iova, pa, len, prot, GFP_ATOMIC); |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 487 | spin_unlock_irqrestore(&priv->pgtlock, flags); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 488 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 489 | return ret; |
| 490 | } |
| 491 | |
Robin Murphy | aa036a0 | 2021-01-27 16:29:28 +0000 | [diff] [blame] | 492 | static void msm_iommu_sync_map(struct iommu_domain *domain, unsigned long iova, |
| 493 | size_t size) |
| 494 | { |
| 495 | struct msm_priv *priv = to_msm_priv(domain); |
| 496 | |
| 497 | __flush_iotlb_range(iova, size, SZ_4K, false, priv); |
| 498 | } |
| 499 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 500 | static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long iova, |
Will Deacon | 56f8af5 | 2019-07-02 16:44:06 +0100 | [diff] [blame] | 501 | size_t len, struct iommu_iotlb_gather *gather) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 502 | { |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 503 | struct msm_priv *priv = to_msm_priv(domain); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 504 | unsigned long flags; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 505 | |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 506 | spin_lock_irqsave(&priv->pgtlock, flags); |
Will Deacon | a2d3a38 | 2019-07-02 16:44:58 +0100 | [diff] [blame] | 507 | len = priv->iop->unmap(priv->iop, iova, len, gather); |
Sricharan R | c9220fb | 2016-06-13 17:06:06 +0530 | [diff] [blame] | 508 | spin_unlock_irqrestore(&priv->pgtlock, flags); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 509 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 510 | return len; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain, |
Varun Sethi | bb5547a | 2013-03-29 01:23:58 +0530 | [diff] [blame] | 514 | dma_addr_t va) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 515 | { |
| 516 | struct msm_priv *priv; |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 517 | struct msm_iommu_dev *iommu; |
| 518 | struct msm_iommu_ctx_dev *master; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 519 | unsigned int par; |
| 520 | unsigned long flags; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 521 | phys_addr_t ret = 0; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 522 | |
| 523 | spin_lock_irqsave(&msm_iommu_lock, flags); |
| 524 | |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 525 | priv = to_msm_priv(domain); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 526 | iommu = list_first_entry(&priv->list_attached, |
| 527 | struct msm_iommu_dev, dom_node); |
| 528 | |
| 529 | if (list_empty(&iommu->ctx_list)) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 530 | goto fail; |
| 531 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 532 | master = list_first_entry(&iommu->ctx_list, |
| 533 | struct msm_iommu_ctx_dev, list); |
| 534 | if (!master) |
| 535 | goto fail; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 536 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 537 | ret = __enable_clocks(iommu); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 538 | if (ret) |
| 539 | goto fail; |
| 540 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 541 | /* Invalidate context TLB */ |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 542 | SET_CTX_TLBIALL(iommu->base, master->num, 0); |
| 543 | SET_V2PPR(iommu->base, master->num, va & V2Pxx_VA); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 544 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 545 | par = GET_PAR(iommu->base, master->num); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 546 | |
| 547 | /* We are dealing with a supersection */ |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 548 | if (GET_NOFAULT_SS(iommu->base, master->num)) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 549 | ret = (par & 0xFF000000) | (va & 0x00FFFFFF); |
| 550 | else /* Upper 20 bits from PAR, lower 12 from VA */ |
| 551 | ret = (par & 0xFFFFF000) | (va & 0x00000FFF); |
| 552 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 553 | if (GET_FAULT(iommu->base, master->num)) |
Stepan Moskovchenko | 3306973 | 2010-11-12 19:30:00 -0800 | [diff] [blame] | 554 | ret = 0; |
| 555 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 556 | __disable_clocks(iommu); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 557 | fail: |
| 558 | spin_unlock_irqrestore(&msm_iommu_lock, flags); |
| 559 | return ret; |
| 560 | } |
| 561 | |
Joerg Roedel | 4480845 | 2014-09-05 10:51:14 +0200 | [diff] [blame] | 562 | static bool msm_iommu_capable(enum iommu_cap cap) |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 563 | { |
Joerg Roedel | 4480845 | 2014-09-05 10:51:14 +0200 | [diff] [blame] | 564 | return false; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 565 | } |
| 566 | |
| 567 | static void print_ctx_regs(void __iomem *base, int ctx) |
| 568 | { |
| 569 | unsigned int fsr = GET_FSR(base, ctx); |
| 570 | pr_err("FAR = %08x PAR = %08x\n", |
| 571 | GET_FAR(base, ctx), GET_PAR(base, ctx)); |
| 572 | pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr, |
| 573 | (fsr & 0x02) ? "TF " : "", |
| 574 | (fsr & 0x04) ? "AFF " : "", |
| 575 | (fsr & 0x08) ? "APF " : "", |
| 576 | (fsr & 0x10) ? "TLBMF " : "", |
| 577 | (fsr & 0x20) ? "HTWDEEF " : "", |
| 578 | (fsr & 0x40) ? "HTWSEEF " : "", |
| 579 | (fsr & 0x80) ? "MHF " : "", |
| 580 | (fsr & 0x10000) ? "SL " : "", |
| 581 | (fsr & 0x40000000) ? "SS " : "", |
| 582 | (fsr & 0x80000000) ? "MULTI " : ""); |
| 583 | |
| 584 | pr_err("FSYNR0 = %08x FSYNR1 = %08x\n", |
| 585 | GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx)); |
| 586 | pr_err("TTBR0 = %08x TTBR1 = %08x\n", |
| 587 | GET_TTBR0(base, ctx), GET_TTBR1(base, ctx)); |
| 588 | pr_err("SCTLR = %08x ACTLR = %08x\n", |
| 589 | GET_SCTLR(base, ctx), GET_ACTLR(base, ctx)); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 590 | } |
| 591 | |
Sricharan R | f78ebca | 2016-06-13 17:06:05 +0530 | [diff] [blame] | 592 | static void insert_iommu_master(struct device *dev, |
| 593 | struct msm_iommu_dev **iommu, |
| 594 | struct of_phandle_args *spec) |
| 595 | { |
Joerg Roedel | 4bbe0c7 | 2020-06-25 15:08:26 +0200 | [diff] [blame] | 596 | struct msm_iommu_ctx_dev *master = dev_iommu_priv_get(dev); |
Sricharan R | f78ebca | 2016-06-13 17:06:05 +0530 | [diff] [blame] | 597 | int sid; |
| 598 | |
| 599 | if (list_empty(&(*iommu)->ctx_list)) { |
| 600 | master = kzalloc(sizeof(*master), GFP_ATOMIC); |
| 601 | master->of_node = dev->of_node; |
| 602 | list_add(&master->list, &(*iommu)->ctx_list); |
Joerg Roedel | 4bbe0c7 | 2020-06-25 15:08:26 +0200 | [diff] [blame] | 603 | dev_iommu_priv_set(dev, master); |
Sricharan R | f78ebca | 2016-06-13 17:06:05 +0530 | [diff] [blame] | 604 | } |
| 605 | |
| 606 | for (sid = 0; sid < master->num_mids; sid++) |
| 607 | if (master->mids[sid] == spec->args[0]) { |
| 608 | dev_warn(dev, "Stream ID 0x%hx repeated; ignoring\n", |
| 609 | sid); |
| 610 | return; |
| 611 | } |
| 612 | |
| 613 | master->mids[master->num_mids++] = spec->args[0]; |
| 614 | } |
| 615 | |
| 616 | static int qcom_iommu_of_xlate(struct device *dev, |
| 617 | struct of_phandle_args *spec) |
| 618 | { |
| 619 | struct msm_iommu_dev *iommu; |
| 620 | unsigned long flags; |
| 621 | int ret = 0; |
| 622 | |
| 623 | spin_lock_irqsave(&msm_iommu_lock, flags); |
| 624 | list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) |
| 625 | if (iommu->dev->of_node == spec->np) |
| 626 | break; |
| 627 | |
| 628 | if (!iommu || iommu->dev->of_node != spec->np) { |
| 629 | ret = -ENODEV; |
| 630 | goto fail; |
| 631 | } |
| 632 | |
| 633 | insert_iommu_master(dev, &iommu, spec); |
| 634 | fail: |
| 635 | spin_unlock_irqrestore(&msm_iommu_lock, flags); |
| 636 | |
| 637 | return ret; |
| 638 | } |
| 639 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 640 | irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id) |
| 641 | { |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 642 | struct msm_iommu_dev *iommu = dev_id; |
Stepan Moskovchenko | 3306973 | 2010-11-12 19:30:00 -0800 | [diff] [blame] | 643 | unsigned int fsr; |
Stepan Moskovchenko | a43d8c1 | 2011-02-24 18:00:42 -0800 | [diff] [blame] | 644 | int i, ret; |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 645 | |
| 646 | spin_lock(&msm_iommu_lock); |
| 647 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 648 | if (!iommu) { |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 649 | pr_err("Invalid device ID in context interrupt handler\n"); |
| 650 | goto fail; |
| 651 | } |
| 652 | |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 653 | pr_err("Unexpected IOMMU page fault!\n"); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 654 | pr_err("base = %08x\n", (unsigned int)iommu->base); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 655 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 656 | ret = __enable_clocks(iommu); |
Stepan Moskovchenko | 41f3f51 | 2011-02-24 18:00:39 -0800 | [diff] [blame] | 657 | if (ret) |
| 658 | goto fail; |
| 659 | |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 660 | for (i = 0; i < iommu->ncb; i++) { |
| 661 | fsr = GET_FSR(iommu->base, i); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 662 | if (fsr) { |
| 663 | pr_err("Fault occurred in context %d.\n", i); |
| 664 | pr_err("Interesting registers:\n"); |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 665 | print_ctx_regs(iommu->base, i); |
| 666 | SET_FSR(iommu->base, i, 0x4000000F); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 667 | } |
| 668 | } |
Sricharan R | 109bd48 | 2016-06-13 17:06:02 +0530 | [diff] [blame] | 669 | __disable_clocks(iommu); |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 670 | fail: |
| 671 | spin_unlock(&msm_iommu_lock); |
| 672 | return 0; |
| 673 | } |
| 674 | |
Sricharan R | f78ebca | 2016-06-13 17:06:05 +0530 | [diff] [blame] | 675 | static struct iommu_ops msm_iommu_ops = { |
Joerg Roedel | 4480845 | 2014-09-05 10:51:14 +0200 | [diff] [blame] | 676 | .capable = msm_iommu_capable, |
Joerg Roedel | 3e116c3 | 2015-03-26 13:43:14 +0100 | [diff] [blame] | 677 | .domain_alloc = msm_iommu_domain_alloc, |
| 678 | .domain_free = msm_iommu_domain_free, |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 679 | .attach_dev = msm_iommu_attach_dev, |
| 680 | .detach_dev = msm_iommu_detach_dev, |
| 681 | .map = msm_iommu_map, |
| 682 | .unmap = msm_iommu_unmap, |
Will Deacon | e953f7f | 2019-07-02 16:44:50 +0100 | [diff] [blame] | 683 | /* |
| 684 | * Nothing is needed here, the barrier to guarantee |
| 685 | * completion of the tlb sync operation is implicitly |
| 686 | * taken care when the iommu client does a writel before |
| 687 | * kick starting the other master. |
| 688 | */ |
| 689 | .iotlb_sync = NULL, |
Robin Murphy | aa036a0 | 2021-01-27 16:29:28 +0000 | [diff] [blame] | 690 | .iotlb_sync_map = msm_iommu_sync_map, |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 691 | .iova_to_phys = msm_iommu_iova_to_phys, |
Joerg Roedel | dea74f1 | 2020-04-29 15:36:59 +0200 | [diff] [blame] | 692 | .probe_device = msm_iommu_probe_device, |
| 693 | .release_device = msm_iommu_release_device, |
Robin Murphy | ce2eb8f | 2017-07-21 13:12:35 +0100 | [diff] [blame] | 694 | .device_group = generic_device_group, |
Ohad Ben-Cohen | 8342727 | 2011-11-10 11:32:28 +0200 | [diff] [blame] | 695 | .pgsize_bitmap = MSM_IOMMU_PGSIZES, |
Sricharan R | f78ebca | 2016-06-13 17:06:05 +0530 | [diff] [blame] | 696 | .of_xlate = qcom_iommu_of_xlate, |
Stepan Moskovchenko | 0720d1f | 2010-08-24 18:31:10 -0700 | [diff] [blame] | 697 | }; |
| 698 | |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 699 | static int msm_iommu_probe(struct platform_device *pdev) |
| 700 | { |
| 701 | struct resource *r; |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 702 | resource_size_t ioaddr; |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 703 | struct msm_iommu_dev *iommu; |
| 704 | int ret, par, val; |
| 705 | |
| 706 | iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL); |
| 707 | if (!iommu) |
| 708 | return -ENODEV; |
| 709 | |
| 710 | iommu->dev = &pdev->dev; |
| 711 | INIT_LIST_HEAD(&iommu->ctx_list); |
| 712 | |
| 713 | iommu->pclk = devm_clk_get(iommu->dev, "smmu_pclk"); |
| 714 | if (IS_ERR(iommu->pclk)) { |
| 715 | dev_err(iommu->dev, "could not get smmu_pclk\n"); |
| 716 | return PTR_ERR(iommu->pclk); |
| 717 | } |
| 718 | |
| 719 | ret = clk_prepare(iommu->pclk); |
| 720 | if (ret) { |
| 721 | dev_err(iommu->dev, "could not prepare smmu_pclk\n"); |
| 722 | return ret; |
| 723 | } |
| 724 | |
| 725 | iommu->clk = devm_clk_get(iommu->dev, "iommu_clk"); |
| 726 | if (IS_ERR(iommu->clk)) { |
| 727 | dev_err(iommu->dev, "could not get iommu_clk\n"); |
| 728 | clk_unprepare(iommu->pclk); |
| 729 | return PTR_ERR(iommu->clk); |
| 730 | } |
| 731 | |
| 732 | ret = clk_prepare(iommu->clk); |
| 733 | if (ret) { |
| 734 | dev_err(iommu->dev, "could not prepare iommu_clk\n"); |
| 735 | clk_unprepare(iommu->pclk); |
| 736 | return ret; |
| 737 | } |
| 738 | |
| 739 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 740 | iommu->base = devm_ioremap_resource(iommu->dev, r); |
| 741 | if (IS_ERR(iommu->base)) { |
| 742 | dev_err(iommu->dev, "could not get iommu base\n"); |
| 743 | ret = PTR_ERR(iommu->base); |
| 744 | goto fail; |
| 745 | } |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 746 | ioaddr = r->start; |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 747 | |
| 748 | iommu->irq = platform_get_irq(pdev, 0); |
| 749 | if (iommu->irq < 0) { |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 750 | ret = -ENODEV; |
| 751 | goto fail; |
| 752 | } |
| 753 | |
| 754 | ret = of_property_read_u32(iommu->dev->of_node, "qcom,ncb", &val); |
| 755 | if (ret) { |
| 756 | dev_err(iommu->dev, "could not get ncb\n"); |
| 757 | goto fail; |
| 758 | } |
| 759 | iommu->ncb = val; |
| 760 | |
| 761 | msm_iommu_reset(iommu->base, iommu->ncb); |
| 762 | SET_M(iommu->base, 0, 1); |
| 763 | SET_PAR(iommu->base, 0, 0); |
| 764 | SET_V2PCFG(iommu->base, 0, 1); |
| 765 | SET_V2PPR(iommu->base, 0, 0); |
| 766 | par = GET_PAR(iommu->base, 0); |
| 767 | SET_V2PCFG(iommu->base, 0, 0); |
| 768 | SET_M(iommu->base, 0, 0); |
| 769 | |
| 770 | if (!par) { |
| 771 | pr_err("Invalid PAR value detected\n"); |
| 772 | ret = -ENODEV; |
| 773 | goto fail; |
| 774 | } |
| 775 | |
| 776 | ret = devm_request_threaded_irq(iommu->dev, iommu->irq, NULL, |
| 777 | msm_iommu_fault_handler, |
| 778 | IRQF_ONESHOT | IRQF_SHARED, |
| 779 | "msm_iommu_secure_irpt_handler", |
| 780 | iommu); |
| 781 | if (ret) { |
| 782 | pr_err("Request IRQ %d failed with ret=%d\n", iommu->irq, ret); |
| 783 | goto fail; |
| 784 | } |
| 785 | |
| 786 | list_add(&iommu->dev_node, &qcom_iommu_devices); |
Joerg Roedel | 42df43b | 2017-02-02 18:52:34 +0100 | [diff] [blame] | 787 | |
| 788 | ret = iommu_device_sysfs_add(&iommu->iommu, iommu->dev, NULL, |
| 789 | "msm-smmu.%pa", &ioaddr); |
| 790 | if (ret) { |
| 791 | pr_err("Could not add msm-smmu at %pa to sysfs\n", &ioaddr); |
| 792 | goto fail; |
| 793 | } |
| 794 | |
| 795 | iommu_device_set_ops(&iommu->iommu, &msm_iommu_ops); |
| 796 | iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode); |
| 797 | |
| 798 | ret = iommu_device_register(&iommu->iommu); |
| 799 | if (ret) { |
| 800 | pr_err("Could not register msm-smmu at %pa\n", &ioaddr); |
| 801 | goto fail; |
| 802 | } |
| 803 | |
Robin Murphy | 892d7aa | 2018-01-09 16:17:25 +0000 | [diff] [blame] | 804 | bus_set_iommu(&platform_bus_type, &msm_iommu_ops); |
| 805 | |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 806 | pr_info("device mapped at %p, irq %d with %d ctx banks\n", |
| 807 | iommu->base, iommu->irq, iommu->ncb); |
| 808 | |
| 809 | return ret; |
| 810 | fail: |
| 811 | clk_unprepare(iommu->clk); |
| 812 | clk_unprepare(iommu->pclk); |
| 813 | return ret; |
| 814 | } |
| 815 | |
| 816 | static const struct of_device_id msm_iommu_dt_match[] = { |
| 817 | { .compatible = "qcom,apq8064-iommu" }, |
| 818 | {} |
| 819 | }; |
| 820 | |
| 821 | static int msm_iommu_remove(struct platform_device *pdev) |
| 822 | { |
| 823 | struct msm_iommu_dev *iommu = platform_get_drvdata(pdev); |
| 824 | |
| 825 | clk_unprepare(iommu->clk); |
| 826 | clk_unprepare(iommu->pclk); |
| 827 | return 0; |
| 828 | } |
| 829 | |
| 830 | static struct platform_driver msm_iommu_driver = { |
| 831 | .driver = { |
| 832 | .name = "msm_iommu", |
| 833 | .of_match_table = msm_iommu_dt_match, |
| 834 | }, |
| 835 | .probe = msm_iommu_probe, |
| 836 | .remove = msm_iommu_remove, |
| 837 | }; |
| 838 | |
| 839 | static int __init msm_iommu_driver_init(void) |
| 840 | { |
| 841 | int ret; |
| 842 | |
| 843 | ret = platform_driver_register(&msm_iommu_driver); |
| 844 | if (ret != 0) |
| 845 | pr_err("Failed to register IOMMU driver\n"); |
| 846 | |
| 847 | return ret; |
| 848 | } |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 849 | subsys_initcall(msm_iommu_driver_init); |
Sricharan R | f7f125e | 2016-06-13 17:06:04 +0530 | [diff] [blame] | 850 | |