blob: 2cd83295a8415d51bfc528adfe0896e50fcbe219 [file] [log] [blame]
Thomas Gleixner08dbd0f2019-05-29 07:12:41 -07001// SPDX-License-Identifier: GPL-2.0-only
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08002/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07003 *
Paul Gortmakera007dd52018-12-01 14:19:11 -05004 * Author: Stepan Moskovchenko <stepanm@codeaurora.org>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07005 */
6
7#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8#include <linux/kernel.h>
Paul Gortmakera007dd52018-12-01 14:19:11 -05009#include <linux/init.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070010#include <linux/platform_device.h>
11#include <linux/errno.h>
12#include <linux/io.h>
Rob Herringb77cf112019-02-05 10:37:31 -060013#include <linux/io-pgtable.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070014#include <linux/interrupt.h>
15#include <linux/list.h>
16#include <linux/spinlock.h>
17#include <linux/slab.h>
18#include <linux/iommu.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080019#include <linux/clk.h>
Sricharan Rf7f125e2016-06-13 17:06:04 +053020#include <linux/err.h>
Sricharan Rf78ebca2016-06-13 17:06:05 +053021#include <linux/of_iommu.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070022
23#include <asm/cacheflush.h>
Masahiro Yamada87dfb312019-05-14 15:46:51 -070024#include <linux/sizes.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070025
Stephen Boyd0b559df2013-07-24 13:54:33 -070026#include "msm_iommu_hw-8xxx.h"
27#include "msm_iommu.h"
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070028
Stepan Moskovchenko100832c2010-11-15 18:20:08 -080029#define MRC(reg, processor, op1, crn, crm, op2) \
30__asm__ __volatile__ ( \
31" mrc " #processor "," #op1 ", %0," #crn "," #crm "," #op2 "\n" \
32: "=r" (reg))
33
Ohad Ben-Cohen83427272011-11-10 11:32:28 +020034/* bitmap of the page sizes currently supported */
35#define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M)
36
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070037DEFINE_SPINLOCK(msm_iommu_lock);
Sricharan R109bd482016-06-13 17:06:02 +053038static LIST_HEAD(qcom_iommu_devices);
Sricharan Rc9220fb2016-06-13 17:06:06 +053039static struct iommu_ops msm_iommu_ops;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070040
41struct msm_priv {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070042 struct list_head list_attached;
Joerg Roedel3e116c32015-03-26 13:43:14 +010043 struct iommu_domain domain;
Sricharan Rc9220fb2016-06-13 17:06:06 +053044 struct io_pgtable_cfg cfg;
45 struct io_pgtable_ops *iop;
46 struct device *dev;
47 spinlock_t pgtlock; /* pagetable lock */
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070048};
49
Joerg Roedel3e116c32015-03-26 13:43:14 +010050static struct msm_priv *to_msm_priv(struct iommu_domain *dom)
51{
52 return container_of(dom, struct msm_priv, domain);
53}
54
Sricharan R109bd482016-06-13 17:06:02 +053055static int __enable_clocks(struct msm_iommu_dev *iommu)
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080056{
57 int ret;
58
Sricharan R109bd482016-06-13 17:06:02 +053059 ret = clk_enable(iommu->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080060 if (ret)
61 goto fail;
62
Sricharan R109bd482016-06-13 17:06:02 +053063 if (iommu->clk) {
64 ret = clk_enable(iommu->clk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080065 if (ret)
Sricharan R109bd482016-06-13 17:06:02 +053066 clk_disable(iommu->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080067 }
68fail:
69 return ret;
70}
71
Sricharan R109bd482016-06-13 17:06:02 +053072static void __disable_clocks(struct msm_iommu_dev *iommu)
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080073{
Sricharan R109bd482016-06-13 17:06:02 +053074 if (iommu->clk)
75 clk_disable(iommu->clk);
76 clk_disable(iommu->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080077}
78
Sricharan Rf7f125e2016-06-13 17:06:04 +053079static void msm_iommu_reset(void __iomem *base, int ncb)
80{
81 int ctx;
82
83 SET_RPUE(base, 0);
84 SET_RPUEIE(base, 0);
85 SET_ESRRESTORE(base, 0);
86 SET_TBE(base, 0);
87 SET_CR(base, 0);
88 SET_SPDMBE(base, 0);
89 SET_TESTBUSCR(base, 0);
90 SET_TLBRSW(base, 0);
91 SET_GLOBAL_TLBIALL(base, 0);
92 SET_RPU_ACR(base, 0);
93 SET_TLBLKCRWE(base, 1);
94
95 for (ctx = 0; ctx < ncb; ctx++) {
96 SET_BPRCOSH(base, ctx, 0);
97 SET_BPRCISH(base, ctx, 0);
98 SET_BPRCNSH(base, ctx, 0);
99 SET_BPSHCFG(base, ctx, 0);
100 SET_BPMTCFG(base, ctx, 0);
101 SET_ACTLR(base, ctx, 0);
102 SET_SCTLR(base, ctx, 0);
103 SET_FSRRESTORE(base, ctx, 0);
104 SET_TTBR0(base, ctx, 0);
105 SET_TTBR1(base, ctx, 0);
106 SET_TTBCR(base, ctx, 0);
107 SET_BFBCR(base, ctx, 0);
108 SET_PAR(base, ctx, 0);
109 SET_FAR(base, ctx, 0);
110 SET_CTX_TLBIALL(base, ctx, 0);
111 SET_TLBFLPTER(base, ctx, 0);
112 SET_TLBSLPTER(base, ctx, 0);
113 SET_TLBLKCR(base, ctx, 0);
Sricharan Rf7f125e2016-06-13 17:06:04 +0530114 SET_CONTEXTIDR(base, ctx, 0);
115 }
116}
117
Sricharan Rc9220fb2016-06-13 17:06:06 +0530118static void __flush_iotlb(void *cookie)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700119{
Sricharan Rc9220fb2016-06-13 17:06:06 +0530120 struct msm_priv *priv = cookie;
Sricharan R109bd482016-06-13 17:06:02 +0530121 struct msm_iommu_dev *iommu = NULL;
122 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800123 int ret = 0;
Sricharan R109bd482016-06-13 17:06:02 +0530124
Sricharan R109bd482016-06-13 17:06:02 +0530125 list_for_each_entry(iommu, &priv->list_attached, dom_node) {
126 ret = __enable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800127 if (ret)
128 goto fail;
129
Sricharan R109bd482016-06-13 17:06:02 +0530130 list_for_each_entry(master, &iommu->ctx_list, list)
131 SET_CTX_TLBIALL(iommu->base, master->num, 0);
132
133 __disable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800134 }
135fail:
Sricharan Rc9220fb2016-06-13 17:06:06 +0530136 return;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700137}
138
Sricharan Rc9220fb2016-06-13 17:06:06 +0530139static void __flush_iotlb_range(unsigned long iova, size_t size,
140 size_t granule, bool leaf, void *cookie)
141{
142 struct msm_priv *priv = cookie;
143 struct msm_iommu_dev *iommu = NULL;
144 struct msm_iommu_ctx_dev *master;
145 int ret = 0;
146 int temp_size;
147
148 list_for_each_entry(iommu, &priv->list_attached, dom_node) {
149 ret = __enable_clocks(iommu);
150 if (ret)
151 goto fail;
152
153 list_for_each_entry(master, &iommu->ctx_list, list) {
154 temp_size = size;
155 do {
156 iova &= TLBIVA_VA;
157 iova |= GET_CONTEXTIDR_ASID(iommu->base,
158 master->num);
159 SET_TLBIVA(iommu->base, master->num, iova);
160 iova += granule;
161 } while (temp_size -= granule);
162 }
163
164 __disable_clocks(iommu);
165 }
166
167fail:
168 return;
169}
170
171static void __flush_iotlb_sync(void *cookie)
172{
173 /*
174 * Nothing is needed here, the barrier to guarantee
175 * completion of the tlb sync operation is implicitly
176 * taken care when the iommu client does a writel before
177 * kick starting the other master.
178 */
179}
180
Will Deacon05aed942019-07-02 16:44:25 +0100181static void __flush_iotlb_walk(unsigned long iova, size_t size,
182 size_t granule, void *cookie)
183{
184 __flush_iotlb_range(iova, size, granule, false, cookie);
185 __flush_iotlb_sync(cookie);
186}
187
188static void __flush_iotlb_leaf(unsigned long iova, size_t size,
189 size_t granule, void *cookie)
190{
191 __flush_iotlb_range(iova, size, granule, true, cookie);
192 __flush_iotlb_sync(cookie);
193}
194
Will Deaconabfd6fe2019-07-02 16:44:41 +0100195static void __flush_iotlb_page(unsigned long iova, size_t granule, void *cookie)
196{
197 __flush_iotlb_range(iova, granule, granule, true, cookie);
198}
199
Will Deacon298f78892019-07-02 16:43:34 +0100200static const struct iommu_flush_ops msm_iommu_flush_ops = {
Sricharan Rc9220fb2016-06-13 17:06:06 +0530201 .tlb_flush_all = __flush_iotlb,
Will Deacon05aed942019-07-02 16:44:25 +0100202 .tlb_flush_walk = __flush_iotlb_walk,
203 .tlb_flush_leaf = __flush_iotlb_leaf,
Will Deaconabfd6fe2019-07-02 16:44:41 +0100204 .tlb_add_page = __flush_iotlb_page,
Sricharan Rc9220fb2016-06-13 17:06:06 +0530205 .tlb_sync = __flush_iotlb_sync,
206};
207
Sricharan R109bd482016-06-13 17:06:02 +0530208static int msm_iommu_alloc_ctx(unsigned long *map, int start, int end)
209{
210 int idx;
211
212 do {
213 idx = find_next_zero_bit(map, end, start);
214 if (idx == end)
215 return -ENOSPC;
216 } while (test_and_set_bit(idx, map));
217
218 return idx;
219}
220
221static void msm_iommu_free_ctx(unsigned long *map, int idx)
222{
223 clear_bit(idx, map);
224}
225
226static void config_mids(struct msm_iommu_dev *iommu,
227 struct msm_iommu_ctx_dev *master)
228{
229 int mid, ctx, i;
230
231 for (i = 0; i < master->num_mids; i++) {
232 mid = master->mids[i];
233 ctx = master->num;
234
235 SET_M2VCBR_N(iommu->base, mid, 0);
236 SET_CBACR_N(iommu->base, ctx, 0);
237
238 /* Set VMID = 0 */
239 SET_VMID(iommu->base, mid, 0);
240
241 /* Set the context number for that MID to this context */
242 SET_CBNDX(iommu->base, mid, ctx);
243
244 /* Set MID associated with this context bank to 0*/
245 SET_CBVMID(iommu->base, ctx, 0);
246
247 /* Set the ASID for TLB tagging for this context */
248 SET_CONTEXTIDR_ASID(iommu->base, ctx, ctx);
249
250 /* Set security bit override to be Non-secure */
251 SET_NSCFG(iommu->base, mid, 3);
252 }
253}
254
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700255static void __reset_context(void __iomem *base, int ctx)
256{
257 SET_BPRCOSH(base, ctx, 0);
258 SET_BPRCISH(base, ctx, 0);
259 SET_BPRCNSH(base, ctx, 0);
260 SET_BPSHCFG(base, ctx, 0);
261 SET_BPMTCFG(base, ctx, 0);
262 SET_ACTLR(base, ctx, 0);
263 SET_SCTLR(base, ctx, 0);
264 SET_FSRRESTORE(base, ctx, 0);
265 SET_TTBR0(base, ctx, 0);
266 SET_TTBR1(base, ctx, 0);
267 SET_TTBCR(base, ctx, 0);
268 SET_BFBCR(base, ctx, 0);
269 SET_PAR(base, ctx, 0);
270 SET_FAR(base, ctx, 0);
271 SET_CTX_TLBIALL(base, ctx, 0);
272 SET_TLBFLPTER(base, ctx, 0);
273 SET_TLBSLPTER(base, ctx, 0);
274 SET_TLBLKCR(base, ctx, 0);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700275}
276
Sricharan Rc9220fb2016-06-13 17:06:06 +0530277static void __program_context(void __iomem *base, int ctx,
278 struct msm_priv *priv)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700279{
280 __reset_context(base, ctx);
281
Sricharan Rc9220fb2016-06-13 17:06:06 +0530282 /* Turn on TEX Remap */
283 SET_TRE(base, ctx, 1);
284 SET_AFE(base, ctx, 1);
285
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700286 /* Set up HTW mode */
287 /* TLB miss configuration: perform HTW on miss */
288 SET_TLBMCFG(base, ctx, 0x3);
289
290 /* V2P configuration: HTW for access */
291 SET_V2PCFG(base, ctx, 0x3);
292
Sricharan Rc9220fb2016-06-13 17:06:06 +0530293 SET_TTBCR(base, ctx, priv->cfg.arm_v7s_cfg.tcr);
294 SET_TTBR0(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[0]);
295 SET_TTBR1(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[1]);
296
297 /* Set prrr and nmrr */
298 SET_PRRR(base, ctx, priv->cfg.arm_v7s_cfg.prrr);
299 SET_NMRR(base, ctx, priv->cfg.arm_v7s_cfg.nmrr);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700300
301 /* Invalidate the TLB for this context */
302 SET_CTX_TLBIALL(base, ctx, 0);
303
304 /* Set interrupt number to "secure" interrupt */
305 SET_IRPTNDX(base, ctx, 0);
306
307 /* Enable context fault interrupt */
308 SET_CFEIE(base, ctx, 1);
309
310 /* Stall access on a context fault and let the handler deal with it */
311 SET_CFCFG(base, ctx, 1);
312
313 /* Redirect all cacheable requests to L2 slave port. */
314 SET_RCISH(base, ctx, 1);
315 SET_RCOSH(base, ctx, 1);
316 SET_RCNSH(base, ctx, 1);
317
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700318 /* Turn on BFB prefetch */
319 SET_BFBDFE(base, ctx, 1);
320
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700321 /* Enable the MMU */
322 SET_M(base, ctx, 1);
323}
324
Joerg Roedel3e116c32015-03-26 13:43:14 +0100325static struct iommu_domain *msm_iommu_domain_alloc(unsigned type)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700326{
Joerg Roedel3e116c32015-03-26 13:43:14 +0100327 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700328
Joerg Roedel3e116c32015-03-26 13:43:14 +0100329 if (type != IOMMU_DOMAIN_UNMANAGED)
330 return NULL;
331
332 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700333 if (!priv)
334 goto fail_nomem;
335
336 INIT_LIST_HEAD(&priv->list_attached);
Joerg Roedel4be6a292012-01-26 19:40:56 +0100337
Joerg Roedel3e116c32015-03-26 13:43:14 +0100338 priv->domain.geometry.aperture_start = 0;
339 priv->domain.geometry.aperture_end = (1ULL << 32) - 1;
340 priv->domain.geometry.force_aperture = true;
Joerg Roedel4be6a292012-01-26 19:40:56 +0100341
Joerg Roedel3e116c32015-03-26 13:43:14 +0100342 return &priv->domain;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700343
344fail_nomem:
345 kfree(priv);
Joerg Roedel3e116c32015-03-26 13:43:14 +0100346 return NULL;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700347}
348
Joerg Roedel3e116c32015-03-26 13:43:14 +0100349static void msm_iommu_domain_free(struct iommu_domain *domain)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700350{
351 struct msm_priv *priv;
352 unsigned long flags;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700353
354 spin_lock_irqsave(&msm_iommu_lock, flags);
Joerg Roedel3e116c32015-03-26 13:43:14 +0100355 priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700356 kfree(priv);
357 spin_unlock_irqrestore(&msm_iommu_lock, flags);
358}
359
Sricharan Rc9220fb2016-06-13 17:06:06 +0530360static int msm_iommu_domain_config(struct msm_priv *priv)
361{
362 spin_lock_init(&priv->pgtlock);
363
364 priv->cfg = (struct io_pgtable_cfg) {
365 .quirks = IO_PGTABLE_QUIRK_TLBI_ON_MAP,
366 .pgsize_bitmap = msm_iommu_ops.pgsize_bitmap,
367 .ias = 32,
368 .oas = 32,
Will Deacon298f78892019-07-02 16:43:34 +0100369 .tlb = &msm_iommu_flush_ops,
Sricharan Rc9220fb2016-06-13 17:06:06 +0530370 .iommu_dev = priv->dev,
371 };
372
373 priv->iop = alloc_io_pgtable_ops(ARM_V7S, &priv->cfg, priv);
374 if (!priv->iop) {
375 dev_err(priv->dev, "Failed to allocate pgtable\n");
376 return -EINVAL;
377 }
378
379 msm_iommu_ops.pgsize_bitmap = priv->cfg.pgsize_bitmap;
380
381 return 0;
382}
383
Joerg Roedel42df43b2017-02-02 18:52:34 +0100384/* Must be called under msm_iommu_lock */
385static struct msm_iommu_dev *find_iommu_for_dev(struct device *dev)
386{
387 struct msm_iommu_dev *iommu, *ret = NULL;
388 struct msm_iommu_ctx_dev *master;
389
390 list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
391 master = list_first_entry(&iommu->ctx_list,
392 struct msm_iommu_ctx_dev,
393 list);
394 if (master->of_node == dev->of_node) {
395 ret = iommu;
396 break;
397 }
398 }
399
400 return ret;
401}
402
403static int msm_iommu_add_device(struct device *dev)
404{
405 struct msm_iommu_dev *iommu;
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100406 struct iommu_group *group;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100407 unsigned long flags;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100408
409 spin_lock_irqsave(&msm_iommu_lock, flags);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100410 iommu = find_iommu_for_dev(dev);
Niklas Cassel37952142018-06-12 16:06:10 +0200411 spin_unlock_irqrestore(&msm_iommu_lock, flags);
412
Joerg Roedel42df43b2017-02-02 18:52:34 +0100413 if (iommu)
414 iommu_device_link(&iommu->iommu, dev);
415 else
Niklas Cassel37952142018-06-12 16:06:10 +0200416 return -ENODEV;
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100417
418 group = iommu_group_get_for_dev(dev);
419 if (IS_ERR(group))
420 return PTR_ERR(group);
421
422 iommu_group_put(group);
423
424 return 0;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100425}
426
427static void msm_iommu_remove_device(struct device *dev)
428{
429 struct msm_iommu_dev *iommu;
430 unsigned long flags;
431
432 spin_lock_irqsave(&msm_iommu_lock, flags);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100433 iommu = find_iommu_for_dev(dev);
Niklas Cassel37952142018-06-12 16:06:10 +0200434 spin_unlock_irqrestore(&msm_iommu_lock, flags);
435
Joerg Roedel42df43b2017-02-02 18:52:34 +0100436 if (iommu)
437 iommu_device_unlink(&iommu->iommu, dev);
438
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100439 iommu_group_remove_device(dev);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100440}
441
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700442static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
443{
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700444 int ret = 0;
445 unsigned long flags;
Sricharan R109bd482016-06-13 17:06:02 +0530446 struct msm_iommu_dev *iommu;
447 struct msm_priv *priv = to_msm_priv(domain);
448 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700449
Sricharan Rc9220fb2016-06-13 17:06:06 +0530450 priv->dev = dev;
451 msm_iommu_domain_config(priv);
452
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700453 spin_lock_irqsave(&msm_iommu_lock, flags);
Sricharan R109bd482016-06-13 17:06:02 +0530454 list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
455 master = list_first_entry(&iommu->ctx_list,
456 struct msm_iommu_ctx_dev,
457 list);
458 if (master->of_node == dev->of_node) {
459 ret = __enable_clocks(iommu);
460 if (ret)
461 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700462
Sricharan R109bd482016-06-13 17:06:02 +0530463 list_for_each_entry(master, &iommu->ctx_list, list) {
464 if (master->num) {
465 dev_err(dev, "domain already attached");
466 ret = -EEXIST;
467 goto fail;
468 }
469 master->num =
470 msm_iommu_alloc_ctx(iommu->context_map,
471 0, iommu->ncb);
Julia Lawallba93c3572018-12-30 16:53:15 +0100472 if (IS_ERR_VALUE(master->num)) {
473 ret = -ENODEV;
474 goto fail;
475 }
Sricharan R109bd482016-06-13 17:06:02 +0530476 config_mids(iommu, master);
477 __program_context(iommu->base, master->num,
Sricharan Rc9220fb2016-06-13 17:06:06 +0530478 priv);
Sricharan R109bd482016-06-13 17:06:02 +0530479 }
480 __disable_clocks(iommu);
481 list_add(&iommu->dom_node, &priv->list_attached);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700482 }
Sricharan R109bd482016-06-13 17:06:02 +0530483 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700484
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700485fail:
486 spin_unlock_irqrestore(&msm_iommu_lock, flags);
Sricharan R109bd482016-06-13 17:06:02 +0530487
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700488 return ret;
489}
490
491static void msm_iommu_detach_dev(struct iommu_domain *domain,
492 struct device *dev)
493{
Sricharan R109bd482016-06-13 17:06:02 +0530494 struct msm_priv *priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700495 unsigned long flags;
Sricharan R109bd482016-06-13 17:06:02 +0530496 struct msm_iommu_dev *iommu;
497 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800498 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700499
Sricharan Rc9220fb2016-06-13 17:06:06 +0530500 free_io_pgtable_ops(priv->iop);
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800501
Sricharan Rc9220fb2016-06-13 17:06:06 +0530502 spin_lock_irqsave(&msm_iommu_lock, flags);
Sricharan R109bd482016-06-13 17:06:02 +0530503 list_for_each_entry(iommu, &priv->list_attached, dom_node) {
504 ret = __enable_clocks(iommu);
505 if (ret)
506 goto fail;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800507
Sricharan R109bd482016-06-13 17:06:02 +0530508 list_for_each_entry(master, &iommu->ctx_list, list) {
509 msm_iommu_free_ctx(iommu->context_map, master->num);
510 __reset_context(iommu->base, master->num);
511 }
512 __disable_clocks(iommu);
513 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700514fail:
515 spin_unlock_irqrestore(&msm_iommu_lock, flags);
516}
517
Sricharan Rc9220fb2016-06-13 17:06:06 +0530518static int msm_iommu_map(struct iommu_domain *domain, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200519 phys_addr_t pa, size_t len, int prot)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700520{
Sricharan Rc9220fb2016-06-13 17:06:06 +0530521 struct msm_priv *priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700522 unsigned long flags;
Sricharan Rc9220fb2016-06-13 17:06:06 +0530523 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700524
Sricharan Rc9220fb2016-06-13 17:06:06 +0530525 spin_lock_irqsave(&priv->pgtlock, flags);
526 ret = priv->iop->map(priv->iop, iova, pa, len, prot);
527 spin_unlock_irqrestore(&priv->pgtlock, flags);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700528
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700529 return ret;
530}
531
Sricharan Rc9220fb2016-06-13 17:06:06 +0530532static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
Will Deacon56f8af52019-07-02 16:44:06 +0100533 size_t len, struct iommu_iotlb_gather *gather)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700534{
Sricharan Rc9220fb2016-06-13 17:06:06 +0530535 struct msm_priv *priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700536 unsigned long flags;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700537
Sricharan Rc9220fb2016-06-13 17:06:06 +0530538 spin_lock_irqsave(&priv->pgtlock, flags);
539 len = priv->iop->unmap(priv->iop, iova, len);
540 spin_unlock_irqrestore(&priv->pgtlock, flags);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700541
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200542 return len;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700543}
544
545static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +0530546 dma_addr_t va)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700547{
548 struct msm_priv *priv;
Sricharan R109bd482016-06-13 17:06:02 +0530549 struct msm_iommu_dev *iommu;
550 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700551 unsigned int par;
552 unsigned long flags;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700553 phys_addr_t ret = 0;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700554
555 spin_lock_irqsave(&msm_iommu_lock, flags);
556
Joerg Roedel3e116c32015-03-26 13:43:14 +0100557 priv = to_msm_priv(domain);
Sricharan R109bd482016-06-13 17:06:02 +0530558 iommu = list_first_entry(&priv->list_attached,
559 struct msm_iommu_dev, dom_node);
560
561 if (list_empty(&iommu->ctx_list))
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700562 goto fail;
563
Sricharan R109bd482016-06-13 17:06:02 +0530564 master = list_first_entry(&iommu->ctx_list,
565 struct msm_iommu_ctx_dev, list);
566 if (!master)
567 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700568
Sricharan R109bd482016-06-13 17:06:02 +0530569 ret = __enable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800570 if (ret)
571 goto fail;
572
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700573 /* Invalidate context TLB */
Sricharan R109bd482016-06-13 17:06:02 +0530574 SET_CTX_TLBIALL(iommu->base, master->num, 0);
575 SET_V2PPR(iommu->base, master->num, va & V2Pxx_VA);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700576
Sricharan R109bd482016-06-13 17:06:02 +0530577 par = GET_PAR(iommu->base, master->num);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700578
579 /* We are dealing with a supersection */
Sricharan R109bd482016-06-13 17:06:02 +0530580 if (GET_NOFAULT_SS(iommu->base, master->num))
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700581 ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
582 else /* Upper 20 bits from PAR, lower 12 from VA */
583 ret = (par & 0xFFFFF000) | (va & 0x00000FFF);
584
Sricharan R109bd482016-06-13 17:06:02 +0530585 if (GET_FAULT(iommu->base, master->num))
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800586 ret = 0;
587
Sricharan R109bd482016-06-13 17:06:02 +0530588 __disable_clocks(iommu);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700589fail:
590 spin_unlock_irqrestore(&msm_iommu_lock, flags);
591 return ret;
592}
593
Joerg Roedel44808452014-09-05 10:51:14 +0200594static bool msm_iommu_capable(enum iommu_cap cap)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700595{
Joerg Roedel44808452014-09-05 10:51:14 +0200596 return false;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700597}
598
599static void print_ctx_regs(void __iomem *base, int ctx)
600{
601 unsigned int fsr = GET_FSR(base, ctx);
602 pr_err("FAR = %08x PAR = %08x\n",
603 GET_FAR(base, ctx), GET_PAR(base, ctx));
604 pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
605 (fsr & 0x02) ? "TF " : "",
606 (fsr & 0x04) ? "AFF " : "",
607 (fsr & 0x08) ? "APF " : "",
608 (fsr & 0x10) ? "TLBMF " : "",
609 (fsr & 0x20) ? "HTWDEEF " : "",
610 (fsr & 0x40) ? "HTWSEEF " : "",
611 (fsr & 0x80) ? "MHF " : "",
612 (fsr & 0x10000) ? "SL " : "",
613 (fsr & 0x40000000) ? "SS " : "",
614 (fsr & 0x80000000) ? "MULTI " : "");
615
616 pr_err("FSYNR0 = %08x FSYNR1 = %08x\n",
617 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
618 pr_err("TTBR0 = %08x TTBR1 = %08x\n",
619 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
620 pr_err("SCTLR = %08x ACTLR = %08x\n",
621 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700622}
623
Sricharan Rf78ebca2016-06-13 17:06:05 +0530624static void insert_iommu_master(struct device *dev,
625 struct msm_iommu_dev **iommu,
626 struct of_phandle_args *spec)
627{
628 struct msm_iommu_ctx_dev *master = dev->archdata.iommu;
629 int sid;
630
631 if (list_empty(&(*iommu)->ctx_list)) {
632 master = kzalloc(sizeof(*master), GFP_ATOMIC);
633 master->of_node = dev->of_node;
634 list_add(&master->list, &(*iommu)->ctx_list);
635 dev->archdata.iommu = master;
636 }
637
638 for (sid = 0; sid < master->num_mids; sid++)
639 if (master->mids[sid] == spec->args[0]) {
640 dev_warn(dev, "Stream ID 0x%hx repeated; ignoring\n",
641 sid);
642 return;
643 }
644
645 master->mids[master->num_mids++] = spec->args[0];
646}
647
648static int qcom_iommu_of_xlate(struct device *dev,
649 struct of_phandle_args *spec)
650{
651 struct msm_iommu_dev *iommu;
652 unsigned long flags;
653 int ret = 0;
654
655 spin_lock_irqsave(&msm_iommu_lock, flags);
656 list_for_each_entry(iommu, &qcom_iommu_devices, dev_node)
657 if (iommu->dev->of_node == spec->np)
658 break;
659
660 if (!iommu || iommu->dev->of_node != spec->np) {
661 ret = -ENODEV;
662 goto fail;
663 }
664
665 insert_iommu_master(dev, &iommu, spec);
666fail:
667 spin_unlock_irqrestore(&msm_iommu_lock, flags);
668
669 return ret;
670}
671
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700672irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
673{
Sricharan R109bd482016-06-13 17:06:02 +0530674 struct msm_iommu_dev *iommu = dev_id;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800675 unsigned int fsr;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -0800676 int i, ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700677
678 spin_lock(&msm_iommu_lock);
679
Sricharan R109bd482016-06-13 17:06:02 +0530680 if (!iommu) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700681 pr_err("Invalid device ID in context interrupt handler\n");
682 goto fail;
683 }
684
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700685 pr_err("Unexpected IOMMU page fault!\n");
Sricharan R109bd482016-06-13 17:06:02 +0530686 pr_err("base = %08x\n", (unsigned int)iommu->base);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700687
Sricharan R109bd482016-06-13 17:06:02 +0530688 ret = __enable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800689 if (ret)
690 goto fail;
691
Sricharan R109bd482016-06-13 17:06:02 +0530692 for (i = 0; i < iommu->ncb; i++) {
693 fsr = GET_FSR(iommu->base, i);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700694 if (fsr) {
695 pr_err("Fault occurred in context %d.\n", i);
696 pr_err("Interesting registers:\n");
Sricharan R109bd482016-06-13 17:06:02 +0530697 print_ctx_regs(iommu->base, i);
698 SET_FSR(iommu->base, i, 0x4000000F);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700699 }
700 }
Sricharan R109bd482016-06-13 17:06:02 +0530701 __disable_clocks(iommu);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700702fail:
703 spin_unlock(&msm_iommu_lock);
704 return 0;
705}
706
Sricharan Rf78ebca2016-06-13 17:06:05 +0530707static struct iommu_ops msm_iommu_ops = {
Joerg Roedel44808452014-09-05 10:51:14 +0200708 .capable = msm_iommu_capable,
Joerg Roedel3e116c32015-03-26 13:43:14 +0100709 .domain_alloc = msm_iommu_domain_alloc,
710 .domain_free = msm_iommu_domain_free,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700711 .attach_dev = msm_iommu_attach_dev,
712 .detach_dev = msm_iommu_detach_dev,
713 .map = msm_iommu_map,
714 .unmap = msm_iommu_unmap,
715 .iova_to_phys = msm_iommu_iova_to_phys,
Joerg Roedel42df43b2017-02-02 18:52:34 +0100716 .add_device = msm_iommu_add_device,
717 .remove_device = msm_iommu_remove_device,
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100718 .device_group = generic_device_group,
Ohad Ben-Cohen83427272011-11-10 11:32:28 +0200719 .pgsize_bitmap = MSM_IOMMU_PGSIZES,
Sricharan Rf78ebca2016-06-13 17:06:05 +0530720 .of_xlate = qcom_iommu_of_xlate,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700721};
722
Sricharan Rf7f125e2016-06-13 17:06:04 +0530723static int msm_iommu_probe(struct platform_device *pdev)
724{
725 struct resource *r;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100726 resource_size_t ioaddr;
Sricharan Rf7f125e2016-06-13 17:06:04 +0530727 struct msm_iommu_dev *iommu;
728 int ret, par, val;
729
730 iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL);
731 if (!iommu)
732 return -ENODEV;
733
734 iommu->dev = &pdev->dev;
735 INIT_LIST_HEAD(&iommu->ctx_list);
736
737 iommu->pclk = devm_clk_get(iommu->dev, "smmu_pclk");
738 if (IS_ERR(iommu->pclk)) {
739 dev_err(iommu->dev, "could not get smmu_pclk\n");
740 return PTR_ERR(iommu->pclk);
741 }
742
743 ret = clk_prepare(iommu->pclk);
744 if (ret) {
745 dev_err(iommu->dev, "could not prepare smmu_pclk\n");
746 return ret;
747 }
748
749 iommu->clk = devm_clk_get(iommu->dev, "iommu_clk");
750 if (IS_ERR(iommu->clk)) {
751 dev_err(iommu->dev, "could not get iommu_clk\n");
752 clk_unprepare(iommu->pclk);
753 return PTR_ERR(iommu->clk);
754 }
755
756 ret = clk_prepare(iommu->clk);
757 if (ret) {
758 dev_err(iommu->dev, "could not prepare iommu_clk\n");
759 clk_unprepare(iommu->pclk);
760 return ret;
761 }
762
763 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
764 iommu->base = devm_ioremap_resource(iommu->dev, r);
765 if (IS_ERR(iommu->base)) {
766 dev_err(iommu->dev, "could not get iommu base\n");
767 ret = PTR_ERR(iommu->base);
768 goto fail;
769 }
Joerg Roedel42df43b2017-02-02 18:52:34 +0100770 ioaddr = r->start;
Sricharan Rf7f125e2016-06-13 17:06:04 +0530771
772 iommu->irq = platform_get_irq(pdev, 0);
773 if (iommu->irq < 0) {
774 dev_err(iommu->dev, "could not get iommu irq\n");
775 ret = -ENODEV;
776 goto fail;
777 }
778
779 ret = of_property_read_u32(iommu->dev->of_node, "qcom,ncb", &val);
780 if (ret) {
781 dev_err(iommu->dev, "could not get ncb\n");
782 goto fail;
783 }
784 iommu->ncb = val;
785
786 msm_iommu_reset(iommu->base, iommu->ncb);
787 SET_M(iommu->base, 0, 1);
788 SET_PAR(iommu->base, 0, 0);
789 SET_V2PCFG(iommu->base, 0, 1);
790 SET_V2PPR(iommu->base, 0, 0);
791 par = GET_PAR(iommu->base, 0);
792 SET_V2PCFG(iommu->base, 0, 0);
793 SET_M(iommu->base, 0, 0);
794
795 if (!par) {
796 pr_err("Invalid PAR value detected\n");
797 ret = -ENODEV;
798 goto fail;
799 }
800
801 ret = devm_request_threaded_irq(iommu->dev, iommu->irq, NULL,
802 msm_iommu_fault_handler,
803 IRQF_ONESHOT | IRQF_SHARED,
804 "msm_iommu_secure_irpt_handler",
805 iommu);
806 if (ret) {
807 pr_err("Request IRQ %d failed with ret=%d\n", iommu->irq, ret);
808 goto fail;
809 }
810
811 list_add(&iommu->dev_node, &qcom_iommu_devices);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100812
813 ret = iommu_device_sysfs_add(&iommu->iommu, iommu->dev, NULL,
814 "msm-smmu.%pa", &ioaddr);
815 if (ret) {
816 pr_err("Could not add msm-smmu at %pa to sysfs\n", &ioaddr);
817 goto fail;
818 }
819
820 iommu_device_set_ops(&iommu->iommu, &msm_iommu_ops);
821 iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode);
822
823 ret = iommu_device_register(&iommu->iommu);
824 if (ret) {
825 pr_err("Could not register msm-smmu at %pa\n", &ioaddr);
826 goto fail;
827 }
828
Robin Murphy892d7aa2018-01-09 16:17:25 +0000829 bus_set_iommu(&platform_bus_type, &msm_iommu_ops);
830
Sricharan Rf7f125e2016-06-13 17:06:04 +0530831 pr_info("device mapped at %p, irq %d with %d ctx banks\n",
832 iommu->base, iommu->irq, iommu->ncb);
833
834 return ret;
835fail:
836 clk_unprepare(iommu->clk);
837 clk_unprepare(iommu->pclk);
838 return ret;
839}
840
841static const struct of_device_id msm_iommu_dt_match[] = {
842 { .compatible = "qcom,apq8064-iommu" },
843 {}
844};
845
846static int msm_iommu_remove(struct platform_device *pdev)
847{
848 struct msm_iommu_dev *iommu = platform_get_drvdata(pdev);
849
850 clk_unprepare(iommu->clk);
851 clk_unprepare(iommu->pclk);
852 return 0;
853}
854
855static struct platform_driver msm_iommu_driver = {
856 .driver = {
857 .name = "msm_iommu",
858 .of_match_table = msm_iommu_dt_match,
859 },
860 .probe = msm_iommu_probe,
861 .remove = msm_iommu_remove,
862};
863
864static int __init msm_iommu_driver_init(void)
865{
866 int ret;
867
868 ret = platform_driver_register(&msm_iommu_driver);
869 if (ret != 0)
870 pr_err("Failed to register IOMMU driver\n");
871
872 return ret;
873}
Sricharan Rf7f125e2016-06-13 17:06:04 +0530874subsys_initcall(msm_iommu_driver_init);
Sricharan Rf7f125e2016-06-13 17:06:04 +0530875