blob: 8a0dcaf0a9e988bb5ccda0dcc66037c923bcc891 [file] [log] [blame]
Thomas Gleixner08dbd0f2019-05-29 07:12:41 -07001// SPDX-License-Identifier: GPL-2.0-only
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08002/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07003 *
Paul Gortmakera007dd52018-12-01 14:19:11 -05004 * Author: Stepan Moskovchenko <stepanm@codeaurora.org>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07005 */
6
7#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8#include <linux/kernel.h>
Paul Gortmakera007dd52018-12-01 14:19:11 -05009#include <linux/init.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070010#include <linux/platform_device.h>
11#include <linux/errno.h>
12#include <linux/io.h>
Rob Herringb77cf112019-02-05 10:37:31 -060013#include <linux/io-pgtable.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070014#include <linux/interrupt.h>
15#include <linux/list.h>
16#include <linux/spinlock.h>
17#include <linux/slab.h>
18#include <linux/iommu.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080019#include <linux/clk.h>
Sricharan Rf7f125e2016-06-13 17:06:04 +053020#include <linux/err.h>
Sricharan Rf78ebca2016-06-13 17:06:05 +053021#include <linux/of_iommu.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070022
23#include <asm/cacheflush.h>
Masahiro Yamada87dfb312019-05-14 15:46:51 -070024#include <linux/sizes.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070025
Stephen Boyd0b559df2013-07-24 13:54:33 -070026#include "msm_iommu_hw-8xxx.h"
27#include "msm_iommu.h"
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070028
Stepan Moskovchenko100832c2010-11-15 18:20:08 -080029#define MRC(reg, processor, op1, crn, crm, op2) \
30__asm__ __volatile__ ( \
31" mrc " #processor "," #op1 ", %0," #crn "," #crm "," #op2 "\n" \
32: "=r" (reg))
33
Ohad Ben-Cohen83427272011-11-10 11:32:28 +020034/* bitmap of the page sizes currently supported */
35#define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M)
36
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070037DEFINE_SPINLOCK(msm_iommu_lock);
Sricharan R109bd482016-06-13 17:06:02 +053038static LIST_HEAD(qcom_iommu_devices);
Sricharan Rc9220fb2016-06-13 17:06:06 +053039static struct iommu_ops msm_iommu_ops;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070040
41struct msm_priv {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070042 struct list_head list_attached;
Joerg Roedel3e116c32015-03-26 13:43:14 +010043 struct iommu_domain domain;
Sricharan Rc9220fb2016-06-13 17:06:06 +053044 struct io_pgtable_cfg cfg;
45 struct io_pgtable_ops *iop;
46 struct device *dev;
47 spinlock_t pgtlock; /* pagetable lock */
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070048};
49
Joerg Roedel3e116c32015-03-26 13:43:14 +010050static struct msm_priv *to_msm_priv(struct iommu_domain *dom)
51{
52 return container_of(dom, struct msm_priv, domain);
53}
54
Sricharan R109bd482016-06-13 17:06:02 +053055static int __enable_clocks(struct msm_iommu_dev *iommu)
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080056{
57 int ret;
58
Sricharan R109bd482016-06-13 17:06:02 +053059 ret = clk_enable(iommu->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080060 if (ret)
61 goto fail;
62
Sricharan R109bd482016-06-13 17:06:02 +053063 if (iommu->clk) {
64 ret = clk_enable(iommu->clk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080065 if (ret)
Sricharan R109bd482016-06-13 17:06:02 +053066 clk_disable(iommu->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080067 }
68fail:
69 return ret;
70}
71
Sricharan R109bd482016-06-13 17:06:02 +053072static void __disable_clocks(struct msm_iommu_dev *iommu)
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080073{
Sricharan R109bd482016-06-13 17:06:02 +053074 if (iommu->clk)
75 clk_disable(iommu->clk);
76 clk_disable(iommu->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080077}
78
Sricharan Rf7f125e2016-06-13 17:06:04 +053079static void msm_iommu_reset(void __iomem *base, int ncb)
80{
81 int ctx;
82
83 SET_RPUE(base, 0);
84 SET_RPUEIE(base, 0);
85 SET_ESRRESTORE(base, 0);
86 SET_TBE(base, 0);
87 SET_CR(base, 0);
88 SET_SPDMBE(base, 0);
89 SET_TESTBUSCR(base, 0);
90 SET_TLBRSW(base, 0);
91 SET_GLOBAL_TLBIALL(base, 0);
92 SET_RPU_ACR(base, 0);
93 SET_TLBLKCRWE(base, 1);
94
95 for (ctx = 0; ctx < ncb; ctx++) {
96 SET_BPRCOSH(base, ctx, 0);
97 SET_BPRCISH(base, ctx, 0);
98 SET_BPRCNSH(base, ctx, 0);
99 SET_BPSHCFG(base, ctx, 0);
100 SET_BPMTCFG(base, ctx, 0);
101 SET_ACTLR(base, ctx, 0);
102 SET_SCTLR(base, ctx, 0);
103 SET_FSRRESTORE(base, ctx, 0);
104 SET_TTBR0(base, ctx, 0);
105 SET_TTBR1(base, ctx, 0);
106 SET_TTBCR(base, ctx, 0);
107 SET_BFBCR(base, ctx, 0);
108 SET_PAR(base, ctx, 0);
109 SET_FAR(base, ctx, 0);
110 SET_CTX_TLBIALL(base, ctx, 0);
111 SET_TLBFLPTER(base, ctx, 0);
112 SET_TLBSLPTER(base, ctx, 0);
113 SET_TLBLKCR(base, ctx, 0);
Sricharan Rf7f125e2016-06-13 17:06:04 +0530114 SET_CONTEXTIDR(base, ctx, 0);
115 }
116}
117
Sricharan Rc9220fb2016-06-13 17:06:06 +0530118static void __flush_iotlb(void *cookie)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700119{
Sricharan Rc9220fb2016-06-13 17:06:06 +0530120 struct msm_priv *priv = cookie;
Sricharan R109bd482016-06-13 17:06:02 +0530121 struct msm_iommu_dev *iommu = NULL;
122 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800123 int ret = 0;
Sricharan R109bd482016-06-13 17:06:02 +0530124
Sricharan R109bd482016-06-13 17:06:02 +0530125 list_for_each_entry(iommu, &priv->list_attached, dom_node) {
126 ret = __enable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800127 if (ret)
128 goto fail;
129
Sricharan R109bd482016-06-13 17:06:02 +0530130 list_for_each_entry(master, &iommu->ctx_list, list)
131 SET_CTX_TLBIALL(iommu->base, master->num, 0);
132
133 __disable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800134 }
135fail:
Sricharan Rc9220fb2016-06-13 17:06:06 +0530136 return;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700137}
138
Sricharan Rc9220fb2016-06-13 17:06:06 +0530139static void __flush_iotlb_range(unsigned long iova, size_t size,
140 size_t granule, bool leaf, void *cookie)
141{
142 struct msm_priv *priv = cookie;
143 struct msm_iommu_dev *iommu = NULL;
144 struct msm_iommu_ctx_dev *master;
145 int ret = 0;
146 int temp_size;
147
148 list_for_each_entry(iommu, &priv->list_attached, dom_node) {
149 ret = __enable_clocks(iommu);
150 if (ret)
151 goto fail;
152
153 list_for_each_entry(master, &iommu->ctx_list, list) {
154 temp_size = size;
155 do {
156 iova &= TLBIVA_VA;
157 iova |= GET_CONTEXTIDR_ASID(iommu->base,
158 master->num);
159 SET_TLBIVA(iommu->base, master->num, iova);
160 iova += granule;
161 } while (temp_size -= granule);
162 }
163
164 __disable_clocks(iommu);
165 }
166
167fail:
168 return;
169}
170
Will Deacon05aed942019-07-02 16:44:25 +0100171static void __flush_iotlb_walk(unsigned long iova, size_t size,
172 size_t granule, void *cookie)
173{
174 __flush_iotlb_range(iova, size, granule, false, cookie);
Will Deacon05aed942019-07-02 16:44:25 +0100175}
176
177static void __flush_iotlb_leaf(unsigned long iova, size_t size,
178 size_t granule, void *cookie)
179{
180 __flush_iotlb_range(iova, size, granule, true, cookie);
Will Deacon05aed942019-07-02 16:44:25 +0100181}
182
Will Deaconabfd6fe2019-07-02 16:44:41 +0100183static void __flush_iotlb_page(unsigned long iova, size_t granule, void *cookie)
184{
185 __flush_iotlb_range(iova, granule, granule, true, cookie);
186}
187
Will Deacon298f78892019-07-02 16:43:34 +0100188static const struct iommu_flush_ops msm_iommu_flush_ops = {
Sricharan Rc9220fb2016-06-13 17:06:06 +0530189 .tlb_flush_all = __flush_iotlb,
Will Deacon05aed942019-07-02 16:44:25 +0100190 .tlb_flush_walk = __flush_iotlb_walk,
191 .tlb_flush_leaf = __flush_iotlb_leaf,
Will Deaconabfd6fe2019-07-02 16:44:41 +0100192 .tlb_add_page = __flush_iotlb_page,
Sricharan Rc9220fb2016-06-13 17:06:06 +0530193};
194
Sricharan R109bd482016-06-13 17:06:02 +0530195static int msm_iommu_alloc_ctx(unsigned long *map, int start, int end)
196{
197 int idx;
198
199 do {
200 idx = find_next_zero_bit(map, end, start);
201 if (idx == end)
202 return -ENOSPC;
203 } while (test_and_set_bit(idx, map));
204
205 return idx;
206}
207
208static void msm_iommu_free_ctx(unsigned long *map, int idx)
209{
210 clear_bit(idx, map);
211}
212
213static void config_mids(struct msm_iommu_dev *iommu,
214 struct msm_iommu_ctx_dev *master)
215{
216 int mid, ctx, i;
217
218 for (i = 0; i < master->num_mids; i++) {
219 mid = master->mids[i];
220 ctx = master->num;
221
222 SET_M2VCBR_N(iommu->base, mid, 0);
223 SET_CBACR_N(iommu->base, ctx, 0);
224
225 /* Set VMID = 0 */
226 SET_VMID(iommu->base, mid, 0);
227
228 /* Set the context number for that MID to this context */
229 SET_CBNDX(iommu->base, mid, ctx);
230
231 /* Set MID associated with this context bank to 0*/
232 SET_CBVMID(iommu->base, ctx, 0);
233
234 /* Set the ASID for TLB tagging for this context */
235 SET_CONTEXTIDR_ASID(iommu->base, ctx, ctx);
236
237 /* Set security bit override to be Non-secure */
238 SET_NSCFG(iommu->base, mid, 3);
239 }
240}
241
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700242static void __reset_context(void __iomem *base, int ctx)
243{
244 SET_BPRCOSH(base, ctx, 0);
245 SET_BPRCISH(base, ctx, 0);
246 SET_BPRCNSH(base, ctx, 0);
247 SET_BPSHCFG(base, ctx, 0);
248 SET_BPMTCFG(base, ctx, 0);
249 SET_ACTLR(base, ctx, 0);
250 SET_SCTLR(base, ctx, 0);
251 SET_FSRRESTORE(base, ctx, 0);
252 SET_TTBR0(base, ctx, 0);
253 SET_TTBR1(base, ctx, 0);
254 SET_TTBCR(base, ctx, 0);
255 SET_BFBCR(base, ctx, 0);
256 SET_PAR(base, ctx, 0);
257 SET_FAR(base, ctx, 0);
258 SET_CTX_TLBIALL(base, ctx, 0);
259 SET_TLBFLPTER(base, ctx, 0);
260 SET_TLBSLPTER(base, ctx, 0);
261 SET_TLBLKCR(base, ctx, 0);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700262}
263
Sricharan Rc9220fb2016-06-13 17:06:06 +0530264static void __program_context(void __iomem *base, int ctx,
265 struct msm_priv *priv)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700266{
267 __reset_context(base, ctx);
268
Sricharan Rc9220fb2016-06-13 17:06:06 +0530269 /* Turn on TEX Remap */
270 SET_TRE(base, ctx, 1);
271 SET_AFE(base, ctx, 1);
272
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700273 /* Set up HTW mode */
274 /* TLB miss configuration: perform HTW on miss */
275 SET_TLBMCFG(base, ctx, 0x3);
276
277 /* V2P configuration: HTW for access */
278 SET_V2PCFG(base, ctx, 0x3);
279
Sricharan Rc9220fb2016-06-13 17:06:06 +0530280 SET_TTBCR(base, ctx, priv->cfg.arm_v7s_cfg.tcr);
281 SET_TTBR0(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[0]);
282 SET_TTBR1(base, ctx, priv->cfg.arm_v7s_cfg.ttbr[1]);
283
284 /* Set prrr and nmrr */
285 SET_PRRR(base, ctx, priv->cfg.arm_v7s_cfg.prrr);
286 SET_NMRR(base, ctx, priv->cfg.arm_v7s_cfg.nmrr);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700287
288 /* Invalidate the TLB for this context */
289 SET_CTX_TLBIALL(base, ctx, 0);
290
291 /* Set interrupt number to "secure" interrupt */
292 SET_IRPTNDX(base, ctx, 0);
293
294 /* Enable context fault interrupt */
295 SET_CFEIE(base, ctx, 1);
296
297 /* Stall access on a context fault and let the handler deal with it */
298 SET_CFCFG(base, ctx, 1);
299
300 /* Redirect all cacheable requests to L2 slave port. */
301 SET_RCISH(base, ctx, 1);
302 SET_RCOSH(base, ctx, 1);
303 SET_RCNSH(base, ctx, 1);
304
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700305 /* Turn on BFB prefetch */
306 SET_BFBDFE(base, ctx, 1);
307
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700308 /* Enable the MMU */
309 SET_M(base, ctx, 1);
310}
311
Joerg Roedel3e116c32015-03-26 13:43:14 +0100312static struct iommu_domain *msm_iommu_domain_alloc(unsigned type)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700313{
Joerg Roedel3e116c32015-03-26 13:43:14 +0100314 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700315
Joerg Roedel3e116c32015-03-26 13:43:14 +0100316 if (type != IOMMU_DOMAIN_UNMANAGED)
317 return NULL;
318
319 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700320 if (!priv)
321 goto fail_nomem;
322
323 INIT_LIST_HEAD(&priv->list_attached);
Joerg Roedel4be6a292012-01-26 19:40:56 +0100324
Joerg Roedel3e116c32015-03-26 13:43:14 +0100325 priv->domain.geometry.aperture_start = 0;
326 priv->domain.geometry.aperture_end = (1ULL << 32) - 1;
327 priv->domain.geometry.force_aperture = true;
Joerg Roedel4be6a292012-01-26 19:40:56 +0100328
Joerg Roedel3e116c32015-03-26 13:43:14 +0100329 return &priv->domain;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700330
331fail_nomem:
332 kfree(priv);
Joerg Roedel3e116c32015-03-26 13:43:14 +0100333 return NULL;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700334}
335
Joerg Roedel3e116c32015-03-26 13:43:14 +0100336static void msm_iommu_domain_free(struct iommu_domain *domain)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700337{
338 struct msm_priv *priv;
339 unsigned long flags;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700340
341 spin_lock_irqsave(&msm_iommu_lock, flags);
Joerg Roedel3e116c32015-03-26 13:43:14 +0100342 priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700343 kfree(priv);
344 spin_unlock_irqrestore(&msm_iommu_lock, flags);
345}
346
Sricharan Rc9220fb2016-06-13 17:06:06 +0530347static int msm_iommu_domain_config(struct msm_priv *priv)
348{
349 spin_lock_init(&priv->pgtlock);
350
351 priv->cfg = (struct io_pgtable_cfg) {
352 .quirks = IO_PGTABLE_QUIRK_TLBI_ON_MAP,
353 .pgsize_bitmap = msm_iommu_ops.pgsize_bitmap,
354 .ias = 32,
355 .oas = 32,
Will Deacon298f78892019-07-02 16:43:34 +0100356 .tlb = &msm_iommu_flush_ops,
Sricharan Rc9220fb2016-06-13 17:06:06 +0530357 .iommu_dev = priv->dev,
358 };
359
360 priv->iop = alloc_io_pgtable_ops(ARM_V7S, &priv->cfg, priv);
361 if (!priv->iop) {
362 dev_err(priv->dev, "Failed to allocate pgtable\n");
363 return -EINVAL;
364 }
365
366 msm_iommu_ops.pgsize_bitmap = priv->cfg.pgsize_bitmap;
367
368 return 0;
369}
370
Joerg Roedel42df43b2017-02-02 18:52:34 +0100371/* Must be called under msm_iommu_lock */
372static struct msm_iommu_dev *find_iommu_for_dev(struct device *dev)
373{
374 struct msm_iommu_dev *iommu, *ret = NULL;
375 struct msm_iommu_ctx_dev *master;
376
377 list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
378 master = list_first_entry(&iommu->ctx_list,
379 struct msm_iommu_ctx_dev,
380 list);
381 if (master->of_node == dev->of_node) {
382 ret = iommu;
383 break;
384 }
385 }
386
387 return ret;
388}
389
390static int msm_iommu_add_device(struct device *dev)
391{
392 struct msm_iommu_dev *iommu;
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100393 struct iommu_group *group;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100394 unsigned long flags;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100395
396 spin_lock_irqsave(&msm_iommu_lock, flags);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100397 iommu = find_iommu_for_dev(dev);
Niklas Cassel37952142018-06-12 16:06:10 +0200398 spin_unlock_irqrestore(&msm_iommu_lock, flags);
399
Joerg Roedel42df43b2017-02-02 18:52:34 +0100400 if (iommu)
401 iommu_device_link(&iommu->iommu, dev);
402 else
Niklas Cassel37952142018-06-12 16:06:10 +0200403 return -ENODEV;
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100404
405 group = iommu_group_get_for_dev(dev);
406 if (IS_ERR(group))
407 return PTR_ERR(group);
408
409 iommu_group_put(group);
410
411 return 0;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100412}
413
414static void msm_iommu_remove_device(struct device *dev)
415{
416 struct msm_iommu_dev *iommu;
417 unsigned long flags;
418
419 spin_lock_irqsave(&msm_iommu_lock, flags);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100420 iommu = find_iommu_for_dev(dev);
Niklas Cassel37952142018-06-12 16:06:10 +0200421 spin_unlock_irqrestore(&msm_iommu_lock, flags);
422
Joerg Roedel42df43b2017-02-02 18:52:34 +0100423 if (iommu)
424 iommu_device_unlink(&iommu->iommu, dev);
425
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100426 iommu_group_remove_device(dev);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100427}
428
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700429static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
430{
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700431 int ret = 0;
432 unsigned long flags;
Sricharan R109bd482016-06-13 17:06:02 +0530433 struct msm_iommu_dev *iommu;
434 struct msm_priv *priv = to_msm_priv(domain);
435 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700436
Sricharan Rc9220fb2016-06-13 17:06:06 +0530437 priv->dev = dev;
438 msm_iommu_domain_config(priv);
439
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700440 spin_lock_irqsave(&msm_iommu_lock, flags);
Sricharan R109bd482016-06-13 17:06:02 +0530441 list_for_each_entry(iommu, &qcom_iommu_devices, dev_node) {
442 master = list_first_entry(&iommu->ctx_list,
443 struct msm_iommu_ctx_dev,
444 list);
445 if (master->of_node == dev->of_node) {
446 ret = __enable_clocks(iommu);
447 if (ret)
448 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700449
Sricharan R109bd482016-06-13 17:06:02 +0530450 list_for_each_entry(master, &iommu->ctx_list, list) {
451 if (master->num) {
452 dev_err(dev, "domain already attached");
453 ret = -EEXIST;
454 goto fail;
455 }
456 master->num =
457 msm_iommu_alloc_ctx(iommu->context_map,
458 0, iommu->ncb);
Julia Lawallba93c3572018-12-30 16:53:15 +0100459 if (IS_ERR_VALUE(master->num)) {
460 ret = -ENODEV;
461 goto fail;
462 }
Sricharan R109bd482016-06-13 17:06:02 +0530463 config_mids(iommu, master);
464 __program_context(iommu->base, master->num,
Sricharan Rc9220fb2016-06-13 17:06:06 +0530465 priv);
Sricharan R109bd482016-06-13 17:06:02 +0530466 }
467 __disable_clocks(iommu);
468 list_add(&iommu->dom_node, &priv->list_attached);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700469 }
Sricharan R109bd482016-06-13 17:06:02 +0530470 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700471
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700472fail:
473 spin_unlock_irqrestore(&msm_iommu_lock, flags);
Sricharan R109bd482016-06-13 17:06:02 +0530474
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700475 return ret;
476}
477
478static void msm_iommu_detach_dev(struct iommu_domain *domain,
479 struct device *dev)
480{
Sricharan R109bd482016-06-13 17:06:02 +0530481 struct msm_priv *priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700482 unsigned long flags;
Sricharan R109bd482016-06-13 17:06:02 +0530483 struct msm_iommu_dev *iommu;
484 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800485 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700486
Sricharan Rc9220fb2016-06-13 17:06:06 +0530487 free_io_pgtable_ops(priv->iop);
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800488
Sricharan Rc9220fb2016-06-13 17:06:06 +0530489 spin_lock_irqsave(&msm_iommu_lock, flags);
Sricharan R109bd482016-06-13 17:06:02 +0530490 list_for_each_entry(iommu, &priv->list_attached, dom_node) {
491 ret = __enable_clocks(iommu);
492 if (ret)
493 goto fail;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800494
Sricharan R109bd482016-06-13 17:06:02 +0530495 list_for_each_entry(master, &iommu->ctx_list, list) {
496 msm_iommu_free_ctx(iommu->context_map, master->num);
497 __reset_context(iommu->base, master->num);
498 }
499 __disable_clocks(iommu);
500 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700501fail:
502 spin_unlock_irqrestore(&msm_iommu_lock, flags);
503}
504
Sricharan Rc9220fb2016-06-13 17:06:06 +0530505static int msm_iommu_map(struct iommu_domain *domain, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200506 phys_addr_t pa, size_t len, int prot)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700507{
Sricharan Rc9220fb2016-06-13 17:06:06 +0530508 struct msm_priv *priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700509 unsigned long flags;
Sricharan Rc9220fb2016-06-13 17:06:06 +0530510 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700511
Sricharan Rc9220fb2016-06-13 17:06:06 +0530512 spin_lock_irqsave(&priv->pgtlock, flags);
513 ret = priv->iop->map(priv->iop, iova, pa, len, prot);
514 spin_unlock_irqrestore(&priv->pgtlock, flags);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700515
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700516 return ret;
517}
518
Sricharan Rc9220fb2016-06-13 17:06:06 +0530519static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
Will Deacon56f8af52019-07-02 16:44:06 +0100520 size_t len, struct iommu_iotlb_gather *gather)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700521{
Sricharan Rc9220fb2016-06-13 17:06:06 +0530522 struct msm_priv *priv = to_msm_priv(domain);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700523 unsigned long flags;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700524
Sricharan Rc9220fb2016-06-13 17:06:06 +0530525 spin_lock_irqsave(&priv->pgtlock, flags);
Will Deacona2d3a382019-07-02 16:44:58 +0100526 len = priv->iop->unmap(priv->iop, iova, len, gather);
Sricharan Rc9220fb2016-06-13 17:06:06 +0530527 spin_unlock_irqrestore(&priv->pgtlock, flags);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700528
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200529 return len;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700530}
531
532static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +0530533 dma_addr_t va)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700534{
535 struct msm_priv *priv;
Sricharan R109bd482016-06-13 17:06:02 +0530536 struct msm_iommu_dev *iommu;
537 struct msm_iommu_ctx_dev *master;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700538 unsigned int par;
539 unsigned long flags;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700540 phys_addr_t ret = 0;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700541
542 spin_lock_irqsave(&msm_iommu_lock, flags);
543
Joerg Roedel3e116c32015-03-26 13:43:14 +0100544 priv = to_msm_priv(domain);
Sricharan R109bd482016-06-13 17:06:02 +0530545 iommu = list_first_entry(&priv->list_attached,
546 struct msm_iommu_dev, dom_node);
547
548 if (list_empty(&iommu->ctx_list))
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700549 goto fail;
550
Sricharan R109bd482016-06-13 17:06:02 +0530551 master = list_first_entry(&iommu->ctx_list,
552 struct msm_iommu_ctx_dev, list);
553 if (!master)
554 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700555
Sricharan R109bd482016-06-13 17:06:02 +0530556 ret = __enable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800557 if (ret)
558 goto fail;
559
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700560 /* Invalidate context TLB */
Sricharan R109bd482016-06-13 17:06:02 +0530561 SET_CTX_TLBIALL(iommu->base, master->num, 0);
562 SET_V2PPR(iommu->base, master->num, va & V2Pxx_VA);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700563
Sricharan R109bd482016-06-13 17:06:02 +0530564 par = GET_PAR(iommu->base, master->num);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700565
566 /* We are dealing with a supersection */
Sricharan R109bd482016-06-13 17:06:02 +0530567 if (GET_NOFAULT_SS(iommu->base, master->num))
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700568 ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
569 else /* Upper 20 bits from PAR, lower 12 from VA */
570 ret = (par & 0xFFFFF000) | (va & 0x00000FFF);
571
Sricharan R109bd482016-06-13 17:06:02 +0530572 if (GET_FAULT(iommu->base, master->num))
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800573 ret = 0;
574
Sricharan R109bd482016-06-13 17:06:02 +0530575 __disable_clocks(iommu);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700576fail:
577 spin_unlock_irqrestore(&msm_iommu_lock, flags);
578 return ret;
579}
580
Joerg Roedel44808452014-09-05 10:51:14 +0200581static bool msm_iommu_capable(enum iommu_cap cap)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700582{
Joerg Roedel44808452014-09-05 10:51:14 +0200583 return false;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700584}
585
586static void print_ctx_regs(void __iomem *base, int ctx)
587{
588 unsigned int fsr = GET_FSR(base, ctx);
589 pr_err("FAR = %08x PAR = %08x\n",
590 GET_FAR(base, ctx), GET_PAR(base, ctx));
591 pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
592 (fsr & 0x02) ? "TF " : "",
593 (fsr & 0x04) ? "AFF " : "",
594 (fsr & 0x08) ? "APF " : "",
595 (fsr & 0x10) ? "TLBMF " : "",
596 (fsr & 0x20) ? "HTWDEEF " : "",
597 (fsr & 0x40) ? "HTWSEEF " : "",
598 (fsr & 0x80) ? "MHF " : "",
599 (fsr & 0x10000) ? "SL " : "",
600 (fsr & 0x40000000) ? "SS " : "",
601 (fsr & 0x80000000) ? "MULTI " : "");
602
603 pr_err("FSYNR0 = %08x FSYNR1 = %08x\n",
604 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
605 pr_err("TTBR0 = %08x TTBR1 = %08x\n",
606 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
607 pr_err("SCTLR = %08x ACTLR = %08x\n",
608 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700609}
610
Sricharan Rf78ebca2016-06-13 17:06:05 +0530611static void insert_iommu_master(struct device *dev,
612 struct msm_iommu_dev **iommu,
613 struct of_phandle_args *spec)
614{
615 struct msm_iommu_ctx_dev *master = dev->archdata.iommu;
616 int sid;
617
618 if (list_empty(&(*iommu)->ctx_list)) {
619 master = kzalloc(sizeof(*master), GFP_ATOMIC);
620 master->of_node = dev->of_node;
621 list_add(&master->list, &(*iommu)->ctx_list);
622 dev->archdata.iommu = master;
623 }
624
625 for (sid = 0; sid < master->num_mids; sid++)
626 if (master->mids[sid] == spec->args[0]) {
627 dev_warn(dev, "Stream ID 0x%hx repeated; ignoring\n",
628 sid);
629 return;
630 }
631
632 master->mids[master->num_mids++] = spec->args[0];
633}
634
635static int qcom_iommu_of_xlate(struct device *dev,
636 struct of_phandle_args *spec)
637{
638 struct msm_iommu_dev *iommu;
639 unsigned long flags;
640 int ret = 0;
641
642 spin_lock_irqsave(&msm_iommu_lock, flags);
643 list_for_each_entry(iommu, &qcom_iommu_devices, dev_node)
644 if (iommu->dev->of_node == spec->np)
645 break;
646
647 if (!iommu || iommu->dev->of_node != spec->np) {
648 ret = -ENODEV;
649 goto fail;
650 }
651
652 insert_iommu_master(dev, &iommu, spec);
653fail:
654 spin_unlock_irqrestore(&msm_iommu_lock, flags);
655
656 return ret;
657}
658
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700659irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
660{
Sricharan R109bd482016-06-13 17:06:02 +0530661 struct msm_iommu_dev *iommu = dev_id;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800662 unsigned int fsr;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -0800663 int i, ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700664
665 spin_lock(&msm_iommu_lock);
666
Sricharan R109bd482016-06-13 17:06:02 +0530667 if (!iommu) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700668 pr_err("Invalid device ID in context interrupt handler\n");
669 goto fail;
670 }
671
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700672 pr_err("Unexpected IOMMU page fault!\n");
Sricharan R109bd482016-06-13 17:06:02 +0530673 pr_err("base = %08x\n", (unsigned int)iommu->base);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700674
Sricharan R109bd482016-06-13 17:06:02 +0530675 ret = __enable_clocks(iommu);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800676 if (ret)
677 goto fail;
678
Sricharan R109bd482016-06-13 17:06:02 +0530679 for (i = 0; i < iommu->ncb; i++) {
680 fsr = GET_FSR(iommu->base, i);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700681 if (fsr) {
682 pr_err("Fault occurred in context %d.\n", i);
683 pr_err("Interesting registers:\n");
Sricharan R109bd482016-06-13 17:06:02 +0530684 print_ctx_regs(iommu->base, i);
685 SET_FSR(iommu->base, i, 0x4000000F);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700686 }
687 }
Sricharan R109bd482016-06-13 17:06:02 +0530688 __disable_clocks(iommu);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700689fail:
690 spin_unlock(&msm_iommu_lock);
691 return 0;
692}
693
Sricharan Rf78ebca2016-06-13 17:06:05 +0530694static struct iommu_ops msm_iommu_ops = {
Joerg Roedel44808452014-09-05 10:51:14 +0200695 .capable = msm_iommu_capable,
Joerg Roedel3e116c32015-03-26 13:43:14 +0100696 .domain_alloc = msm_iommu_domain_alloc,
697 .domain_free = msm_iommu_domain_free,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700698 .attach_dev = msm_iommu_attach_dev,
699 .detach_dev = msm_iommu_detach_dev,
700 .map = msm_iommu_map,
701 .unmap = msm_iommu_unmap,
Will Deacone953f7f2019-07-02 16:44:50 +0100702 /*
703 * Nothing is needed here, the barrier to guarantee
704 * completion of the tlb sync operation is implicitly
705 * taken care when the iommu client does a writel before
706 * kick starting the other master.
707 */
708 .iotlb_sync = NULL,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700709 .iova_to_phys = msm_iommu_iova_to_phys,
Joerg Roedel42df43b2017-02-02 18:52:34 +0100710 .add_device = msm_iommu_add_device,
711 .remove_device = msm_iommu_remove_device,
Robin Murphyce2eb8f2017-07-21 13:12:35 +0100712 .device_group = generic_device_group,
Ohad Ben-Cohen83427272011-11-10 11:32:28 +0200713 .pgsize_bitmap = MSM_IOMMU_PGSIZES,
Sricharan Rf78ebca2016-06-13 17:06:05 +0530714 .of_xlate = qcom_iommu_of_xlate,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700715};
716
Sricharan Rf7f125e2016-06-13 17:06:04 +0530717static int msm_iommu_probe(struct platform_device *pdev)
718{
719 struct resource *r;
Joerg Roedel42df43b2017-02-02 18:52:34 +0100720 resource_size_t ioaddr;
Sricharan Rf7f125e2016-06-13 17:06:04 +0530721 struct msm_iommu_dev *iommu;
722 int ret, par, val;
723
724 iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL);
725 if (!iommu)
726 return -ENODEV;
727
728 iommu->dev = &pdev->dev;
729 INIT_LIST_HEAD(&iommu->ctx_list);
730
731 iommu->pclk = devm_clk_get(iommu->dev, "smmu_pclk");
732 if (IS_ERR(iommu->pclk)) {
733 dev_err(iommu->dev, "could not get smmu_pclk\n");
734 return PTR_ERR(iommu->pclk);
735 }
736
737 ret = clk_prepare(iommu->pclk);
738 if (ret) {
739 dev_err(iommu->dev, "could not prepare smmu_pclk\n");
740 return ret;
741 }
742
743 iommu->clk = devm_clk_get(iommu->dev, "iommu_clk");
744 if (IS_ERR(iommu->clk)) {
745 dev_err(iommu->dev, "could not get iommu_clk\n");
746 clk_unprepare(iommu->pclk);
747 return PTR_ERR(iommu->clk);
748 }
749
750 ret = clk_prepare(iommu->clk);
751 if (ret) {
752 dev_err(iommu->dev, "could not prepare iommu_clk\n");
753 clk_unprepare(iommu->pclk);
754 return ret;
755 }
756
757 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
758 iommu->base = devm_ioremap_resource(iommu->dev, r);
759 if (IS_ERR(iommu->base)) {
760 dev_err(iommu->dev, "could not get iommu base\n");
761 ret = PTR_ERR(iommu->base);
762 goto fail;
763 }
Joerg Roedel42df43b2017-02-02 18:52:34 +0100764 ioaddr = r->start;
Sricharan Rf7f125e2016-06-13 17:06:04 +0530765
766 iommu->irq = platform_get_irq(pdev, 0);
767 if (iommu->irq < 0) {
768 dev_err(iommu->dev, "could not get iommu irq\n");
769 ret = -ENODEV;
770 goto fail;
771 }
772
773 ret = of_property_read_u32(iommu->dev->of_node, "qcom,ncb", &val);
774 if (ret) {
775 dev_err(iommu->dev, "could not get ncb\n");
776 goto fail;
777 }
778 iommu->ncb = val;
779
780 msm_iommu_reset(iommu->base, iommu->ncb);
781 SET_M(iommu->base, 0, 1);
782 SET_PAR(iommu->base, 0, 0);
783 SET_V2PCFG(iommu->base, 0, 1);
784 SET_V2PPR(iommu->base, 0, 0);
785 par = GET_PAR(iommu->base, 0);
786 SET_V2PCFG(iommu->base, 0, 0);
787 SET_M(iommu->base, 0, 0);
788
789 if (!par) {
790 pr_err("Invalid PAR value detected\n");
791 ret = -ENODEV;
792 goto fail;
793 }
794
795 ret = devm_request_threaded_irq(iommu->dev, iommu->irq, NULL,
796 msm_iommu_fault_handler,
797 IRQF_ONESHOT | IRQF_SHARED,
798 "msm_iommu_secure_irpt_handler",
799 iommu);
800 if (ret) {
801 pr_err("Request IRQ %d failed with ret=%d\n", iommu->irq, ret);
802 goto fail;
803 }
804
805 list_add(&iommu->dev_node, &qcom_iommu_devices);
Joerg Roedel42df43b2017-02-02 18:52:34 +0100806
807 ret = iommu_device_sysfs_add(&iommu->iommu, iommu->dev, NULL,
808 "msm-smmu.%pa", &ioaddr);
809 if (ret) {
810 pr_err("Could not add msm-smmu at %pa to sysfs\n", &ioaddr);
811 goto fail;
812 }
813
814 iommu_device_set_ops(&iommu->iommu, &msm_iommu_ops);
815 iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode);
816
817 ret = iommu_device_register(&iommu->iommu);
818 if (ret) {
819 pr_err("Could not register msm-smmu at %pa\n", &ioaddr);
820 goto fail;
821 }
822
Robin Murphy892d7aa2018-01-09 16:17:25 +0000823 bus_set_iommu(&platform_bus_type, &msm_iommu_ops);
824
Sricharan Rf7f125e2016-06-13 17:06:04 +0530825 pr_info("device mapped at %p, irq %d with %d ctx banks\n",
826 iommu->base, iommu->irq, iommu->ncb);
827
828 return ret;
829fail:
830 clk_unprepare(iommu->clk);
831 clk_unprepare(iommu->pclk);
832 return ret;
833}
834
835static const struct of_device_id msm_iommu_dt_match[] = {
836 { .compatible = "qcom,apq8064-iommu" },
837 {}
838};
839
840static int msm_iommu_remove(struct platform_device *pdev)
841{
842 struct msm_iommu_dev *iommu = platform_get_drvdata(pdev);
843
844 clk_unprepare(iommu->clk);
845 clk_unprepare(iommu->pclk);
846 return 0;
847}
848
849static struct platform_driver msm_iommu_driver = {
850 .driver = {
851 .name = "msm_iommu",
852 .of_match_table = msm_iommu_dt_match,
853 },
854 .probe = msm_iommu_probe,
855 .remove = msm_iommu_remove,
856};
857
858static int __init msm_iommu_driver_init(void)
859{
860 int ret;
861
862 ret = platform_driver_register(&msm_iommu_driver);
863 if (ret != 0)
864 pr_err("Failed to register IOMMU driver\n");
865
866 return ret;
867}
Sricharan Rf7f125e2016-06-13 17:06:04 +0530868subsys_initcall(msm_iommu_driver_init);
Sricharan Rf7f125e2016-06-13 17:06:04 +0530869