blob: 835f49004bc3eda54438d973e48759bb502cad6a [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050042#include <linux/of_graph.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030043#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030044#include <linux/component.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020045
Archit Taneja7a7c48f2011-08-25 18:25:03 +053046#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053050#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052#define DSI_CATCH_MISSING_TE
53
Tomi Valkeinen68104462013-12-17 13:53:28 +020054struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen68104462013-12-17 13:53:28 +020056#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020057
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020058/* DSI Protocol Engine */
59
Tomi Valkeinen68104462013-12-17 13:53:28 +020060#define DSI_PROTO 0
61#define DSI_PROTO_SZ 0x200
62
63#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
64#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
65#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
66#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
67#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
68#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
69#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
70#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
71#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
72#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
73#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
74#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
75#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
76#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
77#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
78#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
79#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
80#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
81#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
82#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
83#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
84#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
85#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
86#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
87#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
88#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
89#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
90#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
91#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
92#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
93#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
94#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
95#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
96#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020097
98/* DSIPHY_SCP */
99
Tomi Valkeinen68104462013-12-17 13:53:28 +0200100#define DSI_PHY 1
101#define DSI_PHY_OFFSET 0x200
102#define DSI_PHY_SZ 0x40
103
104#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
105#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
106#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
107#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
108#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200109
110/* DSI_PLL_CTRL_SCP */
111
Tomi Valkeinen68104462013-12-17 13:53:28 +0200112#define DSI_PLL 2
113#define DSI_PLL_OFFSET 0x300
114#define DSI_PLL_SZ 0x20
115
116#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
117#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
118#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
119#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
120#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200121
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530122#define REG_GET(dsidev, idx, start, end) \
123 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200124
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530125#define REG_FLD_MOD(dsidev, idx, val, start, end) \
126 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200127
128/* Global interrupts */
129#define DSI_IRQ_VC0 (1 << 0)
130#define DSI_IRQ_VC1 (1 << 1)
131#define DSI_IRQ_VC2 (1 << 2)
132#define DSI_IRQ_VC3 (1 << 3)
133#define DSI_IRQ_WAKEUP (1 << 4)
134#define DSI_IRQ_RESYNC (1 << 5)
135#define DSI_IRQ_PLL_LOCK (1 << 7)
136#define DSI_IRQ_PLL_UNLOCK (1 << 8)
137#define DSI_IRQ_PLL_RECALL (1 << 9)
138#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
139#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
140#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
141#define DSI_IRQ_TE_TRIGGER (1 << 16)
142#define DSI_IRQ_ACK_TRIGGER (1 << 17)
143#define DSI_IRQ_SYNC_LOST (1 << 18)
144#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
145#define DSI_IRQ_TA_TIMEOUT (1 << 20)
146#define DSI_IRQ_ERROR_MASK \
147 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300148 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200149#define DSI_IRQ_CHANNEL_MASK 0xf
150
151/* Virtual channel interrupts */
152#define DSI_VC_IRQ_CS (1 << 0)
153#define DSI_VC_IRQ_ECC_CORR (1 << 1)
154#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
155#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
156#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
157#define DSI_VC_IRQ_BTA (1 << 5)
158#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
159#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
160#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
161#define DSI_VC_IRQ_ERROR_MASK \
162 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
163 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
164 DSI_VC_IRQ_FIFO_TX_UDF)
165
166/* ComplexIO interrupts */
167#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
168#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
169#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200170#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
171#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200172#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
173#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
174#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200175#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
176#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200177#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
178#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
179#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200180#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
181#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200182#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
183#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
184#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200185#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
186#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
195#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
196#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200197#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
198#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300199#define DSI_CIO_IRQ_ERROR_MASK \
200 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200201 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
202 DSI_CIO_IRQ_ERRSYNCESC5 | \
203 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
204 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
205 DSI_CIO_IRQ_ERRESC5 | \
206 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
207 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
208 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300209 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200211 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
213 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200214
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200215typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
216
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200217static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200218 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200219static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200220 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200221
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300222static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
223
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200224/* DSI PLL HSDIV indices */
225#define HSDIV_DISPC 0
226#define HSDIV_DSI 1
227
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200228#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300229#define DSI_MAX_NR_LANES 5
230
231enum dsi_lane_function {
232 DSI_LANE_UNUSED = 0,
233 DSI_LANE_CLK,
234 DSI_LANE_DATA1,
235 DSI_LANE_DATA2,
236 DSI_LANE_DATA3,
237 DSI_LANE_DATA4,
238};
239
240struct dsi_lane_config {
241 enum dsi_lane_function function;
242 u8 polarity;
243};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200244
245struct dsi_isr_data {
246 omap_dsi_isr_t isr;
247 void *arg;
248 u32 mask;
249};
250
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200251enum fifo_size {
252 DSI_FIFO_SIZE_0 = 0,
253 DSI_FIFO_SIZE_32 = 1,
254 DSI_FIFO_SIZE_64 = 2,
255 DSI_FIFO_SIZE_96 = 3,
256 DSI_FIFO_SIZE_128 = 4,
257};
258
Archit Tanejad6049142011-08-22 11:58:08 +0530259enum dsi_vc_source {
260 DSI_VC_SOURCE_L4 = 0,
261 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262};
263
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200264struct dsi_irq_stats {
265 unsigned long last_reset;
266 unsigned irq_count;
267 unsigned dsi_irqs[32];
268 unsigned vc_irqs[4][32];
269 unsigned cio_irqs[32];
270};
271
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200272struct dsi_isr_tables {
273 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
274 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
275 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
276};
277
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200278struct dsi_clk_calc_ctx {
279 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300280 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200281
282 /* inputs */
283
284 const struct omap_dss_dsi_config *config;
285
286 unsigned long req_pck_min, req_pck_nom, req_pck_max;
287
288 /* outputs */
289
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300290 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200291 struct dispc_clock_info dispc_cinfo;
292
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300293 struct videomode vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200294 struct omap_dss_dsi_videomode_timings dsi_vm;
295};
296
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300297struct dsi_lp_clock_info {
298 unsigned long lp_clk;
299 u16 lp_clk_div;
300};
301
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530302struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000303 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200304 void __iomem *proto_base;
305 void __iomem *phy_base;
306 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300307
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200308 int module_id;
309
archit tanejaaffe3602011-02-23 08:41:03 +0000310 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200311
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300312 bool is_enabled;
313
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300314 struct clk *dss_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300315
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200316 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300317 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200318
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300319 struct dsi_lp_clock_info user_lp_cinfo;
320 struct dsi_lp_clock_info current_lp_cinfo;
321
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300322 struct dss_pll pll;
323
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300324 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200325 struct regulator *vdds_dsi_reg;
326
327 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530328 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200329 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300330 enum fifo_size tx_fifo_size;
331 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530332 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200333 } vc[4];
334
335 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200336 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200337
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200338 spinlock_t irq_lock;
339 struct dsi_isr_tables isr_tables;
340 /* space for a copy used by the interrupt handler */
341 struct dsi_isr_tables isr_tables_copy;
342
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200343 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300344#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200345 unsigned update_bytes;
346#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300349 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200350
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200351 void (*framedone_callback)(int, void *);
352 void *framedone_data;
353
354 struct delayed_work framedone_timeout_work;
355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200356#ifdef DSI_CATCH_MISSING_TE
357 struct timer_list te_timer;
358#endif
359
360 unsigned long cache_req_pck;
361 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300362 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200363
364 u32 errors;
365 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300366#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200367 ktime_t perf_setup_time;
368 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200369#endif
370 int debug_read;
371 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200372
373#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
374 spinlock_t irq_stats_lock;
375 struct dsi_irq_stats irq_stats;
376#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300377
Tomi Valkeinend9820852011-10-12 15:05:59 +0300378 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200379 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530380
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300381 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
382 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300383
384 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530385
386 struct dss_lcd_mgr_config mgr_config;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300387 struct videomode vm;
Archit Taneja02c39602012-08-10 15:01:33 +0530388 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530389 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530390 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530391
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300392 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530393};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394
Archit Taneja2e868db2011-05-12 17:26:28 +0530395struct dsi_packet_sent_handler_data {
396 struct platform_device *dsidev;
397 struct completion *completion;
398};
399
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300400struct dsi_module_id_data {
401 u32 address;
402 int id;
403};
404
405static const struct of_device_id dsi_of_match[];
406
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300407#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030408static bool dsi_perf;
409module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200410#endif
411
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530412static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
413{
414 return dev_get_drvdata(&dsidev->dev);
415}
416
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530417static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
418{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300419 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530420}
421
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300422static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530423{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300424 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530425 enum omap_dss_output_id id;
426
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300427 switch (module) {
428 case 0:
429 id = OMAP_DSS_OUTPUT_DSI1;
430 break;
431 case 1:
432 id = OMAP_DSS_OUTPUT_DSI2;
433 break;
434 default:
435 return NULL;
436 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530437
438 out = omap_dss_get_output(id);
439
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300440 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530441}
442
443static inline void dsi_write_reg(struct platform_device *dsidev,
444 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200445{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530446 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200447 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530448
Tomi Valkeinen68104462013-12-17 13:53:28 +0200449 switch(idx.module) {
450 case DSI_PROTO: base = dsi->proto_base; break;
451 case DSI_PHY: base = dsi->phy_base; break;
452 case DSI_PLL: base = dsi->pll_base; break;
453 default: return;
454 }
455
456 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200457}
458
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static inline u32 dsi_read_reg(struct platform_device *dsidev,
460 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200463 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530464
Tomi Valkeinen68104462013-12-17 13:53:28 +0200465 switch(idx.module) {
466 case DSI_PROTO: base = dsi->proto_base; break;
467 case DSI_PHY: base = dsi->phy_base; break;
468 case DSI_PLL: base = dsi->pll_base; break;
469 default: return 0;
470 }
471
472 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473}
474
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300475static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530477 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
478 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
479
480 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300483static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530485 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
486 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
487
488 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530491static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200492{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530493 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
494
495 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200496}
497
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200498static void dsi_completion_handler(void *data, u32 mask)
499{
500 complete((struct completion *)data);
501}
502
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530503static inline int wait_for_bit_change(struct platform_device *dsidev,
504 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200505{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300506 unsigned long timeout;
507 ktime_t wait;
508 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200509
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300510 /* first busyloop to see if the bit changes right away */
511 t = 100;
512 while (t-- > 0) {
513 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
514 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200515 }
516
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300517 /* then loop for 500ms, sleeping for 1ms in between */
518 timeout = jiffies + msecs_to_jiffies(500);
519 while (time_before(jiffies, timeout)) {
520 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
521 return value;
522
523 wait = ns_to_ktime(1000 * 1000);
524 set_current_state(TASK_UNINTERRUPTIBLE);
525 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
526 }
527
528 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200529}
530
Tomi Valkeinen892fdcb2015-11-10 15:50:53 +0200531static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530532{
533 switch (fmt) {
534 case OMAP_DSS_DSI_FMT_RGB888:
535 case OMAP_DSS_DSI_FMT_RGB666:
536 return 24;
537 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
538 return 18;
539 case OMAP_DSS_DSI_FMT_RGB565:
540 return 16;
541 default:
542 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300543 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530544 }
545}
546
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300547#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530548static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200549{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530550 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
551 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552}
553
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530554static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530556 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
557 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200558}
559
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530560static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200561{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530562 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200563 ktime_t t, setup_time, trans_time;
564 u32 total_bytes;
565 u32 setup_us, trans_us, total_us;
566
567 if (!dsi_perf)
568 return;
569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200570 t = ktime_get();
571
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530572 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200573 setup_us = (u32)ktime_to_us(setup_time);
574 if (setup_us == 0)
575 setup_us = 1;
576
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530577 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578 trans_us = (u32)ktime_to_us(trans_time);
579 if (trans_us == 0)
580 trans_us = 1;
581
582 total_us = setup_us + trans_us;
583
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200584 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200585
Joe Perches8dfe1622017-02-28 04:55:54 -0800586 pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
587 name,
588 setup_us,
589 trans_us,
590 total_us,
591 1000 * 1000 / total_us,
592 total_bytes,
593 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594}
595#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300596static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
597{
598}
599
600static inline void dsi_perf_mark_start(struct platform_device *dsidev)
601{
602}
603
604static inline void dsi_perf_show(struct platform_device *dsidev,
605 const char *name)
606{
607}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200608#endif
609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610static int verbose_irq;
611
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612static void print_irq_status(u32 status)
613{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200614 if (status == 0)
615 return;
616
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530617 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200618 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200619
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530620#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
621
622 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
623 status,
624 verbose_irq ? PIS(VC0) : "",
625 verbose_irq ? PIS(VC1) : "",
626 verbose_irq ? PIS(VC2) : "",
627 verbose_irq ? PIS(VC3) : "",
628 PIS(WAKEUP),
629 PIS(RESYNC),
630 PIS(PLL_LOCK),
631 PIS(PLL_UNLOCK),
632 PIS(PLL_RECALL),
633 PIS(COMPLEXIO_ERR),
634 PIS(HS_TX_TIMEOUT),
635 PIS(LP_RX_TIMEOUT),
636 PIS(TE_TRIGGER),
637 PIS(ACK_TRIGGER),
638 PIS(SYNC_LOST),
639 PIS(LDO_POWER_GOOD),
640 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200641#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642}
643
644static void print_irq_status_vc(int channel, u32 status)
645{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200646 if (status == 0)
647 return;
648
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530649 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200650 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200651
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530652#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
653
654 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
655 channel,
656 status,
657 PIS(CS),
658 PIS(ECC_CORR),
659 PIS(ECC_NO_CORR),
660 verbose_irq ? PIS(PACKET_SENT) : "",
661 PIS(BTA),
662 PIS(FIFO_TX_OVF),
663 PIS(FIFO_RX_OVF),
664 PIS(FIFO_TX_UDF),
665 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200666#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667}
668
669static void print_irq_status_cio(u32 status)
670{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200671 if (status == 0)
672 return;
673
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530674#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200675
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530676 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
677 status,
678 PIS(ERRSYNCESC1),
679 PIS(ERRSYNCESC2),
680 PIS(ERRSYNCESC3),
681 PIS(ERRESC1),
682 PIS(ERRESC2),
683 PIS(ERRESC3),
684 PIS(ERRCONTROL1),
685 PIS(ERRCONTROL2),
686 PIS(ERRCONTROL3),
687 PIS(STATEULPS1),
688 PIS(STATEULPS2),
689 PIS(STATEULPS3),
690 PIS(ERRCONTENTIONLP0_1),
691 PIS(ERRCONTENTIONLP1_1),
692 PIS(ERRCONTENTIONLP0_2),
693 PIS(ERRCONTENTIONLP1_2),
694 PIS(ERRCONTENTIONLP0_3),
695 PIS(ERRCONTENTIONLP1_3),
696 PIS(ULPSACTIVENOT_ALL0),
697 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200699}
700
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200701#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530702static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
703 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200704{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530705 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706 int i;
707
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 dsi->irq_stats.irq_count++;
711 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200712
713 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530714 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200715
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530716 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719}
720#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200722#endif
723
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724static int debug_irq;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
727 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730 int i;
731
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 if (irqstatus & DSI_IRQ_ERROR_MASK) {
733 DSSERR("DSI error, irqstatus %x\n", irqstatus);
734 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_lock(&dsi->errors_lock);
736 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
737 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200738 } else if (debug_irq) {
739 print_irq_status(irqstatus);
740 }
741
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742 for (i = 0; i < 4; ++i) {
743 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
744 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
745 i, vcstatus[i]);
746 print_irq_status_vc(i, vcstatus[i]);
747 } else if (debug_irq) {
748 print_irq_status_vc(i, vcstatus[i]);
749 }
750 }
751
752 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
753 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
754 print_irq_status_cio(ciostatus);
755 } else if (debug_irq) {
756 print_irq_status_cio(ciostatus);
757 }
758}
759
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200760static void dsi_call_isrs(struct dsi_isr_data *isr_array,
761 unsigned isr_array_size, u32 irqstatus)
762{
763 struct dsi_isr_data *isr_data;
764 int i;
765
766 for (i = 0; i < isr_array_size; i++) {
767 isr_data = &isr_array[i];
768 if (isr_data->isr && isr_data->mask & irqstatus)
769 isr_data->isr(isr_data->arg, irqstatus);
770 }
771}
772
773static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
774 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
775{
776 int i;
777
778 dsi_call_isrs(isr_tables->isr_table,
779 ARRAY_SIZE(isr_tables->isr_table),
780 irqstatus);
781
782 for (i = 0; i < 4; ++i) {
783 if (vcstatus[i] == 0)
784 continue;
785 dsi_call_isrs(isr_tables->isr_table_vc[i],
786 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
787 vcstatus[i]);
788 }
789
790 if (ciostatus != 0)
791 dsi_call_isrs(isr_tables->isr_table_cio,
792 ARRAY_SIZE(isr_tables->isr_table_cio),
793 ciostatus);
794}
795
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200796static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
797{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530798 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530799 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800 u32 irqstatus, vcstatus[4], ciostatus;
801 int i;
802
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530803 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530804 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300806 if (!dsi->is_enabled)
807 return IRQ_NONE;
808
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530809 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200812
813 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530815 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200816 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200820 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200822
823 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200824 if ((irqstatus & (1 << i)) == 0) {
825 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300827 }
828
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 }
835
836 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200842 } else {
843 ciostatus = 0;
844 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200846#ifdef DSI_CATCH_MISSING_TE
847 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200849#endif
850
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 /* make a copy and unlock, so that isrs can unregister
852 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530853 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
854 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530856 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530860 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200861
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200863
archit tanejaaffe3602011-02-23 08:41:03 +0000864 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200865}
866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
869 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 unsigned isr_array_size, u32 default_mask,
871 const struct dsi_reg enable_reg,
872 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200873{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200874 struct dsi_isr_data *isr_data;
875 u32 mask;
876 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877 int i;
878
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200879 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200880
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881 for (i = 0; i < isr_array_size; i++) {
882 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200883
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884 if (isr_data->isr == NULL)
885 continue;
886
887 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200888 }
889
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530890 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200891 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530892 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
893 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200894
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530896 dsi_read_reg(dsidev, enable_reg);
897 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200898}
899
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530900/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530901static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200902{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530903 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200905#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530908 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
909 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910 DSI_IRQENABLE, DSI_IRQSTATUS);
911}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200912
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530913/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530914static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
917
918 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
919 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920 DSI_VC_IRQ_ERROR_MASK,
921 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
922}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200923
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530924/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530925static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
928
929 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
930 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931 DSI_CIO_IRQ_ERROR_MASK,
932 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
933}
934
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530935static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938 unsigned long flags;
939 int vc;
940
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530941 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530945 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530947 _omap_dsi_set_irqs_vc(dsidev, vc);
948 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951}
952
953static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
954 struct dsi_isr_data *isr_array, unsigned isr_array_size)
955{
956 struct dsi_isr_data *isr_data;
957 int free_idx;
958 int i;
959
960 BUG_ON(isr == NULL);
961
962 /* check for duplicate entry and find a free slot */
963 free_idx = -1;
964 for (i = 0; i < isr_array_size; i++) {
965 isr_data = &isr_array[i];
966
967 if (isr_data->isr == isr && isr_data->arg == arg &&
968 isr_data->mask == mask) {
969 return -EINVAL;
970 }
971
972 if (isr_data->isr == NULL && free_idx == -1)
973 free_idx = i;
974 }
975
976 if (free_idx == -1)
977 return -EBUSY;
978
979 isr_data = &isr_array[free_idx];
980 isr_data->isr = isr;
981 isr_data->arg = arg;
982 isr_data->mask = mask;
983
984 return 0;
985}
986
987static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
988 struct dsi_isr_data *isr_array, unsigned isr_array_size)
989{
990 struct dsi_isr_data *isr_data;
991 int i;
992
993 for (i = 0; i < isr_array_size; i++) {
994 isr_data = &isr_array[i];
995 if (isr_data->isr != isr || isr_data->arg != arg ||
996 isr_data->mask != mask)
997 continue;
998
999 isr_data->isr = NULL;
1000 isr_data->arg = NULL;
1001 isr_data->mask = 0;
1002
1003 return 0;
1004 }
1005
1006 return -EINVAL;
1007}
1008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301009static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1010 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013 unsigned long flags;
1014 int r;
1015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1019 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
1026 return r;
1027}
1028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301029static int dsi_unregister_isr(struct platform_device *dsidev,
1030 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033 unsigned long flags;
1034 int r;
1035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1039 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
1041 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
1046 return r;
1047}
1048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301049static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1050 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301052 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053 unsigned long flags;
1054 int r;
1055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057
1058 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 dsi->isr_tables.isr_table_vc[channel],
1060 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061
1062 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301063 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301065 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
1067 return r;
1068}
1069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301070static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1071 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001072{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301073 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074 unsigned long flags;
1075 int r;
1076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301077 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001078
1079 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301080 dsi->isr_tables.isr_table_vc[channel],
1081 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001082
1083 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301084 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001085
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301086 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
1088 return r;
1089}
1090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static int dsi_register_isr_cio(struct platform_device *dsidev,
1092 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095 unsigned long flags;
1096 int r;
1097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1101 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001102
1103 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001105
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107
1108 return r;
1109}
1110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1112 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301114 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001115 unsigned long flags;
1116 int r;
1117
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301118 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1121 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001122
1123 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001125
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301126 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001127
1128 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129}
1130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301131static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001132{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301133 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134 unsigned long flags;
1135 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301136 spin_lock_irqsave(&dsi->errors_lock, flags);
1137 e = dsi->errors;
1138 dsi->errors = 0;
1139 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 return e;
1141}
1142
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001143static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145 int r;
1146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1147
1148 DSSDBG("dsi_runtime_get\n");
1149
1150 r = pm_runtime_get_sync(&dsi->pdev->dev);
1151 WARN_ON(r < 0);
1152 return r < 0 ? r : 0;
1153}
1154
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001155static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001156{
1157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1158 int r;
1159
1160 DSSDBG("dsi_runtime_put\n");
1161
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001162 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001163 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164}
1165
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001166static int dsi_regulator_init(struct platform_device *dsidev)
1167{
1168 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1169 struct regulator *vdds_dsi;
1170
1171 if (dsi->vdds_dsi_reg != NULL)
1172 return 0;
1173
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001174 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001175
1176 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001177 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001178 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001179 return PTR_ERR(vdds_dsi);
1180 }
1181
1182 dsi->vdds_dsi_reg = vdds_dsi;
1183
1184 return 0;
1185}
1186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301187static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188{
1189 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001190 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 /* A dummy read using the SCP interface to any DSIPHY register is
1193 * required after DSIPHY reset to complete the reset of the DSI complex
1194 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001197 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1198 b0 = 28;
1199 b1 = 27;
1200 b2 = 26;
1201 } else {
1202 b0 = 24;
1203 b1 = 25;
1204 b2 = 26;
1205 }
1206
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301207#define DSI_FLD_GET(fld, start, end)\
1208 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1209
1210 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1211 DSI_FLD_GET(PLL_STATUS, 0, 0),
1212 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1213 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1214 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1215 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1216 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1217 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1218 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1219
1220#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301223static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224{
1225 DSSDBG("dsi_if_enable(%d)\n", enable);
1226
1227 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1232 return -EIO;
1233 }
1234
1235 return 0;
1236}
1237
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001238static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001239{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1241
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001242 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243}
1244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1248
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001249 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250}
1251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301252static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301254 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1255
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001256 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257}
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260{
1261 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001262 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001264 if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301265 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001266 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301268 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 }
1271
1272 return r;
1273}
1274
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001275static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1276 unsigned long lp_clk_min, unsigned long lp_clk_max,
1277 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001279 unsigned lp_clk_div;
1280 unsigned long lp_clk;
1281
1282 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1283 lp_clk = dsi_fclk / 2 / lp_clk_div;
1284
1285 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1286 return -EINVAL;
1287
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001288 lp_cinfo->lp_clk_div = lp_clk_div;
1289 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001290
1291 return 0;
1292}
1293
Tomi Valkeinen57612172012-11-27 17:32:36 +02001294static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 unsigned long dsi_fclk;
1298 unsigned lp_clk_div;
1299 unsigned long lp_clk;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001300 unsigned lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
1301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001303 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001305 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 return -EINVAL;
1307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301308 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309
1310 lp_clk = dsi_fclk / 2 / lp_clk_div;
1311
1312 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001313 dsi->current_lp_cinfo.lp_clk = lp_clk;
1314 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301316 /* LP_CLK_DIVISOR */
1317 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301319 /* LP_RX_SYNCHRO_ENABLE */
1320 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 return 0;
1323}
1324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301325static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001326{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301327 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1328
1329 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301330 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001331}
1332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301333static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001334{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1336
1337 WARN_ON(dsi->scp_clk_refcount == 0);
1338 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301339 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001340}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341
1342enum dsi_pll_power_state {
1343 DSI_PLL_POWER_OFF = 0x0,
1344 DSI_PLL_POWER_ON_HSCLK = 0x1,
1345 DSI_PLL_POWER_ON_ALL = 0x2,
1346 DSI_PLL_POWER_ON_DIV = 0x3,
1347};
1348
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301349static int dsi_pll_power(struct platform_device *dsidev,
1350 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351{
1352 int t = 0;
1353
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001354 /* DSI-PLL power command 0x3 is not working */
1355 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1356 state == DSI_PLL_POWER_ON_DIV)
1357 state = DSI_PLL_POWER_ON_ALL;
1358
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301359 /* PLL_PWR_CMD */
1360 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361
1362 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301363 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001364 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365 DSSERR("Failed to set DSI PLL power mode to %d\n",
1366 state);
1367 return -ENODEV;
1368 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001369 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001370 }
1371
1372 return 0;
1373}
1374
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001375
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001376static void dsi_pll_calc_dsi_fck(struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001377{
1378 unsigned long max_dsi_fck;
1379
1380 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1381
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001382 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1383 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001384}
1385
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001386static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001387{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001388 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1389 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391
1392 DSSDBG("PLL init\n");
1393
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001394 r = dsi_regulator_init(dsidev);
1395 if (r)
1396 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001397
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001398 r = dsi_runtime_get(dsidev);
1399 if (r)
1400 return r;
1401
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001402 /*
1403 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1404 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301405 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301407 if (!dsi->vdds_dsi_enabled) {
1408 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001409 if (r)
1410 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301411 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001412 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413
1414 /* XXX PLL does not come out of reset without this... */
1415 dispc_pck_free_enable(1);
1416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301417 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001418 DSSERR("PLL not coming out of reset.\n");
1419 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001420 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421 goto err1;
1422 }
1423
1424 /* XXX ... but if left on, we get problems when planes do not
1425 * fill the whole display. No idea about this */
1426 dispc_pck_free_enable(0);
1427
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001428 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001429
1430 if (r)
1431 goto err1;
1432
1433 DSSDBG("PLL init done\n");
1434
1435 return 0;
1436err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301437 if (dsi->vdds_dsi_enabled) {
1438 regulator_disable(dsi->vdds_dsi_reg);
1439 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001440 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001441err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301442 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001443 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001444 return r;
1445}
1446
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001447static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001448{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301451 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001452 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301453 WARN_ON(!dsi->vdds_dsi_enabled);
1454 regulator_disable(dsi->vdds_dsi_reg);
1455 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001456 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001457
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301458 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001459 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001460
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 DSSDBG("PLL uninit done\n");
1462}
1463
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001464static void dsi_pll_disable(struct dss_pll *pll)
1465{
1466 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1467 struct platform_device *dsidev = dsi->pdev;
1468
1469 dsi_pll_uninit(dsidev, true);
1470}
1471
Archit Taneja5a8b5722011-05-12 17:26:29 +05301472static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1473 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001476 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03001477 enum dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001478 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001479 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301480
1481 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301482 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001484 if (dsi_runtime_get(dsidev))
1485 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
Archit Taneja5a8b5722011-05-12 17:26:29 +05301487 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001489 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001491 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001492
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001493 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1494 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001495
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001496 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001497 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001498 DSS_CLK_SRC_PLL1_1 :
1499 DSS_CLK_SRC_PLL2_1),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001500 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001501 cinfo->mX[HSDIV_DISPC],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001502 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001503 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001505 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001506 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001507 DSS_CLK_SRC_PLL1_2 :
1508 DSS_CLK_SRC_PLL2_2),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001509 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001510 cinfo->mX[HSDIV_DSI],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001511 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001512 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001513
Archit Taneja5a8b5722011-05-12 17:26:29 +05301514 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Tomi Valkeinen557a1542016-05-17 13:49:18 +03001516 seq_printf(s, "dsi fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001517 dss_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301519 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001520
1521 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aede2014-11-07 13:08:16 +02001522 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301524 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001525
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001526 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001527
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001528 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001529}
1530
Archit Taneja5a8b5722011-05-12 17:26:29 +05301531void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001532{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301533 struct platform_device *dsidev;
1534 int i;
1535
1536 for (i = 0; i < MAX_NUM_DSI; i++) {
1537 dsidev = dsi_get_dsidev_from_id(i);
1538 if (dsidev)
1539 dsi_dump_dsidev_clocks(dsidev, s);
1540 }
1541}
1542
1543#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1544static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1545 struct seq_file *s)
1546{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301547 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001548 unsigned long flags;
1549 struct dsi_irq_stats stats;
1550
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301551 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001552
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301553 stats = dsi->irq_stats;
1554 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1555 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301557 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001558
1559 seq_printf(s, "period %u ms\n",
1560 jiffies_to_msecs(jiffies - stats.last_reset));
1561
1562 seq_printf(s, "irqs %d\n", stats.irq_count);
1563#define PIS(x) \
1564 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1565
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001566 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001567 PIS(VC0);
1568 PIS(VC1);
1569 PIS(VC2);
1570 PIS(VC3);
1571 PIS(WAKEUP);
1572 PIS(RESYNC);
1573 PIS(PLL_LOCK);
1574 PIS(PLL_UNLOCK);
1575 PIS(PLL_RECALL);
1576 PIS(COMPLEXIO_ERR);
1577 PIS(HS_TX_TIMEOUT);
1578 PIS(LP_RX_TIMEOUT);
1579 PIS(TE_TRIGGER);
1580 PIS(ACK_TRIGGER);
1581 PIS(SYNC_LOST);
1582 PIS(LDO_POWER_GOOD);
1583 PIS(TA_TIMEOUT);
1584#undef PIS
1585
1586#define PIS(x) \
1587 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1588 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1589 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1590 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1591 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1592
1593 seq_printf(s, "-- VC interrupts --\n");
1594 PIS(CS);
1595 PIS(ECC_CORR);
1596 PIS(PACKET_SENT);
1597 PIS(FIFO_TX_OVF);
1598 PIS(FIFO_RX_OVF);
1599 PIS(BTA);
1600 PIS(ECC_NO_CORR);
1601 PIS(FIFO_TX_UDF);
1602 PIS(PP_BUSY_CHANGE);
1603#undef PIS
1604
1605#define PIS(x) \
1606 seq_printf(s, "%-20s %10d\n", #x, \
1607 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1608
1609 seq_printf(s, "-- CIO interrupts --\n");
1610 PIS(ERRSYNCESC1);
1611 PIS(ERRSYNCESC2);
1612 PIS(ERRSYNCESC3);
1613 PIS(ERRESC1);
1614 PIS(ERRESC2);
1615 PIS(ERRESC3);
1616 PIS(ERRCONTROL1);
1617 PIS(ERRCONTROL2);
1618 PIS(ERRCONTROL3);
1619 PIS(STATEULPS1);
1620 PIS(STATEULPS2);
1621 PIS(STATEULPS3);
1622 PIS(ERRCONTENTIONLP0_1);
1623 PIS(ERRCONTENTIONLP1_1);
1624 PIS(ERRCONTENTIONLP0_2);
1625 PIS(ERRCONTENTIONLP1_2);
1626 PIS(ERRCONTENTIONLP0_3);
1627 PIS(ERRCONTENTIONLP1_3);
1628 PIS(ULPSACTIVENOT_ALL0);
1629 PIS(ULPSACTIVENOT_ALL1);
1630#undef PIS
1631}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001632
Archit Taneja5a8b5722011-05-12 17:26:29 +05301633static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001634{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301635 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1636
Archit Taneja5a8b5722011-05-12 17:26:29 +05301637 dsi_dump_dsidev_irqs(dsidev, s);
1638}
1639
1640static void dsi2_dump_irqs(struct seq_file *s)
1641{
1642 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1643
1644 dsi_dump_dsidev_irqs(dsidev, s);
1645}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301646#endif
1647
1648static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1649 struct seq_file *s)
1650{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301651#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001653 if (dsi_runtime_get(dsidev))
1654 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301655 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656
1657 DUMPREG(DSI_REVISION);
1658 DUMPREG(DSI_SYSCONFIG);
1659 DUMPREG(DSI_SYSSTATUS);
1660 DUMPREG(DSI_IRQSTATUS);
1661 DUMPREG(DSI_IRQENABLE);
1662 DUMPREG(DSI_CTRL);
1663 DUMPREG(DSI_COMPLEXIO_CFG1);
1664 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1665 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1666 DUMPREG(DSI_CLK_CTRL);
1667 DUMPREG(DSI_TIMING1);
1668 DUMPREG(DSI_TIMING2);
1669 DUMPREG(DSI_VM_TIMING1);
1670 DUMPREG(DSI_VM_TIMING2);
1671 DUMPREG(DSI_VM_TIMING3);
1672 DUMPREG(DSI_CLK_TIMING);
1673 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1674 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1675 DUMPREG(DSI_COMPLEXIO_CFG2);
1676 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1677 DUMPREG(DSI_VM_TIMING4);
1678 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1679 DUMPREG(DSI_VM_TIMING5);
1680 DUMPREG(DSI_VM_TIMING6);
1681 DUMPREG(DSI_VM_TIMING7);
1682 DUMPREG(DSI_STOPCLK_TIMING);
1683
1684 DUMPREG(DSI_VC_CTRL(0));
1685 DUMPREG(DSI_VC_TE(0));
1686 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1687 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1688 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1689 DUMPREG(DSI_VC_IRQSTATUS(0));
1690 DUMPREG(DSI_VC_IRQENABLE(0));
1691
1692 DUMPREG(DSI_VC_CTRL(1));
1693 DUMPREG(DSI_VC_TE(1));
1694 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1695 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1696 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1697 DUMPREG(DSI_VC_IRQSTATUS(1));
1698 DUMPREG(DSI_VC_IRQENABLE(1));
1699
1700 DUMPREG(DSI_VC_CTRL(2));
1701 DUMPREG(DSI_VC_TE(2));
1702 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1703 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1704 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1705 DUMPREG(DSI_VC_IRQSTATUS(2));
1706 DUMPREG(DSI_VC_IRQENABLE(2));
1707
1708 DUMPREG(DSI_VC_CTRL(3));
1709 DUMPREG(DSI_VC_TE(3));
1710 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1711 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1712 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1713 DUMPREG(DSI_VC_IRQSTATUS(3));
1714 DUMPREG(DSI_VC_IRQENABLE(3));
1715
1716 DUMPREG(DSI_DSIPHY_CFG0);
1717 DUMPREG(DSI_DSIPHY_CFG1);
1718 DUMPREG(DSI_DSIPHY_CFG2);
1719 DUMPREG(DSI_DSIPHY_CFG5);
1720
1721 DUMPREG(DSI_PLL_CONTROL);
1722 DUMPREG(DSI_PLL_STATUS);
1723 DUMPREG(DSI_PLL_GO);
1724 DUMPREG(DSI_PLL_CONFIGURATION1);
1725 DUMPREG(DSI_PLL_CONFIGURATION2);
1726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301727 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001728 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729#undef DUMPREG
1730}
1731
Archit Taneja5a8b5722011-05-12 17:26:29 +05301732static void dsi1_dump_regs(struct seq_file *s)
1733{
1734 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1735
1736 dsi_dump_dsidev_regs(dsidev, s);
1737}
1738
1739static void dsi2_dump_regs(struct seq_file *s)
1740{
1741 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1742
1743 dsi_dump_dsidev_regs(dsidev, s);
1744}
1745
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001746enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001747 DSI_COMPLEXIO_POWER_OFF = 0x0,
1748 DSI_COMPLEXIO_POWER_ON = 0x1,
1749 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1750};
1751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301752static int dsi_cio_power(struct platform_device *dsidev,
1753 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001754{
1755 int t = 0;
1756
1757 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301758 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001759
1760 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301761 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1762 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001763 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001764 DSSERR("failed to set complexio power state to "
1765 "%d\n", state);
1766 return -ENODEV;
1767 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001768 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769 }
1770
1771 return 0;
1772}
1773
Archit Taneja0c656222011-05-16 15:17:09 +05301774static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1775{
1776 int val;
1777
1778 /* line buffer on OMAP3 is 1024 x 24bits */
1779 /* XXX: for some reason using full buffer size causes
1780 * considerable TX slowdown with update sizes that fill the
1781 * whole buffer */
1782 if (!dss_has_feature(FEAT_DSI_GNQ))
1783 return 1023 * 3;
1784
1785 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1786
1787 switch (val) {
1788 case 1:
1789 return 512 * 3; /* 512x24 bits */
1790 case 2:
1791 return 682 * 3; /* 682x24 bits */
1792 case 3:
1793 return 853 * 3; /* 853x24 bits */
1794 case 4:
1795 return 1024 * 3; /* 1024x24 bits */
1796 case 5:
1797 return 1194 * 3; /* 1194x24 bits */
1798 case 6:
1799 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001800 case 7:
1801 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301802 default:
1803 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001804 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301805 }
1806}
1807
Archit Taneja9e7e9372012-08-14 12:29:22 +05301808static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001809{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001810 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1811 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1812 static const enum dsi_lane_function functions[] = {
1813 DSI_LANE_CLK,
1814 DSI_LANE_DATA1,
1815 DSI_LANE_DATA2,
1816 DSI_LANE_DATA3,
1817 DSI_LANE_DATA4,
1818 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001819 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001820 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301822 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301823
Tomi Valkeinen48368392011-10-13 11:22:39 +03001824 for (i = 0; i < dsi->num_lanes_used; ++i) {
1825 unsigned offset = offsets[i];
1826 unsigned polarity, lane_number;
1827 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301828
Tomi Valkeinen48368392011-10-13 11:22:39 +03001829 for (t = 0; t < dsi->num_lanes_supported; ++t)
1830 if (dsi->lanes[t].function == functions[i])
1831 break;
1832
1833 if (t == dsi->num_lanes_supported)
1834 return -EINVAL;
1835
1836 lane_number = t;
1837 polarity = dsi->lanes[t].polarity;
1838
1839 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1840 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301841 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001842
1843 /* clear the unused lanes */
1844 for (; i < dsi->num_lanes_supported; ++i) {
1845 unsigned offset = offsets[i];
1846
1847 r = FLD_MOD(r, 0, offset + 2, offset);
1848 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1849 }
1850
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301851 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001852
Tomi Valkeinen48368392011-10-13 11:22:39 +03001853 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854}
1855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301856static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1859
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001860 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001861 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001862 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1863}
1864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301865static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001866{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301867 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1868
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001869 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001870 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1871}
1872
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301873static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001874{
1875 u32 r;
1876 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1877 u32 tlpx_half, tclk_trail, tclk_zero;
1878 u32 tclk_prepare;
1879
1880 /* calculate timings */
1881
1882 /* 1 * DDR_CLK = 2 * UI */
1883
1884 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301885 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001886
1887 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301888 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001889
1890 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301891 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892
1893 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301894 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001895
1896 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301897 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001898
1899 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301900 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001901
1902 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301903 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001904
1905 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301906 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001907
1908 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301909 ths_prepare, ddr2ns(dsidev, ths_prepare),
1910 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001911 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912 ths_trail, ddr2ns(dsidev, ths_trail),
1913 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001914
1915 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1916 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301917 tlpx_half, ddr2ns(dsidev, tlpx_half),
1918 tclk_trail, ddr2ns(dsidev, tclk_trail),
1919 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301921 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001922
1923 /* program timings */
1924
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301925 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001926 r = FLD_MOD(r, ths_prepare, 31, 24);
1927 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1928 r = FLD_MOD(r, ths_trail, 15, 8);
1929 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301930 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001931
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301932 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001933 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001934 r = FLD_MOD(r, tclk_trail, 15, 8);
1935 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001936
1937 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
1938 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1939 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1940 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1941 }
1942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301943 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301945 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001946 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301947 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001948}
1949
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001950/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301951static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001952 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001953{
Archit Taneja75d72472011-05-16 15:17:08 +05301954 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001955 int i;
1956 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001957 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001958
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001959 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001960
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001961 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1962 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001963
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001964 if (mask_p & (1 << i))
1965 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001966
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001967 if (mask_n & (1 << i))
1968 l |= 1 << (i * 2 + (p ? 1 : 0));
1969 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001970
1971 /*
1972 * Bits in REGLPTXSCPDAT4TO0DXDY:
1973 * 17: DY0 18: DX0
1974 * 19: DY1 20: DX1
1975 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05301976 * 23: DY3 24: DX3
1977 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001978 */
1979
1980 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301981
1982 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05301983 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001984
1985 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301986
1987 /* ENLPTXSCPDAT */
1988 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001989}
1990
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301991static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001992{
1993 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301994 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001995 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301996 /* REGLPTXSCPDAT4TO0DXDY */
1997 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001998}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001999
Archit Taneja9e7e9372012-08-14 12:29:22 +05302000static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002001{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002002 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2003 int t, i;
2004 bool in_use[DSI_MAX_NR_LANES];
2005 static const u8 offsets_old[] = { 28, 27, 26 };
2006 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2007 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002008
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002009 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2010 offsets = offsets_old;
2011 else
2012 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002013
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002014 for (i = 0; i < dsi->num_lanes_supported; ++i)
2015 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002016
2017 t = 100000;
2018 while (true) {
2019 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002020 int ok;
2021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302022 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002023
2024 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002025 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2026 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002027 ok++;
2028 }
2029
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002030 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002031 break;
2032
2033 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002034 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2035 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002036 continue;
2037
2038 DSSERR("CIO TXCLKESC%d domain not coming " \
2039 "out of reset\n", i);
2040 }
2041 return -EIO;
2042 }
2043 }
2044
2045 return 0;
2046}
2047
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002048/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302049static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002050{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2052 unsigned mask = 0;
2053 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002054
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002055 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2056 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2057 mask |= 1 << i;
2058 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002059
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002060 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002061}
2062
Archit Taneja9e7e9372012-08-14 12:29:22 +05302063static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002066 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002067 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002068
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302069 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002070
Archit Taneja9e7e9372012-08-14 12:29:22 +05302071 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002072 if (r)
2073 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302075 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002076
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002077 /* A dummy read using the SCP interface to any DSIPHY register is
2078 * required after DSIPHY reset to complete the reset of the DSI complex
2079 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302080 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002081
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302082 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002083 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2084 r = -EIO;
2085 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002086 }
2087
Archit Taneja9e7e9372012-08-14 12:29:22 +05302088 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002089 if (r)
2090 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002092 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302093 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002094 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2095 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2096 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2097 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302100 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002101 unsigned mask_p;
2102 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302103
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002104 DSSDBG("manual ulps exit\n");
2105
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002106 /* ULPS is exited by Mark-1 state for 1ms, followed by
2107 * stop state. DSS HW cannot do this via the normal
2108 * ULPS exit sequence, as after reset the DSS HW thinks
2109 * that we are not in ULPS mode, and refuses to send the
2110 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002111 * manually by setting positive lines high and negative lines
2112 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002113 */
2114
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002115 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302116
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002117 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2118 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2119 continue;
2120 mask_p |= 1 << i;
2121 }
Archit Taneja75d72472011-05-16 15:17:08 +05302122
Archit Taneja9e7e9372012-08-14 12:29:22 +05302123 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002124 }
2125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002127 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002128 goto err_cio_pwr;
2129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302130 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002131 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2132 r = -ENODEV;
2133 goto err_cio_pwr_dom;
2134 }
2135
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302136 dsi_if_enable(dsidev, true);
2137 dsi_if_enable(dsidev, false);
2138 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002139
Archit Taneja9e7e9372012-08-14 12:29:22 +05302140 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002141 if (r)
2142 goto err_tx_clk_esc_rst;
2143
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302144 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002145 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2146 ktime_t wait = ns_to_ktime(1000 * 1000);
2147 set_current_state(TASK_UNINTERRUPTIBLE);
2148 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2149
2150 /* Disable the override. The lanes should be set to Mark-11
2151 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302152 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002153 }
2154
2155 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302158 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002159
Archit Tanejadca2b152012-08-16 18:02:00 +05302160 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302161 /* DDR_CLK_ALWAYS_ON */
2162 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302163 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302164 }
2165
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302166 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002167
2168 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002169
2170 return 0;
2171
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002172err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302173 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002174err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002176err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302177 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002179err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302181 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002182 return r;
2183}
2184
Archit Taneja9e7e9372012-08-14 12:29:22 +05302185static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302188
Archit Taneja8af6ff02011-09-05 16:48:27 +05302189 /* DDR_CLK_ALWAYS_ON */
2190 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2191
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2193 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302194 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195}
2196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197static void dsi_config_tx_fifo(struct platform_device *dsidev,
2198 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199 enum fifo_size size3, enum fifo_size size4)
2200{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002202 u32 r = 0;
2203 int add = 0;
2204 int i;
2205
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002206 dsi->vc[0].tx_fifo_size = size1;
2207 dsi->vc[1].tx_fifo_size = size2;
2208 dsi->vc[2].tx_fifo_size = size3;
2209 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210
2211 for (i = 0; i < 4; i++) {
2212 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002213 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002214
2215 if (add + size > 4) {
2216 DSSERR("Illegal FIFO configuration\n");
2217 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002218 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002219 }
2220
2221 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2222 r |= v << (8 * i);
2223 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2224 add += size;
2225 }
2226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302227 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228}
2229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230static void dsi_config_rx_fifo(struct platform_device *dsidev,
2231 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232 enum fifo_size size3, enum fifo_size size4)
2233{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302234 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002235 u32 r = 0;
2236 int add = 0;
2237 int i;
2238
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002239 dsi->vc[0].rx_fifo_size = size1;
2240 dsi->vc[1].rx_fifo_size = size2;
2241 dsi->vc[2].rx_fifo_size = size3;
2242 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002243
2244 for (i = 0; i < 4; i++) {
2245 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002246 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002247
2248 if (add + size > 4) {
2249 DSSERR("Illegal FIFO configuration\n");
2250 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002251 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002252 }
2253
2254 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2255 r |= v << (8 * i);
2256 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2257 add += size;
2258 }
2259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002261}
2262
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302263static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264{
2265 u32 r;
2266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002268 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302269 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002270
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272 DSSERR("TX_STOP bit not going down\n");
2273 return -EIO;
2274 }
2275
2276 return 0;
2277}
2278
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002280{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002282}
2283
2284static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2285{
Archit Taneja2e868db2011-05-12 17:26:28 +05302286 struct dsi_packet_sent_handler_data *vp_data =
2287 (struct dsi_packet_sent_handler_data *) data;
2288 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302289 const int channel = dsi->update_channel;
2290 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002291
Archit Taneja2e868db2011-05-12 17:26:28 +05302292 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2293 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002294}
2295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002297{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302298 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302299 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002300 struct dsi_packet_sent_handler_data vp_data = {
2301 .dsidev = dsidev,
2302 .completion = &completion
2303 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002304 int r = 0;
2305 u8 bit;
2306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302307 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002308
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302309 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302310 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002311 if (r)
2312 goto err0;
2313
2314 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302315 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002316 if (wait_for_completion_timeout(&completion,
2317 msecs_to_jiffies(10)) == 0) {
2318 DSSERR("Failed to complete previous frame transfer\n");
2319 r = -EIO;
2320 goto err1;
2321 }
2322 }
2323
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302324 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302325 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002326
2327 return 0;
2328err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302329 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302330 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002331err0:
2332 return r;
2333}
2334
2335static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2336{
Archit Taneja2e868db2011-05-12 17:26:28 +05302337 struct dsi_packet_sent_handler_data *l4_data =
2338 (struct dsi_packet_sent_handler_data *) data;
2339 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302340 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002341
Archit Taneja2e868db2011-05-12 17:26:28 +05302342 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2343 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002344}
2345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002347{
Archit Taneja2e868db2011-05-12 17:26:28 +05302348 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002349 struct dsi_packet_sent_handler_data l4_data = {
2350 .dsidev = dsidev,
2351 .completion = &completion
2352 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002353 int r = 0;
2354
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302356 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002357 if (r)
2358 goto err0;
2359
2360 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002362 if (wait_for_completion_timeout(&completion,
2363 msecs_to_jiffies(10)) == 0) {
2364 DSSERR("Failed to complete previous l4 transfer\n");
2365 r = -EIO;
2366 goto err1;
2367 }
2368 }
2369
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302371 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002372
2373 return 0;
2374err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302376 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002377err0:
2378 return r;
2379}
2380
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002382{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302383 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2384
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302385 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002386
2387 WARN_ON(in_interrupt());
2388
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302389 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002390 return 0;
2391
Archit Tanejad6049142011-08-22 11:58:08 +05302392 switch (dsi->vc[channel].source) {
2393 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302395 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302396 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002397 default:
2398 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002399 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002400 }
2401}
2402
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302403static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2404 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002405{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002406 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2407 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002408
2409 enable = enable ? 1 : 0;
2410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302411 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302413 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2414 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002415 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2416 return -EIO;
2417 }
2418
2419 return 0;
2420}
2421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302422static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002424 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002425 u32 r;
2426
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302427 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302429 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002430
2431 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2432 DSSERR("VC(%d) busy when trying to configure it!\n",
2433 channel);
2434
2435 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2436 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2437 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2438 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2439 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2440 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2441 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002442 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2443 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
2445 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2446 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2447
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302448 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002449
2450 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451}
2452
Archit Tanejad6049142011-08-22 11:58:08 +05302453static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2454 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302456 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2457
Archit Tanejad6049142011-08-22 11:58:08 +05302458 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002459 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302461 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302463 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002467 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002470 return -EIO;
2471 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472
Archit Tanejad6049142011-08-22 11:58:08 +05302473 /* SOURCE, 0 = L4, 1 = video port */
2474 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002475
Archit Taneja9613c022011-03-22 06:33:36 -05002476 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302477 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2478 bool enable = source == DSI_VC_SOURCE_VP;
2479 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2480 }
Archit Taneja9613c022011-03-22 06:33:36 -05002481
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302482 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483
Archit Tanejad6049142011-08-22 11:58:08 +05302484 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002485
2486 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002487}
2488
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002489static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302490 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002491{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302492 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302493 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302494
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002495 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302497 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302499 dsi_vc_enable(dsidev, channel, 0);
2500 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302502 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 dsi_vc_enable(dsidev, channel, 1);
2505 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002506
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302507 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302508
2509 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302510 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302511 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512}
2513
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302514static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002515{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302516 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002517 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302518 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002519 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2520 (val >> 0) & 0xff,
2521 (val >> 8) & 0xff,
2522 (val >> 16) & 0xff,
2523 (val >> 24) & 0xff);
2524 }
2525}
2526
2527static void dsi_show_rx_ack_with_err(u16 err)
2528{
2529 DSSERR("\tACK with ERROR (%#x):\n", err);
2530 if (err & (1 << 0))
2531 DSSERR("\t\tSoT Error\n");
2532 if (err & (1 << 1))
2533 DSSERR("\t\tSoT Sync Error\n");
2534 if (err & (1 << 2))
2535 DSSERR("\t\tEoT Sync Error\n");
2536 if (err & (1 << 3))
2537 DSSERR("\t\tEscape Mode Entry Command Error\n");
2538 if (err & (1 << 4))
2539 DSSERR("\t\tLP Transmit Sync Error\n");
2540 if (err & (1 << 5))
2541 DSSERR("\t\tHS Receive Timeout Error\n");
2542 if (err & (1 << 6))
2543 DSSERR("\t\tFalse Control Error\n");
2544 if (err & (1 << 7))
2545 DSSERR("\t\t(reserved7)\n");
2546 if (err & (1 << 8))
2547 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2548 if (err & (1 << 9))
2549 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2550 if (err & (1 << 10))
2551 DSSERR("\t\tChecksum Error\n");
2552 if (err & (1 << 11))
2553 DSSERR("\t\tData type not recognized\n");
2554 if (err & (1 << 12))
2555 DSSERR("\t\tInvalid VC ID\n");
2556 if (err & (1 << 13))
2557 DSSERR("\t\tInvalid Transmission Length\n");
2558 if (err & (1 << 14))
2559 DSSERR("\t\t(reserved14)\n");
2560 if (err & (1 << 15))
2561 DSSERR("\t\tDSI Protocol Violation\n");
2562}
2563
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302564static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2565 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002566{
2567 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302568 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002569 u32 val;
2570 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002572 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002573 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302574 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575 u16 err = FLD_GET(val, 23, 8);
2576 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302577 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002578 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002579 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302580 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002581 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002582 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302583 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002584 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002585 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302586 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002587 } else {
2588 DSSERR("\tunknown datatype 0x%02x\n", dt);
2589 }
2590 }
2591 return 0;
2592}
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302596 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2597
2598 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599 DSSDBG("dsi_vc_send_bta %d\n", channel);
2600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302601 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302603 /* RX_FIFO_NOT_EMPTY */
2604 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002605 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607 }
2608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302609 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002610
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002611 /* flush posted write */
2612 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2613
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614 return 0;
2615}
2616
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002617static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002618{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002620 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002621 int r = 0;
2622 u32 err;
2623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002625 &completion, DSI_VC_IRQ_BTA);
2626 if (r)
2627 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002628
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302629 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002630 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002632 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002635 if (r)
2636 goto err2;
2637
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002638 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002639 msecs_to_jiffies(500)) == 0) {
2640 DSSERR("Failed to receive BTA\n");
2641 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002642 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002643 }
2644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002646 if (err) {
2647 DSSERR("Error while sending BTA: %x\n", err);
2648 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002649 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002650 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002651err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302652 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002653 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002654err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302655 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002656 &completion, DSI_VC_IRQ_BTA);
2657err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002658 return r;
2659}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002660
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2662 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302664 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665 u32 val;
2666 u8 data_id;
2667
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302668 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002669
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302670 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671
2672 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2673 FLD_VAL(ecc, 31, 24);
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676}
2677
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302678static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2679 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680{
2681 u32 val;
2682
2683 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2684
2685/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2686 b1, b2, b3, b4, val); */
2687
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302688 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689}
2690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2692 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693{
2694 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302695 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696 int i;
2697 u8 *p;
2698 int r = 0;
2699 u8 b1, b2, b3, b4;
2700
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302701 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2703
2704 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002705 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706 DSSERR("unable to send long packet: packet too long.\n");
2707 return -EINVAL;
2708 }
2709
Archit Tanejad6049142011-08-22 11:58:08 +05302710 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302712 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714 p = data;
2715 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302716 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718
2719 b1 = *p++;
2720 b2 = *p++;
2721 b3 = *p++;
2722 b4 = *p++;
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002725 }
2726
2727 i = len % 4;
2728 if (i) {
2729 b1 = 0; b2 = 0; b3 = 0;
2730
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302731 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002732 DSSDBG("\tsending remainder bytes %d\n", i);
2733
2734 switch (i) {
2735 case 3:
2736 b1 = *p++;
2737 b2 = *p++;
2738 b3 = *p++;
2739 break;
2740 case 2:
2741 b1 = *p++;
2742 b2 = *p++;
2743 break;
2744 case 1:
2745 b1 = *p++;
2746 break;
2747 }
2748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002750 }
2751
2752 return r;
2753}
2754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2756 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002757{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302758 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759 u32 r;
2760 u8 data_id;
2761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302764 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002765 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2766 channel,
2767 data_type, data & 0xff, (data >> 8) & 0xff);
2768
Archit Tanejad6049142011-08-22 11:58:08 +05302769 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2773 return -EINVAL;
2774 }
2775
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302776 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777
2778 r = (data_id << 0) | (data << 8) | (ecc << 24);
2779
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781
2782 return 0;
2783}
2784
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002785static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302788
Archit Taneja18b7d092011-09-05 17:01:08 +05302789 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2790 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792
Archit Taneja9e7e9372012-08-14 12:29:22 +05302793static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302794 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795{
2796 int r;
2797
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302798 if (len == 0) {
2799 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302800 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302801 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2802 } else if (len == 1) {
2803 r = dsi_vc_send_short(dsidev, channel,
2804 type == DSS_DSI_CONTENT_GENERIC ?
2805 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302806 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302808 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302809 type == DSS_DSI_CONTENT_GENERIC ?
2810 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302811 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812 data[0] | (data[1] << 8), 0);
2813 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302814 r = dsi_vc_send_long(dsidev, channel,
2815 type == DSS_DSI_CONTENT_GENERIC ?
2816 MIPI_DSI_GENERIC_LONG_WRITE :
2817 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002818 }
2819
2820 return r;
2821}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302822
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002823static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302824 u8 *data, int len)
2825{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302826 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2827
2828 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302829 DSS_DSI_CONTENT_DCS);
2830}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002832static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302833 u8 *data, int len)
2834{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302835 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2836
2837 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302838 DSS_DSI_CONTENT_GENERIC);
2839}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302840
2841static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2842 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302844 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845 int r;
2846
Archit Taneja9e7e9372012-08-14 12:29:22 +05302847 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002849 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850
Archit Taneja1ffefe72011-05-12 17:26:24 +05302851 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002852 if (r)
2853 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 /* RX_FIFO_NOT_EMPTY */
2856 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002857 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002859 r = -EIO;
2860 goto err;
2861 }
2862
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002863 return 0;
2864err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302865 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002866 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867 return r;
2868}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302869
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002870static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302871 int len)
2872{
2873 return dsi_vc_write_common(dssdev, channel, data, len,
2874 DSS_DSI_CONTENT_DCS);
2875}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002877static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302878 int len)
2879{
2880 return dsi_vc_write_common(dssdev, channel, data, len,
2881 DSS_DSI_CONTENT_GENERIC);
2882}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302883
Archit Taneja9e7e9372012-08-14 12:29:22 +05302884static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302885 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302887 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302888 int r;
2889
2890 if (dsi->debug_read)
2891 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2892 channel, dcs_cmd);
2893
2894 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2895 if (r) {
2896 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2897 " failed\n", channel, dcs_cmd);
2898 return r;
2899 }
2900
2901 return 0;
2902}
2903
Archit Taneja9e7e9372012-08-14 12:29:22 +05302904static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05302905 int channel, u8 *reqdata, int reqlen)
2906{
Archit Tanejab3b89c02011-08-30 16:07:39 +05302907 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2908 u16 data;
2909 u8 data_type;
2910 int r;
2911
2912 if (dsi->debug_read)
2913 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
2914 channel, reqlen);
2915
2916 if (reqlen == 0) {
2917 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
2918 data = 0;
2919 } else if (reqlen == 1) {
2920 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
2921 data = reqdata[0];
2922 } else if (reqlen == 2) {
2923 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
2924 data = reqdata[0] | (reqdata[1] << 8);
2925 } else {
2926 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002927 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302928 }
2929
2930 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
2931 if (r) {
2932 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
2933 " failed\n", channel, reqlen);
2934 return r;
2935 }
2936
2937 return 0;
2938}
2939
2940static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
2941 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05302942{
2943 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 u32 val;
2945 u8 dt;
2946 int r;
2947
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302949 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002951 r = -EIO;
2952 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 }
2954
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302955 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302956 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 DSSDBG("\theader: %08x\n", val);
2958 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302959 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 u16 err = FLD_GET(val, 23, 8);
2961 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002962 r = -EIO;
2963 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Archit Tanejab3b89c02011-08-30 16:07:39 +05302965 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2966 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
2967 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302969 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302970 DSSDBG("\t%s short response, 1 byte: %02x\n",
2971 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2972 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002974 if (buflen < 1) {
2975 r = -EIO;
2976 goto err;
2977 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978
2979 buf[0] = data;
2980
2981 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302982 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2983 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
2984 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302986 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302987 DSSDBG("\t%s short response, 2 byte: %04x\n",
2988 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2989 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002991 if (buflen < 2) {
2992 r = -EIO;
2993 goto err;
2994 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995
2996 buf[0] = data & 0xff;
2997 buf[1] = (data >> 8) & 0xff;
2998
2999 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303000 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3001 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3002 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 int w;
3004 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303005 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303006 DSSDBG("\t%s long response, len %d\n",
3007 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3008 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003010 if (len > buflen) {
3011 r = -EIO;
3012 goto err;
3013 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014
3015 /* two byte checksum ends the packet, not included in len */
3016 for (w = 0; w < len + 2;) {
3017 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303018 val = dsi_read_reg(dsidev,
3019 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303020 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 DSSDBG("\t\t%02x %02x %02x %02x\n",
3022 (val >> 0) & 0xff,
3023 (val >> 8) & 0xff,
3024 (val >> 16) & 0xff,
3025 (val >> 24) & 0xff);
3026
3027 for (b = 0; b < 4; ++b) {
3028 if (w < len)
3029 buf[w] = (val >> (b * 8)) & 0xff;
3030 /* we discard the 2 byte checksum */
3031 ++w;
3032 }
3033 }
3034
3035 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036 } else {
3037 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003038 r = -EIO;
3039 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003041
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003042err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303043 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3044 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003045
Archit Tanejab8509752011-08-30 15:48:23 +05303046 return r;
3047}
3048
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003049static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303050 u8 *buf, int buflen)
3051{
3052 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3053 int r;
3054
Archit Taneja9e7e9372012-08-14 12:29:22 +05303055 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303056 if (r)
3057 goto err;
3058
3059 r = dsi_vc_send_bta_sync(dssdev, channel);
3060 if (r)
3061 goto err;
3062
Archit Tanejab3b89c02011-08-30 16:07:39 +05303063 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3064 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303065 if (r < 0)
3066 goto err;
3067
3068 if (r != buflen) {
3069 r = -EIO;
3070 goto err;
3071 }
3072
3073 return 0;
3074err:
3075 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3076 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078
Archit Tanejab3b89c02011-08-30 16:07:39 +05303079static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3080 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3081{
3082 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3083 int r;
3084
Archit Taneja9e7e9372012-08-14 12:29:22 +05303085 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303086 if (r)
3087 return r;
3088
3089 r = dsi_vc_send_bta_sync(dssdev, channel);
3090 if (r)
3091 return r;
3092
3093 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3094 DSS_DSI_CONTENT_GENERIC);
3095 if (r < 0)
3096 return r;
3097
3098 if (r != buflen) {
3099 r = -EIO;
3100 return r;
3101 }
3102
3103 return 0;
3104}
3105
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003106static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303107 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303109 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3110
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303111 return dsi_vc_send_short(dsidev, channel,
3112 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303115static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003116{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303117 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003118 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003119 int r, i;
3120 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003121
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303122 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003123
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303124 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003125
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303126 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003127
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303128 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003129 return 0;
3130
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003131 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303132 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003133 dsi_if_enable(dsidev, 0);
3134 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3135 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003136 }
3137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303138 dsi_sync_vc(dsidev, 0);
3139 dsi_sync_vc(dsidev, 1);
3140 dsi_sync_vc(dsidev, 2);
3141 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303143 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145 dsi_vc_enable(dsidev, 0, false);
3146 dsi_vc_enable(dsidev, 1, false);
3147 dsi_vc_enable(dsidev, 2, false);
3148 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303150 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003151 DSSERR("HS busy when enabling ULPS\n");
3152 return -EIO;
3153 }
3154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303155 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003156 DSSERR("LP busy when enabling ULPS\n");
3157 return -EIO;
3158 }
3159
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303160 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003161 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3162 if (r)
3163 return r;
3164
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003165 mask = 0;
3166
3167 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3168 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3169 continue;
3170 mask |= 1 << i;
3171 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003172 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3173 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003174 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003175
Tomi Valkeinena702c852011-10-12 10:10:21 +03003176 /* flush posted write and wait for SCP interface to finish the write */
3177 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003178
3179 if (wait_for_completion_timeout(&completion,
3180 msecs_to_jiffies(1000)) == 0) {
3181 DSSERR("ULPS enable timeout\n");
3182 r = -EIO;
3183 goto err;
3184 }
3185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303186 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003187 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3188
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003189 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003190 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003191
Tomi Valkeinena702c852011-10-12 10:10:21 +03003192 /* flush posted write and wait for SCP interface to finish the write */
3193 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003194
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303195 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003196
3197 dsi_if_enable(dsidev, false);
3198
3199 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303200
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003201 return 0;
3202
3203err:
3204 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303205 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3206 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003207}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003209static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3210 unsigned ticks, bool x4, bool x16)
3211{
3212 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213 unsigned long total_ticks;
3214 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303215
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303217
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003219 fck = dsi_fclk_rate(dsidev);
3220
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303222 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003223 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003224 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3225 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3226 dsi_write_reg(dsidev, DSI_TIMING2, r);
3227
3228 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3229
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003230 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3231 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303232 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3233 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003235
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003236static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3237 bool x8, bool x16)
3238{
3239 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003240 unsigned long total_ticks;
3241 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003246 fck = dsi_fclk_rate(dsidev);
3247
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003248 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303249 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003250 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003251 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3252 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3253 dsi_write_reg(dsidev, DSI_TIMING1, r);
3254
3255 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3256
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003257 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3258 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303259 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3260 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003261}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003262
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003263static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3264 unsigned ticks, bool x4, bool x16)
3265{
3266 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003267 unsigned long total_ticks;
3268 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303269
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003270 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003272 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003273 fck = dsi_fclk_rate(dsidev);
3274
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003275 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303276 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003278 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3279 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3280 dsi_write_reg(dsidev, DSI_TIMING1, r);
3281
3282 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3283
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003284 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3285 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303286 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3287 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003288}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003290static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3291 unsigned ticks, bool x4, bool x16)
3292{
3293 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003294 unsigned long total_ticks;
3295 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303296
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003299 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003300 fck = dsi_get_txbyteclkhs(dsidev);
3301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003302 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303303 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003305 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3306 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3307 dsi_write_reg(dsidev, DSI_TIMING2, r);
3308
3309 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3310
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003311 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3312 total_ticks,
3313 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303314 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303316
Archit Taneja9e7e9372012-08-14 12:29:22 +05303317static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303318{
Archit Tanejadca2b152012-08-16 18:02:00 +05303319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303320 int num_line_buffers;
3321
Archit Tanejadca2b152012-08-16 18:02:00 +05303322 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303323 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003324 struct videomode *vm = &dsi->vm;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303325 /*
3326 * Don't use line buffers if width is greater than the video
3327 * port's line buffer size
3328 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003329 if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303330 num_line_buffers = 0;
3331 else
3332 num_line_buffers = 2;
3333 } else {
3334 /* Use maximum number of line buffers in command mode */
3335 num_line_buffers = 2;
3336 }
3337
3338 /* LINE_BUFFER */
3339 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3340}
3341
Archit Taneja9e7e9372012-08-14 12:29:22 +05303342static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303343{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303344 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003345 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303346 u32 r;
3347
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003348 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3349 sync_end = true;
3350 else
3351 sync_end = false;
3352
Archit Taneja8af6ff02011-09-05 16:48:27 +05303353 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303354 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3355 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3356 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303357 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003358 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303359 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003360 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303361 dsi_write_reg(dsidev, DSI_CTRL, r);
3362}
3363
Archit Taneja9e7e9372012-08-14 12:29:22 +05303364static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303365{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303366 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3367 int blanking_mode = dsi->vm_timings.blanking_mode;
3368 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3369 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3370 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303371 u32 r;
3372
3373 /*
3374 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3375 * 1 = Long blanking packets are sent in corresponding blanking periods
3376 */
3377 r = dsi_read_reg(dsidev, DSI_CTRL);
3378 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3379 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3380 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3381 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3382 dsi_write_reg(dsidev, DSI_CTRL, r);
3383}
3384
Archit Taneja6f28c292012-05-15 11:32:18 +05303385/*
3386 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3387 * results in maximum transition time for data and clock lanes to enter and
3388 * exit HS mode. Hence, this is the scenario where the least amount of command
3389 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3390 * clock cycles that can be used to interleave command mode data in HS so that
3391 * all scenarios are satisfied.
3392 */
3393static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3394 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3395{
3396 int transition;
3397
3398 /*
3399 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3400 * time of data lanes only, if it isn't set, we need to consider HS
3401 * transition time of both data and clock lanes. HS transition time
3402 * of Scenario 3 is considered.
3403 */
3404 if (ddr_alwon) {
3405 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3406 } else {
3407 int trans1, trans2;
3408 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3409 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3410 enter_hs + 1;
3411 transition = max(trans1, trans2);
3412 }
3413
3414 return blank > transition ? blank - transition : 0;
3415}
3416
3417/*
3418 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3419 * results in maximum transition time for data lanes to enter and exit LP mode.
3420 * Hence, this is the scenario where the least amount of command mode data can
3421 * be interleaved. We program the minimum amount of bytes that can be
3422 * interleaved in LP so that all scenarios are satisfied.
3423 */
3424static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3425 int lp_clk_div, int tdsi_fclk)
3426{
3427 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3428 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3429 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3430 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3431 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3432
3433 /* maximum LP transition time according to Scenario 1 */
3434 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3435
3436 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3437 tlp_avail = thsbyte_clk * (blank - trans_lp);
3438
Archit Taneja2e063c32012-06-04 13:36:34 +05303439 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303440
3441 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3442 26) / 16;
3443
3444 return max(lp_inter, 0);
3445}
3446
Tomi Valkeinen57612172012-11-27 17:32:36 +02003447static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303448{
Archit Taneja6f28c292012-05-15 11:32:18 +05303449 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3450 int blanking_mode;
3451 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3452 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3453 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3454 int tclk_trail, ths_exit, exiths_clk;
3455 bool ddr_alwon;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003456 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303457 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303458 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003459 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303460 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3461 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3462 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3463 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3464 u32 r;
3465
3466 r = dsi_read_reg(dsidev, DSI_CTRL);
3467 blanking_mode = FLD_GET(r, 20, 20);
3468 hfp_blanking_mode = FLD_GET(r, 21, 21);
3469 hbp_blanking_mode = FLD_GET(r, 22, 22);
3470 hsa_blanking_mode = FLD_GET(r, 23, 23);
3471
3472 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3473 hbp = FLD_GET(r, 11, 0);
3474 hfp = FLD_GET(r, 23, 12);
3475 hsa = FLD_GET(r, 31, 24);
3476
3477 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3478 ddr_clk_post = FLD_GET(r, 7, 0);
3479 ddr_clk_pre = FLD_GET(r, 15, 8);
3480
3481 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3482 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3483 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3484
3485 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3486 lp_clk_div = FLD_GET(r, 12, 0);
3487 ddr_alwon = FLD_GET(r, 13, 13);
3488
3489 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3490 ths_exit = FLD_GET(r, 7, 0);
3491
3492 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3493 tclk_trail = FLD_GET(r, 15, 8);
3494
3495 exiths_clk = ths_exit + tclk_trail;
3496
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003497 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja6f28c292012-05-15 11:32:18 +05303498 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3499
3500 if (!hsa_blanking_mode) {
3501 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3502 enter_hs_mode_lat, exit_hs_mode_lat,
3503 exiths_clk, ddr_clk_pre, ddr_clk_post);
3504 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3505 enter_hs_mode_lat, exit_hs_mode_lat,
3506 lp_clk_div, dsi_fclk_hsdiv);
3507 }
3508
3509 if (!hfp_blanking_mode) {
3510 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3511 enter_hs_mode_lat, exit_hs_mode_lat,
3512 exiths_clk, ddr_clk_pre, ddr_clk_post);
3513 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3514 enter_hs_mode_lat, exit_hs_mode_lat,
3515 lp_clk_div, dsi_fclk_hsdiv);
3516 }
3517
3518 if (!hbp_blanking_mode) {
3519 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3520 enter_hs_mode_lat, exit_hs_mode_lat,
3521 exiths_clk, ddr_clk_pre, ddr_clk_post);
3522
3523 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3524 enter_hs_mode_lat, exit_hs_mode_lat,
3525 lp_clk_div, dsi_fclk_hsdiv);
3526 }
3527
3528 if (!blanking_mode) {
3529 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3530 enter_hs_mode_lat, exit_hs_mode_lat,
3531 exiths_clk, ddr_clk_pre, ddr_clk_post);
3532
3533 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3534 enter_hs_mode_lat, exit_hs_mode_lat,
3535 lp_clk_div, dsi_fclk_hsdiv);
3536 }
3537
3538 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3539 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3540 bl_interleave_hs);
3541
3542 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3543 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3544 bl_interleave_lp);
3545
3546 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3547 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3548 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3549 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3550 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3551
3552 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3553 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3554 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3555 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3556 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3557
3558 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3559 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3560 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3561 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3562}
3563
Tomi Valkeinen57612172012-11-27 17:32:36 +02003564static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565{
Archit Taneja02c39602012-08-10 15:01:33 +05303566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 u32 r;
3568 int buswidth = 0;
3569
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003571 DSI_FIFO_SIZE_32,
3572 DSI_FIFO_SIZE_32,
3573 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303575 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003576 DSI_FIFO_SIZE_32,
3577 DSI_FIFO_SIZE_32,
3578 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579
3580 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3582 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3583 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3584 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003585
Archit Taneja02c39602012-08-10 15:01:33 +05303586 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587 case 16:
3588 buswidth = 0;
3589 break;
3590 case 18:
3591 buswidth = 1;
3592 break;
3593 case 24:
3594 buswidth = 2;
3595 break;
3596 default:
3597 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003598 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599 }
3600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303601 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003602 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3603 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3604 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3605 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3606 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3607 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003608 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3609 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003610 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3611 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3612 /* DCS_CMD_CODE, 1=start, 0=continue */
3613 r = FLD_MOD(r, 0, 25, 25);
3614 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303616 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003617
Archit Taneja9e7e9372012-08-14 12:29:22 +05303618 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303619
Archit Tanejadca2b152012-08-16 18:02:00 +05303620 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303621 dsi_config_vp_sync_events(dsidev);
3622 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003623 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303624 }
3625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303626 dsi_vc_initial_config(dsidev, 0);
3627 dsi_vc_initial_config(dsidev, 1);
3628 dsi_vc_initial_config(dsidev, 2);
3629 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003630
3631 return 0;
3632}
3633
Archit Taneja9e7e9372012-08-14 12:29:22 +05303634static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003635{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003636 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003637 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3638 unsigned tclk_pre, tclk_post;
3639 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3640 unsigned ths_trail, ths_exit;
3641 unsigned ddr_clk_pre, ddr_clk_post;
3642 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3643 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003644 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003645 u32 r;
3646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303647 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648 ths_prepare = FLD_GET(r, 31, 24);
3649 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3650 ths_zero = ths_prepare_ths_zero - ths_prepare;
3651 ths_trail = FLD_GET(r, 15, 8);
3652 ths_exit = FLD_GET(r, 7, 0);
3653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303654 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003655 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003656 tclk_trail = FLD_GET(r, 15, 8);
3657 tclk_zero = FLD_GET(r, 7, 0);
3658
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303659 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003660 tclk_prepare = FLD_GET(r, 7, 0);
3661
3662 /* min 8*UI */
3663 tclk_pre = 20;
3664 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303665 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003666
Archit Taneja8af6ff02011-09-05 16:48:27 +05303667 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668
3669 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3670 4);
3671 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3672
3673 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3674 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303676 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003677 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3678 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003680
3681 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3682 ddr_clk_pre,
3683 ddr_clk_post);
3684
3685 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3686 DIV_ROUND_UP(ths_prepare, 4) +
3687 DIV_ROUND_UP(ths_zero + 3, 4);
3688
3689 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3690
3691 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3692 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303693 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003694
3695 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3696 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303697
Archit Tanejadca2b152012-08-16 18:02:00 +05303698 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303699 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303700 int hsa = dsi->vm_timings.hsa;
3701 int hfp = dsi->vm_timings.hfp;
3702 int hbp = dsi->vm_timings.hbp;
3703 int vsa = dsi->vm_timings.vsa;
3704 int vfp = dsi->vm_timings.vfp;
3705 int vbp = dsi->vm_timings.vbp;
3706 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003707 bool hsync_end;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003708 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303709 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303710 int tl, t_he, width_bytes;
3711
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003712 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303713 t_he = hsync_end ?
3714 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3715
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003716 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303717
3718 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3719 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3720 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3721
3722 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3723 hfp, hsync_end ? hsa : 0, tl);
3724 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003725 vsa, vm->vactive);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303726
3727 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3728 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3729 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3730 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3731 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3732
3733 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3734 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3735 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3736 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3737 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3738 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3739
3740 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003741 r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303742 r = FLD_MOD(r, tl, 31, 16); /* TL */
3743 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3744 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003745}
3746
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003747static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003748 const struct omap_dsi_pin_config *pin_cfg)
3749{
3750 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3751 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3752 int num_pins;
3753 const int *pins;
3754 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3755 int num_lanes;
3756 int i;
3757
3758 static const enum dsi_lane_function functions[] = {
3759 DSI_LANE_CLK,
3760 DSI_LANE_DATA1,
3761 DSI_LANE_DATA2,
3762 DSI_LANE_DATA3,
3763 DSI_LANE_DATA4,
3764 };
3765
3766 num_pins = pin_cfg->num_pins;
3767 pins = pin_cfg->pins;
3768
3769 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3770 || num_pins % 2 != 0)
3771 return -EINVAL;
3772
3773 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3774 lanes[i].function = DSI_LANE_UNUSED;
3775
3776 num_lanes = 0;
3777
3778 for (i = 0; i < num_pins; i += 2) {
3779 u8 lane, pol;
3780 int dx, dy;
3781
3782 dx = pins[i];
3783 dy = pins[i + 1];
3784
3785 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3786 return -EINVAL;
3787
3788 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3789 return -EINVAL;
3790
3791 if (dx & 1) {
3792 if (dy != dx - 1)
3793 return -EINVAL;
3794 pol = 1;
3795 } else {
3796 if (dy != dx + 1)
3797 return -EINVAL;
3798 pol = 0;
3799 }
3800
3801 lane = dx / 2;
3802
3803 lanes[lane].function = functions[i / 2];
3804 lanes[lane].polarity = pol;
3805 num_lanes++;
3806 }
3807
3808 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3809 dsi->num_lanes_used = num_lanes;
3810
3811 return 0;
3812}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003813
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003814static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303815{
3816 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303817 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003818 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303819 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003820 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303821 u8 data_type;
3822 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003823 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303824
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003825 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003826 DSSERR("failed to enable display: no output/manager\n");
3827 return -ENODEV;
3828 }
3829
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003830 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003831 if (r)
3832 goto err_init_dispc;
3833
Archit Tanejadca2b152012-08-16 18:02:00 +05303834 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303835 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003836 case OMAP_DSS_DSI_FMT_RGB888:
3837 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3838 break;
3839 case OMAP_DSS_DSI_FMT_RGB666:
3840 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3841 break;
3842 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3843 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3844 break;
3845 case OMAP_DSS_DSI_FMT_RGB565:
3846 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3847 break;
3848 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003849 r = -EINVAL;
3850 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003851 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303852
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003853 dsi_if_enable(dsidev, false);
3854 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303855
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003856 /* MODE, 1 = video mode */
3857 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303858
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003859 word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303860
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003861 dsi_vc_write_long_header(dsidev, channel, data_type,
3862 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303863
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003864 dsi_vc_enable(dsidev, channel, true);
3865 dsi_if_enable(dsidev, true);
3866 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303867
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003868 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003869 if (r)
3870 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303871
3872 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003873
3874err_mgr_enable:
3875 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3876 dsi_if_enable(dsidev, false);
3877 dsi_vc_enable(dsidev, channel, false);
3878 }
3879err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003880 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003881err_init_dispc:
3882 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303883}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303884
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003885static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303886{
3887 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003889 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303890
Archit Tanejadca2b152012-08-16 18:02:00 +05303891 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003892 dsi_if_enable(dsidev, false);
3893 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303894
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003895 /* MODE, 0 = command mode */
3896 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303897
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003898 dsi_vc_enable(dsidev, channel, true);
3899 dsi_if_enable(dsidev, true);
3900 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303901
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003902 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003903
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003904 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303905}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303906
Tomi Valkeinen57612172012-11-27 17:32:36 +02003907static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003908{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303909 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003910 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003911 unsigned bytespp;
3912 unsigned bytespl;
3913 unsigned bytespf;
3914 unsigned total_len;
3915 unsigned packet_payload;
3916 unsigned packet_len;
3917 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003918 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303919 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02003920 const unsigned line_buf_size = dsi->line_buffer_size;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003921 u16 w = dsi->vm.hactive;
3922 u16 h = dsi->vm.vactive;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003923
Tomi Valkeinen5476e742011-11-03 16:34:20 +02003924 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003925
Archit Tanejad6049142011-08-22 11:58:08 +05303926 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003927
Archit Taneja02c39602012-08-10 15:01:33 +05303928 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003929 bytespl = w * bytespp;
3930 bytespf = bytespl * h;
3931
3932 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3933 * number of lines in a packet. See errata about VP_CLK_RATIO */
3934
3935 if (bytespf < line_buf_size)
3936 packet_payload = bytespf;
3937 else
3938 packet_payload = (line_buf_size) / bytespl * bytespl;
3939
3940 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3941 total_len = (bytespf / packet_payload) * packet_len;
3942
3943 if (bytespf % packet_payload)
3944 total_len += (bytespf % packet_payload) + 1;
3945
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003946 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303947 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003948
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303949 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303950 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303952 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003953 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3954 else
3955 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303956 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003957
3958 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3959 * because DSS interrupts are not capable of waking up the CPU and the
3960 * framedone interrupt could be delayed for quite a long time. I think
3961 * the same goes for any DSS interrupts, but for some reason I have not
3962 * seen the problem anywhere else than here.
3963 */
3964 dispc_disable_sidle();
3965
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303966 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003967
Archit Taneja49dbf582011-05-16 15:17:07 +05303968 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3969 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003970 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003971
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003972 dss_mgr_set_timings(dispc_channel, &dsi->vm);
Archit Taneja55cd63a2012-08-09 15:41:13 +05303973
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003974 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003975
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303976 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003977 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3978 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303979 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003980
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303981 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003982
3983#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303984 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003985#endif
3986 }
3987}
3988
3989#ifdef DSI_CATCH_MISSING_TE
3990static void dsi_te_timeout(unsigned long arg)
3991{
3992 DSSERR("TE not received for 250ms!\n");
3993}
3994#endif
3995
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303996static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003997{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303998 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3999
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004000 /* SIDLEMODE back to smart-idle */
4001 dispc_enable_sidle();
4002
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304003 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004004 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304005 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004006 }
4007
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304008 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004009
4010 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304011 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004012}
4013
4014static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4015{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304016 struct dsi_data *dsi = container_of(work, struct dsi_data,
4017 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004018 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4019 * 250ms which would conflict with this timeout work. What should be
4020 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004021 * possibly scheduled framedone work. However, cancelling the transfer
4022 * on the HW is buggy, and would probably require resetting the whole
4023 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004024
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004025 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304027 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004028}
4029
Tomi Valkeinen15502022012-10-10 13:59:07 +03004030static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304032 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4034
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004035 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4036 * turns itself off. However, DSI still has the pixels in its buffers,
4037 * and is sending the data.
4038 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004039
Tejun Heo136b5722012-08-21 13:18:24 -07004040 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304042 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004043}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004044
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004045static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004046 void (*callback)(int, void *), void *data)
4047{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304048 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304049 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004050 u16 dw, dh;
4051
4052 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304053
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304054 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004055
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004056 dsi->framedone_callback = callback;
4057 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004058
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004059 dw = dsi->vm.hactive;
4060 dh = dsi->vm.vactive;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004061
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004062#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004063 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304064 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004065#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004066 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004067
4068 return 0;
4069}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070
4071/* Display funcs */
4072
Tomi Valkeinen57612172012-11-27 17:32:36 +02004073static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304074{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304075 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4076 struct dispc_clock_info dispc_cinfo;
4077 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004078 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304079
4080 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4081
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004082 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4083 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304084
4085 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4086 if (r) {
4087 DSSERR("Failed to calc dispc clocks\n");
4088 return r;
4089 }
4090
4091 dsi->mgr_config.clock_info = dispc_cinfo;
4092
4093 return 0;
4094}
4095
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004096static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004097 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004098{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304099 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304100 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304101
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004102 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004103 DSS_CLK_SRC_PLL1_1 :
4104 DSS_CLK_SRC_PLL2_1);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004105
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004107 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004108 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304109 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004110 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304111 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304112 }
4113
Archit Taneja7d2572f2012-06-29 14:31:07 +05304114 dsi->mgr_config.stallmode = true;
4115 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304116 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304117 dsi->mgr_config.stallmode = false;
4118 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004119 }
4120
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304121 /*
4122 * override interlace, logic level and edge related parameters in
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004123 * videomode with default values
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304124 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004125 dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
4126 dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
4127 dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
4128 dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
4129 dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
4130 dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
4131 dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
4132 dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
4133 dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
4134 dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
4135 dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304136
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004137 dss_mgr_set_timings(channel, &dsi->vm);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304138
Tomi Valkeinen57612172012-11-27 17:32:36 +02004139 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304140 if (r)
4141 goto err1;
4142
4143 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4144 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304145 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304146 dsi->mgr_config.lcden_sig_polarity = 0;
4147
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004148 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304149
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004150 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304151err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304152 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004153 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004154 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304155err:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004156 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304157 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004158}
4159
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004160static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004161 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004162{
Archit Tanejadca2b152012-08-16 18:02:00 +05304163 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4164
Tomi Valkeinen15502022012-10-10 13:59:07 +03004165 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004166 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004167 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004168
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004169 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004170}
4171
Tomi Valkeinen57612172012-11-27 17:32:36 +02004172static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004173{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004175 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176 int r;
4177
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004178 cinfo = dsi->user_dsi_cinfo;
4179
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004180 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004181 if (r) {
4182 DSSERR("Failed to set dsi clocks\n");
4183 return r;
4184 }
4185
4186 return 0;
4187}
4188
Tomi Valkeinen57612172012-11-27 17:32:36 +02004189static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004190{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004192 int r;
4193
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004194 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195 if (r)
4196 goto err0;
4197
Tomi Valkeinen57612172012-11-27 17:32:36 +02004198 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004199 if (r)
4200 goto err1;
4201
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004202 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004203 DSS_CLK_SRC_PLL1_2 :
4204 DSS_CLK_SRC_PLL2_2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004205
4206 DSSDBG("PLL OK\n");
4207
Archit Taneja9e7e9372012-08-14 12:29:22 +05304208 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209 if (r)
4210 goto err2;
4211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304212 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213
Archit Taneja9e7e9372012-08-14 12:29:22 +05304214 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004215 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
4217 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304218 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219
Tomi Valkeinen57612172012-11-27 17:32:36 +02004220 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221 if (r)
4222 goto err3;
4223
4224 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304225 dsi_vc_enable(dsidev, 0, 1);
4226 dsi_vc_enable(dsidev, 1, 1);
4227 dsi_vc_enable(dsidev, 2, 1);
4228 dsi_vc_enable(dsidev, 3, 1);
4229 dsi_if_enable(dsidev, 1);
4230 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304234 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004235err2:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004236 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004237err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004238 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004239err0:
4240 return r;
4241}
4242
Tomi Valkeinen57612172012-11-27 17:32:36 +02004243static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004244 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004245{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304246 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304247
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304248 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004250
Ville Syrjäläd7370102010-04-22 22:50:09 +02004251 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304252 dsi_if_enable(dsidev, 0);
4253 dsi_vc_enable(dsidev, 0, 0);
4254 dsi_vc_enable(dsidev, 1, 0);
4255 dsi_vc_enable(dsidev, 2, 0);
4256 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004257
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004258 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304259 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304260 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261}
4262
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004263static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004264{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304265 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004267 int r = 0;
4268
4269 DSSDBG("dsi_display_enable\n");
4270
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304271 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004272
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304273 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004275 r = dsi_runtime_get(dsidev);
4276 if (r)
4277 goto err_get_dsi;
4278
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004279 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004280
Tomi Valkeinen57612172012-11-27 17:32:36 +02004281 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004282 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004283 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004284
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304285 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004286
4287 return 0;
4288
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004289err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004290 dsi_runtime_put(dsidev);
4291err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304292 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004293 DSSDBG("dsi_display_enable FAILED\n");
4294 return r;
4295}
4296
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004297static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004298 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304300 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304301 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304302
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004303 DSSDBG("dsi_display_disable\n");
4304
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304305 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304307 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004308
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004309 dsi_sync_vc(dsidev, 0);
4310 dsi_sync_vc(dsidev, 1);
4311 dsi_sync_vc(dsidev, 2);
4312 dsi_sync_vc(dsidev, 3);
4313
Tomi Valkeinen57612172012-11-27 17:32:36 +02004314 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004315
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004316 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304318 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004320
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004321static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304323 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4324 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4325
4326 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004327 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004328}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004329
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004330#ifdef PRINT_VERBOSE_VM_TIMINGS
4331static void print_dsi_vm(const char *str,
4332 const struct omap_dss_dsi_videomode_timings *t)
4333{
4334 unsigned long byteclk = t->hsclk / 4;
4335 int bl, wc, pps, tot;
4336
4337 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4338 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004339 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004340 tot = bl + pps;
4341
4342#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4343
4344 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4345 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4346 str,
4347 byteclk,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004348 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004349 bl, pps, tot,
4350 TO_DSI_T(t->hss),
4351 TO_DSI_T(t->hsa),
4352 TO_DSI_T(t->hse),
4353 TO_DSI_T(t->hbp),
4354 TO_DSI_T(pps),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004355 TO_DSI_T(t->hfp),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004356
4357 TO_DSI_T(bl),
4358 TO_DSI_T(pps),
4359
4360 TO_DSI_T(tot));
4361#undef TO_DSI_T
4362}
4363
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004364static void print_dispc_vm(const char *str, const struct videomode *vm)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004365{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004366 unsigned long pck = vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004367 int hact, bl, tot;
4368
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004369 hact = vm->hactive;
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004370 bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004371 tot = hact + bl;
4372
4373#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4374
4375 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4376 "%u/%u/%u/%u = %u + %u = %u\n",
4377 str,
4378 pck,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004379 vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004380 bl, hact, tot,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004381 TO_DISPC_T(vm->hsync_len),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004382 TO_DISPC_T(vm->hback_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004383 TO_DISPC_T(hact),
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004384 TO_DISPC_T(vm->hfront_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004385 TO_DISPC_T(bl),
4386 TO_DISPC_T(hact),
4387 TO_DISPC_T(tot));
4388#undef TO_DISPC_T
4389}
4390
4391/* note: this is not quite accurate */
4392static void print_dsi_dispc_vm(const char *str,
4393 const struct omap_dss_dsi_videomode_timings *t)
4394{
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004395 struct videomode vm = { 0 };
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004396 unsigned long byteclk = t->hsclk / 4;
4397 unsigned long pck;
4398 u64 dsi_tput;
4399 int dsi_hact, dsi_htot;
4400
4401 dsi_tput = (u64)byteclk * t->ndl * 8;
4402 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4403 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004404 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004405
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004406 vm.pixelclock = pck;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004407 vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004408 vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
4409 vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
Peter Ujfalusi81899062016-09-22 14:06:46 +03004410 vm.hactive = t->hact;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004411
4412 print_dispc_vm(str, &vm);
4413}
4414#endif /* PRINT_VERBOSE_VM_TIMINGS */
4415
4416static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4417 unsigned long pck, void *data)
4418{
4419 struct dsi_clk_calc_ctx *ctx = data;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004420 struct videomode *vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004421
4422 ctx->dispc_cinfo.lck_div = lckd;
4423 ctx->dispc_cinfo.pck_div = pckd;
4424 ctx->dispc_cinfo.lck = lck;
4425 ctx->dispc_cinfo.pck = pck;
4426
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004427 *vm = *ctx->config->vm;
4428 vm->pixelclock = pck;
4429 vm->hactive = ctx->config->vm->hactive;
4430 vm->vactive = ctx->config->vm->vactive;
4431 vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
4432 vm->vfront_porch = vm->vback_porch = 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004433
4434 return true;
4435}
4436
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004437static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004438 void *data)
4439{
4440 struct dsi_clk_calc_ctx *ctx = data;
4441
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004442 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004443 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004444
4445 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4446 dsi_cm_calc_dispc_cb, ctx);
4447}
4448
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004449static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4450 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004451{
4452 struct dsi_clk_calc_ctx *ctx = data;
4453
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004454 ctx->dsi_cinfo.n = n;
4455 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004456 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004457 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004458
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004459 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004460 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004461 dsi_cm_calc_hsdiv_cb, ctx);
4462}
4463
4464static bool dsi_cm_calc(struct dsi_data *dsi,
4465 const struct omap_dss_dsi_config *cfg,
4466 struct dsi_clk_calc_ctx *ctx)
4467{
4468 unsigned long clkin;
4469 int bitspp, ndl;
4470 unsigned long pll_min, pll_max;
4471 unsigned long pck, txbyteclk;
4472
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004473 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004474 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4475 ndl = dsi->num_lanes_used - 1;
4476
4477 /*
4478 * Here we should calculate minimum txbyteclk to be able to send the
4479 * frame in time, and also to handle TE. That's not very simple, though,
4480 * especially as we go to LP between each pixel packet due to HW
4481 * "feature". So let's just estimate very roughly and multiply by 1.5.
4482 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004483 pck = cfg->vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004484 pck = pck * 3 / 2;
4485 txbyteclk = pck * bitspp / 8 / ndl;
4486
4487 memset(ctx, 0, sizeof(*ctx));
4488 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004489 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004490 ctx->config = cfg;
4491 ctx->req_pck_min = pck;
4492 ctx->req_pck_nom = pck;
4493 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004494
4495 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4496 pll_max = cfg->hs_clk_max * 4;
4497
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004498 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004499 pll_min, pll_max,
4500 dsi_cm_calc_pll_cb, ctx);
4501}
4502
4503static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4504{
4505 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4506 const struct omap_dss_dsi_config *cfg = ctx->config;
4507 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4508 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aede2014-11-07 13:08:16 +02004509 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004510 unsigned long byteclk = hsclk / 4;
4511
4512 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4513 int xres;
4514 int panel_htot, panel_hbl; /* pixels */
4515 int dispc_htot, dispc_hbl; /* pixels */
4516 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4517 int hfp, hsa, hbp;
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004518 const struct videomode *req_vm;
4519 struct videomode *dispc_vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004520 struct omap_dss_dsi_videomode_timings *dsi_vm;
4521 u64 dsi_tput, dispc_tput;
4522
4523 dsi_tput = (u64)byteclk * ndl * 8;
4524
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004525 req_vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004526 req_pck_min = ctx->req_pck_min;
4527 req_pck_max = ctx->req_pck_max;
4528 req_pck_nom = ctx->req_pck_nom;
4529
4530 dispc_pck = ctx->dispc_cinfo.pck;
4531 dispc_tput = (u64)dispc_pck * bitspp;
4532
Peter Ujfalusi81899062016-09-22 14:06:46 +03004533 xres = req_vm->hactive;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004534
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004535 panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
4536 req_vm->hsync_len;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004537 panel_htot = xres + panel_hbl;
4538
4539 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4540
4541 /*
4542 * When there are no line buffers, DISPC and DSI must have the
4543 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4544 */
4545 if (dsi->line_buffer_size < xres * bitspp / 8) {
4546 if (dispc_tput != dsi_tput)
4547 return false;
4548 } else {
4549 if (dispc_tput < dsi_tput)
4550 return false;
4551 }
4552
4553 /* DSI tput must be over the min requirement */
4554 if (dsi_tput < (u64)bitspp * req_pck_min)
4555 return false;
4556
4557 /* When non-burst mode, DSI tput must be below max requirement. */
4558 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4559 if (dsi_tput > (u64)bitspp * req_pck_max)
4560 return false;
4561 }
4562
4563 hss = DIV_ROUND_UP(4, ndl);
4564
4565 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004566 if (ndl == 3 && req_vm->hsync_len == 0)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004567 hse = 1;
4568 else
4569 hse = DIV_ROUND_UP(4, ndl);
4570 } else {
4571 hse = 0;
4572 }
4573
4574 /* DSI htot to match the panel's nominal pck */
4575 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4576
4577 /* fail if there would be no time for blanking */
4578 if (dsi_htot < hss + hse + dsi_hact)
4579 return false;
4580
4581 /* total DSI blanking needed to achieve panel's TL */
4582 dsi_hbl = dsi_htot - dsi_hact;
4583
4584 /* DISPC htot to match the DSI TL */
4585 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4586
4587 /* verify that the DSI and DISPC TLs are the same */
4588 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4589 return false;
4590
4591 dispc_hbl = dispc_htot - xres;
4592
4593 /* setup DSI videomode */
4594
4595 dsi_vm = &ctx->dsi_vm;
4596 memset(dsi_vm, 0, sizeof(*dsi_vm));
4597
4598 dsi_vm->hsclk = hsclk;
4599
4600 dsi_vm->ndl = ndl;
4601 dsi_vm->bitspp = bitspp;
4602
4603 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4604 hsa = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004605 } else if (ndl == 3 && req_vm->hsync_len == 0) {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004606 hsa = 0;
4607 } else {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004608 hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004609 hsa = max(hsa - hse, 1);
4610 }
4611
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004612 hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004613 hbp = max(hbp, 1);
4614
4615 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4616 if (hfp < 1) {
4617 int t;
4618 /* we need to take cycles from hbp */
4619
4620 t = 1 - hfp;
4621 hbp = max(hbp - t, 1);
4622 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4623
4624 if (hfp < 1 && hsa > 0) {
4625 /* we need to take cycles from hsa */
4626 t = 1 - hfp;
4627 hsa = max(hsa - t, 1);
4628 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4629 }
4630 }
4631
4632 if (hfp < 1)
4633 return false;
4634
4635 dsi_vm->hss = hss;
4636 dsi_vm->hsa = hsa;
4637 dsi_vm->hse = hse;
4638 dsi_vm->hbp = hbp;
4639 dsi_vm->hact = xres;
4640 dsi_vm->hfp = hfp;
4641
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +03004642 dsi_vm->vsa = req_vm->vsync_len;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004643 dsi_vm->vbp = req_vm->vback_porch;
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004644 dsi_vm->vact = req_vm->vactive;
Peter Ujfalusi0996c682016-09-22 14:06:52 +03004645 dsi_vm->vfp = req_vm->vfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004646
4647 dsi_vm->trans_mode = cfg->trans_mode;
4648
4649 dsi_vm->blanking_mode = 0;
4650 dsi_vm->hsa_blanking_mode = 1;
4651 dsi_vm->hfp_blanking_mode = 1;
4652 dsi_vm->hbp_blanking_mode = 1;
4653
4654 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4655 dsi_vm->window_sync = 4;
4656
4657 /* setup DISPC videomode */
4658
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004659 dispc_vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004660 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004661 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004662
4663 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004664 hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004665 req_pck_nom);
4666 hsa = max(hsa, 1);
4667 } else {
4668 hsa = 1;
4669 }
4670
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004671 hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004672 hbp = max(hbp, 1);
4673
4674 hfp = dispc_hbl - hsa - hbp;
4675 if (hfp < 1) {
4676 int t;
4677 /* we need to take cycles from hbp */
4678
4679 t = 1 - hfp;
4680 hbp = max(hbp - t, 1);
4681 hfp = dispc_hbl - hsa - hbp;
4682
4683 if (hfp < 1) {
4684 /* we need to take cycles from hsa */
4685 t = 1 - hfp;
4686 hsa = max(hsa - t, 1);
4687 hfp = dispc_hbl - hsa - hbp;
4688 }
4689 }
4690
4691 if (hfp < 1)
4692 return false;
4693
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03004694 dispc_vm->hfront_porch = hfp;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004695 dispc_vm->hsync_len = hsa;
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004696 dispc_vm->hback_porch = hbp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004697
4698 return true;
4699}
4700
4701
4702static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4703 unsigned long pck, void *data)
4704{
4705 struct dsi_clk_calc_ctx *ctx = data;
4706
4707 ctx->dispc_cinfo.lck_div = lckd;
4708 ctx->dispc_cinfo.pck_div = pckd;
4709 ctx->dispc_cinfo.lck = lck;
4710 ctx->dispc_cinfo.pck = pck;
4711
4712 if (dsi_vm_calc_blanking(ctx) == false)
4713 return false;
4714
4715#ifdef PRINT_VERBOSE_VM_TIMINGS
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004716 print_dispc_vm("dispc", &ctx->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004717 print_dsi_vm("dsi ", &ctx->dsi_vm);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004718 print_dispc_vm("req ", ctx->config->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004719 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4720#endif
4721
4722 return true;
4723}
4724
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004725static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004726 void *data)
4727{
4728 struct dsi_clk_calc_ctx *ctx = data;
4729 unsigned long pck_max;
4730
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004731 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004732 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004733
4734 /*
4735 * In burst mode we can let the dispc pck be arbitrarily high, but it
4736 * limits our scaling abilities. So for now, don't aim too high.
4737 */
4738
4739 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4740 pck_max = ctx->req_pck_max + 10000000;
4741 else
4742 pck_max = ctx->req_pck_max;
4743
4744 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4745 dsi_vm_calc_dispc_cb, ctx);
4746}
4747
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004748static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4749 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004750{
4751 struct dsi_clk_calc_ctx *ctx = data;
4752
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004753 ctx->dsi_cinfo.n = n;
4754 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004755 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004756 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004757
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004758 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004759 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004760 dsi_vm_calc_hsdiv_cb, ctx);
4761}
4762
4763static bool dsi_vm_calc(struct dsi_data *dsi,
4764 const struct omap_dss_dsi_config *cfg,
4765 struct dsi_clk_calc_ctx *ctx)
4766{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004767 const struct videomode *vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004768 unsigned long clkin;
4769 unsigned long pll_min;
4770 unsigned long pll_max;
4771 int ndl = dsi->num_lanes_used - 1;
4772 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4773 unsigned long byteclk_min;
4774
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004775 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004776
4777 memset(ctx, 0, sizeof(*ctx));
4778 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004779 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004780 ctx->config = cfg;
4781
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004782 /* these limits should come from the panel driver */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004783 ctx->req_pck_min = vm->pixelclock - 1000;
4784 ctx->req_pck_nom = vm->pixelclock;
4785 ctx->req_pck_max = vm->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004786
4787 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4788 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4789
4790 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4791 pll_max = cfg->hs_clk_max * 4;
4792 } else {
4793 unsigned long byteclk_max;
4794 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4795 ndl * 8);
4796
4797 pll_max = byteclk_max * 4 * 4;
4798 }
4799
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004800 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004801 pll_min, pll_max,
4802 dsi_vm_calc_pll_cb, ctx);
4803}
4804
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004805static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004806 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304807{
4808 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4809 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004810 struct dsi_clk_calc_ctx ctx;
4811 bool ok;
4812 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304813
4814 mutex_lock(&dsi->lock);
4815
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004816 dsi->pix_fmt = config->pixel_format;
4817 dsi->mode = config->mode;
4818
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004819 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4820 ok = dsi_vm_calc(dsi, config, &ctx);
4821 else
4822 ok = dsi_cm_calc(dsi, config, &ctx);
4823
4824 if (!ok) {
4825 DSSERR("failed to find suitable DSI clock settings\n");
4826 r = -EINVAL;
4827 goto err;
4828 }
4829
4830 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
4831
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004832 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004833 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004834 if (r) {
4835 DSSERR("failed to find suitable DSI LP clock settings\n");
4836 goto err;
4837 }
4838
4839 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4840 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4841
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004842 dsi->vm = ctx.vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004843 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304844
4845 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304846
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004847 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004848err:
4849 mutex_unlock(&dsi->lock);
4850
4851 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004852}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304853
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004854/*
4855 * Return a hardcoded channel for the DSI output. This should work for
4856 * current use cases, but this can be later expanded to either resolve
4857 * the channel in some more dynamic manner, or get the channel as a user
4858 * parameter.
4859 */
4860static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05304861{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004862 switch (omapdss_get_version()) {
4863 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05304864 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004865 DSSWARN("DSI not supported\n");
4866 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304867
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004868 case OMAPDSS_VER_OMAP34xx_ES1:
4869 case OMAPDSS_VER_OMAP34xx_ES3:
4870 case OMAPDSS_VER_OMAP3630:
4871 case OMAPDSS_VER_AM35xx:
4872 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304873
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004874 case OMAPDSS_VER_OMAP4430_ES1:
4875 case OMAPDSS_VER_OMAP4430_ES2:
4876 case OMAPDSS_VER_OMAP4:
4877 switch (module_id) {
4878 case 0:
4879 return OMAP_DSS_CHANNEL_LCD;
4880 case 1:
4881 return OMAP_DSS_CHANNEL_LCD2;
4882 default:
4883 DSSWARN("unsupported module id\n");
4884 return OMAP_DSS_CHANNEL_LCD;
4885 }
Archit Tanejae3525742012-08-09 15:23:43 +05304886
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004887 case OMAPDSS_VER_OMAP5:
4888 switch (module_id) {
4889 case 0:
4890 return OMAP_DSS_CHANNEL_LCD;
4891 case 1:
4892 return OMAP_DSS_CHANNEL_LCD3;
4893 default:
4894 DSSWARN("unsupported module id\n");
4895 return OMAP_DSS_CHANNEL_LCD;
4896 }
4897
4898 default:
4899 DSSWARN("unsupported DSS version\n");
4900 return OMAP_DSS_CHANNEL_LCD;
4901 }
Archit Taneja02c39602012-08-10 15:01:33 +05304902}
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004903
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004904static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304905{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304906 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4907 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304908 int i;
4909
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304910 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4911 if (!dsi->vc[i].dssdev) {
4912 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304913 *channel = i;
4914 return 0;
4915 }
4916 }
4917
4918 DSSERR("cannot get VC for display %s", dssdev->name);
4919 return -ENOSPC;
4920}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304921
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004922static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304923{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304924 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4925 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4926
Archit Taneja5ee3c142011-03-02 12:35:53 +05304927 if (vc_id < 0 || vc_id > 3) {
4928 DSSERR("VC ID out of range\n");
4929 return -EINVAL;
4930 }
4931
4932 if (channel < 0 || channel > 3) {
4933 DSSERR("Virtual Channel out of range\n");
4934 return -EINVAL;
4935 }
4936
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304937 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304938 DSSERR("Virtual Channel not allocated to display %s\n",
4939 dssdev->name);
4940 return -EINVAL;
4941 }
4942
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304943 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304944
4945 return 0;
4946}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304947
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004948static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304949{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304950 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4951 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4952
Archit Taneja5ee3c142011-03-02 12:35:53 +05304953 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304954 dsi->vc[channel].dssdev == dssdev) {
4955 dsi->vc[channel].dssdev = NULL;
4956 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304957 }
4958}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304959
Tomi Valkeinene406f902010-06-09 15:28:12 +03004960
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004961static int dsi_get_clocks(struct platform_device *dsidev)
4962{
4963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4964 struct clk *clk;
4965
Sachin Kamat5303b3a2013-04-02 14:33:00 +03004966 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004967 if (IS_ERR(clk)) {
4968 DSSERR("can't get fck\n");
4969 return PTR_ERR(clk);
4970 }
4971
4972 dsi->dss_clk = clk;
4973
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004974 return 0;
4975}
4976
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004977static int dsi_connect(struct omap_dss_device *dssdev,
4978 struct omap_dss_device *dst)
4979{
4980 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004981 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004982 int r;
4983
4984 r = dsi_regulator_init(dsidev);
4985 if (r)
4986 return r;
4987
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004988 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004989 if (r)
4990 return r;
4991
4992 r = omapdss_output_set_device(dssdev, dst);
4993 if (r) {
4994 DSSERR("failed to connect output to new device: %s\n",
4995 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004996 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004997 return r;
4998 }
4999
5000 return 0;
5001}
5002
5003static void dsi_disconnect(struct omap_dss_device *dssdev,
5004 struct omap_dss_device *dst)
5005{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005006 enum omap_channel dispc_channel = dssdev->dispc_channel;
5007
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005008 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005009
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005010 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005011 return;
5012
5013 omapdss_output_unset_device(dssdev);
5014
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005015 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005016}
5017
5018static const struct omapdss_dsi_ops dsi_ops = {
5019 .connect = dsi_connect,
5020 .disconnect = dsi_disconnect,
5021
5022 .bus_lock = dsi_bus_lock,
5023 .bus_unlock = dsi_bus_unlock,
5024
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005025 .enable = dsi_display_enable,
5026 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005027
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005028 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005029
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005030 .configure_pins = dsi_configure_pins,
5031 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005032
5033 .enable_video_output = dsi_enable_video_output,
5034 .disable_video_output = dsi_disable_video_output,
5035
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005036 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005037
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005038 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005039
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005040 .request_vc = dsi_request_vc,
5041 .set_vc_id = dsi_set_vc_id,
5042 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005043
5044 .dcs_write = dsi_vc_dcs_write,
5045 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5046 .dcs_read = dsi_vc_dcs_read,
5047
5048 .gen_write = dsi_vc_generic_write,
5049 .gen_write_nosync = dsi_vc_generic_write_nosync,
5050 .gen_read = dsi_vc_generic_read,
5051
5052 .bta_sync = dsi_vc_send_bta_sync,
5053
5054 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5055};
5056
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005057static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305058{
5059 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005060 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305061
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005062 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305063 out->id = dsi->module_id == 0 ?
5064 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5065
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005066 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005067 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005068 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005069 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005070 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305071
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005072 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305073}
5074
Tomi Valkeinend1890a62013-04-26 13:47:41 +03005075static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305076{
5077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005078 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305079
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005080 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305081}
5082
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005083static int dsi_probe_of(struct platform_device *pdev)
5084{
5085 struct device_node *node = pdev->dev.of_node;
5086 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5087 struct property *prop;
5088 u32 lane_arr[10];
5089 int len, num_pins;
5090 int r, i;
5091 struct device_node *ep;
5092 struct omap_dsi_pin_config pin_cfg;
5093
Rob Herring09bffa62017-03-22 08:26:08 -05005094 ep = of_graph_get_endpoint_by_regs(node, 0, 0);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005095 if (!ep)
5096 return 0;
5097
5098 prop = of_find_property(ep, "lanes", &len);
5099 if (prop == NULL) {
5100 dev_err(&pdev->dev, "failed to find lane data\n");
5101 r = -EINVAL;
5102 goto err;
5103 }
5104
5105 num_pins = len / sizeof(u32);
5106
5107 if (num_pins < 4 || num_pins % 2 != 0 ||
5108 num_pins > dsi->num_lanes_supported * 2) {
5109 dev_err(&pdev->dev, "bad number of lanes\n");
5110 r = -EINVAL;
5111 goto err;
5112 }
5113
5114 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5115 if (r) {
5116 dev_err(&pdev->dev, "failed to read lane data\n");
5117 goto err;
5118 }
5119
5120 pin_cfg.num_pins = num_pins;
5121 for (i = 0; i < num_pins; ++i)
5122 pin_cfg.pins[i] = (int)lane_arr[i];
5123
5124 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5125 if (r) {
5126 dev_err(&pdev->dev, "failed to configure pins");
5127 goto err;
5128 }
5129
5130 of_node_put(ep);
5131
5132 return 0;
5133
5134err:
5135 of_node_put(ep);
5136 return r;
5137}
5138
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005139static const struct dss_pll_ops dsi_pll_ops = {
5140 .enable = dsi_pll_enable,
5141 .disable = dsi_pll_disable,
5142 .set_config = dss_pll_write_config_type_a,
5143};
5144
5145static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005146 .type = DSS_PLL_TYPE_A,
5147
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005148 .n_max = (1 << 7) - 1,
5149 .m_max = (1 << 11) - 1,
5150 .mX_max = (1 << 4) - 1,
5151 .fint_min = 750000,
5152 .fint_max = 2100000,
5153 .clkdco_low = 1000000000,
5154 .clkdco_max = 1800000000,
5155
5156 .n_msb = 7,
5157 .n_lsb = 1,
5158 .m_msb = 18,
5159 .m_lsb = 8,
5160
5161 .mX_msb[0] = 22,
5162 .mX_lsb[0] = 19,
5163 .mX_msb[1] = 26,
5164 .mX_lsb[1] = 23,
5165
5166 .has_stopmode = true,
5167 .has_freqsel = true,
5168 .has_selfreqdco = false,
5169 .has_refsel = false,
5170};
5171
5172static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005173 .type = DSS_PLL_TYPE_A,
5174
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005175 .n_max = (1 << 8) - 1,
5176 .m_max = (1 << 12) - 1,
5177 .mX_max = (1 << 5) - 1,
5178 .fint_min = 500000,
5179 .fint_max = 2500000,
5180 .clkdco_low = 1000000000,
5181 .clkdco_max = 1800000000,
5182
5183 .n_msb = 8,
5184 .n_lsb = 1,
5185 .m_msb = 20,
5186 .m_lsb = 9,
5187
5188 .mX_msb[0] = 25,
5189 .mX_lsb[0] = 21,
5190 .mX_msb[1] = 30,
5191 .mX_lsb[1] = 26,
5192
5193 .has_stopmode = true,
5194 .has_freqsel = false,
5195 .has_selfreqdco = false,
5196 .has_refsel = false,
5197};
5198
5199static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005200 .type = DSS_PLL_TYPE_A,
5201
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005202 .n_max = (1 << 8) - 1,
5203 .m_max = (1 << 12) - 1,
5204 .mX_max = (1 << 5) - 1,
5205 .fint_min = 150000,
5206 .fint_max = 52000000,
5207 .clkdco_low = 1000000000,
5208 .clkdco_max = 1800000000,
5209
5210 .n_msb = 8,
5211 .n_lsb = 1,
5212 .m_msb = 20,
5213 .m_lsb = 9,
5214
5215 .mX_msb[0] = 25,
5216 .mX_lsb[0] = 21,
5217 .mX_msb[1] = 30,
5218 .mX_lsb[1] = 26,
5219
5220 .has_stopmode = true,
5221 .has_freqsel = false,
5222 .has_selfreqdco = true,
5223 .has_refsel = true,
5224};
5225
5226static int dsi_init_pll_data(struct platform_device *dsidev)
5227{
5228 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5229 struct dss_pll *pll = &dsi->pll;
5230 struct clk *clk;
5231 int r;
5232
5233 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5234 if (IS_ERR(clk)) {
5235 DSSERR("can't get sys_clk\n");
5236 return PTR_ERR(clk);
5237 }
5238
5239 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005240 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005241 pll->clkin = clk;
5242 pll->base = dsi->pll_base;
5243
5244 switch (omapdss_get_version()) {
5245 case OMAPDSS_VER_OMAP34xx_ES1:
5246 case OMAPDSS_VER_OMAP34xx_ES3:
5247 case OMAPDSS_VER_OMAP3630:
5248 case OMAPDSS_VER_AM35xx:
5249 pll->hw = &dss_omap3_dsi_pll_hw;
5250 break;
5251
5252 case OMAPDSS_VER_OMAP4430_ES1:
5253 case OMAPDSS_VER_OMAP4430_ES2:
5254 case OMAPDSS_VER_OMAP4:
5255 pll->hw = &dss_omap4_dsi_pll_hw;
5256 break;
5257
5258 case OMAPDSS_VER_OMAP5:
5259 pll->hw = &dss_omap5_dsi_pll_hw;
5260 break;
5261
5262 default:
5263 return -ENODEV;
5264 }
5265
5266 pll->ops = &dsi_pll_ops;
5267
5268 r = dss_pll_register(pll);
5269 if (r)
5270 return r;
5271
5272 return 0;
5273}
5274
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005275/* DSI1 HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005276static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005277{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005278 struct platform_device *dsidev = to_platform_device(dev);
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005279 const struct dsi_module_id_data *d;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005280 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005281 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305282 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005283 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005284 struct resource *res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005285
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005286 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005287 if (!dsi)
5288 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305289
5290 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305291 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305293 spin_lock_init(&dsi->irq_lock);
5294 spin_lock_init(&dsi->errors_lock);
5295 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005296
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005297#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305298 spin_lock_init(&dsi->irq_stats_lock);
5299 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005300#endif
5301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305302 mutex_init(&dsi->lock);
5303 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005304
Tejun Heo203b42f2012-08-21 13:18:23 -07005305 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5306 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305307
5308#ifdef DSI_CATCH_MISSING_TE
5309 init_timer(&dsi->te_timer);
5310 dsi->te_timer.function = dsi_te_timeout;
5311 dsi->te_timer.data = 0;
5312#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005313
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005314 dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5315 dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005316 if (IS_ERR(dsi->proto_base))
5317 return PTR_ERR(dsi->proto_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005318
5319 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005320 dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res);
5321 if (IS_ERR(dsi->phy_base))
5322 return PTR_ERR(dsi->phy_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005323
5324 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005325 dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res);
5326 if (IS_ERR(dsi->pll_base))
5327 return PTR_ERR(dsi->pll_base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005328
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305329 dsi->irq = platform_get_irq(dsi->pdev, 0);
5330 if (dsi->irq < 0) {
5331 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005332 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305333 }
archit tanejaaffe3602011-02-23 08:41:03 +00005334
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005335 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5336 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005337 if (r < 0) {
5338 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005339 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005340 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005341
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005342 d = of_match_node(dsi_of_match, dsidev->dev.of_node)->data;
5343 while (d->address != 0 && d->address != dsi_mem->start)
5344 d++;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005345
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005346 if (d->address == 0) {
5347 DSSERR("unsupported DSI module\n");
5348 return -ENODEV;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005349 }
5350
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005351 dsi->module_id = d->id;
5352
Archit Taneja5ee3c142011-03-02 12:35:53 +05305353 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305354 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305355 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305356 dsi->vc[i].dssdev = NULL;
5357 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305358 }
5359
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005360 r = dsi_get_clocks(dsidev);
5361 if (r)
5362 return r;
5363
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005364 dsi_init_pll_data(dsidev);
5365
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005366 pm_runtime_enable(&dsidev->dev);
5367
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005368 r = dsi_runtime_get(dsidev);
5369 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005370 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005371
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305372 rev = dsi_read_reg(dsidev, DSI_REVISION);
5373 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005374 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5375
Tomi Valkeinend9820852011-10-12 15:05:59 +03005376 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5377 * of data to 3 by default */
5378 if (dss_has_feature(FEAT_DSI_GNQ))
5379 /* NB_DATA_LANES */
5380 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5381 else
5382 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305383
Tomi Valkeinen99322572013-03-05 10:37:02 +02005384 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5385
Archit Taneja81b87f52012-09-26 16:30:49 +05305386 dsi_init_output(dsidev);
5387
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005388 r = dsi_probe_of(dsidev);
5389 if (r) {
5390 DSSERR("Invalid DSI DT data\n");
5391 goto err_probe_of;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005392 }
5393
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005394 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev);
5395 if (r)
5396 DSSERR("Failed to populate DSI child devices: %d\n", r);
5397
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005398 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005399
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005400 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005401 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005402 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005403 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5404
5405#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005406 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005407 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005408 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005409 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5410#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005411
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005412 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005413
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005414err_probe_of:
5415 dsi_uninit_output(dsidev);
5416 dsi_runtime_put(dsidev);
5417
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005418err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005419 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005420 return r;
5421}
5422
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005423static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005424{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005425 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5427
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005428 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005429
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005430 WARN_ON(dsi->scp_clk_refcount > 0);
5431
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005432 dss_pll_unregister(&dsi->pll);
5433
Archit Taneja81b87f52012-09-26 16:30:49 +05305434 dsi_uninit_output(dsidev);
5435
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005436 pm_runtime_disable(&dsidev->dev);
5437
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005438 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5439 regulator_disable(dsi->vdds_dsi_reg);
5440 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005441 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005442}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005443
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005444static const struct component_ops dsi_component_ops = {
5445 .bind = dsi_bind,
5446 .unbind = dsi_unbind,
5447};
5448
5449static int dsi_probe(struct platform_device *pdev)
5450{
5451 return component_add(&pdev->dev, &dsi_component_ops);
5452}
5453
5454static int dsi_remove(struct platform_device *pdev)
5455{
5456 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005457 return 0;
5458}
5459
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005460static int dsi_runtime_suspend(struct device *dev)
5461{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005462 struct platform_device *pdev = to_platform_device(dev);
5463 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5464
5465 dsi->is_enabled = false;
5466 /* ensure the irq handler sees the is_enabled value */
5467 smp_wmb();
5468 /* wait for current handler to finish before turning the DSI off */
5469 synchronize_irq(dsi->irq);
5470
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005471 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005472
5473 return 0;
5474}
5475
5476static int dsi_runtime_resume(struct device *dev)
5477{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005478 struct platform_device *pdev = to_platform_device(dev);
5479 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005480 int r;
5481
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005482 r = dispc_runtime_get();
5483 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005484 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005485
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005486 dsi->is_enabled = true;
5487 /* ensure the irq handler sees the is_enabled value */
5488 smp_wmb();
5489
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005490 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005491}
5492
5493static const struct dev_pm_ops dsi_pm_ops = {
5494 .runtime_suspend = dsi_runtime_suspend,
5495 .runtime_resume = dsi_runtime_resume,
5496};
5497
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005498static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5499 { .address = 0x4804fc00, .id = 0, },
5500 { },
5501};
5502
5503static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5504 { .address = 0x58004000, .id = 0, },
5505 { .address = 0x58005000, .id = 1, },
5506 { },
5507};
5508
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005509static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5510 { .address = 0x58004000, .id = 0, },
5511 { .address = 0x58009000, .id = 1, },
5512 { },
5513};
5514
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005515static const struct of_device_id dsi_of_match[] = {
5516 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5517 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005518 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005519 {},
5520};
5521
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005522static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005523 .probe = dsi_probe,
5524 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005525 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005526 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005527 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005528 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005529 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005530 },
5531};
5532
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005533int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005534{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005535 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005536}
5537
Tomi Valkeinenede92692015-06-04 14:12:16 +03005538void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005539{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005540 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005541}