blob: f50d6fc0d92ea3a22e5f5db1b13942fd9bf7653c [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030043#include <linux/component.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
Peter Ujfalusi32043da2016-05-27 14:40:49 +030047#include "omapdss.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053049#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051#define DSI_CATCH_MISSING_TE
52
Tomi Valkeinen68104462013-12-17 13:53:28 +020053struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020054
Tomi Valkeinen68104462013-12-17 13:53:28 +020055#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020057/* DSI Protocol Engine */
58
Tomi Valkeinen68104462013-12-17 13:53:28 +020059#define DSI_PROTO 0
60#define DSI_PROTO_SZ 0x200
61
62#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
63#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
64#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
65#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
66#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
67#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
68#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
69#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
70#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
71#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
72#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
73#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
74#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
75#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
76#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
77#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
78#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
79#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
80#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
81#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
82#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
83#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
84#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
85#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
86#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
87#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
88#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
89#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
90#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
92#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
93#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
94#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
95#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020096
97/* DSIPHY_SCP */
98
Tomi Valkeinen68104462013-12-17 13:53:28 +020099#define DSI_PHY 1
100#define DSI_PHY_OFFSET 0x200
101#define DSI_PHY_SZ 0x40
102
103#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
104#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
105#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
106#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
107#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200108
109/* DSI_PLL_CTRL_SCP */
110
Tomi Valkeinen68104462013-12-17 13:53:28 +0200111#define DSI_PLL 2
112#define DSI_PLL_OFFSET 0x300
113#define DSI_PLL_SZ 0x20
114
115#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
116#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
117#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
118#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
119#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200120
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530121#define REG_GET(dsidev, idx, start, end) \
122 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200123
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530124#define REG_FLD_MOD(dsidev, idx, val, start, end) \
125 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200126
127/* Global interrupts */
128#define DSI_IRQ_VC0 (1 << 0)
129#define DSI_IRQ_VC1 (1 << 1)
130#define DSI_IRQ_VC2 (1 << 2)
131#define DSI_IRQ_VC3 (1 << 3)
132#define DSI_IRQ_WAKEUP (1 << 4)
133#define DSI_IRQ_RESYNC (1 << 5)
134#define DSI_IRQ_PLL_LOCK (1 << 7)
135#define DSI_IRQ_PLL_UNLOCK (1 << 8)
136#define DSI_IRQ_PLL_RECALL (1 << 9)
137#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
138#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
139#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
140#define DSI_IRQ_TE_TRIGGER (1 << 16)
141#define DSI_IRQ_ACK_TRIGGER (1 << 17)
142#define DSI_IRQ_SYNC_LOST (1 << 18)
143#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
144#define DSI_IRQ_TA_TIMEOUT (1 << 20)
145#define DSI_IRQ_ERROR_MASK \
146 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300147 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200148#define DSI_IRQ_CHANNEL_MASK 0xf
149
150/* Virtual channel interrupts */
151#define DSI_VC_IRQ_CS (1 << 0)
152#define DSI_VC_IRQ_ECC_CORR (1 << 1)
153#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
154#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
155#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
156#define DSI_VC_IRQ_BTA (1 << 5)
157#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
158#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
159#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
160#define DSI_VC_IRQ_ERROR_MASK \
161 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
162 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
163 DSI_VC_IRQ_FIFO_TX_UDF)
164
165/* ComplexIO interrupts */
166#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
167#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
168#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200169#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
170#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200171#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
172#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
173#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200174#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
175#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200176#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
177#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
178#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
180#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200181#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
182#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
183#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200184#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
185#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200186#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200192#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
195#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
197#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300198#define DSI_CIO_IRQ_ERROR_MASK \
199 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200200 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
201 DSI_CIO_IRQ_ERRSYNCESC5 | \
202 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
203 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
204 DSI_CIO_IRQ_ERRESC5 | \
205 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
206 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
207 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300208 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
209 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200210 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200213
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200214typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
215
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200216static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200217 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200218static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200219 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200220
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300221static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
222
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200223/* DSI PLL HSDIV indices */
224#define HSDIV_DISPC 0
225#define HSDIV_DSI 1
226
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200227#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300228#define DSI_MAX_NR_LANES 5
229
230enum dsi_lane_function {
231 DSI_LANE_UNUSED = 0,
232 DSI_LANE_CLK,
233 DSI_LANE_DATA1,
234 DSI_LANE_DATA2,
235 DSI_LANE_DATA3,
236 DSI_LANE_DATA4,
237};
238
239struct dsi_lane_config {
240 enum dsi_lane_function function;
241 u8 polarity;
242};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200243
244struct dsi_isr_data {
245 omap_dsi_isr_t isr;
246 void *arg;
247 u32 mask;
248};
249
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250enum fifo_size {
251 DSI_FIFO_SIZE_0 = 0,
252 DSI_FIFO_SIZE_32 = 1,
253 DSI_FIFO_SIZE_64 = 2,
254 DSI_FIFO_SIZE_96 = 3,
255 DSI_FIFO_SIZE_128 = 4,
256};
257
Archit Tanejad6049142011-08-22 11:58:08 +0530258enum dsi_vc_source {
259 DSI_VC_SOURCE_L4 = 0,
260 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261};
262
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200263struct dsi_irq_stats {
264 unsigned long last_reset;
265 unsigned irq_count;
266 unsigned dsi_irqs[32];
267 unsigned vc_irqs[4][32];
268 unsigned cio_irqs[32];
269};
270
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200271struct dsi_isr_tables {
272 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
273 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
274 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
275};
276
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200277struct dsi_clk_calc_ctx {
278 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300279 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200280
281 /* inputs */
282
283 const struct omap_dss_dsi_config *config;
284
285 unsigned long req_pck_min, req_pck_nom, req_pck_max;
286
287 /* outputs */
288
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300289 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200290 struct dispc_clock_info dispc_cinfo;
291
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300292 struct videomode vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200293 struct omap_dss_dsi_videomode_timings dsi_vm;
294};
295
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300296struct dsi_lp_clock_info {
297 unsigned long lp_clk;
298 u16 lp_clk_div;
299};
300
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530301struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000302 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200303 void __iomem *proto_base;
304 void __iomem *phy_base;
305 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300306
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200307 int module_id;
308
archit tanejaaffe3602011-02-23 08:41:03 +0000309 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200310
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300311 bool is_enabled;
312
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300313 struct clk *dss_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300314
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200315 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300316 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200317
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300318 struct dsi_lp_clock_info user_lp_cinfo;
319 struct dsi_lp_clock_info current_lp_cinfo;
320
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300321 struct dss_pll pll;
322
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300323 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200324 struct regulator *vdds_dsi_reg;
325
326 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530327 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200328 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300329 enum fifo_size tx_fifo_size;
330 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530331 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200332 } vc[4];
333
334 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200335 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200337 spinlock_t irq_lock;
338 struct dsi_isr_tables isr_tables;
339 /* space for a copy used by the interrupt handler */
340 struct dsi_isr_tables isr_tables_copy;
341
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200342 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300343#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200344 unsigned update_bytes;
345#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300348 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200349
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200350 void (*framedone_callback)(int, void *);
351 void *framedone_data;
352
353 struct delayed_work framedone_timeout_work;
354
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200355#ifdef DSI_CATCH_MISSING_TE
356 struct timer_list te_timer;
357#endif
358
359 unsigned long cache_req_pck;
360 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300361 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200362
363 u32 errors;
364 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300365#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200366 ktime_t perf_setup_time;
367 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200368#endif
369 int debug_read;
370 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200371
372#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
373 spinlock_t irq_stats_lock;
374 struct dsi_irq_stats irq_stats;
375#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300376
Tomi Valkeinend9820852011-10-12 15:05:59 +0300377 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200378 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530379
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300380 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
381 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300382
383 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530384
385 struct dss_lcd_mgr_config mgr_config;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300386 struct videomode vm;
Archit Taneja02c39602012-08-10 15:01:33 +0530387 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530388 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530389 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530390
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300391 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530392};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200393
Archit Taneja2e868db2011-05-12 17:26:28 +0530394struct dsi_packet_sent_handler_data {
395 struct platform_device *dsidev;
396 struct completion *completion;
397};
398
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300399struct dsi_module_id_data {
400 u32 address;
401 int id;
402};
403
404static const struct of_device_id dsi_of_match[];
405
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300406#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030407static bool dsi_perf;
408module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409#endif
410
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530411static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
412{
413 return dev_get_drvdata(&dsidev->dev);
414}
415
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530416static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
417{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300418 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419}
420
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300421static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530422{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300423 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530424 enum omap_dss_output_id id;
425
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300426 switch (module) {
427 case 0:
428 id = OMAP_DSS_OUTPUT_DSI1;
429 break;
430 case 1:
431 id = OMAP_DSS_OUTPUT_DSI2;
432 break;
433 default:
434 return NULL;
435 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530436
437 out = omap_dss_get_output(id);
438
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300439 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530440}
441
442static inline void dsi_write_reg(struct platform_device *dsidev,
443 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200446 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447
Tomi Valkeinen68104462013-12-17 13:53:28 +0200448 switch(idx.module) {
449 case DSI_PROTO: base = dsi->proto_base; break;
450 case DSI_PHY: base = dsi->phy_base; break;
451 case DSI_PLL: base = dsi->pll_base; break;
452 default: return;
453 }
454
455 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200456}
457
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530458static inline u32 dsi_read_reg(struct platform_device *dsidev,
459 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200462 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530463
Tomi Valkeinen68104462013-12-17 13:53:28 +0200464 switch(idx.module) {
465 case DSI_PROTO: base = dsi->proto_base; break;
466 case DSI_PHY: base = dsi->phy_base; break;
467 case DSI_PLL: base = dsi->pll_base; break;
468 default: return 0;
469 }
470
471 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472}
473
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300474static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
477 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
478
479 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200480}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300482static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530484 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
486
487 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530490static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200491{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530492 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
493
494 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200495}
496
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200497static void dsi_completion_handler(void *data, u32 mask)
498{
499 complete((struct completion *)data);
500}
501
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530502static inline int wait_for_bit_change(struct platform_device *dsidev,
503 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200504{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300505 unsigned long timeout;
506 ktime_t wait;
507 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300509 /* first busyloop to see if the bit changes right away */
510 t = 100;
511 while (t-- > 0) {
512 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
513 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200514 }
515
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300516 /* then loop for 500ms, sleeping for 1ms in between */
517 timeout = jiffies + msecs_to_jiffies(500);
518 while (time_before(jiffies, timeout)) {
519 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
520 return value;
521
522 wait = ns_to_ktime(1000 * 1000);
523 set_current_state(TASK_UNINTERRUPTIBLE);
524 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
525 }
526
527 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528}
529
Tomi Valkeinen892fdcb2015-11-10 15:50:53 +0200530static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530531{
532 switch (fmt) {
533 case OMAP_DSS_DSI_FMT_RGB888:
534 case OMAP_DSS_DSI_FMT_RGB666:
535 return 24;
536 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
537 return 18;
538 case OMAP_DSS_DSI_FMT_RGB565:
539 return 16;
540 default:
541 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300542 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530543 }
544}
545
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300546#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530547static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
550 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551}
552
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530553static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530555 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
556 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200557}
558
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530559static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200560{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530561 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562 ktime_t t, setup_time, trans_time;
563 u32 total_bytes;
564 u32 setup_us, trans_us, total_us;
565
566 if (!dsi_perf)
567 return;
568
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569 t = ktime_get();
570
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530571 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200572 setup_us = (u32)ktime_to_us(setup_time);
573 if (setup_us == 0)
574 setup_us = 1;
575
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530576 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577 trans_us = (u32)ktime_to_us(trans_time);
578 if (trans_us == 0)
579 trans_us = 1;
580
581 total_us = setup_us + trans_us;
582
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200583 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584
Joe Perches8dfe1622017-02-28 04:55:54 -0800585 pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
586 name,
587 setup_us,
588 trans_us,
589 total_us,
590 1000 * 1000 / total_us,
591 total_bytes,
592 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200593}
594#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300595static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
596{
597}
598
599static inline void dsi_perf_mark_start(struct platform_device *dsidev)
600{
601}
602
603static inline void dsi_perf_show(struct platform_device *dsidev,
604 const char *name)
605{
606}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200607#endif
608
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530609static int verbose_irq;
610
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200611static void print_irq_status(u32 status)
612{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200613 if (status == 0)
614 return;
615
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530616 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200617 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200618
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530619#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
620
621 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
622 status,
623 verbose_irq ? PIS(VC0) : "",
624 verbose_irq ? PIS(VC1) : "",
625 verbose_irq ? PIS(VC2) : "",
626 verbose_irq ? PIS(VC3) : "",
627 PIS(WAKEUP),
628 PIS(RESYNC),
629 PIS(PLL_LOCK),
630 PIS(PLL_UNLOCK),
631 PIS(PLL_RECALL),
632 PIS(COMPLEXIO_ERR),
633 PIS(HS_TX_TIMEOUT),
634 PIS(LP_RX_TIMEOUT),
635 PIS(TE_TRIGGER),
636 PIS(ACK_TRIGGER),
637 PIS(SYNC_LOST),
638 PIS(LDO_POWER_GOOD),
639 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200641}
642
643static void print_irq_status_vc(int channel, u32 status)
644{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200645 if (status == 0)
646 return;
647
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530648 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200649 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200650
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530651#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
652
653 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
654 channel,
655 status,
656 PIS(CS),
657 PIS(ECC_CORR),
658 PIS(ECC_NO_CORR),
659 verbose_irq ? PIS(PACKET_SENT) : "",
660 PIS(BTA),
661 PIS(FIFO_TX_OVF),
662 PIS(FIFO_RX_OVF),
663 PIS(FIFO_TX_UDF),
664 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200665#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200666}
667
668static void print_irq_status_cio(u32 status)
669{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200670 if (status == 0)
671 return;
672
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530673#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200674
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530675 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
676 status,
677 PIS(ERRSYNCESC1),
678 PIS(ERRSYNCESC2),
679 PIS(ERRSYNCESC3),
680 PIS(ERRESC1),
681 PIS(ERRESC2),
682 PIS(ERRESC3),
683 PIS(ERRCONTROL1),
684 PIS(ERRCONTROL2),
685 PIS(ERRCONTROL3),
686 PIS(STATEULPS1),
687 PIS(STATEULPS2),
688 PIS(STATEULPS3),
689 PIS(ERRCONTENTIONLP0_1),
690 PIS(ERRCONTENTIONLP1_1),
691 PIS(ERRCONTENTIONLP0_2),
692 PIS(ERRCONTENTIONLP1_2),
693 PIS(ERRCONTENTIONLP0_3),
694 PIS(ERRCONTENTIONLP1_3),
695 PIS(ULPSACTIVENOT_ALL0),
696 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200697#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698}
699
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200700#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530701static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
702 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200703{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530704 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200705 int i;
706
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530707 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200708
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530709 dsi->irq_stats.irq_count++;
710 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
712 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530713 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200714
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530715 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200716
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530717 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200718}
719#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200721#endif
722
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723static int debug_irq;
724
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
726 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530728 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200729 int i;
730
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200731 if (irqstatus & DSI_IRQ_ERROR_MASK) {
732 DSSERR("DSI error, irqstatus %x\n", irqstatus);
733 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530734 spin_lock(&dsi->errors_lock);
735 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
736 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200737 } else if (debug_irq) {
738 print_irq_status(irqstatus);
739 }
740
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741 for (i = 0; i < 4; ++i) {
742 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
743 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
744 i, vcstatus[i]);
745 print_irq_status_vc(i, vcstatus[i]);
746 } else if (debug_irq) {
747 print_irq_status_vc(i, vcstatus[i]);
748 }
749 }
750
751 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
752 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
753 print_irq_status_cio(ciostatus);
754 } else if (debug_irq) {
755 print_irq_status_cio(ciostatus);
756 }
757}
758
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200759static void dsi_call_isrs(struct dsi_isr_data *isr_array,
760 unsigned isr_array_size, u32 irqstatus)
761{
762 struct dsi_isr_data *isr_data;
763 int i;
764
765 for (i = 0; i < isr_array_size; i++) {
766 isr_data = &isr_array[i];
767 if (isr_data->isr && isr_data->mask & irqstatus)
768 isr_data->isr(isr_data->arg, irqstatus);
769 }
770}
771
772static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
773 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
774{
775 int i;
776
777 dsi_call_isrs(isr_tables->isr_table,
778 ARRAY_SIZE(isr_tables->isr_table),
779 irqstatus);
780
781 for (i = 0; i < 4; ++i) {
782 if (vcstatus[i] == 0)
783 continue;
784 dsi_call_isrs(isr_tables->isr_table_vc[i],
785 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
786 vcstatus[i]);
787 }
788
789 if (ciostatus != 0)
790 dsi_call_isrs(isr_tables->isr_table_cio,
791 ARRAY_SIZE(isr_tables->isr_table_cio),
792 ciostatus);
793}
794
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200795static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
796{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530797 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530798 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200799 u32 irqstatus, vcstatus[4], ciostatus;
800 int i;
801
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530802 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530804
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300805 if (!dsi->is_enabled)
806 return IRQ_NONE;
807
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530808 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200811
812 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200813 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530814 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200815 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200817
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530818 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200819 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200821
822 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200823 if ((irqstatus & (1 << i)) == 0) {
824 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300826 }
827
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530828 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530830 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530832 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200833 }
834
835 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530836 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200837
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200839 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530840 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200841 } else {
842 ciostatus = 0;
843 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200844
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200845#ifdef DSI_CATCH_MISSING_TE
846 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200848#endif
849
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850 /* make a copy and unlock, so that isrs can unregister
851 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
853 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200854
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200860
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530861 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200862
archit tanejaaffe3602011-02-23 08:41:03 +0000863 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200864}
865
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530866/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
868 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869 unsigned isr_array_size, u32 default_mask,
870 const struct dsi_reg enable_reg,
871 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200872{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873 struct dsi_isr_data *isr_data;
874 u32 mask;
875 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200876 int i;
877
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200879
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200880 for (i = 0; i < isr_array_size; i++) {
881 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200882
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 if (isr_data->isr == NULL)
884 continue;
885
886 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200887 }
888
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530889 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200890 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530891 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
892 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200893
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200894 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530895 dsi_read_reg(dsidev, enable_reg);
896 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200897}
898
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530899/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530900static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200901{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200903 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200904#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200905 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200906#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530907 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
908 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200909 DSI_IRQENABLE, DSI_IRQSTATUS);
910}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200911
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530912/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530913static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200914{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530915 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
916
917 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
918 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919 DSI_VC_IRQ_ERROR_MASK,
920 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
921}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200922
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530923/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530924static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
927
928 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
929 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930 DSI_CIO_IRQ_ERROR_MASK,
931 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
932}
933
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530934static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937 unsigned long flags;
938 int vc;
939
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530944 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530946 _omap_dsi_set_irqs_vc(dsidev, vc);
947 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530949 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950}
951
952static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
953 struct dsi_isr_data *isr_array, unsigned isr_array_size)
954{
955 struct dsi_isr_data *isr_data;
956 int free_idx;
957 int i;
958
959 BUG_ON(isr == NULL);
960
961 /* check for duplicate entry and find a free slot */
962 free_idx = -1;
963 for (i = 0; i < isr_array_size; i++) {
964 isr_data = &isr_array[i];
965
966 if (isr_data->isr == isr && isr_data->arg == arg &&
967 isr_data->mask == mask) {
968 return -EINVAL;
969 }
970
971 if (isr_data->isr == NULL && free_idx == -1)
972 free_idx = i;
973 }
974
975 if (free_idx == -1)
976 return -EBUSY;
977
978 isr_data = &isr_array[free_idx];
979 isr_data->isr = isr;
980 isr_data->arg = arg;
981 isr_data->mask = mask;
982
983 return 0;
984}
985
986static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
987 struct dsi_isr_data *isr_array, unsigned isr_array_size)
988{
989 struct dsi_isr_data *isr_data;
990 int i;
991
992 for (i = 0; i < isr_array_size; i++) {
993 isr_data = &isr_array[i];
994 if (isr_data->isr != isr || isr_data->arg != arg ||
995 isr_data->mask != mask)
996 continue;
997
998 isr_data->isr = NULL;
999 isr_data->arg = NULL;
1000 isr_data->mask = 0;
1001
1002 return 0;
1003 }
1004
1005 return -EINVAL;
1006}
1007
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301008static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1009 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001010{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301011 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001012 unsigned long flags;
1013 int r;
1014
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301015 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301017 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1018 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
1020 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301021 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301023 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001024
1025 return r;
1026}
1027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301028static int dsi_unregister_isr(struct platform_device *dsidev,
1029 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001032 unsigned long flags;
1033 int r;
1034
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301037 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1038 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
1040 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301041 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301043 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044
1045 return r;
1046}
1047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1049 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052 unsigned long flags;
1053 int r;
1054
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301055 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001056
1057 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301058 dsi->isr_tables.isr_table_vc[channel],
1059 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001060
1061 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301062 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301064 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001065
1066 return r;
1067}
1068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301069static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1070 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001071{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001073 unsigned long flags;
1074 int r;
1075
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301076 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001077
1078 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301079 dsi->isr_tables.isr_table_vc[channel],
1080 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001081
1082 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301083 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001084
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301085 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001086
1087 return r;
1088}
1089
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301090static int dsi_register_isr_cio(struct platform_device *dsidev,
1091 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001092{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301093 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001094 unsigned long flags;
1095 int r;
1096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001098
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301099 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1100 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001101
1102 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301103 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001104
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301105 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001106
1107 return r;
1108}
1109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301110static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1111 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001112{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301113 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001114 unsigned long flags;
1115 int r;
1116
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301117 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001118
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301119 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1120 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121
1122 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301123 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001124
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301125 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001126
1127 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128}
1129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301130static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001131{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301132 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133 unsigned long flags;
1134 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301135 spin_lock_irqsave(&dsi->errors_lock, flags);
1136 e = dsi->errors;
1137 dsi->errors = 0;
1138 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001139 return e;
1140}
1141
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001142static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001143{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001144 int r;
1145 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1146
1147 DSSDBG("dsi_runtime_get\n");
1148
1149 r = pm_runtime_get_sync(&dsi->pdev->dev);
1150 WARN_ON(r < 0);
1151 return r < 0 ? r : 0;
1152}
1153
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001154static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001155{
1156 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1157 int r;
1158
1159 DSSDBG("dsi_runtime_put\n");
1160
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001161 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001162 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163}
1164
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001165static int dsi_regulator_init(struct platform_device *dsidev)
1166{
1167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1168 struct regulator *vdds_dsi;
1169
1170 if (dsi->vdds_dsi_reg != NULL)
1171 return 0;
1172
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001173 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001174
1175 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001176 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001177 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001178 return PTR_ERR(vdds_dsi);
1179 }
1180
1181 dsi->vdds_dsi_reg = vdds_dsi;
1182
1183 return 0;
1184}
1185
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301186static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187{
1188 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001189 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191 /* A dummy read using the SCP interface to any DSIPHY register is
1192 * required after DSIPHY reset to complete the reset of the DSI complex
1193 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301194 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001196 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1197 b0 = 28;
1198 b1 = 27;
1199 b2 = 26;
1200 } else {
1201 b0 = 24;
1202 b1 = 25;
1203 b2 = 26;
1204 }
1205
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301206#define DSI_FLD_GET(fld, start, end)\
1207 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1208
1209 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1210 DSI_FLD_GET(PLL_STATUS, 0, 0),
1211 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1212 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1213 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1214 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1215 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1216 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1217 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1218
1219#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223{
1224 DSSDBG("dsi_if_enable(%d)\n", enable);
1225
1226 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301227 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1231 return -EIO;
1232 }
1233
1234 return 0;
1235}
1236
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001237static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001238{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301239 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1240
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001241 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242}
1243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001245{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301246 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1247
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001248 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249}
1250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301253 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1254
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001255 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256}
1257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301258static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259{
1260 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001261 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001262
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001263 if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301264 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001265 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301267 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301268 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269 }
1270
1271 return r;
1272}
1273
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001274static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1275 unsigned long lp_clk_min, unsigned long lp_clk_max,
1276 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001278 unsigned lp_clk_div;
1279 unsigned long lp_clk;
1280
1281 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1282 lp_clk = dsi_fclk / 2 / lp_clk_div;
1283
1284 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1285 return -EINVAL;
1286
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001287 lp_cinfo->lp_clk_div = lp_clk_div;
1288 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001289
1290 return 0;
1291}
1292
Tomi Valkeinen57612172012-11-27 17:32:36 +02001293static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 unsigned long dsi_fclk;
1297 unsigned lp_clk_div;
1298 unsigned long lp_clk;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001299 unsigned lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
1300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001302 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001304 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001305 return -EINVAL;
1306
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301307 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
1309 lp_clk = dsi_fclk / 2 / lp_clk_div;
1310
1311 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001312 dsi->current_lp_cinfo.lp_clk = lp_clk;
1313 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301315 /* LP_CLK_DIVISOR */
1316 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301318 /* LP_RX_SYNCHRO_ENABLE */
1319 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320
1321 return 0;
1322}
1323
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301324static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001325{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1327
1328 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301329 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001330}
1331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301332static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001333{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1335
1336 WARN_ON(dsi->scp_clk_refcount == 0);
1337 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301338 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001339}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340
1341enum dsi_pll_power_state {
1342 DSI_PLL_POWER_OFF = 0x0,
1343 DSI_PLL_POWER_ON_HSCLK = 0x1,
1344 DSI_PLL_POWER_ON_ALL = 0x2,
1345 DSI_PLL_POWER_ON_DIV = 0x3,
1346};
1347
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301348static int dsi_pll_power(struct platform_device *dsidev,
1349 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001350{
1351 int t = 0;
1352
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001353 /* DSI-PLL power command 0x3 is not working */
1354 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1355 state == DSI_PLL_POWER_ON_DIV)
1356 state = DSI_PLL_POWER_ON_ALL;
1357
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301358 /* PLL_PWR_CMD */
1359 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360
1361 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301362 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001363 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001364 DSSERR("Failed to set DSI PLL power mode to %d\n",
1365 state);
1366 return -ENODEV;
1367 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001368 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369 }
1370
1371 return 0;
1372}
1373
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001374
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001375static void dsi_pll_calc_dsi_fck(struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001376{
1377 unsigned long max_dsi_fck;
1378
1379 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1380
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001381 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1382 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001383}
1384
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001385static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001386{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001387 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1388 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390
1391 DSSDBG("PLL init\n");
1392
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001393 r = dsi_regulator_init(dsidev);
1394 if (r)
1395 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001396
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001397 r = dsi_runtime_get(dsidev);
1398 if (r)
1399 return r;
1400
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001401 /*
1402 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1403 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301404 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301406 if (!dsi->vdds_dsi_enabled) {
1407 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001408 if (r)
1409 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301410 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001411 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412
1413 /* XXX PLL does not come out of reset without this... */
1414 dispc_pck_free_enable(1);
1415
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301416 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417 DSSERR("PLL not coming out of reset.\n");
1418 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001419 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001420 goto err1;
1421 }
1422
1423 /* XXX ... but if left on, we get problems when planes do not
1424 * fill the whole display. No idea about this */
1425 dispc_pck_free_enable(0);
1426
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001427 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001428
1429 if (r)
1430 goto err1;
1431
1432 DSSDBG("PLL init done\n");
1433
1434 return 0;
1435err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301436 if (dsi->vdds_dsi_enabled) {
1437 regulator_disable(dsi->vdds_dsi_reg);
1438 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001439 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001440err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301441 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001442 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443 return r;
1444}
1445
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001446static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001447{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301448 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301450 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001451 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301452 WARN_ON(!dsi->vdds_dsi_enabled);
1453 regulator_disable(dsi->vdds_dsi_reg);
1454 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001455 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301457 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001458 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001459
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001460 DSSDBG("PLL uninit done\n");
1461}
1462
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001463static void dsi_pll_disable(struct dss_pll *pll)
1464{
1465 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1466 struct platform_device *dsidev = dsi->pdev;
1467
1468 dsi_pll_uninit(dsidev, true);
1469}
1470
Archit Taneja5a8b5722011-05-12 17:26:29 +05301471static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1472 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001475 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03001476 enum dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001477 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001478 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301479
1480 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301481 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001483 if (dsi_runtime_get(dsidev))
1484 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485
Archit Taneja5a8b5722011-05-12 17:26:29 +05301486 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001488 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001489
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001490 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001491
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001492 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1493 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001494
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001495 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001496 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001497 DSS_CLK_SRC_PLL1_1 :
1498 DSS_CLK_SRC_PLL2_1),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001499 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001500 cinfo->mX[HSDIV_DISPC],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001501 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001502 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001504 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001505 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001506 DSS_CLK_SRC_PLL1_2 :
1507 DSS_CLK_SRC_PLL2_2),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001508 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001509 cinfo->mX[HSDIV_DSI],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001510 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001511 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512
Archit Taneja5a8b5722011-05-12 17:26:29 +05301513 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001514
Tomi Valkeinen557a1542016-05-17 13:49:18 +03001515 seq_printf(s, "dsi fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001516 dss_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301518 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519
1520 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aede2014-11-07 13:08:16 +02001521 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301523 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001525 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001526
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001527 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528}
1529
Archit Taneja5a8b5722011-05-12 17:26:29 +05301530void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001531{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301532 struct platform_device *dsidev;
1533 int i;
1534
1535 for (i = 0; i < MAX_NUM_DSI; i++) {
1536 dsidev = dsi_get_dsidev_from_id(i);
1537 if (dsidev)
1538 dsi_dump_dsidev_clocks(dsidev, s);
1539 }
1540}
1541
1542#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1543static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1544 struct seq_file *s)
1545{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301546 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001547 unsigned long flags;
1548 struct dsi_irq_stats stats;
1549
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301550 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001551
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301552 stats = dsi->irq_stats;
1553 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1554 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001555
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301556 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001557
1558 seq_printf(s, "period %u ms\n",
1559 jiffies_to_msecs(jiffies - stats.last_reset));
1560
1561 seq_printf(s, "irqs %d\n", stats.irq_count);
1562#define PIS(x) \
1563 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1564
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001565 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001566 PIS(VC0);
1567 PIS(VC1);
1568 PIS(VC2);
1569 PIS(VC3);
1570 PIS(WAKEUP);
1571 PIS(RESYNC);
1572 PIS(PLL_LOCK);
1573 PIS(PLL_UNLOCK);
1574 PIS(PLL_RECALL);
1575 PIS(COMPLEXIO_ERR);
1576 PIS(HS_TX_TIMEOUT);
1577 PIS(LP_RX_TIMEOUT);
1578 PIS(TE_TRIGGER);
1579 PIS(ACK_TRIGGER);
1580 PIS(SYNC_LOST);
1581 PIS(LDO_POWER_GOOD);
1582 PIS(TA_TIMEOUT);
1583#undef PIS
1584
1585#define PIS(x) \
1586 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1587 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1588 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1589 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1590 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1591
1592 seq_printf(s, "-- VC interrupts --\n");
1593 PIS(CS);
1594 PIS(ECC_CORR);
1595 PIS(PACKET_SENT);
1596 PIS(FIFO_TX_OVF);
1597 PIS(FIFO_RX_OVF);
1598 PIS(BTA);
1599 PIS(ECC_NO_CORR);
1600 PIS(FIFO_TX_UDF);
1601 PIS(PP_BUSY_CHANGE);
1602#undef PIS
1603
1604#define PIS(x) \
1605 seq_printf(s, "%-20s %10d\n", #x, \
1606 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1607
1608 seq_printf(s, "-- CIO interrupts --\n");
1609 PIS(ERRSYNCESC1);
1610 PIS(ERRSYNCESC2);
1611 PIS(ERRSYNCESC3);
1612 PIS(ERRESC1);
1613 PIS(ERRESC2);
1614 PIS(ERRESC3);
1615 PIS(ERRCONTROL1);
1616 PIS(ERRCONTROL2);
1617 PIS(ERRCONTROL3);
1618 PIS(STATEULPS1);
1619 PIS(STATEULPS2);
1620 PIS(STATEULPS3);
1621 PIS(ERRCONTENTIONLP0_1);
1622 PIS(ERRCONTENTIONLP1_1);
1623 PIS(ERRCONTENTIONLP0_2);
1624 PIS(ERRCONTENTIONLP1_2);
1625 PIS(ERRCONTENTIONLP0_3);
1626 PIS(ERRCONTENTIONLP1_3);
1627 PIS(ULPSACTIVENOT_ALL0);
1628 PIS(ULPSACTIVENOT_ALL1);
1629#undef PIS
1630}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001631
Archit Taneja5a8b5722011-05-12 17:26:29 +05301632static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301634 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1635
Archit Taneja5a8b5722011-05-12 17:26:29 +05301636 dsi_dump_dsidev_irqs(dsidev, s);
1637}
1638
1639static void dsi2_dump_irqs(struct seq_file *s)
1640{
1641 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1642
1643 dsi_dump_dsidev_irqs(dsidev, s);
1644}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301645#endif
1646
1647static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1648 struct seq_file *s)
1649{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001652 if (dsi_runtime_get(dsidev))
1653 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301654 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001655
1656 DUMPREG(DSI_REVISION);
1657 DUMPREG(DSI_SYSCONFIG);
1658 DUMPREG(DSI_SYSSTATUS);
1659 DUMPREG(DSI_IRQSTATUS);
1660 DUMPREG(DSI_IRQENABLE);
1661 DUMPREG(DSI_CTRL);
1662 DUMPREG(DSI_COMPLEXIO_CFG1);
1663 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1664 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1665 DUMPREG(DSI_CLK_CTRL);
1666 DUMPREG(DSI_TIMING1);
1667 DUMPREG(DSI_TIMING2);
1668 DUMPREG(DSI_VM_TIMING1);
1669 DUMPREG(DSI_VM_TIMING2);
1670 DUMPREG(DSI_VM_TIMING3);
1671 DUMPREG(DSI_CLK_TIMING);
1672 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1673 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1674 DUMPREG(DSI_COMPLEXIO_CFG2);
1675 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1676 DUMPREG(DSI_VM_TIMING4);
1677 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1678 DUMPREG(DSI_VM_TIMING5);
1679 DUMPREG(DSI_VM_TIMING6);
1680 DUMPREG(DSI_VM_TIMING7);
1681 DUMPREG(DSI_STOPCLK_TIMING);
1682
1683 DUMPREG(DSI_VC_CTRL(0));
1684 DUMPREG(DSI_VC_TE(0));
1685 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1686 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1687 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1688 DUMPREG(DSI_VC_IRQSTATUS(0));
1689 DUMPREG(DSI_VC_IRQENABLE(0));
1690
1691 DUMPREG(DSI_VC_CTRL(1));
1692 DUMPREG(DSI_VC_TE(1));
1693 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1694 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1695 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1696 DUMPREG(DSI_VC_IRQSTATUS(1));
1697 DUMPREG(DSI_VC_IRQENABLE(1));
1698
1699 DUMPREG(DSI_VC_CTRL(2));
1700 DUMPREG(DSI_VC_TE(2));
1701 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1702 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1703 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1704 DUMPREG(DSI_VC_IRQSTATUS(2));
1705 DUMPREG(DSI_VC_IRQENABLE(2));
1706
1707 DUMPREG(DSI_VC_CTRL(3));
1708 DUMPREG(DSI_VC_TE(3));
1709 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1710 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1711 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1712 DUMPREG(DSI_VC_IRQSTATUS(3));
1713 DUMPREG(DSI_VC_IRQENABLE(3));
1714
1715 DUMPREG(DSI_DSIPHY_CFG0);
1716 DUMPREG(DSI_DSIPHY_CFG1);
1717 DUMPREG(DSI_DSIPHY_CFG2);
1718 DUMPREG(DSI_DSIPHY_CFG5);
1719
1720 DUMPREG(DSI_PLL_CONTROL);
1721 DUMPREG(DSI_PLL_STATUS);
1722 DUMPREG(DSI_PLL_GO);
1723 DUMPREG(DSI_PLL_CONFIGURATION1);
1724 DUMPREG(DSI_PLL_CONFIGURATION2);
1725
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301726 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001727 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728#undef DUMPREG
1729}
1730
Archit Taneja5a8b5722011-05-12 17:26:29 +05301731static void dsi1_dump_regs(struct seq_file *s)
1732{
1733 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1734
1735 dsi_dump_dsidev_regs(dsidev, s);
1736}
1737
1738static void dsi2_dump_regs(struct seq_file *s)
1739{
1740 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1741
1742 dsi_dump_dsidev_regs(dsidev, s);
1743}
1744
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001745enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746 DSI_COMPLEXIO_POWER_OFF = 0x0,
1747 DSI_COMPLEXIO_POWER_ON = 0x1,
1748 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1749};
1750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301751static int dsi_cio_power(struct platform_device *dsidev,
1752 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001753{
1754 int t = 0;
1755
1756 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301757 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
1759 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301760 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1761 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001762 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001763 DSSERR("failed to set complexio power state to "
1764 "%d\n", state);
1765 return -ENODEV;
1766 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001767 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001768 }
1769
1770 return 0;
1771}
1772
Archit Taneja0c656222011-05-16 15:17:09 +05301773static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1774{
1775 int val;
1776
1777 /* line buffer on OMAP3 is 1024 x 24bits */
1778 /* XXX: for some reason using full buffer size causes
1779 * considerable TX slowdown with update sizes that fill the
1780 * whole buffer */
1781 if (!dss_has_feature(FEAT_DSI_GNQ))
1782 return 1023 * 3;
1783
1784 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1785
1786 switch (val) {
1787 case 1:
1788 return 512 * 3; /* 512x24 bits */
1789 case 2:
1790 return 682 * 3; /* 682x24 bits */
1791 case 3:
1792 return 853 * 3; /* 853x24 bits */
1793 case 4:
1794 return 1024 * 3; /* 1024x24 bits */
1795 case 5:
1796 return 1194 * 3; /* 1194x24 bits */
1797 case 6:
1798 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001799 case 7:
1800 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301801 default:
1802 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001803 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301804 }
1805}
1806
Archit Taneja9e7e9372012-08-14 12:29:22 +05301807static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001808{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001809 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1810 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1811 static const enum dsi_lane_function functions[] = {
1812 DSI_LANE_CLK,
1813 DSI_LANE_DATA1,
1814 DSI_LANE_DATA2,
1815 DSI_LANE_DATA3,
1816 DSI_LANE_DATA4,
1817 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001818 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001819 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301821 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301822
Tomi Valkeinen48368392011-10-13 11:22:39 +03001823 for (i = 0; i < dsi->num_lanes_used; ++i) {
1824 unsigned offset = offsets[i];
1825 unsigned polarity, lane_number;
1826 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301827
Tomi Valkeinen48368392011-10-13 11:22:39 +03001828 for (t = 0; t < dsi->num_lanes_supported; ++t)
1829 if (dsi->lanes[t].function == functions[i])
1830 break;
1831
1832 if (t == dsi->num_lanes_supported)
1833 return -EINVAL;
1834
1835 lane_number = t;
1836 polarity = dsi->lanes[t].polarity;
1837
1838 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1839 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301840 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001841
1842 /* clear the unused lanes */
1843 for (; i < dsi->num_lanes_supported; ++i) {
1844 unsigned offset = offsets[i];
1845
1846 r = FLD_MOD(r, 0, offset + 2, offset);
1847 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1848 }
1849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301850 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001851
Tomi Valkeinen48368392011-10-13 11:22:39 +03001852 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001853}
1854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301855static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1858
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001859 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001860 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1862}
1863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301864static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001865{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301866 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1867
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001868 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001869 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1870}
1871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301872static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001873{
1874 u32 r;
1875 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1876 u32 tlpx_half, tclk_trail, tclk_zero;
1877 u32 tclk_prepare;
1878
1879 /* calculate timings */
1880
1881 /* 1 * DDR_CLK = 2 * UI */
1882
1883 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301884 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001885
1886 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301887 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001888
1889 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301890 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001891
1892 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301893 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001894
1895 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301896 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001897
1898 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301899 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900
1901 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301902 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001903
1904 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301905 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001906
1907 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301908 ths_prepare, ddr2ns(dsidev, ths_prepare),
1909 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001910 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301911 ths_trail, ddr2ns(dsidev, ths_trail),
1912 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001913
1914 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1915 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 tlpx_half, ddr2ns(dsidev, tlpx_half),
1917 tclk_trail, ddr2ns(dsidev, tclk_trail),
1918 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001919 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301920 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001921
1922 /* program timings */
1923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301924 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001925 r = FLD_MOD(r, ths_prepare, 31, 24);
1926 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1927 r = FLD_MOD(r, ths_trail, 15, 8);
1928 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301929 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301931 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001932 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001933 r = FLD_MOD(r, tclk_trail, 15, 8);
1934 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001935
1936 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
1937 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1938 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1939 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1940 }
1941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301942 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301944 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001945 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301946 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001947}
1948
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001949/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301950static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001951 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001952{
Archit Taneja75d72472011-05-16 15:17:08 +05301953 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001954 int i;
1955 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001956 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001957
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001958 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001959
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001960 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1961 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001962
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001963 if (mask_p & (1 << i))
1964 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001965
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001966 if (mask_n & (1 << i))
1967 l |= 1 << (i * 2 + (p ? 1 : 0));
1968 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001969
1970 /*
1971 * Bits in REGLPTXSCPDAT4TO0DXDY:
1972 * 17: DY0 18: DX0
1973 * 19: DY1 20: DX1
1974 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05301975 * 23: DY3 24: DX3
1976 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001977 */
1978
1979 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301980
1981 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05301982 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001983
1984 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301985
1986 /* ENLPTXSCPDAT */
1987 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001988}
1989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301990static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001991{
1992 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301993 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001994 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301995 /* REGLPTXSCPDAT4TO0DXDY */
1996 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001997}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001998
Archit Taneja9e7e9372012-08-14 12:29:22 +05301999static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002000{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002001 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2002 int t, i;
2003 bool in_use[DSI_MAX_NR_LANES];
2004 static const u8 offsets_old[] = { 28, 27, 26 };
2005 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2006 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002007
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002008 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2009 offsets = offsets_old;
2010 else
2011 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002012
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002013 for (i = 0; i < dsi->num_lanes_supported; ++i)
2014 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002015
2016 t = 100000;
2017 while (true) {
2018 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002019 int ok;
2020
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302021 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002022
2023 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002024 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2025 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002026 ok++;
2027 }
2028
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002029 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002030 break;
2031
2032 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002033 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2034 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002035 continue;
2036
2037 DSSERR("CIO TXCLKESC%d domain not coming " \
2038 "out of reset\n", i);
2039 }
2040 return -EIO;
2041 }
2042 }
2043
2044 return 0;
2045}
2046
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002047/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302048static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002049{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2051 unsigned mask = 0;
2052 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002053
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002054 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2055 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2056 mask |= 1 << i;
2057 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002058
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002059 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002060}
2061
Archit Taneja9e7e9372012-08-14 12:29:22 +05302062static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002063{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002065 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002066 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002067
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302068 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002069
Archit Taneja9e7e9372012-08-14 12:29:22 +05302070 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002071 if (r)
2072 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302074 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002075
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002076 /* A dummy read using the SCP interface to any DSIPHY register is
2077 * required after DSIPHY reset to complete the reset of the DSI complex
2078 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302079 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002082 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2083 r = -EIO;
2084 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002085 }
2086
Archit Taneja9e7e9372012-08-14 12:29:22 +05302087 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002088 if (r)
2089 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002090
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002091 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302092 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002093 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2094 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2095 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2096 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302097 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002098
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302099 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002100 unsigned mask_p;
2101 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302102
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002103 DSSDBG("manual ulps exit\n");
2104
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002105 /* ULPS is exited by Mark-1 state for 1ms, followed by
2106 * stop state. DSS HW cannot do this via the normal
2107 * ULPS exit sequence, as after reset the DSS HW thinks
2108 * that we are not in ULPS mode, and refuses to send the
2109 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002110 * manually by setting positive lines high and negative lines
2111 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002112 */
2113
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002114 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302115
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002116 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2117 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2118 continue;
2119 mask_p |= 1 << i;
2120 }
Archit Taneja75d72472011-05-16 15:17:08 +05302121
Archit Taneja9e7e9372012-08-14 12:29:22 +05302122 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002123 }
2124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302125 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002127 goto err_cio_pwr;
2128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302129 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002130 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2131 r = -ENODEV;
2132 goto err_cio_pwr_dom;
2133 }
2134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 dsi_if_enable(dsidev, true);
2136 dsi_if_enable(dsidev, false);
2137 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138
Archit Taneja9e7e9372012-08-14 12:29:22 +05302139 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002140 if (r)
2141 goto err_tx_clk_esc_rst;
2142
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302143 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002144 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2145 ktime_t wait = ns_to_ktime(1000 * 1000);
2146 set_current_state(TASK_UNINTERRUPTIBLE);
2147 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2148
2149 /* Disable the override. The lanes should be set to Mark-11
2150 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002152 }
2153
2154 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302155 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158
Archit Tanejadca2b152012-08-16 18:02:00 +05302159 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302160 /* DDR_CLK_ALWAYS_ON */
2161 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302162 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302163 }
2164
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302165 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166
2167 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002168
2169 return 0;
2170
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002171err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002173err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002175err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302176 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002178err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302179 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302180 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181 return r;
2182}
2183
Archit Taneja9e7e9372012-08-14 12:29:22 +05302184static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002186 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302187
Archit Taneja8af6ff02011-09-05 16:48:27 +05302188 /* DDR_CLK_ALWAYS_ON */
2189 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2192 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302193 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194}
2195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196static void dsi_config_tx_fifo(struct platform_device *dsidev,
2197 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198 enum fifo_size size3, enum fifo_size size4)
2199{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302200 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002201 u32 r = 0;
2202 int add = 0;
2203 int i;
2204
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002205 dsi->vc[0].tx_fifo_size = size1;
2206 dsi->vc[1].tx_fifo_size = size2;
2207 dsi->vc[2].tx_fifo_size = size3;
2208 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209
2210 for (i = 0; i < 4; i++) {
2211 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002212 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002213
2214 if (add + size > 4) {
2215 DSSERR("Illegal FIFO configuration\n");
2216 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002217 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002218 }
2219
2220 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2221 r |= v << (8 * i);
2222 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2223 add += size;
2224 }
2225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227}
2228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229static void dsi_config_rx_fifo(struct platform_device *dsidev,
2230 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002231 enum fifo_size size3, enum fifo_size size4)
2232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002234 u32 r = 0;
2235 int add = 0;
2236 int i;
2237
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002238 dsi->vc[0].rx_fifo_size = size1;
2239 dsi->vc[1].rx_fifo_size = size2;
2240 dsi->vc[2].rx_fifo_size = size3;
2241 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242
2243 for (i = 0; i < 4; i++) {
2244 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002245 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002246
2247 if (add + size > 4) {
2248 DSSERR("Illegal FIFO configuration\n");
2249 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002250 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002251 }
2252
2253 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2254 r |= v << (8 * i);
2255 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2256 add += size;
2257 }
2258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260}
2261
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263{
2264 u32 r;
2265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302266 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271 DSSERR("TX_STOP bit not going down\n");
2272 return -EIO;
2273 }
2274
2275 return 0;
2276}
2277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302278static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002279{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002281}
2282
2283static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2284{
Archit Taneja2e868db2011-05-12 17:26:28 +05302285 struct dsi_packet_sent_handler_data *vp_data =
2286 (struct dsi_packet_sent_handler_data *) data;
2287 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302288 const int channel = dsi->update_channel;
2289 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002290
Archit Taneja2e868db2011-05-12 17:26:28 +05302291 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2292 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002293}
2294
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302295static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002296{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302298 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002299 struct dsi_packet_sent_handler_data vp_data = {
2300 .dsidev = dsidev,
2301 .completion = &completion
2302 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002303 int r = 0;
2304 u8 bit;
2305
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302306 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302308 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302309 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002310 if (r)
2311 goto err0;
2312
2313 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302314 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002315 if (wait_for_completion_timeout(&completion,
2316 msecs_to_jiffies(10)) == 0) {
2317 DSSERR("Failed to complete previous frame transfer\n");
2318 r = -EIO;
2319 goto err1;
2320 }
2321 }
2322
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302323 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302324 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002325
2326 return 0;
2327err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302328 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302329 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002330err0:
2331 return r;
2332}
2333
2334static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2335{
Archit Taneja2e868db2011-05-12 17:26:28 +05302336 struct dsi_packet_sent_handler_data *l4_data =
2337 (struct dsi_packet_sent_handler_data *) data;
2338 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302339 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002340
Archit Taneja2e868db2011-05-12 17:26:28 +05302341 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2342 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002343}
2344
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302345static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002346{
Archit Taneja2e868db2011-05-12 17:26:28 +05302347 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002348 struct dsi_packet_sent_handler_data l4_data = {
2349 .dsidev = dsidev,
2350 .completion = &completion
2351 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002352 int r = 0;
2353
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302354 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302355 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002356 if (r)
2357 goto err0;
2358
2359 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002361 if (wait_for_completion_timeout(&completion,
2362 msecs_to_jiffies(10)) == 0) {
2363 DSSERR("Failed to complete previous l4 transfer\n");
2364 r = -EIO;
2365 goto err1;
2366 }
2367 }
2368
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302369 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302370 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002371
2372 return 0;
2373err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302374 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302375 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002376err0:
2377 return r;
2378}
2379
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302380static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002381{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302382 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2383
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302384 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002385
2386 WARN_ON(in_interrupt());
2387
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302388 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002389 return 0;
2390
Archit Tanejad6049142011-08-22 11:58:08 +05302391 switch (dsi->vc[channel].source) {
2392 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302393 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302394 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002396 default:
2397 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002398 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002399 }
2400}
2401
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302402static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2403 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002404{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002405 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2406 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407
2408 enable = enable ? 1 : 0;
2409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302410 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002411
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2413 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002414 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2415 return -EIO;
2416 }
2417
2418 return 0;
2419}
2420
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002422{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002423 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424 u32 r;
2425
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302426 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302428 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429
2430 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2431 DSSERR("VC(%d) busy when trying to configure it!\n",
2432 channel);
2433
2434 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2435 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2436 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2437 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2438 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2439 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2440 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002441 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2442 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443
2444 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2445 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2446
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302447 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002448
2449 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450}
2451
Archit Tanejad6049142011-08-22 11:58:08 +05302452static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2453 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2456
Archit Tanejad6049142011-08-22 11:58:08 +05302457 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002458 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002459
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302460 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002463
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302464 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002466 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002469 return -EIO;
2470 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471
Archit Tanejad6049142011-08-22 11:58:08 +05302472 /* SOURCE, 0 = L4, 1 = video port */
2473 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002474
Archit Taneja9613c022011-03-22 06:33:36 -05002475 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302476 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2477 bool enable = source == DSI_VC_SOURCE_VP;
2478 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2479 }
Archit Taneja9613c022011-03-22 06:33:36 -05002480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302481 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002482
Archit Tanejad6049142011-08-22 11:58:08 +05302483 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002484
2485 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002486}
2487
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002488static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302489 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002490{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302491 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302492 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302493
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002494 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302496 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002497
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302498 dsi_vc_enable(dsidev, channel, 0);
2499 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302503 dsi_vc_enable(dsidev, channel, 1);
2504 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302506 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302507
2508 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302509 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302510 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002511}
2512
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302513static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302515 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2519 (val >> 0) & 0xff,
2520 (val >> 8) & 0xff,
2521 (val >> 16) & 0xff,
2522 (val >> 24) & 0xff);
2523 }
2524}
2525
2526static void dsi_show_rx_ack_with_err(u16 err)
2527{
2528 DSSERR("\tACK with ERROR (%#x):\n", err);
2529 if (err & (1 << 0))
2530 DSSERR("\t\tSoT Error\n");
2531 if (err & (1 << 1))
2532 DSSERR("\t\tSoT Sync Error\n");
2533 if (err & (1 << 2))
2534 DSSERR("\t\tEoT Sync Error\n");
2535 if (err & (1 << 3))
2536 DSSERR("\t\tEscape Mode Entry Command Error\n");
2537 if (err & (1 << 4))
2538 DSSERR("\t\tLP Transmit Sync Error\n");
2539 if (err & (1 << 5))
2540 DSSERR("\t\tHS Receive Timeout Error\n");
2541 if (err & (1 << 6))
2542 DSSERR("\t\tFalse Control Error\n");
2543 if (err & (1 << 7))
2544 DSSERR("\t\t(reserved7)\n");
2545 if (err & (1 << 8))
2546 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2547 if (err & (1 << 9))
2548 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2549 if (err & (1 << 10))
2550 DSSERR("\t\tChecksum Error\n");
2551 if (err & (1 << 11))
2552 DSSERR("\t\tData type not recognized\n");
2553 if (err & (1 << 12))
2554 DSSERR("\t\tInvalid VC ID\n");
2555 if (err & (1 << 13))
2556 DSSERR("\t\tInvalid Transmission Length\n");
2557 if (err & (1 << 14))
2558 DSSERR("\t\t(reserved14)\n");
2559 if (err & (1 << 15))
2560 DSSERR("\t\tDSI Protocol Violation\n");
2561}
2562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2564 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002565{
2566 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568 u32 val;
2569 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302570 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002571 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002572 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302573 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002574 u16 err = FLD_GET(val, 23, 8);
2575 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302576 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002577 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002578 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302579 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002580 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302582 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002583 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302585 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002586 } else {
2587 DSSERR("\tunknown datatype 0x%02x\n", dt);
2588 }
2589 }
2590 return 0;
2591}
2592
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302593static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002594{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302595 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2596
2597 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002598 DSSDBG("dsi_vc_send_bta %d\n", channel);
2599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302600 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 /* RX_FIFO_NOT_EMPTY */
2603 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002604 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302605 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606 }
2607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302608 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002609
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002610 /* flush posted write */
2611 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2612
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002613 return 0;
2614}
2615
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002616static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302618 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002619 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002620 int r = 0;
2621 u32 err;
2622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002624 &completion, DSI_VC_IRQ_BTA);
2625 if (r)
2626 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302628 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002629 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002630 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002631 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002634 if (r)
2635 goto err2;
2636
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002637 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002638 msecs_to_jiffies(500)) == 0) {
2639 DSSERR("Failed to receive BTA\n");
2640 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002641 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642 }
2643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002645 if (err) {
2646 DSSERR("Error while sending BTA: %x\n", err);
2647 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002648 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002649 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002650err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002652 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002653err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002655 &completion, DSI_VC_IRQ_BTA);
2656err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002657 return r;
2658}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2661 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002662{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302663 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002664 u32 val;
2665 u8 data_id;
2666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302669 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002670
2671 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2672 FLD_VAL(ecc, 31, 24);
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002675}
2676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2678 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679{
2680 u32 val;
2681
2682 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2683
2684/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2685 b1, b2, b3, b4, val); */
2686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302687 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002688}
2689
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2691 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692{
2693 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302694 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695 int i;
2696 u8 *p;
2697 int r = 0;
2698 u8 b1, b2, b3, b4;
2699
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302700 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2702
2703 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002704 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002705 DSSERR("unable to send long packet: packet too long.\n");
2706 return -EINVAL;
2707 }
2708
Archit Tanejad6049142011-08-22 11:58:08 +05302709 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713 p = data;
2714 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302715 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717
2718 b1 = *p++;
2719 b2 = *p++;
2720 b3 = *p++;
2721 b4 = *p++;
2722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002724 }
2725
2726 i = len % 4;
2727 if (i) {
2728 b1 = 0; b2 = 0; b3 = 0;
2729
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302730 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002731 DSSDBG("\tsending remainder bytes %d\n", i);
2732
2733 switch (i) {
2734 case 3:
2735 b1 = *p++;
2736 b2 = *p++;
2737 b3 = *p++;
2738 break;
2739 case 2:
2740 b1 = *p++;
2741 b2 = *p++;
2742 break;
2743 case 1:
2744 b1 = *p++;
2745 break;
2746 }
2747
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302748 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002749 }
2750
2751 return r;
2752}
2753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2755 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302757 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758 u32 r;
2759 u8 data_id;
2760
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302761 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302763 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2765 channel,
2766 data_type, data & 0xff, (data >> 8) & 0xff);
2767
Archit Tanejad6049142011-08-22 11:58:08 +05302768 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2772 return -EINVAL;
2773 }
2774
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302775 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776
2777 r = (data_id << 0) | (data << 8) | (ecc << 24);
2778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780
2781 return 0;
2782}
2783
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002784static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787
Archit Taneja18b7d092011-09-05 17:01:08 +05302788 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2789 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791
Archit Taneja9e7e9372012-08-14 12:29:22 +05302792static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302793 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794{
2795 int r;
2796
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302797 if (len == 0) {
2798 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302799 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302800 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2801 } else if (len == 1) {
2802 r = dsi_vc_send_short(dsidev, channel,
2803 type == DSS_DSI_CONTENT_GENERIC ?
2804 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302805 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302807 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302808 type == DSS_DSI_CONTENT_GENERIC ?
2809 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302810 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811 data[0] | (data[1] << 8), 0);
2812 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302813 r = dsi_vc_send_long(dsidev, channel,
2814 type == DSS_DSI_CONTENT_GENERIC ?
2815 MIPI_DSI_GENERIC_LONG_WRITE :
2816 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817 }
2818
2819 return r;
2820}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302821
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002822static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302823 u8 *data, int len)
2824{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302825 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2826
2827 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302828 DSS_DSI_CONTENT_DCS);
2829}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002831static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302832 u8 *data, int len)
2833{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302834 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2835
2836 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302837 DSS_DSI_CONTENT_GENERIC);
2838}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302839
2840static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2841 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302843 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844 int r;
2845
Archit Taneja9e7e9372012-08-14 12:29:22 +05302846 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002848 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849
Archit Taneja1ffefe72011-05-12 17:26:24 +05302850 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002851 if (r)
2852 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 /* RX_FIFO_NOT_EMPTY */
2855 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002856 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002858 r = -EIO;
2859 goto err;
2860 }
2861
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002862 return 0;
2863err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302864 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002865 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866 return r;
2867}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302868
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002869static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302870 int len)
2871{
2872 return dsi_vc_write_common(dssdev, channel, data, len,
2873 DSS_DSI_CONTENT_DCS);
2874}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002876static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302877 int len)
2878{
2879 return dsi_vc_write_common(dssdev, channel, data, len,
2880 DSS_DSI_CONTENT_GENERIC);
2881}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302882
Archit Taneja9e7e9372012-08-14 12:29:22 +05302883static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302884 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302886 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302887 int r;
2888
2889 if (dsi->debug_read)
2890 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2891 channel, dcs_cmd);
2892
2893 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2894 if (r) {
2895 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2896 " failed\n", channel, dcs_cmd);
2897 return r;
2898 }
2899
2900 return 0;
2901}
2902
Archit Taneja9e7e9372012-08-14 12:29:22 +05302903static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05302904 int channel, u8 *reqdata, int reqlen)
2905{
Archit Tanejab3b89c02011-08-30 16:07:39 +05302906 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2907 u16 data;
2908 u8 data_type;
2909 int r;
2910
2911 if (dsi->debug_read)
2912 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
2913 channel, reqlen);
2914
2915 if (reqlen == 0) {
2916 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
2917 data = 0;
2918 } else if (reqlen == 1) {
2919 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
2920 data = reqdata[0];
2921 } else if (reqlen == 2) {
2922 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
2923 data = reqdata[0] | (reqdata[1] << 8);
2924 } else {
2925 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002926 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302927 }
2928
2929 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
2930 if (r) {
2931 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
2932 " failed\n", channel, reqlen);
2933 return r;
2934 }
2935
2936 return 0;
2937}
2938
2939static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
2940 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05302941{
2942 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943 u32 val;
2944 u8 dt;
2945 int r;
2946
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302948 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002950 r = -EIO;
2951 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 }
2953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302954 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302955 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 DSSDBG("\theader: %08x\n", val);
2957 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302958 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 u16 err = FLD_GET(val, 23, 8);
2960 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002961 r = -EIO;
2962 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963
Archit Tanejab3b89c02011-08-30 16:07:39 +05302964 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2965 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
2966 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302968 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302969 DSSDBG("\t%s short response, 1 byte: %02x\n",
2970 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2971 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002972
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002973 if (buflen < 1) {
2974 r = -EIO;
2975 goto err;
2976 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977
2978 buf[0] = data;
2979
2980 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302981 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2982 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
2983 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302985 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302986 DSSDBG("\t%s short response, 2 byte: %04x\n",
2987 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2988 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002990 if (buflen < 2) {
2991 r = -EIO;
2992 goto err;
2993 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994
2995 buf[0] = data & 0xff;
2996 buf[1] = (data >> 8) & 0xff;
2997
2998 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302999 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3000 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3001 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002 int w;
3003 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303004 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303005 DSSDBG("\t%s long response, len %d\n",
3006 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3007 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003009 if (len > buflen) {
3010 r = -EIO;
3011 goto err;
3012 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013
3014 /* two byte checksum ends the packet, not included in len */
3015 for (w = 0; w < len + 2;) {
3016 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303017 val = dsi_read_reg(dsidev,
3018 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303019 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 DSSDBG("\t\t%02x %02x %02x %02x\n",
3021 (val >> 0) & 0xff,
3022 (val >> 8) & 0xff,
3023 (val >> 16) & 0xff,
3024 (val >> 24) & 0xff);
3025
3026 for (b = 0; b < 4; ++b) {
3027 if (w < len)
3028 buf[w] = (val >> (b * 8)) & 0xff;
3029 /* we discard the 2 byte checksum */
3030 ++w;
3031 }
3032 }
3033
3034 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035 } else {
3036 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003037 r = -EIO;
3038 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003040
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003041err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303042 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3043 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003044
Archit Tanejab8509752011-08-30 15:48:23 +05303045 return r;
3046}
3047
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003048static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303049 u8 *buf, int buflen)
3050{
3051 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3052 int r;
3053
Archit Taneja9e7e9372012-08-14 12:29:22 +05303054 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303055 if (r)
3056 goto err;
3057
3058 r = dsi_vc_send_bta_sync(dssdev, channel);
3059 if (r)
3060 goto err;
3061
Archit Tanejab3b89c02011-08-30 16:07:39 +05303062 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3063 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303064 if (r < 0)
3065 goto err;
3066
3067 if (r != buflen) {
3068 r = -EIO;
3069 goto err;
3070 }
3071
3072 return 0;
3073err:
3074 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3075 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077
Archit Tanejab3b89c02011-08-30 16:07:39 +05303078static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3079 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3080{
3081 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3082 int r;
3083
Archit Taneja9e7e9372012-08-14 12:29:22 +05303084 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303085 if (r)
3086 return r;
3087
3088 r = dsi_vc_send_bta_sync(dssdev, channel);
3089 if (r)
3090 return r;
3091
3092 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3093 DSS_DSI_CONTENT_GENERIC);
3094 if (r < 0)
3095 return r;
3096
3097 if (r != buflen) {
3098 r = -EIO;
3099 return r;
3100 }
3101
3102 return 0;
3103}
3104
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003105static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303106 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3109
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303110 return dsi_vc_send_short(dsidev, channel,
3111 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303114static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003115{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303116 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003117 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003118 int r, i;
3119 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003120
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303121 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303123 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003124
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303125 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003126
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303127 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003128 return 0;
3129
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003130 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303131 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003132 dsi_if_enable(dsidev, 0);
3133 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3134 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003135 }
3136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303137 dsi_sync_vc(dsidev, 0);
3138 dsi_sync_vc(dsidev, 1);
3139 dsi_sync_vc(dsidev, 2);
3140 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303142 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303144 dsi_vc_enable(dsidev, 0, false);
3145 dsi_vc_enable(dsidev, 1, false);
3146 dsi_vc_enable(dsidev, 2, false);
3147 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303149 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003150 DSSERR("HS busy when enabling ULPS\n");
3151 return -EIO;
3152 }
3153
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303154 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003155 DSSERR("LP busy when enabling ULPS\n");
3156 return -EIO;
3157 }
3158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303159 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003160 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3161 if (r)
3162 return r;
3163
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003164 mask = 0;
3165
3166 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3167 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3168 continue;
3169 mask |= 1 << i;
3170 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003171 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3172 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003173 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003174
Tomi Valkeinena702c852011-10-12 10:10:21 +03003175 /* flush posted write and wait for SCP interface to finish the write */
3176 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003177
3178 if (wait_for_completion_timeout(&completion,
3179 msecs_to_jiffies(1000)) == 0) {
3180 DSSERR("ULPS enable timeout\n");
3181 r = -EIO;
3182 goto err;
3183 }
3184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303185 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003186 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3187
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003188 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003189 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003190
Tomi Valkeinena702c852011-10-12 10:10:21 +03003191 /* flush posted write and wait for SCP interface to finish the write */
3192 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003193
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303194 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003195
3196 dsi_if_enable(dsidev, false);
3197
3198 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303199
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003200 return 0;
3201
3202err:
3203 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303204 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3205 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003207
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003208static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3209 unsigned ticks, bool x4, bool x16)
3210{
3211 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003212 unsigned long total_ticks;
3213 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303214
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303216
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003218 fck = dsi_fclk_rate(dsidev);
3219
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003220 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303221 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003223 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3224 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3225 dsi_write_reg(dsidev, DSI_TIMING2, r);
3226
3227 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3228
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3230 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303231 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3232 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003233}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003235static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3236 bool x8, bool x16)
3237{
3238 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003239 unsigned long total_ticks;
3240 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303241
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003242 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303243
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003244 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003245 fck = dsi_fclk_rate(dsidev);
3246
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303248 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003250 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3251 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3252 dsi_write_reg(dsidev, DSI_TIMING1, r);
3253
3254 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3255
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003256 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3257 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303258 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3259 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003260}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003261
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003262static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3263 unsigned ticks, bool x4, bool x16)
3264{
3265 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003266 unsigned long total_ticks;
3267 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303268
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003269 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303270
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003271 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003272 fck = dsi_fclk_rate(dsidev);
3273
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003274 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303275 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003276 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003277 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3278 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3279 dsi_write_reg(dsidev, DSI_TIMING1, r);
3280
3281 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3282
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003283 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3284 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303285 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3286 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003288
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003289static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3290 unsigned ticks, bool x4, bool x16)
3291{
3292 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003293 unsigned long total_ticks;
3294 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303295
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003296 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303297
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003299 fck = dsi_get_txbyteclkhs(dsidev);
3300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003301 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303302 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003303 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003304 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3305 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3306 dsi_write_reg(dsidev, DSI_TIMING2, r);
3307
3308 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3309
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003310 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3311 total_ticks,
3312 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303313 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303315
Archit Taneja9e7e9372012-08-14 12:29:22 +05303316static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303317{
Archit Tanejadca2b152012-08-16 18:02:00 +05303318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303319 int num_line_buffers;
3320
Archit Tanejadca2b152012-08-16 18:02:00 +05303321 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303322 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003323 struct videomode *vm = &dsi->vm;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303324 /*
3325 * Don't use line buffers if width is greater than the video
3326 * port's line buffer size
3327 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003328 if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303329 num_line_buffers = 0;
3330 else
3331 num_line_buffers = 2;
3332 } else {
3333 /* Use maximum number of line buffers in command mode */
3334 num_line_buffers = 2;
3335 }
3336
3337 /* LINE_BUFFER */
3338 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3339}
3340
Archit Taneja9e7e9372012-08-14 12:29:22 +05303341static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303342{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303343 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003344 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303345 u32 r;
3346
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003347 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3348 sync_end = true;
3349 else
3350 sync_end = false;
3351
Archit Taneja8af6ff02011-09-05 16:48:27 +05303352 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303353 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3354 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3355 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303356 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003357 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303358 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003359 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303360 dsi_write_reg(dsidev, DSI_CTRL, r);
3361}
3362
Archit Taneja9e7e9372012-08-14 12:29:22 +05303363static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303364{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303365 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3366 int blanking_mode = dsi->vm_timings.blanking_mode;
3367 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3368 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3369 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303370 u32 r;
3371
3372 /*
3373 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3374 * 1 = Long blanking packets are sent in corresponding blanking periods
3375 */
3376 r = dsi_read_reg(dsidev, DSI_CTRL);
3377 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3378 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3379 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3380 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3381 dsi_write_reg(dsidev, DSI_CTRL, r);
3382}
3383
Archit Taneja6f28c292012-05-15 11:32:18 +05303384/*
3385 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3386 * results in maximum transition time for data and clock lanes to enter and
3387 * exit HS mode. Hence, this is the scenario where the least amount of command
3388 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3389 * clock cycles that can be used to interleave command mode data in HS so that
3390 * all scenarios are satisfied.
3391 */
3392static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3393 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3394{
3395 int transition;
3396
3397 /*
3398 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3399 * time of data lanes only, if it isn't set, we need to consider HS
3400 * transition time of both data and clock lanes. HS transition time
3401 * of Scenario 3 is considered.
3402 */
3403 if (ddr_alwon) {
3404 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3405 } else {
3406 int trans1, trans2;
3407 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3408 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3409 enter_hs + 1;
3410 transition = max(trans1, trans2);
3411 }
3412
3413 return blank > transition ? blank - transition : 0;
3414}
3415
3416/*
3417 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3418 * results in maximum transition time for data lanes to enter and exit LP mode.
3419 * Hence, this is the scenario where the least amount of command mode data can
3420 * be interleaved. We program the minimum amount of bytes that can be
3421 * interleaved in LP so that all scenarios are satisfied.
3422 */
3423static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3424 int lp_clk_div, int tdsi_fclk)
3425{
3426 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3427 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3428 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3429 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3430 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3431
3432 /* maximum LP transition time according to Scenario 1 */
3433 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3434
3435 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3436 tlp_avail = thsbyte_clk * (blank - trans_lp);
3437
Archit Taneja2e063c32012-06-04 13:36:34 +05303438 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303439
3440 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3441 26) / 16;
3442
3443 return max(lp_inter, 0);
3444}
3445
Tomi Valkeinen57612172012-11-27 17:32:36 +02003446static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303447{
Archit Taneja6f28c292012-05-15 11:32:18 +05303448 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3449 int blanking_mode;
3450 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3451 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3452 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3453 int tclk_trail, ths_exit, exiths_clk;
3454 bool ddr_alwon;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003455 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303456 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303457 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003458 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303459 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3460 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3461 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3462 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3463 u32 r;
3464
3465 r = dsi_read_reg(dsidev, DSI_CTRL);
3466 blanking_mode = FLD_GET(r, 20, 20);
3467 hfp_blanking_mode = FLD_GET(r, 21, 21);
3468 hbp_blanking_mode = FLD_GET(r, 22, 22);
3469 hsa_blanking_mode = FLD_GET(r, 23, 23);
3470
3471 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3472 hbp = FLD_GET(r, 11, 0);
3473 hfp = FLD_GET(r, 23, 12);
3474 hsa = FLD_GET(r, 31, 24);
3475
3476 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3477 ddr_clk_post = FLD_GET(r, 7, 0);
3478 ddr_clk_pre = FLD_GET(r, 15, 8);
3479
3480 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3481 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3482 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3483
3484 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3485 lp_clk_div = FLD_GET(r, 12, 0);
3486 ddr_alwon = FLD_GET(r, 13, 13);
3487
3488 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3489 ths_exit = FLD_GET(r, 7, 0);
3490
3491 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3492 tclk_trail = FLD_GET(r, 15, 8);
3493
3494 exiths_clk = ths_exit + tclk_trail;
3495
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003496 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja6f28c292012-05-15 11:32:18 +05303497 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3498
3499 if (!hsa_blanking_mode) {
3500 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3501 enter_hs_mode_lat, exit_hs_mode_lat,
3502 exiths_clk, ddr_clk_pre, ddr_clk_post);
3503 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3504 enter_hs_mode_lat, exit_hs_mode_lat,
3505 lp_clk_div, dsi_fclk_hsdiv);
3506 }
3507
3508 if (!hfp_blanking_mode) {
3509 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3510 enter_hs_mode_lat, exit_hs_mode_lat,
3511 exiths_clk, ddr_clk_pre, ddr_clk_post);
3512 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3513 enter_hs_mode_lat, exit_hs_mode_lat,
3514 lp_clk_div, dsi_fclk_hsdiv);
3515 }
3516
3517 if (!hbp_blanking_mode) {
3518 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3519 enter_hs_mode_lat, exit_hs_mode_lat,
3520 exiths_clk, ddr_clk_pre, ddr_clk_post);
3521
3522 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3523 enter_hs_mode_lat, exit_hs_mode_lat,
3524 lp_clk_div, dsi_fclk_hsdiv);
3525 }
3526
3527 if (!blanking_mode) {
3528 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3529 enter_hs_mode_lat, exit_hs_mode_lat,
3530 exiths_clk, ddr_clk_pre, ddr_clk_post);
3531
3532 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3533 enter_hs_mode_lat, exit_hs_mode_lat,
3534 lp_clk_div, dsi_fclk_hsdiv);
3535 }
3536
3537 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3538 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3539 bl_interleave_hs);
3540
3541 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3542 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3543 bl_interleave_lp);
3544
3545 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3546 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3547 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3548 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3549 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3550
3551 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3552 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3553 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3554 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3555 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3556
3557 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3558 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3559 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3560 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3561}
3562
Tomi Valkeinen57612172012-11-27 17:32:36 +02003563static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564{
Archit Taneja02c39602012-08-10 15:01:33 +05303565 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566 u32 r;
3567 int buswidth = 0;
3568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303569 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003570 DSI_FIFO_SIZE_32,
3571 DSI_FIFO_SIZE_32,
3572 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303574 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003575 DSI_FIFO_SIZE_32,
3576 DSI_FIFO_SIZE_32,
3577 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578
3579 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303580 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3581 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3582 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3583 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003584
Archit Taneja02c39602012-08-10 15:01:33 +05303585 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003586 case 16:
3587 buswidth = 0;
3588 break;
3589 case 18:
3590 buswidth = 1;
3591 break;
3592 case 24:
3593 buswidth = 2;
3594 break;
3595 default:
3596 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003597 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598 }
3599
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303600 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003601 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3602 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3603 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3604 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3605 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3606 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003607 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3608 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003609 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3610 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3611 /* DCS_CMD_CODE, 1=start, 0=continue */
3612 r = FLD_MOD(r, 0, 25, 25);
3613 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003614
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303615 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003616
Archit Taneja9e7e9372012-08-14 12:29:22 +05303617 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303618
Archit Tanejadca2b152012-08-16 18:02:00 +05303619 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303620 dsi_config_vp_sync_events(dsidev);
3621 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003622 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303623 }
3624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303625 dsi_vc_initial_config(dsidev, 0);
3626 dsi_vc_initial_config(dsidev, 1);
3627 dsi_vc_initial_config(dsidev, 2);
3628 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003629
3630 return 0;
3631}
3632
Archit Taneja9e7e9372012-08-14 12:29:22 +05303633static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003634{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003635 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003636 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3637 unsigned tclk_pre, tclk_post;
3638 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3639 unsigned ths_trail, ths_exit;
3640 unsigned ddr_clk_pre, ddr_clk_post;
3641 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3642 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003643 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644 u32 r;
3645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303646 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003647 ths_prepare = FLD_GET(r, 31, 24);
3648 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3649 ths_zero = ths_prepare_ths_zero - ths_prepare;
3650 ths_trail = FLD_GET(r, 15, 8);
3651 ths_exit = FLD_GET(r, 7, 0);
3652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003654 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003655 tclk_trail = FLD_GET(r, 15, 8);
3656 tclk_zero = FLD_GET(r, 7, 0);
3657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 tclk_prepare = FLD_GET(r, 7, 0);
3660
3661 /* min 8*UI */
3662 tclk_pre = 20;
3663 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303664 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665
Archit Taneja8af6ff02011-09-05 16:48:27 +05303666 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003667
3668 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3669 4);
3670 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3671
3672 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3673 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303675 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3677 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303678 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679
3680 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3681 ddr_clk_pre,
3682 ddr_clk_post);
3683
3684 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3685 DIV_ROUND_UP(ths_prepare, 4) +
3686 DIV_ROUND_UP(ths_zero + 3, 4);
3687
3688 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3689
3690 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3691 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303692 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693
3694 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3695 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303696
Archit Tanejadca2b152012-08-16 18:02:00 +05303697 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303698 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303699 int hsa = dsi->vm_timings.hsa;
3700 int hfp = dsi->vm_timings.hfp;
3701 int hbp = dsi->vm_timings.hbp;
3702 int vsa = dsi->vm_timings.vsa;
3703 int vfp = dsi->vm_timings.vfp;
3704 int vbp = dsi->vm_timings.vbp;
3705 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003706 bool hsync_end;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003707 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303708 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303709 int tl, t_he, width_bytes;
3710
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003711 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303712 t_he = hsync_end ?
3713 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3714
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003715 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303716
3717 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3718 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3719 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3720
3721 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3722 hfp, hsync_end ? hsa : 0, tl);
3723 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003724 vsa, vm->vactive);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303725
3726 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3727 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3728 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3729 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3730 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3731
3732 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3733 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3734 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3735 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3736 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3737 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3738
3739 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003740 r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303741 r = FLD_MOD(r, tl, 31, 16); /* TL */
3742 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3743 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744}
3745
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003746static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003747 const struct omap_dsi_pin_config *pin_cfg)
3748{
3749 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3750 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3751 int num_pins;
3752 const int *pins;
3753 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3754 int num_lanes;
3755 int i;
3756
3757 static const enum dsi_lane_function functions[] = {
3758 DSI_LANE_CLK,
3759 DSI_LANE_DATA1,
3760 DSI_LANE_DATA2,
3761 DSI_LANE_DATA3,
3762 DSI_LANE_DATA4,
3763 };
3764
3765 num_pins = pin_cfg->num_pins;
3766 pins = pin_cfg->pins;
3767
3768 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3769 || num_pins % 2 != 0)
3770 return -EINVAL;
3771
3772 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3773 lanes[i].function = DSI_LANE_UNUSED;
3774
3775 num_lanes = 0;
3776
3777 for (i = 0; i < num_pins; i += 2) {
3778 u8 lane, pol;
3779 int dx, dy;
3780
3781 dx = pins[i];
3782 dy = pins[i + 1];
3783
3784 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3785 return -EINVAL;
3786
3787 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3788 return -EINVAL;
3789
3790 if (dx & 1) {
3791 if (dy != dx - 1)
3792 return -EINVAL;
3793 pol = 1;
3794 } else {
3795 if (dy != dx + 1)
3796 return -EINVAL;
3797 pol = 0;
3798 }
3799
3800 lane = dx / 2;
3801
3802 lanes[lane].function = functions[i / 2];
3803 lanes[lane].polarity = pol;
3804 num_lanes++;
3805 }
3806
3807 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3808 dsi->num_lanes_used = num_lanes;
3809
3810 return 0;
3811}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003812
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003813static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303814{
3815 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303816 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003817 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303818 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003819 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303820 u8 data_type;
3821 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003822 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303823
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003824 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003825 DSSERR("failed to enable display: no output/manager\n");
3826 return -ENODEV;
3827 }
3828
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003829 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003830 if (r)
3831 goto err_init_dispc;
3832
Archit Tanejadca2b152012-08-16 18:02:00 +05303833 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303834 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003835 case OMAP_DSS_DSI_FMT_RGB888:
3836 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3837 break;
3838 case OMAP_DSS_DSI_FMT_RGB666:
3839 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3840 break;
3841 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3842 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3843 break;
3844 case OMAP_DSS_DSI_FMT_RGB565:
3845 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3846 break;
3847 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003848 r = -EINVAL;
3849 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003850 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303851
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003852 dsi_if_enable(dsidev, false);
3853 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303854
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003855 /* MODE, 1 = video mode */
3856 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303857
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003858 word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303859
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003860 dsi_vc_write_long_header(dsidev, channel, data_type,
3861 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303862
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003863 dsi_vc_enable(dsidev, channel, true);
3864 dsi_if_enable(dsidev, true);
3865 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303866
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003867 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003868 if (r)
3869 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303870
3871 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003872
3873err_mgr_enable:
3874 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3875 dsi_if_enable(dsidev, false);
3876 dsi_vc_enable(dsidev, channel, false);
3877 }
3878err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003879 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003880err_init_dispc:
3881 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303882}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303883
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003884static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303885{
3886 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303887 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003888 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303889
Archit Tanejadca2b152012-08-16 18:02:00 +05303890 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003891 dsi_if_enable(dsidev, false);
3892 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303893
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003894 /* MODE, 0 = command mode */
3895 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303896
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003897 dsi_vc_enable(dsidev, channel, true);
3898 dsi_if_enable(dsidev, true);
3899 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303900
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003901 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003902
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003903 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303904}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303905
Tomi Valkeinen57612172012-11-27 17:32:36 +02003906static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003907{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303908 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003909 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003910 unsigned bytespp;
3911 unsigned bytespl;
3912 unsigned bytespf;
3913 unsigned total_len;
3914 unsigned packet_payload;
3915 unsigned packet_len;
3916 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003917 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303918 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02003919 const unsigned line_buf_size = dsi->line_buffer_size;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003920 u16 w = dsi->vm.hactive;
3921 u16 h = dsi->vm.vactive;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003922
Tomi Valkeinen5476e742011-11-03 16:34:20 +02003923 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924
Archit Tanejad6049142011-08-22 11:58:08 +05303925 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003926
Archit Taneja02c39602012-08-10 15:01:33 +05303927 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928 bytespl = w * bytespp;
3929 bytespf = bytespl * h;
3930
3931 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3932 * number of lines in a packet. See errata about VP_CLK_RATIO */
3933
3934 if (bytespf < line_buf_size)
3935 packet_payload = bytespf;
3936 else
3937 packet_payload = (line_buf_size) / bytespl * bytespl;
3938
3939 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3940 total_len = (bytespf / packet_payload) * packet_len;
3941
3942 if (bytespf % packet_payload)
3943 total_len += (bytespf % packet_payload) + 1;
3944
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303946 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303948 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303949 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003950
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303951 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003952 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3953 else
3954 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303955 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003956
3957 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3958 * because DSS interrupts are not capable of waking up the CPU and the
3959 * framedone interrupt could be delayed for quite a long time. I think
3960 * the same goes for any DSS interrupts, but for some reason I have not
3961 * seen the problem anywhere else than here.
3962 */
3963 dispc_disable_sidle();
3964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303965 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003966
Archit Taneja49dbf582011-05-16 15:17:07 +05303967 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3968 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003969 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003970
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003971 dss_mgr_set_timings(dispc_channel, &dsi->vm);
Archit Taneja55cd63a2012-08-09 15:41:13 +05303972
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003973 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003974
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303975 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003976 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3977 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303978 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303980 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003981
3982#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303983 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003984#endif
3985 }
3986}
3987
3988#ifdef DSI_CATCH_MISSING_TE
3989static void dsi_te_timeout(unsigned long arg)
3990{
3991 DSSERR("TE not received for 250ms!\n");
3992}
3993#endif
3994
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303995static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003996{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3998
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003999 /* SIDLEMODE back to smart-idle */
4000 dispc_enable_sidle();
4001
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304002 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004003 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304004 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004005 }
4006
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304007 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004008
4009 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304010 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004011}
4012
4013static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4014{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304015 struct dsi_data *dsi = container_of(work, struct dsi_data,
4016 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004017 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4018 * 250ms which would conflict with this timeout work. What should be
4019 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004020 * possibly scheduled framedone work. However, cancelling the transfer
4021 * on the HW is buggy, and would probably require resetting the whole
4022 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004023
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004024 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304026 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004027}
4028
Tomi Valkeinen15502022012-10-10 13:59:07 +03004029static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004030{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304031 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4033
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004034 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4035 * turns itself off. However, DSI still has the pixels in its buffers,
4036 * and is sending the data.
4037 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038
Tejun Heo136b5722012-08-21 13:18:24 -07004039 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304041 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004042}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004043
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004044static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004045 void (*callback)(int, void *), void *data)
4046{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304047 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304048 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004049 u16 dw, dh;
4050
4051 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304052
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304053 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004055 dsi->framedone_callback = callback;
4056 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004057
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004058 dw = dsi->vm.hactive;
4059 dh = dsi->vm.vactive;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004060
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004061#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004062 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304063 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004064#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004065 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004066
4067 return 0;
4068}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069
4070/* Display funcs */
4071
Tomi Valkeinen57612172012-11-27 17:32:36 +02004072static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304073{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304074 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4075 struct dispc_clock_info dispc_cinfo;
4076 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004077 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304078
4079 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4080
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004081 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4082 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304083
4084 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4085 if (r) {
4086 DSSERR("Failed to calc dispc clocks\n");
4087 return r;
4088 }
4089
4090 dsi->mgr_config.clock_info = dispc_cinfo;
4091
4092 return 0;
4093}
4094
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004095static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004096 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304098 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304099 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304100
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004101 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004102 DSS_CLK_SRC_PLL1_1 :
4103 DSS_CLK_SRC_PLL2_1);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004104
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004105 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004106 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004107 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304108 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004109 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304110 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304111 }
4112
Archit Taneja7d2572f2012-06-29 14:31:07 +05304113 dsi->mgr_config.stallmode = true;
4114 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304115 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304116 dsi->mgr_config.stallmode = false;
4117 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004118 }
4119
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304120 /*
4121 * override interlace, logic level and edge related parameters in
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004122 * videomode with default values
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304123 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004124 dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
4125 dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
4126 dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
4127 dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
4128 dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
4129 dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
4130 dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
4131 dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
4132 dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
4133 dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
4134 dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304135
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004136 dss_mgr_set_timings(channel, &dsi->vm);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304137
Tomi Valkeinen57612172012-11-27 17:32:36 +02004138 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304139 if (r)
4140 goto err1;
4141
4142 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4143 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304144 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304145 dsi->mgr_config.lcden_sig_polarity = 0;
4146
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004147 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304148
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004149 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304150err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304151 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004152 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004153 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304154err:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004155 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304156 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004157}
4158
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004159static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004160 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161{
Archit Tanejadca2b152012-08-16 18:02:00 +05304162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4163
Tomi Valkeinen15502022012-10-10 13:59:07 +03004164 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004165 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004166 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004167
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004168 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004169}
4170
Tomi Valkeinen57612172012-11-27 17:32:36 +02004171static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004172{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004174 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004175 int r;
4176
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004177 cinfo = dsi->user_dsi_cinfo;
4178
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004179 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180 if (r) {
4181 DSSERR("Failed to set dsi clocks\n");
4182 return r;
4183 }
4184
4185 return 0;
4186}
4187
Tomi Valkeinen57612172012-11-27 17:32:36 +02004188static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191 int r;
4192
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004193 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194 if (r)
4195 goto err0;
4196
Tomi Valkeinen57612172012-11-27 17:32:36 +02004197 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004198 if (r)
4199 goto err1;
4200
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004201 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004202 DSS_CLK_SRC_PLL1_2 :
4203 DSS_CLK_SRC_PLL2_2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204
4205 DSSDBG("PLL OK\n");
4206
Archit Taneja9e7e9372012-08-14 12:29:22 +05304207 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208 if (r)
4209 goto err2;
4210
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304211 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212
Archit Taneja9e7e9372012-08-14 12:29:22 +05304213 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004214 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215
4216 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304217 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004218
Tomi Valkeinen57612172012-11-27 17:32:36 +02004219 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004220 if (r)
4221 goto err3;
4222
4223 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304224 dsi_vc_enable(dsidev, 0, 1);
4225 dsi_vc_enable(dsidev, 1, 1);
4226 dsi_vc_enable(dsidev, 2, 1);
4227 dsi_vc_enable(dsidev, 3, 1);
4228 dsi_if_enable(dsidev, 1);
4229 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304233 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004234err2:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004235 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004237 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004238err0:
4239 return r;
4240}
4241
Tomi Valkeinen57612172012-11-27 17:32:36 +02004242static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004243 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304246
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304247 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004249
Ville Syrjäläd7370102010-04-22 22:50:09 +02004250 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304251 dsi_if_enable(dsidev, 0);
4252 dsi_vc_enable(dsidev, 0, 0);
4253 dsi_vc_enable(dsidev, 1, 0);
4254 dsi_vc_enable(dsidev, 2, 0);
4255 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004256
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004257 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304258 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304259 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260}
4261
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004262static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304264 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304265 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266 int r = 0;
4267
4268 DSSDBG("dsi_display_enable\n");
4269
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304270 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004271
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304272 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004274 r = dsi_runtime_get(dsidev);
4275 if (r)
4276 goto err_get_dsi;
4277
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004278 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004279
Tomi Valkeinen57612172012-11-27 17:32:36 +02004280 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004281 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004282 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004283
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304284 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004285
4286 return 0;
4287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004288err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004289 dsi_runtime_put(dsidev);
4290err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304291 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004292 DSSDBG("dsi_display_enable FAILED\n");
4293 return r;
4294}
4295
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004296static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004297 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004298{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304299 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004302 DSSDBG("dsi_display_disable\n");
4303
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304304 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004305
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304306 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004307
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004308 dsi_sync_vc(dsidev, 0);
4309 dsi_sync_vc(dsidev, 1);
4310 dsi_sync_vc(dsidev, 2);
4311 dsi_sync_vc(dsidev, 3);
4312
Tomi Valkeinen57612172012-11-27 17:32:36 +02004313 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004314
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004315 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304317 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004318}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004320static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304322 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4324
4325 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004326 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004327}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004328
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004329#ifdef PRINT_VERBOSE_VM_TIMINGS
4330static void print_dsi_vm(const char *str,
4331 const struct omap_dss_dsi_videomode_timings *t)
4332{
4333 unsigned long byteclk = t->hsclk / 4;
4334 int bl, wc, pps, tot;
4335
4336 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4337 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004338 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004339 tot = bl + pps;
4340
4341#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4342
4343 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4344 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4345 str,
4346 byteclk,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004347 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004348 bl, pps, tot,
4349 TO_DSI_T(t->hss),
4350 TO_DSI_T(t->hsa),
4351 TO_DSI_T(t->hse),
4352 TO_DSI_T(t->hbp),
4353 TO_DSI_T(pps),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004354 TO_DSI_T(t->hfp),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004355
4356 TO_DSI_T(bl),
4357 TO_DSI_T(pps),
4358
4359 TO_DSI_T(tot));
4360#undef TO_DSI_T
4361}
4362
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004363static void print_dispc_vm(const char *str, const struct videomode *vm)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004364{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004365 unsigned long pck = vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004366 int hact, bl, tot;
4367
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004368 hact = vm->hactive;
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004369 bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004370 tot = hact + bl;
4371
4372#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4373
4374 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4375 "%u/%u/%u/%u = %u + %u = %u\n",
4376 str,
4377 pck,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004378 vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004379 bl, hact, tot,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004380 TO_DISPC_T(vm->hsync_len),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004381 TO_DISPC_T(vm->hback_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004382 TO_DISPC_T(hact),
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004383 TO_DISPC_T(vm->hfront_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004384 TO_DISPC_T(bl),
4385 TO_DISPC_T(hact),
4386 TO_DISPC_T(tot));
4387#undef TO_DISPC_T
4388}
4389
4390/* note: this is not quite accurate */
4391static void print_dsi_dispc_vm(const char *str,
4392 const struct omap_dss_dsi_videomode_timings *t)
4393{
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004394 struct videomode vm = { 0 };
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004395 unsigned long byteclk = t->hsclk / 4;
4396 unsigned long pck;
4397 u64 dsi_tput;
4398 int dsi_hact, dsi_htot;
4399
4400 dsi_tput = (u64)byteclk * t->ndl * 8;
4401 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4402 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004403 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004404
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004405 vm.pixelclock = pck;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004406 vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004407 vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
4408 vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
Peter Ujfalusi81899062016-09-22 14:06:46 +03004409 vm.hactive = t->hact;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004410
4411 print_dispc_vm(str, &vm);
4412}
4413#endif /* PRINT_VERBOSE_VM_TIMINGS */
4414
4415static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4416 unsigned long pck, void *data)
4417{
4418 struct dsi_clk_calc_ctx *ctx = data;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004419 struct videomode *vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004420
4421 ctx->dispc_cinfo.lck_div = lckd;
4422 ctx->dispc_cinfo.pck_div = pckd;
4423 ctx->dispc_cinfo.lck = lck;
4424 ctx->dispc_cinfo.pck = pck;
4425
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004426 *vm = *ctx->config->vm;
4427 vm->pixelclock = pck;
4428 vm->hactive = ctx->config->vm->hactive;
4429 vm->vactive = ctx->config->vm->vactive;
4430 vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
4431 vm->vfront_porch = vm->vback_porch = 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004432
4433 return true;
4434}
4435
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004436static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004437 void *data)
4438{
4439 struct dsi_clk_calc_ctx *ctx = data;
4440
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004441 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004442 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004443
4444 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4445 dsi_cm_calc_dispc_cb, ctx);
4446}
4447
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004448static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4449 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004450{
4451 struct dsi_clk_calc_ctx *ctx = data;
4452
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004453 ctx->dsi_cinfo.n = n;
4454 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004455 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004456 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004457
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004458 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004459 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004460 dsi_cm_calc_hsdiv_cb, ctx);
4461}
4462
4463static bool dsi_cm_calc(struct dsi_data *dsi,
4464 const struct omap_dss_dsi_config *cfg,
4465 struct dsi_clk_calc_ctx *ctx)
4466{
4467 unsigned long clkin;
4468 int bitspp, ndl;
4469 unsigned long pll_min, pll_max;
4470 unsigned long pck, txbyteclk;
4471
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004472 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004473 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4474 ndl = dsi->num_lanes_used - 1;
4475
4476 /*
4477 * Here we should calculate minimum txbyteclk to be able to send the
4478 * frame in time, and also to handle TE. That's not very simple, though,
4479 * especially as we go to LP between each pixel packet due to HW
4480 * "feature". So let's just estimate very roughly and multiply by 1.5.
4481 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004482 pck = cfg->vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004483 pck = pck * 3 / 2;
4484 txbyteclk = pck * bitspp / 8 / ndl;
4485
4486 memset(ctx, 0, sizeof(*ctx));
4487 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004488 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004489 ctx->config = cfg;
4490 ctx->req_pck_min = pck;
4491 ctx->req_pck_nom = pck;
4492 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004493
4494 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4495 pll_max = cfg->hs_clk_max * 4;
4496
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004497 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004498 pll_min, pll_max,
4499 dsi_cm_calc_pll_cb, ctx);
4500}
4501
4502static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4503{
4504 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4505 const struct omap_dss_dsi_config *cfg = ctx->config;
4506 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4507 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aede2014-11-07 13:08:16 +02004508 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004509 unsigned long byteclk = hsclk / 4;
4510
4511 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4512 int xres;
4513 int panel_htot, panel_hbl; /* pixels */
4514 int dispc_htot, dispc_hbl; /* pixels */
4515 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4516 int hfp, hsa, hbp;
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004517 const struct videomode *req_vm;
4518 struct videomode *dispc_vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004519 struct omap_dss_dsi_videomode_timings *dsi_vm;
4520 u64 dsi_tput, dispc_tput;
4521
4522 dsi_tput = (u64)byteclk * ndl * 8;
4523
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004524 req_vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004525 req_pck_min = ctx->req_pck_min;
4526 req_pck_max = ctx->req_pck_max;
4527 req_pck_nom = ctx->req_pck_nom;
4528
4529 dispc_pck = ctx->dispc_cinfo.pck;
4530 dispc_tput = (u64)dispc_pck * bitspp;
4531
Peter Ujfalusi81899062016-09-22 14:06:46 +03004532 xres = req_vm->hactive;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004533
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004534 panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
4535 req_vm->hsync_len;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004536 panel_htot = xres + panel_hbl;
4537
4538 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4539
4540 /*
4541 * When there are no line buffers, DISPC and DSI must have the
4542 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4543 */
4544 if (dsi->line_buffer_size < xres * bitspp / 8) {
4545 if (dispc_tput != dsi_tput)
4546 return false;
4547 } else {
4548 if (dispc_tput < dsi_tput)
4549 return false;
4550 }
4551
4552 /* DSI tput must be over the min requirement */
4553 if (dsi_tput < (u64)bitspp * req_pck_min)
4554 return false;
4555
4556 /* When non-burst mode, DSI tput must be below max requirement. */
4557 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4558 if (dsi_tput > (u64)bitspp * req_pck_max)
4559 return false;
4560 }
4561
4562 hss = DIV_ROUND_UP(4, ndl);
4563
4564 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004565 if (ndl == 3 && req_vm->hsync_len == 0)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004566 hse = 1;
4567 else
4568 hse = DIV_ROUND_UP(4, ndl);
4569 } else {
4570 hse = 0;
4571 }
4572
4573 /* DSI htot to match the panel's nominal pck */
4574 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4575
4576 /* fail if there would be no time for blanking */
4577 if (dsi_htot < hss + hse + dsi_hact)
4578 return false;
4579
4580 /* total DSI blanking needed to achieve panel's TL */
4581 dsi_hbl = dsi_htot - dsi_hact;
4582
4583 /* DISPC htot to match the DSI TL */
4584 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4585
4586 /* verify that the DSI and DISPC TLs are the same */
4587 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4588 return false;
4589
4590 dispc_hbl = dispc_htot - xres;
4591
4592 /* setup DSI videomode */
4593
4594 dsi_vm = &ctx->dsi_vm;
4595 memset(dsi_vm, 0, sizeof(*dsi_vm));
4596
4597 dsi_vm->hsclk = hsclk;
4598
4599 dsi_vm->ndl = ndl;
4600 dsi_vm->bitspp = bitspp;
4601
4602 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4603 hsa = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004604 } else if (ndl == 3 && req_vm->hsync_len == 0) {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004605 hsa = 0;
4606 } else {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004607 hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004608 hsa = max(hsa - hse, 1);
4609 }
4610
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004611 hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004612 hbp = max(hbp, 1);
4613
4614 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4615 if (hfp < 1) {
4616 int t;
4617 /* we need to take cycles from hbp */
4618
4619 t = 1 - hfp;
4620 hbp = max(hbp - t, 1);
4621 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4622
4623 if (hfp < 1 && hsa > 0) {
4624 /* we need to take cycles from hsa */
4625 t = 1 - hfp;
4626 hsa = max(hsa - t, 1);
4627 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4628 }
4629 }
4630
4631 if (hfp < 1)
4632 return false;
4633
4634 dsi_vm->hss = hss;
4635 dsi_vm->hsa = hsa;
4636 dsi_vm->hse = hse;
4637 dsi_vm->hbp = hbp;
4638 dsi_vm->hact = xres;
4639 dsi_vm->hfp = hfp;
4640
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +03004641 dsi_vm->vsa = req_vm->vsync_len;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004642 dsi_vm->vbp = req_vm->vback_porch;
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004643 dsi_vm->vact = req_vm->vactive;
Peter Ujfalusi0996c682016-09-22 14:06:52 +03004644 dsi_vm->vfp = req_vm->vfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004645
4646 dsi_vm->trans_mode = cfg->trans_mode;
4647
4648 dsi_vm->blanking_mode = 0;
4649 dsi_vm->hsa_blanking_mode = 1;
4650 dsi_vm->hfp_blanking_mode = 1;
4651 dsi_vm->hbp_blanking_mode = 1;
4652
4653 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4654 dsi_vm->window_sync = 4;
4655
4656 /* setup DISPC videomode */
4657
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004658 dispc_vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004659 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004660 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004661
4662 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004663 hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004664 req_pck_nom);
4665 hsa = max(hsa, 1);
4666 } else {
4667 hsa = 1;
4668 }
4669
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004670 hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004671 hbp = max(hbp, 1);
4672
4673 hfp = dispc_hbl - hsa - hbp;
4674 if (hfp < 1) {
4675 int t;
4676 /* we need to take cycles from hbp */
4677
4678 t = 1 - hfp;
4679 hbp = max(hbp - t, 1);
4680 hfp = dispc_hbl - hsa - hbp;
4681
4682 if (hfp < 1) {
4683 /* we need to take cycles from hsa */
4684 t = 1 - hfp;
4685 hsa = max(hsa - t, 1);
4686 hfp = dispc_hbl - hsa - hbp;
4687 }
4688 }
4689
4690 if (hfp < 1)
4691 return false;
4692
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03004693 dispc_vm->hfront_porch = hfp;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004694 dispc_vm->hsync_len = hsa;
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004695 dispc_vm->hback_porch = hbp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004696
4697 return true;
4698}
4699
4700
4701static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4702 unsigned long pck, void *data)
4703{
4704 struct dsi_clk_calc_ctx *ctx = data;
4705
4706 ctx->dispc_cinfo.lck_div = lckd;
4707 ctx->dispc_cinfo.pck_div = pckd;
4708 ctx->dispc_cinfo.lck = lck;
4709 ctx->dispc_cinfo.pck = pck;
4710
4711 if (dsi_vm_calc_blanking(ctx) == false)
4712 return false;
4713
4714#ifdef PRINT_VERBOSE_VM_TIMINGS
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004715 print_dispc_vm("dispc", &ctx->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004716 print_dsi_vm("dsi ", &ctx->dsi_vm);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004717 print_dispc_vm("req ", ctx->config->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004718 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4719#endif
4720
4721 return true;
4722}
4723
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004724static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004725 void *data)
4726{
4727 struct dsi_clk_calc_ctx *ctx = data;
4728 unsigned long pck_max;
4729
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004730 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004731 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004732
4733 /*
4734 * In burst mode we can let the dispc pck be arbitrarily high, but it
4735 * limits our scaling abilities. So for now, don't aim too high.
4736 */
4737
4738 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4739 pck_max = ctx->req_pck_max + 10000000;
4740 else
4741 pck_max = ctx->req_pck_max;
4742
4743 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4744 dsi_vm_calc_dispc_cb, ctx);
4745}
4746
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004747static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4748 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004749{
4750 struct dsi_clk_calc_ctx *ctx = data;
4751
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004752 ctx->dsi_cinfo.n = n;
4753 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004754 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004755 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004756
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004757 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004758 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004759 dsi_vm_calc_hsdiv_cb, ctx);
4760}
4761
4762static bool dsi_vm_calc(struct dsi_data *dsi,
4763 const struct omap_dss_dsi_config *cfg,
4764 struct dsi_clk_calc_ctx *ctx)
4765{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004766 const struct videomode *vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004767 unsigned long clkin;
4768 unsigned long pll_min;
4769 unsigned long pll_max;
4770 int ndl = dsi->num_lanes_used - 1;
4771 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4772 unsigned long byteclk_min;
4773
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004774 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004775
4776 memset(ctx, 0, sizeof(*ctx));
4777 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004778 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004779 ctx->config = cfg;
4780
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004781 /* these limits should come from the panel driver */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004782 ctx->req_pck_min = vm->pixelclock - 1000;
4783 ctx->req_pck_nom = vm->pixelclock;
4784 ctx->req_pck_max = vm->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004785
4786 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4787 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4788
4789 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4790 pll_max = cfg->hs_clk_max * 4;
4791 } else {
4792 unsigned long byteclk_max;
4793 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4794 ndl * 8);
4795
4796 pll_max = byteclk_max * 4 * 4;
4797 }
4798
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004799 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004800 pll_min, pll_max,
4801 dsi_vm_calc_pll_cb, ctx);
4802}
4803
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004804static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004805 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304806{
4807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004809 struct dsi_clk_calc_ctx ctx;
4810 bool ok;
4811 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304812
4813 mutex_lock(&dsi->lock);
4814
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004815 dsi->pix_fmt = config->pixel_format;
4816 dsi->mode = config->mode;
4817
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004818 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4819 ok = dsi_vm_calc(dsi, config, &ctx);
4820 else
4821 ok = dsi_cm_calc(dsi, config, &ctx);
4822
4823 if (!ok) {
4824 DSSERR("failed to find suitable DSI clock settings\n");
4825 r = -EINVAL;
4826 goto err;
4827 }
4828
4829 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
4830
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004831 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004832 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004833 if (r) {
4834 DSSERR("failed to find suitable DSI LP clock settings\n");
4835 goto err;
4836 }
4837
4838 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4839 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4840
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004841 dsi->vm = ctx.vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004842 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304843
4844 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304845
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004846 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004847err:
4848 mutex_unlock(&dsi->lock);
4849
4850 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004851}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304852
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004853/*
4854 * Return a hardcoded channel for the DSI output. This should work for
4855 * current use cases, but this can be later expanded to either resolve
4856 * the channel in some more dynamic manner, or get the channel as a user
4857 * parameter.
4858 */
4859static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05304860{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004861 switch (omapdss_get_version()) {
4862 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05304863 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004864 DSSWARN("DSI not supported\n");
4865 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304866
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004867 case OMAPDSS_VER_OMAP34xx_ES1:
4868 case OMAPDSS_VER_OMAP34xx_ES3:
4869 case OMAPDSS_VER_OMAP3630:
4870 case OMAPDSS_VER_AM35xx:
4871 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304872
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004873 case OMAPDSS_VER_OMAP4430_ES1:
4874 case OMAPDSS_VER_OMAP4430_ES2:
4875 case OMAPDSS_VER_OMAP4:
4876 switch (module_id) {
4877 case 0:
4878 return OMAP_DSS_CHANNEL_LCD;
4879 case 1:
4880 return OMAP_DSS_CHANNEL_LCD2;
4881 default:
4882 DSSWARN("unsupported module id\n");
4883 return OMAP_DSS_CHANNEL_LCD;
4884 }
Archit Tanejae3525742012-08-09 15:23:43 +05304885
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004886 case OMAPDSS_VER_OMAP5:
4887 switch (module_id) {
4888 case 0:
4889 return OMAP_DSS_CHANNEL_LCD;
4890 case 1:
4891 return OMAP_DSS_CHANNEL_LCD3;
4892 default:
4893 DSSWARN("unsupported module id\n");
4894 return OMAP_DSS_CHANNEL_LCD;
4895 }
4896
4897 default:
4898 DSSWARN("unsupported DSS version\n");
4899 return OMAP_DSS_CHANNEL_LCD;
4900 }
Archit Taneja02c39602012-08-10 15:01:33 +05304901}
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004902
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004903static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304904{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304905 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4906 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304907 int i;
4908
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304909 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4910 if (!dsi->vc[i].dssdev) {
4911 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304912 *channel = i;
4913 return 0;
4914 }
4915 }
4916
4917 DSSERR("cannot get VC for display %s", dssdev->name);
4918 return -ENOSPC;
4919}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304920
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004921static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304922{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304923 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4924 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4925
Archit Taneja5ee3c142011-03-02 12:35:53 +05304926 if (vc_id < 0 || vc_id > 3) {
4927 DSSERR("VC ID out of range\n");
4928 return -EINVAL;
4929 }
4930
4931 if (channel < 0 || channel > 3) {
4932 DSSERR("Virtual Channel out of range\n");
4933 return -EINVAL;
4934 }
4935
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304936 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304937 DSSERR("Virtual Channel not allocated to display %s\n",
4938 dssdev->name);
4939 return -EINVAL;
4940 }
4941
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304942 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304943
4944 return 0;
4945}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304946
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004947static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304948{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304949 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4950 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4951
Archit Taneja5ee3c142011-03-02 12:35:53 +05304952 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304953 dsi->vc[channel].dssdev == dssdev) {
4954 dsi->vc[channel].dssdev = NULL;
4955 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304956 }
4957}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304958
Tomi Valkeinene406f902010-06-09 15:28:12 +03004959
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004960static int dsi_get_clocks(struct platform_device *dsidev)
4961{
4962 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4963 struct clk *clk;
4964
Sachin Kamat5303b3a2013-04-02 14:33:00 +03004965 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004966 if (IS_ERR(clk)) {
4967 DSSERR("can't get fck\n");
4968 return PTR_ERR(clk);
4969 }
4970
4971 dsi->dss_clk = clk;
4972
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004973 return 0;
4974}
4975
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004976static int dsi_connect(struct omap_dss_device *dssdev,
4977 struct omap_dss_device *dst)
4978{
4979 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004980 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004981 int r;
4982
4983 r = dsi_regulator_init(dsidev);
4984 if (r)
4985 return r;
4986
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004987 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004988 if (r)
4989 return r;
4990
4991 r = omapdss_output_set_device(dssdev, dst);
4992 if (r) {
4993 DSSERR("failed to connect output to new device: %s\n",
4994 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004995 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004996 return r;
4997 }
4998
4999 return 0;
5000}
5001
5002static void dsi_disconnect(struct omap_dss_device *dssdev,
5003 struct omap_dss_device *dst)
5004{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005005 enum omap_channel dispc_channel = dssdev->dispc_channel;
5006
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005007 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005008
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005009 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005010 return;
5011
5012 omapdss_output_unset_device(dssdev);
5013
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005014 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005015}
5016
5017static const struct omapdss_dsi_ops dsi_ops = {
5018 .connect = dsi_connect,
5019 .disconnect = dsi_disconnect,
5020
5021 .bus_lock = dsi_bus_lock,
5022 .bus_unlock = dsi_bus_unlock,
5023
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005024 .enable = dsi_display_enable,
5025 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005026
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005027 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005028
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005029 .configure_pins = dsi_configure_pins,
5030 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005031
5032 .enable_video_output = dsi_enable_video_output,
5033 .disable_video_output = dsi_disable_video_output,
5034
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005035 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005036
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005037 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005038
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005039 .request_vc = dsi_request_vc,
5040 .set_vc_id = dsi_set_vc_id,
5041 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005042
5043 .dcs_write = dsi_vc_dcs_write,
5044 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5045 .dcs_read = dsi_vc_dcs_read,
5046
5047 .gen_write = dsi_vc_generic_write,
5048 .gen_write_nosync = dsi_vc_generic_write_nosync,
5049 .gen_read = dsi_vc_generic_read,
5050
5051 .bta_sync = dsi_vc_send_bta_sync,
5052
5053 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5054};
5055
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005056static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305057{
5058 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005059 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305060
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005061 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305062 out->id = dsi->module_id == 0 ?
5063 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5064
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005065 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005066 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005067 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005068 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005069 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305070
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005071 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305072}
5073
Tomi Valkeinend1890a62013-04-26 13:47:41 +03005074static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305075{
5076 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005077 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305078
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005079 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305080}
5081
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005082static int dsi_probe_of(struct platform_device *pdev)
5083{
5084 struct device_node *node = pdev->dev.of_node;
5085 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5086 struct property *prop;
5087 u32 lane_arr[10];
5088 int len, num_pins;
5089 int r, i;
5090 struct device_node *ep;
5091 struct omap_dsi_pin_config pin_cfg;
5092
5093 ep = omapdss_of_get_first_endpoint(node);
5094 if (!ep)
5095 return 0;
5096
5097 prop = of_find_property(ep, "lanes", &len);
5098 if (prop == NULL) {
5099 dev_err(&pdev->dev, "failed to find lane data\n");
5100 r = -EINVAL;
5101 goto err;
5102 }
5103
5104 num_pins = len / sizeof(u32);
5105
5106 if (num_pins < 4 || num_pins % 2 != 0 ||
5107 num_pins > dsi->num_lanes_supported * 2) {
5108 dev_err(&pdev->dev, "bad number of lanes\n");
5109 r = -EINVAL;
5110 goto err;
5111 }
5112
5113 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5114 if (r) {
5115 dev_err(&pdev->dev, "failed to read lane data\n");
5116 goto err;
5117 }
5118
5119 pin_cfg.num_pins = num_pins;
5120 for (i = 0; i < num_pins; ++i)
5121 pin_cfg.pins[i] = (int)lane_arr[i];
5122
5123 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5124 if (r) {
5125 dev_err(&pdev->dev, "failed to configure pins");
5126 goto err;
5127 }
5128
5129 of_node_put(ep);
5130
5131 return 0;
5132
5133err:
5134 of_node_put(ep);
5135 return r;
5136}
5137
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005138static const struct dss_pll_ops dsi_pll_ops = {
5139 .enable = dsi_pll_enable,
5140 .disable = dsi_pll_disable,
5141 .set_config = dss_pll_write_config_type_a,
5142};
5143
5144static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005145 .type = DSS_PLL_TYPE_A,
5146
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005147 .n_max = (1 << 7) - 1,
5148 .m_max = (1 << 11) - 1,
5149 .mX_max = (1 << 4) - 1,
5150 .fint_min = 750000,
5151 .fint_max = 2100000,
5152 .clkdco_low = 1000000000,
5153 .clkdco_max = 1800000000,
5154
5155 .n_msb = 7,
5156 .n_lsb = 1,
5157 .m_msb = 18,
5158 .m_lsb = 8,
5159
5160 .mX_msb[0] = 22,
5161 .mX_lsb[0] = 19,
5162 .mX_msb[1] = 26,
5163 .mX_lsb[1] = 23,
5164
5165 .has_stopmode = true,
5166 .has_freqsel = true,
5167 .has_selfreqdco = false,
5168 .has_refsel = false,
5169};
5170
5171static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005172 .type = DSS_PLL_TYPE_A,
5173
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005174 .n_max = (1 << 8) - 1,
5175 .m_max = (1 << 12) - 1,
5176 .mX_max = (1 << 5) - 1,
5177 .fint_min = 500000,
5178 .fint_max = 2500000,
5179 .clkdco_low = 1000000000,
5180 .clkdco_max = 1800000000,
5181
5182 .n_msb = 8,
5183 .n_lsb = 1,
5184 .m_msb = 20,
5185 .m_lsb = 9,
5186
5187 .mX_msb[0] = 25,
5188 .mX_lsb[0] = 21,
5189 .mX_msb[1] = 30,
5190 .mX_lsb[1] = 26,
5191
5192 .has_stopmode = true,
5193 .has_freqsel = false,
5194 .has_selfreqdco = false,
5195 .has_refsel = false,
5196};
5197
5198static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005199 .type = DSS_PLL_TYPE_A,
5200
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005201 .n_max = (1 << 8) - 1,
5202 .m_max = (1 << 12) - 1,
5203 .mX_max = (1 << 5) - 1,
5204 .fint_min = 150000,
5205 .fint_max = 52000000,
5206 .clkdco_low = 1000000000,
5207 .clkdco_max = 1800000000,
5208
5209 .n_msb = 8,
5210 .n_lsb = 1,
5211 .m_msb = 20,
5212 .m_lsb = 9,
5213
5214 .mX_msb[0] = 25,
5215 .mX_lsb[0] = 21,
5216 .mX_msb[1] = 30,
5217 .mX_lsb[1] = 26,
5218
5219 .has_stopmode = true,
5220 .has_freqsel = false,
5221 .has_selfreqdco = true,
5222 .has_refsel = true,
5223};
5224
5225static int dsi_init_pll_data(struct platform_device *dsidev)
5226{
5227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5228 struct dss_pll *pll = &dsi->pll;
5229 struct clk *clk;
5230 int r;
5231
5232 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5233 if (IS_ERR(clk)) {
5234 DSSERR("can't get sys_clk\n");
5235 return PTR_ERR(clk);
5236 }
5237
5238 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005239 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005240 pll->clkin = clk;
5241 pll->base = dsi->pll_base;
5242
5243 switch (omapdss_get_version()) {
5244 case OMAPDSS_VER_OMAP34xx_ES1:
5245 case OMAPDSS_VER_OMAP34xx_ES3:
5246 case OMAPDSS_VER_OMAP3630:
5247 case OMAPDSS_VER_AM35xx:
5248 pll->hw = &dss_omap3_dsi_pll_hw;
5249 break;
5250
5251 case OMAPDSS_VER_OMAP4430_ES1:
5252 case OMAPDSS_VER_OMAP4430_ES2:
5253 case OMAPDSS_VER_OMAP4:
5254 pll->hw = &dss_omap4_dsi_pll_hw;
5255 break;
5256
5257 case OMAPDSS_VER_OMAP5:
5258 pll->hw = &dss_omap5_dsi_pll_hw;
5259 break;
5260
5261 default:
5262 return -ENODEV;
5263 }
5264
5265 pll->ops = &dsi_pll_ops;
5266
5267 r = dss_pll_register(pll);
5268 if (r)
5269 return r;
5270
5271 return 0;
5272}
5273
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005274/* DSI1 HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005275static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005276{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005277 struct platform_device *dsidev = to_platform_device(dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005278 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005279 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305280 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005281 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005282 struct resource *res;
5283 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005284
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005285 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005286 if (!dsi)
5287 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305288
5289 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305290 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305292 spin_lock_init(&dsi->irq_lock);
5293 spin_lock_init(&dsi->errors_lock);
5294 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005295
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005296#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305297 spin_lock_init(&dsi->irq_stats_lock);
5298 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005299#endif
5300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305301 mutex_init(&dsi->lock);
5302 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005303
Tejun Heo203b42f2012-08-21 13:18:23 -07005304 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5305 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305306
5307#ifdef DSI_CATCH_MISSING_TE
5308 init_timer(&dsi->te_timer);
5309 dsi->te_timer.function = dsi_te_timeout;
5310 dsi->te_timer.data = 0;
5311#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005312
5313 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5314 if (!res) {
5315 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5316 if (!res) {
5317 DSSERR("can't get IORESOURCE_MEM DSI\n");
5318 return -EINVAL;
5319 }
5320
5321 temp_res.start = res->start;
5322 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5323 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005324 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005325
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005326 dsi_mem = res;
5327
Tomi Valkeinen68104462013-12-17 13:53:28 +02005328 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5329 resource_size(res));
5330 if (!dsi->proto_base) {
5331 DSSERR("can't ioremap DSI protocol engine\n");
5332 return -ENOMEM;
5333 }
5334
5335 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5336 if (!res) {
5337 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5338 if (!res) {
5339 DSSERR("can't get IORESOURCE_MEM DSI\n");
5340 return -EINVAL;
5341 }
5342
5343 temp_res.start = res->start + DSI_PHY_OFFSET;
5344 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5345 res = &temp_res;
5346 }
5347
5348 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5349 resource_size(res));
Wei Yongjunbda63d52016-09-17 15:53:54 +00005350 if (!dsi->phy_base) {
Tomi Valkeinen68104462013-12-17 13:53:28 +02005351 DSSERR("can't ioremap DSI PHY\n");
5352 return -ENOMEM;
5353 }
5354
5355 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5356 if (!res) {
5357 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5358 if (!res) {
5359 DSSERR("can't get IORESOURCE_MEM DSI\n");
5360 return -EINVAL;
5361 }
5362
5363 temp_res.start = res->start + DSI_PLL_OFFSET;
5364 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5365 res = &temp_res;
5366 }
5367
5368 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5369 resource_size(res));
Wei Yongjunbda63d52016-09-17 15:53:54 +00005370 if (!dsi->pll_base) {
Tomi Valkeinen68104462013-12-17 13:53:28 +02005371 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005372 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305373 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005374
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305375 dsi->irq = platform_get_irq(dsi->pdev, 0);
5376 if (dsi->irq < 0) {
5377 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005378 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305379 }
archit tanejaaffe3602011-02-23 08:41:03 +00005380
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005381 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5382 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005383 if (r < 0) {
5384 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005385 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005386 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005387
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005388 if (dsidev->dev.of_node) {
5389 const struct of_device_id *match;
5390 const struct dsi_module_id_data *d;
5391
5392 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5393 if (!match) {
5394 DSSERR("unsupported DSI module\n");
5395 return -ENODEV;
5396 }
5397
5398 d = match->data;
5399
5400 while (d->address != 0 && d->address != dsi_mem->start)
5401 d++;
5402
5403 if (d->address == 0) {
5404 DSSERR("unsupported DSI module\n");
5405 return -ENODEV;
5406 }
5407
5408 dsi->module_id = d->id;
5409 } else {
5410 dsi->module_id = dsidev->id;
5411 }
5412
Archit Taneja5ee3c142011-03-02 12:35:53 +05305413 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305414 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305415 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305416 dsi->vc[i].dssdev = NULL;
5417 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305418 }
5419
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005420 r = dsi_get_clocks(dsidev);
5421 if (r)
5422 return r;
5423
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005424 dsi_init_pll_data(dsidev);
5425
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005426 pm_runtime_enable(&dsidev->dev);
5427
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005428 r = dsi_runtime_get(dsidev);
5429 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005430 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305432 rev = dsi_read_reg(dsidev, DSI_REVISION);
5433 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005434 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5435
Tomi Valkeinend9820852011-10-12 15:05:59 +03005436 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5437 * of data to 3 by default */
5438 if (dss_has_feature(FEAT_DSI_GNQ))
5439 /* NB_DATA_LANES */
5440 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5441 else
5442 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305443
Tomi Valkeinen99322572013-03-05 10:37:02 +02005444 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5445
Archit Taneja81b87f52012-09-26 16:30:49 +05305446 dsi_init_output(dsidev);
5447
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005448 if (dsidev->dev.of_node) {
5449 r = dsi_probe_of(dsidev);
5450 if (r) {
5451 DSSERR("Invalid DSI DT data\n");
5452 goto err_probe_of;
5453 }
5454
5455 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5456 &dsidev->dev);
5457 if (r)
5458 DSSERR("Failed to populate DSI child devices: %d\n", r);
5459 }
5460
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005461 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005462
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005463 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005464 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005465 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005466 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5467
5468#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005469 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005470 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005471 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005472 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5473#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005474
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005475 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005476
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005477err_probe_of:
5478 dsi_uninit_output(dsidev);
5479 dsi_runtime_put(dsidev);
5480
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005481err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005482 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005483 return r;
5484}
5485
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005486static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005487{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005488 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5490
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005491 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005492
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005493 WARN_ON(dsi->scp_clk_refcount > 0);
5494
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005495 dss_pll_unregister(&dsi->pll);
5496
Archit Taneja81b87f52012-09-26 16:30:49 +05305497 dsi_uninit_output(dsidev);
5498
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005499 pm_runtime_disable(&dsidev->dev);
5500
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005501 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5502 regulator_disable(dsi->vdds_dsi_reg);
5503 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005504 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005505}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005506
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005507static const struct component_ops dsi_component_ops = {
5508 .bind = dsi_bind,
5509 .unbind = dsi_unbind,
5510};
5511
5512static int dsi_probe(struct platform_device *pdev)
5513{
5514 return component_add(&pdev->dev, &dsi_component_ops);
5515}
5516
5517static int dsi_remove(struct platform_device *pdev)
5518{
5519 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005520 return 0;
5521}
5522
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005523static int dsi_runtime_suspend(struct device *dev)
5524{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005525 struct platform_device *pdev = to_platform_device(dev);
5526 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5527
5528 dsi->is_enabled = false;
5529 /* ensure the irq handler sees the is_enabled value */
5530 smp_wmb();
5531 /* wait for current handler to finish before turning the DSI off */
5532 synchronize_irq(dsi->irq);
5533
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005534 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005535
5536 return 0;
5537}
5538
5539static int dsi_runtime_resume(struct device *dev)
5540{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005541 struct platform_device *pdev = to_platform_device(dev);
5542 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005543 int r;
5544
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005545 r = dispc_runtime_get();
5546 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005547 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005548
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005549 dsi->is_enabled = true;
5550 /* ensure the irq handler sees the is_enabled value */
5551 smp_wmb();
5552
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005553 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005554}
5555
5556static const struct dev_pm_ops dsi_pm_ops = {
5557 .runtime_suspend = dsi_runtime_suspend,
5558 .runtime_resume = dsi_runtime_resume,
5559};
5560
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005561static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5562 { .address = 0x4804fc00, .id = 0, },
5563 { },
5564};
5565
5566static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5567 { .address = 0x58004000, .id = 0, },
5568 { .address = 0x58005000, .id = 1, },
5569 { },
5570};
5571
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005572static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5573 { .address = 0x58004000, .id = 0, },
5574 { .address = 0x58009000, .id = 1, },
5575 { },
5576};
5577
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005578static const struct of_device_id dsi_of_match[] = {
5579 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5580 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005581 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005582 {},
5583};
5584
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005585static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005586 .probe = dsi_probe,
5587 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005588 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005589 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005590 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005591 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005592 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005593 },
5594};
5595
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005596int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005597{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005598 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005599}
5600
Tomi Valkeinenede92692015-06-04 14:12:16 +03005601void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005602{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005603 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005604}