blob: e0d43b275e3ee632c6c3dcd829b03b6efbc07513 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200259 int module_id;
260
archit tanejaaffe3602011-02-23 08:41:03 +0000261 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 struct clk *dss_clk;
264 struct clk *sys_clk;
265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266 struct dsi_clock_info current_cinfo;
267
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300268 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct regulator *vdds_dsi_reg;
270
271 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530272 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273 struct omap_dss_device *dssdev;
274 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530275 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 } vc[4];
277
278 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200279 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280
281 unsigned pll_locked;
282
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200283 spinlock_t irq_lock;
284 struct dsi_isr_tables isr_tables;
285 /* space for a copy used by the interrupt handler */
286 struct dsi_isr_tables isr_tables_copy;
287
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200288 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200289#ifdef DEBUG
290 unsigned update_bytes;
291#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 void (*framedone_callback)(int, void *);
297 void *framedone_data;
298
299 struct delayed_work framedone_timeout_work;
300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301#ifdef DSI_CATCH_MISSING_TE
302 struct timer_list te_timer;
303#endif
304
305 unsigned long cache_req_pck;
306 unsigned long cache_clk_freq;
307 struct dsi_clock_info cache_cinfo;
308
309 u32 errors;
310 spinlock_t errors_lock;
311#ifdef DEBUG
312 ktime_t perf_setup_time;
313 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200314#endif
315 int debug_read;
316 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200317
318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
319 spinlock_t irq_stats_lock;
320 struct dsi_irq_stats irq_stats;
321#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500322 /* DSI PLL Parameter Ranges */
323 unsigned long regm_max, regn_max;
324 unsigned long regm_dispc_max, regm_dsi_max;
325 unsigned long fint_min, fint_max;
326 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300327
Tomi Valkeinend9820852011-10-12 15:05:59 +0300328 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530329
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300330 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
331 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
333 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530334};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200335
Archit Taneja2e868db2011-05-12 17:26:28 +0530336struct dsi_packet_sent_handler_data {
337 struct platform_device *dsidev;
338 struct completion *completion;
339};
340
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530341static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
342
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030344static bool dsi_perf;
345module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346#endif
347
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530348static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
349{
350 return dev_get_drvdata(&dsidev->dev);
351}
352
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530353static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
354{
355 return dsi_pdev_map[dssdev->phy.dsi.module];
356}
357
358struct platform_device *dsi_get_dsidev_from_id(int module)
359{
360 return dsi_pdev_map[module];
361}
362
363static inline void dsi_write_reg(struct platform_device *dsidev,
364 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200365{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530366 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
367
368 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200369}
370
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530371static inline u32 dsi_read_reg(struct platform_device *dsidev,
372 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200373{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530374 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
375
376 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200377}
378
Archit Taneja1ffefe72011-05-12 17:26:24 +0530379void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530381 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
382 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
383
384 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385}
386EXPORT_SYMBOL(dsi_bus_lock);
387
Archit Taneja1ffefe72011-05-12 17:26:24 +0530388void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530390 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
392
393 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394}
395EXPORT_SYMBOL(dsi_bus_unlock);
396
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530397static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200398{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530399 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
400
401 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200402}
403
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200404static void dsi_completion_handler(void *data, u32 mask)
405{
406 complete((struct completion *)data);
407}
408
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530409static inline int wait_for_bit_change(struct platform_device *dsidev,
410 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300412 unsigned long timeout;
413 ktime_t wait;
414 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200415
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300416 /* first busyloop to see if the bit changes right away */
417 t = 100;
418 while (t-- > 0) {
419 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
420 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421 }
422
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300423 /* then loop for 500ms, sleeping for 1ms in between */
424 timeout = jiffies + msecs_to_jiffies(500);
425 while (time_before(jiffies, timeout)) {
426 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
427 return value;
428
429 wait = ns_to_ktime(1000 * 1000);
430 set_current_state(TASK_UNINTERRUPTIBLE);
431 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
432 }
433
434 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200435}
436
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530437u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
438{
439 switch (fmt) {
440 case OMAP_DSS_DSI_FMT_RGB888:
441 case OMAP_DSS_DSI_FMT_RGB666:
442 return 24;
443 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
444 return 18;
445 case OMAP_DSS_DSI_FMT_RGB565:
446 return 16;
447 default:
448 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300449 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530450 }
451}
452
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200453#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530454static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530456 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
457 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458}
459
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
463 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530466static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469 ktime_t t, setup_time, trans_time;
470 u32 total_bytes;
471 u32 setup_us, trans_us, total_us;
472
473 if (!dsi_perf)
474 return;
475
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476 t = ktime_get();
477
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530478 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200479 setup_us = (u32)ktime_to_us(setup_time);
480 if (setup_us == 0)
481 setup_us = 1;
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 trans_us = (u32)ktime_to_us(trans_time);
485 if (trans_us == 0)
486 trans_us = 1;
487
488 total_us = setup_us + trans_us;
489
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200490 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200492 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
493 "%u bytes, %u kbytes/sec\n",
494 name,
495 setup_us,
496 trans_us,
497 total_us,
498 1000*1000 / total_us,
499 total_bytes,
500 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200501}
502#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300503static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
504{
505}
506
507static inline void dsi_perf_mark_start(struct platform_device *dsidev)
508{
509}
510
511static inline void dsi_perf_show(struct platform_device *dsidev,
512 const char *name)
513{
514}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200515#endif
516
517static void print_irq_status(u32 status)
518{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200519 if (status == 0)
520 return;
521
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200522#ifndef VERBOSE_IRQ
523 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
524 return;
525#endif
526 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
527
528#define PIS(x) \
529 if (status & DSI_IRQ_##x) \
530 printk(#x " ");
531#ifdef VERBOSE_IRQ
532 PIS(VC0);
533 PIS(VC1);
534 PIS(VC2);
535 PIS(VC3);
536#endif
537 PIS(WAKEUP);
538 PIS(RESYNC);
539 PIS(PLL_LOCK);
540 PIS(PLL_UNLOCK);
541 PIS(PLL_RECALL);
542 PIS(COMPLEXIO_ERR);
543 PIS(HS_TX_TIMEOUT);
544 PIS(LP_RX_TIMEOUT);
545 PIS(TE_TRIGGER);
546 PIS(ACK_TRIGGER);
547 PIS(SYNC_LOST);
548 PIS(LDO_POWER_GOOD);
549 PIS(TA_TIMEOUT);
550#undef PIS
551
552 printk("\n");
553}
554
555static void print_irq_status_vc(int channel, u32 status)
556{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200557 if (status == 0)
558 return;
559
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200560#ifndef VERBOSE_IRQ
561 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
562 return;
563#endif
564 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
565
566#define PIS(x) \
567 if (status & DSI_VC_IRQ_##x) \
568 printk(#x " ");
569 PIS(CS);
570 PIS(ECC_CORR);
571#ifdef VERBOSE_IRQ
572 PIS(PACKET_SENT);
573#endif
574 PIS(FIFO_TX_OVF);
575 PIS(FIFO_RX_OVF);
576 PIS(BTA);
577 PIS(ECC_NO_CORR);
578 PIS(FIFO_TX_UDF);
579 PIS(PP_BUSY_CHANGE);
580#undef PIS
581 printk("\n");
582}
583
584static void print_irq_status_cio(u32 status)
585{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200586 if (status == 0)
587 return;
588
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200589 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
590
591#define PIS(x) \
592 if (status & DSI_CIO_IRQ_##x) \
593 printk(#x " ");
594 PIS(ERRSYNCESC1);
595 PIS(ERRSYNCESC2);
596 PIS(ERRSYNCESC3);
597 PIS(ERRESC1);
598 PIS(ERRESC2);
599 PIS(ERRESC3);
600 PIS(ERRCONTROL1);
601 PIS(ERRCONTROL2);
602 PIS(ERRCONTROL3);
603 PIS(STATEULPS1);
604 PIS(STATEULPS2);
605 PIS(STATEULPS3);
606 PIS(ERRCONTENTIONLP0_1);
607 PIS(ERRCONTENTIONLP1_1);
608 PIS(ERRCONTENTIONLP0_2);
609 PIS(ERRCONTENTIONLP1_2);
610 PIS(ERRCONTENTIONLP0_3);
611 PIS(ERRCONTENTIONLP1_3);
612 PIS(ULPSACTIVENOT_ALL0);
613 PIS(ULPSACTIVENOT_ALL1);
614#undef PIS
615
616 printk("\n");
617}
618
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200619#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530620static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
621 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200622{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530623 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200624 int i;
625
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530626 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200627
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 dsi->irq_stats.irq_count++;
629 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630
631 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200633
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530634 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530636 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200637}
638#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530639#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200640#endif
641
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642static int debug_irq;
643
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
645 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530647 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648 int i;
649
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200650 if (irqstatus & DSI_IRQ_ERROR_MASK) {
651 DSSERR("DSI error, irqstatus %x\n", irqstatus);
652 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530653 spin_lock(&dsi->errors_lock);
654 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
655 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200656 } else if (debug_irq) {
657 print_irq_status(irqstatus);
658 }
659
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200660 for (i = 0; i < 4; ++i) {
661 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
662 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
663 i, vcstatus[i]);
664 print_irq_status_vc(i, vcstatus[i]);
665 } else if (debug_irq) {
666 print_irq_status_vc(i, vcstatus[i]);
667 }
668 }
669
670 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
671 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
672 print_irq_status_cio(ciostatus);
673 } else if (debug_irq) {
674 print_irq_status_cio(ciostatus);
675 }
676}
677
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200678static void dsi_call_isrs(struct dsi_isr_data *isr_array,
679 unsigned isr_array_size, u32 irqstatus)
680{
681 struct dsi_isr_data *isr_data;
682 int i;
683
684 for (i = 0; i < isr_array_size; i++) {
685 isr_data = &isr_array[i];
686 if (isr_data->isr && isr_data->mask & irqstatus)
687 isr_data->isr(isr_data->arg, irqstatus);
688 }
689}
690
691static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
692 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
693{
694 int i;
695
696 dsi_call_isrs(isr_tables->isr_table,
697 ARRAY_SIZE(isr_tables->isr_table),
698 irqstatus);
699
700 for (i = 0; i < 4; ++i) {
701 if (vcstatus[i] == 0)
702 continue;
703 dsi_call_isrs(isr_tables->isr_table_vc[i],
704 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
705 vcstatus[i]);
706 }
707
708 if (ciostatus != 0)
709 dsi_call_isrs(isr_tables->isr_table_cio,
710 ARRAY_SIZE(isr_tables->isr_table_cio),
711 ciostatus);
712}
713
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200714static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
715{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530716 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530717 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200718 u32 irqstatus, vcstatus[4], ciostatus;
719 int i;
720
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530723
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530724 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727
728 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200729 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530730 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200731 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200732 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200733
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530734 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200735 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530736 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200737
738 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739 if ((irqstatus & (1 << i)) == 0) {
740 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200741 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300742 }
743
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530744 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200745
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530746 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200747 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530748 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200749 }
750
751 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200755 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530756 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757 } else {
758 ciostatus = 0;
759 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200761#ifdef DSI_CATCH_MISSING_TE
762 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530763 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200764#endif
765
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200766 /* make a copy and unlock, so that isrs can unregister
767 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
769 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200770
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530771 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200772
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200774
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530775 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200776
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530777 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200778
archit tanejaaffe3602011-02-23 08:41:03 +0000779 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200780}
781
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530783static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
784 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200785 unsigned isr_array_size, u32 default_mask,
786 const struct dsi_reg enable_reg,
787 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200788{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200789 struct dsi_isr_data *isr_data;
790 u32 mask;
791 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200792 int i;
793
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200795
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200796 for (i = 0; i < isr_array_size; i++) {
797 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 if (isr_data->isr == NULL)
800 continue;
801
802 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803 }
804
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530807 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
808 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200809
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 dsi_read_reg(dsidev, enable_reg);
812 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200813}
814
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530815/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530818 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200821 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200822#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
824 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825 DSI_IRQENABLE, DSI_IRQSTATUS);
826}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530831 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
832
833 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
834 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835 DSI_VC_IRQ_ERROR_MASK,
836 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
837}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530839/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530840static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
843
844 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
845 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 DSI_CIO_IRQ_ERROR_MASK,
847 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
848}
849
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530850static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853 unsigned long flags;
854 int vc;
855
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530856 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530860 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200861 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862 _omap_dsi_set_irqs_vc(dsidev, vc);
863 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530865 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866}
867
868static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
869 struct dsi_isr_data *isr_array, unsigned isr_array_size)
870{
871 struct dsi_isr_data *isr_data;
872 int free_idx;
873 int i;
874
875 BUG_ON(isr == NULL);
876
877 /* check for duplicate entry and find a free slot */
878 free_idx = -1;
879 for (i = 0; i < isr_array_size; i++) {
880 isr_data = &isr_array[i];
881
882 if (isr_data->isr == isr && isr_data->arg == arg &&
883 isr_data->mask == mask) {
884 return -EINVAL;
885 }
886
887 if (isr_data->isr == NULL && free_idx == -1)
888 free_idx = i;
889 }
890
891 if (free_idx == -1)
892 return -EBUSY;
893
894 isr_data = &isr_array[free_idx];
895 isr_data->isr = isr;
896 isr_data->arg = arg;
897 isr_data->mask = mask;
898
899 return 0;
900}
901
902static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
903 struct dsi_isr_data *isr_array, unsigned isr_array_size)
904{
905 struct dsi_isr_data *isr_data;
906 int i;
907
908 for (i = 0; i < isr_array_size; i++) {
909 isr_data = &isr_array[i];
910 if (isr_data->isr != isr || isr_data->arg != arg ||
911 isr_data->mask != mask)
912 continue;
913
914 isr_data->isr = NULL;
915 isr_data->arg = NULL;
916 isr_data->mask = 0;
917
918 return 0;
919 }
920
921 return -EINVAL;
922}
923
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530924static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
925 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928 unsigned long flags;
929 int r;
930
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530931 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530933 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
934 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935
936 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530937 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 return r;
942}
943
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530944static int dsi_unregister_isr(struct platform_device *dsidev,
945 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530947 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948 unsigned long flags;
949 int r;
950
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
954 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955
956 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530957 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530959 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 return r;
962}
963
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530964static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
965 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968 unsigned long flags;
969 int r;
970
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530971 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972
973 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530974 dsi->isr_tables.isr_table_vc[channel],
975 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530978 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 return r;
983}
984
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530985static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
986 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530988 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200989 unsigned long flags;
990 int r;
991
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993
994 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530995 dsi->isr_tables.isr_table_vc[channel],
996 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
998 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530999 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 return r;
1004}
1005
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301006static int dsi_register_isr_cio(struct platform_device *dsidev,
1007 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301009 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001010 unsigned long flags;
1011 int r;
1012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301015 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1016 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
1018 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301019 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301021 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 return r;
1024}
1025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301026static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1027 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001028{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301029 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030 unsigned long flags;
1031 int r;
1032
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301033 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1036 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
1038 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301039 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301041 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001044}
1045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301046static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001047{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301048 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049 unsigned long flags;
1050 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 spin_lock_irqsave(&dsi->errors_lock, flags);
1052 e = dsi->errors;
1053 dsi->errors = 0;
1054 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001055 return e;
1056}
1057
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001058int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001059{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001060 int r;
1061 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1062
1063 DSSDBG("dsi_runtime_get\n");
1064
1065 r = pm_runtime_get_sync(&dsi->pdev->dev);
1066 WARN_ON(r < 0);
1067 return r < 0 ? r : 0;
1068}
1069
1070void dsi_runtime_put(struct platform_device *dsidev)
1071{
1072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1073 int r;
1074
1075 DSSDBG("dsi_runtime_put\n");
1076
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001077 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001078 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001079}
1080
1081/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301082static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1083 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301085 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1086
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001087 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301088 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301090 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001091
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301092 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 DSSERR("cannot lock PLL when enabling clocks\n");
1095 }
1096}
1097
1098#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301099static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100{
1101 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001102 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103
1104 if (!dss_debug)
1105 return;
1106
1107 /* A dummy read using the SCP interface to any DSIPHY register is
1108 * required after DSIPHY reset to complete the reset of the DSI complex
1109 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301110 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111
1112 printk(KERN_DEBUG "DSI resets: ");
1113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301114 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301117 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001118 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1119
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001120 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1121 b0 = 28;
1122 b1 = 27;
1123 b2 = 26;
1124 } else {
1125 b0 = 24;
1126 b1 = 25;
1127 b2 = 26;
1128 }
1129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301130 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001131 printk("PHY (%x%x%x, %d, %d, %d)\n",
1132 FLD_GET(l, b0, b0),
1133 FLD_GET(l, b1, b1),
1134 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001135 FLD_GET(l, 29, 29),
1136 FLD_GET(l, 30, 30),
1137 FLD_GET(l, 31, 31));
1138}
1139#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301140#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001141#endif
1142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301143static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
1145 DSSDBG("dsi_if_enable(%d)\n", enable);
1146
1147 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1152 return -EIO;
1153 }
1154
1155 return 0;
1156}
1157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301158unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001159{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1161
1162 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163}
1164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301165static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1168
1169 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170}
1171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301172static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1175
1176 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177}
1178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180{
1181 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001182 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001184 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301185 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001186 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301188 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301189 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190 }
1191
1192 return r;
1193}
1194
1195static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1196{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301197 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301198 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 unsigned long dsi_fclk;
1200 unsigned lp_clk_div;
1201 unsigned long lp_clk;
1202
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001203 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301205 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001206 return -EINVAL;
1207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301208 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
1210 lp_clk = dsi_fclk / 2 / lp_clk_div;
1211
1212 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301213 dsi->current_cinfo.lp_clk = lp_clk;
1214 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 /* LP_CLK_DIVISOR */
1217 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219 /* LP_RX_SYNCHRO_ENABLE */
1220 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
1222 return 0;
1223}
1224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001226{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1228
1229 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001231}
1232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1236
1237 WARN_ON(dsi->scp_clk_refcount == 0);
1238 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001241
1242enum dsi_pll_power_state {
1243 DSI_PLL_POWER_OFF = 0x0,
1244 DSI_PLL_POWER_ON_HSCLK = 0x1,
1245 DSI_PLL_POWER_ON_ALL = 0x2,
1246 DSI_PLL_POWER_ON_DIV = 0x3,
1247};
1248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249static int dsi_pll_power(struct platform_device *dsidev,
1250 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251{
1252 int t = 0;
1253
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001254 /* DSI-PLL power command 0x3 is not working */
1255 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1256 state == DSI_PLL_POWER_ON_DIV)
1257 state = DSI_PLL_POWER_ON_ALL;
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259 /* PLL_PWR_CMD */
1260 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261
1262 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301263 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001264 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001265 DSSERR("Failed to set DSI PLL power mode to %d\n",
1266 state);
1267 return -ENODEV;
1268 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001269 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 }
1271
1272 return 0;
1273}
1274
1275/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001276static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001277 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301279 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1280
1281 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 return -EINVAL;
1283
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301284 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285 return -EINVAL;
1286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301287 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001293 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1294 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
1299 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1300
1301 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1302 return -EINVAL;
1303
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cinfo->regm_dispc > 0)
1305 cinfo->dsi_pll_hsdiv_dispc_clk =
1306 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301308 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dsi > 0)
1311 cinfo->dsi_pll_hsdiv_dsi_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
1316 return 0;
1317}
1318
Archit Taneja6d523e72012-06-21 09:33:55 +05301319int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301320 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 struct dispc_clock_info *dispc_cinfo)
1322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 struct dsi_clock_info cur, best;
1325 struct dispc_clock_info best_dispc;
1326 int min_fck_per_pck;
1327 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001330 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Taneja, Archit31ef8232011-03-14 23:28:22 -05001332 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301333
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301334 if (req_pck == dsi->cache_req_pck &&
1335 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301337 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301338 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1339 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340 return 0;
1341 }
1342
1343 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1344
1345 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301346 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 DSSERR("Requested pixel clock not possible with the current "
1348 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1349 "the constraint off.\n");
1350 min_fck_per_pck = 0;
1351 }
1352
1353 DSSDBG("dsi_pll_calc\n");
1354
1355retry:
1356 memset(&best, 0, sizeof(best));
1357 memset(&best_dispc, 0, sizeof(best_dispc));
1358
1359 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301360 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001362 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001363 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301364 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001365 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301367 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 continue;
1369
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301371 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372 unsigned long a, b;
1373
1374 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001375 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001376 cur.clkin4ddr = a / b * 1000;
1377
1378 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1379 break;
1380
Archit Taneja1bb47832011-02-24 14:17:30 +05301381 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1382 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301383 for (cur.regm_dispc = 1; cur.regm_dispc <
1384 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001385 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 cur.dsi_pll_hsdiv_dispc_clk =
1387 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
1389 /* this will narrow down the search a bit,
1390 * but still give pixclocks below what was
1391 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 break;
1394
Archit Taneja1bb47832011-02-24 14:17:30 +05301395 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396 continue;
1397
1398 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301399 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400 req_pck * min_fck_per_pck)
1401 continue;
1402
1403 match = 1;
1404
Archit Taneja6d523e72012-06-21 09:33:55 +05301405 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301406 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001407 &cur_dispc);
1408
1409 if (abs(cur_dispc.pck - req_pck) <
1410 abs(best_dispc.pck - req_pck)) {
1411 best = cur;
1412 best_dispc = cur_dispc;
1413
1414 if (cur_dispc.pck == req_pck)
1415 goto found;
1416 }
1417 }
1418 }
1419 }
1420found:
1421 if (!match) {
1422 if (min_fck_per_pck) {
1423 DSSERR("Could not find suitable clock settings.\n"
1424 "Turning FCK/PCK constraint off and"
1425 "trying again.\n");
1426 min_fck_per_pck = 0;
1427 goto retry;
1428 }
1429
1430 DSSERR("Could not find suitable clock settings.\n");
1431
1432 return -EINVAL;
1433 }
1434
Archit Taneja1bb47832011-02-24 14:17:30 +05301435 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1436 best.regm_dsi = 0;
1437 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001438
1439 if (dsi_cinfo)
1440 *dsi_cinfo = best;
1441 if (dispc_cinfo)
1442 *dispc_cinfo = best_dispc;
1443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301444 dsi->cache_req_pck = req_pck;
1445 dsi->cache_clk_freq = 0;
1446 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001447
1448 return 0;
1449}
1450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301451int dsi_pll_set_clock_div(struct platform_device *dsidev,
1452 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301454 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001455 int r = 0;
1456 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001457 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001458 u8 regn_start, regn_end, regm_start, regm_end;
1459 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001460
1461 DSSDBGF();
1462
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001463 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301464 dsi->current_cinfo.fint = cinfo->fint;
1465 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1466 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301467 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301468 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301469 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301471 dsi->current_cinfo.regn = cinfo->regn;
1472 dsi->current_cinfo.regm = cinfo->regm;
1473 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1474 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001475
1476 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1477
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001478 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479
1480 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001481 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482 cinfo->regm,
1483 cinfo->regn,
1484 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 cinfo->clkin4ddr);
1486
1487 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1488 cinfo->clkin4ddr / 1000 / 1000 / 2);
1489
1490 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1491
Archit Taneja1bb47832011-02-24 14:17:30 +05301492 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301493 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1494 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301495 cinfo->dsi_pll_hsdiv_dispc_clk);
1496 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301497 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1498 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301499 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001500
Taneja, Archit49641112011-03-14 23:28:23 -05001501 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1502 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1503 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1504 &regm_dispc_end);
1505 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1506 &regm_dsi_end);
1507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301508 /* DSI_PLL_AUTOMODE = manual */
1509 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301511 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001513 /* DSI_PLL_REGN */
1514 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1515 /* DSI_PLL_REGM */
1516 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1517 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301518 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001519 regm_dispc_start, regm_dispc_end);
1520 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301521 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001522 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301523 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301525 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001526
1527 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1528 f = cinfo->fint < 1000000 ? 0x3 :
1529 cinfo->fint < 1250000 ? 0x4 :
1530 cinfo->fint < 1500000 ? 0x5 :
1531 cinfo->fint < 1750000 ? 0x6 :
1532 0x7;
1533 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001534
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301535 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001536
1537 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1538 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001539 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1540 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1541 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301542 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301544 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301546 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001547 DSSERR("dsi pll go bit not going down.\n");
1548 r = -EIO;
1549 goto err;
1550 }
1551
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301552 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553 DSSERR("cannot lock PLL\n");
1554 r = -EIO;
1555 goto err;
1556 }
1557
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301558 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301560 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1562 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1563 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1564 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1565 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1566 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1567 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1568 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1569 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1570 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1571 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1572 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1573 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1574 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576
1577 DSSDBG("PLL config done\n");
1578err:
1579 return r;
1580}
1581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301582int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1583 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001584{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301585 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001586 int r = 0;
1587 enum dsi_pll_power_state pwstate;
1588
1589 DSSDBG("PLL init\n");
1590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301591 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001592 struct regulator *vdds_dsi;
1593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001595
1596 if (IS_ERR(vdds_dsi)) {
1597 DSSERR("can't get VDDS_DSI regulator\n");
1598 return PTR_ERR(vdds_dsi);
1599 }
1600
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301601 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001602 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301604 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001605 /*
1606 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1607 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301608 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301610 if (!dsi->vdds_dsi_enabled) {
1611 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001612 if (r)
1613 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301614 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001615 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616
1617 /* XXX PLL does not come out of reset without this... */
1618 dispc_pck_free_enable(1);
1619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301620 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001621 DSSERR("PLL not coming out of reset.\n");
1622 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001623 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624 goto err1;
1625 }
1626
1627 /* XXX ... but if left on, we get problems when planes do not
1628 * fill the whole display. No idea about this */
1629 dispc_pck_free_enable(0);
1630
1631 if (enable_hsclk && enable_hsdiv)
1632 pwstate = DSI_PLL_POWER_ON_ALL;
1633 else if (enable_hsclk)
1634 pwstate = DSI_PLL_POWER_ON_HSCLK;
1635 else if (enable_hsdiv)
1636 pwstate = DSI_PLL_POWER_ON_DIV;
1637 else
1638 pwstate = DSI_PLL_POWER_OFF;
1639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301640 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001641
1642 if (r)
1643 goto err1;
1644
1645 DSSDBG("PLL init done\n");
1646
1647 return 0;
1648err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301649 if (dsi->vdds_dsi_enabled) {
1650 regulator_disable(dsi->vdds_dsi_reg);
1651 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001652 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301654 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301655 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656 return r;
1657}
1658
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301659void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001660{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301661 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1662
1663 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001665 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301666 WARN_ON(!dsi->vdds_dsi_enabled);
1667 regulator_disable(dsi->vdds_dsi_reg);
1668 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001669 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301671 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301672 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001673
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001674 DSSDBG("PLL uninit done\n");
1675}
1676
Archit Taneja5a8b5722011-05-12 17:26:29 +05301677static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1678 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001679{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301680 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1681 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301682 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001683 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301684
1685 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301686 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001687
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001688 if (dsi_runtime_get(dsidev))
1689 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690
Archit Taneja5a8b5722011-05-12 17:26:29 +05301691 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001693 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694
1695 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1696
1697 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1698 cinfo->clkin4ddr, cinfo->regm);
1699
Archit Taneja84309f12011-12-12 11:47:41 +05301700 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1701 dss_feat_get_clk_source_name(dsi_module == 0 ?
1702 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1703 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301704 cinfo->dsi_pll_hsdiv_dispc_clk,
1705 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301706 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001707 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708
Archit Taneja84309f12011-12-12 11:47:41 +05301709 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1710 dss_feat_get_clk_source_name(dsi_module == 0 ?
1711 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1712 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301713 cinfo->dsi_pll_hsdiv_dsi_clk,
1714 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301715 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001716 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001717
Archit Taneja5a8b5722011-05-12 17:26:29 +05301718 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719
Archit Taneja067a57e2011-03-02 11:57:25 +05301720 seq_printf(s, "dsi fclk source = %s (%s)\n",
1721 dss_get_generic_clk_source_name(dsi_clk_src),
1722 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301724 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001725
1726 seq_printf(s, "DDR_CLK\t\t%lu\n",
1727 cinfo->clkin4ddr / 4);
1728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301729 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730
1731 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1732
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001733 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734}
1735
Archit Taneja5a8b5722011-05-12 17:26:29 +05301736void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001737{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301738 struct platform_device *dsidev;
1739 int i;
1740
1741 for (i = 0; i < MAX_NUM_DSI; i++) {
1742 dsidev = dsi_get_dsidev_from_id(i);
1743 if (dsidev)
1744 dsi_dump_dsidev_clocks(dsidev, s);
1745 }
1746}
1747
1748#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1749static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1750 struct seq_file *s)
1751{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301752 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001753 unsigned long flags;
1754 struct dsi_irq_stats stats;
1755
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301756 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 stats = dsi->irq_stats;
1759 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1760 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001761
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301762 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001763
1764 seq_printf(s, "period %u ms\n",
1765 jiffies_to_msecs(jiffies - stats.last_reset));
1766
1767 seq_printf(s, "irqs %d\n", stats.irq_count);
1768#define PIS(x) \
1769 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1770
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001771 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001772 PIS(VC0);
1773 PIS(VC1);
1774 PIS(VC2);
1775 PIS(VC3);
1776 PIS(WAKEUP);
1777 PIS(RESYNC);
1778 PIS(PLL_LOCK);
1779 PIS(PLL_UNLOCK);
1780 PIS(PLL_RECALL);
1781 PIS(COMPLEXIO_ERR);
1782 PIS(HS_TX_TIMEOUT);
1783 PIS(LP_RX_TIMEOUT);
1784 PIS(TE_TRIGGER);
1785 PIS(ACK_TRIGGER);
1786 PIS(SYNC_LOST);
1787 PIS(LDO_POWER_GOOD);
1788 PIS(TA_TIMEOUT);
1789#undef PIS
1790
1791#define PIS(x) \
1792 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1793 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1794 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1795 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1796 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1797
1798 seq_printf(s, "-- VC interrupts --\n");
1799 PIS(CS);
1800 PIS(ECC_CORR);
1801 PIS(PACKET_SENT);
1802 PIS(FIFO_TX_OVF);
1803 PIS(FIFO_RX_OVF);
1804 PIS(BTA);
1805 PIS(ECC_NO_CORR);
1806 PIS(FIFO_TX_UDF);
1807 PIS(PP_BUSY_CHANGE);
1808#undef PIS
1809
1810#define PIS(x) \
1811 seq_printf(s, "%-20s %10d\n", #x, \
1812 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1813
1814 seq_printf(s, "-- CIO interrupts --\n");
1815 PIS(ERRSYNCESC1);
1816 PIS(ERRSYNCESC2);
1817 PIS(ERRSYNCESC3);
1818 PIS(ERRESC1);
1819 PIS(ERRESC2);
1820 PIS(ERRESC3);
1821 PIS(ERRCONTROL1);
1822 PIS(ERRCONTROL2);
1823 PIS(ERRCONTROL3);
1824 PIS(STATEULPS1);
1825 PIS(STATEULPS2);
1826 PIS(STATEULPS3);
1827 PIS(ERRCONTENTIONLP0_1);
1828 PIS(ERRCONTENTIONLP1_1);
1829 PIS(ERRCONTENTIONLP0_2);
1830 PIS(ERRCONTENTIONLP1_2);
1831 PIS(ERRCONTENTIONLP0_3);
1832 PIS(ERRCONTENTIONLP1_3);
1833 PIS(ULPSACTIVENOT_ALL0);
1834 PIS(ULPSACTIVENOT_ALL1);
1835#undef PIS
1836}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001837
Archit Taneja5a8b5722011-05-12 17:26:29 +05301838static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001839{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301840 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1841
Archit Taneja5a8b5722011-05-12 17:26:29 +05301842 dsi_dump_dsidev_irqs(dsidev, s);
1843}
1844
1845static void dsi2_dump_irqs(struct seq_file *s)
1846{
1847 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1848
1849 dsi_dump_dsidev_irqs(dsidev, s);
1850}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301851#endif
1852
1853static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1854 struct seq_file *s)
1855{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301856#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001857
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001858 if (dsi_runtime_get(dsidev))
1859 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301860 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861
1862 DUMPREG(DSI_REVISION);
1863 DUMPREG(DSI_SYSCONFIG);
1864 DUMPREG(DSI_SYSSTATUS);
1865 DUMPREG(DSI_IRQSTATUS);
1866 DUMPREG(DSI_IRQENABLE);
1867 DUMPREG(DSI_CTRL);
1868 DUMPREG(DSI_COMPLEXIO_CFG1);
1869 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1870 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1871 DUMPREG(DSI_CLK_CTRL);
1872 DUMPREG(DSI_TIMING1);
1873 DUMPREG(DSI_TIMING2);
1874 DUMPREG(DSI_VM_TIMING1);
1875 DUMPREG(DSI_VM_TIMING2);
1876 DUMPREG(DSI_VM_TIMING3);
1877 DUMPREG(DSI_CLK_TIMING);
1878 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1879 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1880 DUMPREG(DSI_COMPLEXIO_CFG2);
1881 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1882 DUMPREG(DSI_VM_TIMING4);
1883 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1884 DUMPREG(DSI_VM_TIMING5);
1885 DUMPREG(DSI_VM_TIMING6);
1886 DUMPREG(DSI_VM_TIMING7);
1887 DUMPREG(DSI_STOPCLK_TIMING);
1888
1889 DUMPREG(DSI_VC_CTRL(0));
1890 DUMPREG(DSI_VC_TE(0));
1891 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1892 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1893 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1894 DUMPREG(DSI_VC_IRQSTATUS(0));
1895 DUMPREG(DSI_VC_IRQENABLE(0));
1896
1897 DUMPREG(DSI_VC_CTRL(1));
1898 DUMPREG(DSI_VC_TE(1));
1899 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1900 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1901 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1902 DUMPREG(DSI_VC_IRQSTATUS(1));
1903 DUMPREG(DSI_VC_IRQENABLE(1));
1904
1905 DUMPREG(DSI_VC_CTRL(2));
1906 DUMPREG(DSI_VC_TE(2));
1907 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1908 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1909 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1910 DUMPREG(DSI_VC_IRQSTATUS(2));
1911 DUMPREG(DSI_VC_IRQENABLE(2));
1912
1913 DUMPREG(DSI_VC_CTRL(3));
1914 DUMPREG(DSI_VC_TE(3));
1915 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1916 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1917 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1918 DUMPREG(DSI_VC_IRQSTATUS(3));
1919 DUMPREG(DSI_VC_IRQENABLE(3));
1920
1921 DUMPREG(DSI_DSIPHY_CFG0);
1922 DUMPREG(DSI_DSIPHY_CFG1);
1923 DUMPREG(DSI_DSIPHY_CFG2);
1924 DUMPREG(DSI_DSIPHY_CFG5);
1925
1926 DUMPREG(DSI_PLL_CONTROL);
1927 DUMPREG(DSI_PLL_STATUS);
1928 DUMPREG(DSI_PLL_GO);
1929 DUMPREG(DSI_PLL_CONFIGURATION1);
1930 DUMPREG(DSI_PLL_CONFIGURATION2);
1931
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301932 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001933 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001934#undef DUMPREG
1935}
1936
Archit Taneja5a8b5722011-05-12 17:26:29 +05301937static void dsi1_dump_regs(struct seq_file *s)
1938{
1939 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1940
1941 dsi_dump_dsidev_regs(dsidev, s);
1942}
1943
1944static void dsi2_dump_regs(struct seq_file *s)
1945{
1946 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1947
1948 dsi_dump_dsidev_regs(dsidev, s);
1949}
1950
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001951enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001952 DSI_COMPLEXIO_POWER_OFF = 0x0,
1953 DSI_COMPLEXIO_POWER_ON = 0x1,
1954 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1955};
1956
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301957static int dsi_cio_power(struct platform_device *dsidev,
1958 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001959{
1960 int t = 0;
1961
1962 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301963 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001964
1965 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301966 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1967 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001968 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001969 DSSERR("failed to set complexio power state to "
1970 "%d\n", state);
1971 return -ENODEV;
1972 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001973 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001974 }
1975
1976 return 0;
1977}
1978
Archit Taneja0c656222011-05-16 15:17:09 +05301979static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1980{
1981 int val;
1982
1983 /* line buffer on OMAP3 is 1024 x 24bits */
1984 /* XXX: for some reason using full buffer size causes
1985 * considerable TX slowdown with update sizes that fill the
1986 * whole buffer */
1987 if (!dss_has_feature(FEAT_DSI_GNQ))
1988 return 1023 * 3;
1989
1990 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1991
1992 switch (val) {
1993 case 1:
1994 return 512 * 3; /* 512x24 bits */
1995 case 2:
1996 return 682 * 3; /* 682x24 bits */
1997 case 3:
1998 return 853 * 3; /* 853x24 bits */
1999 case 4:
2000 return 1024 * 3; /* 1024x24 bits */
2001 case 5:
2002 return 1194 * 3; /* 1194x24 bits */
2003 case 6:
2004 return 1365 * 3; /* 1365x24 bits */
2005 default:
2006 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002007 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302008 }
2009}
2010
Tomi Valkeinen48368392011-10-13 11:22:39 +03002011static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002012{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302013 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2015 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2016 static const enum dsi_lane_function functions[] = {
2017 DSI_LANE_CLK,
2018 DSI_LANE_DATA1,
2019 DSI_LANE_DATA2,
2020 DSI_LANE_DATA3,
2021 DSI_LANE_DATA4,
2022 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002023 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002024 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302026 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302027
Tomi Valkeinen48368392011-10-13 11:22:39 +03002028 for (i = 0; i < dsi->num_lanes_used; ++i) {
2029 unsigned offset = offsets[i];
2030 unsigned polarity, lane_number;
2031 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302032
Tomi Valkeinen48368392011-10-13 11:22:39 +03002033 for (t = 0; t < dsi->num_lanes_supported; ++t)
2034 if (dsi->lanes[t].function == functions[i])
2035 break;
2036
2037 if (t == dsi->num_lanes_supported)
2038 return -EINVAL;
2039
2040 lane_number = t;
2041 polarity = dsi->lanes[t].polarity;
2042
2043 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2044 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302045 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002046
2047 /* clear the unused lanes */
2048 for (; i < dsi->num_lanes_supported; ++i) {
2049 unsigned offset = offsets[i];
2050
2051 r = FLD_MOD(r, 0, offset + 2, offset);
2052 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2053 }
2054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302055 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002056
Tomi Valkeinen48368392011-10-13 11:22:39 +03002057 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002058}
2059
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302060static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002061{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2063
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302065 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002066 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2067}
2068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302069static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002070{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302071 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2072
2073 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002074 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2075}
2076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302077static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002078{
2079 u32 r;
2080 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2081 u32 tlpx_half, tclk_trail, tclk_zero;
2082 u32 tclk_prepare;
2083
2084 /* calculate timings */
2085
2086 /* 1 * DDR_CLK = 2 * UI */
2087
2088 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302089 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002090
2091 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302092 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093
2094 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302095 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002096
2097 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099
2100 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302101 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002102
2103 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302104 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002105
2106 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302107 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108
2109 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302110 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
2112 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 ths_prepare, ddr2ns(dsidev, ths_prepare),
2114 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002115 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116 ths_trail, ddr2ns(dsidev, ths_trail),
2117 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002118
2119 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2120 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302121 tlpx_half, ddr2ns(dsidev, tlpx_half),
2122 tclk_trail, ddr2ns(dsidev, tclk_trail),
2123 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302125 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126
2127 /* program timings */
2128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302129 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002130 r = FLD_MOD(r, ths_prepare, 31, 24);
2131 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2132 r = FLD_MOD(r, ths_trail, 15, 8);
2133 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002135
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302136 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137 r = FLD_MOD(r, tlpx_half, 22, 16);
2138 r = FLD_MOD(r, tclk_trail, 15, 8);
2139 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302140 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302142 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302144 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145}
2146
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002147/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002148static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002149 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002150{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302152 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002153 int i;
2154 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002155 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002156
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002157 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002158
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002159 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2160 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002161
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002162 if (mask_p & (1 << i))
2163 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002164
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002165 if (mask_n & (1 << i))
2166 l |= 1 << (i * 2 + (p ? 1 : 0));
2167 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002168
2169 /*
2170 * Bits in REGLPTXSCPDAT4TO0DXDY:
2171 * 17: DY0 18: DX0
2172 * 19: DY1 20: DX1
2173 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302174 * 23: DY3 24: DX3
2175 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002176 */
2177
2178 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302179
2180 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302181 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002182
2183 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184
2185 /* ENLPTXSCPDAT */
2186 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002187}
2188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002190{
2191 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002193 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302194 /* REGLPTXSCPDAT4TO0DXDY */
2195 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002196}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002198static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2199{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2202 int t, i;
2203 bool in_use[DSI_MAX_NR_LANES];
2204 static const u8 offsets_old[] = { 28, 27, 26 };
2205 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2206 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002207
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002208 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2209 offsets = offsets_old;
2210 else
2211 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002212
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002213 for (i = 0; i < dsi->num_lanes_supported; ++i)
2214 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002215
2216 t = 100000;
2217 while (true) {
2218 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002219 int ok;
2220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002222
2223 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002224 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2225 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002226 ok++;
2227 }
2228
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002229 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002230 break;
2231
2232 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002233 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2234 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002235 continue;
2236
2237 DSSERR("CIO TXCLKESC%d domain not coming " \
2238 "out of reset\n", i);
2239 }
2240 return -EIO;
2241 }
2242 }
2243
2244 return 0;
2245}
2246
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002247/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002248static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2249{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002250 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2251 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2252 unsigned mask = 0;
2253 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002254
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002255 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2256 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2257 mask |= 1 << i;
2258 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002259
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002260 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002261}
2262
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002263static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002267 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002268 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002270 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002272 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002273 if (r)
2274 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002275
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002277
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002278 /* A dummy read using the SCP interface to any DSIPHY register is
2279 * required after DSIPHY reset to complete the reset of the DSI complex
2280 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002282
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002284 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2285 r = -EIO;
2286 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287 }
2288
Tomi Valkeinen48368392011-10-13 11:22:39 +03002289 r = dsi_set_lane_config(dssdev);
2290 if (r)
2291 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002292
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002293 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302294 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002295 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2296 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2297 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2298 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302299 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302301 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002302 unsigned mask_p;
2303 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302304
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002305 DSSDBG("manual ulps exit\n");
2306
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002307 /* ULPS is exited by Mark-1 state for 1ms, followed by
2308 * stop state. DSS HW cannot do this via the normal
2309 * ULPS exit sequence, as after reset the DSS HW thinks
2310 * that we are not in ULPS mode, and refuses to send the
2311 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002312 * manually by setting positive lines high and negative lines
2313 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002314 */
2315
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002316 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302317
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002318 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2319 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2320 continue;
2321 mask_p |= 1 << i;
2322 }
Archit Taneja75d72472011-05-16 15:17:08 +05302323
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002324 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002325 }
2326
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302327 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002328 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002329 goto err_cio_pwr;
2330
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302331 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002332 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2333 r = -ENODEV;
2334 goto err_cio_pwr_dom;
2335 }
2336
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302337 dsi_if_enable(dsidev, true);
2338 dsi_if_enable(dsidev, false);
2339 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002340
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002341 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2342 if (r)
2343 goto err_tx_clk_esc_rst;
2344
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302345 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002346 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2347 ktime_t wait = ns_to_ktime(1000 * 1000);
2348 set_current_state(TASK_UNINTERRUPTIBLE);
2349 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2350
2351 /* Disable the override. The lanes should be set to Mark-11
2352 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302353 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002354 }
2355
2356 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002358
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360
Archit Taneja8af6ff02011-09-05 16:48:27 +05302361 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2362 /* DDR_CLK_ALWAYS_ON */
2363 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2364 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2365 }
2366
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302367 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002368
2369 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002370
2371 return 0;
2372
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002373err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302374 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002375err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302376 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002377err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302378 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002380err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002382 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002383 return r;
2384}
2385
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002386static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002387{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002388 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002389 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302390
Archit Taneja8af6ff02011-09-05 16:48:27 +05302391 /* DDR_CLK_ALWAYS_ON */
2392 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2393
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2395 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002396 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002397}
2398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302399static void dsi_config_tx_fifo(struct platform_device *dsidev,
2400 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002401 enum fifo_size size3, enum fifo_size size4)
2402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002404 u32 r = 0;
2405 int add = 0;
2406 int i;
2407
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302408 dsi->vc[0].fifo_size = size1;
2409 dsi->vc[1].fifo_size = size2;
2410 dsi->vc[2].fifo_size = size3;
2411 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412
2413 for (i = 0; i < 4; i++) {
2414 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302415 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416
2417 if (add + size > 4) {
2418 DSSERR("Illegal FIFO configuration\n");
2419 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002420 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002421 }
2422
2423 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2424 r |= v << (8 * i);
2425 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2426 add += size;
2427 }
2428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302429 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002430}
2431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432static void dsi_config_rx_fifo(struct platform_device *dsidev,
2433 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434 enum fifo_size size3, enum fifo_size size4)
2435{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302436 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002437 u32 r = 0;
2438 int add = 0;
2439 int i;
2440
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302441 dsi->vc[0].fifo_size = size1;
2442 dsi->vc[1].fifo_size = size2;
2443 dsi->vc[2].fifo_size = size3;
2444 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002445
2446 for (i = 0; i < 4; i++) {
2447 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302448 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002449
2450 if (add + size > 4) {
2451 DSSERR("Illegal FIFO configuration\n");
2452 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002453 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454 }
2455
2456 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2457 r |= v << (8 * i);
2458 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2459 add += size;
2460 }
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463}
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466{
2467 u32 r;
2468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302471 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302473 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002474 DSSERR("TX_STOP bit not going down\n");
2475 return -EIO;
2476 }
2477
2478 return 0;
2479}
2480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302481static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002482{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302483 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002484}
2485
2486static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2487{
Archit Taneja2e868db2011-05-12 17:26:28 +05302488 struct dsi_packet_sent_handler_data *vp_data =
2489 (struct dsi_packet_sent_handler_data *) data;
2490 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302491 const int channel = dsi->update_channel;
2492 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002493
Archit Taneja2e868db2011-05-12 17:26:28 +05302494 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2495 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002496}
2497
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302498static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002499{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302500 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302501 DECLARE_COMPLETION_ONSTACK(completion);
2502 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002503 int r = 0;
2504 u8 bit;
2505
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302506 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302508 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302509 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002510 if (r)
2511 goto err0;
2512
2513 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302514 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002515 if (wait_for_completion_timeout(&completion,
2516 msecs_to_jiffies(10)) == 0) {
2517 DSSERR("Failed to complete previous frame transfer\n");
2518 r = -EIO;
2519 goto err1;
2520 }
2521 }
2522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302523 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302524 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002525
2526 return 0;
2527err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302529 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002530err0:
2531 return r;
2532}
2533
2534static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2535{
Archit Taneja2e868db2011-05-12 17:26:28 +05302536 struct dsi_packet_sent_handler_data *l4_data =
2537 (struct dsi_packet_sent_handler_data *) data;
2538 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302539 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002540
Archit Taneja2e868db2011-05-12 17:26:28 +05302541 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2542 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002543}
2544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002546{
Archit Taneja2e868db2011-05-12 17:26:28 +05302547 DECLARE_COMPLETION_ONSTACK(completion);
2548 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549 int r = 0;
2550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302551 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302552 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002553 if (r)
2554 goto err0;
2555
2556 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302557 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002558 if (wait_for_completion_timeout(&completion,
2559 msecs_to_jiffies(10)) == 0) {
2560 DSSERR("Failed to complete previous l4 transfer\n");
2561 r = -EIO;
2562 goto err1;
2563 }
2564 }
2565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302566 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302567 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002568
2569 return 0;
2570err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302572 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002573err0:
2574 return r;
2575}
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302579 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302581 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582
2583 WARN_ON(in_interrupt());
2584
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302585 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002586 return 0;
2587
Archit Tanejad6049142011-08-22 11:58:08 +05302588 switch (dsi->vc[channel].source) {
2589 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302590 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302591 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002593 default:
2594 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002595 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002596 }
2597}
2598
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302599static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2600 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002601{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002602 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2603 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002604
2605 enable = enable ? 1 : 0;
2606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302609 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2610 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2612 return -EIO;
2613 }
2614
2615 return 0;
2616}
2617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302618static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619{
2620 u32 r;
2621
2622 DSSDBGF("%d", channel);
2623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625
2626 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2627 DSSERR("VC(%d) busy when trying to configure it!\n",
2628 channel);
2629
2630 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2631 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2632 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2633 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2634 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2635 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2636 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002637 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2638 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002639
2640 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2641 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644}
2645
Archit Tanejad6049142011-08-22 11:58:08 +05302646static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2647 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002648{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302649 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2650
Archit Tanejad6049142011-08-22 11:58:08 +05302651 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002652 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002653
2654 DSSDBGF("%d", channel);
2655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002660 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002662 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002663 return -EIO;
2664 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665
Archit Tanejad6049142011-08-22 11:58:08 +05302666 /* SOURCE, 0 = L4, 1 = video port */
2667 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668
Archit Taneja9613c022011-03-22 06:33:36 -05002669 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302670 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2671 bool enable = source == DSI_VC_SOURCE_VP;
2672 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2673 }
Archit Taneja9613c022011-03-22 06:33:36 -05002674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676
Archit Tanejad6049142011-08-22 11:58:08 +05302677 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002678
2679 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680}
2681
Archit Taneja1ffefe72011-05-12 17:26:24 +05302682void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2683 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002684{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302685 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2686
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 dsi_vc_enable(dsidev, channel, 0);
2692 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696 dsi_vc_enable(dsidev, channel, 1);
2697 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302700
2701 /* start the DDR clock by sending a NULL packet */
2702 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2703 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002704}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002705EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302707static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302709 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2713 (val >> 0) & 0xff,
2714 (val >> 8) & 0xff,
2715 (val >> 16) & 0xff,
2716 (val >> 24) & 0xff);
2717 }
2718}
2719
2720static void dsi_show_rx_ack_with_err(u16 err)
2721{
2722 DSSERR("\tACK with ERROR (%#x):\n", err);
2723 if (err & (1 << 0))
2724 DSSERR("\t\tSoT Error\n");
2725 if (err & (1 << 1))
2726 DSSERR("\t\tSoT Sync Error\n");
2727 if (err & (1 << 2))
2728 DSSERR("\t\tEoT Sync Error\n");
2729 if (err & (1 << 3))
2730 DSSERR("\t\tEscape Mode Entry Command Error\n");
2731 if (err & (1 << 4))
2732 DSSERR("\t\tLP Transmit Sync Error\n");
2733 if (err & (1 << 5))
2734 DSSERR("\t\tHS Receive Timeout Error\n");
2735 if (err & (1 << 6))
2736 DSSERR("\t\tFalse Control Error\n");
2737 if (err & (1 << 7))
2738 DSSERR("\t\t(reserved7)\n");
2739 if (err & (1 << 8))
2740 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2741 if (err & (1 << 9))
2742 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2743 if (err & (1 << 10))
2744 DSSERR("\t\tChecksum Error\n");
2745 if (err & (1 << 11))
2746 DSSERR("\t\tData type not recognized\n");
2747 if (err & (1 << 12))
2748 DSSERR("\t\tInvalid VC ID\n");
2749 if (err & (1 << 13))
2750 DSSERR("\t\tInvalid Transmission Length\n");
2751 if (err & (1 << 14))
2752 DSSERR("\t\t(reserved14)\n");
2753 if (err & (1 << 15))
2754 DSSERR("\t\tDSI Protocol Violation\n");
2755}
2756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2758 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759{
2760 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302761 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762 u32 val;
2763 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002765 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302767 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002768 u16 err = FLD_GET(val, 23, 8);
2769 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302770 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002771 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302773 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002774 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302776 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002777 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780 } else {
2781 DSSERR("\tunknown datatype 0x%02x\n", dt);
2782 }
2783 }
2784 return 0;
2785}
2786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302789 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2790
2791 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792 DSSDBG("dsi_vc_send_bta %d\n", channel);
2793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796 /* RX_FIFO_NOT_EMPTY */
2797 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002800 }
2801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002804 /* flush posted write */
2805 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2806
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807 return 0;
2808}
2809
Archit Taneja1ffefe72011-05-12 17:26:24 +05302810int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302812 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002813 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814 int r = 0;
2815 u32 err;
2816
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302817 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002818 &completion, DSI_VC_IRQ_BTA);
2819 if (r)
2820 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002823 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002825 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302827 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002828 if (r)
2829 goto err2;
2830
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002831 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832 msecs_to_jiffies(500)) == 0) {
2833 DSSERR("Failed to receive BTA\n");
2834 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002835 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836 }
2837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 if (err) {
2840 DSSERR("Error while sending BTA: %x\n", err);
2841 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002842 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002844err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002846 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002847err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002849 &completion, DSI_VC_IRQ_BTA);
2850err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851 return r;
2852}
2853EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2856 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859 u32 val;
2860 u8 data_id;
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302864 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865
2866 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2867 FLD_VAL(ecc, 31, 24);
2868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870}
2871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2873 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002874{
2875 u32 val;
2876
2877 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2878
2879/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2880 b1, b2, b3, b4, val); */
2881
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883}
2884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2886 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887{
2888 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302889 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 int i;
2891 u8 *p;
2892 int r = 0;
2893 u8 b1, b2, b3, b4;
2894
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302895 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2897
2898 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302899 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 DSSERR("unable to send long packet: packet too long.\n");
2901 return -EINVAL;
2902 }
2903
Archit Tanejad6049142011-08-22 11:58:08 +05302904 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302906 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 p = data;
2909 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302910 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912
2913 b1 = *p++;
2914 b2 = *p++;
2915 b3 = *p++;
2916 b4 = *p++;
2917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919 }
2920
2921 i = len % 4;
2922 if (i) {
2923 b1 = 0; b2 = 0; b3 = 0;
2924
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302925 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 DSSDBG("\tsending remainder bytes %d\n", i);
2927
2928 switch (i) {
2929 case 3:
2930 b1 = *p++;
2931 b2 = *p++;
2932 b3 = *p++;
2933 break;
2934 case 2:
2935 b1 = *p++;
2936 b2 = *p++;
2937 break;
2938 case 1:
2939 b1 = *p++;
2940 break;
2941 }
2942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 }
2945
2946 return r;
2947}
2948
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302949static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2950 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 u32 r;
2954 u8 data_id;
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302958 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2960 channel,
2961 data_type, data & 0xff, (data >> 8) & 0xff);
2962
Archit Tanejad6049142011-08-22 11:58:08 +05302963 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2967 return -EINVAL;
2968 }
2969
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302970 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971
2972 r = (data_id << 0) | (data << 8) | (ecc << 24);
2973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975
2976 return 0;
2977}
2978
Archit Taneja1ffefe72011-05-12 17:26:24 +05302979int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302981 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302982
Archit Taneja18b7d092011-09-05 17:01:08 +05302983 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2984 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985}
2986EXPORT_SYMBOL(dsi_vc_send_null);
2987
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302988static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
2989 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302991 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992 int r;
2993
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302994 if (len == 0) {
2995 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302996 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302997 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2998 } else if (len == 1) {
2999 r = dsi_vc_send_short(dsidev, channel,
3000 type == DSS_DSI_CONTENT_GENERIC ?
3001 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303002 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303004 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303005 type == DSS_DSI_CONTENT_GENERIC ?
3006 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303007 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008 data[0] | (data[1] << 8), 0);
3009 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303010 r = dsi_vc_send_long(dsidev, channel,
3011 type == DSS_DSI_CONTENT_GENERIC ?
3012 MIPI_DSI_GENERIC_LONG_WRITE :
3013 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 }
3015
3016 return r;
3017}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303018
3019int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3020 u8 *data, int len)
3021{
3022 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3023 DSS_DSI_CONTENT_DCS);
3024}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3026
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303027int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3028 u8 *data, int len)
3029{
3030 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3031 DSS_DSI_CONTENT_GENERIC);
3032}
3033EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3034
3035static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3036 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303038 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039 int r;
3040
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303041 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003043 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044
Archit Taneja1ffefe72011-05-12 17:26:24 +05303045 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003046 if (r)
3047 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303049 /* RX_FIFO_NOT_EMPTY */
3050 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003051 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303052 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003053 r = -EIO;
3054 goto err;
3055 }
3056
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003057 return 0;
3058err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303059 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003060 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061 return r;
3062}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303063
3064int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3065 int len)
3066{
3067 return dsi_vc_write_common(dssdev, channel, data, len,
3068 DSS_DSI_CONTENT_DCS);
3069}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003070EXPORT_SYMBOL(dsi_vc_dcs_write);
3071
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303072int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3073 int len)
3074{
3075 return dsi_vc_write_common(dssdev, channel, data, len,
3076 DSS_DSI_CONTENT_GENERIC);
3077}
3078EXPORT_SYMBOL(dsi_vc_generic_write);
3079
Archit Taneja1ffefe72011-05-12 17:26:24 +05303080int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003081{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303082 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003083}
3084EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3085
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303086int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3087{
3088 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3089}
3090EXPORT_SYMBOL(dsi_vc_generic_write_0);
3091
Archit Taneja1ffefe72011-05-12 17:26:24 +05303092int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3093 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003094{
3095 u8 buf[2];
3096 buf[0] = dcs_cmd;
3097 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303098 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003099}
3100EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3101
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303102int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3103 u8 param)
3104{
3105 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3106}
3107EXPORT_SYMBOL(dsi_vc_generic_write_1);
3108
3109int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3110 u8 param1, u8 param2)
3111{
3112 u8 buf[2];
3113 buf[0] = param1;
3114 buf[1] = param2;
3115 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3116}
3117EXPORT_SYMBOL(dsi_vc_generic_write_2);
3118
Archit Tanejab8509752011-08-30 15:48:23 +05303119static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3120 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303123 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303124 int r;
3125
3126 if (dsi->debug_read)
3127 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3128 channel, dcs_cmd);
3129
3130 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3131 if (r) {
3132 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3133 " failed\n", channel, dcs_cmd);
3134 return r;
3135 }
3136
3137 return 0;
3138}
3139
Archit Tanejab3b89c02011-08-30 16:07:39 +05303140static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3141 int channel, u8 *reqdata, int reqlen)
3142{
3143 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3144 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3145 u16 data;
3146 u8 data_type;
3147 int r;
3148
3149 if (dsi->debug_read)
3150 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3151 channel, reqlen);
3152
3153 if (reqlen == 0) {
3154 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3155 data = 0;
3156 } else if (reqlen == 1) {
3157 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3158 data = reqdata[0];
3159 } else if (reqlen == 2) {
3160 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3161 data = reqdata[0] | (reqdata[1] << 8);
3162 } else {
3163 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003164 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303165 }
3166
3167 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3168 if (r) {
3169 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3170 " failed\n", channel, reqlen);
3171 return r;
3172 }
3173
3174 return 0;
3175}
3176
3177static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3178 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303179{
3180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181 u32 val;
3182 u8 dt;
3183 int r;
3184
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003185 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303186 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003187 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003188 r = -EIO;
3189 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190 }
3191
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303192 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303193 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 DSSDBG("\theader: %08x\n", val);
3195 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303196 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197 u16 err = FLD_GET(val, 23, 8);
3198 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003199 r = -EIO;
3200 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003201
Archit Tanejab3b89c02011-08-30 16:07:39 +05303202 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3203 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3204 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003205 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303206 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303207 DSSDBG("\t%s short response, 1 byte: %02x\n",
3208 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3209 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003210
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003211 if (buflen < 1) {
3212 r = -EIO;
3213 goto err;
3214 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215
3216 buf[0] = data;
3217
3218 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303219 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3220 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3221 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303223 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303224 DSSDBG("\t%s short response, 2 byte: %04x\n",
3225 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3226 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003228 if (buflen < 2) {
3229 r = -EIO;
3230 goto err;
3231 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232
3233 buf[0] = data & 0xff;
3234 buf[1] = (data >> 8) & 0xff;
3235
3236 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303237 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3238 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3239 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003240 int w;
3241 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303242 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303243 DSSDBG("\t%s long response, len %d\n",
3244 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3245 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003247 if (len > buflen) {
3248 r = -EIO;
3249 goto err;
3250 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003251
3252 /* two byte checksum ends the packet, not included in len */
3253 for (w = 0; w < len + 2;) {
3254 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303255 val = dsi_read_reg(dsidev,
3256 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303257 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258 DSSDBG("\t\t%02x %02x %02x %02x\n",
3259 (val >> 0) & 0xff,
3260 (val >> 8) & 0xff,
3261 (val >> 16) & 0xff,
3262 (val >> 24) & 0xff);
3263
3264 for (b = 0; b < 4; ++b) {
3265 if (w < len)
3266 buf[w] = (val >> (b * 8)) & 0xff;
3267 /* we discard the 2 byte checksum */
3268 ++w;
3269 }
3270 }
3271
3272 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273 } else {
3274 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003275 r = -EIO;
3276 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003278
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003279err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303280 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3281 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003282
Archit Tanejab8509752011-08-30 15:48:23 +05303283 return r;
3284}
3285
3286int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3287 u8 *buf, int buflen)
3288{
3289 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3290 int r;
3291
3292 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3293 if (r)
3294 goto err;
3295
3296 r = dsi_vc_send_bta_sync(dssdev, channel);
3297 if (r)
3298 goto err;
3299
Archit Tanejab3b89c02011-08-30 16:07:39 +05303300 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3301 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303302 if (r < 0)
3303 goto err;
3304
3305 if (r != buflen) {
3306 r = -EIO;
3307 goto err;
3308 }
3309
3310 return 0;
3311err:
3312 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3313 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314}
3315EXPORT_SYMBOL(dsi_vc_dcs_read);
3316
Archit Tanejab3b89c02011-08-30 16:07:39 +05303317static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3318 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3319{
3320 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3321 int r;
3322
3323 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3324 if (r)
3325 return r;
3326
3327 r = dsi_vc_send_bta_sync(dssdev, channel);
3328 if (r)
3329 return r;
3330
3331 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3332 DSS_DSI_CONTENT_GENERIC);
3333 if (r < 0)
3334 return r;
3335
3336 if (r != buflen) {
3337 r = -EIO;
3338 return r;
3339 }
3340
3341 return 0;
3342}
3343
3344int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3345 int buflen)
3346{
3347 int r;
3348
3349 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3350 if (r) {
3351 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3352 return r;
3353 }
3354
3355 return 0;
3356}
3357EXPORT_SYMBOL(dsi_vc_generic_read_0);
3358
3359int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3360 u8 *buf, int buflen)
3361{
3362 int r;
3363
3364 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3365 if (r) {
3366 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3367 return r;
3368 }
3369
3370 return 0;
3371}
3372EXPORT_SYMBOL(dsi_vc_generic_read_1);
3373
3374int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3375 u8 param1, u8 param2, u8 *buf, int buflen)
3376{
3377 int r;
3378 u8 reqdata[2];
3379
3380 reqdata[0] = param1;
3381 reqdata[1] = param2;
3382
3383 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3384 if (r) {
3385 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3386 return r;
3387 }
3388
3389 return 0;
3390}
3391EXPORT_SYMBOL(dsi_vc_generic_read_2);
3392
Archit Taneja1ffefe72011-05-12 17:26:24 +05303393int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3394 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003395{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3397
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303398 return dsi_vc_send_short(dsidev, channel,
3399 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003400}
3401EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3402
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303403static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003406 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003407 int r, i;
3408 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409
3410 DSSDBGF();
3411
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303412 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303414 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003415
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303416 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003417 return 0;
3418
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003419 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303420 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003421 dsi_if_enable(dsidev, 0);
3422 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3423 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003424 }
3425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303426 dsi_sync_vc(dsidev, 0);
3427 dsi_sync_vc(dsidev, 1);
3428 dsi_sync_vc(dsidev, 2);
3429 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003430
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303431 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003432
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303433 dsi_vc_enable(dsidev, 0, false);
3434 dsi_vc_enable(dsidev, 1, false);
3435 dsi_vc_enable(dsidev, 2, false);
3436 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003439 DSSERR("HS busy when enabling ULPS\n");
3440 return -EIO;
3441 }
3442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303443 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003444 DSSERR("LP busy when enabling ULPS\n");
3445 return -EIO;
3446 }
3447
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303448 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003449 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3450 if (r)
3451 return r;
3452
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003453 mask = 0;
3454
3455 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3456 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3457 continue;
3458 mask |= 1 << i;
3459 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003460 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3461 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003462 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003463
Tomi Valkeinena702c852011-10-12 10:10:21 +03003464 /* flush posted write and wait for SCP interface to finish the write */
3465 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003466
3467 if (wait_for_completion_timeout(&completion,
3468 msecs_to_jiffies(1000)) == 0) {
3469 DSSERR("ULPS enable timeout\n");
3470 r = -EIO;
3471 goto err;
3472 }
3473
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303474 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003475 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3476
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003477 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003478 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003479
Tomi Valkeinena702c852011-10-12 10:10:21 +03003480 /* flush posted write and wait for SCP interface to finish the write */
3481 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003482
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303483 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003484
3485 dsi_if_enable(dsidev, false);
3486
3487 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303488
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003489 return 0;
3490
3491err:
3492 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303493 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3494 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003495}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003497static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3498 unsigned ticks, bool x4, bool x16)
3499{
3500 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003501 unsigned long total_ticks;
3502 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303503
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003504 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303505
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003506 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003507 fck = dsi_fclk_rate(dsidev);
3508
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003512 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3513 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3514 dsi_write_reg(dsidev, DSI_TIMING2, r);
3515
3516 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3517
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3519 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303520 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3521 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003522}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003524static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3525 bool x8, bool x16)
3526{
3527 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528 unsigned long total_ticks;
3529 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003531 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303532
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003533 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003534 fck = dsi_fclk_rate(dsidev);
3535
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003536 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003539 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3540 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3541 dsi_write_reg(dsidev, DSI_TIMING1, r);
3542
3543 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3544
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3546 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303547 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3548 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003549}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003550
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003551static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3552 unsigned ticks, bool x4, bool x16)
3553{
3554 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003555 unsigned long total_ticks;
3556 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303559
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003561 fck = dsi_fclk_rate(dsidev);
3562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003566 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3567 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3568 dsi_write_reg(dsidev, DSI_TIMING1, r);
3569
3570 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3571
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3573 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303574 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3575 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003576}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003577
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003578static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3579 unsigned ticks, bool x4, bool x16)
3580{
3581 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003582 unsigned long total_ticks;
3583 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303584
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003585 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003588 fck = dsi_get_txbyteclkhs(dsidev);
3589
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003593 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3594 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3595 dsi_write_reg(dsidev, DSI_TIMING2, r);
3596
3597 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3598
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3600 total_ticks,
3601 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303602 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003603}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303604
3605static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3606{
3607 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3608 int num_line_buffers;
3609
3610 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3611 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3612 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3613 struct omap_video_timings *timings = &dssdev->panel.timings;
3614 /*
3615 * Don't use line buffers if width is greater than the video
3616 * port's line buffer size
3617 */
3618 if (line_buf_size <= timings->x_res * bpp / 8)
3619 num_line_buffers = 0;
3620 else
3621 num_line_buffers = 2;
3622 } else {
3623 /* Use maximum number of line buffers in command mode */
3624 num_line_buffers = 2;
3625 }
3626
3627 /* LINE_BUFFER */
3628 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3629}
3630
3631static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3632{
3633 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303634 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3635 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3636 u32 r;
3637
3638 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303639 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3640 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3641 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303642 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3643 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3644 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3645 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3646 dsi_write_reg(dsidev, DSI_CTRL, r);
3647}
3648
3649static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3650{
3651 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3652 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3653 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3654 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3655 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3656 u32 r;
3657
3658 /*
3659 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3660 * 1 = Long blanking packets are sent in corresponding blanking periods
3661 */
3662 r = dsi_read_reg(dsidev, DSI_CTRL);
3663 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3664 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3665 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3666 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3667 dsi_write_reg(dsidev, DSI_CTRL, r);
3668}
3669
Archit Taneja6f28c292012-05-15 11:32:18 +05303670/*
3671 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3672 * results in maximum transition time for data and clock lanes to enter and
3673 * exit HS mode. Hence, this is the scenario where the least amount of command
3674 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3675 * clock cycles that can be used to interleave command mode data in HS so that
3676 * all scenarios are satisfied.
3677 */
3678static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3679 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3680{
3681 int transition;
3682
3683 /*
3684 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3685 * time of data lanes only, if it isn't set, we need to consider HS
3686 * transition time of both data and clock lanes. HS transition time
3687 * of Scenario 3 is considered.
3688 */
3689 if (ddr_alwon) {
3690 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3691 } else {
3692 int trans1, trans2;
3693 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3694 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3695 enter_hs + 1;
3696 transition = max(trans1, trans2);
3697 }
3698
3699 return blank > transition ? blank - transition : 0;
3700}
3701
3702/*
3703 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3704 * results in maximum transition time for data lanes to enter and exit LP mode.
3705 * Hence, this is the scenario where the least amount of command mode data can
3706 * be interleaved. We program the minimum amount of bytes that can be
3707 * interleaved in LP so that all scenarios are satisfied.
3708 */
3709static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3710 int lp_clk_div, int tdsi_fclk)
3711{
3712 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3713 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3714 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3715 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3716 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3717
3718 /* maximum LP transition time according to Scenario 1 */
3719 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3720
3721 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3722 tlp_avail = thsbyte_clk * (blank - trans_lp);
3723
Archit Taneja2e063c32012-06-04 13:36:34 +05303724 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303725
3726 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3727 26) / 16;
3728
3729 return max(lp_inter, 0);
3730}
3731
3732static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3733{
3734 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3735 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3736 int blanking_mode;
3737 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3738 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3739 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3740 int tclk_trail, ths_exit, exiths_clk;
3741 bool ddr_alwon;
3742 struct omap_video_timings *timings = &dssdev->panel.timings;
3743 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3744 int ndl = dsi->num_lanes_used - 1;
3745 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3746 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3747 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3748 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3749 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3750 u32 r;
3751
3752 r = dsi_read_reg(dsidev, DSI_CTRL);
3753 blanking_mode = FLD_GET(r, 20, 20);
3754 hfp_blanking_mode = FLD_GET(r, 21, 21);
3755 hbp_blanking_mode = FLD_GET(r, 22, 22);
3756 hsa_blanking_mode = FLD_GET(r, 23, 23);
3757
3758 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3759 hbp = FLD_GET(r, 11, 0);
3760 hfp = FLD_GET(r, 23, 12);
3761 hsa = FLD_GET(r, 31, 24);
3762
3763 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3764 ddr_clk_post = FLD_GET(r, 7, 0);
3765 ddr_clk_pre = FLD_GET(r, 15, 8);
3766
3767 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3768 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3769 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3770
3771 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3772 lp_clk_div = FLD_GET(r, 12, 0);
3773 ddr_alwon = FLD_GET(r, 13, 13);
3774
3775 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3776 ths_exit = FLD_GET(r, 7, 0);
3777
3778 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3779 tclk_trail = FLD_GET(r, 15, 8);
3780
3781 exiths_clk = ths_exit + tclk_trail;
3782
3783 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3784 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3785
3786 if (!hsa_blanking_mode) {
3787 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3788 enter_hs_mode_lat, exit_hs_mode_lat,
3789 exiths_clk, ddr_clk_pre, ddr_clk_post);
3790 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3791 enter_hs_mode_lat, exit_hs_mode_lat,
3792 lp_clk_div, dsi_fclk_hsdiv);
3793 }
3794
3795 if (!hfp_blanking_mode) {
3796 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3797 enter_hs_mode_lat, exit_hs_mode_lat,
3798 exiths_clk, ddr_clk_pre, ddr_clk_post);
3799 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3800 enter_hs_mode_lat, exit_hs_mode_lat,
3801 lp_clk_div, dsi_fclk_hsdiv);
3802 }
3803
3804 if (!hbp_blanking_mode) {
3805 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3806 enter_hs_mode_lat, exit_hs_mode_lat,
3807 exiths_clk, ddr_clk_pre, ddr_clk_post);
3808
3809 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3810 enter_hs_mode_lat, exit_hs_mode_lat,
3811 lp_clk_div, dsi_fclk_hsdiv);
3812 }
3813
3814 if (!blanking_mode) {
3815 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3816 enter_hs_mode_lat, exit_hs_mode_lat,
3817 exiths_clk, ddr_clk_pre, ddr_clk_post);
3818
3819 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3820 enter_hs_mode_lat, exit_hs_mode_lat,
3821 lp_clk_div, dsi_fclk_hsdiv);
3822 }
3823
3824 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3825 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3826 bl_interleave_hs);
3827
3828 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3829 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3830 bl_interleave_lp);
3831
3832 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3833 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3834 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3835 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3836 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3837
3838 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3839 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3840 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3841 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3842 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3843
3844 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3845 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3846 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3847 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3848}
3849
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003850static int dsi_proto_config(struct omap_dss_device *dssdev)
3851{
3852 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3853 u32 r;
3854 int buswidth = 0;
3855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303856 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003857 DSI_FIFO_SIZE_32,
3858 DSI_FIFO_SIZE_32,
3859 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303861 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003862 DSI_FIFO_SIZE_32,
3863 DSI_FIFO_SIZE_32,
3864 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003865
3866 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303867 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3868 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3869 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3870 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303872 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003873 case 16:
3874 buswidth = 0;
3875 break;
3876 case 18:
3877 buswidth = 1;
3878 break;
3879 case 24:
3880 buswidth = 2;
3881 break;
3882 default:
3883 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003884 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885 }
3886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303887 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003888 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3889 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3890 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3891 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3892 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3893 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003894 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3895 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003896 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3897 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3898 /* DCS_CMD_CODE, 1=start, 0=continue */
3899 r = FLD_MOD(r, 0, 25, 25);
3900 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003901
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303902 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003903
Archit Taneja8af6ff02011-09-05 16:48:27 +05303904 dsi_config_vp_num_line_buffers(dssdev);
3905
3906 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3907 dsi_config_vp_sync_events(dssdev);
3908 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05303909 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303910 }
3911
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303912 dsi_vc_initial_config(dsidev, 0);
3913 dsi_vc_initial_config(dsidev, 1);
3914 dsi_vc_initial_config(dsidev, 2);
3915 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003916
3917 return 0;
3918}
3919
3920static void dsi_proto_timings(struct omap_dss_device *dssdev)
3921{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303922 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003923 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3925 unsigned tclk_pre, tclk_post;
3926 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3927 unsigned ths_trail, ths_exit;
3928 unsigned ddr_clk_pre, ddr_clk_post;
3929 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3930 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003931 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003932 u32 r;
3933
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303934 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003935 ths_prepare = FLD_GET(r, 31, 24);
3936 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3937 ths_zero = ths_prepare_ths_zero - ths_prepare;
3938 ths_trail = FLD_GET(r, 15, 8);
3939 ths_exit = FLD_GET(r, 7, 0);
3940
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303941 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003942 tlpx = FLD_GET(r, 22, 16) * 2;
3943 tclk_trail = FLD_GET(r, 15, 8);
3944 tclk_zero = FLD_GET(r, 7, 0);
3945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303946 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947 tclk_prepare = FLD_GET(r, 7, 0);
3948
3949 /* min 8*UI */
3950 tclk_pre = 20;
3951 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303952 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003953
Archit Taneja8af6ff02011-09-05 16:48:27 +05303954 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003955
3956 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3957 4);
3958 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3959
3960 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3961 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303963 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003964 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3965 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303966 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003967
3968 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3969 ddr_clk_pre,
3970 ddr_clk_post);
3971
3972 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3973 DIV_ROUND_UP(ths_prepare, 4) +
3974 DIV_ROUND_UP(ths_zero + 3, 4);
3975
3976 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3977
3978 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3979 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303980 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003981
3982 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3983 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303984
3985 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3986 /* TODO: Implement a video mode check_timings function */
3987 int hsa = dssdev->panel.dsi_vm_data.hsa;
3988 int hfp = dssdev->panel.dsi_vm_data.hfp;
3989 int hbp = dssdev->panel.dsi_vm_data.hbp;
3990 int vsa = dssdev->panel.dsi_vm_data.vsa;
3991 int vfp = dssdev->panel.dsi_vm_data.vfp;
3992 int vbp = dssdev->panel.dsi_vm_data.vbp;
3993 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3994 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3995 struct omap_video_timings *timings = &dssdev->panel.timings;
3996 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3997 int tl, t_he, width_bytes;
3998
3999 t_he = hsync_end ?
4000 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4001
4002 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4003
4004 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4005 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4006 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4007
4008 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4009 hfp, hsync_end ? hsa : 0, tl);
4010 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4011 vsa, timings->y_res);
4012
4013 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4014 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4015 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4016 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4017 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4018
4019 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4020 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4021 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4022 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4023 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4024 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4025
4026 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4027 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4028 r = FLD_MOD(r, tl, 31, 16); /* TL */
4029 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4030 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031}
4032
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004033int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4034 const struct omap_dsi_pin_config *pin_cfg)
4035{
4036 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4037 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4038 int num_pins;
4039 const int *pins;
4040 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4041 int num_lanes;
4042 int i;
4043
4044 static const enum dsi_lane_function functions[] = {
4045 DSI_LANE_CLK,
4046 DSI_LANE_DATA1,
4047 DSI_LANE_DATA2,
4048 DSI_LANE_DATA3,
4049 DSI_LANE_DATA4,
4050 };
4051
4052 num_pins = pin_cfg->num_pins;
4053 pins = pin_cfg->pins;
4054
4055 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4056 || num_pins % 2 != 0)
4057 return -EINVAL;
4058
4059 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4060 lanes[i].function = DSI_LANE_UNUSED;
4061
4062 num_lanes = 0;
4063
4064 for (i = 0; i < num_pins; i += 2) {
4065 u8 lane, pol;
4066 int dx, dy;
4067
4068 dx = pins[i];
4069 dy = pins[i + 1];
4070
4071 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4072 return -EINVAL;
4073
4074 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4075 return -EINVAL;
4076
4077 if (dx & 1) {
4078 if (dy != dx - 1)
4079 return -EINVAL;
4080 pol = 1;
4081 } else {
4082 if (dy != dx + 1)
4083 return -EINVAL;
4084 pol = 0;
4085 }
4086
4087 lane = dx / 2;
4088
4089 lanes[lane].function = functions[i / 2];
4090 lanes[lane].polarity = pol;
4091 num_lanes++;
4092 }
4093
4094 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4095 dsi->num_lanes_used = num_lanes;
4096
4097 return 0;
4098}
4099EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4100
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004101int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304102{
4103 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4104 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4105 u8 data_type;
4106 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004107 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304108
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004109 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4110 switch (dssdev->panel.dsi_pix_fmt) {
4111 case OMAP_DSS_DSI_FMT_RGB888:
4112 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4113 break;
4114 case OMAP_DSS_DSI_FMT_RGB666:
4115 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4116 break;
4117 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4118 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4119 break;
4120 case OMAP_DSS_DSI_FMT_RGB565:
4121 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4122 break;
4123 default:
4124 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004125 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004126 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304127
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004128 dsi_if_enable(dsidev, false);
4129 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304130
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004131 /* MODE, 1 = video mode */
4132 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304133
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004134 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304135
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004136 dsi_vc_write_long_header(dsidev, channel, data_type,
4137 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304138
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004139 dsi_vc_enable(dsidev, channel, true);
4140 dsi_if_enable(dsidev, true);
4141 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304142
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004143 r = dss_mgr_enable(dssdev->manager);
4144 if (r) {
4145 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4146 dsi_if_enable(dsidev, false);
4147 dsi_vc_enable(dsidev, channel, false);
4148 }
4149
4150 return r;
4151 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304152
4153 return 0;
4154}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004155EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304156
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004157void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158{
4159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4160
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004161 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4162 dsi_if_enable(dsidev, false);
4163 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304164
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004165 /* MODE, 0 = command mode */
4166 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304167
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004168 dsi_vc_enable(dsidev, channel, true);
4169 dsi_if_enable(dsidev, true);
4170 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304171
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004172 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304173}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004174EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304175
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004177 u16 w, u16 h)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004178{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304179 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004181 unsigned bytespp;
4182 unsigned bytespl;
4183 unsigned bytespf;
4184 unsigned total_len;
4185 unsigned packet_payload;
4186 unsigned packet_len;
4187 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004188 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304189 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304190 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004192 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193
Archit Tanejad6049142011-08-22 11:58:08 +05304194 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004195
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304196 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197 bytespl = w * bytespp;
4198 bytespf = bytespl * h;
4199
4200 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4201 * number of lines in a packet. See errata about VP_CLK_RATIO */
4202
4203 if (bytespf < line_buf_size)
4204 packet_payload = bytespf;
4205 else
4206 packet_payload = (line_buf_size) / bytespl * bytespl;
4207
4208 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4209 total_len = (bytespf / packet_payload) * packet_len;
4210
4211 if (bytespf % packet_payload)
4212 total_len += (bytespf % packet_payload) + 1;
4213
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004214 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304215 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304217 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304218 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304220 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4222 else
4223 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304224 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004225
4226 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4227 * because DSS interrupts are not capable of waking up the CPU and the
4228 * framedone interrupt could be delayed for quite a long time. I think
4229 * the same goes for any DSS interrupts, but for some reason I have not
4230 * seen the problem anywhere else than here.
4231 */
4232 dispc_disable_sidle();
4233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304234 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004235
Archit Taneja49dbf582011-05-16 15:17:07 +05304236 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4237 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004238 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004239
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004240 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304242 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4244 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304245 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004246
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304247 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248
4249#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304250 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004251#endif
4252 }
4253}
4254
4255#ifdef DSI_CATCH_MISSING_TE
4256static void dsi_te_timeout(unsigned long arg)
4257{
4258 DSSERR("TE not received for 250ms!\n");
4259}
4260#endif
4261
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304262static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004263{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304264 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4265
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004266 /* SIDLEMODE back to smart-idle */
4267 dispc_enable_sidle();
4268
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304269 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004270 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304271 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004272 }
4273
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304274 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004275
4276 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304277 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004278}
4279
4280static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4281{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304282 struct dsi_data *dsi = container_of(work, struct dsi_data,
4283 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004284 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4285 * 250ms which would conflict with this timeout work. What should be
4286 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004287 * possibly scheduled framedone work. However, cancelling the transfer
4288 * on the HW is buggy, and would probably require resetting the whole
4289 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004290
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004291 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304293 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004294}
4295
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004296static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304298 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4299 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304300 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4301
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004302 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4303 * turns itself off. However, DSI still has the pixels in its buffers,
4304 * and is sending the data.
4305 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304307 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004308
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304309 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004310}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004312int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004313 void (*callback)(int, void *), void *data)
4314{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304315 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304316 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004317 u16 dw, dh;
4318
4319 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304320
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304321 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004322
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004323 dsi->framedone_callback = callback;
4324 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004325
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004326 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004327
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004328#ifdef DEBUG
4329 dsi->update_bytes = dw * dh *
4330 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
4331#endif
4332 dsi_update_screen_dispc(dssdev, dw, dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004333
4334 return 0;
4335}
4336EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004337
4338/* Display funcs */
4339
4340static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4341{
4342 int r;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304343 struct omap_video_timings timings;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304344
Archit Taneja8af6ff02011-09-05 16:48:27 +05304345 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004346 u16 dw, dh;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304347 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004348
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004349 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304350
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004351 timings.x_res = dw;
4352 timings.y_res = dh;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304353 timings.hsw = 1;
4354 timings.hfp = 1;
4355 timings.hbp = 1;
4356 timings.vsw = 1;
4357 timings.vfp = 0;
4358 timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004359
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304360 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304361
4362 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4363 (void *) dssdev, irq);
4364 if (r) {
4365 DSSERR("can't get FRAMEDONE irq\n");
4366 return r;
4367 }
4368
4369 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4370 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304371 } else {
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304372 timings = dssdev->panel.timings;
4373
Archit Taneja8af6ff02011-09-05 16:48:27 +05304374 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4375 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004376 }
4377
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304378 /*
4379 * override interlace, logic level and edge related parameters in
4380 * omap_video_timings with default values
4381 */
4382 timings.interlace = false;
4383 timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4384 timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4385 timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4386 timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4387 timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
4388
4389 dss_mgr_set_timings(dssdev->manager, &timings);
4390
Archit Tanejad21f43b2012-06-21 09:45:11 +05304391 dispc_mgr_set_lcd_type_tft(dssdev->manager->id);
4392
4393 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4394 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
4395
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004396 return 0;
4397}
4398
4399static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4400{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304401 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4402 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304403
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304404 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304405
Archit Taneja8af6ff02011-09-05 16:48:27 +05304406 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4407 (void *) dssdev, irq);
4408 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004409}
4410
4411static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4412{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304413 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004414 struct dsi_clock_info cinfo;
4415 int r;
4416
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004417 cinfo.regn = dssdev->clocks.dsi.regn;
4418 cinfo.regm = dssdev->clocks.dsi.regm;
4419 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4420 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004421 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004422 if (r) {
4423 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004424 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004425 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004426
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304427 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004428 if (r) {
4429 DSSERR("Failed to set dsi clocks\n");
4430 return r;
4431 }
4432
4433 return 0;
4434}
4435
4436static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4437{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304438 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439 struct dispc_clock_info dispc_cinfo;
4440 int r;
4441 unsigned long long fck;
4442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304443 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444
Archit Tanejae8881662011-04-12 13:52:24 +05304445 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4446 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004447
4448 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4449 if (r) {
4450 DSSERR("Failed to calc dispc clocks\n");
4451 return r;
4452 }
4453
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004454 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455 if (r) {
4456 DSSERR("Failed to set dispc clocks\n");
4457 return r;
4458 }
4459
4460 return 0;
4461}
4462
4463static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4464{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304465 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004466 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467 int r;
4468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304469 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470 if (r)
4471 goto err0;
4472
4473 r = dsi_configure_dsi_clocks(dssdev);
4474 if (r)
4475 goto err1;
4476
Archit Tanejae8881662011-04-12 13:52:24 +05304477 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004478 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004479 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304480 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481
4482 DSSDBG("PLL OK\n");
4483
4484 r = dsi_configure_dispc_clocks(dssdev);
4485 if (r)
4486 goto err2;
4487
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004488 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489 if (r)
4490 goto err2;
4491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304492 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493
4494 dsi_proto_timings(dssdev);
4495 dsi_set_lp_clk_divisor(dssdev);
4496
4497 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304498 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004499
4500 r = dsi_proto_config(dssdev);
4501 if (r)
4502 goto err3;
4503
4504 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304505 dsi_vc_enable(dsidev, 0, 1);
4506 dsi_vc_enable(dsidev, 1, 1);
4507 dsi_vc_enable(dsidev, 2, 1);
4508 dsi_vc_enable(dsidev, 3, 1);
4509 dsi_if_enable(dsidev, 1);
4510 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004511
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004512 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004514 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004515err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304516 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004517 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004518 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4519
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004520err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304521 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004522err0:
4523 return r;
4524}
4525
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004526static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004527 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004528{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304529 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304530 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304531
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304532 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304533 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004534
Ville Syrjäläd7370102010-04-22 22:50:09 +02004535 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304536 dsi_if_enable(dsidev, 0);
4537 dsi_vc_enable(dsidev, 0, 0);
4538 dsi_vc_enable(dsidev, 1, 0);
4539 dsi_vc_enable(dsidev, 2, 0);
4540 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004541
Archit Taneja89a35e52011-04-12 13:52:23 +05304542 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004543 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004544 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004545 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304546 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004547}
4548
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004549int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004550{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304551 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304552 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553 int r = 0;
4554
4555 DSSDBG("dsi_display_enable\n");
4556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304557 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004558
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304559 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004560
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004561 if (dssdev->manager == NULL) {
4562 DSSERR("failed to enable display: no manager\n");
4563 r = -ENODEV;
4564 goto err_start_dev;
4565 }
4566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004567 r = omap_dss_start_device(dssdev);
4568 if (r) {
4569 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004570 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571 }
4572
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004573 r = dsi_runtime_get(dsidev);
4574 if (r)
4575 goto err_get_dsi;
4576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304577 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004578
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004579 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004580
4581 r = dsi_display_init_dispc(dssdev);
4582 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004583 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004584
4585 r = dsi_display_init_dsi(dssdev);
4586 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004587 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304589 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590
4591 return 0;
4592
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004593err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004594 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004595err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304596 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004597 dsi_runtime_put(dsidev);
4598err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004599 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004600err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304601 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004602 DSSDBG("dsi_display_enable FAILED\n");
4603 return r;
4604}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004605EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004606
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004607void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004608 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004609{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304610 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304611 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304612
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004613 DSSDBG("dsi_display_disable\n");
4614
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304615 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004616
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304617 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004619 dsi_sync_vc(dsidev, 0);
4620 dsi_sync_vc(dsidev, 1);
4621 dsi_sync_vc(dsidev, 2);
4622 dsi_sync_vc(dsidev, 3);
4623
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004624 dsi_display_uninit_dispc(dssdev);
4625
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004626 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004627
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004628 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304629 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004630
4631 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004632
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304633 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004634}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004635EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004636
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004637int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004638{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304639 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4640 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4641
4642 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004643 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004644}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004645EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004646
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004647static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004648{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304649 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4650 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4651
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004652 DSSDBG("DSI init\n");
4653
Archit Taneja7e951ee2011-07-22 12:45:04 +05304654 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4655 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4656 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4657 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004658
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304659 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004660 struct regulator *vdds_dsi;
4661
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304662 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004663
4664 if (IS_ERR(vdds_dsi)) {
4665 DSSERR("can't get VDDS_DSI regulator\n");
4666 return PTR_ERR(vdds_dsi);
4667 }
4668
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304669 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +02004670 }
4671
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004672 return 0;
4673}
4674
Archit Taneja5ee3c142011-03-02 12:35:53 +05304675int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4676{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304677 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304679 int i;
4680
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304681 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4682 if (!dsi->vc[i].dssdev) {
4683 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304684 *channel = i;
4685 return 0;
4686 }
4687 }
4688
4689 DSSERR("cannot get VC for display %s", dssdev->name);
4690 return -ENOSPC;
4691}
4692EXPORT_SYMBOL(omap_dsi_request_vc);
4693
4694int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4695{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304696 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4697 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4698
Archit Taneja5ee3c142011-03-02 12:35:53 +05304699 if (vc_id < 0 || vc_id > 3) {
4700 DSSERR("VC ID out of range\n");
4701 return -EINVAL;
4702 }
4703
4704 if (channel < 0 || channel > 3) {
4705 DSSERR("Virtual Channel out of range\n");
4706 return -EINVAL;
4707 }
4708
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304709 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304710 DSSERR("Virtual Channel not allocated to display %s\n",
4711 dssdev->name);
4712 return -EINVAL;
4713 }
4714
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304715 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304716
4717 return 0;
4718}
4719EXPORT_SYMBOL(omap_dsi_set_vc_id);
4720
4721void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4722{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304723 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4724 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4725
Archit Taneja5ee3c142011-03-02 12:35:53 +05304726 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304727 dsi->vc[channel].dssdev == dssdev) {
4728 dsi->vc[channel].dssdev = NULL;
4729 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304730 }
4731}
4732EXPORT_SYMBOL(omap_dsi_release_vc);
4733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304734void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004735{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304736 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304737 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304738 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4739 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004740}
4741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304742void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004743{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304744 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304745 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304746 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4747 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004748}
4749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304750static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004751{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304752 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4753
4754 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4755 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4756 dsi->regm_dispc_max =
4757 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4758 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4759 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4760 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4761 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004762}
4763
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004764static int dsi_get_clocks(struct platform_device *dsidev)
4765{
4766 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4767 struct clk *clk;
4768
4769 clk = clk_get(&dsidev->dev, "fck");
4770 if (IS_ERR(clk)) {
4771 DSSERR("can't get fck\n");
4772 return PTR_ERR(clk);
4773 }
4774
4775 dsi->dss_clk = clk;
4776
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004777 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004778 if (IS_ERR(clk)) {
4779 DSSERR("can't get sys_clk\n");
4780 clk_put(dsi->dss_clk);
4781 dsi->dss_clk = NULL;
4782 return PTR_ERR(clk);
4783 }
4784
4785 dsi->sys_clk = clk;
4786
4787 return 0;
4788}
4789
4790static void dsi_put_clocks(struct platform_device *dsidev)
4791{
4792 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4793
4794 if (dsi->dss_clk)
4795 clk_put(dsi->dss_clk);
4796 if (dsi->sys_clk)
4797 clk_put(dsi->sys_clk);
4798}
4799
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004800static void __init dsi_probe_pdata(struct platform_device *dsidev)
4801{
4802 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4803 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
4804 int i, r;
4805
4806 for (i = 0; i < pdata->num_devices; ++i) {
4807 struct omap_dss_device *dssdev = pdata->devices[i];
4808
4809 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
4810 continue;
4811
4812 if (dssdev->phy.dsi.module != dsi->module_id)
4813 continue;
4814
4815 r = dsi_init_display(dssdev);
4816 if (r) {
4817 DSSERR("device %s init failed: %d\n", dssdev->name, r);
4818 continue;
4819 }
4820
4821 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
4822 if (r)
4823 DSSERR("device %s register failed: %d\n",
4824 dssdev->name, r);
4825 }
4826}
4827
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004828/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004829static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004830{
4831 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004832 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004833 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304834 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004835
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004836 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004837 if (!dsi)
4838 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304839
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004840 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304841 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004842 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304844
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304845 spin_lock_init(&dsi->irq_lock);
4846 spin_lock_init(&dsi->errors_lock);
4847 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004848
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004849#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304850 spin_lock_init(&dsi->irq_stats_lock);
4851 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004852#endif
4853
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304854 mutex_init(&dsi->lock);
4855 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004856
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304857 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4858 dsi_framedone_timeout_work_callback);
4859
4860#ifdef DSI_CATCH_MISSING_TE
4861 init_timer(&dsi->te_timer);
4862 dsi->te_timer.function = dsi_te_timeout;
4863 dsi->te_timer.data = 0;
4864#endif
4865 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4866 if (!dsi_mem) {
4867 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004868 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004869 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004870
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004871 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4872 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304873 if (!dsi->base) {
4874 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004875 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304876 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004877
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304878 dsi->irq = platform_get_irq(dsi->pdev, 0);
4879 if (dsi->irq < 0) {
4880 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004881 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304882 }
archit tanejaaffe3602011-02-23 08:41:03 +00004883
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004884 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4885 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004886 if (r < 0) {
4887 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004888 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004889 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004890
Archit Taneja5ee3c142011-03-02 12:35:53 +05304891 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304892 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304893 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304894 dsi->vc[i].dssdev = NULL;
4895 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304896 }
4897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304898 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004899
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004900 r = dsi_get_clocks(dsidev);
4901 if (r)
4902 return r;
4903
4904 pm_runtime_enable(&dsidev->dev);
4905
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004906 r = dsi_runtime_get(dsidev);
4907 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004908 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304910 rev = dsi_read_reg(dsidev, DSI_REVISION);
4911 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004912 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4913
Tomi Valkeinend9820852011-10-12 15:05:59 +03004914 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4915 * of data to 3 by default */
4916 if (dss_has_feature(FEAT_DSI_GNQ))
4917 /* NB_DATA_LANES */
4918 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4919 else
4920 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304921
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004922 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004923
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004924 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004925
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004926 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004927 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004928 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004929 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
4930
4931#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004932 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004933 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004934 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004935 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
4936#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004937 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004938
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004939err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004940 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004941 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004942 return r;
4943}
4944
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004945static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004946{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304947 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4948
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004949 WARN_ON(dsi->scp_clk_refcount > 0);
4950
Tomi Valkeinen35deca32012-03-01 15:45:53 +02004951 omap_dss_unregister_child_devices(&dsidev->dev);
4952
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004953 pm_runtime_disable(&dsidev->dev);
4954
4955 dsi_put_clocks(dsidev);
4956
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304957 if (dsi->vdds_dsi_reg != NULL) {
4958 if (dsi->vdds_dsi_enabled) {
4959 regulator_disable(dsi->vdds_dsi_reg);
4960 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004961 }
4962
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304963 regulator_put(dsi->vdds_dsi_reg);
4964 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004965 }
4966
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004967 return 0;
4968}
4969
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004970static int dsi_runtime_suspend(struct device *dev)
4971{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004972 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004973
4974 return 0;
4975}
4976
4977static int dsi_runtime_resume(struct device *dev)
4978{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004979 int r;
4980
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004981 r = dispc_runtime_get();
4982 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02004983 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004984
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004985 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004986}
4987
4988static const struct dev_pm_ops dsi_pm_ops = {
4989 .runtime_suspend = dsi_runtime_suspend,
4990 .runtime_resume = dsi_runtime_resume,
4991};
4992
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004993static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004994 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004995 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004996 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004997 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004998 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004999 },
5000};
5001
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005002int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005003{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005004 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005005}
5006
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005007void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005008{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005009 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005010}