blob: fcba6fe3caafdbc519666337149789ae0088c8e3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020050#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010051
52#include "i915_params.h"
53#include "i915_reg.h"
54
55#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057#include "intel_guc.h"
58#include "intel_lrc.h"
59#include "intel_ringbuffer.h"
60
Chris Wilsond501b1d2016-04-13 17:35:02 +010061#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "i915_gem_gtt.h"
63#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010064#include "i915_gem_request.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070065
Zhi Wang0ad35fe2016-06-16 08:07:00 -040066#include "intel_gvt.h"
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* General customization:
69 */
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define DRIVER_NAME "i915"
72#define DRIVER_DESC "Intel Graphics"
Daniel Vetterc4a8a7c2016-09-02 08:34:08 +020073#define DRIVER_DATE "20160902"
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Mika Kuoppalac883ef12014-10-28 17:32:30 +020075#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076/* Many gcc seem to no see through this and fall over :( */
77#if 0
78#define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020084#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010085#endif
86
Jani Nikulacd9bfac2015-03-12 13:01:12 +020087#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020088#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020089
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010090#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020092
Rob Clarke2c719b2014-12-15 13:56:32 -050093/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100#define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500104 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500105 unlikely(__ret_warn_on); \
106})
107
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200108#define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700110
Imre Deak4fec15d2016-03-16 13:39:08 +0200111bool __i915_inject_load_failure(const char *func, int line);
112#define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
Jani Nikula42a8ca42015-08-27 16:23:30 +0300115static inline const char *yesno(bool v)
116{
117 return v ? "yes" : "no";
118}
119
Jani Nikula87ad3212016-01-14 12:53:34 +0200120static inline const char *onoff(bool v)
121{
122 return v ? "on" : "off";
123}
124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700126 INVALID_PIPE = -1,
127 PIPE_A = 0,
128 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800129 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700132};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800133#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700134
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200135enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200142 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200143};
Jani Nikulada205632016-03-15 21:51:10 +0200144
145static inline const char *transcoder_name(enum transcoder transcoder)
146{
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200160 default:
161 return "<invalid>";
162 }
163}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200164
Jani Nikula4d1de972016-03-18 17:05:42 +0200165static inline bool transcoder_is_dsi(enum transcoder transcoder)
166{
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168}
169
Damien Lespiau84139d12014-03-28 00:18:32 +0530170/*
Matt Roper31409e92015-09-24 15:53:09 -0700171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530175 */
Jesse Barnes80824002009-09-10 15:28:06 -0700176enum plane {
177 PLANE_A = 0,
178 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800179 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700180 PLANE_CURSOR,
181 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700182};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800183#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800184
Damien Lespiaud615a162014-03-03 17:31:48 +0000185#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300186
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300187enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194};
195#define port_name(p) ((p) + 'A')
196
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300197#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800198
199enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202};
203
204enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207};
208
Paulo Zanonib97186f2013-05-03 12:15:36 -0300209enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300219 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300230 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200231 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300232 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100237 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100238 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300239 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300240
241 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300242};
243
244#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300247#define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300250
Egbert Eich1d843f92013-02-25 12:06:49 -0500251enum hpd_pin {
252 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700257 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800261 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500262 HPD_NUM_PINS
263};
264
Jani Nikulac91711f2015-05-28 15:43:48 +0300265#define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
Jani Nikula5fcece82015-05-27 15:03:42 +0300268struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
Lyude19625e82016-06-21 17:03:44 -0400288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
Jani Nikula5fcece82015-05-27 15:03:42 +0300291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299};
300
Chris Wilson2a2d5482012-12-03 11:49:06 +0000301#define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700307
Damien Lespiau055e3932014-08-18 13:49:10 +0100308#define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200310#define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000313#define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000317#define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800321
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200322#define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
Damien Lespiaud79b8142014-05-13 23:32:23 +0100326#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100328
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300329#define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100331 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300332 base.head)
333
Matt Roperc107acf2016-05-12 07:06:01 -0700334#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300341#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300346
Chris Wilson91c8a322016-07-05 10:40:23 +0100347#define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100351
Chris Wilson91c8a322016-07-05 10:40:23 +0100352#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
Damien Lespiaub2784e12014-08-05 11:29:37 +0100358#define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200363#define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100365 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200366 base.head)
367
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200368#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200371
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800372#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200374 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800375
Borun Fub04c5bd2014-07-12 10:02:27 +0530376#define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200378 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530379
Daniel Vettere7b903d2013-06-05 13:34:14 +0200380struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100381struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100382struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200383
Chris Wilsona6f766f2015-04-27 13:41:20 +0100384struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100391/* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100397 } mm;
398 struct idr context_idr;
399
Chris Wilson2e1b8732015-04-27 13:41:22 +0100400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100404
Chris Wilsonc80ff162016-07-27 09:07:27 +0100405 unsigned int bsd_engine;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100406};
407
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100408/* Used by dp and fdi links */
409struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415};
416
417void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421/* Interface history:
422 *
423 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100426 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000427 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 */
431#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000432#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433#define DRIVER_PATCHLEVEL 0
434
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700435struct opregion_header;
436struct opregion_acpi;
437struct opregion_swsci;
438struct opregion_asle;
439
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100440struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000446 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200447 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200448 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200449 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000450 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200451 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100452};
Chris Wilson44834a62010-08-19 16:09:23 +0100453#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100454
Chris Wilson6ef3d422010-08-04 20:26:07 +0100455struct intel_overlay;
456struct intel_overlay_error_state;
457
Jesse Barnesde151cf2008-11-12 10:03:55 -0800458struct drm_i915_fence_reg {
Chris Wilsona1e5afb2016-08-18 17:16:59 +0100459 struct list_head link;
Chris Wilson49ef5292016-08-18 17:17:00 +0100460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100462 int pin_count;
Chris Wilson49ef5292016-08-18 17:17:00 +0100463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800473};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000474
yakui_zhao9b9d1722009-05-31 17:17:17 +0800475struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100476 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100480 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400481 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800482};
483
Jani Nikula7bd688c2013-11-08 16:48:56 +0200484struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200485struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200486struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000487struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100488struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200489struct intel_limit;
490struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100491
Jesse Barnese70236a2009-09-21 10:42:27 -0700492struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300502 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200508 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200513 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
514 struct drm_atomic_state *old_state);
515 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
516 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200517 void (*update_crtcs)(struct drm_atomic_state *state,
518 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300521 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200522 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700523 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700524 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
527 struct drm_i915_gem_object *obj,
528 struct drm_i915_gem_request *req,
529 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100530 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700531 /* clock updates for mode set */
532 /* cursor updates */
533 /* render clock increase/decrease */
534 /* display clock increase/decrease */
535 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000536
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200537 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
538 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700539};
540
Mika Kuoppala48c10262015-01-16 11:34:41 +0200541enum forcewake_domain_id {
542 FW_DOMAIN_ID_RENDER = 0,
543 FW_DOMAIN_ID_BLITTER,
544 FW_DOMAIN_ID_MEDIA,
545
546 FW_DOMAIN_ID_COUNT
547};
548
549enum forcewake_domains {
550 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
551 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
552 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
553 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
554 FORCEWAKE_BLITTER |
555 FORCEWAKE_MEDIA)
556};
557
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100558#define FW_REG_READ (1)
559#define FW_REG_WRITE (2)
560
561enum forcewake_domains
562intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
563 i915_reg_t reg, unsigned int op);
564
Chris Wilson907b28c2013-07-19 20:36:52 +0100565struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530566 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200567 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530568 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200569 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200571 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
572 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
573 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
574 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200576 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700577 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200578 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700579 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700581 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300582};
583
Chris Wilson907b28c2013-07-19 20:36:52 +0100584struct intel_uncore {
585 spinlock_t lock; /** lock is also taken in irq contexts. */
586
587 struct intel_uncore_funcs funcs;
588
589 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200590 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100591
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200592 struct intel_uncore_forcewake_domain {
593 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200594 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100595 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200596 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100597 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200598 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200599 u32 val_set;
600 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200601 i915_reg_t reg_ack;
602 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200603 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200604 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200605
606 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100607};
608
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200609/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100610#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
611 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
612 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
613 (domain__)++) \
614 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200615
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100616#define for_each_fw_domain(domain__, dev_priv__) \
617 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200618
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200619#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
620#define CSR_VERSION_MAJOR(version) ((version) >> 16)
621#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
622
Daniel Vettereb805622015-05-04 14:58:44 +0200623struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200624 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200625 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530626 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200627 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200628 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200629 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200630 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200631 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200632 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200633 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200634};
635
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100636#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
637 func(is_mobile) sep \
638 func(is_i85x) sep \
639 func(is_i915g) sep \
640 func(is_i945gm) sep \
641 func(is_g33) sep \
642 func(need_gfx_hws) sep \
643 func(is_g4x) sep \
644 func(is_pineview) sep \
645 func(is_broadwater) sep \
646 func(is_crestline) sep \
647 func(is_ivybridge) sep \
648 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800649 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100650 func(is_haswell) sep \
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100651 func(is_broadwell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530652 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700653 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700654 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700655 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100656 func(has_fbc) sep \
Carlos Santa6e3b84d2016-08-17 12:30:36 -0700657 func(has_psr) sep \
Carlos Santa4aa4c232016-08-17 12:30:39 -0700658 func(has_runtime_pm) sep \
Carlos Santa3bacde12016-08-17 12:30:42 -0700659 func(has_csr) sep \
Carlos Santa53233f02016-08-17 12:30:43 -0700660 func(has_resource_streamer) sep \
Carlos Santa86f36242016-08-17 12:30:44 -0700661 func(has_rc6) sep \
Carlos Santa33b5bf82016-08-17 12:30:45 -0700662 func(has_rc6p) sep \
Carlos Santa1d3fe532016-08-17 12:30:46 -0700663 func(has_dp_mst) sep \
Carlos Santab355f102016-08-17 12:30:48 -0700664 func(has_gmbus_irq) sep \
Carlos Santae1a525362016-08-17 12:30:52 -0700665 func(has_hw_contexts) sep \
Carlos Santa4586f1d2016-08-17 12:30:53 -0700666 func(has_logical_ring_contexts) sep \
Carlos Santaca9c4522016-08-17 12:30:54 -0700667 func(has_l3_dpf) sep \
Carlos Santa804b8712016-08-17 12:30:55 -0700668 func(has_gmch_display) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100669 func(has_pipe_cxsr) sep \
670 func(has_hotplug) sep \
671 func(cursor_needs_physical) sep \
672 func(has_overlay) sep \
673 func(overlay_needs_physical) sep \
674 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100675 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000676 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100677 func(has_ddi) sep \
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100678 func(has_fpga_dbg) sep \
679 func(has_pooled_eu)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200680
Damien Lespiaua587f772013-04-22 18:40:38 +0100681#define DEFINE_FLAG(name) u8 name:1
682#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200683
Imre Deak915490d2016-08-31 19:13:01 +0300684struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300685 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300686 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300687 u8 eu_total;
688 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300689 u8 min_eu_in_pool;
690 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
691 u8 subslice_7eu[3];
692 u8 has_slice_pg:1;
693 u8 has_subslice_pg:1;
694 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300695};
696
Imre Deak57ec1712016-08-31 19:13:05 +0300697static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
698{
699 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
700}
701
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700702struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200703 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100704 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100705 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000706 u8 num_sprites[I915_MAX_PIPES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700707 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100708 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700709 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100710 u8 num_rings;
Damien Lespiaua587f772013-04-22 18:40:38 +0100711 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200712 /* Register offsets for the various display pipes and transcoders */
713 int pipe_offsets[I915_MAX_TRANSCODERS];
714 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200715 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300716 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600717
718 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300719 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000720
721 struct color_luts {
722 u16 degamma_lut_size;
723 u16 gamma_lut_size;
724 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500725};
726
Damien Lespiaua587f772013-04-22 18:40:38 +0100727#undef DEFINE_FLAG
728#undef SEP_SEMICOLON
729
Chris Wilson2bd160a2016-08-15 10:48:45 +0100730struct intel_display_error_state;
731
732struct drm_i915_error_state {
733 struct kref ref;
734 struct timeval time;
735
736 char error_msg[128];
737 bool simulated;
738 int iommu;
739 u32 reset_count;
740 u32 suspend_count;
741 struct intel_device_info device_info;
742
743 /* Generic register state */
744 u32 eir;
745 u32 pgtbl_er;
746 u32 ier;
747 u32 gtier[4];
748 u32 ccid;
749 u32 derrmr;
750 u32 forcewake;
751 u32 error; /* gen6+ */
752 u32 err_int; /* gen7 */
753 u32 fault_data0; /* gen8, gen9 */
754 u32 fault_data1; /* gen8, gen9 */
755 u32 done_reg;
756 u32 gac_eco;
757 u32 gam_ecochk;
758 u32 gab_ctl;
759 u32 gfx_mode;
760 u32 extra_instdone[I915_NUM_INSTDONE_REG];
761 u64 fence[I915_MAX_NUM_FENCES];
762 struct intel_overlay_error_state *overlay;
763 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100764 struct drm_i915_error_object *semaphore;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100765
766 struct drm_i915_error_engine {
767 int engine_id;
768 /* Software tracked state */
769 bool waiting;
770 int num_waiters;
771 int hangcheck_score;
772 enum intel_engine_hangcheck_action hangcheck_action;
773 struct i915_address_space *vm;
774 int num_requests;
775
776 /* our own tracking of ring head and tail */
777 u32 cpu_ring_head;
778 u32 cpu_ring_tail;
779
780 u32 last_seqno;
781 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
782
783 /* Register state */
784 u32 start;
785 u32 tail;
786 u32 head;
787 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100788 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100789 u32 hws;
790 u32 ipeir;
791 u32 ipehr;
792 u32 instdone;
793 u32 bbstate;
794 u32 instpm;
795 u32 instps;
796 u32 seqno;
797 u64 bbaddr;
798 u64 acthd;
799 u32 fault_reg;
800 u64 faddr;
801 u32 rc_psmi; /* sleep state */
802 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
803
804 struct drm_i915_error_object {
805 int page_count;
806 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100807 u64 gtt_size;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100808 u32 *pages[0];
809 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
810
811 struct drm_i915_error_object *wa_ctx;
812
813 struct drm_i915_error_request {
814 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100815 pid_t pid;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100816 u32 seqno;
817 u32 head;
818 u32 tail;
819 } *requests;
820
821 struct drm_i915_error_waiter {
822 char comm[TASK_COMM_LEN];
823 pid_t pid;
824 u32 seqno;
825 } *waiters;
826
827 struct {
828 u32 gfx_mode;
829 union {
830 u64 pdp[4];
831 u32 pp_dir_base;
832 };
833 } vm_info;
834
835 pid_t pid;
836 char comm[TASK_COMM_LEN];
837 } engine[I915_NUM_ENGINES];
838
839 struct drm_i915_error_buffer {
840 u32 size;
841 u32 name;
842 u32 rseqno[I915_NUM_ENGINES], wseqno;
843 u64 gtt_offset;
844 u32 read_domains;
845 u32 write_domain;
846 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
847 u32 tiling:2;
848 u32 dirty:1;
849 u32 purgeable:1;
850 u32 userptr:1;
851 s32 engine:4;
852 u32 cache_level:3;
853 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
854 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
855 struct i915_address_space *active_vm[I915_NUM_ENGINES];
856};
857
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800858enum i915_cache_level {
859 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100860 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
861 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
862 caches, eg sampler/render caches, and the
863 large Last-Level-Cache. LLC is coherent with
864 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100865 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800866};
867
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300868struct i915_ctx_hang_stats {
869 /* This context had batch pending when hang was declared */
870 unsigned batch_pending;
871
872 /* This context had batch active when hang was declared */
873 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300874
875 /* Time when this context was last blamed for a GPU reset */
876 unsigned long guilty_ts;
877
Chris Wilson676fa572014-12-24 08:13:39 -0800878 /* If the contexts causes a second GPU hang within this time,
879 * it is permanently banned from submitting any more work.
880 */
881 unsigned long ban_period_seconds;
882
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300883 /* This context is banned to submit more work */
884 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300885};
Ben Widawsky40521052012-06-04 14:42:43 -0700886
887/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100888#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300889
Oscar Mateo31b7a882014-07-03 16:28:01 +0100890/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100891 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100892 * @ref: reference count.
893 * @user_handle: userspace tracking identity for this context.
894 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300895 * @flags: context specific flags:
896 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100897 * @file_priv: filp associated with this context (NULL for global default
898 * context).
899 * @hang_stats: information about the role of this context in possible GPU
900 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100901 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100902 * @legacy_hw_ctx: render context backing object and whether it is correctly
903 * initialized (legacy ring submission mechanism only).
904 * @link: link in the global list of contexts.
905 *
906 * Contexts are memory images used by the hardware to store copies of their
907 * internal state.
908 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100909struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300910 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100911 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700912 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200913 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100914 struct pid *pid;
Ben Widawskya33afea2013-09-17 21:12:45 -0700915
Chris Wilson8d59bc62016-05-24 14:53:42 +0100916 struct i915_ctx_hang_stats hang_stats;
917
Chris Wilson8d59bc62016-05-24 14:53:42 +0100918 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +0100919#define CONTEXT_NO_ZEROMAP BIT(0)
920#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +0100921
922 /* Unique identifier for this context, used by the hw for tracking */
923 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100924 u32 user_handle;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100925
Chris Wilson0cb26a82016-06-24 14:55:53 +0100926 u32 ggtt_alignment;
927
Chris Wilson9021ad02016-05-24 14:53:37 +0100928 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100929 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +0100930 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000931 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100932 u64 lrc_desc;
933 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100934 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000935 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -0400936 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -0400937 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400938 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400939 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100940
Ben Widawskya33afea2013-09-17 21:12:45 -0700941 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100942
943 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +0100944 bool closed:1;
Ben Widawsky40521052012-06-04 14:42:43 -0700945};
946
Paulo Zanonia4001f12015-02-13 17:23:44 -0200947enum fb_op_origin {
948 ORIGIN_GTT,
949 ORIGIN_CPU,
950 ORIGIN_CS,
951 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300952 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200953};
954
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200955struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300956 /* This is always the inner lock when overlapping with struct_mutex and
957 * it's the outer lock when overlapping with stolen_lock. */
958 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700959 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200960 unsigned int possible_framebuffer_bits;
961 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200962 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200963 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700964
Ben Widawskyc4213882014-06-19 12:06:10 -0700965 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700966 struct drm_mm_node *compressed_llb;
967
Rodrigo Vivida46f932014-08-01 02:04:45 -0700968 bool false_color;
969
Paulo Zanonid029bca2015-10-15 10:44:46 -0300970 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300971 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300972
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200973 struct intel_fbc_state_cache {
974 struct {
975 unsigned int mode_flags;
976 uint32_t hsw_bdw_pixel_rate;
977 } crtc;
978
979 struct {
980 unsigned int rotation;
981 int src_w;
982 int src_h;
983 bool visible;
984 } plane;
985
986 struct {
987 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200988 uint32_t pixel_format;
989 unsigned int stride;
990 int fence_reg;
991 unsigned int tiling_mode;
992 } fb;
993 } state_cache;
994
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200995 struct intel_fbc_reg_params {
996 struct {
997 enum pipe pipe;
998 enum plane plane;
999 unsigned int fence_y_offset;
1000 } crtc;
1001
1002 struct {
1003 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001004 uint32_t pixel_format;
1005 unsigned int stride;
1006 int fence_reg;
1007 } fb;
1008
1009 int cfb_size;
1010 } params;
1011
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001012 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001013 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001014 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001015 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001016 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001017
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001018 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001019};
1020
Vandana Kannan96178ee2015-01-10 02:25:56 +05301021/**
1022 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1023 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1024 * parsing for same resolution.
1025 */
1026enum drrs_refresh_rate_type {
1027 DRRS_HIGH_RR,
1028 DRRS_LOW_RR,
1029 DRRS_MAX_RR, /* RR count */
1030};
1031
1032enum drrs_support_type {
1033 DRRS_NOT_SUPPORTED = 0,
1034 STATIC_DRRS_SUPPORT = 1,
1035 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301036};
1037
Daniel Vetter2807cf62014-07-11 10:30:11 -07001038struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301039struct i915_drrs {
1040 struct mutex mutex;
1041 struct delayed_work work;
1042 struct intel_dp *dp;
1043 unsigned busy_frontbuffer_bits;
1044 enum drrs_refresh_rate_type refresh_rate_type;
1045 enum drrs_support_type type;
1046};
1047
Rodrigo Vivia031d702013-10-03 16:15:06 -03001048struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001049 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001050 bool sink_support;
1051 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001052 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001053 bool active;
1054 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001055 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301056 bool psr2_support;
1057 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001058 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001059};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001060
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001061enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001062 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001063 PCH_IBX, /* Ibexpeak PCH */
1064 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001065 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301066 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001067 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001068 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001069};
1070
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001071enum intel_sbi_destination {
1072 SBI_ICLK,
1073 SBI_MPHY,
1074};
1075
Jesse Barnesb690e962010-07-19 13:53:12 -07001076#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001077#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001078#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001079#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001080#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001081#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001082
Dave Airlie8be48d92010-03-30 05:34:14 +00001083struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001084struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001085
Daniel Vetterc2b91522012-02-14 22:37:19 +01001086struct intel_gmbus {
1087 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001088#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001089 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001090 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001091 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001092 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001093 struct drm_i915_private *dev_priv;
1094};
1095
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001096struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001097 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001098 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001099 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001100 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001101 u32 saveSWF0[16];
1102 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001103 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001104 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001105 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001106 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001107};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001108
Imre Deakddeea5b2014-05-05 15:19:56 +03001109struct vlv_s0ix_state {
1110 /* GAM */
1111 u32 wr_watermark;
1112 u32 gfx_prio_ctrl;
1113 u32 arb_mode;
1114 u32 gfx_pend_tlb0;
1115 u32 gfx_pend_tlb1;
1116 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1117 u32 media_max_req_count;
1118 u32 gfx_max_req_count;
1119 u32 render_hwsp;
1120 u32 ecochk;
1121 u32 bsd_hwsp;
1122 u32 blt_hwsp;
1123 u32 tlb_rd_addr;
1124
1125 /* MBC */
1126 u32 g3dctl;
1127 u32 gsckgctl;
1128 u32 mbctl;
1129
1130 /* GCP */
1131 u32 ucgctl1;
1132 u32 ucgctl3;
1133 u32 rcgctl1;
1134 u32 rcgctl2;
1135 u32 rstctl;
1136 u32 misccpctl;
1137
1138 /* GPM */
1139 u32 gfxpause;
1140 u32 rpdeuhwtc;
1141 u32 rpdeuc;
1142 u32 ecobus;
1143 u32 pwrdwnupctl;
1144 u32 rp_down_timeout;
1145 u32 rp_deucsw;
1146 u32 rcubmabdtmr;
1147 u32 rcedata;
1148 u32 spare2gh;
1149
1150 /* Display 1 CZ domain */
1151 u32 gt_imr;
1152 u32 gt_ier;
1153 u32 pm_imr;
1154 u32 pm_ier;
1155 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1156
1157 /* GT SA CZ domain */
1158 u32 tilectl;
1159 u32 gt_fifoctl;
1160 u32 gtlc_wake_ctrl;
1161 u32 gtlc_survive;
1162 u32 pmwgicz;
1163
1164 /* Display 2 CZ domain */
1165 u32 gu_ctl0;
1166 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001167 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001168 u32 clock_gate_dis2;
1169};
1170
Chris Wilsonbf225f22014-07-10 20:31:18 +01001171struct intel_rps_ei {
1172 u32 cz_clock;
1173 u32 render_c0;
1174 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001175};
1176
Daniel Vetterc85aa882012-11-02 19:55:03 +01001177struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001178 /*
1179 * work, interrupts_enabled and pm_iir are protected by
1180 * dev_priv->irq_lock
1181 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001182 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001183 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001184 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001185
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301186 u32 pm_intr_keep;
1187
Ben Widawskyb39fb292014-03-19 18:31:11 -07001188 /* Frequencies are stored in potentially platform dependent multiples.
1189 * In other words, *_freq needs to be multiplied by X to be interesting.
1190 * Soft limits are those which are used for the dynamic reclocking done
1191 * by the driver (raise frequencies under heavy loads, and lower for
1192 * lighter loads). Hard limits are those imposed by the hardware.
1193 *
1194 * A distinction is made for overclocking, which is never enabled by
1195 * default, and is considered to be above the hard limit if it's
1196 * possible at all.
1197 */
1198 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1199 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1200 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1201 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1202 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001203 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001204 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001205 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1206 u8 rp1_freq; /* "less than" RP0 power/freqency */
1207 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001208 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001209
Chris Wilson8fb55192015-04-07 16:20:28 +01001210 u8 up_threshold; /* Current %busy required to uplock */
1211 u8 down_threshold; /* Current %busy required to downclock */
1212
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001213 int last_adj;
1214 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1215
Chris Wilson8d3afd72015-05-21 21:01:47 +01001216 spinlock_t client_lock;
1217 struct list_head clients;
1218 bool client_boost;
1219
Chris Wilsonc0951f02013-10-10 21:58:50 +01001220 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001221 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001222 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001223
Chris Wilsonbf225f22014-07-10 20:31:18 +01001224 /* manual wa residency calculations */
1225 struct intel_rps_ei up_ei, down_ei;
1226
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001227 /*
1228 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001229 * Must be taken after struct_mutex if nested. Note that
1230 * this lock may be held for long periods of time when
1231 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001232 */
1233 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001234};
1235
Daniel Vetter1a240d42012-11-29 22:18:51 +01001236/* defined intel_pm.c */
1237extern spinlock_t mchdev_lock;
1238
Daniel Vetterc85aa882012-11-02 19:55:03 +01001239struct intel_ilk_power_mgmt {
1240 u8 cur_delay;
1241 u8 min_delay;
1242 u8 max_delay;
1243 u8 fmax;
1244 u8 fstart;
1245
1246 u64 last_count1;
1247 unsigned long last_time1;
1248 unsigned long chipset_power;
1249 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001250 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001251 unsigned long gfx_power;
1252 u8 corr;
1253
1254 int c_m;
1255 int r_t;
1256};
1257
Imre Deakc6cb5822014-03-04 19:22:55 +02001258struct drm_i915_private;
1259struct i915_power_well;
1260
1261struct i915_power_well_ops {
1262 /*
1263 * Synchronize the well's hw state to match the current sw state, for
1264 * example enable/disable it based on the current refcount. Called
1265 * during driver init and resume time, possibly after first calling
1266 * the enable/disable handlers.
1267 */
1268 void (*sync_hw)(struct drm_i915_private *dev_priv,
1269 struct i915_power_well *power_well);
1270 /*
1271 * Enable the well and resources that depend on it (for example
1272 * interrupts located on the well). Called after the 0->1 refcount
1273 * transition.
1274 */
1275 void (*enable)(struct drm_i915_private *dev_priv,
1276 struct i915_power_well *power_well);
1277 /*
1278 * Disable the well and resources that depend on it. Called after
1279 * the 1->0 refcount transition.
1280 */
1281 void (*disable)(struct drm_i915_private *dev_priv,
1282 struct i915_power_well *power_well);
1283 /* Returns the hw enabled state. */
1284 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1285 struct i915_power_well *power_well);
1286};
1287
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001288/* Power well structure for haswell */
1289struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001290 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001291 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001292 /* power well enable/disable usage count */
1293 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001294 /* cached hw enabled state */
1295 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001296 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001297 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001298 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001299};
1300
Imre Deak83c00f52013-10-25 17:36:47 +03001301struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001302 /*
1303 * Power wells needed for initialization at driver init and suspend
1304 * time are on. They are kept on until after the first modeset.
1305 */
1306 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001307 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001308 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001309
Imre Deak83c00f52013-10-25 17:36:47 +03001310 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001311 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001312 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001313};
1314
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001315#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001316struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001317 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001318 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001319 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001320};
1321
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001322struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001323 /** Memory allocator for GTT stolen memory */
1324 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001325 /** Protects the usage of the GTT stolen memory allocator. This is
1326 * always the inner lock when overlapping with struct_mutex. */
1327 struct mutex stolen_lock;
1328
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001329 /** List of all objects in gtt_space. Used to restore gtt
1330 * mappings on resume */
1331 struct list_head bound_list;
1332 /**
1333 * List of objects which are not bound to the GTT (thus
1334 * are idle and not used by the GPU) but still have
1335 * (presumably uncached) pages still attached.
1336 */
1337 struct list_head unbound_list;
1338
1339 /** Usable portion of the GTT for GEM */
1340 unsigned long stolen_base; /* limited to low memory (32-bit) */
1341
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001342 /** PPGTT used for aliasing the PPGTT with the GTT */
1343 struct i915_hw_ppgtt *aliasing_ppgtt;
1344
Chris Wilson2cfcd322014-05-20 08:28:43 +01001345 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001346 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001347 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001348
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001349 /** LRU list of objects with fence regs on them. */
1350 struct list_head fence_list;
1351
1352 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001353 * Are we in a non-interruptible section of code like
1354 * modesetting?
1355 */
1356 bool interruptible;
1357
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001358 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001359 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001360
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001361 /** Bit 6 swizzling required for X tiling */
1362 uint32_t bit_6_swizzle_x;
1363 /** Bit 6 swizzling required for Y tiling */
1364 uint32_t bit_6_swizzle_y;
1365
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001366 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001367 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001368 size_t object_memory;
1369 u32 object_count;
1370};
1371
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001372struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001373 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001374 unsigned bytes;
1375 unsigned size;
1376 int err;
1377 u8 *buf;
1378 loff_t start;
1379 loff_t pos;
1380};
1381
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001382struct i915_error_state_file_priv {
1383 struct drm_device *dev;
1384 struct drm_i915_error_state *error;
1385};
1386
Daniel Vetter99584db2012-11-14 17:14:04 +01001387struct i915_gpu_error {
1388 /* For hangcheck timer */
1389#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1390#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001391 /* Hang gpu twice in this window and your context gets banned */
1392#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1393
Chris Wilson737b1502015-01-26 18:03:03 +02001394 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001395
1396 /* For reset and error_state handling. */
1397 spinlock_t lock;
1398 /* Protected by the above dev->gpu_error.lock. */
1399 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001400
1401 unsigned long missed_irq_rings;
1402
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001403 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001404 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001405 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001406 * This is a counter which gets incremented when reset is triggered,
1407 * and again when reset has been handled. So odd values (lowest bit set)
1408 * means that reset is in progress and even values that
1409 * (reset_counter >> 1):th reset was successfully completed.
1410 *
1411 * If reset is not completed succesfully, the I915_WEDGE bit is
1412 * set meaning that hardware is terminally sour and there is no
1413 * recovery. All waiters on the reset_queue will be woken when
1414 * that happens.
1415 *
1416 * This counter is used by the wait_seqno code to notice that reset
1417 * event happened and it needs to restart the entire ioctl (since most
1418 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001419 *
1420 * This is important for lock-free wait paths, where no contended lock
1421 * naturally enforces the correct ordering between the bail-out of the
1422 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001423 */
1424 atomic_t reset_counter;
1425
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001426#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001427#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001428
1429 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001430 * Waitqueue to signal when a hang is detected. Used to for waiters
1431 * to release the struct_mutex for the reset to procede.
1432 */
1433 wait_queue_head_t wait_queue;
1434
1435 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001436 * Waitqueue to signal when the reset has completed. Used by clients
1437 * that wait for dev_priv->mm.wedged to settle.
1438 */
1439 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001440
Chris Wilson094f9a52013-09-25 17:34:55 +01001441 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001442 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001443};
1444
Zhang Ruib8efb172013-02-05 15:41:53 +08001445enum modeset_restore {
1446 MODESET_ON_LID_OPEN,
1447 MODESET_DONE,
1448 MODESET_SUSPENDED,
1449};
1450
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001451#define DP_AUX_A 0x40
1452#define DP_AUX_B 0x10
1453#define DP_AUX_C 0x20
1454#define DP_AUX_D 0x30
1455
Xiong Zhang11c1b652015-08-17 16:04:04 +08001456#define DDC_PIN_B 0x05
1457#define DDC_PIN_C 0x04
1458#define DDC_PIN_D 0x06
1459
Paulo Zanoni6acab152013-09-12 17:06:24 -03001460struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001461 /*
1462 * This is an index in the HDMI/DVI DDI buffer translation table.
1463 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1464 * populate this field.
1465 */
1466#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001467 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001468
1469 uint8_t supports_dvi:1;
1470 uint8_t supports_hdmi:1;
1471 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001472
1473 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001474 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001475
1476 uint8_t dp_boost_level;
1477 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001478};
1479
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001480enum psr_lines_to_wait {
1481 PSR_0_LINES_TO_WAIT = 0,
1482 PSR_1_LINE_TO_WAIT,
1483 PSR_4_LINES_TO_WAIT,
1484 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301485};
1486
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001487struct intel_vbt_data {
1488 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1489 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1490
1491 /* Feature bits */
1492 unsigned int int_tv_support:1;
1493 unsigned int lvds_dither:1;
1494 unsigned int lvds_vbt:1;
1495 unsigned int int_crt_support:1;
1496 unsigned int lvds_use_ssc:1;
1497 unsigned int display_clock_mode:1;
1498 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001499 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001500 int lvds_ssc_freq;
1501 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1502
Pradeep Bhat83a72802014-03-28 10:14:57 +05301503 enum drrs_support_type drrs_type;
1504
Jani Nikula6aa23e62016-03-24 17:50:20 +02001505 struct {
1506 int rate;
1507 int lanes;
1508 int preemphasis;
1509 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001510 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001511 bool initialized;
1512 bool support;
1513 int bpp;
1514 struct edp_power_seq pps;
1515 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001516
Jani Nikulaf00076d2013-12-14 20:38:29 -02001517 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001518 bool full_link;
1519 bool require_aux_wakeup;
1520 int idle_frames;
1521 enum psr_lines_to_wait lines_to_wait;
1522 int tp1_wakeup_time;
1523 int tp2_tp3_wakeup_time;
1524 } psr;
1525
1526 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001527 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001528 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001529 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001530 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001531 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001532 } backlight;
1533
Shobhit Kumard17c5442013-08-27 15:12:25 +03001534 /* MIPI DSI */
1535 struct {
1536 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301537 struct mipi_config *config;
1538 struct mipi_pps_data *pps;
1539 u8 seq_version;
1540 u32 size;
1541 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001542 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001543 } dsi;
1544
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001545 int crt_ddc_pin;
1546
1547 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001548 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001549
1550 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001551 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001552};
1553
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001554enum intel_ddb_partitioning {
1555 INTEL_DDB_PART_1_2,
1556 INTEL_DDB_PART_5_6, /* IVB+ */
1557};
1558
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001559struct intel_wm_level {
1560 bool enable;
1561 uint32_t pri_val;
1562 uint32_t spr_val;
1563 uint32_t cur_val;
1564 uint32_t fbc_val;
1565};
1566
Imre Deak820c1982013-12-17 14:46:36 +02001567struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001568 uint32_t wm_pipe[3];
1569 uint32_t wm_lp[3];
1570 uint32_t wm_lp_spr[3];
1571 uint32_t wm_linetime[3];
1572 bool enable_fbc_wm;
1573 enum intel_ddb_partitioning partitioning;
1574};
1575
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001576struct vlv_pipe_wm {
1577 uint16_t primary;
1578 uint16_t sprite[2];
1579 uint8_t cursor;
1580};
1581
1582struct vlv_sr_wm {
1583 uint16_t plane;
1584 uint8_t cursor;
1585};
1586
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001587struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001588 struct vlv_pipe_wm pipe[3];
1589 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001590 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001591 uint8_t cursor;
1592 uint8_t sprite[2];
1593 uint8_t primary;
1594 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001595 uint8_t level;
1596 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001597};
1598
Damien Lespiauc1939242014-11-04 17:06:41 +00001599struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001600 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001601};
1602
1603static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1604{
Damien Lespiau16160e32014-11-04 17:06:53 +00001605 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001606}
1607
Damien Lespiau08db6652014-11-04 17:06:52 +00001608static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1609 const struct skl_ddb_entry *e2)
1610{
1611 if (e1->start == e2->start && e1->end == e2->end)
1612 return true;
1613
1614 return false;
1615}
1616
Damien Lespiauc1939242014-11-04 17:06:41 +00001617struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001618 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001619 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001620 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001621};
1622
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001623struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001624 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001625 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001626 uint32_t wm_linetime[I915_MAX_PIPES];
1627 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001628 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001629};
1630
1631struct skl_wm_level {
1632 bool plane_en[I915_MAX_PLANES];
1633 uint16_t plane_res_b[I915_MAX_PLANES];
1634 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001635};
1636
Paulo Zanonic67a4702013-08-19 13:18:09 -03001637/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001638 * This struct helps tracking the state needed for runtime PM, which puts the
1639 * device in PCI D3 state. Notice that when this happens, nothing on the
1640 * graphics device works, even register access, so we don't get interrupts nor
1641 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001642 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001643 * Every piece of our code that needs to actually touch the hardware needs to
1644 * either call intel_runtime_pm_get or call intel_display_power_get with the
1645 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001646 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001647 * Our driver uses the autosuspend delay feature, which means we'll only really
1648 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001649 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001650 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001651 *
1652 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1653 * goes back to false exactly before we reenable the IRQs. We use this variable
1654 * to check if someone is trying to enable/disable IRQs while they're supposed
1655 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001656 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001657 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001658 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001659 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001660struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001661 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001662 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001663 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001664 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001665};
1666
Daniel Vetter926321d2013-10-16 13:30:34 +02001667enum intel_pipe_crc_source {
1668 INTEL_PIPE_CRC_SOURCE_NONE,
1669 INTEL_PIPE_CRC_SOURCE_PLANE1,
1670 INTEL_PIPE_CRC_SOURCE_PLANE2,
1671 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001672 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001673 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1674 INTEL_PIPE_CRC_SOURCE_TV,
1675 INTEL_PIPE_CRC_SOURCE_DP_B,
1676 INTEL_PIPE_CRC_SOURCE_DP_C,
1677 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001678 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001679 INTEL_PIPE_CRC_SOURCE_MAX,
1680};
1681
Shuang He8bf1e9f2013-10-15 18:55:27 +01001682struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001683 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001684 uint32_t crc[5];
1685};
1686
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001687#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001688struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001689 spinlock_t lock;
1690 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001691 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001692 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001693 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001694 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001695};
1696
Daniel Vetterf99d7062014-06-19 16:01:59 +02001697struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001698 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001699
1700 /*
1701 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1702 * scheduled flips.
1703 */
1704 unsigned busy_bits;
1705 unsigned flip_bits;
1706};
1707
Mika Kuoppala72253422014-10-07 17:21:26 +03001708struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001709 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001710 u32 value;
1711 /* bitmask representing WA bits */
1712 u32 mask;
1713};
1714
Arun Siluvery33136b02016-01-21 21:43:47 +00001715/*
1716 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1717 * allowing it for RCS as we don't foresee any requirement of having
1718 * a whitelist for other engines. When it is really required for
1719 * other engines then the limit need to be increased.
1720 */
1721#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001722
1723struct i915_workarounds {
1724 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1725 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001726 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001727};
1728
Yu Zhangcf9d2892015-02-10 19:05:47 +08001729struct i915_virtual_gpu {
1730 bool active;
1731};
1732
Matt Roperaa363132015-09-24 15:53:18 -07001733/* used in computing the new watermarks state */
1734struct intel_wm_config {
1735 unsigned int num_pipes_active;
1736 bool sprites_enabled;
1737 bool sprites_scaled;
1738};
1739
Jani Nikula77fec552014-03-31 14:27:22 +03001740struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001741 struct drm_device drm;
1742
Chris Wilsonefab6d82015-04-07 16:20:57 +01001743 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001744 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001745 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001746
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001747 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748
1749 int relative_constants_mode;
1750
1751 void __iomem *regs;
1752
Chris Wilson907b28c2013-07-19 20:36:52 +01001753 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754
Yu Zhangcf9d2892015-02-10 19:05:47 +08001755 struct i915_virtual_gpu vgpu;
1756
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001757 struct intel_gvt gvt;
1758
Alex Dai33a732f2015-08-12 15:43:36 +01001759 struct intel_guc guc;
1760
Daniel Vettereb805622015-05-04 14:58:44 +02001761 struct intel_csr csr;
1762
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001763 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001764
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001765 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1766 * controller on different i2c buses. */
1767 struct mutex gmbus_mutex;
1768
1769 /**
1770 * Base address of the gmbus and gpio block.
1771 */
1772 uint32_t gpio_mmio_base;
1773
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301774 /* MMIO base address for MIPI regs */
1775 uint32_t mipi_mmio_base;
1776
Ville Syrjälä443a3892015-11-11 20:34:15 +02001777 uint32_t psr_mmio_base;
1778
Imre Deak44cb7342016-08-10 14:07:29 +03001779 uint32_t pps_mmio_base;
1780
Daniel Vetter28c70f12012-12-01 13:53:45 +01001781 wait_queue_head_t gmbus_wait_queue;
1782
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001783 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001784 struct i915_gem_context *kernel_context;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001785 struct intel_engine_cs engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01001786 struct i915_vma *semaphore;
Chris Wilsonddf07be2016-08-02 22:50:39 +01001787 u32 next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001788
Daniel Vetterba8286f2014-09-11 07:43:25 +02001789 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001790 struct resource mch_res;
1791
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001792 /* protects the irq masks */
1793 spinlock_t irq_lock;
1794
Sourab Gupta84c33a62014-06-02 16:47:17 +05301795 /* protects the mmio flip data */
1796 spinlock_t mmio_flip_lock;
1797
Imre Deakf8b79e52014-03-04 19:23:07 +02001798 bool display_irqs_enabled;
1799
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001800 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1801 struct pm_qos_request pm_qos;
1802
Ville Syrjäläa5805162015-05-26 20:42:30 +03001803 /* Sideband mailbox protection */
1804 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001805
1806 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001807 union {
1808 u32 irq_mask;
1809 u32 de_irq_mask[I915_MAX_PIPES];
1810 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001811 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001812 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301813 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001814 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815
Jani Nikula5fcece82015-05-27 15:03:42 +03001816 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001817 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301818 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001819 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001820 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001821
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001822 bool preserve_bios_swizzle;
1823
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001824 /* overlay */
1825 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001826
Jani Nikula58c68772013-11-08 16:48:54 +02001827 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001828 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001829
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001830 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001831 bool no_aux_handshake;
1832
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001833 /* protects panel power sequencer state */
1834 struct mutex pps_mutex;
1835
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001836 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001837 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1838
1839 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001840 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001841 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001842 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001843 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001844 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001845 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001846
Ville Syrjälä63911d72016-05-13 23:41:32 +03001847 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001848 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001849 } cdclk_pll;
1850
Daniel Vetter645416f2013-09-02 16:22:25 +02001851 /**
1852 * wq - Driver workqueue for GEM.
1853 *
1854 * NOTE: Work items scheduled here are not allowed to grab any modeset
1855 * locks, for otherwise the flushing done in the pageflip code will
1856 * result in deadlocks.
1857 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001858 struct workqueue_struct *wq;
1859
1860 /* Display functions */
1861 struct drm_i915_display_funcs display;
1862
1863 /* PCH chipset type */
1864 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001865 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001866
1867 unsigned long quirks;
1868
Zhang Ruib8efb172013-02-05 15:41:53 +08001869 enum modeset_restore modeset_restore;
1870 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001871 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001872 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001873
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001874 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001875 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001876
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001877 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001878 DECLARE_HASHTABLE(mm_structs, 7);
1879 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001880
Chris Wilson5d1808e2016-04-28 09:56:51 +01001881 /* The hw wants to have a stable context identifier for the lifetime
1882 * of the context (for OA, PASID, faults, etc). This is limited
1883 * in execlists to 21 bits.
1884 */
1885 struct ida context_hw_ida;
1886#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1887
Daniel Vetter87813422012-05-02 11:49:32 +02001888 /* Kernel Modesetting */
1889
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001890 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1891 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001892 wait_queue_head_t pending_flip_queue;
1893
Daniel Vetterc4597872013-10-21 21:04:07 +02001894#ifdef CONFIG_DEBUG_FS
1895 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1896#endif
1897
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001898 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001899 int num_shared_dpll;
1900 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001901 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001902
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001903 /*
1904 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1905 * Must be global rather than per dpll, because on some platforms
1906 * plls share registers.
1907 */
1908 struct mutex dpll_lock;
1909
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001910 unsigned int active_crtcs;
1911 unsigned int min_pixclk[I915_MAX_PIPES];
1912
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001913 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001914
Mika Kuoppala72253422014-10-07 17:21:26 +03001915 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001916
Daniel Vetterf99d7062014-06-19 16:01:59 +02001917 struct i915_frontbuffer_tracking fb_tracking;
1918
Jesse Barnes652c3932009-08-17 13:31:43 -07001919 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001920
Zhenyu Wangc48044112009-12-17 14:48:43 +08001921 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001922
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001923 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001924
Ben Widawsky59124502013-07-04 11:02:05 -07001925 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001926 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001927
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001928 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001929 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001930
Daniel Vetter20e4d402012-08-08 23:35:39 +02001931 /* ilk-only ips/rps state. Everything in here is protected by the global
1932 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001933 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001934
Imre Deak83c00f52013-10-25 17:36:47 +03001935 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001936
Rodrigo Vivia031d702013-10-03 16:15:06 -03001937 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001938
Daniel Vetter99584db2012-11-14 17:14:04 +01001939 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001940
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001941 struct drm_i915_gem_object *vlv_pctx;
1942
Daniel Vetter06957262015-08-10 13:34:08 +02001943#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001944 /* list of fbdev register on this device */
1945 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001946 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001947#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001948
1949 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001950 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001951
Imre Deak58fddc22015-01-08 17:54:14 +02001952 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001953 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001954 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001955 /**
1956 * av_mutex - mutex for audio/video sync
1957 *
1958 */
1959 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001960
Ben Widawsky254f9652012-06-04 14:42:42 -07001961 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001962 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001963
Damien Lespiau3e683202012-12-11 18:48:29 +00001964 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001965
Ville Syrjäläc2317752016-03-15 16:39:56 +02001966 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001967 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001968 /*
1969 * Shadows for CHV DPLL_MD regs to keep the state
1970 * checker somewhat working in the presence hardware
1971 * crappiness (can't read out DPLL_MD for pipes B & C).
1972 */
1973 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001974 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001975
Daniel Vetter842f1c82014-03-10 10:01:44 +01001976 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001977 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001978 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001979 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001980
Lyude656d1b82016-08-17 15:55:54 -04001981 enum {
1982 I915_SKL_SAGV_UNKNOWN = 0,
1983 I915_SKL_SAGV_DISABLED,
1984 I915_SKL_SAGV_ENABLED,
1985 I915_SKL_SAGV_NOT_CONTROLLED
1986 } skl_sagv_status;
1987
Ville Syrjälä53615a52013-08-01 16:18:50 +03001988 struct {
1989 /*
1990 * Raw watermark latency values:
1991 * in 0.1us units for WM0,
1992 * in 0.5us units for WM1+.
1993 */
1994 /* primary */
1995 uint16_t pri_latency[5];
1996 /* sprite */
1997 uint16_t spr_latency[5];
1998 /* cursor */
1999 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002000 /*
2001 * Raw watermark memory latency values
2002 * for SKL for all 8 levels
2003 * in 1us units.
2004 */
2005 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002006
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002007 /*
2008 * The skl_wm_values structure is a bit too big for stack
2009 * allocation, so we keep the staging struct where we store
2010 * intermediate results here instead.
2011 */
2012 struct skl_wm_values skl_results;
2013
Ville Syrjälä609cede2013-10-09 19:18:03 +03002014 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002015 union {
2016 struct ilk_wm_values hw;
2017 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002018 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002019 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002020
2021 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002022
2023 /*
2024 * Should be held around atomic WM register writing; also
2025 * protects * intel_crtc->wm.active and
2026 * cstate->wm.need_postvbl_update.
2027 */
2028 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002029
2030 /*
2031 * Set during HW readout of watermarks/DDB. Some platforms
2032 * need to know when we're still using BIOS-provided values
2033 * (which we don't fully trust).
2034 */
2035 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002036 } wm;
2037
Paulo Zanoni8a187452013-12-06 20:32:13 -02002038 struct i915_runtime_pm pm;
2039
Oscar Mateoa83014d2014-07-24 17:04:21 +01002040 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2041 struct {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002042 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002043
2044 /**
2045 * Is the GPU currently considered idle, or busy executing
2046 * userspace requests? Whilst idle, we allow runtime power
2047 * management to power down the hardware and display clocks.
2048 * In order to reduce the effect on performance, there
2049 * is a slight delay before we do so.
2050 */
2051 unsigned int active_engines;
2052 bool awake;
2053
2054 /**
2055 * We leave the user IRQ off as much as possible,
2056 * but this means that requests will finish and never
2057 * be retired once the system goes idle. Set a timer to
2058 * fire periodically while the ring is running. When it
2059 * fires, go retire requests.
2060 */
2061 struct delayed_work retire_work;
2062
2063 /**
2064 * When we detect an idle GPU, we want to turn on
2065 * powersaving features. So once we see that there
2066 * are no more requests outstanding and no more
2067 * arrive within a small period of time, we fire
2068 * off the idle_work.
2069 */
2070 struct delayed_work idle_work;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002071 } gt;
2072
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002073 /* perform PHY state sanity checks? */
2074 bool chv_phy_assert[2];
2075
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002076 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2077
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002078 /*
2079 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2080 * will be rejected. Instead look for a better place.
2081 */
Jani Nikula77fec552014-03-31 14:27:22 +03002082};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
Chris Wilson2c1792a2013-08-01 18:39:55 +01002084static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2085{
Chris Wilson091387c2016-06-24 14:00:21 +01002086 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002087}
2088
David Weinehallc49d13e2016-08-22 13:32:42 +03002089static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002090{
David Weinehallc49d13e2016-08-22 13:32:42 +03002091 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002092}
2093
Alex Dai33a732f2015-08-12 15:43:36 +01002094static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2095{
2096 return container_of(guc, struct drm_i915_private, guc);
2097}
2098
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002099/* Simple iterator over all initialised engines */
2100#define for_each_engine(engine__, dev_priv__) \
2101 for ((engine__) = &(dev_priv__)->engine[0]; \
2102 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2103 (engine__)++) \
2104 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002105
Dave Gordonc3232b12016-03-23 18:19:53 +00002106/* Iterator with engine_id */
2107#define for_each_engine_id(engine__, dev_priv__, id__) \
2108 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2109 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2110 (engine__)++) \
2111 for_each_if (((id__) = (engine__)->id, \
2112 intel_engine_initialized(engine__)))
2113
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002114#define __mask_next_bit(mask) ({ \
2115 int __idx = ffs(mask) - 1; \
2116 mask &= ~BIT(__idx); \
2117 __idx; \
2118})
2119
Dave Gordonc3232b12016-03-23 18:19:53 +00002120/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002121#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2122 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
2123 tmp__ ? (engine__ = &(dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002124
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002125enum hdmi_force_audio {
2126 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2127 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2128 HDMI_AUDIO_AUTO, /* trust EDID */
2129 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2130};
2131
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002132#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002133
Chris Wilson37e680a2012-06-07 15:38:42 +01002134struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002135 unsigned int flags;
2136#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2137
Chris Wilson37e680a2012-06-07 15:38:42 +01002138 /* Interface between the GEM object and its backing storage.
2139 * get_pages() is called once prior to the use of the associated set
2140 * of pages before to binding them into the GTT, and put_pages() is
2141 * called after we no longer need them. As we expect there to be
2142 * associated cost with migrating pages between the backing storage
2143 * and making them available for the GPU (e.g. clflush), we may hold
2144 * onto the pages after they are no longer referenced by the GPU
2145 * in case they may be used again shortly (for example migrating the
2146 * pages to a different memory domain within the GTT). put_pages()
2147 * will therefore most likely be called when the object itself is
2148 * being released or under memory pressure (where we attempt to
2149 * reap pages for the shrinker).
2150 */
2151 int (*get_pages)(struct drm_i915_gem_object *);
2152 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002153
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002154 int (*dmabuf_export)(struct drm_i915_gem_object *);
2155 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002156};
2157
Daniel Vettera071fa02014-06-18 23:28:09 +02002158/*
2159 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302160 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002161 * doesn't mean that the hw necessarily already scans it out, but that any
2162 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2163 *
2164 * We have one bit per pipe and per scanout plane type.
2165 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302166#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2167#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002168#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2169 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2170#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302171 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2172#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2173 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002174#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302175 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002176#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302177 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002178
Eric Anholt673a3942008-07-30 12:06:12 -07002179struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002180 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182 const struct drm_i915_gem_object_ops *ops;
2183
Ben Widawsky2f633152013-07-17 12:19:03 -07002184 /** List of VMAs backed by this object */
2185 struct list_head vma_list;
2186
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002187 /** Stolen memory for this object, instead of being backed by shmem. */
2188 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002189 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002190
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002191 /** Used in execbuf to temporarily hold a ref */
2192 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002193
Chris Wilson8d9d5742015-04-07 16:20:38 +01002194 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002195
Chris Wilson573adb32016-08-04 16:32:39 +01002196 unsigned long flags;
Eric Anholt673a3942008-07-30 12:06:12 -07002197 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002198 * This is set if the object is on the active lists (has pending
2199 * rendering and so a non-zero seqno), and is not set if it i s on
2200 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002201 */
Chris Wilson573adb32016-08-04 16:32:39 +01002202#define I915_BO_ACTIVE_SHIFT 0
2203#define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2204#define __I915_BO_ACTIVE(bo) \
2205 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
Eric Anholt673a3942008-07-30 12:06:12 -07002206
2207 /**
2208 * This is set if the object has been written to since last bound
2209 * to the GTT
2210 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002211 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002212
2213 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002214 * Advice: are the backing pages purgeable?
2215 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002216 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002217
2218 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002219 * Whether the current gtt mapping needs to be mappable (and isn't just
2220 * mappable by accident). Track pin and fault separate for a more
2221 * accurate mappable working set.
2222 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002223 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002224
Chris Wilsoncaea7472010-11-12 13:53:37 +00002225 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302226 * Is the object to be mapped as read-only to the GPU
2227 * Only honoured if hardware has relevant pte bit
2228 */
2229 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002230 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002231 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002232
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002233 atomic_t frontbuffer_bits;
Chris Wilson50349242016-08-18 17:17:04 +01002234 unsigned int frontbuffer_ggtt_origin; /* write once */
Daniel Vettera071fa02014-06-18 23:28:09 +02002235
Chris Wilson9ad36762016-08-05 10:14:21 +01002236 /** Current tiling stride for the object, if it's tiled. */
Chris Wilson3e510a82016-08-05 10:14:23 +01002237 unsigned int tiling_and_stride;
2238#define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2239#define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2240#define STRIDE_MASK (~TILING_MASK)
Chris Wilson9ad36762016-08-05 10:14:21 +01002241
Chris Wilson15717de2016-08-04 07:52:26 +01002242 /** Count of VMA actually bound by this object */
2243 unsigned int bind_count;
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002244 unsigned int pin_display;
2245
Chris Wilson9da3da62012-06-01 15:20:22 +01002246 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002247 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002248 struct get_page {
2249 struct scatterlist *sg;
2250 int last;
2251 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002252 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002253
Chris Wilsonb4716182015-04-27 13:41:17 +01002254 /** Breadcrumb of last rendering to the buffer.
2255 * There can only be one writer, but we allow for multiple readers.
2256 * If there is a writer that necessarily implies that all other
2257 * read requests are complete - but we may only be lazily clearing
2258 * the read requests. A read request is naturally the most recent
2259 * request on a ring, so we may have two different write and read
2260 * requests on one ring where the write request is older than the
2261 * read request. This allows for the CPU to read from an active
2262 * buffer by only waiting for the write to complete.
Chris Wilson381f3712016-08-04 07:52:29 +01002263 */
2264 struct i915_gem_active last_read[I915_NUM_ENGINES];
2265 struct i915_gem_active last_write;
Eric Anholt673a3942008-07-30 12:06:12 -07002266
Daniel Vetter80075d42013-10-09 21:23:52 +02002267 /** References from framebuffers, locks out tiling changes. */
2268 unsigned long framebuffer_references;
2269
Eric Anholt280b7132009-03-12 16:56:27 -07002270 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002271 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002272
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002273 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002274 /** for phy allocated objects */
2275 struct drm_dma_handle *phys_handle;
2276
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002277 struct i915_gem_userptr {
2278 uintptr_t ptr;
2279 unsigned read_only :1;
2280 unsigned workers :4;
2281#define I915_GEM_USERPTR_MAX_WORKERS 15
2282
Chris Wilsonad46cb52014-08-07 14:20:40 +01002283 struct i915_mm_struct *mm;
2284 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002285 struct work_struct *work;
2286 } userptr;
2287 };
2288};
Chris Wilson03ac0642016-07-20 13:31:51 +01002289
2290static inline struct drm_i915_gem_object *
2291to_intel_bo(struct drm_gem_object *gem)
2292{
2293 /* Assert that to_intel_bo(NULL) == NULL */
2294 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2295
2296 return container_of(gem, struct drm_i915_gem_object, base);
2297}
2298
2299static inline struct drm_i915_gem_object *
2300i915_gem_object_lookup(struct drm_file *file, u32 handle)
2301{
2302 return to_intel_bo(drm_gem_object_lookup(file, handle));
2303}
2304
2305__deprecated
2306extern struct drm_gem_object *
2307drm_gem_object_lookup(struct drm_file *file, u32 handle);
Daniel Vetter23010e42010-03-08 13:35:02 +01002308
Chris Wilson25dc5562016-07-20 13:31:52 +01002309__attribute__((nonnull))
2310static inline struct drm_i915_gem_object *
2311i915_gem_object_get(struct drm_i915_gem_object *obj)
2312{
2313 drm_gem_object_reference(&obj->base);
2314 return obj;
2315}
2316
2317__deprecated
2318extern void drm_gem_object_reference(struct drm_gem_object *);
2319
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002320__attribute__((nonnull))
2321static inline void
2322i915_gem_object_put(struct drm_i915_gem_object *obj)
2323{
2324 drm_gem_object_unreference(&obj->base);
2325}
2326
2327__deprecated
2328extern void drm_gem_object_unreference(struct drm_gem_object *);
2329
Chris Wilson34911fd2016-07-20 13:31:54 +01002330__attribute__((nonnull))
2331static inline void
2332i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2333{
2334 drm_gem_object_unreference_unlocked(&obj->base);
2335}
2336
2337__deprecated
2338extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2339
Chris Wilsonb9bcd142016-06-20 15:05:51 +01002340static inline bool
2341i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2342{
2343 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2344}
2345
Chris Wilson573adb32016-08-04 16:32:39 +01002346static inline unsigned long
2347i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2348{
2349 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2350}
2351
2352static inline bool
2353i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2354{
2355 return i915_gem_object_get_active(obj);
2356}
2357
2358static inline void
2359i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2360{
2361 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2362}
2363
2364static inline void
2365i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2366{
2367 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2368}
2369
2370static inline bool
2371i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2372 int engine)
2373{
2374 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2375}
2376
Chris Wilson3e510a82016-08-05 10:14:23 +01002377static inline unsigned int
2378i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2379{
2380 return obj->tiling_and_stride & TILING_MASK;
2381}
2382
2383static inline bool
2384i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2385{
2386 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2387}
2388
2389static inline unsigned int
2390i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2391{
2392 return obj->tiling_and_stride & STRIDE_MASK;
2393}
2394
Chris Wilson624192c2016-08-15 10:48:50 +01002395static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2396{
2397 i915_gem_object_get(vma->obj);
2398 return vma;
2399}
2400
2401static inline void i915_vma_put(struct i915_vma *vma)
2402{
2403 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2404 i915_gem_object_put(vma->obj);
2405}
2406
Dave Gordon85d12252016-05-20 11:54:06 +01002407/*
2408 * Optimised SGL iterator for GEM objects
2409 */
2410static __always_inline struct sgt_iter {
2411 struct scatterlist *sgp;
2412 union {
2413 unsigned long pfn;
2414 dma_addr_t dma;
2415 };
2416 unsigned int curr;
2417 unsigned int max;
2418} __sgt_iter(struct scatterlist *sgl, bool dma) {
2419 struct sgt_iter s = { .sgp = sgl };
2420
2421 if (s.sgp) {
2422 s.max = s.curr = s.sgp->offset;
2423 s.max += s.sgp->length;
2424 if (dma)
2425 s.dma = sg_dma_address(s.sgp);
2426 else
2427 s.pfn = page_to_pfn(sg_page(s.sgp));
2428 }
2429
2430 return s;
2431}
2432
2433/**
Dave Gordon63d15322016-05-20 11:54:07 +01002434 * __sg_next - return the next scatterlist entry in a list
2435 * @sg: The current sg entry
2436 *
2437 * Description:
2438 * If the entry is the last, return NULL; otherwise, step to the next
2439 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2440 * otherwise just return the pointer to the current element.
2441 **/
2442static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2443{
2444#ifdef CONFIG_DEBUG_SG
2445 BUG_ON(sg->sg_magic != SG_MAGIC);
2446#endif
2447 return sg_is_last(sg) ? NULL :
2448 likely(!sg_is_chain(++sg)) ? sg :
2449 sg_chain_ptr(sg);
2450}
2451
2452/**
Dave Gordon85d12252016-05-20 11:54:06 +01002453 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2454 * @__dmap: DMA address (output)
2455 * @__iter: 'struct sgt_iter' (iterator state, internal)
2456 * @__sgt: sg_table to iterate over (input)
2457 */
2458#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2459 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2460 ((__dmap) = (__iter).dma + (__iter).curr); \
2461 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002462 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002463
2464/**
2465 * for_each_sgt_page - iterate over the pages of the given sg_table
2466 * @__pp: page pointer (output)
2467 * @__iter: 'struct sgt_iter' (iterator state, internal)
2468 * @__sgt: sg_table to iterate over (input)
2469 */
2470#define for_each_sgt_page(__pp, __iter, __sgt) \
2471 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2472 ((__pp) = (__iter).pfn == 0 ? NULL : \
2473 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2474 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002475 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002476
Brad Volkin351e3db2014-02-18 10:15:46 -08002477/*
2478 * A command that requires special handling by the command parser.
2479 */
2480struct drm_i915_cmd_descriptor {
2481 /*
2482 * Flags describing how the command parser processes the command.
2483 *
2484 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2485 * a length mask if not set
2486 * CMD_DESC_SKIP: The command is allowed but does not follow the
2487 * standard length encoding for the opcode range in
2488 * which it falls
2489 * CMD_DESC_REJECT: The command is never allowed
2490 * CMD_DESC_REGISTER: The command should be checked against the
2491 * register whitelist for the appropriate ring
2492 * CMD_DESC_MASTER: The command is allowed if the submitting process
2493 * is the DRM master
2494 */
2495 u32 flags;
2496#define CMD_DESC_FIXED (1<<0)
2497#define CMD_DESC_SKIP (1<<1)
2498#define CMD_DESC_REJECT (1<<2)
2499#define CMD_DESC_REGISTER (1<<3)
2500#define CMD_DESC_BITMASK (1<<4)
2501#define CMD_DESC_MASTER (1<<5)
2502
2503 /*
2504 * The command's unique identification bits and the bitmask to get them.
2505 * This isn't strictly the opcode field as defined in the spec and may
2506 * also include type, subtype, and/or subop fields.
2507 */
2508 struct {
2509 u32 value;
2510 u32 mask;
2511 } cmd;
2512
2513 /*
2514 * The command's length. The command is either fixed length (i.e. does
2515 * not include a length field) or has a length field mask. The flag
2516 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2517 * a length mask. All command entries in a command table must include
2518 * length information.
2519 */
2520 union {
2521 u32 fixed;
2522 u32 mask;
2523 } length;
2524
2525 /*
2526 * Describes where to find a register address in the command to check
2527 * against the ring's register whitelist. Only valid if flags has the
2528 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002529 *
2530 * A non-zero step value implies that the command may access multiple
2531 * registers in sequence (e.g. LRI), in that case step gives the
2532 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002533 */
2534 struct {
2535 u32 offset;
2536 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002537 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002538 } reg;
2539
2540#define MAX_CMD_DESC_BITMASKS 3
2541 /*
2542 * Describes command checks where a particular dword is masked and
2543 * compared against an expected value. If the command does not match
2544 * the expected value, the parser rejects it. Only valid if flags has
2545 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2546 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002547 *
2548 * If the check specifies a non-zero condition_mask then the parser
2549 * only performs the check when the bits specified by condition_mask
2550 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002551 */
2552 struct {
2553 u32 offset;
2554 u32 mask;
2555 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002556 u32 condition_offset;
2557 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002558 } bits[MAX_CMD_DESC_BITMASKS];
2559};
2560
2561/*
2562 * A table of commands requiring special handling by the command parser.
2563 *
Chris Wilson33a051a2016-07-27 09:07:26 +01002564 * Each engine has an array of tables. Each table consists of an array of
2565 * command descriptors, which must be sorted with command opcodes in
2566 * ascending order.
Brad Volkin351e3db2014-02-18 10:15:46 -08002567 */
2568struct drm_i915_cmd_table {
2569 const struct drm_i915_cmd_descriptor *table;
2570 int count;
2571};
2572
Chris Wilsondbbe9122014-08-09 19:18:43 +01002573/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002574#define __I915__(p) ({ \
2575 struct drm_i915_private *__p; \
2576 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2577 __p = (struct drm_i915_private *)p; \
2578 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2579 __p = to_i915((struct drm_device *)p); \
2580 else \
2581 BUILD_BUG(); \
2582 __p; \
2583})
David Weinehall351c3b52016-08-22 13:32:41 +03002584#define INTEL_INFO(p) (&__I915__(p)->info)
Jani Nikula3f10e822016-04-07 12:48:17 +03002585#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
Chris Wilson87f1f462014-08-09 19:18:42 +01002586#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002587
Jani Nikulae87a0052015-10-20 15:22:02 +03002588#define REVID_FOREVER 0xff
Chris Wilson091387c2016-06-24 14:00:21 +01002589#define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002590
2591#define GEN_FOREVER (0)
2592/*
2593 * Returns true if Gen is in inclusive range [Start, End].
2594 *
2595 * Use GEN_FOREVER for unbound start and or end.
2596 */
2597#define IS_GEN(p, s, e) ({ \
2598 unsigned int __s = (s), __e = (e); \
2599 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2600 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2601 if ((__s) != GEN_FOREVER) \
2602 __s = (s) - 1; \
2603 if ((__e) == GEN_FOREVER) \
2604 __e = BITS_PER_LONG - 1; \
2605 else \
2606 __e = (e) - 1; \
2607 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2608})
2609
Jani Nikulae87a0052015-10-20 15:22:02 +03002610/*
2611 * Return true if revision is in range [since,until] inclusive.
2612 *
2613 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2614 */
2615#define IS_REVID(p, since, until) \
2616 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2617
Chris Wilson87f1f462014-08-09 19:18:42 +01002618#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2619#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002620#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002621#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002622#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002623#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2624#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002625#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2626#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2627#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002628#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002629#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002630#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2631#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002632#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2633#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002634#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002635#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002636#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2637 INTEL_DEVID(dev) == 0x0152 || \
2638 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002639#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002640#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002641#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +01002642#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302643#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002644#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002645#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002646#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002647#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002648 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002649#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002650 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002651 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002652 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002653/* ULX machines are also considered ULT. */
2654#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2655 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002656#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2657 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002658#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002659 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002660#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002661 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002662/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002663#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2664 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002665#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2666 INTEL_DEVID(dev) == 0x1913 || \
2667 INTEL_DEVID(dev) == 0x1916 || \
2668 INTEL_DEVID(dev) == 0x1921 || \
2669 INTEL_DEVID(dev) == 0x1926)
2670#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2671 INTEL_DEVID(dev) == 0x1915 || \
2672 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002673#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2674 INTEL_DEVID(dev) == 0x5913 || \
2675 INTEL_DEVID(dev) == 0x5916 || \
2676 INTEL_DEVID(dev) == 0x5921 || \
2677 INTEL_DEVID(dev) == 0x5926)
2678#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2679 INTEL_DEVID(dev) == 0x5915 || \
2680 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302681#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2682 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2683#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2684 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2685
Ben Widawskyb833d682013-08-23 16:00:07 -07002686#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002687
Jani Nikulaef712bb2015-10-20 15:22:00 +03002688#define SKL_REVID_A0 0x0
2689#define SKL_REVID_B0 0x1
2690#define SKL_REVID_C0 0x2
2691#define SKL_REVID_D0 0x3
2692#define SKL_REVID_E0 0x4
2693#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002694#define SKL_REVID_G0 0x6
2695#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002696
Jani Nikulae87a0052015-10-20 15:22:02 +03002697#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2698
Jani Nikulaef712bb2015-10-20 15:22:00 +03002699#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002700#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002701#define BXT_REVID_B0 0x3
2702#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002703
Jani Nikulae87a0052015-10-20 15:22:02 +03002704#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2705
Mika Kuoppalac033a372016-06-07 17:18:55 +03002706#define KBL_REVID_A0 0x0
2707#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002708#define KBL_REVID_C0 0x2
2709#define KBL_REVID_D0 0x3
2710#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002711
2712#define IS_KBL_REVID(p, since, until) \
2713 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2714
Jesse Barnes85436692011-04-06 12:11:14 -07002715/*
2716 * The genX designation typically refers to the render engine, so render
2717 * capability related checks should use IS_GEN, while display and other checks
2718 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2719 * chips, etc.).
2720 */
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002721#define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2722#define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2723#define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2724#define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2725#define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2726#define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2727#define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2728#define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002729
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002730#define ENGINE_MASK(id) BIT(id)
2731#define RENDER_RING ENGINE_MASK(RCS)
2732#define BSD_RING ENGINE_MASK(VCS)
2733#define BLT_RING ENGINE_MASK(BCS)
2734#define VEBOX_RING ENGINE_MASK(VECS)
2735#define BSD2_RING ENGINE_MASK(VCS2)
2736#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002737
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002738#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002739 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002740
2741#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2742#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2743#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2744#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2745
Ben Widawsky63c42e52014-04-18 18:04:27 -03002746#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002747#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Tvrtko Ursulinaf1346a2016-07-04 15:50:23 +01002748#define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
Ben Widawsky63c42e52014-04-18 18:04:27 -03002749#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002750 HAS_EDRAM(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002751#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2752
Carlos Santae1a525362016-08-17 12:30:52 -07002753#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->has_hw_contexts)
Carlos Santa4586f1d2016-08-17 12:30:53 -07002754#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->has_logical_ring_contexts)
Jesse Barnes692ef702014-08-05 07:51:18 -07002755#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002756#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2757#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002758
Chris Wilson05394f32010-11-08 19:18:58 +00002759#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002760#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2761
Daniel Vetterb45305f2012-12-17 16:21:27 +01002762/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2763#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002764
2765/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002766#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2767 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2768 IS_SKL_GT3(dev_priv) || \
2769 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002770
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002771/*
2772 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2773 * even when in MSI mode. This results in spurious interrupt warnings if the
2774 * legacy irq no. is shared with another device. The kernel then disables that
2775 * interrupt source and so prevents the other device from working properly.
2776 */
2777#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Carlos Santab355f102016-08-17 12:30:48 -07002778#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002779
Zou Nan haicae58522010-11-09 17:17:32 +08002780/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2781 * rows, which changed the alignment requirements and fence programming.
2782 */
2783#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2784 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002785#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2786#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002787
2788#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2789#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002790#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002791
Damien Lespiaudbf77862014-10-01 20:04:14 +01002792#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002793
Carlos Santa1d3fe532016-08-17 12:30:46 -07002794#define HAS_DP_MST(dev) (INTEL_INFO(dev)->has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002795
Damien Lespiaudd93be52013-04-22 18:40:39 +01002796#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002797#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Carlos Santa6e3b84d2016-08-17 12:30:36 -07002798#define HAS_PSR(dev) (INTEL_INFO(dev)->has_psr)
Carlos Santa4aa4c232016-08-17 12:30:39 -07002799#define HAS_RUNTIME_PM(dev) (INTEL_INFO(dev)->has_runtime_pm)
Carlos Santa86f36242016-08-17 12:30:44 -07002800#define HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Carlos Santa33b5bf82016-08-17 12:30:45 -07002801#define HAS_RC6p(dev) (INTEL_INFO(dev)->has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002802
Carlos Santa3bacde12016-08-17 12:30:42 -07002803#define HAS_CSR(dev) (INTEL_INFO(dev)->has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002804
Dave Gordon1a3d1892016-05-13 15:36:30 +01002805/*
2806 * For now, anything with a GuC requires uCode loading, and then supports
2807 * command submission once loaded. But these are logically independent
2808 * properties, so we have separate macros to test them.
2809 */
Peter Antoine6f8be282016-06-30 09:37:51 -07002810#define HAS_GUC(dev) (IS_GEN9(dev))
Dave Gordon1a3d1892016-05-13 15:36:30 +01002811#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2812#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002813
Carlos Santa53233f02016-08-17 12:30:43 -07002814#define HAS_RESOURCE_STREAMER(dev) (INTEL_INFO(dev)->has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002815
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002816#define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2817
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002818#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2819#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2820#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2821#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2822#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2823#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302824#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2825#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002826#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002827#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002828#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002829#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002830
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002831#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002832#define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302833#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002834#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002835#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002836#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002837#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2838#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002839#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002840#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002841
Carlos Santa804b8712016-08-17 12:30:55 -07002842#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302843
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002844/* DPF == dynamic parity feature */
Carlos Santaca9c4522016-08-17 12:30:54 -07002845#define HAS_L3_DPF(dev) (INTEL_INFO(dev)->has_l3_dpf)
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002846#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002847
Ben Widawskyc8735b02012-09-07 19:43:39 -07002848#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302849#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002850
Chris Wilson05394f32010-11-08 19:18:58 +00002851#include "i915_trace.h"
2852
Chris Wilson48f112f2016-06-24 14:07:14 +01002853static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2854{
2855#ifdef CONFIG_INTEL_IOMMU
2856 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2857 return true;
2858#endif
2859 return false;
2860}
2861
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002862extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2863extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002864
Chris Wilsonc0336662016-05-06 15:40:21 +01002865int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002866 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002867
Chris Wilson39df9192016-07-20 13:31:57 +01002868bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2869
Chris Wilson0673ad42016-06-24 14:00:22 +01002870/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002871void __printf(3, 4)
2872__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2873 const char *fmt, ...);
2874
2875#define i915_report_error(dev_priv, fmt, ...) \
2876 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2877
Ben Widawskyc43b5632012-04-16 14:07:40 -07002878#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002879extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2880 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002881#endif
Chris Wilsondc979972016-05-10 14:10:04 +01002882extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2883extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002884extern int i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002885extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002886extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002887extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2888extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2889extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2890extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002891int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002892
Jani Nikula77913b32015-06-18 13:06:16 +03002893/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002894void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2895 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002896void intel_hpd_init(struct drm_i915_private *dev_priv);
2897void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2898void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002899bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002900bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2901void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002902
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002904static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2905{
2906 unsigned long delay;
2907
2908 if (unlikely(!i915.enable_hangcheck))
2909 return;
2910
2911 /* Don't continually defer the hangcheck so that it is always run at
2912 * least once after work has been scheduled on any ring. Otherwise,
2913 * we will ignore a hung ring if a second ring is kept busy.
2914 */
2915
2916 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2917 queue_delayed_work(system_long_wq,
2918 &dev_priv->gpu_error.hangcheck_work, delay);
2919}
2920
Mika Kuoppala58174462014-02-25 17:11:26 +02002921__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002922void i915_handle_error(struct drm_i915_private *dev_priv,
2923 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002924 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925
Daniel Vetterb9632912014-09-30 10:56:44 +02002926extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002927int intel_irq_install(struct drm_i915_private *dev_priv);
2928void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002929
Chris Wilsondc979972016-05-10 14:10:04 +01002930extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2931extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002932 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002933extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002934extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002935extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002936extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2937extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2938 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002939const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002940void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002941 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002942void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002943 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002944/* Like above but the caller must manage the uncore.lock itself.
2945 * Must be used with I915_READ_FW and friends.
2946 */
2947void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2948 enum forcewake_domains domains);
2949void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2950 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002951u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2952
Mika Kuoppala59bad942015-01-16 11:34:40 +02002953void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002954
Chris Wilson1758b902016-06-30 15:32:44 +01002955int intel_wait_for_register(struct drm_i915_private *dev_priv,
2956 i915_reg_t reg,
2957 const u32 mask,
2958 const u32 value,
2959 const unsigned long timeout_ms);
2960int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2961 i915_reg_t reg,
2962 const u32 mask,
2963 const u32 value,
2964 const unsigned long timeout_ms);
2965
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002966static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2967{
2968 return dev_priv->gvt.initialized;
2969}
2970
Chris Wilsonc0336662016-05-06 15:40:21 +01002971static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002972{
Chris Wilsonc0336662016-05-06 15:40:21 +01002973 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002974}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002975
Keith Packard7c463582008-11-04 02:03:27 -08002976void
Jani Nikula50227e12014-03-31 14:27:21 +03002977i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002978 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002979
2980void
Jani Nikula50227e12014-03-31 14:27:21 +03002981i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002982 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002983
Imre Deakf8b79e52014-03-04 19:23:07 +02002984void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2985void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002986void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2987 uint32_t mask,
2988 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002989void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2990 uint32_t interrupt_mask,
2991 uint32_t enabled_irq_mask);
2992static inline void
2993ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2994{
2995 ilk_update_display_irq(dev_priv, bits, bits);
2996}
2997static inline void
2998ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2999{
3000 ilk_update_display_irq(dev_priv, bits, 0);
3001}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003002void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3003 enum pipe pipe,
3004 uint32_t interrupt_mask,
3005 uint32_t enabled_irq_mask);
3006static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3007 enum pipe pipe, uint32_t bits)
3008{
3009 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3010}
3011static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3012 enum pipe pipe, uint32_t bits)
3013{
3014 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3015}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003016void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3017 uint32_t interrupt_mask,
3018 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003019static inline void
3020ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3021{
3022 ibx_display_interrupt_update(dev_priv, bits, bits);
3023}
3024static inline void
3025ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3026{
3027 ibx_display_interrupt_update(dev_priv, bits, 0);
3028}
3029
Eric Anholt673a3942008-07-30 12:06:12 -07003030/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003031int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
3033int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
3035int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
3037int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003039int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003041int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3042 struct drm_file *file_priv);
3043int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3044 struct drm_file *file_priv);
3045int i915_gem_execbuffer(struct drm_device *dev, void *data,
3046 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003047int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3048 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003049int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3050 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003051int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3052 struct drm_file *file);
3053int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3054 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003055int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3056 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003057int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3058 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003059int i915_gem_set_tiling(struct drm_device *dev, void *data,
3060 struct drm_file *file_priv);
3061int i915_gem_get_tiling(struct drm_device *dev, void *data,
3062 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003063void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003064int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3065 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003066int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3067 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003068int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3069 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003070void i915_gem_load_init(struct drm_device *dev);
3071void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003072void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003073int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3074
Chris Wilson42dcedd2012-11-15 11:32:30 +00003075void *i915_gem_object_alloc(struct drm_device *dev);
3076void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003077void i915_gem_object_init(struct drm_i915_gem_object *obj,
3078 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003079struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003080 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01003081struct drm_i915_gem_object *i915_gem_object_create_from_data(
3082 struct drm_device *dev, const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003083void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003084void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003085
Chris Wilson058d88c2016-08-15 10:49:06 +01003086struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003087i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3088 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003089 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003090 u64 alignment,
3091 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003092
3093int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3094 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003095void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003096int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003097void i915_vma_close(struct i915_vma *vma);
3098void i915_vma_destroy(struct i915_vma *vma);
Chris Wilsonaa653a62016-08-04 07:52:27 +01003099
3100int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00003101int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02003102void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00003103void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003104
Chris Wilson37e680a2012-06-07 15:38:42 +01003105int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01003106
3107static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003108{
Chris Wilsonee286372015-04-07 16:20:25 +01003109 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003110}
Chris Wilsonee286372015-04-07 16:20:25 +01003111
Dave Gordon033908a2015-12-10 18:51:23 +00003112struct page *
3113i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3114
Chris Wilson341be1c2016-06-10 14:23:00 +05303115static inline dma_addr_t
3116i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3117{
3118 if (n < obj->get_page.last) {
3119 obj->get_page.sg = obj->pages->sgl;
3120 obj->get_page.last = 0;
3121 }
3122
3123 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3124 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3125 if (unlikely(sg_is_chain(obj->get_page.sg)))
3126 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3127 }
3128
3129 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3130}
3131
Chris Wilsonee286372015-04-07 16:20:25 +01003132static inline struct page *
3133i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3134{
3135 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3136 return NULL;
3137
3138 if (n < obj->get_page.last) {
3139 obj->get_page.sg = obj->pages->sgl;
3140 obj->get_page.last = 0;
3141 }
3142
3143 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3144 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3145 if (unlikely(sg_is_chain(obj->get_page.sg)))
3146 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3147 }
3148
3149 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3150}
3151
Chris Wilsona5570172012-09-04 21:02:54 +01003152static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3153{
3154 BUG_ON(obj->pages == NULL);
3155 obj->pages_pin_count++;
3156}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003157
Chris Wilsona5570172012-09-04 21:02:54 +01003158static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3159{
3160 BUG_ON(obj->pages_pin_count == 0);
3161 obj->pages_pin_count--;
3162}
3163
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003164enum i915_map_type {
3165 I915_MAP_WB = 0,
3166 I915_MAP_WC,
3167};
3168
Chris Wilson0a798eb2016-04-08 12:11:11 +01003169/**
3170 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3171 * @obj - the object to map into kernel address space
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003172 * @type - the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003173 *
3174 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3175 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003176 * the kernel address space. Based on the @type of mapping, the PTE will be
3177 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003178 *
Dave Gordon83052162016-04-12 14:46:16 +01003179 * The caller must hold the struct_mutex, and is responsible for calling
3180 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003181 *
Dave Gordon83052162016-04-12 14:46:16 +01003182 * Returns the pointer through which to access the mapped object, or an
3183 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003184 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003185void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3186 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003187
3188/**
3189 * i915_gem_object_unpin_map - releases an earlier mapping
3190 * @obj - the object to unmap
3191 *
3192 * After pinning the object and mapping its pages, once you are finished
3193 * with your access, call i915_gem_object_unpin_map() to release the pin
3194 * upon the mapping. Once the pin count reaches zero, that mapping may be
3195 * removed.
3196 *
3197 * The caller must hold the struct_mutex.
3198 */
3199static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3200{
3201 lockdep_assert_held(&obj->base.dev->struct_mutex);
3202 i915_gem_object_unpin_pages(obj);
3203}
3204
Chris Wilson43394c72016-08-18 17:16:47 +01003205int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3206 unsigned int *needs_clflush);
3207int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3208 unsigned int *needs_clflush);
3209#define CLFLUSH_BEFORE 0x1
3210#define CLFLUSH_AFTER 0x2
3211#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3212
3213static inline void
3214i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3215{
3216 i915_gem_object_unpin_pages(obj);
3217}
3218
Chris Wilson54cf91d2010-11-25 18:00:26 +00003219int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003220int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01003221 struct drm_i915_gem_request *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003222void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003223 struct drm_i915_gem_request *req,
3224 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003225int i915_gem_dumb_create(struct drm_file *file_priv,
3226 struct drm_device *dev,
3227 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003228int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3229 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003230int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003231
3232void i915_gem_track_fb(struct drm_i915_gem_object *old,
3233 struct drm_i915_gem_object *new,
3234 unsigned frontbuffer_bits);
3235
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003236int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003237
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003238struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003239i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003240
Chris Wilson67d97da2016-07-04 08:08:31 +01003241void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303242
Chris Wilsonc19ae982016-04-13 17:35:03 +01003243static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3244{
3245 return atomic_read(&error->reset_counter);
3246}
3247
3248static inline bool __i915_reset_in_progress(u32 reset)
3249{
3250 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3251}
3252
3253static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3254{
3255 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3256}
3257
3258static inline bool __i915_terminally_wedged(u32 reset)
3259{
3260 return unlikely(reset & I915_WEDGED);
3261}
3262
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003263static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3264{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003265 return __i915_reset_in_progress(i915_reset_counter(error));
3266}
3267
3268static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3269{
3270 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003271}
3272
3273static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3274{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003275 return __i915_terminally_wedged(i915_reset_counter(error));
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003276}
3277
3278static inline u32 i915_reset_count(struct i915_gpu_error *error)
3279{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003280 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003281}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003282
Chris Wilson069efc12010-09-30 16:53:18 +01003283void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003284bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003285int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003286int __must_check i915_gem_init_hw(struct drm_device *dev);
3287void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003288void i915_gem_cleanup_engines(struct drm_device *dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003289int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3290 bool interruptible);
Chris Wilson45c5f202013-10-16 11:50:01 +01003291int __must_check i915_gem_suspend(struct drm_device *dev);
Chris Wilson5ab57c72016-07-15 14:56:20 +01003292void i915_gem_resume(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003293int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003294int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003295i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3296 bool readonly);
3297int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003298i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3299 bool write);
3300int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003301i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003302struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003303i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3304 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003305 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003306void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003307int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003308 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003309int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003310void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003311
Chris Wilsona9f14812016-08-04 16:32:28 +01003312u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3313 int tiling_mode);
3314u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003315 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003316
Chris Wilsone4ffd172011-04-04 09:44:39 +01003317int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3318 enum i915_cache_level cache_level);
3319
Daniel Vetter1286ff72012-05-10 15:25:09 +02003320struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3321 struct dma_buf *dma_buf);
3322
3323struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3324 struct drm_gem_object *gem_obj, int flags);
3325
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003326struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003327i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003328 struct i915_address_space *vm,
3329 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003330
Ben Widawskyaccfef22013-08-14 11:38:35 +02003331struct i915_vma *
3332i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003333 struct i915_address_space *vm,
3334 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003335
Daniel Vetter841cd772014-08-06 15:04:48 +02003336static inline struct i915_hw_ppgtt *
3337i915_vm_to_ppgtt(struct i915_address_space *vm)
3338{
Daniel Vetter841cd772014-08-06 15:04:48 +02003339 return container_of(vm, struct i915_hw_ppgtt, base);
3340}
3341
Chris Wilson058d88c2016-08-15 10:49:06 +01003342static inline struct i915_vma *
3343i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3344 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003345{
Chris Wilson058d88c2016-08-15 10:49:06 +01003346 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003347}
3348
Chris Wilson058d88c2016-08-15 10:49:06 +01003349static inline unsigned long
3350i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3351 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003352{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003353 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003354}
Daniel Vetterb2871102014-02-14 14:01:19 +01003355
Daniel Vetter41a36b72015-07-24 13:55:11 +02003356/* i915_gem_fence.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003357int __must_check i915_vma_get_fence(struct i915_vma *vma);
3358int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003359
Chris Wilson49ef5292016-08-18 17:17:00 +01003360/**
3361 * i915_vma_pin_fence - pin fencing state
3362 * @vma: vma to pin fencing for
3363 *
3364 * This pins the fencing state (whether tiled or untiled) to make sure the
3365 * vma (and its object) is ready to be used as a scanout target. Fencing
3366 * status must be synchronize first by calling i915_vma_get_fence():
3367 *
3368 * The resulting fence pin reference must be released again with
3369 * i915_vma_unpin_fence().
3370 *
3371 * Returns:
3372 *
3373 * True if the vma has a fence, false otherwise.
3374 */
3375static inline bool
3376i915_vma_pin_fence(struct i915_vma *vma)
3377{
3378 if (vma->fence) {
3379 vma->fence->pin_count++;
3380 return true;
3381 } else
3382 return false;
3383}
3384
3385/**
3386 * i915_vma_unpin_fence - unpin fencing state
3387 * @vma: vma to unpin fencing for
3388 *
3389 * This releases the fence pin reference acquired through
3390 * i915_vma_pin_fence. It will handle both objects with and without an
3391 * attached fence correctly, callers do not need to distinguish this.
3392 */
3393static inline void
3394i915_vma_unpin_fence(struct i915_vma *vma)
3395{
3396 if (vma->fence) {
3397 GEM_BUG_ON(vma->fence->pin_count <= 0);
3398 vma->fence->pin_count--;
3399 }
3400}
Daniel Vetter41a36b72015-07-24 13:55:11 +02003401
3402void i915_gem_restore_fences(struct drm_device *dev);
3403
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003404void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3405void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3406void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3407
Ben Widawsky254f9652012-06-04 14:42:42 -07003408/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003409int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003410void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003411void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003412void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003413int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003414void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003415int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003416int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003417void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003418struct drm_i915_gem_object *
3419i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Zhi Wangc8c35792016-06-16 08:07:05 -04003420struct i915_gem_context *
3421i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003422
3423static inline struct i915_gem_context *
3424i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3425{
3426 struct i915_gem_context *ctx;
3427
Chris Wilson091387c2016-06-24 14:00:21 +01003428 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003429
3430 ctx = idr_find(&file_priv->context_idr, id);
3431 if (!ctx)
3432 return ERR_PTR(-ENOENT);
3433
3434 return ctx;
3435}
3436
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003437static inline struct i915_gem_context *
3438i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003439{
Chris Wilson691e6412014-04-09 09:07:36 +01003440 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003441 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003442}
3443
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003444static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003445{
Chris Wilson091387c2016-06-24 14:00:21 +01003446 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003447 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003448}
3449
Chris Wilsone2efd132016-05-24 14:53:34 +01003450static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003451{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003452 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003453}
3454
Ben Widawsky84624812012-06-04 14:42:54 -07003455int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3456 struct drm_file *file);
3457int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003459int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file_priv);
3461int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3462 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003463int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3464 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003465
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003466/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003467int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003468 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003469 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003470 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003471 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003472int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003473int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003474
Ben Widawsky0260c422014-03-22 22:47:21 -07003475/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003476static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003477{
Chris Wilson600f4362016-08-18 17:16:40 +01003478 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003479 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003480 intel_gtt_chipset_flush();
3481}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003482
Chris Wilson9797fbf2012-04-24 15:47:39 +01003483/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003484int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3485 struct drm_mm_node *node, u64 size,
3486 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003487int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3488 struct drm_mm_node *node, u64 size,
3489 unsigned alignment, u64 start,
3490 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003491void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3492 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003493int i915_gem_init_stolen(struct drm_device *dev);
3494void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003495struct drm_i915_gem_object *
3496i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003497struct drm_i915_gem_object *
3498i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3499 u32 stolen_offset,
3500 u32 gtt_offset,
3501 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003502
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003503/* i915_gem_shrinker.c */
3504unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003505 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003506 unsigned flags);
3507#define I915_SHRINK_PURGEABLE 0x1
3508#define I915_SHRINK_UNBOUND 0x2
3509#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003510#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003511#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003512unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3513void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003514void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003515
3516
Eric Anholt673a3942008-07-30 12:06:12 -07003517/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003518static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003519{
Chris Wilson091387c2016-06-24 14:00:21 +01003520 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003521
3522 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003523 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003524}
3525
Ben Gamari20172632009-02-17 20:08:50 -05003526/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003527#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003528int i915_debugfs_register(struct drm_i915_private *dev_priv);
3529void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003530int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003531void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003532#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003533static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3534static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003535static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3536{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003537static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003538#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003539
3540/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003541__printf(2, 3)
3542void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003543int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3544 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003545int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003546 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003547 size_t count, loff_t pos);
3548static inline void i915_error_state_buf_release(
3549 struct drm_i915_error_state_buf *eb)
3550{
3551 kfree(eb->buf);
3552}
Chris Wilsonc0336662016-05-06 15:40:21 +01003553void i915_capture_error_state(struct drm_i915_private *dev_priv,
3554 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003555 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003556void i915_error_state_get(struct drm_device *dev,
3557 struct i915_error_state_file_priv *error_priv);
3558void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3559void i915_destroy_error_state(struct drm_device *dev);
3560
Chris Wilsonc0336662016-05-06 15:40:21 +01003561void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003562const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003563
Brad Volkin351e3db2014-02-18 10:15:46 -08003564/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003565int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003566void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003567void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3568bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3569int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3570 struct drm_i915_gem_object *batch_obj,
3571 struct drm_i915_gem_object *shadow_batch_obj,
3572 u32 batch_start_offset,
3573 u32 batch_len,
3574 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003575
Jesse Barnes317c35d2008-08-25 15:11:06 -07003576/* i915_suspend.c */
3577extern int i915_save_state(struct drm_device *dev);
3578extern int i915_restore_state(struct drm_device *dev);
3579
Ben Widawsky0136db52012-04-10 21:17:01 -07003580/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003581void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3582void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003583
Chris Wilsonf899fc62010-07-20 15:44:45 -07003584/* intel_i2c.c */
3585extern int intel_setup_gmbus(struct drm_device *dev);
3586extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003587extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3588 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003589
Jani Nikula0184df462015-03-27 00:20:20 +02003590extern struct i2c_adapter *
3591intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003592extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3593extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003594static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003595{
3596 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3597}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003598extern void intel_i2c_reset(struct drm_device *dev);
3599
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003600/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003601int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003602bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003603bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003604bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003605bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003606bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003607bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003608bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303609bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3610 enum port port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003611
Chris Wilson3b617962010-08-24 09:02:58 +01003612/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003613#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003614extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003615extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3616extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003617extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003618extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3619 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003620extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003621 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003622extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003623#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003624static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003625static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3626static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003627static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3628{
3629}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003630static inline int
3631intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3632{
3633 return 0;
3634}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003635static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003636intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003637{
3638 return 0;
3639}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003640static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003641{
3642 return -ENODEV;
3643}
Len Brown65e082c2008-10-24 17:18:10 -04003644#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003645
Jesse Barnes723bfd72010-10-07 16:01:13 -07003646/* intel_acpi.c */
3647#ifdef CONFIG_ACPI
3648extern void intel_register_dsm_handler(void);
3649extern void intel_unregister_dsm_handler(void);
3650#else
3651static inline void intel_register_dsm_handler(void) { return; }
3652static inline void intel_unregister_dsm_handler(void) { return; }
3653#endif /* CONFIG_ACPI */
3654
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003655/* intel_device_info.c */
3656static inline struct intel_device_info *
3657mkwrite_device_info(struct drm_i915_private *dev_priv)
3658{
3659 return (struct intel_device_info *)&dev_priv->info;
3660}
3661
3662void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3663void intel_device_info_dump(struct drm_i915_private *dev_priv);
3664
Jesse Barnes79e53942008-11-07 14:24:08 -08003665/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003666extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003667extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003668extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003669extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003670extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003671extern void intel_connector_unregister(struct drm_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003672extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003673extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003674extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003675extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003676extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003677extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003678extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003679extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3680 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003681
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003682int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3683 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003684
Chris Wilson6ef3d422010-08-04 20:26:07 +01003685/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003686extern struct intel_overlay_error_state *
3687intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003688extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3689 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003690
Chris Wilsonc0336662016-05-06 15:40:21 +01003691extern struct intel_display_error_state *
3692intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003693extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003694 struct drm_device *dev,
3695 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003696
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003697int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3698int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003699
3700/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303701u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3702void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003703u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003704u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3705void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003706u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3707void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3708u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3709void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003710u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3711void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003712u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3713void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003714u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3715 enum intel_sbi_destination destination);
3716void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3717 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303718u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3719void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003720
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003721/* intel_dpio_phy.c */
3722void chv_set_phy_signal_level(struct intel_encoder *encoder,
3723 u32 deemph_reg_value, u32 margin_reg_value,
3724 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003725void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3726 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003727void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003728void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3729void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003730void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003731
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003732void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3733 u32 demph_reg_value, u32 preemph_reg_value,
3734 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003735void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003736void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003737void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003738
Ville Syrjälä616bc822015-01-23 21:04:25 +02003739int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3740int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303741
Ben Widawsky0b274482013-10-04 21:22:51 -07003742#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3743#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003744
Ben Widawsky0b274482013-10-04 21:22:51 -07003745#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3746#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3747#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3748#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003749
Ben Widawsky0b274482013-10-04 21:22:51 -07003750#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3751#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3752#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3753#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003754
Chris Wilson698b3132014-03-21 13:16:43 +00003755/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3756 * will be implemented using 2 32-bit writes in an arbitrary order with
3757 * an arbitrary delay between them. This can cause the hardware to
3758 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003759 * machine death. For this reason we do not support I915_WRITE64, or
3760 * dev_priv->uncore.funcs.mmio_writeq.
3761 *
3762 * When reading a 64-bit value as two 32-bit values, the delay may cause
3763 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3764 * occasionally a 64-bit register does not actualy support a full readq
3765 * and must be read using two 32-bit reads.
3766 *
3767 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003768 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003769#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003770
Chris Wilson50877442014-03-21 12:41:53 +00003771#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003772 u32 upper, lower, old_upper, loop = 0; \
3773 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003774 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003775 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003776 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003777 upper = I915_READ(upper_reg); \
3778 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003779 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003780
Zou Nan haicae58522010-11-09 17:17:32 +08003781#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3782#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3783
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003784#define __raw_read(x, s) \
3785static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003787{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003789}
3790
3791#define __raw_write(x, s) \
3792static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003793 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003794{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003795 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003796}
3797__raw_read(8, b)
3798__raw_read(16, w)
3799__raw_read(32, l)
3800__raw_read(64, q)
3801
3802__raw_write(8, b)
3803__raw_write(16, w)
3804__raw_write(32, l)
3805__raw_write(64, q)
3806
3807#undef __raw_read
3808#undef __raw_write
3809
Chris Wilsona6111f72015-04-07 16:21:02 +01003810/* These are untraced mmio-accessors that are only valid to be used inside
David Weinehall351c3b52016-08-22 13:32:41 +03003811 * critical sections inside IRQ handlers where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003812 * controlled.
3813 * Think twice, and think again, before using these.
3814 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3815 * intel_uncore_forcewake_irqunlock().
3816 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003817#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3818#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003819#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003820#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3821
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003822/* "Broadcast RGB" property */
3823#define INTEL_BROADCAST_RGB_AUTO 0
3824#define INTEL_BROADCAST_RGB_FULL 1
3825#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003827static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003828{
Wayne Boyer666a4532015-12-09 12:29:35 -08003829 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003830 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303831 else if (INTEL_INFO(dev)->gen >= 5)
3832 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003833 else
3834 return VGACNTRL;
3835}
3836
Imre Deakdf977292013-05-21 20:03:17 +03003837static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3838{
3839 unsigned long j = msecs_to_jiffies(m);
3840
3841 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3842}
3843
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003844static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3845{
3846 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3847}
3848
Imre Deakdf977292013-05-21 20:03:17 +03003849static inline unsigned long
3850timespec_to_jiffies_timeout(const struct timespec *value)
3851{
3852 unsigned long j = timespec_to_jiffies(value);
3853
3854 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3855}
3856
Paulo Zanonidce56b32013-12-19 14:29:40 -02003857/*
3858 * If you need to wait X milliseconds between events A and B, but event B
3859 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3860 * when event A happened, then just before event B you call this function and
3861 * pass the timestamp as the first argument, and X as the second argument.
3862 */
3863static inline void
3864wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3865{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003866 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003867
3868 /*
3869 * Don't re-read the value of "jiffies" every time since it may change
3870 * behind our back and break the math.
3871 */
3872 tmp_jiffies = jiffies;
3873 target_jiffies = timestamp_jiffies +
3874 msecs_to_jiffies_timeout(to_wait_ms);
3875
3876 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003877 remaining_jiffies = target_jiffies - tmp_jiffies;
3878 while (remaining_jiffies)
3879 remaining_jiffies =
3880 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003881 }
3882}
Chris Wilson688e6c72016-07-01 17:23:15 +01003883static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3884{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003885 struct intel_engine_cs *engine = req->engine;
3886
Chris Wilson7ec2c732016-07-01 17:23:22 +01003887 /* Before we do the heavier coherent read of the seqno,
3888 * check the value (hopefully) in the CPU cacheline.
3889 */
3890 if (i915_gem_request_completed(req))
3891 return true;
3892
Chris Wilson688e6c72016-07-01 17:23:15 +01003893 /* Ensure our read of the seqno is coherent so that we
3894 * do not "miss an interrupt" (i.e. if this is the last
3895 * request and the seqno write from the GPU is not visible
3896 * by the time the interrupt fires, we will see that the
3897 * request is incomplete and go back to sleep awaiting
3898 * another interrupt that will never come.)
3899 *
3900 * Strictly, we only need to do this once after an interrupt,
3901 * but it is easier and safer to do it every time the waiter
3902 * is woken.
3903 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003904 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003905 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003906 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003907 struct task_struct *tsk;
3908
Chris Wilson3d5564e2016-07-01 17:23:23 +01003909 /* The ordering of irq_posted versus applying the barrier
3910 * is crucial. The clearing of the current irq_posted must
3911 * be visible before we perform the barrier operation,
3912 * such that if a subsequent interrupt arrives, irq_posted
3913 * is reasserted and our task rewoken (which causes us to
3914 * do another __i915_request_irq_complete() immediately
3915 * and reapply the barrier). Conversely, if the clear
3916 * occurs after the barrier, then an interrupt that arrived
3917 * whilst we waited on the barrier would not trigger a
3918 * barrier on the next pass, and the read may not see the
3919 * seqno update.
3920 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003921 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003922
3923 /* If we consume the irq, but we are no longer the bottom-half,
3924 * the real bottom-half may not have serialised their own
3925 * seqno check with the irq-barrier (i.e. may have inspected
3926 * the seqno before we believe it coherent since they see
3927 * irq_posted == false but we are still running).
3928 */
3929 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003930 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003931 if (tsk && tsk != current)
3932 /* Note that if the bottom-half is changed as we
3933 * are sending the wake-up, the new bottom-half will
3934 * be woken by whomever made the change. We only have
3935 * to worry about when we steal the irq-posted for
3936 * ourself.
3937 */
3938 wake_up_process(tsk);
3939 rcu_read_unlock();
3940
Chris Wilson7ec2c732016-07-01 17:23:22 +01003941 if (i915_gem_request_completed(req))
3942 return true;
3943 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003944
3945 /* We need to check whether any gpu reset happened in between
3946 * the request being submitted and now. If a reset has occurred,
3947 * the seqno will have been advance past ours and our request
3948 * is complete. If we are in the process of handling a reset,
3949 * the request is effectively complete as the rendering will
3950 * be discarded, but we need to return in order to drop the
3951 * struct_mutex.
3952 */
3953 if (i915_reset_in_progress(&req->i915->gpu_error))
3954 return true;
3955
3956 return false;
3957}
3958
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003959void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3960bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3961
Chris Wilsonc58305a2016-08-19 16:54:28 +01003962/* i915_mm.c */
3963int remap_io_mapping(struct vm_area_struct *vma,
3964 unsigned long addr, unsigned long pfn, unsigned long size,
3965 struct io_mapping *iomap);
3966
Chris Wilson4b30cb22016-08-18 17:16:42 +01003967#define ptr_mask_bits(ptr) ({ \
3968 unsigned long __v = (unsigned long)(ptr); \
3969 (typeof(ptr))(__v & PAGE_MASK); \
3970})
3971
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003972#define ptr_unpack_bits(ptr, bits) ({ \
3973 unsigned long __v = (unsigned long)(ptr); \
3974 (bits) = __v & ~PAGE_MASK; \
3975 (typeof(ptr))(__v & PAGE_MASK); \
3976})
3977
3978#define ptr_pack_bits(ptr, bits) \
3979 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3980
Chris Wilson78ef2d92016-08-15 10:48:49 +01003981#define fetch_and_zero(ptr) ({ \
3982 typeof(*ptr) __T = *(ptr); \
3983 *(ptr) = (typeof(*ptr))0; \
3984 __T; \
3985})
3986
Linus Torvalds1da177e2005-04-16 15:20:36 -07003987#endif