blob: 062462a13847564ad2bfba3bcdb5bd6d4391b724 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Ben Hutchings8ceee662008-04-27 12:55:59 +01002/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01003 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01004 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01005 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01006 */
7
8/* Common definitions for all Efx net driver code */
9
10#ifndef EFX_NET_DRIVER_H
11#define EFX_NET_DRIVER_H
12
Ben Hutchings8ceee662008-04-27 12:55:59 +010013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/ethtool.h>
16#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000017#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000018#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include <linux/list.h>
20#include <linux/pci.h>
21#include <linux/device.h>
22#include <linux/highmem.h>
23#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000024#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010025#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070026#include <linux/vmalloc.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000027#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010028#include <net/busy_poll.h>
Charles McLachlan8c423502019-10-31 10:23:10 +000029#include <net/xdp.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000033#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010034
Ben Hutchings8ceee662008-04-27 12:55:59 +010035/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000040
Edward Cree5a6681e2016-11-28 18:55:34 +000041#define EFX_DRIVER_VERSION "4.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000043#ifdef DEBUG
Edward Creee01b16a2016-12-02 15:51:33 +000044#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
Ben Hutchings8ceee662008-04-27 12:55:59 +010045#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
Edward Creee01b16a2016-12-02 15:51:33 +000047#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/**************************************************************************
52 *
53 * Efx data structures
54 *
55 **************************************************************************/
56
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000057#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010058#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000059#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010060#define EFX_EXTRA_CHANNEL_PTP 1
61#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010062
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000063/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000066#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010072
Ben Hutchings85740cdf2013-01-29 23:33:15 +000073/* Maximum possible MTU the driver supports */
74#define EFX_MAX_MTU (9 * 1024)
75
Bert Kenward72a31d82016-09-06 17:50:00 +010076/* Minimum MTU, from RFC791 (IP) */
77#define EFX_MIN_MTU 68
78
Ben Hutchings950c54d2013-05-13 12:01:22 +000079/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
80 * and should be a multiple of the cache line size.
81 */
82#define EFX_RX_USR_BUF_SIZE (2048 - 256)
83
84/* If possible, we should ensure cache line alignment at start and end
85 * of every buffer. Otherwise, we just need to ensure 4-byte
86 * alignment of the network header.
87 */
88#if NET_IP_ALIGN == 0
89#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
90#else
91#define EFX_RX_BUF_ALIGNMENT 4
92#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000093
Jesper Dangaard Brouer86e85bf2020-03-13 14:25:19 +010094/* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and
95 * still fit two standard MTU size packets into a single 4K page.
96 */
97#define EFX_XDP_HEADROOM 128
98#define EFX_XDP_TAILROOM SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
99
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100100/* Forward declare Precision Time Protocol (PTP) support structure. */
101struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +0000102struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100103
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100104struct efx_self_tests;
105
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100107 * struct efx_buffer - A general-purpose DMA buffer
108 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 * @dma_addr: DMA base address of the buffer
110 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100112 * The NIC uses these buffers for its interrupt status registers and
113 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100114 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100115struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100116 void *addr;
117 dma_addr_t dma_addr;
118 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100119};
120
121/**
122 * struct efx_special_buffer - DMA buffer entered into buffer table
123 * @buf: Standard &struct efx_buffer
124 * @index: Buffer index within controller;s buffer table
125 * @entries: Number of buffer table entries
126 *
127 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
128 * Event and descriptor rings are addressed via one or more buffer
129 * table entries (and so can be physically non-contiguous, although we
130 * currently do not take advantage of that). On Falcon and Siena we
131 * have to take care of allocating and initialising the entries
132 * ourselves. On later hardware this is managed by the firmware and
133 * @index and @entries are left as 0.
134 */
135struct efx_special_buffer {
136 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000137 unsigned int index;
138 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139};
140
141/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100142 * struct efx_tx_buffer - buffer state for a TX descriptor
143 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
144 * freed when descriptor completes
Charles McLachlan8c423502019-10-31 10:23:10 +0000145 * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data
146 * member is the associated buffer to drop a page reference on.
Alex Maftei (amaftei)e1253f32020-01-08 16:10:32 +0000147 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
148 * descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100149 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100150 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100151 * @len: Length of this fragment.
152 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100153 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000154 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
155 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156 */
157struct efx_tx_buffer {
Charles McLachlan8c423502019-10-31 10:23:10 +0000158 union {
159 const struct sk_buff *skb;
160 struct xdp_frame *xdpf;
161 };
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000162 union {
Alex Maftei (amaftei)e1253f32020-01-08 16:10:32 +0000163 efx_qword_t option; /* EF10 */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000164 dma_addr_t dma_addr;
165 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100166 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100167 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100168 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000169 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100170};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100171#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
172#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100173#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000174#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Charles McLachlan8c423502019-10-31 10:23:10 +0000175#define EFX_TX_BUF_XDP 0x20 /* buffer was sent with XDP */
Edward Creed19a5372020-08-03 21:34:00 +0100176#define EFX_TX_BUF_TSO_V3 0x40 /* empty buffer for a TSO_V3 descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177
178/**
179 * struct efx_tx_queue - An Efx TX queue
180 *
181 * This is a ring buffer of TX fragments.
182 * Since the TX completion path always executes on the same
183 * CPU and the xmit path can operate on different CPUs,
184 * performance is increased by ensuring that the completion
185 * path and the xmit path operate on different cache lines.
186 * This is particularly important if the xmit path is always
187 * executing on one CPU which is different from the completion
188 * path. There is also a cache line for members which are
189 * read but not written on the fast path.
190 *
191 * @efx: The associated Efx NIC
192 * @queue: DMA queue number
Edward Creea81dcd82020-07-02 17:29:58 +0100193 * @label: Label for TX completion events.
194 * Is our index within @channel->tx_queue array.
Bert Kenward93171b12015-11-30 09:05:35 +0000195 * @tso_version: Version of TSO in use for this queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100196 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000197 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100198 * @buffer: The software buffer ring
Bert Kenwarde9117e52016-11-17 10:51:54 +0000199 * @cb_page: Array of pages of copy buffers. Carved up according to
200 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000202 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100203 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
204 * Size of the region is efx_piobuf_size.
205 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000206 * @initialised: Has hardware queue been initialised?
Martin Habetsb9b603d42018-01-25 17:24:43 +0000207 * @timestamping: Is timestamping enabled for this channel?
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000208 * @xdp_tx: Is this an XDP tx queue?
Bert Kenwarde9117e52016-11-17 10:51:54 +0000209 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
210 * may also map tx data, depending on the nature of the TSO implementation.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100211 * @read_count: Current read pointer.
212 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000213 * @old_write_count: The value of @write_count when last checked.
214 * This is here for performance reasons. The xmit path will
215 * only get the up-to-date value of @write_count if this
216 * variable indicates that the queue is empty. This is to
217 * avoid cache-line ping-pong between the xmit path and the
218 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100219 * @merge_events: Number of TX merged completion events
Martin Habetsb9b603d42018-01-25 17:24:43 +0000220 * @completed_timestamp_major: Top part of the most recent tx timestamp.
221 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100222 * @insert_count: Current insert pointer
223 * This is the number of buffers that have been added to the
224 * software ring.
225 * @write_count: Current write pointer
226 * This is the number of buffers that have been added to the
227 * hardware ring.
Edward Creede1deff2017-01-13 21:20:14 +0000228 * @packet_write_count: Completable write pointer
229 * This is the write pointer of the last packet written.
230 * Normally this will equal @write_count, but as option descriptors
231 * don't produce completion events, they won't update this.
232 * Filled in iff @efx->type->option_descriptors; only used for PIO.
233 * Thus, this is written and used on EF10, and neither on farch.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100234 * @old_read_count: The value of read_count when last checked.
235 * This is here for performance reasons. The xmit path will
236 * only get the up-to-date value of read_count if this
237 * variable indicates that the queue is full. This is to
238 * avoid cache-line ping-pong between the xmit path and the
239 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100240 * @tso_bursts: Number of times TSO xmit invoked by kernel
241 * @tso_long_headers: Number of packets with headers too long for standard
242 * blocks
243 * @tso_packets: Number of packets via the TSO xmit path
Edward Cree46d1efd2016-11-17 10:52:36 +0000244 * @tso_fallbacks: Number of times TSO fallback used
Ben Hutchingscd385572010-11-15 23:53:11 +0000245 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100246 * @pio_packets: Number of times the TX PIO feature has been used
Martin Habetsb2663a42015-11-02 12:51:31 +0000247 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
Bert Kenwarde9117e52016-11-17 10:51:54 +0000248 * @cb_packets: Number of times the TX copybreak feature has been used
Edward Creed19a5372020-08-03 21:34:00 +0100249 * @notify_count: Count of notified descriptors to the NIC
Ben Hutchingscd385572010-11-15 23:53:11 +0000250 * @empty_read_count: If the completion path has seen the queue as empty
251 * and the transmission path has not yet checked this, the value of
252 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253 */
254struct efx_tx_queue {
255 /* Members which don't change on the fast path */
256 struct efx_nic *efx ____cacheline_aligned_in_smp;
Edward Creea81dcd82020-07-02 17:29:58 +0100257 unsigned int queue;
258 unsigned int label;
Bert Kenward93171b12015-11-30 09:05:35 +0000259 unsigned int tso_version;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000261 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 struct efx_tx_buffer *buffer;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000263 struct efx_buffer *cb_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100264 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000265 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100266 void __iomem *piobuf;
267 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000268 bool initialised;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000269 bool timestamping;
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000270 bool xdp_tx;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000271
272 /* Function pointers used in the fast path. */
273 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274
275 /* Members used mainly on the completion path */
276 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000277 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100278 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100279 unsigned int bytes_compl;
280 unsigned int pkts_compl;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000281 u32 completed_timestamp_major;
282 u32 completed_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283
284 /* Members used only on the xmit path */
285 unsigned int insert_count ____cacheline_aligned_in_smp;
286 unsigned int write_count;
Edward Creede1deff2017-01-13 21:20:14 +0000287 unsigned int packet_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100289 unsigned int tso_bursts;
290 unsigned int tso_long_headers;
291 unsigned int tso_packets;
Edward Cree46d1efd2016-11-17 10:52:36 +0000292 unsigned int tso_fallbacks;
Ben Hutchingscd385572010-11-15 23:53:11 +0000293 unsigned int pushes;
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100294 unsigned int pio_packets;
Martin Habetsb2663a42015-11-02 12:51:31 +0000295 bool xmit_more_available;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000296 unsigned int cb_packets;
Edward Creed19a5372020-08-03 21:34:00 +0100297 unsigned int notify_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100298 /* Statistics to supplement MAC stats */
299 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000300
301 /* Members shared between paths and sometimes updated */
302 unsigned int empty_read_count ____cacheline_aligned_in_smp;
303#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100304 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100305};
306
Bert Kenwarde9117e52016-11-17 10:51:54 +0000307#define EFX_TX_CB_ORDER 7
308#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
309
Ben Hutchings8ceee662008-04-27 12:55:59 +0100310/**
311 * struct efx_rx_buffer - An Efx RX data buffer
312 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000313 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100314 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000315 * @page_offset: If pending: offset in @page of DMA base address.
316 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000317 * @len: If pending: length for DMA descriptor.
318 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000319 * @flags: Flags for buffer and packet state. These are only set on the
320 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 */
322struct efx_rx_buffer {
323 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000324 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000325 u16 page_offset;
326 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100327 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100328};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000329#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100330#define EFX_RX_PKT_CSUMMED 0x0002
331#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100332#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100333#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Jon Cooperda50ae22017-02-08 16:51:02 +0000334#define EFX_RX_PKT_CSUM_LEVEL 0x0200
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335
336/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000337 * struct efx_rx_page_state - Page-based rx buffer state
338 *
339 * Inserted at the start of every page allocated for receive buffers.
340 * Used to facilitate sharing dma mappings between recycled rx buffers
341 * and those passed up to the kernel.
342 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000343 * @dma_addr: The dma address of this page.
344 */
345struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000346 dma_addr_t dma_addr;
347
Gustavo A. R. Silva62f19142020-02-24 18:06:47 -0600348 unsigned int __pad[] ____cacheline_aligned;
Steve Hodgson62b330b2010-06-01 11:20:53 +0000349};
350
351/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100352 * struct efx_rx_queue - An Efx RX queue
353 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100354 * @core_index: Index of network core RX queue. Will be >= 0 iff this
355 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100356 * @buffer: The software buffer ring
357 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000358 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100359 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000360 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
361 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362 * @added_count: Number of buffers added to the receive queue.
363 * @notified_count: Number of buffers given to NIC (<= @added_count).
364 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000365 * @scatter_n: Used by NIC specific receive code.
366 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000367 * @page_ring: The ring to store DMA mapped pages for reuse.
368 * @page_add: Counter to calculate the write pointer for the recycle ring.
369 * @page_remove: Counter to calculate the read pointer for the recycle ring.
370 * @page_recycle_count: The number of pages that have been recycled.
371 * @page_recycle_failed: The number of pages that couldn't be recycled because
372 * the kernel still held a reference to them.
373 * @page_recycle_full: The number of pages that were released because the
374 * recycle ring was full.
375 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100376 * @max_fill: RX descriptor maximum fill level (<= ring size)
377 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
378 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100379 * @min_fill: RX descriptor minimum non-zero fill level.
380 * This records the minimum fill level observed when a ring
381 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000382 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000383 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000384 * @xdp_rxq_info: XDP specific RX queue information.
385 * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100386 */
387struct efx_rx_queue {
388 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100389 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100390 struct efx_rx_buffer *buffer;
391 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000392 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100393 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000394 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100395
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000396 unsigned int added_count;
397 unsigned int notified_count;
398 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000399 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000400 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000401 struct page **page_ring;
402 unsigned int page_add;
403 unsigned int page_remove;
404 unsigned int page_recycle_count;
405 unsigned int page_recycle_failed;
406 unsigned int page_recycle_full;
407 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100408 unsigned int max_fill;
409 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100410 unsigned int min_fill;
411 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000412 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000413 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100414 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100415 /* Statistics to supplement MAC stats */
416 unsigned long rx_packets;
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000417 struct xdp_rxq_info xdp_rxq_info;
418 bool xdp_rxq_info_valid;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100419};
420
Jon Cooperbd9a2652013-11-18 12:54:41 +0000421enum efx_sync_events_state {
422 SYNC_EVENTS_DISABLED = 0,
423 SYNC_EVENTS_QUIESCENT,
424 SYNC_EVENTS_REQUESTED,
425 SYNC_EVENTS_VALID,
426};
427
Ben Hutchings8ceee662008-04-27 12:55:59 +0100428/**
429 * struct efx_channel - An Efx channel
430 *
431 * A channel comprises an event queue, at least one TX queue, at least
432 * one RX queue, and an associated tasklet for processing the event
433 * queue.
434 *
435 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100436 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000437 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100438 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439 * @enabled: Channel enabled indicator
440 * @irq: IRQ number (MSI and MSI-X only)
Bert Kenward539de7c2016-08-11 13:02:09 +0100441 * @irq_moderation_us: IRQ moderation value (in microseconds)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100442 * @napi_dev: Net device used with NAPI
443 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100444 * @state: state for NAPI vs busy polling
445 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100446 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000447 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100448 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000449 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000450 * @irq_count: Number of IRQs since last adaptive moderation decision
451 * @irq_mod_score: IRQ moderation score
Edward Cree8490e752019-11-22 17:57:03 +0000452 * @rfs_filter_count: number of accelerated RFS filters currently in place;
453 * equals the count of @rps_flow_id slots filled
454 * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters
455 * were checked for expiry
456 * @rfs_expire_index: next accelerated RFS filter ID to check for expiry
Edward Creeca70bd42019-11-22 17:57:27 +0000457 * @n_rfs_succeeded: number of successful accelerated RFS filter insertions
458 * @n_rfs_failed; number of failed accelerated RFS filter insertions
Edward Cree3af0f342018-03-27 17:41:59 +0100459 * @filter_work: Work item for efx_filter_rfs_expire()
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100460 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
461 * indexed by filter ID
Ben Hutchings8ceee662008-04-27 12:55:59 +0100462 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100463 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
464 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000465 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100466 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
467 * @n_rx_overlength: Count of RX_OVERLENGTH errors
468 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000469 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
470 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100471 * @n_rx_merge_events: Number of RX merged completion events
472 * @n_rx_merge_packets: Number of RX packets completed by merged events
Charles McLachlancd846be2019-10-31 10:24:23 +0000473 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
474 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
475 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
476 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000477 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
478 * __efx_rx_packet(), or zero if there is none
479 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
480 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Edward Creee090bfb2018-07-02 16:12:53 +0100481 * @rx_list: list of SKBs from current RX, awaiting processing
Ben Hutchings8313aca2010-09-10 06:41:57 +0000482 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000483 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000484 * @sync_events_state: Current state of sync events on this channel
485 * @sync_timestamp_major: Major part of the last ptp sync event
486 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100487 */
488struct efx_channel {
489 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100490 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000491 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100492 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100493 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100494 int irq;
Bert Kenward539de7c2016-08-11 13:02:09 +0100495 unsigned int irq_moderation_us;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100496 struct net_device *napi_dev;
497 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100498#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000499 unsigned long busy_poll_state;
500#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100501 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000502 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100503 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000504 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100505
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000506 unsigned int irq_count;
507 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000508#ifdef CONFIG_RFS_ACCEL
Edward Cree8490e752019-11-22 17:57:03 +0000509 unsigned int rfs_filter_count;
510 unsigned int rfs_last_expiry;
511 unsigned int rfs_expire_index;
Edward Creeca70bd42019-11-22 17:57:27 +0000512 unsigned int n_rfs_succeeded;
513 unsigned int n_rfs_failed;
Edward Cree6fbc05e2019-11-22 17:57:40 +0000514 struct delayed_work filter_work;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100515#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
516 u32 *rps_flow_id;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000517#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000518
Jon Coopera0ee3542017-02-08 16:50:40 +0000519 unsigned int n_rx_tobe_disc;
520 unsigned int n_rx_ip_hdr_chksum_err;
521 unsigned int n_rx_tcp_udp_chksum_err;
522 unsigned int n_rx_outer_ip_hdr_chksum_err;
523 unsigned int n_rx_outer_tcp_udp_chksum_err;
524 unsigned int n_rx_inner_ip_hdr_chksum_err;
525 unsigned int n_rx_inner_tcp_udp_chksum_err;
526 unsigned int n_rx_eth_crc_err;
527 unsigned int n_rx_mcast_mismatch;
528 unsigned int n_rx_frm_trunc;
529 unsigned int n_rx_overlength;
530 unsigned int n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000531 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100532 unsigned int n_rx_merge_events;
533 unsigned int n_rx_merge_packets;
Charles McLachlancd846be2019-10-31 10:24:23 +0000534 unsigned int n_rx_xdp_drops;
535 unsigned int n_rx_xdp_bad_drops;
536 unsigned int n_rx_xdp_tx;
537 unsigned int n_rx_xdp_redirect;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100538
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000539 unsigned int rx_pkt_n_frags;
540 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100541
Edward Creee090bfb2018-07-02 16:12:53 +0100542 struct list_head *rx_list;
543
Ben Hutchings8313aca2010-09-10 06:41:57 +0000544 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000545 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000546
547 enum efx_sync_events_state sync_events_state;
548 u32 sync_timestamp_major;
549 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100550};
551
Ben Hutchings7f967c02012-02-13 23:45:02 +0000552/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100553 * struct efx_msi_context - Context for each MSI
554 * @efx: The associated NIC
555 * @index: Index of the channel/IRQ
556 * @name: Name of the channel/IRQ
557 *
558 * Unlike &struct efx_channel, this is never reallocated and is always
559 * safe for the IRQ handler to access.
560 */
561struct efx_msi_context {
562 struct efx_nic *efx;
563 unsigned int index;
564 char name[IFNAMSIZ + 6];
565};
566
567/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000568 * struct efx_channel_type - distinguishes traffic and extra channels
569 * @handle_no_channel: Handle failure to allocate an extra channel
570 * @pre_probe: Set up extra state prior to initialisation
571 * @post_remove: Tear down extra state after finalisation, if allocated.
572 * May be called on channels that have not been probed.
573 * @get_name: Generate the channel's name (used for its IRQ handler)
574 * @copy: Copy the channel state prior to reallocation. May be %NULL if
575 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100576 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Edward Cree2935e3c2018-01-25 17:26:06 +0000577 * @want_txqs: Determine whether this channel should have TX queues
578 * created. If %NULL, TX queues are not created.
Ben Hutchings7f967c02012-02-13 23:45:02 +0000579 * @keep_eventq: Flag for whether event queue should be kept initialised
580 * while the device is stopped
Edward Cree2935e3c2018-01-25 17:26:06 +0000581 * @want_pio: Flag for whether PIO buffers should be linked to this
582 * channel's TX queues.
Ben Hutchings7f967c02012-02-13 23:45:02 +0000583 */
584struct efx_channel_type {
585 void (*handle_no_channel)(struct efx_nic *);
586 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100587 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000588 void (*get_name)(struct efx_channel *, char *buf, size_t len);
589 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc652013-03-05 20:13:54 +0000590 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Edward Cree2935e3c2018-01-25 17:26:06 +0000591 bool (*want_txqs)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000592 bool keep_eventq;
Edward Cree2935e3c2018-01-25 17:26:06 +0000593 bool want_pio;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000594};
595
Ben Hutchings398468e2009-11-23 16:03:45 +0000596enum efx_led_mode {
597 EFX_LED_OFF = 0,
598 EFX_LED_ON = 1,
599 EFX_LED_DEFAULT = 2
600};
601
Ben Hutchingsc4593022009-11-23 16:08:17 +0000602#define STRING_TABLE_LOOKUP(val, member) \
603 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
604
Ben Hutchings18e83e42012-01-05 19:05:20 +0000605extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000606extern const unsigned int efx_loopback_mode_max;
607#define LOOPBACK_MODE(efx) \
608 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
609
Ben Hutchings18e83e42012-01-05 19:05:20 +0000610extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000611extern const unsigned int efx_reset_type_max;
612#define RESET_TYPE(type) \
613 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100614
Ben Hutchings8ceee662008-04-27 12:55:59 +0100615enum efx_int_mode {
616 /* Be careful if altering to correct macro below */
617 EFX_INT_MODE_MSIX = 0,
618 EFX_INT_MODE_MSI = 1,
619 EFX_INT_MODE_LEGACY = 2,
620 EFX_INT_MODE_MAX /* Insert any new items before this */
621};
622#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
623
Ben Hutchings8ceee662008-04-27 12:55:59 +0100624enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100625 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
626 STATE_READY = 1, /* hardware ready and netdev registered */
627 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000628 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100629};
630
Ben Hutchings8ceee662008-04-27 12:55:59 +0100631/* Forward declaration */
632struct efx_nic;
633
634/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400635#define EFX_FC_RX FLOW_CTRL_RX
636#define EFX_FC_TX FLOW_CTRL_TX
637#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100638
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800639/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000640 * struct efx_link_state - Current state of the link
641 * @up: Link is up
642 * @fd: Link is full-duplex
643 * @fc: Actual flow control flags
644 * @speed: Link speed (Mbps)
645 */
646struct efx_link_state {
647 bool up;
648 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400649 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000650 unsigned int speed;
651};
652
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000653static inline bool efx_link_state_equal(const struct efx_link_state *left,
654 const struct efx_link_state *right)
655{
656 return left->up == right->up && left->fd == right->fd &&
657 left->fc == right->fc && left->speed == right->speed;
658}
659
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000660/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100661 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000662 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
663 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100664 * @init: Initialise PHY
665 * @fini: Shut down PHY
666 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000667 * @poll: Update @link_state and report whether it changed.
668 * Serialised by the mac_lock.
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100669 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
670 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
Edward Cree7f61e6c2018-03-14 14:21:26 +0000671 * @get_fecparam: Get Forward Error Correction settings. Serialised by mac_lock.
672 * @set_fecparam: Set Forward Error Correction settings. Serialised by mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000673 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800674 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000675 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000676 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000677 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800678 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100679 */
680struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000681 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682 int (*init) (struct efx_nic *efx);
683 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000684 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000685 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000686 bool (*poll) (struct efx_nic *efx);
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100687 void (*get_link_ksettings)(struct efx_nic *efx,
688 struct ethtool_link_ksettings *cmd);
689 int (*set_link_ksettings)(struct efx_nic *efx,
690 const struct ethtool_link_ksettings *cmd);
Edward Cree7f61e6c2018-03-14 14:21:26 +0000691 int (*get_fecparam)(struct efx_nic *efx, struct ethtool_fecparam *fec);
692 int (*set_fecparam)(struct efx_nic *efx,
693 const struct ethtool_fecparam *fec);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000694 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000695 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000696 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800697 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100698 int (*get_module_eeprom) (struct efx_nic *efx,
699 struct ethtool_eeprom *ee,
700 u8 *data);
701 int (*get_module_info) (struct efx_nic *efx,
702 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100703};
704
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100705/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000706 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100707 * @PHY_MODE_NORMAL: on and should pass traffic
708 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000709 * @PHY_MODE_LOW_POWER: set to low power through MDIO
710 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100711 * @PHY_MODE_SPECIAL: on but will not pass traffic
712 */
713enum efx_phy_mode {
714 PHY_MODE_NORMAL = 0,
715 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000716 PHY_MODE_LOW_POWER = 2,
717 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100718 PHY_MODE_SPECIAL = 8,
719};
720
721static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
722{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100723 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100724}
725
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000726/**
727 * struct efx_hw_stat_desc - Description of a hardware statistic
728 * @name: Name of the statistic as visible through ethtool, or %NULL if
729 * it should not be exposed
730 * @dma_width: Width in bits (0 for non-DMA statistics)
731 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100732 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000733struct efx_hw_stat_desc {
734 const char *name;
735 u16 dma_width;
736 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100737};
738
739/* Number of bits used in a multicast filter hash address */
740#define EFX_MCAST_HASH_BITS 8
741
742/* Number of (single-bit) entries in a multicast filter hash */
743#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
744
745/* An Efx multicast filter hash */
746union efx_multicast_hash {
747 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
748 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
749};
750
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000751struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000752
Edward Cree42356d92018-03-08 15:45:17 +0000753/* The reserved RSS context value */
Alex Maftei (amaftei)f7226e02020-01-10 13:28:45 +0000754#define EFX_MCDI_RSS_CONTEXT_INVALID 0xffffffff
Edward Cree42356d92018-03-08 15:45:17 +0000755/**
756 * struct efx_rss_context - A user-defined RSS context for filtering
757 * @list: node of linked list on which this struct is stored
758 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
Alex Maftei (amaftei)f7226e02020-01-10 13:28:45 +0000759 * %EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC.
760 * For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID.
Edward Cree42356d92018-03-08 15:45:17 +0000761 * @user_id: the rss_context ID exposed to userspace over ethtool.
762 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
763 * @rx_hash_key: Toeplitz hash key for this RSS context
764 * @indir_table: Indirection table for this RSS context
765 */
766struct efx_rss_context {
767 struct list_head list;
768 u32 context_id;
769 u32 user_id;
770 bool rx_hash_udp_4tuple;
771 u8 rx_hash_key[40];
772 u32 rx_indir_table[128];
773};
774
Edward Creef9937402018-04-13 19:18:09 +0100775#ifdef CONFIG_RFS_ACCEL
Edward Creef8d62032018-04-24 17:09:30 +0100776/* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
777 * is used to test if filter does or will exist.
778 */
779#define EFX_ARFS_FILTER_ID_PENDING -1
780#define EFX_ARFS_FILTER_ID_ERROR -2
781#define EFX_ARFS_FILTER_ID_REMOVING -3
782/**
783 * struct efx_arfs_rule - record of an ARFS filter and its IDs
784 * @node: linkage into hash table
785 * @spec: details of the filter (used as key for hash table). Use efx->type to
786 * determine which member to use.
787 * @rxq_index: channel to which the filter will steer traffic.
788 * @arfs_id: filter ID which was returned to ARFS
789 * @filter_id: index in software filter table. May be
790 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
791 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
792 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
793 */
794struct efx_arfs_rule {
795 struct hlist_node node;
796 struct efx_filter_spec spec;
797 u16 rxq_index;
798 u16 arfs_id;
799 s32 filter_id;
800};
801
802/* Size chosen so that the table is one page (4kB) */
803#define EFX_ARFS_HASH_TABLE_SIZE 512
804
Edward Creef9937402018-04-13 19:18:09 +0100805/**
806 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
807 * @net_dev: Reference to the netdevice
808 * @spec: The filter to insert
809 * @work: Workitem for this request
810 * @rxq_index: Identifies the channel for which this request was made
811 * @flow_id: Identifies the kernel-side flow for which this request was made
812 */
813struct efx_async_filter_insertion {
814 struct net_device *net_dev;
815 struct efx_filter_spec spec;
816 struct work_struct work;
817 u16 rxq_index;
818 u32 flow_id;
819};
820
821/* Maximum number of ARFS workitems that may be in flight on an efx_nic */
822#define EFX_RPS_MAX_IN_FLIGHT 8
823#endif /* CONFIG_RFS_ACCEL */
824
Ben Hutchings8ceee662008-04-27 12:55:59 +0100825/**
826 * struct efx_nic - an Efx NIC
827 * @name: Device name (net device name or bus id before net device registered)
828 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100829 * @node: List node for maintaning primary/secondary function lists
830 * @primary: &struct efx_nic instance for the primary function of this
831 * controller. May be the same structure, and may be %NULL if no
832 * primary function is bound. Serialised by rtnl_lock.
833 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
834 * functions of the controller, if this is for the primary function.
835 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100836 * @type: Controller type attributes
837 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100838 * @workqueue: Workqueue for port reconfigures and the HW monitor.
839 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800840 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100841 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100842 * @membase_phys: Memory BAR value as physical address
843 * @membase: Memory BAR value
Edward Cree71827442017-12-18 16:56:19 +0000844 * @vi_stride: step between per-VI registers / memory regions
Ben Hutchings8ceee662008-04-27 12:55:59 +0100845 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000846 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Bert Kenwardd95e3292016-08-11 13:02:36 +0100847 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000848 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
Edward Creee6a43912020-08-18 13:44:50 +0100849 * @irqs_hooked: Channel interrupts are hooked
Bert Kenward539de7c2016-08-11 13:02:09 +0100850 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
851 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000852 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100853 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100854 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100855 * @tx_queue: TX DMA queues
856 * @rx_queue: RX DMA queues
857 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100858 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000859 * @extra_channel_types: Types of extra (non-traffic) channels that
860 * should be allocated for this NIC
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000861 * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues.
862 * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit.
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000863 * @rxq_entries: Size of receive queues requested by user.
864 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100865 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
866 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000867 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
868 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
869 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000870 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800871 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000872 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
873 * @n_tx_channels: Number of channels used for TX
Edward Cree2935e3c2018-01-25 17:26:06 +0000874 * @n_extra_tx_channels: Number of extra channels with TX queues
Edward Creef9cac932020-07-02 17:29:24 +0100875 * @tx_queues_per_channel: number of TX queues probed on each channel
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000876 * @n_xdp_channels: Number of channels used for XDP TX
877 * @xdp_channel_offset: Offset of zeroth channel used for XPD TX.
878 * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel.
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400879 * @rx_ip_align: RX DMA address offset to have IP header aligned in
880 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000881 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100882 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000883 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
884 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100885 * @rx_prefix_size: Size of RX prefix before packet data
886 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
887 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100888 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
889 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000890 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
891 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000892 * @rx_scatter: Scatter mode enabled for receives
Edward Cree42356d92018-03-08 15:45:17 +0000893 * @rss_context: Main RSS context. Its @list member is the head of the list of
894 * RSS contexts created by user requests
Edward Creee0a65e32018-03-27 17:44:36 +0100895 * @rss_lock: Protects custom RSS context software state in @rss_context.list
Edward Creedfcabb02020-05-11 13:28:20 +0100896 * @vport_id: The function's vport ID, only relevant for PFs
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000897 * @int_error_count: Number of internal errors seen recently
898 * @int_error_expire: Time at which error count will be expired
Edward Creee4fe9382020-05-11 13:29:09 +0100899 * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot
Ben Hutchingsd8291182012-10-05 23:35:41 +0100900 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
901 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100902 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000903 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000904 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000905 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000906 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300907 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100908 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100909 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100910 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100911 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000912 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
913 * efx_mac_work() with kernel interfaces. Safe to read under any
914 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
915 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100916 * @port_initialized: Port initialized?
917 * @net_dev: Operating system network device. Consider holding the rtnl lock
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100918 * @fixed_features: Features which cannot be turned off
Edward Creec1be4822017-12-21 09:00:26 +0000919 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
920 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100921 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100922 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100923 * @phy_op: PHY interface
924 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000925 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000926 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100927 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000928 * @link_advertising: Autonegotiation advertising flags
Edward Cree7f61e6c2018-03-14 14:21:26 +0000929 * @fec_config: Forward Error Correction configuration flags. For bit positions
930 * see &enum ethtool_fec_config_bits.
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000931 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000933 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
934 * Protected by @mac_lock.
935 * @multicast_hash: Multicast hash table for Falcon-arch.
936 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800937 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100938 * @fc_disable: When non-zero flow control is disabled. Typically used to
939 * ensure that network back pressure doesn't delay dma queue flushes.
940 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000941 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100942 * @loopback_mode: Loopback status
943 * @loopback_modes: Supported loopback mode bitmask
944 * @loopback_selftest: Offline self-test private state
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000945 * @xdp_prog: Current XDP programme for this interface
Edward Creec2bebe32018-03-27 17:42:28 +0100946 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100947 * @filter_state: Architecture-dependent filter table state
Edward Cree3af0f342018-03-27 17:41:59 +0100948 * @rps_mutex: Protects RPS state of all channels
Edward Creef9937402018-04-13 19:18:09 +0100949 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
950 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
Edward Creef8d62032018-04-24 17:09:30 +0100951 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
952 * @rps_next_id).
953 * @rps_hash_table: Mapping between ARFS filters and their various IDs
954 * @rps_next_id: next arfs_id for an ARFS filter
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100955 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000956 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
957 * Decremented when the efx_flush_rx_queue() is called.
958 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
959 * completed (either success or failure). Not used when MCDI is used to
960 * flush receive queues.
961 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000962 * @vf_count: Number of VFs intended to be enabled.
963 * @vf_init_count: Number of VFs that have been fully initialised.
964 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100965 * @ptp_data: PTP state data
Edward Creeacaef3c12017-12-18 16:56:58 +0000966 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
Ben Hutchingsef215e62013-12-05 20:13:22 +0000967 * @vpd_sn: Serial number read from VPD
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000968 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
969 * xdp_rxq_info structures?
Edward Cree51b35a42020-07-27 12:55:55 +0100970 * @netdev_notifier: Netdevice notifier.
Edward Cree66a65122020-06-29 14:35:33 +0100971 * @mem_bar: The BAR that is mapped into membase.
Edward Cree61060c52020-07-27 12:55:41 +0100972 * @reg_base: Offset from the start of the bar to the function control window.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000973 * @monitor_work: Hardware monitor workitem
974 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000975 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
976 * field is used by efx_test_interrupts() to verify that an
977 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000978 * @stats_lock: Statistics update lock. Must be held when calling
979 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100980 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100981 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000982 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100983 */
984struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000985 /* The following fields should be written very rarely */
986
Ben Hutchings8ceee662008-04-27 12:55:59 +0100987 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100988 struct list_head node;
989 struct efx_nic *primary;
990 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100991 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100992 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100993 const struct efx_nic_type *type;
994 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000995 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100996 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800997 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100998 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100999 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001000 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001001
Edward Cree71827442017-12-18 16:56:19 +00001002 unsigned int vi_stride;
1003
Ben Hutchings8ceee662008-04-27 12:55:59 +01001004 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001005 unsigned int timer_quantum_ns;
Bert Kenwardd95e3292016-08-11 13:02:36 +01001006 unsigned int timer_max_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +00001007 bool irq_rx_adaptive;
Edward Creee6a43912020-08-18 13:44:50 +01001008 bool irqs_hooked;
Bert Kenward539de7c2016-08-11 13:02:09 +01001009 unsigned int irq_mod_step_us;
1010 unsigned int irq_rx_moderation_us;
Ben Hutchings62776d02010-06-23 11:30:07 +00001011 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001012
Ben Hutchings8ceee662008-04-27 12:55:59 +01001013 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +01001014 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001015
Ben Hutchings8313aca2010-09-10 06:41:57 +00001016 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +01001017 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +00001018 const struct efx_channel_type *
1019 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001020
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001021 unsigned int xdp_tx_queue_count;
1022 struct efx_tx_queue **xdp_tx_queues;
1023
Steve Hodgsonecc910f2010-09-10 06:42:22 +00001024 unsigned rxq_entries;
1025 unsigned txq_entries;
Ben Hutchings14bf718fb2012-05-22 01:27:58 +01001026 unsigned int txq_stop_thresh;
1027 unsigned int txq_wake_thresh;
1028
Ben Hutchings28e47c42012-02-15 01:58:49 +00001029 unsigned tx_dc_base;
1030 unsigned rx_dc_base;
1031 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001032 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +01001033
1034 unsigned int max_channels;
Edward Creede5f32e2020-06-29 14:33:44 +01001035 unsigned int max_vis;
Shradha Shahb0fbdae2015-08-28 10:55:42 +01001036 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +00001037 unsigned n_channels;
1038 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001039 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +00001040 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +00001041 unsigned n_tx_channels;
Edward Cree2935e3c2018-01-25 17:26:06 +00001042 unsigned n_extra_tx_channels;
Edward Creef9cac932020-07-02 17:29:24 +01001043 unsigned int tx_queues_per_channel;
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001044 unsigned int n_xdp_channels;
1045 unsigned int xdp_channel_offset;
1046 unsigned int xdp_tx_per_channel;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +04001047 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +00001048 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001049 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001050 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +00001051 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +00001052 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +00001053 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +01001054 unsigned int rx_prefix_size;
1055 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +01001056 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001057 int rx_packet_ts_offset;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001058 bool rx_scatter;
Edward Cree42356d92018-03-08 15:45:17 +00001059 struct efx_rss_context rss_context;
Edward Creee0a65e32018-03-27 17:44:36 +01001060 struct mutex rss_lock;
Edward Creedfcabb02020-05-11 13:28:20 +01001061 u32 vport_id;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001062
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001063 unsigned int_error_count;
1064 unsigned long int_error_expire;
1065
Edward Creee4fe9382020-05-11 13:29:09 +01001066 bool must_realloc_vis;
Ben Hutchingsd8291182012-10-05 23:35:41 +01001067 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001068 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +00001069 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001070 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +00001071 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001072
Ben Hutchings76884832009-11-29 15:10:44 +00001073#ifdef CONFIG_SFC_MTD
1074 struct list_head mtd_list;
1075#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001076
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001077 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001078 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001079
1080 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -08001081 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001082 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001083
Jon Cooper74cd60a2013-09-16 14:18:51 +01001084 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001085 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001086 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001087
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +01001088 netdev_features_t fixed_features;
1089
Edward Creec1be4822017-12-21 09:00:26 +00001090 u16 num_mac_stats;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001091 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001092 u64 rx_nodesc_drops_total;
1093 u64 rx_nodesc_drops_while_down;
1094 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001095
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001096 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +00001097 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001098 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001099 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001100 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +01001101 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001102
Edward Creec2ab85d2018-01-10 18:00:14 +00001103 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
Edward Cree7f61e6c2018-03-14 14:21:26 +00001104 u32 fec_config;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001105 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001106 unsigned int n_link_state_changes;
1107
Ben Hutchings964e6132012-11-19 23:08:22 +00001108 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001109 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -04001110 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +01001111 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001112
1113 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001114 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +00001115 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001116
1117 void *loopback_selftest;
Charles McLachlaneb9a36b2019-10-31 10:23:23 +00001118 /* We access loopback_selftest immediately before running XDP,
1119 * so we want them next to each other.
1120 */
1121 struct bpf_prog __rcu *xdp_prog;
Ben Hutchings64eebcf2010-09-20 08:43:07 +00001122
Edward Cree0d322412015-05-20 11:10:03 +01001123 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001124 void *filter_state;
1125#ifdef CONFIG_RFS_ACCEL
Edward Cree3af0f342018-03-27 17:41:59 +01001126 struct mutex rps_mutex;
Edward Creef9937402018-04-13 19:18:09 +01001127 unsigned long rps_slot_map;
1128 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
Edward Creef8d62032018-04-24 17:09:30 +01001129 spinlock_t rps_hash_lock;
1130 struct hlist_head *rps_hash_table;
1131 u32 rps_next_id;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001132#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +00001133
Alexandre Rames3881d8a2013-06-10 11:03:21 +01001134 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +00001135 atomic_t rxq_flush_pending;
1136 atomic_t rxq_flush_outstanding;
1137 wait_queue_head_t flush_wq;
1138
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001139#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001140 unsigned vf_count;
1141 unsigned vf_init_count;
1142 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001143#endif
1144
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001145 struct efx_ptp_data *ptp_data;
Edward Creeacaef3c12017-12-18 16:56:58 +00001146 bool ptp_warned;
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001147
Ben Hutchingsef215e62013-12-05 20:13:22 +00001148 char *vpd_sn;
Charles McLachlaneb9a36b2019-10-31 10:23:23 +00001149 bool xdp_rxq_info_failed;
Ben Hutchingsef215e62013-12-05 20:13:22 +00001150
Edward Cree51b35a42020-07-27 12:55:55 +01001151 struct notifier_block netdev_notifier;
1152
Edward Cree66a65122020-06-29 14:35:33 +01001153 unsigned int mem_bar;
Edward Cree61060c52020-07-27 12:55:41 +01001154 u32 reg_base;
Edward Cree66a65122020-06-29 14:35:33 +01001155
Ben Hutchingsab28c122010-12-06 22:53:15 +00001156 /* The following fields may be written more often */
1157
1158 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1159 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001160 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001161 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +01001162 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001163};
1164
Ben Hutchings55668612008-05-16 21:16:10 +01001165static inline int efx_dev_registered(struct efx_nic *efx)
1166{
1167 return efx->net_dev->reg_state == NETREG_REGISTERED;
1168}
1169
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001170static inline unsigned int efx_port_num(struct efx_nic *efx)
1171{
Ben Hutchings66020412013-06-10 18:03:17 +01001172 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001173}
1174
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001175struct efx_mtd_partition {
1176 struct list_head node;
1177 struct mtd_info mtd;
1178 const char *dev_type_name;
1179 const char *type_name;
1180 char name[IFNAMSIZ + 20];
1181};
1182
Jon Coopere5fbd972017-02-08 16:52:10 +00001183struct efx_udp_tunnel {
Jakub Kicinski205a55f2020-07-22 12:05:10 -07001184#define TUNNEL_ENCAP_UDP_PORT_ENTRY_INVALID 0xffff
Jon Coopere5fbd972017-02-08 16:52:10 +00001185 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1186 __be16 port;
Jon Coopere5fbd972017-02-08 16:52:10 +00001187};
1188
Ben Hutchings8ceee662008-04-27 12:55:59 +01001189/**
1190 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001191 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001192 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001193 * @probe: Probe the controller
1194 * @remove: Free resources allocated by probe()
1195 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001196 * @dimension_resources: Dimension controller resources (buffer table,
1197 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001198 * @fini: Shut down the controller
1199 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001200 * @map_reset_reason: Map ethtool reset reason to a reset method
1201 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001202 * @reset: Reset the controller hardware and possibly the PHY. This will
1203 * be called while the controller is uninitialised.
1204 * @probe_port: Probe the MAC and PHY
1205 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001206 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001207 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001208 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001209 * (for Falcon architecture)
1210 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1211 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001212 * @prepare_flr: Prepare for an FLR
1213 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001214 * @describe_stats: Describe statistics for ethtool
1215 * @update_stats: Update statistics not provided by event handling.
1216 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001217 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001218 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001219 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001220 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001221 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001222 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001223 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001224 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1225 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001226 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001227 * @get_wol: Get WoL configuration from driver state
1228 * @set_wol: Push WoL configuration to the NIC
1229 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001230 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001231 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001232 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001233 * @mcdi_request: Send an MCDI request with the given header and SDU.
1234 * The SDU length may be any value from 0 up to the protocol-
1235 * defined maximum, but its buffer will be padded to a multiple
1236 * of 4 bytes.
1237 * @mcdi_poll_response: Test whether an MCDI response is available.
1238 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1239 * be a multiple of 4. The length may not be, but the buffer
1240 * will be padded so it is safe to round up.
1241 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1242 * return an appropriate error code for aborting any current
1243 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001244 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1245 * be separately enabled after this.
1246 * @irq_test_generate: Generate a test IRQ
1247 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1248 * queue must be separately disabled before this.
1249 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1250 * a pointer to the &struct efx_msi_context for the channel.
1251 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1252 * is a pointer to the &struct efx_nic.
1253 * @tx_probe: Allocate resources for TX queue
1254 * @tx_init: Initialise TX queue on the NIC
1255 * @tx_remove: Free resources for TX queue
1256 * @tx_write: Write TX descriptors and doorbell
Edward Cree51b35a42020-07-27 12:55:55 +01001257 * @tx_enqueue: Add an SKB to TX queue
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001258 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Edward Creea707d182017-01-17 12:02:12 +00001259 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
Edward Cree42356d92018-03-08 15:45:17 +00001260 * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1261 * user RSS context to the NIC
1262 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1263 * RSS context back from the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001264 * @rx_probe: Allocate resources for RX queue
1265 * @rx_init: Initialise RX queue on the NIC
1266 * @rx_remove: Free resources for RX queue
1267 * @rx_write: Write RX descriptors and doorbell
1268 * @rx_defer_refill: Generate a refill reminder event
Edward Cree51b35a42020-07-27 12:55:55 +01001269 * @rx_packet: Receive the queued RX buffer on a channel
Edward Cree06888542020-08-14 13:26:22 +01001270 * @rx_buf_hash_valid: Determine whether the RX prefix contains a valid hash
Ben Hutchings86094f72013-08-21 19:51:04 +01001271 * @ev_probe: Allocate resources for event queue
1272 * @ev_init: Initialise event queue on the NIC
1273 * @ev_fini: Deinitialise event queue on the NIC
1274 * @ev_remove: Free resources for event queue
1275 * @ev_process: Process events for a queue, up to the given NAPI quota
1276 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1277 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001278 * @filter_table_probe: Probe filter capabilities and set up filter software state
1279 * @filter_table_restore: Restore filters removed from hardware
1280 * @filter_table_remove: Remove filters from hardware and tear down software state
1281 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1282 * @filter_insert: add or replace a filter
1283 * @filter_remove_safe: remove a filter by ID, carefully
1284 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001285 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1286 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001287 * @filter_count_rx_used: Get the number of filters in use at a given priority
1288 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1289 * @filter_get_rx_ids: Get list of RX filters at a given priority
Ben Hutchingsadd72472012-11-08 01:46:53 +00001290 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1291 * This must check whether the specified table entry is used by RFS
1292 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001293 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1294 * using efx_mtd_add()
1295 * @mtd_rename: Set an MTD partition name using the net device name
1296 * @mtd_read: Read from an MTD partition
1297 * @mtd_erase: Erase part of an MTD partition
1298 * @mtd_write: Write to an MTD partition
1299 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1300 * also notifies the driver that a writer has finished using this
1301 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001302 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001303 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1304 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001305 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1306 * and tx_type will already have been validated but this operation
1307 * must validate and update rx_filter.
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001308 * @get_phys_port_id: Get the underlying physical port id.
Shradha Shah910c8782015-05-20 11:12:48 +01001309 * @set_mac_address: Set the MAC address of the device
Edward Cree46d1efd2016-11-17 10:52:36 +00001310 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1311 * If %NULL, then device does not support any TSO version.
Jon Coopere5fbd972017-02-08 16:52:10 +00001312 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
Jon Coopere5fbd972017-02-08 16:52:10 +00001313 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
Edward Cree9b461322020-05-11 13:30:00 +01001314 * @print_additional_fwver: Dump NIC-specific additional FW version info
Edward Cree51b35a42020-07-27 12:55:55 +01001315 * @sensor_event: Handle a sensor event from MCDI
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001316 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001317 * @txd_ptr_tbl_base: TX descriptor ring base address
1318 * @rxd_ptr_tbl_base: RX descriptor ring base address
1319 * @buf_tbl_base: Buffer table base address
1320 * @evq_ptr_tbl_base: Event queue pointer table base address
1321 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001322 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001323 * @rx_prefix_size: Size of RX prefix before packet data
1324 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001325 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001326 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001327 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1328 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Edward Creede1deff2017-01-13 21:20:14 +00001329 * @option_descriptors: NIC supports TX option descriptors
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001330 * @min_interrupt_mode: Lowest capability interrupt mode supported
1331 * from &enum efx_int_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001332 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001333 * @offload_features: net_device feature flags for protocol offload
1334 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001335 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001336 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001337 */
1338struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001339 bool is_vf;
Edward Cree03714bb2017-12-18 16:55:50 +00001340 unsigned int (*mem_bar)(struct efx_nic *efx);
Ben Hutchingsb1057982012-09-19 00:56:47 +01001341 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001342 int (*probe)(struct efx_nic *efx);
1343 void (*remove)(struct efx_nic *efx);
1344 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001345 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001346 void (*fini)(struct efx_nic *efx);
1347 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001348 enum reset_type (*map_reset_reason)(enum reset_type reason);
1349 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001350 int (*reset)(struct efx_nic *efx, enum reset_type method);
1351 int (*probe_port)(struct efx_nic *efx);
1352 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001353 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001354 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001355 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001356 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001357 void (*prepare_flr)(struct efx_nic *efx);
1358 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001359 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1360 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1361 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001362 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001363 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001364 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001365 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001366 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001367 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001368 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Edward Creeaf3c38d2020-07-02 17:27:35 +01001369 int (*reconfigure_mac)(struct efx_nic *efx, bool mtu_only);
Ben Hutchings710b2082011-09-03 00:15:00 +01001370 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001371 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1372 int (*set_wol)(struct efx_nic *efx, u32 type);
1373 void (*resume_wol)(struct efx_nic *efx);
Tom Zhaobe904b82020-05-11 13:28:40 +01001374 unsigned int (*check_caps)(const struct efx_nic *efx,
1375 u8 flag,
1376 u32 offset);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001377 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001378 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001379 void (*mcdi_request)(struct efx_nic *efx,
1380 const efx_dword_t *hdr, size_t hdr_len,
1381 const efx_dword_t *sdu, size_t sdu_len);
1382 bool (*mcdi_poll_response)(struct efx_nic *efx);
1383 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1384 size_t pdu_offset, size_t pdu_len);
1385 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Daniel Pieczkoc577e592015-10-09 10:40:35 +01001386 void (*mcdi_reboot_detected)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001387 void (*irq_enable_master)(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +01001388 int (*irq_test_generate)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001389 void (*irq_disable_non_ev)(struct efx_nic *efx);
1390 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1391 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1392 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1393 void (*tx_init)(struct efx_tx_queue *tx_queue);
1394 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1395 void (*tx_write)(struct efx_tx_queue *tx_queue);
Edward Cree51b35a42020-07-27 12:55:55 +01001396 netdev_tx_t (*tx_enqueue)(struct efx_tx_queue *tx_queue, struct sk_buff *skb);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001397 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1398 dma_addr_t dma_addr, unsigned int len);
Jon Cooper267c0152015-05-06 00:59:38 +01001399 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
Edward Creef74d1992017-01-17 12:01:53 +00001400 const u32 *rx_indir_table, const u8 *key);
Edward Creea707d182017-01-17 12:02:12 +00001401 int (*rx_pull_rss_config)(struct efx_nic *efx);
Edward Cree42356d92018-03-08 15:45:17 +00001402 int (*rx_push_rss_context_config)(struct efx_nic *efx,
1403 struct efx_rss_context *ctx,
1404 const u32 *rx_indir_table,
1405 const u8 *key);
1406 int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1407 struct efx_rss_context *ctx);
1408 void (*rx_restore_rss_contexts)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001409 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1410 void (*rx_init)(struct efx_rx_queue *rx_queue);
1411 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1412 void (*rx_write)(struct efx_rx_queue *rx_queue);
1413 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
Edward Cree51b35a42020-07-27 12:55:55 +01001414 void (*rx_packet)(struct efx_channel *channel);
Edward Cree06888542020-08-14 13:26:22 +01001415 bool (*rx_buf_hash_valid)(const u8 *prefix);
Ben Hutchings86094f72013-08-21 19:51:04 +01001416 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001417 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001418 void (*ev_fini)(struct efx_channel *channel);
1419 void (*ev_remove)(struct efx_channel *channel);
1420 int (*ev_process)(struct efx_channel *channel, int quota);
1421 void (*ev_read_ack)(struct efx_channel *channel);
1422 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001423 int (*filter_table_probe)(struct efx_nic *efx);
1424 void (*filter_table_restore)(struct efx_nic *efx);
1425 void (*filter_table_remove)(struct efx_nic *efx);
1426 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1427 s32 (*filter_insert)(struct efx_nic *efx,
1428 struct efx_filter_spec *spec, bool replace);
1429 int (*filter_remove_safe)(struct efx_nic *efx,
1430 enum efx_filter_priority priority,
1431 u32 filter_id);
1432 int (*filter_get_safe)(struct efx_nic *efx,
1433 enum efx_filter_priority priority,
1434 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001435 int (*filter_clear_rx)(struct efx_nic *efx,
1436 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001437 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1438 enum efx_filter_priority priority);
1439 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1440 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1441 enum efx_filter_priority priority,
1442 u32 *buf, u32 size);
1443#ifdef CONFIG_RFS_ACCEL
Ben Hutchingsadd72472012-11-08 01:46:53 +00001444 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1445 unsigned int index);
1446#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001447#ifdef CONFIG_SFC_MTD
1448 int (*mtd_probe)(struct efx_nic *efx);
1449 void (*mtd_rename)(struct efx_mtd_partition *part);
1450 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1451 size_t *retlen, u8 *buffer);
1452 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1453 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1454 size_t *retlen, const u8 *buffer);
1455 int (*mtd_sync)(struct mtd_info *mtd);
1456#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001457 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001458 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001459 int (*ptp_set_ts_config)(struct efx_nic *efx,
1460 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001461 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Andrew Rybchenko4a53ea82016-06-15 17:48:32 +01001462 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1463 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001464 int (*get_phys_port_id)(struct efx_nic *efx,
1465 struct netdev_phys_item_id *ppid);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001466 int (*sriov_init)(struct efx_nic *efx);
1467 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001468 bool (*sriov_wanted)(struct efx_nic *efx);
1469 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001470 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1471 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1472 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1473 u8 qos);
1474 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1475 bool spoofchk);
1476 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1477 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001478 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1479 int link_state);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001480 int (*vswitching_probe)(struct efx_nic *efx);
1481 int (*vswitching_restore)(struct efx_nic *efx);
1482 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001483 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001484 int (*set_mac_address)(struct efx_nic *efx);
Edward Cree46d1efd2016-11-17 10:52:36 +00001485 u32 (*tso_versions)(struct efx_nic *efx);
Jon Coopere5fbd972017-02-08 16:52:10 +00001486 int (*udp_tnl_push_ports)(struct efx_nic *efx);
Jon Coopere5fbd972017-02-08 16:52:10 +00001487 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
Edward Cree9b461322020-05-11 13:30:00 +01001488 size_t (*print_additional_fwver)(struct efx_nic *efx, char *buf,
1489 size_t len);
Edward Cree51b35a42020-07-27 12:55:55 +01001490 void (*sensor_event)(struct efx_nic *efx, efx_qword_t *ev);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001491
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001492 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001493 unsigned int txd_ptr_tbl_base;
1494 unsigned int rxd_ptr_tbl_base;
1495 unsigned int buf_tbl_base;
1496 unsigned int evq_ptr_tbl_base;
1497 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001498 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001499 unsigned int rx_prefix_size;
1500 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001501 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001502 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001503 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001504 bool always_rx_scatter;
Edward Creede1deff2017-01-13 21:20:14 +00001505 bool option_descriptors;
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001506 unsigned int min_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001507 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001508 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001509 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001510 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001511 u32 hwtstamp_filters;
Edward Creef74d1992017-01-17 12:01:53 +00001512 unsigned int rx_hash_key_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001513};
1514
1515/**************************************************************************
1516 *
1517 * Prototypes and inline functions
1518 *
1519 *************************************************************************/
1520
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001521static inline struct efx_channel *
1522efx_get_channel(struct efx_nic *efx, unsigned index)
1523{
Edward Creee01b16a2016-12-02 15:51:33 +00001524 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001525 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001526}
1527
Ben Hutchings8ceee662008-04-27 12:55:59 +01001528/* Iterate over all used channels */
1529#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001530 for (_channel = (_efx)->channel[0]; \
1531 _channel; \
1532 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1533 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001534
Ben Hutchings7f967c02012-02-13 23:45:02 +00001535/* Iterate over all used channels in reverse */
1536#define efx_for_each_channel_rev(_channel, _efx) \
1537 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1538 _channel; \
1539 _channel = _channel->channel ? \
1540 (_efx)->channel[_channel->channel - 1] : NULL)
1541
Edward Cree51b35a42020-07-27 12:55:55 +01001542static inline struct efx_channel *
1543efx_get_tx_channel(struct efx_nic *efx, unsigned int index)
1544{
1545 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels);
1546 return efx->channel[efx->tx_channel_offset + index];
1547}
1548
Ben Hutchings97653432011-01-12 18:26:56 +00001549static inline struct efx_tx_queue *
1550efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1551{
Edward Creee01b16a2016-12-02 15:51:33 +00001552 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
Edward Creef9cac932020-07-02 17:29:24 +01001553 type >= efx->tx_queues_per_channel);
Ben Hutchings97653432011-01-12 18:26:56 +00001554 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1555}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001556
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001557static inline struct efx_channel *
1558efx_get_xdp_channel(struct efx_nic *efx, unsigned int index)
1559{
1560 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels);
1561 return efx->channel[efx->xdp_channel_offset + index];
1562}
1563
1564static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel)
1565{
1566 return channel->channel - channel->efx->xdp_channel_offset <
1567 channel->efx->n_xdp_channels;
1568}
1569
Ben Hutchings525da902011-02-07 23:04:38 +00001570static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1571{
Edward Cree8700aff2019-12-20 16:26:40 +00001572 return true;
Ben Hutchings525da902011-02-07 23:04:38 +00001573}
1574
Edward Creef9cac932020-07-02 17:29:24 +01001575static inline unsigned int efx_channel_num_tx_queues(struct efx_channel *channel)
1576{
1577 if (efx_channel_is_xdp_tx(channel))
1578 return channel->efx->xdp_tx_per_channel;
1579 return channel->efx->tx_queues_per_channel;
1580}
1581
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001582static inline struct efx_tx_queue *
1583efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1584{
Edward Creef9cac932020-07-02 17:29:24 +01001585 EFX_WARN_ON_ONCE_PARANOID(type >= efx_channel_num_tx_queues(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001586 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001587}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001588
1589/* Iterate over all TX queues belonging to a channel */
1590#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001591 if (!efx_channel_has_tx_queues(_channel)) \
1592 ; \
1593 else \
1594 for (_tx_queue = (_channel)->tx_queue; \
Edward Creef9cac932020-07-02 17:29:24 +01001595 _tx_queue < (_channel)->tx_queue + \
1596 efx_channel_num_tx_queues(_channel); \
Ben Hutchings73e00262012-02-23 00:45:50 +00001597 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001598
Ben Hutchings525da902011-02-07 23:04:38 +00001599static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1600{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001601 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001602}
1603
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001604static inline struct efx_rx_queue *
1605efx_channel_get_rx_queue(struct efx_channel *channel)
1606{
Edward Creee01b16a2016-12-02 15:51:33 +00001607 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001608 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001609}
1610
Ben Hutchings8ceee662008-04-27 12:55:59 +01001611/* Iterate over all RX queues belonging to a channel */
1612#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001613 if (!efx_channel_has_rx_queue(_channel)) \
1614 ; \
1615 else \
1616 for (_rx_queue = &(_channel)->rx_queue; \
1617 _rx_queue; \
1618 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001619
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001620static inline struct efx_channel *
1621efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1622{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001623 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001624}
1625
1626static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1627{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001628 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001629}
1630
Ben Hutchings8ceee662008-04-27 12:55:59 +01001631/* Returns a pointer to the specified receive buffer in the RX
1632 * descriptor queue.
1633 */
1634static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1635 unsigned int index)
1636{
Eric Dumazet807540b2010-09-23 05:40:09 +00001637 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001638}
1639
Alex Maftei (amaftei)e1253f32020-01-08 16:10:32 +00001640static inline struct efx_rx_buffer *
1641efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf)
1642{
1643 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask)))
1644 return efx_rx_buffer(rx_queue, 0);
1645 else
1646 return rx_buf + 1;
1647}
1648
Ben Hutchings8ceee662008-04-27 12:55:59 +01001649/**
1650 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1651 *
1652 * This calculates the maximum frame length that will be used for a
1653 * given MTU. The frame length will be equal to the MTU plus a
1654 * constant amount of header space and padding. This is the quantity
1655 * that the net driver will program into the MAC as the maximum frame
1656 * length.
1657 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001658 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001659 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001660 *
1661 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1662 * XGMII cycle). If the frame length reaches the maximum value in the
1663 * same cycle, the XMAC can miss the IPG altogether. We work around
1664 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001665 */
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001666#define EFX_FRAME_PAD 16
Ben Hutchings8ceee662008-04-27 12:55:59 +01001667#define EFX_MAX_FRAME_LEN(mtu) \
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001668 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001669
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001670static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1671{
1672 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1673}
1674static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1675{
1676 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1677}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001678
Edward Creed19a5372020-08-03 21:34:00 +01001679/* Get the max fill level of the TX queues on this channel */
1680static inline unsigned int
1681efx_channel_tx_fill_level(struct efx_channel *channel)
1682{
1683 struct efx_tx_queue *tx_queue;
1684 unsigned int fill_level = 0;
1685
1686 /* This function is currently only used by EF100, which maybe
1687 * could do something simpler and just compute the fill level
1688 * of the single TXQ that's really in use.
1689 */
1690 efx_for_each_channel_tx_queue(tx_queue, channel)
1691 fill_level = max(fill_level,
1692 tx_queue->insert_count - tx_queue->read_count);
1693
1694 return fill_level;
1695}
1696
Martin Habetse4478ad2016-06-15 17:51:07 +01001697/* Get all supported features.
1698 * If a feature is not fixed, it is present in hw_features.
1699 * If a feature is fixed, it does not present in hw_features, but
1700 * always in features.
1701 */
1702static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1703{
1704 const struct net_device *net_dev = efx->net_dev;
1705
1706 return net_dev->features | net_dev->hw_features;
1707}
1708
Bert Kenwarde9117e52016-11-17 10:51:54 +00001709/* Get the current TX queue insert index. */
1710static inline unsigned int
1711efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1712{
1713 return tx_queue->insert_count & tx_queue->ptr_mask;
1714}
1715
1716/* Get a TX buffer. */
1717static inline struct efx_tx_buffer *
1718__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1719{
1720 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1721}
1722
1723/* Get a TX buffer, checking it's not currently in use. */
1724static inline struct efx_tx_buffer *
1725efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1726{
1727 struct efx_tx_buffer *buffer =
1728 __efx_tx_queue_get_insert_buffer(tx_queue);
1729
Edward Creee01b16a2016-12-02 15:51:33 +00001730 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1731 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1732 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001733
1734 return buffer;
1735}
1736
Ben Hutchings8ceee662008-04-27 12:55:59 +01001737#endif /* EFX_NET_DRIVER_H */