blob: 3dd42f3136fe4e9e233eeabdab01f721afe605c2 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010028#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070029#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010030#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000031#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010032#include <net/busy_poll.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
34#include "enum.h"
35#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000036#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010037
Ben Hutchings8ceee662008-04-27 12:55:59 +010038/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000043
Edward Cree5a6681e2016-11-28 18:55:34 +000044#define EFX_DRIVER_VERSION "4.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010045
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000046#ifdef DEBUG
Edward Creee01b16a2016-12-02 15:51:33 +000047#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
Edward Creee01b16a2016-12-02 15:51:33 +000050#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
Ben Hutchings8ceee662008-04-27 12:55:59 +010051#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
Ben Hutchings8ceee662008-04-27 12:55:59 +010054/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000060#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000062#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010063#define EFX_EXTRA_CHANNEL_PTP 1
64#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010065
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000066/* Checksum generation is a per-queue option in hardware, so each
67 * queue visible to the networking core is backed by two hardware TX
68 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000069#define EFX_MAX_TX_TC 2
70#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
71#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
72#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
73#define EFX_TXQ_TYPES 4
74#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010075
Ben Hutchings85740cdf2013-01-29 23:33:15 +000076/* Maximum possible MTU the driver supports */
77#define EFX_MAX_MTU (9 * 1024)
78
Bert Kenward72a31d82016-09-06 17:50:00 +010079/* Minimum MTU, from RFC791 (IP) */
80#define EFX_MIN_MTU 68
81
Ben Hutchings950c54d2013-05-13 12:01:22 +000082/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
83 * and should be a multiple of the cache line size.
84 */
85#define EFX_RX_USR_BUF_SIZE (2048 - 256)
86
87/* If possible, we should ensure cache line alignment at start and end
88 * of every buffer. Otherwise, we just need to ensure 4-byte
89 * alignment of the network header.
90 */
91#if NET_IP_ALIGN == 0
92#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
93#else
94#define EFX_RX_BUF_ALIGNMENT 4
95#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000096
Stuart Hodgson7c236c42012-09-03 11:09:36 +010097/* Forward declare Precision Time Protocol (PTP) support structure. */
98struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +000099struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100100
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100101struct efx_self_tests;
102
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100104 * struct efx_buffer - A general-purpose DMA buffer
105 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 * @dma_addr: DMA base address of the buffer
107 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100109 * The NIC uses these buffers for its interrupt status registers and
110 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100112struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 void *addr;
114 dma_addr_t dma_addr;
115 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100116};
117
118/**
119 * struct efx_special_buffer - DMA buffer entered into buffer table
120 * @buf: Standard &struct efx_buffer
121 * @index: Buffer index within controller;s buffer table
122 * @entries: Number of buffer table entries
123 *
124 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
125 * Event and descriptor rings are addressed via one or more buffer
126 * table entries (and so can be physically non-contiguous, although we
127 * currently do not take advantage of that). On Falcon and Siena we
128 * have to take care of allocating and initialising the entries
129 * ourselves. On later hardware this is managed by the firmware and
130 * @index and @entries are left as 0.
131 */
132struct efx_special_buffer {
133 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000134 unsigned int index;
135 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100136};
137
138/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100139 * struct efx_tx_buffer - buffer state for a TX descriptor
140 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
141 * freed when descriptor completes
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000142 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100144 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145 * @len: Length of this fragment.
146 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000148 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
149 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100150 */
151struct efx_tx_buffer {
Dan Carpentere3739092016-11-25 13:43:04 +0300152 const struct sk_buff *skb;
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000153 union {
154 efx_qword_t option;
155 dma_addr_t dma_addr;
156 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100157 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000160 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100162#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
163#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100164#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000165#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166
167/**
168 * struct efx_tx_queue - An Efx TX queue
169 *
170 * This is a ring buffer of TX fragments.
171 * Since the TX completion path always executes on the same
172 * CPU and the xmit path can operate on different CPUs,
173 * performance is increased by ensuring that the completion
174 * path and the xmit path operate on different cache lines.
175 * This is particularly important if the xmit path is always
176 * executing on one CPU which is different from the completion
177 * path. There is also a cache line for members which are
178 * read but not written on the fast path.
179 *
180 * @efx: The associated Efx NIC
181 * @queue: DMA queue number
Bert Kenward93171b12015-11-30 09:05:35 +0000182 * @tso_version: Version of TSO in use for this queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000184 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 * @buffer: The software buffer ring
Bert Kenwarde9117e52016-11-17 10:51:54 +0000186 * @cb_page: Array of pages of copy buffers. Carved up according to
187 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000189 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100190 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
191 * Size of the region is efx_piobuf_size.
192 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000193 * @initialised: Has hardware queue been initialised?
Bert Kenwarde9117e52016-11-17 10:51:54 +0000194 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
195 * may also map tx data, depending on the nature of the TSO implementation.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100196 * @read_count: Current read pointer.
197 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000198 * @old_write_count: The value of @write_count when last checked.
199 * This is here for performance reasons. The xmit path will
200 * only get the up-to-date value of @write_count if this
201 * variable indicates that the queue is empty. This is to
202 * avoid cache-line ping-pong between the xmit path and the
203 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100204 * @merge_events: Number of TX merged completion events
Ben Hutchings8ceee662008-04-27 12:55:59 +0100205 * @insert_count: Current insert pointer
206 * This is the number of buffers that have been added to the
207 * software ring.
208 * @write_count: Current write pointer
209 * This is the number of buffers that have been added to the
210 * hardware ring.
Edward Creede1deff2017-01-13 21:20:14 +0000211 * @packet_write_count: Completable write pointer
212 * This is the write pointer of the last packet written.
213 * Normally this will equal @write_count, but as option descriptors
214 * don't produce completion events, they won't update this.
215 * Filled in iff @efx->type->option_descriptors; only used for PIO.
216 * Thus, this is written and used on EF10, and neither on farch.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217 * @old_read_count: The value of read_count when last checked.
218 * This is here for performance reasons. The xmit path will
219 * only get the up-to-date value of read_count if this
220 * variable indicates that the queue is full. This is to
221 * avoid cache-line ping-pong between the xmit path and the
222 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100223 * @tso_bursts: Number of times TSO xmit invoked by kernel
224 * @tso_long_headers: Number of packets with headers too long for standard
225 * blocks
226 * @tso_packets: Number of packets via the TSO xmit path
Edward Cree46d1efd2016-11-17 10:52:36 +0000227 * @tso_fallbacks: Number of times TSO fallback used
Ben Hutchingscd385572010-11-15 23:53:11 +0000228 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100229 * @pio_packets: Number of times the TX PIO feature has been used
Martin Habetsb2663a42015-11-02 12:51:31 +0000230 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
Bert Kenwarde9117e52016-11-17 10:51:54 +0000231 * @cb_packets: Number of times the TX copybreak feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000232 * @empty_read_count: If the completion path has seen the queue as empty
233 * and the transmission path has not yet checked this, the value of
234 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100235 */
236struct efx_tx_queue {
237 /* Members which don't change on the fast path */
238 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000239 unsigned queue;
Bert Kenward93171b12015-11-30 09:05:35 +0000240 unsigned int tso_version;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100241 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000242 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243 struct efx_tx_buffer *buffer;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000244 struct efx_buffer *cb_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100245 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000246 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100247 void __iomem *piobuf;
248 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000249 bool initialised;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000250
251 /* Function pointers used in the fast path. */
252 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100253
254 /* Members used mainly on the completion path */
255 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000256 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100257 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100258 unsigned int bytes_compl;
259 unsigned int pkts_compl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260
261 /* Members used only on the xmit path */
262 unsigned int insert_count ____cacheline_aligned_in_smp;
263 unsigned int write_count;
Edward Creede1deff2017-01-13 21:20:14 +0000264 unsigned int packet_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100265 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100266 unsigned int tso_bursts;
267 unsigned int tso_long_headers;
268 unsigned int tso_packets;
Edward Cree46d1efd2016-11-17 10:52:36 +0000269 unsigned int tso_fallbacks;
Ben Hutchingscd385572010-11-15 23:53:11 +0000270 unsigned int pushes;
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100271 unsigned int pio_packets;
Martin Habetsb2663a42015-11-02 12:51:31 +0000272 bool xmit_more_available;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000273 unsigned int cb_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100274 /* Statistics to supplement MAC stats */
275 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000276
277 /* Members shared between paths and sometimes updated */
278 unsigned int empty_read_count ____cacheline_aligned_in_smp;
279#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100280 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100281};
282
Bert Kenwarde9117e52016-11-17 10:51:54 +0000283#define EFX_TX_CB_ORDER 7
284#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
285
Ben Hutchings8ceee662008-04-27 12:55:59 +0100286/**
287 * struct efx_rx_buffer - An Efx RX data buffer
288 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000289 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100290 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000291 * @page_offset: If pending: offset in @page of DMA base address.
292 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000293 * @len: If pending: length for DMA descriptor.
294 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000295 * @flags: Flags for buffer and packet state. These are only set on the
296 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100297 */
298struct efx_rx_buffer {
299 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000300 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000301 u16 page_offset;
302 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100303 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100304};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000305#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100306#define EFX_RX_PKT_CSUMMED 0x0002
307#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100308#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100309#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Jon Cooperda50ae22017-02-08 16:51:02 +0000310#define EFX_RX_PKT_CSUM_LEVEL 0x0200
Ben Hutchings8ceee662008-04-27 12:55:59 +0100311
312/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000313 * struct efx_rx_page_state - Page-based rx buffer state
314 *
315 * Inserted at the start of every page allocated for receive buffers.
316 * Used to facilitate sharing dma mappings between recycled rx buffers
317 * and those passed up to the kernel.
318 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000319 * @dma_addr: The dma address of this page.
320 */
321struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000322 dma_addr_t dma_addr;
323
324 unsigned int __pad[0] ____cacheline_aligned;
325};
326
327/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100328 * struct efx_rx_queue - An Efx RX queue
329 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100330 * @core_index: Index of network core RX queue. Will be >= 0 iff this
331 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100332 * @buffer: The software buffer ring
333 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000334 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100335 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000336 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
337 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 * @added_count: Number of buffers added to the receive queue.
339 * @notified_count: Number of buffers given to NIC (<= @added_count).
340 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000341 * @scatter_n: Used by NIC specific receive code.
342 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000343 * @page_ring: The ring to store DMA mapped pages for reuse.
344 * @page_add: Counter to calculate the write pointer for the recycle ring.
345 * @page_remove: Counter to calculate the read pointer for the recycle ring.
346 * @page_recycle_count: The number of pages that have been recycled.
347 * @page_recycle_failed: The number of pages that couldn't be recycled because
348 * the kernel still held a reference to them.
349 * @page_recycle_full: The number of pages that were released because the
350 * recycle ring was full.
351 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100352 * @max_fill: RX descriptor maximum fill level (<= ring size)
353 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
354 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100355 * @min_fill: RX descriptor minimum non-zero fill level.
356 * This records the minimum fill level observed when a ring
357 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000358 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000359 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 */
361struct efx_rx_queue {
362 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100363 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 struct efx_rx_buffer *buffer;
365 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000366 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100367 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000368 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000370 unsigned int added_count;
371 unsigned int notified_count;
372 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000373 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000374 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000375 struct page **page_ring;
376 unsigned int page_add;
377 unsigned int page_remove;
378 unsigned int page_recycle_count;
379 unsigned int page_recycle_failed;
380 unsigned int page_recycle_full;
381 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100382 unsigned int max_fill;
383 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100384 unsigned int min_fill;
385 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000386 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000387 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100388 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100389 /* Statistics to supplement MAC stats */
390 unsigned long rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100391};
392
Jon Cooperbd9a2652013-11-18 12:54:41 +0000393enum efx_sync_events_state {
394 SYNC_EVENTS_DISABLED = 0,
395 SYNC_EVENTS_QUIESCENT,
396 SYNC_EVENTS_REQUESTED,
397 SYNC_EVENTS_VALID,
398};
399
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400/**
401 * struct efx_channel - An Efx channel
402 *
403 * A channel comprises an event queue, at least one TX queue, at least
404 * one RX queue, and an associated tasklet for processing the event
405 * queue.
406 *
407 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100408 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000409 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100410 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100411 * @enabled: Channel enabled indicator
412 * @irq: IRQ number (MSI and MSI-X only)
Bert Kenward539de7c2016-08-11 13:02:09 +0100413 * @irq_moderation_us: IRQ moderation value (in microseconds)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100414 * @napi_dev: Net device used with NAPI
415 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100416 * @state: state for NAPI vs busy polling
417 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100418 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000419 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000421 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000422 * @irq_count: Number of IRQs since last adaptive moderation decision
423 * @irq_mod_score: IRQ moderation score
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100424 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
425 * indexed by filter ID
Ben Hutchings8ceee662008-04-27 12:55:59 +0100426 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100427 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
428 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000429 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100430 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
431 * @n_rx_overlength: Count of RX_OVERLENGTH errors
432 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000433 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
434 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100435 * @n_rx_merge_events: Number of RX merged completion events
436 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000437 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
438 * __efx_rx_packet(), or zero if there is none
439 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
440 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000441 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000442 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000443 * @sync_events_state: Current state of sync events on this channel
444 * @sync_timestamp_major: Major part of the last ptp sync event
445 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100446 */
447struct efx_channel {
448 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000450 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100451 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100452 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100453 int irq;
Bert Kenward539de7c2016-08-11 13:02:09 +0100454 unsigned int irq_moderation_us;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100455 struct net_device *napi_dev;
456 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100457#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000458 unsigned long busy_poll_state;
459#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100460 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000461 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100462 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000463 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000465 unsigned int irq_count;
466 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000467#ifdef CONFIG_RFS_ACCEL
468 unsigned int rfs_filters_added;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100469#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
470 u32 *rps_flow_id;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000471#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000472
Jon Coopera0ee3542017-02-08 16:50:40 +0000473 unsigned int n_rx_tobe_disc;
474 unsigned int n_rx_ip_hdr_chksum_err;
475 unsigned int n_rx_tcp_udp_chksum_err;
476 unsigned int n_rx_outer_ip_hdr_chksum_err;
477 unsigned int n_rx_outer_tcp_udp_chksum_err;
478 unsigned int n_rx_inner_ip_hdr_chksum_err;
479 unsigned int n_rx_inner_tcp_udp_chksum_err;
480 unsigned int n_rx_eth_crc_err;
481 unsigned int n_rx_mcast_mismatch;
482 unsigned int n_rx_frm_trunc;
483 unsigned int n_rx_overlength;
484 unsigned int n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000485 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100486 unsigned int n_rx_merge_events;
487 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000489 unsigned int rx_pkt_n_frags;
490 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100491
Ben Hutchings8313aca2010-09-10 06:41:57 +0000492 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000493 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000494
495 enum efx_sync_events_state sync_events_state;
496 u32 sync_timestamp_major;
497 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100498};
499
Ben Hutchings7f967c02012-02-13 23:45:02 +0000500/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100501 * struct efx_msi_context - Context for each MSI
502 * @efx: The associated NIC
503 * @index: Index of the channel/IRQ
504 * @name: Name of the channel/IRQ
505 *
506 * Unlike &struct efx_channel, this is never reallocated and is always
507 * safe for the IRQ handler to access.
508 */
509struct efx_msi_context {
510 struct efx_nic *efx;
511 unsigned int index;
512 char name[IFNAMSIZ + 6];
513};
514
515/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000516 * struct efx_channel_type - distinguishes traffic and extra channels
517 * @handle_no_channel: Handle failure to allocate an extra channel
518 * @pre_probe: Set up extra state prior to initialisation
519 * @post_remove: Tear down extra state after finalisation, if allocated.
520 * May be called on channels that have not been probed.
521 * @get_name: Generate the channel's name (used for its IRQ handler)
522 * @copy: Copy the channel state prior to reallocation. May be %NULL if
523 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100524 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000525 * @keep_eventq: Flag for whether event queue should be kept initialised
526 * while the device is stopped
527 */
528struct efx_channel_type {
529 void (*handle_no_channel)(struct efx_nic *);
530 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100531 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000532 void (*get_name)(struct efx_channel *, char *buf, size_t len);
533 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc652013-03-05 20:13:54 +0000534 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000535 bool keep_eventq;
536};
537
Ben Hutchings398468e2009-11-23 16:03:45 +0000538enum efx_led_mode {
539 EFX_LED_OFF = 0,
540 EFX_LED_ON = 1,
541 EFX_LED_DEFAULT = 2
542};
543
Ben Hutchingsc4593022009-11-23 16:08:17 +0000544#define STRING_TABLE_LOOKUP(val, member) \
545 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
546
Ben Hutchings18e83e42012-01-05 19:05:20 +0000547extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000548extern const unsigned int efx_loopback_mode_max;
549#define LOOPBACK_MODE(efx) \
550 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
551
Ben Hutchings18e83e42012-01-05 19:05:20 +0000552extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000553extern const unsigned int efx_reset_type_max;
554#define RESET_TYPE(type) \
555 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100556
Jon Coopere5fbd972017-02-08 16:52:10 +0000557void efx_get_udp_tunnel_type_name(u16 type, char *buf, size_t buflen);
558
Ben Hutchings8ceee662008-04-27 12:55:59 +0100559enum efx_int_mode {
560 /* Be careful if altering to correct macro below */
561 EFX_INT_MODE_MSIX = 0,
562 EFX_INT_MODE_MSI = 1,
563 EFX_INT_MODE_LEGACY = 2,
564 EFX_INT_MODE_MAX /* Insert any new items before this */
565};
566#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
567
Ben Hutchings8ceee662008-04-27 12:55:59 +0100568enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100569 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
570 STATE_READY = 1, /* hardware ready and netdev registered */
571 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000572 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100573};
574
Ben Hutchings8ceee662008-04-27 12:55:59 +0100575/* Forward declaration */
576struct efx_nic;
577
578/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400579#define EFX_FC_RX FLOW_CTRL_RX
580#define EFX_FC_TX FLOW_CTRL_TX
581#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800583/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000584 * struct efx_link_state - Current state of the link
585 * @up: Link is up
586 * @fd: Link is full-duplex
587 * @fc: Actual flow control flags
588 * @speed: Link speed (Mbps)
589 */
590struct efx_link_state {
591 bool up;
592 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400593 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000594 unsigned int speed;
595};
596
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000597static inline bool efx_link_state_equal(const struct efx_link_state *left,
598 const struct efx_link_state *right)
599{
600 return left->up == right->up && left->fd == right->fd &&
601 left->fc == right->fc && left->speed == right->speed;
602}
603
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000604/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100605 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000606 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
607 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100608 * @init: Initialise PHY
609 * @fini: Shut down PHY
610 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000611 * @poll: Update @link_state and report whether it changed.
612 * Serialised by the mac_lock.
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100613 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
614 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000615 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800616 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000617 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000618 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000619 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800620 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100621 */
622struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000623 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100624 int (*init) (struct efx_nic *efx);
625 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000626 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000627 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000628 bool (*poll) (struct efx_nic *efx);
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100629 void (*get_link_ksettings)(struct efx_nic *efx,
630 struct ethtool_link_ksettings *cmd);
631 int (*set_link_ksettings)(struct efx_nic *efx,
632 const struct ethtool_link_ksettings *cmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000633 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000634 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000635 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800636 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100637 int (*get_module_eeprom) (struct efx_nic *efx,
638 struct ethtool_eeprom *ee,
639 u8 *data);
640 int (*get_module_info) (struct efx_nic *efx,
641 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100642};
643
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100644/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000645 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100646 * @PHY_MODE_NORMAL: on and should pass traffic
647 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000648 * @PHY_MODE_LOW_POWER: set to low power through MDIO
649 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100650 * @PHY_MODE_SPECIAL: on but will not pass traffic
651 */
652enum efx_phy_mode {
653 PHY_MODE_NORMAL = 0,
654 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000655 PHY_MODE_LOW_POWER = 2,
656 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100657 PHY_MODE_SPECIAL = 8,
658};
659
660static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
661{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100662 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100663}
664
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000665/**
666 * struct efx_hw_stat_desc - Description of a hardware statistic
667 * @name: Name of the statistic as visible through ethtool, or %NULL if
668 * it should not be exposed
669 * @dma_width: Width in bits (0 for non-DMA statistics)
670 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100671 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000672struct efx_hw_stat_desc {
673 const char *name;
674 u16 dma_width;
675 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100676};
677
678/* Number of bits used in a multicast filter hash address */
679#define EFX_MCAST_HASH_BITS 8
680
681/* Number of (single-bit) entries in a multicast filter hash */
682#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
683
684/* An Efx multicast filter hash */
685union efx_multicast_hash {
686 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
687 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
688};
689
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000690struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000691
Ben Hutchings8ceee662008-04-27 12:55:59 +0100692/**
693 * struct efx_nic - an Efx NIC
694 * @name: Device name (net device name or bus id before net device registered)
695 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100696 * @node: List node for maintaning primary/secondary function lists
697 * @primary: &struct efx_nic instance for the primary function of this
698 * controller. May be the same structure, and may be %NULL if no
699 * primary function is bound. Serialised by rtnl_lock.
700 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
701 * functions of the controller, if this is for the primary function.
702 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100703 * @type: Controller type attributes
704 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100705 * @workqueue: Workqueue for port reconfigures and the HW monitor.
706 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800707 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100708 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100709 * @membase_phys: Memory BAR value as physical address
710 * @membase: Memory BAR value
Edward Cree71827442017-12-18 16:56:19 +0000711 * @vi_stride: step between per-VI registers / memory regions
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000713 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Bert Kenwardd95e3292016-08-11 13:02:36 +0100714 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000715 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
Bert Kenward539de7c2016-08-11 13:02:09 +0100716 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
717 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000718 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100719 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100720 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100721 * @tx_queue: TX DMA queues
722 * @rx_queue: RX DMA queues
723 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100724 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000725 * @extra_channel_types: Types of extra (non-traffic) channels that
726 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000727 * @rxq_entries: Size of receive queues requested by user.
728 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100729 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
730 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000731 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
732 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
733 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000734 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800735 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000736 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
737 * @n_tx_channels: Number of channels used for TX
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400738 * @rx_ip_align: RX DMA address offset to have IP header aligned in
739 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000740 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100741 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000742 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
743 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100744 * @rx_prefix_size: Size of RX prefix before packet data
745 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
746 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100747 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
748 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000749 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
750 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings78d41892010-12-02 13:47:56 +0000751 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000752 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000753 * @rx_scatter: Scatter mode enabled for receives
Edward Cree4fdda952017-01-04 15:10:56 +0000754 * @rss_active: RSS enabled on hardware
Edward Creeb718c882016-11-03 22:12:58 +0000755 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000756 * @int_error_count: Number of internal errors seen recently
757 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100758 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
759 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100760 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000761 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000762 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000763 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000764 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300765 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100766 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100767 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100768 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000770 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
771 * efx_mac_work() with kernel interfaces. Safe to read under any
772 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
773 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774 * @port_initialized: Port initialized?
775 * @net_dev: Operating system network device. Consider holding the rtnl lock
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100776 * @fixed_features: Features which cannot be turned off
Edward Creec1be4822017-12-21 09:00:26 +0000777 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
778 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100779 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100780 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781 * @phy_op: PHY interface
782 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000783 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000784 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100785 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000786 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000787 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100788 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000789 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
790 * Protected by @mac_lock.
791 * @multicast_hash: Multicast hash table for Falcon-arch.
792 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800793 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100794 * @fc_disable: When non-zero flow control is disabled. Typically used to
795 * ensure that network back pressure doesn't delay dma queue flushes.
796 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000797 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100798 * @loopback_mode: Loopback status
799 * @loopback_modes: Supported loopback mode bitmask
800 * @loopback_selftest: Offline self-test private state
Edward Cree0d322412015-05-20 11:10:03 +0100801 * @filter_sem: Filter table rw_semaphore, for freeing the table
802 * @filter_lock: Filter table lock, for mere content changes
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100803 * @filter_state: Architecture-dependent filter table state
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100804 * @rps_expire_channel: Next channel to check for expiry
805 * @rps_expire_index: Next index to check for expiry in
806 * @rps_expire_channel's @rps_flow_id
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100807 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000808 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
809 * Decremented when the efx_flush_rx_queue() is called.
810 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
811 * completed (either success or failure). Not used when MCDI is used to
812 * flush receive queues.
813 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000814 * @vf_count: Number of VFs intended to be enabled.
815 * @vf_init_count: Number of VFs that have been fully initialised.
816 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100817 * @ptp_data: PTP state data
Edward Creeacaef3c12017-12-18 16:56:58 +0000818 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
Ben Hutchingsef215e62013-12-05 20:13:22 +0000819 * @vpd_sn: Serial number read from VPD
Ben Hutchingsab28c122010-12-06 22:53:15 +0000820 * @monitor_work: Hardware monitor workitem
821 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000822 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
823 * field is used by efx_test_interrupts() to verify that an
824 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000825 * @stats_lock: Statistics update lock. Must be held when calling
826 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100827 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100828 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000829 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100830 */
831struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000832 /* The following fields should be written very rarely */
833
Ben Hutchings8ceee662008-04-27 12:55:59 +0100834 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100835 struct list_head node;
836 struct efx_nic *primary;
837 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100838 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100839 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100840 const struct efx_nic_type *type;
841 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000842 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100843 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800844 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100845 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100846 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100847 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000848
Edward Cree71827442017-12-18 16:56:19 +0000849 unsigned int vi_stride;
850
Ben Hutchings8ceee662008-04-27 12:55:59 +0100851 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000852 unsigned int timer_quantum_ns;
Bert Kenwardd95e3292016-08-11 13:02:36 +0100853 unsigned int timer_max_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000854 bool irq_rx_adaptive;
Bert Kenward539de7c2016-08-11 13:02:09 +0100855 unsigned int irq_mod_step_us;
856 unsigned int irq_rx_moderation_us;
Ben Hutchings62776d02010-06-23 11:30:07 +0000857 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100858
Ben Hutchings8ceee662008-04-27 12:55:59 +0100859 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100860 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100861
Ben Hutchings8313aca2010-09-10 06:41:57 +0000862 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100863 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000864 const struct efx_channel_type *
865 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100866
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000867 unsigned rxq_entries;
868 unsigned txq_entries;
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100869 unsigned int txq_stop_thresh;
870 unsigned int txq_wake_thresh;
871
Ben Hutchings28e47c42012-02-15 01:58:49 +0000872 unsigned tx_dc_base;
873 unsigned rx_dc_base;
874 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000875 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100876
877 unsigned int max_channels;
Shradha Shahb0fbdae2015-08-28 10:55:42 +0100878 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000879 unsigned n_channels;
880 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000881 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000882 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000883 unsigned n_tx_channels;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400884 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +0000885 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100886 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000887 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000888 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000889 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000890 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100891 unsigned int rx_prefix_size;
892 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100893 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +0000894 int rx_packet_ts_offset;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000895 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000896 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000897 bool rx_scatter;
Edward Cree4fdda952017-01-04 15:10:56 +0000898 bool rss_active;
Edward Creeb718c882016-11-03 22:12:58 +0000899 bool rx_hash_udp_4tuple;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100900
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000901 unsigned int_error_count;
902 unsigned long int_error_expire;
903
Ben Hutchingsd8291182012-10-05 23:35:41 +0100904 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100905 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000906 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000907 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000908 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100909
Ben Hutchings76884832009-11-29 15:10:44 +0000910#ifdef CONFIG_SFC_MTD
911 struct list_head mtd_list;
912#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100913
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000914 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100915 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100916
917 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800918 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100919 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100920
Jon Cooper74cd60a2013-09-16 14:18:51 +0100921 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100922 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100923 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100924
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100925 netdev_features_t fixed_features;
926
Edward Creec1be4822017-12-21 09:00:26 +0000927 u16 num_mac_stats;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100928 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +0100929 u64 rx_nodesc_drops_total;
930 u64 rx_nodesc_drops_while_down;
931 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000933 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000934 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100935 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000936 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000937 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100938 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100939
Edward Creec2ab85d2018-01-10 18:00:14 +0000940 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000941 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100942 unsigned int n_link_state_changes;
943
Ben Hutchings964e6132012-11-19 23:08:22 +0000944 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400946 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100947 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100948
949 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100950 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000951 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100952
953 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000954
Edward Cree0d322412015-05-20 11:10:03 +0100955 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100956 spinlock_t filter_lock;
957 void *filter_state;
958#ifdef CONFIG_RFS_ACCEL
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100959 unsigned int rps_expire_channel;
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100960 unsigned int rps_expire_index;
961#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +0000962
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100963 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000964 atomic_t rxq_flush_pending;
965 atomic_t rxq_flush_outstanding;
966 wait_queue_head_t flush_wq;
967
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000968#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000969 unsigned vf_count;
970 unsigned vf_init_count;
971 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000972#endif
973
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100974 struct efx_ptp_data *ptp_data;
Edward Creeacaef3c12017-12-18 16:56:58 +0000975 bool ptp_warned;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100976
Ben Hutchingsef215e62013-12-05 20:13:22 +0000977 char *vpd_sn;
978
Ben Hutchingsab28c122010-12-06 22:53:15 +0000979 /* The following fields may be written more often */
980
981 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
982 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000983 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000984 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +0100985 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100986};
987
Ben Hutchings55668612008-05-16 21:16:10 +0100988static inline int efx_dev_registered(struct efx_nic *efx)
989{
990 return efx->net_dev->reg_state == NETREG_REGISTERED;
991}
992
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000993static inline unsigned int efx_port_num(struct efx_nic *efx)
994{
Ben Hutchings66020412013-06-10 18:03:17 +0100995 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000996}
997
Ben Hutchings45a3fd52012-11-28 04:38:14 +0000998struct efx_mtd_partition {
999 struct list_head node;
1000 struct mtd_info mtd;
1001 const char *dev_type_name;
1002 const char *type_name;
1003 char name[IFNAMSIZ + 20];
1004};
1005
Jon Coopere5fbd972017-02-08 16:52:10 +00001006struct efx_udp_tunnel {
1007 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1008 __be16 port;
1009 /* Count of repeated adds of the same port. Used only inside the list,
1010 * not in request arguments.
1011 */
1012 u16 count;
1013};
1014
Ben Hutchings8ceee662008-04-27 12:55:59 +01001015/**
1016 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001017 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001018 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001019 * @probe: Probe the controller
1020 * @remove: Free resources allocated by probe()
1021 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001022 * @dimension_resources: Dimension controller resources (buffer table,
1023 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001024 * @fini: Shut down the controller
1025 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001026 * @map_reset_reason: Map ethtool reset reason to a reset method
1027 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001028 * @reset: Reset the controller hardware and possibly the PHY. This will
1029 * be called while the controller is uninitialised.
1030 * @probe_port: Probe the MAC and PHY
1031 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001032 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001033 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001034 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001035 * (for Falcon architecture)
1036 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1037 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001038 * @prepare_flr: Prepare for an FLR
1039 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001040 * @describe_stats: Describe statistics for ethtool
1041 * @update_stats: Update statistics not provided by event handling.
1042 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001043 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001044 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001045 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001046 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001047 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001048 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001049 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001050 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1051 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001052 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001053 * @get_wol: Get WoL configuration from driver state
1054 * @set_wol: Push WoL configuration to the NIC
1055 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001056 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001057 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001058 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001059 * @mcdi_request: Send an MCDI request with the given header and SDU.
1060 * The SDU length may be any value from 0 up to the protocol-
1061 * defined maximum, but its buffer will be padded to a multiple
1062 * of 4 bytes.
1063 * @mcdi_poll_response: Test whether an MCDI response is available.
1064 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1065 * be a multiple of 4. The length may not be, but the buffer
1066 * will be padded so it is safe to round up.
1067 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1068 * return an appropriate error code for aborting any current
1069 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001070 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1071 * be separately enabled after this.
1072 * @irq_test_generate: Generate a test IRQ
1073 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1074 * queue must be separately disabled before this.
1075 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1076 * a pointer to the &struct efx_msi_context for the channel.
1077 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1078 * is a pointer to the &struct efx_nic.
1079 * @tx_probe: Allocate resources for TX queue
1080 * @tx_init: Initialise TX queue on the NIC
1081 * @tx_remove: Free resources for TX queue
1082 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001083 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Edward Creea707d182017-01-17 12:02:12 +00001084 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001085 * @rx_probe: Allocate resources for RX queue
1086 * @rx_init: Initialise RX queue on the NIC
1087 * @rx_remove: Free resources for RX queue
1088 * @rx_write: Write RX descriptors and doorbell
1089 * @rx_defer_refill: Generate a refill reminder event
1090 * @ev_probe: Allocate resources for event queue
1091 * @ev_init: Initialise event queue on the NIC
1092 * @ev_fini: Deinitialise event queue on the NIC
1093 * @ev_remove: Free resources for event queue
1094 * @ev_process: Process events for a queue, up to the given NAPI quota
1095 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1096 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001097 * @filter_table_probe: Probe filter capabilities and set up filter software state
1098 * @filter_table_restore: Restore filters removed from hardware
1099 * @filter_table_remove: Remove filters from hardware and tear down software state
1100 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1101 * @filter_insert: add or replace a filter
1102 * @filter_remove_safe: remove a filter by ID, carefully
1103 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001104 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1105 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001106 * @filter_count_rx_used: Get the number of filters in use at a given priority
1107 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1108 * @filter_get_rx_ids: Get list of RX filters at a given priority
1109 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1110 * atomic. The hardware change may be asynchronous but should
1111 * not be delayed for long. It may fail if this can't be done
1112 * atomically.
1113 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1114 * This must check whether the specified table entry is used by RFS
1115 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001116 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1117 * using efx_mtd_add()
1118 * @mtd_rename: Set an MTD partition name using the net device name
1119 * @mtd_read: Read from an MTD partition
1120 * @mtd_erase: Erase part of an MTD partition
1121 * @mtd_write: Write to an MTD partition
1122 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1123 * also notifies the driver that a writer has finished using this
1124 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001125 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001126 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1127 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001128 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1129 * and tx_type will already have been validated but this operation
1130 * must validate and update rx_filter.
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001131 * @get_phys_port_id: Get the underlying physical port id.
Shradha Shah910c8782015-05-20 11:12:48 +01001132 * @set_mac_address: Set the MAC address of the device
Edward Cree46d1efd2016-11-17 10:52:36 +00001133 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1134 * If %NULL, then device does not support any TSO version.
Jon Coopere5fbd972017-02-08 16:52:10 +00001135 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1136 * @udp_tnl_add_port: Add a UDP tunnel port
1137 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1138 * @udp_tnl_del_port: Remove a UDP tunnel port
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001139 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001140 * @txd_ptr_tbl_base: TX descriptor ring base address
1141 * @rxd_ptr_tbl_base: RX descriptor ring base address
1142 * @buf_tbl_base: Buffer table base address
1143 * @evq_ptr_tbl_base: Event queue pointer table base address
1144 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001145 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001146 * @rx_prefix_size: Size of RX prefix before packet data
1147 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001148 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001149 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001150 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1151 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Edward Creede1deff2017-01-13 21:20:14 +00001152 * @option_descriptors: NIC supports TX option descriptors
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001153 * @min_interrupt_mode: Lowest capability interrupt mode supported
1154 * from &enum efx_int_mode.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001155 * @max_interrupt_mode: Highest capability interrupt mode supported
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001156 * from &enum efx_int_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001157 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001158 * @offload_features: net_device feature flags for protocol offload
1159 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001160 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001161 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001162 */
1163struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001164 bool is_vf;
Edward Cree03714bb2017-12-18 16:55:50 +00001165 unsigned int (*mem_bar)(struct efx_nic *efx);
Ben Hutchingsb1057982012-09-19 00:56:47 +01001166 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001167 int (*probe)(struct efx_nic *efx);
1168 void (*remove)(struct efx_nic *efx);
1169 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001170 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001171 void (*fini)(struct efx_nic *efx);
1172 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001173 enum reset_type (*map_reset_reason)(enum reset_type reason);
1174 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001175 int (*reset)(struct efx_nic *efx, enum reset_type method);
1176 int (*probe_port)(struct efx_nic *efx);
1177 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001178 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001179 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001180 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001181 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001182 void (*prepare_flr)(struct efx_nic *efx);
1183 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001184 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1185 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1186 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001187 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001188 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001189 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001190 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001191 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001192 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001193 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001194 int (*reconfigure_mac)(struct efx_nic *efx);
1195 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001196 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1197 int (*set_wol)(struct efx_nic *efx, u32 type);
1198 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001199 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001200 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001201 void (*mcdi_request)(struct efx_nic *efx,
1202 const efx_dword_t *hdr, size_t hdr_len,
1203 const efx_dword_t *sdu, size_t sdu_len);
1204 bool (*mcdi_poll_response)(struct efx_nic *efx);
1205 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1206 size_t pdu_offset, size_t pdu_len);
1207 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Daniel Pieczkoc577e592015-10-09 10:40:35 +01001208 void (*mcdi_reboot_detected)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001209 void (*irq_enable_master)(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +01001210 int (*irq_test_generate)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001211 void (*irq_disable_non_ev)(struct efx_nic *efx);
1212 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1213 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1214 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1215 void (*tx_init)(struct efx_tx_queue *tx_queue);
1216 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1217 void (*tx_write)(struct efx_tx_queue *tx_queue);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001218 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1219 dma_addr_t dma_addr, unsigned int len);
Jon Cooper267c0152015-05-06 00:59:38 +01001220 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
Edward Creef74d1992017-01-17 12:01:53 +00001221 const u32 *rx_indir_table, const u8 *key);
Edward Creea707d182017-01-17 12:02:12 +00001222 int (*rx_pull_rss_config)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001223 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1224 void (*rx_init)(struct efx_rx_queue *rx_queue);
1225 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1226 void (*rx_write)(struct efx_rx_queue *rx_queue);
1227 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1228 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001229 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001230 void (*ev_fini)(struct efx_channel *channel);
1231 void (*ev_remove)(struct efx_channel *channel);
1232 int (*ev_process)(struct efx_channel *channel, int quota);
1233 void (*ev_read_ack)(struct efx_channel *channel);
1234 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001235 int (*filter_table_probe)(struct efx_nic *efx);
1236 void (*filter_table_restore)(struct efx_nic *efx);
1237 void (*filter_table_remove)(struct efx_nic *efx);
1238 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1239 s32 (*filter_insert)(struct efx_nic *efx,
1240 struct efx_filter_spec *spec, bool replace);
1241 int (*filter_remove_safe)(struct efx_nic *efx,
1242 enum efx_filter_priority priority,
1243 u32 filter_id);
1244 int (*filter_get_safe)(struct efx_nic *efx,
1245 enum efx_filter_priority priority,
1246 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001247 int (*filter_clear_rx)(struct efx_nic *efx,
1248 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001249 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1250 enum efx_filter_priority priority);
1251 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1252 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1253 enum efx_filter_priority priority,
1254 u32 *buf, u32 size);
1255#ifdef CONFIG_RFS_ACCEL
1256 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1257 struct efx_filter_spec *spec);
1258 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1259 unsigned int index);
1260#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001261#ifdef CONFIG_SFC_MTD
1262 int (*mtd_probe)(struct efx_nic *efx);
1263 void (*mtd_rename)(struct efx_mtd_partition *part);
1264 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1265 size_t *retlen, u8 *buffer);
1266 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1267 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1268 size_t *retlen, const u8 *buffer);
1269 int (*mtd_sync)(struct mtd_info *mtd);
1270#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001271 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001272 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001273 int (*ptp_set_ts_config)(struct efx_nic *efx,
1274 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001275 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Andrew Rybchenko4a53ea82016-06-15 17:48:32 +01001276 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1277 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001278 int (*get_phys_port_id)(struct efx_nic *efx,
1279 struct netdev_phys_item_id *ppid);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001280 int (*sriov_init)(struct efx_nic *efx);
1281 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001282 bool (*sriov_wanted)(struct efx_nic *efx);
1283 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001284 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1285 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1286 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1287 u8 qos);
1288 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1289 bool spoofchk);
1290 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1291 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001292 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1293 int link_state);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001294 int (*vswitching_probe)(struct efx_nic *efx);
1295 int (*vswitching_restore)(struct efx_nic *efx);
1296 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001297 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001298 int (*set_mac_address)(struct efx_nic *efx);
Edward Cree46d1efd2016-11-17 10:52:36 +00001299 u32 (*tso_versions)(struct efx_nic *efx);
Jon Coopere5fbd972017-02-08 16:52:10 +00001300 int (*udp_tnl_push_ports)(struct efx_nic *efx);
1301 int (*udp_tnl_add_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1302 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1303 int (*udp_tnl_del_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001304
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001305 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001306 unsigned int txd_ptr_tbl_base;
1307 unsigned int rxd_ptr_tbl_base;
1308 unsigned int buf_tbl_base;
1309 unsigned int evq_ptr_tbl_base;
1310 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001311 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001312 unsigned int rx_prefix_size;
1313 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001314 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001315 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001316 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001317 bool always_rx_scatter;
Edward Creede1deff2017-01-13 21:20:14 +00001318 bool option_descriptors;
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001319 unsigned int min_interrupt_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001320 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001321 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001322 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001323 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001324 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001325 u32 hwtstamp_filters;
Edward Creef74d1992017-01-17 12:01:53 +00001326 unsigned int rx_hash_key_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001327};
1328
1329/**************************************************************************
1330 *
1331 * Prototypes and inline functions
1332 *
1333 *************************************************************************/
1334
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001335static inline struct efx_channel *
1336efx_get_channel(struct efx_nic *efx, unsigned index)
1337{
Edward Creee01b16a2016-12-02 15:51:33 +00001338 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001339 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001340}
1341
Ben Hutchings8ceee662008-04-27 12:55:59 +01001342/* Iterate over all used channels */
1343#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001344 for (_channel = (_efx)->channel[0]; \
1345 _channel; \
1346 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1347 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001348
Ben Hutchings7f967c02012-02-13 23:45:02 +00001349/* Iterate over all used channels in reverse */
1350#define efx_for_each_channel_rev(_channel, _efx) \
1351 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1352 _channel; \
1353 _channel = _channel->channel ? \
1354 (_efx)->channel[_channel->channel - 1] : NULL)
1355
Ben Hutchings97653432011-01-12 18:26:56 +00001356static inline struct efx_tx_queue *
1357efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1358{
Edward Creee01b16a2016-12-02 15:51:33 +00001359 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1360 type >= EFX_TXQ_TYPES);
Ben Hutchings97653432011-01-12 18:26:56 +00001361 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1362}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001363
Ben Hutchings525da902011-02-07 23:04:38 +00001364static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1365{
1366 return channel->channel - channel->efx->tx_channel_offset <
1367 channel->efx->n_tx_channels;
1368}
1369
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001370static inline struct efx_tx_queue *
1371efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1372{
Edward Creee01b16a2016-12-02 15:51:33 +00001373 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1374 type >= EFX_TXQ_TYPES);
Ben Hutchings525da902011-02-07 23:04:38 +00001375 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001376}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001377
Ben Hutchings94b274b2011-01-10 21:18:20 +00001378static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1379{
1380 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1381 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1382}
1383
Ben Hutchings8ceee662008-04-27 12:55:59 +01001384/* Iterate over all TX queues belonging to a channel */
1385#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001386 if (!efx_channel_has_tx_queues(_channel)) \
1387 ; \
1388 else \
1389 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001390 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1391 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001392 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001393
Ben Hutchings94b274b2011-01-10 21:18:20 +00001394/* Iterate over all possible TX queues belonging to a channel */
1395#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001396 if (!efx_channel_has_tx_queues(_channel)) \
1397 ; \
1398 else \
1399 for (_tx_queue = (_channel)->tx_queue; \
1400 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1401 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001402
Ben Hutchings525da902011-02-07 23:04:38 +00001403static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1404{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001405 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001406}
1407
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001408static inline struct efx_rx_queue *
1409efx_channel_get_rx_queue(struct efx_channel *channel)
1410{
Edward Creee01b16a2016-12-02 15:51:33 +00001411 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001412 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001413}
1414
Ben Hutchings8ceee662008-04-27 12:55:59 +01001415/* Iterate over all RX queues belonging to a channel */
1416#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001417 if (!efx_channel_has_rx_queue(_channel)) \
1418 ; \
1419 else \
1420 for (_rx_queue = &(_channel)->rx_queue; \
1421 _rx_queue; \
1422 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001423
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001424static inline struct efx_channel *
1425efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1426{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001427 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001428}
1429
1430static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1431{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001432 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001433}
1434
Ben Hutchings8ceee662008-04-27 12:55:59 +01001435/* Returns a pointer to the specified receive buffer in the RX
1436 * descriptor queue.
1437 */
1438static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1439 unsigned int index)
1440{
Eric Dumazet807540b2010-09-23 05:40:09 +00001441 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001442}
1443
Ben Hutchings8ceee662008-04-27 12:55:59 +01001444/**
1445 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1446 *
1447 * This calculates the maximum frame length that will be used for a
1448 * given MTU. The frame length will be equal to the MTU plus a
1449 * constant amount of header space and padding. This is the quantity
1450 * that the net driver will program into the MAC as the maximum frame
1451 * length.
1452 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001453 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001454 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001455 *
1456 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1457 * XGMII cycle). If the frame length reaches the maximum value in the
1458 * same cycle, the XMAC can miss the IPG altogether. We work around
1459 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001460 */
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001461#define EFX_FRAME_PAD 16
Ben Hutchings8ceee662008-04-27 12:55:59 +01001462#define EFX_MAX_FRAME_LEN(mtu) \
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001463 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001464
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001465static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1466{
1467 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1468}
1469static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1470{
1471 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1472}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001473
Martin Habetse4478ad2016-06-15 17:51:07 +01001474/* Get all supported features.
1475 * If a feature is not fixed, it is present in hw_features.
1476 * If a feature is fixed, it does not present in hw_features, but
1477 * always in features.
1478 */
1479static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1480{
1481 const struct net_device *net_dev = efx->net_dev;
1482
1483 return net_dev->features | net_dev->hw_features;
1484}
1485
Bert Kenwarde9117e52016-11-17 10:51:54 +00001486/* Get the current TX queue insert index. */
1487static inline unsigned int
1488efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1489{
1490 return tx_queue->insert_count & tx_queue->ptr_mask;
1491}
1492
1493/* Get a TX buffer. */
1494static inline struct efx_tx_buffer *
1495__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1496{
1497 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1498}
1499
1500/* Get a TX buffer, checking it's not currently in use. */
1501static inline struct efx_tx_buffer *
1502efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1503{
1504 struct efx_tx_buffer *buffer =
1505 __efx_tx_queue_get_insert_buffer(tx_queue);
1506
Edward Creee01b16a2016-12-02 15:51:33 +00001507 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1508 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1509 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001510
1511 return buffer;
1512}
1513
Ben Hutchings8ceee662008-04-27 12:55:59 +01001514#endif /* EFX_NET_DRIVER_H */