blob: 7bc4d1cbb398e6ac777a0d2e31a87e782066a333 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Ben Hutchings8ceee662008-04-27 12:55:59 +01002/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01003 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01004 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01005 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01006 */
7
8/* Common definitions for all Efx net driver code */
9
10#ifndef EFX_NET_DRIVER_H
11#define EFX_NET_DRIVER_H
12
Ben Hutchings8ceee662008-04-27 12:55:59 +010013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/ethtool.h>
16#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000017#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000018#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include <linux/list.h>
20#include <linux/pci.h>
21#include <linux/device.h>
22#include <linux/highmem.h>
23#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000024#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010025#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070026#include <linux/vmalloc.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000027#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010028#include <net/busy_poll.h>
Charles McLachlan8c423502019-10-31 10:23:10 +000029#include <net/xdp.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000033#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010034
Ben Hutchings8ceee662008-04-27 12:55:59 +010035/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000040
Edward Cree5a6681e2016-11-28 18:55:34 +000041#define EFX_DRIVER_VERSION "4.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000043#ifdef DEBUG
Edward Creee01b16a2016-12-02 15:51:33 +000044#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
Ben Hutchings8ceee662008-04-27 12:55:59 +010045#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
Edward Creee01b16a2016-12-02 15:51:33 +000047#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/**************************************************************************
52 *
53 * Efx data structures
54 *
55 **************************************************************************/
56
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000057#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010058#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000059#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010060#define EFX_EXTRA_CHANNEL_PTP 1
61#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010062
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000063/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000066#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010072
Ben Hutchings85740cdf2013-01-29 23:33:15 +000073/* Maximum possible MTU the driver supports */
74#define EFX_MAX_MTU (9 * 1024)
75
Bert Kenward72a31d82016-09-06 17:50:00 +010076/* Minimum MTU, from RFC791 (IP) */
77#define EFX_MIN_MTU 68
78
Ben Hutchings950c54d2013-05-13 12:01:22 +000079/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
80 * and should be a multiple of the cache line size.
81 */
82#define EFX_RX_USR_BUF_SIZE (2048 - 256)
83
84/* If possible, we should ensure cache line alignment at start and end
85 * of every buffer. Otherwise, we just need to ensure 4-byte
86 * alignment of the network header.
87 */
88#if NET_IP_ALIGN == 0
89#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
90#else
91#define EFX_RX_BUF_ALIGNMENT 4
92#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000093
Jesper Dangaard Brouer86e85bf2020-03-13 14:25:19 +010094/* Non-standard XDP_PACKET_HEADROOM and tailroom to satisfy XDP_REDIRECT and
95 * still fit two standard MTU size packets into a single 4K page.
96 */
97#define EFX_XDP_HEADROOM 128
98#define EFX_XDP_TAILROOM SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
99
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100100/* Forward declare Precision Time Protocol (PTP) support structure. */
101struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +0000102struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100103
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100104struct efx_self_tests;
105
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100107 * struct efx_buffer - A general-purpose DMA buffer
108 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 * @dma_addr: DMA base address of the buffer
110 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100112 * The NIC uses these buffers for its interrupt status registers and
113 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100114 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100115struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100116 void *addr;
117 dma_addr_t dma_addr;
118 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100119};
120
121/**
122 * struct efx_special_buffer - DMA buffer entered into buffer table
123 * @buf: Standard &struct efx_buffer
124 * @index: Buffer index within controller;s buffer table
125 * @entries: Number of buffer table entries
126 *
127 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
128 * Event and descriptor rings are addressed via one or more buffer
129 * table entries (and so can be physically non-contiguous, although we
130 * currently do not take advantage of that). On Falcon and Siena we
131 * have to take care of allocating and initialising the entries
132 * ourselves. On later hardware this is managed by the firmware and
133 * @index and @entries are left as 0.
134 */
135struct efx_special_buffer {
136 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000137 unsigned int index;
138 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100139};
140
141/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100142 * struct efx_tx_buffer - buffer state for a TX descriptor
143 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
144 * freed when descriptor completes
Charles McLachlan8c423502019-10-31 10:23:10 +0000145 * @xdpf: When @flags & %EFX_TX_BUF_XDP, the XDP frame information; its @data
146 * member is the associated buffer to drop a page reference on.
Alex Maftei (amaftei)e1253f32020-01-08 16:10:32 +0000147 * @option: When @flags & %EFX_TX_BUF_OPTION, an EF10-specific option
148 * descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100149 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100150 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100151 * @len: Length of this fragment.
152 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100153 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000154 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
155 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156 */
157struct efx_tx_buffer {
Charles McLachlan8c423502019-10-31 10:23:10 +0000158 union {
159 const struct sk_buff *skb;
160 struct xdp_frame *xdpf;
161 };
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000162 union {
Alex Maftei (amaftei)e1253f32020-01-08 16:10:32 +0000163 efx_qword_t option; /* EF10 */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000164 dma_addr_t dma_addr;
165 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100166 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100167 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100168 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000169 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100170};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100171#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
172#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100173#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000174#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Charles McLachlan8c423502019-10-31 10:23:10 +0000175#define EFX_TX_BUF_XDP 0x20 /* buffer was sent with XDP */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176
177/**
178 * struct efx_tx_queue - An Efx TX queue
179 *
180 * This is a ring buffer of TX fragments.
181 * Since the TX completion path always executes on the same
182 * CPU and the xmit path can operate on different CPUs,
183 * performance is increased by ensuring that the completion
184 * path and the xmit path operate on different cache lines.
185 * This is particularly important if the xmit path is always
186 * executing on one CPU which is different from the completion
187 * path. There is also a cache line for members which are
188 * read but not written on the fast path.
189 *
190 * @efx: The associated Efx NIC
191 * @queue: DMA queue number
Bert Kenward93171b12015-11-30 09:05:35 +0000192 * @tso_version: Version of TSO in use for this queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100193 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000194 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100195 * @buffer: The software buffer ring
Bert Kenwarde9117e52016-11-17 10:51:54 +0000196 * @cb_page: Array of pages of copy buffers. Carved up according to
197 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100198 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000199 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100200 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
201 * Size of the region is efx_piobuf_size.
202 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000203 * @initialised: Has hardware queue been initialised?
Martin Habetsb9b603d42018-01-25 17:24:43 +0000204 * @timestamping: Is timestamping enabled for this channel?
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000205 * @xdp_tx: Is this an XDP tx queue?
Bert Kenwarde9117e52016-11-17 10:51:54 +0000206 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
207 * may also map tx data, depending on the nature of the TSO implementation.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100208 * @read_count: Current read pointer.
209 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000210 * @old_write_count: The value of @write_count when last checked.
211 * This is here for performance reasons. The xmit path will
212 * only get the up-to-date value of @write_count if this
213 * variable indicates that the queue is empty. This is to
214 * avoid cache-line ping-pong between the xmit path and the
215 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100216 * @merge_events: Number of TX merged completion events
Martin Habetsb9b603d42018-01-25 17:24:43 +0000217 * @completed_timestamp_major: Top part of the most recent tx timestamp.
218 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219 * @insert_count: Current insert pointer
220 * This is the number of buffers that have been added to the
221 * software ring.
222 * @write_count: Current write pointer
223 * This is the number of buffers that have been added to the
224 * hardware ring.
Edward Creede1deff2017-01-13 21:20:14 +0000225 * @packet_write_count: Completable write pointer
226 * This is the write pointer of the last packet written.
227 * Normally this will equal @write_count, but as option descriptors
228 * don't produce completion events, they won't update this.
229 * Filled in iff @efx->type->option_descriptors; only used for PIO.
230 * Thus, this is written and used on EF10, and neither on farch.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100231 * @old_read_count: The value of read_count when last checked.
232 * This is here for performance reasons. The xmit path will
233 * only get the up-to-date value of read_count if this
234 * variable indicates that the queue is full. This is to
235 * avoid cache-line ping-pong between the xmit path and the
236 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100237 * @tso_bursts: Number of times TSO xmit invoked by kernel
238 * @tso_long_headers: Number of packets with headers too long for standard
239 * blocks
240 * @tso_packets: Number of packets via the TSO xmit path
Edward Cree46d1efd2016-11-17 10:52:36 +0000241 * @tso_fallbacks: Number of times TSO fallback used
Ben Hutchingscd385572010-11-15 23:53:11 +0000242 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100243 * @pio_packets: Number of times the TX PIO feature has been used
Martin Habetsb2663a42015-11-02 12:51:31 +0000244 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
Bert Kenwarde9117e52016-11-17 10:51:54 +0000245 * @cb_packets: Number of times the TX copybreak feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000246 * @empty_read_count: If the completion path has seen the queue as empty
247 * and the transmission path has not yet checked this, the value of
248 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100249 */
250struct efx_tx_queue {
251 /* Members which don't change on the fast path */
252 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000253 unsigned queue;
Bert Kenward93171b12015-11-30 09:05:35 +0000254 unsigned int tso_version;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100255 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000256 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257 struct efx_tx_buffer *buffer;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000258 struct efx_buffer *cb_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000260 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100261 void __iomem *piobuf;
262 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000263 bool initialised;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000264 bool timestamping;
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000265 bool xdp_tx;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000266
267 /* Function pointers used in the fast path. */
268 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100269
270 /* Members used mainly on the completion path */
271 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000272 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100273 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100274 unsigned int bytes_compl;
275 unsigned int pkts_compl;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000276 u32 completed_timestamp_major;
277 u32 completed_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278
279 /* Members used only on the xmit path */
280 unsigned int insert_count ____cacheline_aligned_in_smp;
281 unsigned int write_count;
Edward Creede1deff2017-01-13 21:20:14 +0000282 unsigned int packet_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100284 unsigned int tso_bursts;
285 unsigned int tso_long_headers;
286 unsigned int tso_packets;
Edward Cree46d1efd2016-11-17 10:52:36 +0000287 unsigned int tso_fallbacks;
Ben Hutchingscd385572010-11-15 23:53:11 +0000288 unsigned int pushes;
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100289 unsigned int pio_packets;
Martin Habetsb2663a42015-11-02 12:51:31 +0000290 bool xmit_more_available;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000291 unsigned int cb_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100292 /* Statistics to supplement MAC stats */
293 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000294
295 /* Members shared between paths and sometimes updated */
296 unsigned int empty_read_count ____cacheline_aligned_in_smp;
297#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100298 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100299};
300
Bert Kenwarde9117e52016-11-17 10:51:54 +0000301#define EFX_TX_CB_ORDER 7
302#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
303
Ben Hutchings8ceee662008-04-27 12:55:59 +0100304/**
305 * struct efx_rx_buffer - An Efx RX data buffer
306 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000307 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100308 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000309 * @page_offset: If pending: offset in @page of DMA base address.
310 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000311 * @len: If pending: length for DMA descriptor.
312 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000313 * @flags: Flags for buffer and packet state. These are only set on the
314 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100315 */
316struct efx_rx_buffer {
317 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000318 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000319 u16 page_offset;
320 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100321 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100322};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000323#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100324#define EFX_RX_PKT_CSUMMED 0x0002
325#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100326#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100327#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Jon Cooperda50ae22017-02-08 16:51:02 +0000328#define EFX_RX_PKT_CSUM_LEVEL 0x0200
Ben Hutchings8ceee662008-04-27 12:55:59 +0100329
330/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000331 * struct efx_rx_page_state - Page-based rx buffer state
332 *
333 * Inserted at the start of every page allocated for receive buffers.
334 * Used to facilitate sharing dma mappings between recycled rx buffers
335 * and those passed up to the kernel.
336 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000337 * @dma_addr: The dma address of this page.
338 */
339struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000340 dma_addr_t dma_addr;
341
Gustavo A. R. Silva62f19142020-02-24 18:06:47 -0600342 unsigned int __pad[] ____cacheline_aligned;
Steve Hodgson62b330b2010-06-01 11:20:53 +0000343};
344
345/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100346 * struct efx_rx_queue - An Efx RX queue
347 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100348 * @core_index: Index of network core RX queue. Will be >= 0 iff this
349 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100350 * @buffer: The software buffer ring
351 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000352 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100353 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000354 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
355 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100356 * @added_count: Number of buffers added to the receive queue.
357 * @notified_count: Number of buffers given to NIC (<= @added_count).
358 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000359 * @scatter_n: Used by NIC specific receive code.
360 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000361 * @page_ring: The ring to store DMA mapped pages for reuse.
362 * @page_add: Counter to calculate the write pointer for the recycle ring.
363 * @page_remove: Counter to calculate the read pointer for the recycle ring.
364 * @page_recycle_count: The number of pages that have been recycled.
365 * @page_recycle_failed: The number of pages that couldn't be recycled because
366 * the kernel still held a reference to them.
367 * @page_recycle_full: The number of pages that were released because the
368 * recycle ring was full.
369 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100370 * @max_fill: RX descriptor maximum fill level (<= ring size)
371 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
372 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100373 * @min_fill: RX descriptor minimum non-zero fill level.
374 * This records the minimum fill level observed when a ring
375 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000376 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000377 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000378 * @xdp_rxq_info: XDP specific RX queue information.
379 * @xdp_rxq_info_valid: Is xdp_rxq_info valid data?.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100380 */
381struct efx_rx_queue {
382 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100383 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100384 struct efx_rx_buffer *buffer;
385 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000386 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100387 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000388 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100389
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000390 unsigned int added_count;
391 unsigned int notified_count;
392 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000393 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000394 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000395 struct page **page_ring;
396 unsigned int page_add;
397 unsigned int page_remove;
398 unsigned int page_recycle_count;
399 unsigned int page_recycle_failed;
400 unsigned int page_recycle_full;
401 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100402 unsigned int max_fill;
403 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100404 unsigned int min_fill;
405 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000406 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000407 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100408 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100409 /* Statistics to supplement MAC stats */
410 unsigned long rx_packets;
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000411 struct xdp_rxq_info xdp_rxq_info;
412 bool xdp_rxq_info_valid;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100413};
414
Jon Cooperbd9a2652013-11-18 12:54:41 +0000415enum efx_sync_events_state {
416 SYNC_EVENTS_DISABLED = 0,
417 SYNC_EVENTS_QUIESCENT,
418 SYNC_EVENTS_REQUESTED,
419 SYNC_EVENTS_VALID,
420};
421
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422/**
423 * struct efx_channel - An Efx channel
424 *
425 * A channel comprises an event queue, at least one TX queue, at least
426 * one RX queue, and an associated tasklet for processing the event
427 * queue.
428 *
429 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100430 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000431 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100432 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100433 * @enabled: Channel enabled indicator
434 * @irq: IRQ number (MSI and MSI-X only)
Bert Kenward539de7c2016-08-11 13:02:09 +0100435 * @irq_moderation_us: IRQ moderation value (in microseconds)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100436 * @napi_dev: Net device used with NAPI
437 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100438 * @state: state for NAPI vs busy polling
439 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100440 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000441 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100442 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000443 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000444 * @irq_count: Number of IRQs since last adaptive moderation decision
445 * @irq_mod_score: IRQ moderation score
Edward Cree8490e752019-11-22 17:57:03 +0000446 * @rfs_filter_count: number of accelerated RFS filters currently in place;
447 * equals the count of @rps_flow_id slots filled
448 * @rfs_last_expiry: value of jiffies last time some accelerated RFS filters
449 * were checked for expiry
450 * @rfs_expire_index: next accelerated RFS filter ID to check for expiry
Edward Creeca70bd42019-11-22 17:57:27 +0000451 * @n_rfs_succeeded: number of successful accelerated RFS filter insertions
452 * @n_rfs_failed; number of failed accelerated RFS filter insertions
Edward Cree3af0f342018-03-27 17:41:59 +0100453 * @filter_work: Work item for efx_filter_rfs_expire()
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100454 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
455 * indexed by filter ID
Ben Hutchings8ceee662008-04-27 12:55:59 +0100456 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100457 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
458 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000459 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100460 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
461 * @n_rx_overlength: Count of RX_OVERLENGTH errors
462 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000463 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
464 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100465 * @n_rx_merge_events: Number of RX merged completion events
466 * @n_rx_merge_packets: Number of RX packets completed by merged events
Charles McLachlancd846be2019-10-31 10:24:23 +0000467 * @n_rx_xdp_drops: Count of RX packets intentionally dropped due to XDP
468 * @n_rx_xdp_bad_drops: Count of RX packets dropped due to XDP errors
469 * @n_rx_xdp_tx: Count of RX packets retransmitted due to XDP
470 * @n_rx_xdp_redirect: Count of RX packets redirected to a different NIC by XDP
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000471 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
472 * __efx_rx_packet(), or zero if there is none
473 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
474 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Edward Creee090bfb2018-07-02 16:12:53 +0100475 * @rx_list: list of SKBs from current RX, awaiting processing
Ben Hutchings8313aca2010-09-10 06:41:57 +0000476 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000477 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000478 * @sync_events_state: Current state of sync events on this channel
479 * @sync_timestamp_major: Major part of the last ptp sync event
480 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100481 */
482struct efx_channel {
483 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000485 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100486 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100487 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488 int irq;
Bert Kenward539de7c2016-08-11 13:02:09 +0100489 unsigned int irq_moderation_us;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100490 struct net_device *napi_dev;
491 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100492#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000493 unsigned long busy_poll_state;
494#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100495 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000496 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100497 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000498 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100499
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000500 unsigned int irq_count;
501 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000502#ifdef CONFIG_RFS_ACCEL
Edward Cree8490e752019-11-22 17:57:03 +0000503 unsigned int rfs_filter_count;
504 unsigned int rfs_last_expiry;
505 unsigned int rfs_expire_index;
Edward Creeca70bd42019-11-22 17:57:27 +0000506 unsigned int n_rfs_succeeded;
507 unsigned int n_rfs_failed;
Edward Cree6fbc05e2019-11-22 17:57:40 +0000508 struct delayed_work filter_work;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100509#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
510 u32 *rps_flow_id;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000511#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000512
Jon Coopera0ee3542017-02-08 16:50:40 +0000513 unsigned int n_rx_tobe_disc;
514 unsigned int n_rx_ip_hdr_chksum_err;
515 unsigned int n_rx_tcp_udp_chksum_err;
516 unsigned int n_rx_outer_ip_hdr_chksum_err;
517 unsigned int n_rx_outer_tcp_udp_chksum_err;
518 unsigned int n_rx_inner_ip_hdr_chksum_err;
519 unsigned int n_rx_inner_tcp_udp_chksum_err;
520 unsigned int n_rx_eth_crc_err;
521 unsigned int n_rx_mcast_mismatch;
522 unsigned int n_rx_frm_trunc;
523 unsigned int n_rx_overlength;
524 unsigned int n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000525 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100526 unsigned int n_rx_merge_events;
527 unsigned int n_rx_merge_packets;
Charles McLachlancd846be2019-10-31 10:24:23 +0000528 unsigned int n_rx_xdp_drops;
529 unsigned int n_rx_xdp_bad_drops;
530 unsigned int n_rx_xdp_tx;
531 unsigned int n_rx_xdp_redirect;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100532
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000533 unsigned int rx_pkt_n_frags;
534 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100535
Edward Creee090bfb2018-07-02 16:12:53 +0100536 struct list_head *rx_list;
537
Ben Hutchings8313aca2010-09-10 06:41:57 +0000538 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000539 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000540
541 enum efx_sync_events_state sync_events_state;
542 u32 sync_timestamp_major;
543 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100544};
545
Ben Hutchings7f967c02012-02-13 23:45:02 +0000546/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100547 * struct efx_msi_context - Context for each MSI
548 * @efx: The associated NIC
549 * @index: Index of the channel/IRQ
550 * @name: Name of the channel/IRQ
551 *
552 * Unlike &struct efx_channel, this is never reallocated and is always
553 * safe for the IRQ handler to access.
554 */
555struct efx_msi_context {
556 struct efx_nic *efx;
557 unsigned int index;
558 char name[IFNAMSIZ + 6];
559};
560
561/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000562 * struct efx_channel_type - distinguishes traffic and extra channels
563 * @handle_no_channel: Handle failure to allocate an extra channel
564 * @pre_probe: Set up extra state prior to initialisation
565 * @post_remove: Tear down extra state after finalisation, if allocated.
566 * May be called on channels that have not been probed.
567 * @get_name: Generate the channel's name (used for its IRQ handler)
568 * @copy: Copy the channel state prior to reallocation. May be %NULL if
569 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100570 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Edward Cree2935e3c2018-01-25 17:26:06 +0000571 * @want_txqs: Determine whether this channel should have TX queues
572 * created. If %NULL, TX queues are not created.
Ben Hutchings7f967c02012-02-13 23:45:02 +0000573 * @keep_eventq: Flag for whether event queue should be kept initialised
574 * while the device is stopped
Edward Cree2935e3c2018-01-25 17:26:06 +0000575 * @want_pio: Flag for whether PIO buffers should be linked to this
576 * channel's TX queues.
Ben Hutchings7f967c02012-02-13 23:45:02 +0000577 */
578struct efx_channel_type {
579 void (*handle_no_channel)(struct efx_nic *);
580 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100581 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000582 void (*get_name)(struct efx_channel *, char *buf, size_t len);
583 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc652013-03-05 20:13:54 +0000584 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Edward Cree2935e3c2018-01-25 17:26:06 +0000585 bool (*want_txqs)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000586 bool keep_eventq;
Edward Cree2935e3c2018-01-25 17:26:06 +0000587 bool want_pio;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000588};
589
Ben Hutchings398468e2009-11-23 16:03:45 +0000590enum efx_led_mode {
591 EFX_LED_OFF = 0,
592 EFX_LED_ON = 1,
593 EFX_LED_DEFAULT = 2
594};
595
Ben Hutchingsc4593022009-11-23 16:08:17 +0000596#define STRING_TABLE_LOOKUP(val, member) \
597 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
598
Ben Hutchings18e83e42012-01-05 19:05:20 +0000599extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000600extern const unsigned int efx_loopback_mode_max;
601#define LOOPBACK_MODE(efx) \
602 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
603
Ben Hutchings18e83e42012-01-05 19:05:20 +0000604extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000605extern const unsigned int efx_reset_type_max;
606#define RESET_TYPE(type) \
607 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100608
Jon Coopere5fbd972017-02-08 16:52:10 +0000609void efx_get_udp_tunnel_type_name(u16 type, char *buf, size_t buflen);
610
Ben Hutchings8ceee662008-04-27 12:55:59 +0100611enum efx_int_mode {
612 /* Be careful if altering to correct macro below */
613 EFX_INT_MODE_MSIX = 0,
614 EFX_INT_MODE_MSI = 1,
615 EFX_INT_MODE_LEGACY = 2,
616 EFX_INT_MODE_MAX /* Insert any new items before this */
617};
618#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
619
Ben Hutchings8ceee662008-04-27 12:55:59 +0100620enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100621 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
622 STATE_READY = 1, /* hardware ready and netdev registered */
623 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000624 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100625};
626
Ben Hutchings8ceee662008-04-27 12:55:59 +0100627/* Forward declaration */
628struct efx_nic;
629
630/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400631#define EFX_FC_RX FLOW_CTRL_RX
632#define EFX_FC_TX FLOW_CTRL_TX
633#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100634
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800635/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000636 * struct efx_link_state - Current state of the link
637 * @up: Link is up
638 * @fd: Link is full-duplex
639 * @fc: Actual flow control flags
640 * @speed: Link speed (Mbps)
641 */
642struct efx_link_state {
643 bool up;
644 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400645 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000646 unsigned int speed;
647};
648
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000649static inline bool efx_link_state_equal(const struct efx_link_state *left,
650 const struct efx_link_state *right)
651{
652 return left->up == right->up && left->fd == right->fd &&
653 left->fc == right->fc && left->speed == right->speed;
654}
655
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000656/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100657 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000658 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
659 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100660 * @init: Initialise PHY
661 * @fini: Shut down PHY
662 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000663 * @poll: Update @link_state and report whether it changed.
664 * Serialised by the mac_lock.
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100665 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
666 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
Edward Cree7f61e6c2018-03-14 14:21:26 +0000667 * @get_fecparam: Get Forward Error Correction settings. Serialised by mac_lock.
668 * @set_fecparam: Set Forward Error Correction settings. Serialised by mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000669 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800670 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000671 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000672 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000673 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800674 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100675 */
676struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000677 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678 int (*init) (struct efx_nic *efx);
679 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000680 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000681 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000682 bool (*poll) (struct efx_nic *efx);
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100683 void (*get_link_ksettings)(struct efx_nic *efx,
684 struct ethtool_link_ksettings *cmd);
685 int (*set_link_ksettings)(struct efx_nic *efx,
686 const struct ethtool_link_ksettings *cmd);
Edward Cree7f61e6c2018-03-14 14:21:26 +0000687 int (*get_fecparam)(struct efx_nic *efx, struct ethtool_fecparam *fec);
688 int (*set_fecparam)(struct efx_nic *efx,
689 const struct ethtool_fecparam *fec);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000690 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000691 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000692 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800693 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100694 int (*get_module_eeprom) (struct efx_nic *efx,
695 struct ethtool_eeprom *ee,
696 u8 *data);
697 int (*get_module_info) (struct efx_nic *efx,
698 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100699};
700
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100701/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000702 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100703 * @PHY_MODE_NORMAL: on and should pass traffic
704 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000705 * @PHY_MODE_LOW_POWER: set to low power through MDIO
706 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100707 * @PHY_MODE_SPECIAL: on but will not pass traffic
708 */
709enum efx_phy_mode {
710 PHY_MODE_NORMAL = 0,
711 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000712 PHY_MODE_LOW_POWER = 2,
713 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100714 PHY_MODE_SPECIAL = 8,
715};
716
717static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
718{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100719 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100720}
721
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000722/**
723 * struct efx_hw_stat_desc - Description of a hardware statistic
724 * @name: Name of the statistic as visible through ethtool, or %NULL if
725 * it should not be exposed
726 * @dma_width: Width in bits (0 for non-DMA statistics)
727 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100728 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000729struct efx_hw_stat_desc {
730 const char *name;
731 u16 dma_width;
732 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100733};
734
735/* Number of bits used in a multicast filter hash address */
736#define EFX_MCAST_HASH_BITS 8
737
738/* Number of (single-bit) entries in a multicast filter hash */
739#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
740
741/* An Efx multicast filter hash */
742union efx_multicast_hash {
743 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
744 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
745};
746
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000747struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000748
Edward Cree42356d92018-03-08 15:45:17 +0000749/* The reserved RSS context value */
Alex Maftei (amaftei)f7226e02020-01-10 13:28:45 +0000750#define EFX_MCDI_RSS_CONTEXT_INVALID 0xffffffff
Edward Cree42356d92018-03-08 15:45:17 +0000751/**
752 * struct efx_rss_context - A user-defined RSS context for filtering
753 * @list: node of linked list on which this struct is stored
754 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
Alex Maftei (amaftei)f7226e02020-01-10 13:28:45 +0000755 * %EFX_MCDI_RSS_CONTEXT_INVALID if this context is not present on the NIC.
756 * For Siena, 0 if RSS is active, else %EFX_MCDI_RSS_CONTEXT_INVALID.
Edward Cree42356d92018-03-08 15:45:17 +0000757 * @user_id: the rss_context ID exposed to userspace over ethtool.
758 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
759 * @rx_hash_key: Toeplitz hash key for this RSS context
760 * @indir_table: Indirection table for this RSS context
761 */
762struct efx_rss_context {
763 struct list_head list;
764 u32 context_id;
765 u32 user_id;
766 bool rx_hash_udp_4tuple;
767 u8 rx_hash_key[40];
768 u32 rx_indir_table[128];
769};
770
Edward Creef9937402018-04-13 19:18:09 +0100771#ifdef CONFIG_RFS_ACCEL
Edward Creef8d62032018-04-24 17:09:30 +0100772/* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
773 * is used to test if filter does or will exist.
774 */
775#define EFX_ARFS_FILTER_ID_PENDING -1
776#define EFX_ARFS_FILTER_ID_ERROR -2
777#define EFX_ARFS_FILTER_ID_REMOVING -3
778/**
779 * struct efx_arfs_rule - record of an ARFS filter and its IDs
780 * @node: linkage into hash table
781 * @spec: details of the filter (used as key for hash table). Use efx->type to
782 * determine which member to use.
783 * @rxq_index: channel to which the filter will steer traffic.
784 * @arfs_id: filter ID which was returned to ARFS
785 * @filter_id: index in software filter table. May be
786 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
787 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
788 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
789 */
790struct efx_arfs_rule {
791 struct hlist_node node;
792 struct efx_filter_spec spec;
793 u16 rxq_index;
794 u16 arfs_id;
795 s32 filter_id;
796};
797
798/* Size chosen so that the table is one page (4kB) */
799#define EFX_ARFS_HASH_TABLE_SIZE 512
800
Edward Creef9937402018-04-13 19:18:09 +0100801/**
802 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
803 * @net_dev: Reference to the netdevice
804 * @spec: The filter to insert
805 * @work: Workitem for this request
806 * @rxq_index: Identifies the channel for which this request was made
807 * @flow_id: Identifies the kernel-side flow for which this request was made
808 */
809struct efx_async_filter_insertion {
810 struct net_device *net_dev;
811 struct efx_filter_spec spec;
812 struct work_struct work;
813 u16 rxq_index;
814 u32 flow_id;
815};
816
817/* Maximum number of ARFS workitems that may be in flight on an efx_nic */
818#define EFX_RPS_MAX_IN_FLIGHT 8
819#endif /* CONFIG_RFS_ACCEL */
820
Ben Hutchings8ceee662008-04-27 12:55:59 +0100821/**
822 * struct efx_nic - an Efx NIC
823 * @name: Device name (net device name or bus id before net device registered)
824 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100825 * @node: List node for maintaning primary/secondary function lists
826 * @primary: &struct efx_nic instance for the primary function of this
827 * controller. May be the same structure, and may be %NULL if no
828 * primary function is bound. Serialised by rtnl_lock.
829 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
830 * functions of the controller, if this is for the primary function.
831 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100832 * @type: Controller type attributes
833 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100834 * @workqueue: Workqueue for port reconfigures and the HW monitor.
835 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800836 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100838 * @membase_phys: Memory BAR value as physical address
839 * @membase: Memory BAR value
Edward Cree71827442017-12-18 16:56:19 +0000840 * @vi_stride: step between per-VI registers / memory regions
Ben Hutchings8ceee662008-04-27 12:55:59 +0100841 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000842 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Bert Kenwardd95e3292016-08-11 13:02:36 +0100843 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000844 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
Bert Kenward539de7c2016-08-11 13:02:09 +0100845 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
846 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000847 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100848 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100849 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100850 * @tx_queue: TX DMA queues
851 * @rx_queue: RX DMA queues
852 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100853 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000854 * @extra_channel_types: Types of extra (non-traffic) channels that
855 * should be allocated for this NIC
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000856 * @xdp_tx_queue_count: Number of entries in %xdp_tx_queues.
857 * @xdp_tx_queues: Array of pointers to tx queues used for XDP transmit.
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000858 * @rxq_entries: Size of receive queues requested by user.
859 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100860 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
861 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000862 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
863 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
864 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000865 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800866 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000867 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
868 * @n_tx_channels: Number of channels used for TX
Edward Cree2935e3c2018-01-25 17:26:06 +0000869 * @n_extra_tx_channels: Number of extra channels with TX queues
Charles McLachlan3990a8f2019-10-31 10:23:49 +0000870 * @n_xdp_channels: Number of channels used for XDP TX
871 * @xdp_channel_offset: Offset of zeroth channel used for XPD TX.
872 * @xdp_tx_per_channel: Max number of TX queues on an XDP TX channel.
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400873 * @rx_ip_align: RX DMA address offset to have IP header aligned in
874 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000875 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100876 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000877 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
878 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100879 * @rx_prefix_size: Size of RX prefix before packet data
880 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
881 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100882 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
883 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000884 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
885 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000886 * @rx_scatter: Scatter mode enabled for receives
Edward Cree42356d92018-03-08 15:45:17 +0000887 * @rss_context: Main RSS context. Its @list member is the head of the list of
888 * RSS contexts created by user requests
Edward Creee0a65e32018-03-27 17:44:36 +0100889 * @rss_lock: Protects custom RSS context software state in @rss_context.list
Edward Creedfcabb02020-05-11 13:28:20 +0100890 * @vport_id: The function's vport ID, only relevant for PFs
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000891 * @int_error_count: Number of internal errors seen recently
892 * @int_error_expire: Time at which error count will be expired
Edward Creee4fe9382020-05-11 13:29:09 +0100893 * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot
Ben Hutchingsd8291182012-10-05 23:35:41 +0100894 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
895 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100896 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000897 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000898 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000899 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000900 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300901 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100902 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100903 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100904 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100905 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000906 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
907 * efx_mac_work() with kernel interfaces. Safe to read under any
908 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
909 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100910 * @port_initialized: Port initialized?
911 * @net_dev: Operating system network device. Consider holding the rtnl lock
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100912 * @fixed_features: Features which cannot be turned off
Edward Creec1be4822017-12-21 09:00:26 +0000913 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
914 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100915 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100916 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917 * @phy_op: PHY interface
918 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000919 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000920 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100921 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000922 * @link_advertising: Autonegotiation advertising flags
Edward Cree7f61e6c2018-03-14 14:21:26 +0000923 * @fec_config: Forward Error Correction configuration flags. For bit positions
924 * see &enum ethtool_fec_config_bits.
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000925 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100926 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000927 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
928 * Protected by @mac_lock.
929 * @multicast_hash: Multicast hash table for Falcon-arch.
930 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800931 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100932 * @fc_disable: When non-zero flow control is disabled. Typically used to
933 * ensure that network back pressure doesn't delay dma queue flushes.
934 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000935 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100936 * @loopback_mode: Loopback status
937 * @loopback_modes: Supported loopback mode bitmask
938 * @loopback_selftest: Offline self-test private state
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000939 * @xdp_prog: Current XDP programme for this interface
Edward Creec2bebe32018-03-27 17:42:28 +0100940 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100941 * @filter_state: Architecture-dependent filter table state
Edward Cree3af0f342018-03-27 17:41:59 +0100942 * @rps_mutex: Protects RPS state of all channels
Edward Creef9937402018-04-13 19:18:09 +0100943 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
944 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
Edward Creef8d62032018-04-24 17:09:30 +0100945 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
946 * @rps_next_id).
947 * @rps_hash_table: Mapping between ARFS filters and their various IDs
948 * @rps_next_id: next arfs_id for an ARFS filter
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100949 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000950 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
951 * Decremented when the efx_flush_rx_queue() is called.
952 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
953 * completed (either success or failure). Not used when MCDI is used to
954 * flush receive queues.
955 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000956 * @vf_count: Number of VFs intended to be enabled.
957 * @vf_init_count: Number of VFs that have been fully initialised.
958 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100959 * @ptp_data: PTP state data
Edward Creeacaef3c12017-12-18 16:56:58 +0000960 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
Ben Hutchingsef215e62013-12-05 20:13:22 +0000961 * @vpd_sn: Serial number read from VPD
Charles McLachlaneb9a36b2019-10-31 10:23:23 +0000962 * @xdp_rxq_info_failed: Have any of the rx queues failed to initialise their
963 * xdp_rxq_info structures?
Ben Hutchingsab28c122010-12-06 22:53:15 +0000964 * @monitor_work: Hardware monitor workitem
965 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000966 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
967 * field is used by efx_test_interrupts() to verify that an
968 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000969 * @stats_lock: Statistics update lock. Must be held when calling
970 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100971 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100972 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000973 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100974 */
975struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000976 /* The following fields should be written very rarely */
977
Ben Hutchings8ceee662008-04-27 12:55:59 +0100978 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100979 struct list_head node;
980 struct efx_nic *primary;
981 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100982 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100983 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100984 const struct efx_nic_type *type;
985 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000986 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100987 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800988 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100989 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100990 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100991 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000992
Edward Cree71827442017-12-18 16:56:19 +0000993 unsigned int vi_stride;
994
Ben Hutchings8ceee662008-04-27 12:55:59 +0100995 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000996 unsigned int timer_quantum_ns;
Bert Kenwardd95e3292016-08-11 13:02:36 +0100997 unsigned int timer_max_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000998 bool irq_rx_adaptive;
Bert Kenward539de7c2016-08-11 13:02:09 +0100999 unsigned int irq_mod_step_us;
1000 unsigned int irq_rx_moderation_us;
Ben Hutchings62776d02010-06-23 11:30:07 +00001001 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001002
Ben Hutchings8ceee662008-04-27 12:55:59 +01001003 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +01001004 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001005
Ben Hutchings8313aca2010-09-10 06:41:57 +00001006 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +01001007 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +00001008 const struct efx_channel_type *
1009 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001010
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001011 unsigned int xdp_tx_queue_count;
1012 struct efx_tx_queue **xdp_tx_queues;
1013
Steve Hodgsonecc910f2010-09-10 06:42:22 +00001014 unsigned rxq_entries;
1015 unsigned txq_entries;
Ben Hutchings14bf718fb2012-05-22 01:27:58 +01001016 unsigned int txq_stop_thresh;
1017 unsigned int txq_wake_thresh;
1018
Ben Hutchings28e47c42012-02-15 01:58:49 +00001019 unsigned tx_dc_base;
1020 unsigned rx_dc_base;
1021 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001022 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +01001023
1024 unsigned int max_channels;
Edward Creede5f32e2020-06-29 14:33:44 +01001025 unsigned int max_vis;
Shradha Shahb0fbdae2015-08-28 10:55:42 +01001026 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +00001027 unsigned n_channels;
1028 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001029 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +00001030 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +00001031 unsigned n_tx_channels;
Edward Cree2935e3c2018-01-25 17:26:06 +00001032 unsigned n_extra_tx_channels;
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001033 unsigned int n_xdp_channels;
1034 unsigned int xdp_channel_offset;
1035 unsigned int xdp_tx_per_channel;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +04001036 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +00001037 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001038 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001039 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +00001040 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +00001041 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +00001042 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +01001043 unsigned int rx_prefix_size;
1044 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +01001045 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001046 int rx_packet_ts_offset;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001047 bool rx_scatter;
Edward Cree42356d92018-03-08 15:45:17 +00001048 struct efx_rss_context rss_context;
Edward Creee0a65e32018-03-27 17:44:36 +01001049 struct mutex rss_lock;
Edward Creedfcabb02020-05-11 13:28:20 +01001050 u32 vport_id;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001051
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001052 unsigned int_error_count;
1053 unsigned long int_error_expire;
1054
Edward Creee4fe9382020-05-11 13:29:09 +01001055 bool must_realloc_vis;
Ben Hutchingsd8291182012-10-05 23:35:41 +01001056 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001057 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +00001058 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001059 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +00001060 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001061
Ben Hutchings76884832009-11-29 15:10:44 +00001062#ifdef CONFIG_SFC_MTD
1063 struct list_head mtd_list;
1064#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001065
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001066 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001067 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001068
1069 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -08001070 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001071 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001072
Jon Cooper74cd60a2013-09-16 14:18:51 +01001073 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001074 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001075 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001076
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +01001077 netdev_features_t fixed_features;
1078
Edward Creec1be4822017-12-21 09:00:26 +00001079 u16 num_mac_stats;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001080 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001081 u64 rx_nodesc_drops_total;
1082 u64 rx_nodesc_drops_while_down;
1083 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001084
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001085 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +00001086 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001087 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001088 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001089 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +01001090 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001091
Edward Creec2ab85d2018-01-10 18:00:14 +00001092 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
Edward Cree7f61e6c2018-03-14 14:21:26 +00001093 u32 fec_config;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001094 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001095 unsigned int n_link_state_changes;
1096
Ben Hutchings964e6132012-11-19 23:08:22 +00001097 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001098 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -04001099 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +01001100 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001101
1102 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001103 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +00001104 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001105
1106 void *loopback_selftest;
Charles McLachlaneb9a36b2019-10-31 10:23:23 +00001107 /* We access loopback_selftest immediately before running XDP,
1108 * so we want them next to each other.
1109 */
1110 struct bpf_prog __rcu *xdp_prog;
Ben Hutchings64eebcf2010-09-20 08:43:07 +00001111
Edward Cree0d322412015-05-20 11:10:03 +01001112 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001113 void *filter_state;
1114#ifdef CONFIG_RFS_ACCEL
Edward Cree3af0f342018-03-27 17:41:59 +01001115 struct mutex rps_mutex;
Edward Creef9937402018-04-13 19:18:09 +01001116 unsigned long rps_slot_map;
1117 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
Edward Creef8d62032018-04-24 17:09:30 +01001118 spinlock_t rps_hash_lock;
1119 struct hlist_head *rps_hash_table;
1120 u32 rps_next_id;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001121#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +00001122
Alexandre Rames3881d8a2013-06-10 11:03:21 +01001123 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +00001124 atomic_t rxq_flush_pending;
1125 atomic_t rxq_flush_outstanding;
1126 wait_queue_head_t flush_wq;
1127
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001128#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001129 unsigned vf_count;
1130 unsigned vf_init_count;
1131 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001132#endif
1133
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001134 struct efx_ptp_data *ptp_data;
Edward Creeacaef3c12017-12-18 16:56:58 +00001135 bool ptp_warned;
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001136
Ben Hutchingsef215e62013-12-05 20:13:22 +00001137 char *vpd_sn;
Charles McLachlaneb9a36b2019-10-31 10:23:23 +00001138 bool xdp_rxq_info_failed;
Ben Hutchingsef215e62013-12-05 20:13:22 +00001139
Ben Hutchingsab28c122010-12-06 22:53:15 +00001140 /* The following fields may be written more often */
1141
1142 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1143 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001144 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001145 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +01001146 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001147};
1148
Ben Hutchings55668612008-05-16 21:16:10 +01001149static inline int efx_dev_registered(struct efx_nic *efx)
1150{
1151 return efx->net_dev->reg_state == NETREG_REGISTERED;
1152}
1153
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001154static inline unsigned int efx_port_num(struct efx_nic *efx)
1155{
Ben Hutchings66020412013-06-10 18:03:17 +01001156 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001157}
1158
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001159struct efx_mtd_partition {
1160 struct list_head node;
1161 struct mtd_info mtd;
1162 const char *dev_type_name;
1163 const char *type_name;
1164 char name[IFNAMSIZ + 20];
1165};
1166
Jon Coopere5fbd972017-02-08 16:52:10 +00001167struct efx_udp_tunnel {
1168 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1169 __be16 port;
1170 /* Count of repeated adds of the same port. Used only inside the list,
1171 * not in request arguments.
1172 */
1173 u16 count;
1174};
1175
Ben Hutchings8ceee662008-04-27 12:55:59 +01001176/**
1177 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001178 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001179 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001180 * @probe: Probe the controller
1181 * @remove: Free resources allocated by probe()
1182 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001183 * @dimension_resources: Dimension controller resources (buffer table,
1184 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001185 * @fini: Shut down the controller
1186 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001187 * @map_reset_reason: Map ethtool reset reason to a reset method
1188 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001189 * @reset: Reset the controller hardware and possibly the PHY. This will
1190 * be called while the controller is uninitialised.
1191 * @probe_port: Probe the MAC and PHY
1192 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001193 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001194 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001195 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001196 * (for Falcon architecture)
1197 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1198 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001199 * @prepare_flr: Prepare for an FLR
1200 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001201 * @describe_stats: Describe statistics for ethtool
1202 * @update_stats: Update statistics not provided by event handling.
1203 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001204 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001205 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001206 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001207 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001208 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001209 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001210 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001211 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1212 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001213 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001214 * @get_wol: Get WoL configuration from driver state
1215 * @set_wol: Push WoL configuration to the NIC
1216 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001217 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001218 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001219 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001220 * @mcdi_request: Send an MCDI request with the given header and SDU.
1221 * The SDU length may be any value from 0 up to the protocol-
1222 * defined maximum, but its buffer will be padded to a multiple
1223 * of 4 bytes.
1224 * @mcdi_poll_response: Test whether an MCDI response is available.
1225 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1226 * be a multiple of 4. The length may not be, but the buffer
1227 * will be padded so it is safe to round up.
1228 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1229 * return an appropriate error code for aborting any current
1230 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001231 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1232 * be separately enabled after this.
1233 * @irq_test_generate: Generate a test IRQ
1234 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1235 * queue must be separately disabled before this.
1236 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1237 * a pointer to the &struct efx_msi_context for the channel.
1238 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1239 * is a pointer to the &struct efx_nic.
1240 * @tx_probe: Allocate resources for TX queue
1241 * @tx_init: Initialise TX queue on the NIC
1242 * @tx_remove: Free resources for TX queue
1243 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001244 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Edward Creea707d182017-01-17 12:02:12 +00001245 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
Edward Cree42356d92018-03-08 15:45:17 +00001246 * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1247 * user RSS context to the NIC
1248 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1249 * RSS context back from the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001250 * @rx_probe: Allocate resources for RX queue
1251 * @rx_init: Initialise RX queue on the NIC
1252 * @rx_remove: Free resources for RX queue
1253 * @rx_write: Write RX descriptors and doorbell
1254 * @rx_defer_refill: Generate a refill reminder event
1255 * @ev_probe: Allocate resources for event queue
1256 * @ev_init: Initialise event queue on the NIC
1257 * @ev_fini: Deinitialise event queue on the NIC
1258 * @ev_remove: Free resources for event queue
1259 * @ev_process: Process events for a queue, up to the given NAPI quota
1260 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1261 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001262 * @filter_table_probe: Probe filter capabilities and set up filter software state
1263 * @filter_table_restore: Restore filters removed from hardware
1264 * @filter_table_remove: Remove filters from hardware and tear down software state
1265 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1266 * @filter_insert: add or replace a filter
1267 * @filter_remove_safe: remove a filter by ID, carefully
1268 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001269 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1270 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001271 * @filter_count_rx_used: Get the number of filters in use at a given priority
1272 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1273 * @filter_get_rx_ids: Get list of RX filters at a given priority
Ben Hutchingsadd72472012-11-08 01:46:53 +00001274 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1275 * This must check whether the specified table entry is used by RFS
1276 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001277 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1278 * using efx_mtd_add()
1279 * @mtd_rename: Set an MTD partition name using the net device name
1280 * @mtd_read: Read from an MTD partition
1281 * @mtd_erase: Erase part of an MTD partition
1282 * @mtd_write: Write to an MTD partition
1283 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1284 * also notifies the driver that a writer has finished using this
1285 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001286 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001287 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1288 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001289 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1290 * and tx_type will already have been validated but this operation
1291 * must validate and update rx_filter.
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001292 * @get_phys_port_id: Get the underlying physical port id.
Shradha Shah910c8782015-05-20 11:12:48 +01001293 * @set_mac_address: Set the MAC address of the device
Edward Cree46d1efd2016-11-17 10:52:36 +00001294 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1295 * If %NULL, then device does not support any TSO version.
Jon Coopere5fbd972017-02-08 16:52:10 +00001296 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1297 * @udp_tnl_add_port: Add a UDP tunnel port
1298 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1299 * @udp_tnl_del_port: Remove a UDP tunnel port
Edward Cree9b461322020-05-11 13:30:00 +01001300 * @print_additional_fwver: Dump NIC-specific additional FW version info
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001301 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001302 * @txd_ptr_tbl_base: TX descriptor ring base address
1303 * @rxd_ptr_tbl_base: RX descriptor ring base address
1304 * @buf_tbl_base: Buffer table base address
1305 * @evq_ptr_tbl_base: Event queue pointer table base address
1306 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001307 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001308 * @rx_prefix_size: Size of RX prefix before packet data
1309 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001310 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001311 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001312 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1313 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Edward Creede1deff2017-01-13 21:20:14 +00001314 * @option_descriptors: NIC supports TX option descriptors
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001315 * @min_interrupt_mode: Lowest capability interrupt mode supported
1316 * from &enum efx_int_mode.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001317 * @max_interrupt_mode: Highest capability interrupt mode supported
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001318 * from &enum efx_int_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001319 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001320 * @offload_features: net_device feature flags for protocol offload
1321 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001322 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001323 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001324 */
1325struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001326 bool is_vf;
Edward Cree03714bb2017-12-18 16:55:50 +00001327 unsigned int (*mem_bar)(struct efx_nic *efx);
Ben Hutchingsb1057982012-09-19 00:56:47 +01001328 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001329 int (*probe)(struct efx_nic *efx);
1330 void (*remove)(struct efx_nic *efx);
1331 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001332 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001333 void (*fini)(struct efx_nic *efx);
1334 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001335 enum reset_type (*map_reset_reason)(enum reset_type reason);
1336 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001337 int (*reset)(struct efx_nic *efx, enum reset_type method);
1338 int (*probe_port)(struct efx_nic *efx);
1339 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001340 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001341 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001342 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001343 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001344 void (*prepare_flr)(struct efx_nic *efx);
1345 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001346 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1347 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1348 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001349 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001350 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001351 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001352 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001353 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001354 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001355 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001356 int (*reconfigure_mac)(struct efx_nic *efx);
1357 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001358 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1359 int (*set_wol)(struct efx_nic *efx, u32 type);
1360 void (*resume_wol)(struct efx_nic *efx);
Tom Zhaobe904b82020-05-11 13:28:40 +01001361 unsigned int (*check_caps)(const struct efx_nic *efx,
1362 u8 flag,
1363 u32 offset);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001364 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001365 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001366 void (*mcdi_request)(struct efx_nic *efx,
1367 const efx_dword_t *hdr, size_t hdr_len,
1368 const efx_dword_t *sdu, size_t sdu_len);
1369 bool (*mcdi_poll_response)(struct efx_nic *efx);
1370 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1371 size_t pdu_offset, size_t pdu_len);
1372 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Daniel Pieczkoc577e592015-10-09 10:40:35 +01001373 void (*mcdi_reboot_detected)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001374 void (*irq_enable_master)(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +01001375 int (*irq_test_generate)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001376 void (*irq_disable_non_ev)(struct efx_nic *efx);
1377 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1378 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1379 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1380 void (*tx_init)(struct efx_tx_queue *tx_queue);
1381 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1382 void (*tx_write)(struct efx_tx_queue *tx_queue);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001383 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1384 dma_addr_t dma_addr, unsigned int len);
Jon Cooper267c0152015-05-06 00:59:38 +01001385 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
Edward Creef74d1992017-01-17 12:01:53 +00001386 const u32 *rx_indir_table, const u8 *key);
Edward Creea707d182017-01-17 12:02:12 +00001387 int (*rx_pull_rss_config)(struct efx_nic *efx);
Edward Cree42356d92018-03-08 15:45:17 +00001388 int (*rx_push_rss_context_config)(struct efx_nic *efx,
1389 struct efx_rss_context *ctx,
1390 const u32 *rx_indir_table,
1391 const u8 *key);
1392 int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1393 struct efx_rss_context *ctx);
1394 void (*rx_restore_rss_contexts)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001395 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1396 void (*rx_init)(struct efx_rx_queue *rx_queue);
1397 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1398 void (*rx_write)(struct efx_rx_queue *rx_queue);
1399 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1400 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001401 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001402 void (*ev_fini)(struct efx_channel *channel);
1403 void (*ev_remove)(struct efx_channel *channel);
1404 int (*ev_process)(struct efx_channel *channel, int quota);
1405 void (*ev_read_ack)(struct efx_channel *channel);
1406 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001407 int (*filter_table_probe)(struct efx_nic *efx);
1408 void (*filter_table_restore)(struct efx_nic *efx);
1409 void (*filter_table_remove)(struct efx_nic *efx);
1410 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1411 s32 (*filter_insert)(struct efx_nic *efx,
1412 struct efx_filter_spec *spec, bool replace);
1413 int (*filter_remove_safe)(struct efx_nic *efx,
1414 enum efx_filter_priority priority,
1415 u32 filter_id);
1416 int (*filter_get_safe)(struct efx_nic *efx,
1417 enum efx_filter_priority priority,
1418 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001419 int (*filter_clear_rx)(struct efx_nic *efx,
1420 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001421 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1422 enum efx_filter_priority priority);
1423 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1424 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1425 enum efx_filter_priority priority,
1426 u32 *buf, u32 size);
1427#ifdef CONFIG_RFS_ACCEL
Ben Hutchingsadd72472012-11-08 01:46:53 +00001428 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1429 unsigned int index);
1430#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001431#ifdef CONFIG_SFC_MTD
1432 int (*mtd_probe)(struct efx_nic *efx);
1433 void (*mtd_rename)(struct efx_mtd_partition *part);
1434 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1435 size_t *retlen, u8 *buffer);
1436 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1437 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1438 size_t *retlen, const u8 *buffer);
1439 int (*mtd_sync)(struct mtd_info *mtd);
1440#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001441 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001442 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001443 int (*ptp_set_ts_config)(struct efx_nic *efx,
1444 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001445 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Andrew Rybchenko4a53ea82016-06-15 17:48:32 +01001446 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1447 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001448 int (*get_phys_port_id)(struct efx_nic *efx,
1449 struct netdev_phys_item_id *ppid);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001450 int (*sriov_init)(struct efx_nic *efx);
1451 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001452 bool (*sriov_wanted)(struct efx_nic *efx);
1453 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001454 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1455 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1456 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1457 u8 qos);
1458 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1459 bool spoofchk);
1460 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1461 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001462 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1463 int link_state);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001464 int (*vswitching_probe)(struct efx_nic *efx);
1465 int (*vswitching_restore)(struct efx_nic *efx);
1466 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001467 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001468 int (*set_mac_address)(struct efx_nic *efx);
Edward Cree46d1efd2016-11-17 10:52:36 +00001469 u32 (*tso_versions)(struct efx_nic *efx);
Jon Coopere5fbd972017-02-08 16:52:10 +00001470 int (*udp_tnl_push_ports)(struct efx_nic *efx);
1471 int (*udp_tnl_add_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1472 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1473 int (*udp_tnl_del_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
Edward Cree9b461322020-05-11 13:30:00 +01001474 size_t (*print_additional_fwver)(struct efx_nic *efx, char *buf,
1475 size_t len);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001476
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001477 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001478 unsigned int txd_ptr_tbl_base;
1479 unsigned int rxd_ptr_tbl_base;
1480 unsigned int buf_tbl_base;
1481 unsigned int evq_ptr_tbl_base;
1482 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001483 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001484 unsigned int rx_prefix_size;
1485 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001486 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001487 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001488 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001489 bool always_rx_scatter;
Edward Creede1deff2017-01-13 21:20:14 +00001490 bool option_descriptors;
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001491 unsigned int min_interrupt_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001492 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001493 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001494 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001495 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001496 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001497 u32 hwtstamp_filters;
Edward Creef74d1992017-01-17 12:01:53 +00001498 unsigned int rx_hash_key_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001499};
1500
1501/**************************************************************************
1502 *
1503 * Prototypes and inline functions
1504 *
1505 *************************************************************************/
1506
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001507static inline struct efx_channel *
1508efx_get_channel(struct efx_nic *efx, unsigned index)
1509{
Edward Creee01b16a2016-12-02 15:51:33 +00001510 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001511 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001512}
1513
Ben Hutchings8ceee662008-04-27 12:55:59 +01001514/* Iterate over all used channels */
1515#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001516 for (_channel = (_efx)->channel[0]; \
1517 _channel; \
1518 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1519 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001520
Ben Hutchings7f967c02012-02-13 23:45:02 +00001521/* Iterate over all used channels in reverse */
1522#define efx_for_each_channel_rev(_channel, _efx) \
1523 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1524 _channel; \
1525 _channel = _channel->channel ? \
1526 (_efx)->channel[_channel->channel - 1] : NULL)
1527
Ben Hutchings97653432011-01-12 18:26:56 +00001528static inline struct efx_tx_queue *
1529efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1530{
Edward Creee01b16a2016-12-02 15:51:33 +00001531 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1532 type >= EFX_TXQ_TYPES);
Ben Hutchings97653432011-01-12 18:26:56 +00001533 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1534}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001535
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001536static inline struct efx_channel *
1537efx_get_xdp_channel(struct efx_nic *efx, unsigned int index)
1538{
1539 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_xdp_channels);
1540 return efx->channel[efx->xdp_channel_offset + index];
1541}
1542
1543static inline bool efx_channel_is_xdp_tx(struct efx_channel *channel)
1544{
1545 return channel->channel - channel->efx->xdp_channel_offset <
1546 channel->efx->n_xdp_channels;
1547}
1548
Ben Hutchings525da902011-02-07 23:04:38 +00001549static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1550{
Edward Cree8700aff2019-12-20 16:26:40 +00001551 return true;
Ben Hutchings525da902011-02-07 23:04:38 +00001552}
1553
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001554static inline struct efx_tx_queue *
1555efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1556{
Edward Creee01b16a2016-12-02 15:51:33 +00001557 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1558 type >= EFX_TXQ_TYPES);
Ben Hutchings525da902011-02-07 23:04:38 +00001559 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001560}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001561
Ben Hutchings94b274b2011-01-10 21:18:20 +00001562static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1563{
1564 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1565 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1566}
1567
Ben Hutchings8ceee662008-04-27 12:55:59 +01001568/* Iterate over all TX queues belonging to a channel */
1569#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001570 if (!efx_channel_has_tx_queues(_channel)) \
1571 ; \
1572 else \
1573 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001574 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
Charles McLachlan3990a8f2019-10-31 10:23:49 +00001575 (efx_tx_queue_used(_tx_queue) || \
1576 efx_channel_is_xdp_tx(_channel)); \
Ben Hutchings525da902011-02-07 23:04:38 +00001577 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001578
Ben Hutchings94b274b2011-01-10 21:18:20 +00001579/* Iterate over all possible TX queues belonging to a channel */
1580#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001581 if (!efx_channel_has_tx_queues(_channel)) \
1582 ; \
1583 else \
1584 for (_tx_queue = (_channel)->tx_queue; \
1585 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1586 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001587
Ben Hutchings525da902011-02-07 23:04:38 +00001588static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1589{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001590 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001591}
1592
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001593static inline struct efx_rx_queue *
1594efx_channel_get_rx_queue(struct efx_channel *channel)
1595{
Edward Creee01b16a2016-12-02 15:51:33 +00001596 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001597 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001598}
1599
Ben Hutchings8ceee662008-04-27 12:55:59 +01001600/* Iterate over all RX queues belonging to a channel */
1601#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001602 if (!efx_channel_has_rx_queue(_channel)) \
1603 ; \
1604 else \
1605 for (_rx_queue = &(_channel)->rx_queue; \
1606 _rx_queue; \
1607 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001608
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001609static inline struct efx_channel *
1610efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1611{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001612 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001613}
1614
1615static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1616{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001617 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001618}
1619
Ben Hutchings8ceee662008-04-27 12:55:59 +01001620/* Returns a pointer to the specified receive buffer in the RX
1621 * descriptor queue.
1622 */
1623static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1624 unsigned int index)
1625{
Eric Dumazet807540b2010-09-23 05:40:09 +00001626 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001627}
1628
Alex Maftei (amaftei)e1253f32020-01-08 16:10:32 +00001629static inline struct efx_rx_buffer *
1630efx_rx_buf_next(struct efx_rx_queue *rx_queue, struct efx_rx_buffer *rx_buf)
1631{
1632 if (unlikely(rx_buf == efx_rx_buffer(rx_queue, rx_queue->ptr_mask)))
1633 return efx_rx_buffer(rx_queue, 0);
1634 else
1635 return rx_buf + 1;
1636}
1637
Ben Hutchings8ceee662008-04-27 12:55:59 +01001638/**
1639 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1640 *
1641 * This calculates the maximum frame length that will be used for a
1642 * given MTU. The frame length will be equal to the MTU plus a
1643 * constant amount of header space and padding. This is the quantity
1644 * that the net driver will program into the MAC as the maximum frame
1645 * length.
1646 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001647 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001648 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001649 *
1650 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1651 * XGMII cycle). If the frame length reaches the maximum value in the
1652 * same cycle, the XMAC can miss the IPG altogether. We work around
1653 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001654 */
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001655#define EFX_FRAME_PAD 16
Ben Hutchings8ceee662008-04-27 12:55:59 +01001656#define EFX_MAX_FRAME_LEN(mtu) \
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001657 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001658
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001659static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1660{
1661 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1662}
1663static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1664{
1665 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1666}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001667
Martin Habetse4478ad2016-06-15 17:51:07 +01001668/* Get all supported features.
1669 * If a feature is not fixed, it is present in hw_features.
1670 * If a feature is fixed, it does not present in hw_features, but
1671 * always in features.
1672 */
1673static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1674{
1675 const struct net_device *net_dev = efx->net_dev;
1676
1677 return net_dev->features | net_dev->hw_features;
1678}
1679
Bert Kenwarde9117e52016-11-17 10:51:54 +00001680/* Get the current TX queue insert index. */
1681static inline unsigned int
1682efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1683{
1684 return tx_queue->insert_count & tx_queue->ptr_mask;
1685}
1686
1687/* Get a TX buffer. */
1688static inline struct efx_tx_buffer *
1689__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1690{
1691 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1692}
1693
1694/* Get a TX buffer, checking it's not currently in use. */
1695static inline struct efx_tx_buffer *
1696efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1697{
1698 struct efx_tx_buffer *buffer =
1699 __efx_tx_queue_get_insert_buffer(tx_queue);
1700
Edward Creee01b16a2016-12-02 15:51:33 +00001701 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1702 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1703 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001704
1705 return buffer;
1706}
1707
Ben Hutchings8ceee662008-04-27 12:55:59 +01001708#endif /* EFX_NET_DRIVER_H */