blob: 08953b0999d20505c0978430b35d7d7f0e8b7e2b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlson43a5f002011-05-19 12:12:56 +000092#define TG3_MIN_NUM 119
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson43a5f002011-05-19 12:12:56 +000095#define DRV_MODULE_RELDATE "May 18, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#define TG3_DEF_RX_MODE 0
98#define TG3_DEF_TX_MODE 0
99#define TG3_DEF_MSG_ENABLE \
100 (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK | \
103 NETIF_MSG_TIMER | \
104 NETIF_MSG_IFDOWN | \
105 NETIF_MSG_IFUP | \
106 NETIF_MSG_RX_ERR | \
107 NETIF_MSG_TX_ERR)
108
Matt Carlson520b2752011-06-13 13:39:02 +0000109#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/* length of time before we decide the hardware is borked,
112 * and dev->tx_timeout() should be called to fix the problem
113 */
Joe Perches63c3a662011-04-26 08:12:10 +0000114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115#define TG3_TX_TIMEOUT (5 * HZ)
116
117/* hardware minimum and maximum for a single frame's data payload */
118#define TG3_MIN_MTU 60
119#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000120 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122/* These numbers seem to be hard coded in the NIC firmware somehow.
123 * You can't change the ring sizes, but you can change where you place
124 * them in the NIC onboard memory.
125 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000126#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000127 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000128 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000130#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000131 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000132 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000134#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136/* Do not place this n-ring entries value into the tp struct itself,
137 * we really want to expose these constants to GCC so that modulo et
138 * al. operations are done with shifts and masks instead of with
139 * hw multiply/modulo instructions. Another solution would be to
140 * replace things like '% foo' with '& (foo - 1)'.
141 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
143#define TG3_TX_RING_SIZE 512
144#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
145
Matt Carlson2c49a442010-09-30 10:34:35 +0000146#define TG3_RX_STD_RING_BYTES(tp) \
147 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
148#define TG3_RX_JMB_RING_BYTES(tp) \
149 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
150#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000151 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
153 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
155
Matt Carlson287be122009-08-28 13:58:46 +0000156#define TG3_DMA_BYTE_ENAB 64
157
158#define TG3_RX_STD_DMA_SZ 1536
159#define TG3_RX_JMB_DMA_SZ 9046
160
161#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
162
163#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
164#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Matt Carlson2c49a442010-09-30 10:34:35 +0000166#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
167 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000168
Matt Carlson2c49a442010-09-30 10:34:35 +0000169#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
170 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000171
Matt Carlsond2757fc2010-04-12 06:58:27 +0000172/* Due to a hardware bug, the 5701 can only DMA to memory addresses
173 * that are at least dword aligned when used in PCIX mode. The driver
174 * works around this bug by double copying the packet. This workaround
175 * is built into the normal double copy length check for efficiency.
176 *
177 * However, the double copy is only necessary on those architectures
178 * where unaligned memory accesses are inefficient. For those architectures
179 * where unaligned memory accesses incur little penalty, we can reintegrate
180 * the 5701 in the normal rx path. Doing so saves a device structure
181 * dereference by hardcoding the double copy threshold in place.
182 */
183#define TG3_RX_COPY_THRESHOLD 256
184#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
185 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
186#else
187 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
188#endif
189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000191#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Matt Carlsone31aa982011-07-27 14:20:53 +0000192#define TG3_TX_BD_DMA_MAX 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Matt Carlsonad829262008-11-21 17:16:16 -0800194#define TG3_RAW_IP_ALIGN 2
195
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700299 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
Andreas Mohr50da8592006-08-14 23:54:30 -0700304static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000306} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Matt Carlson48fa55a2011-04-13 11:05:06 +0000387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
Andreas Mohr50da8592006-08-14 23:54:30 -0700390static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700391 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000392} ethtool_test_keys[] = {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
Matt Carlson48fa55a2011-04-13 11:05:06 +0000401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
Michael Chanb401e9e2005-12-19 16:27:04 -0800404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000411 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800412}
413
Matt Carlson0d3031d2007-10-10 18:02:43 -0700414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000421 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700422}
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
Michael Chan68929142005-08-09 20:17:14 -0700426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Michael Chan68929142005-08-09 20:17:14 -0700440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
441{
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
Matt Carlson66711e662009-11-13 13:03:49 +0000461 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
465 }
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
Michael Chanb401e9e2005-12-19 16:27:04 -0800494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Joe Perches63c3a662011-04-26 08:12:10 +0000501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Michael Chan09ee9292005-08-09 20:17:00 -0700518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700522 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700523}
524
Michael Chan20094932005-08-09 20:16:32 -0700525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 readl(mbox);
533}
534
Michael Chanb5d37722006-09-27 16:06:21 -0700535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000537 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700550
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
Michael Chan68929142005-08-09 20:17:14 -0700558 unsigned long flags;
559
Matt Carlson6ff6f812011-05-19 12:12:54 +0000560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
Michael Chan68929142005-08-09 20:17:14 -0700564 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Michael Chanbbadf502006-04-06 21:46:34 -0700569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
574
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
Michael Chan68929142005-08-09 20:17:14 -0700578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
Michael Chan68929142005-08-09 20:17:14 -0700583 unsigned long flags;
584
Matt Carlson6ff6f812011-05-19 12:12:54 +0000585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
Michael Chan68929142005-08-09 20:17:14 -0700591 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Michael Chanbbadf502006-04-06 21:46:34 -0700596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
Michael Chan68929142005-08-09 20:17:14 -0700605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Matt Carlson0d3031d2007-10-10 18:02:43 -0700608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000611 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700617
618 /* Make sure the driver hasn't any stale locks. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000638 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700639
Joe Perches63c3a662011-04-26 08:12:10 +0000640 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700641 return 0;
642
643 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700652 }
653
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
Matt Carlson0d3031d2007-10-10 18:02:43 -0700662 off = 4 * locknum;
663
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000673 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000674 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700675 break;
676 udelay(10);
677 }
678
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000679 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700680 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000690 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700691
Joe Perches63c3a662011-04-26 08:12:10 +0000692 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700693 return;
694
695 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700704 }
705
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700717}
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719static void tg3_disable_ints(struct tg3 *tp)
720{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000721 int i;
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729static void tg3_enable_ints(struct tg3 *tp)
730{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000731 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000732
Michael Chanbbe832c2005-06-24 20:20:04 -0700733 tp->irq_sync = 0;
734 wmb();
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000738
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000742
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000744 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
746
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000747 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000748 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000749
750 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000751 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Matt Carlson17375d22009-08-28 14:02:18 +0000760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700761{
Matt Carlson17375d22009-08-28 14:02:18 +0000762 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000763 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700764 unsigned int work_exists = 0;
765
766 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700774 work_exists = 1;
775
776 return work_exists;
777}
778
Matt Carlson17375d22009-08-28 14:02:18 +0000779/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400782 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Matt Carlson17375d22009-08-28 14:02:18 +0000784static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Matt Carlson17375d22009-08-28 14:02:18 +0000786 struct tg3 *tp = tnapi->tp;
787
Matt Carlson898a56f2009-08-28 14:02:40 +0000788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 mmiowb();
790
David S. Millerfac9b832005-05-18 22:46:34 -0700791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
Joe Perches63c3a662011-04-26 08:12:10 +0000795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700796 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static void tg3_switch_clocks(struct tg3 *tp)
801{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000802 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 u32 orig_clock_ctrl;
804
Joe Perches63c3a662011-04-26 08:12:10 +0000805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700806 return;
807
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
Joe Perches63c3a662011-04-26 08:12:10 +0000816 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
Matt Carlson882e9792009-09-01 13:21:36 +0000849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +0000891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -0700892 return 0;
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
Matt Carlson882e9792009-09-01 13:21:36 +0000900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
Matt Carlsonb0988c12011-04-20 07:57:39 +0000933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
Matt Carlson15ee95c2011-04-20 07:57:40 +00001001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
Matt Carlson1d36ba42011-04-20 07:57:42 +00001022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
Matt Carlson95e28692008-05-25 23:44:14 -07001031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
Roel Kluind4675b52009-02-12 16:33:27 -08001056 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001057 return -EBUSY;
1058
1059 return 0;
1060}
1061
Matt Carlson158d7ab2008-05-29 01:37:54 -07001062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
Francois Romieu3d165432009-01-19 16:56:50 -08001064 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001065 u32 val;
1066
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001067 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001068
1069 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
Francois Romieu3d165432009-01-19 16:56:50 -08001079 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001080 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001081
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001082 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083
1084 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001085 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001086
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001097static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001098{
1099 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001100 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001101
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001108 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001111 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001114 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001118 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
Joe Perches63c3a662011-04-26 08:12:10 +00001133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001142
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001155
Matt Carlsona9daf362008-05-25 23:49:44 -07001156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
Matt Carlson158d7ab2008-05-29 01:37:54 -07001178static void tg3_mdio_start(struct tg3 *tp)
1179{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001183
Joe Perches63c3a662011-04-26 08:12:10 +00001184 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
Joe Perches63c3a662011-04-26 08:12:10 +00001195 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001196 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001197
Matt Carlson69f11c92011-07-13 09:27:30 +00001198 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001199
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001208 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001209
Matt Carlson158d7ab2008-05-29 01:37:54 -07001210 tg3_mdio_start(tp);
1211
Joe Perches63c3a662011-04-26 08:12:10 +00001212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001213 return 0;
1214
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001218
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001228 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001231 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001241 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001242 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001244 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001245 return i;
1246 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001247
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001249
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001250 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001258 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001259 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001261 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001265 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001274 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001275 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001280 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001283 break;
1284 }
1285
Joe Perches63c3a662011-04-26 08:12:10 +00001286 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001290
1291 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
Joe Perches63c3a662011-04-26 08:12:10 +00001296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001300 }
1301}
1302
Matt Carlson95e28692008-05-25 23:44:14 -07001303/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
1317/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001321 unsigned int delay_cnt;
1322 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001323
Matt Carlson4ba526c2008-08-15 14:10:04 -07001324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
1336
1337 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001340 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
Joe Perches63c3a662011-04-26 08:12:10 +00001350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
Matt Carlson4ba526c2008-08-15 14:10:04 -07001388 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001394 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001404
Joe Perches05dbe002010-02-17 19:44:19 +00001405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
Matt Carlson95e28692008-05-25 23:44:14 -07001415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
Steve Glendinninge18ce342008-12-16 02:00:00 -08001423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001424 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001425 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001426 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001427 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
Steve Glendinninge18ce342008-12-16 02:00:00 -08001439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001440 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001441 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001442 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001443 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
Matt Carlson95e28692008-05-25 23:44:14 -07001451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001460 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001467 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001468 }
1469
1470 return cap;
1471}
1472
Matt Carlsonf51f3562008-05-25 23:45:08 -07001473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001474{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001475 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001476 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
Joe Perches63c3a662011-04-26 08:12:10 +00001480 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001482 else
1483 autoneg = tp->link_config.autoneg;
1484
Joe Perches63c3a662011-04-26 08:12:10 +00001485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001488 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001490 } else
1491 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001492
Matt Carlsonf51f3562008-05-25 23:45:08 -07001493 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001494
Steve Glendinninge18ce342008-12-16 02:00:00 -08001495 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
Matt Carlsonf51f3562008-05-25 23:45:08 -07001500 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001501 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001502
Steve Glendinninge18ce342008-12-16 02:00:00 -08001503 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
Matt Carlsonf51f3562008-05-25 23:45:08 -07001508 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001509 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001510}
1511
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001518
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001519 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001585 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001590 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001607
1608 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001610 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001611 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001613 return PTR_ERR(phydev);
1614 }
1615
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001616 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001634 return -EINVAL;
1635 }
1636
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001638
1639 phydev->advertising = phydev->supported;
1640
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001649 return;
1650
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001652
Matt Carlson80096062010-08-02 11:26:06 +00001653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001669 return;
1670
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001679 }
1680}
1681
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
Matt Carlson6833c042008-11-21 17:18:59 -08001702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
Joe Perches63c3a662011-04-26 08:12:10 +00001706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001709 return;
1710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
Matt Carlson6833c042008-11-21 17:18:59 -08001716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
Joe Perches63c3a662011-04-26 08:12:10 +00001741 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001743 return;
1744
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001746 u32 ephy;
1747
Matt Carlson535ef6e2009-08-25 10:09:36 +00001748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001754 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001756 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001759 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001761 }
1762 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00001763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001774 }
1775 }
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
Matt Carlson15ee95c2011-04-20 07:57:40 +00001780 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 u32 val;
1782
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return;
1785
Matt Carlson15ee95c2011-04-20 07:57:40 +00001786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
Matt Carlson1d36ba42011-04-20 07:57:42 +00001801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
Matt Carlson1d36ba42011-04-20 07:57:42 +00001826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001827}
1828
Matt Carlson52b02d02010-10-14 10:37:41 +00001829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00001840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00001843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
Matt Carlson3110f5f52010-12-06 08:28:50 +00001852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00001854
Matt Carlsonb0c59432011-05-19 12:12:48 +00001855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00001857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
Matt Carlson52b02d02010-10-14 10:37:41 +00001867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
Matt Carlsonb0c59432011-05-19 12:12:48 +00001872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00001884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
Roel Kluind4675b52009-02-12 16:33:27 -08001903 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002019 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 continue;
2024
Matt Carlson221c5632011-06-13 13:39:01 +00002025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Matt Carlson1d36ba42011-04-20 07:57:42 +00002028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
2032 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002033 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002044 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Matt Carlson1d36ba42011-04-20 07:57:42 +00002049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Matt Carlson221c5632011-06-13 13:39:01 +00002051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002067 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 int err;
2069
Michael Chan60189dd2006-12-17 17:08:07 -08002070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (err != 0)
2078 return -EBUSY;
2079
Michael Chanc8e1e822006-04-29 18:55:17 -07002080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
Joe Perches63c3a662011-04-26 08:12:10 +00002125 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002127 return 0;
2128
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002129 tg3_phy_apply_otp(tp);
2130
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002143
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002148
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
Michael Chanc424cb22006-04-29 18:56:34 -07002168 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
Joe Perches63c3a662011-04-26 08:12:10 +00002187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 }
2192
Michael Chan715116a2006-09-27 16:09:25 -07002193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002194 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002196 }
2197
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002198 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
Matt Carlson520b2752011-06-13 13:39:02 +00002242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002252
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002263
Matt Carlson520b2752011-06-13 13:39:02 +00002264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002366}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002367
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
2383
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002391}
2392
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Matt Carlson683644b2011-03-09 16:58:23 +00002395 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Matt Carlson334355a2010-01-20 16:58:10 +00002397 /* The GPIOs do something completely different on 57765. */
Joe Perches63c3a662011-04-26 08:12:10 +00002398 if (!tg3_flag(tp, IS_NIC) ||
Matt Carlson334355a2010-01-20 16:58:10 +00002399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 return;
2401
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002411 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002413 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002414
Michael Chanbc1c7562006-03-20 17:48:03 -08002415 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
Joe Perches63c3a662011-04-26 08:12:10 +00002419 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002420 return;
2421
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002423 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002424 need_vaux = true;
2425 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002430 need_vaux = true;
2431
Matt Carlson520b2752011-06-13 13:39:02 +00002432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
Matt Carlson0a459aa2008-11-03 16:54:15 -08002460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002461{
Matt Carlsonce057f02007-11-12 21:08:03 -08002462 u32 val;
2463
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002474 return;
Michael Chan51297242007-02-13 12:17:57 -08002475 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002476
Michael Chan60189dd2006-12-17 17:08:07 -08002477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002503 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002506
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002511 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002512
Michael Chan15c3b692006-03-22 01:06:52 -08002513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002520 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002521
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
Michael Chan15c3b692006-03-22 01:06:52 -08002530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
Matt Carlson3f007892008-11-03 16:51:36 -08002533/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002534static int tg3_nvram_lock(struct tg3 *tp)
2535{
Joe Perches63c3a662011-04-26 08:12:10 +00002536 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
Joe Perches63c3a662011-04-26 08:12:10 +00002559 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
Joe Perches63c3a662011-04-26 08:12:10 +00002570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
Joe Perches63c3a662011-04-26 08:12:10 +00002580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
Matt Carlson62cedd12009-04-20 14:52:29 -07002616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
Joe Perches63c3a662011-04-26 08:12:10 +00002650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
Joe Perches63c3a662011-04-26 08:12:10 +00002665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
Matt Carlsone4f34112009-02-25 14:25:00 +00002678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
Joe Perches63c3a662011-04-26 08:12:10 +00002688 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002707 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
Matt Carlsona9dc5292009-02-25 14:25:30 +00002716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002718{
2719 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002720 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002721 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002722 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002723 return res;
2724}
2725
2726/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002763static void tg3_enable_register_access(struct tg3 *tp)
2764{
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
2768 */
2769 pci_write_config_dword(tp->pdev,
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
2772
2773static int tg3_power_up(struct tg3 *tp)
2774{
Matt Carlsonbed98292011-07-13 09:27:29 +00002775 int err;
2776
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002777 tg3_enable_register_access(tp);
2778
Matt Carlsonbed98292011-07-13 09:27:29 +00002779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002786
Matt Carlsonbed98292011-07-13 09:27:29 +00002787 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002788}
2789
2790static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
2792 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002793 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002795 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002796
2797 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00002798 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002807 lnkctl);
2808 }
2809
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00002815 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002816
Joe Perches63c3a662011-04-26 08:12:10 +00002817 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002818 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00002820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002821 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002822 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002823
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002825
Matt Carlson80096062010-08-02 11:26:06 +00002826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
Joe Perches63c3a662011-04-26 08:12:10 +00002838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002858 do_low_power = true;
2859 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002860 }
Matt Carlsondd477002008-05-25 23:45:58 -07002861 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002862 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002863
Matt Carlson80096062010-08-02 11:26:06 +00002864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
2878
Michael Chanb5d37722006-09-27 16:06:21 -07002879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00002884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
Joe Perches63c3a662011-04-26 08:12:10 +00002895 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07002896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002900
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002901 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 u32 mac_mode;
2903
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07002912 udelay(40);
2913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00002923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
Joe Perches63c3a662011-04-26 08:12:10 +00002934 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00002938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941
Joe Perches63c3a662011-04-26 08:12:10 +00002942 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00002943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07002946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
Joe Perches63c3a662011-04-26 08:12:10 +00002954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
Michael Chanb401e9e2005-12-19 16:27:04 -08002963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00002965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00002967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002968 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00002969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00002978 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
Michael Chanb401e9e2005-12-19 16:27:04 -08002986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988
Michael Chanb401e9e2005-12-19 16:27:04 -08002989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Joe Perches63c3a662011-04-26 08:12:10 +00002992 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
Michael Chanb401e9e2005-12-19 16:27:04 -08003004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 }
3007 }
3008
Joe Perches63c3a662011-04-26 08:12:10 +00003009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003010 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003011
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003012 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003021 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003022 int err;
3023
3024 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003026 if (!err)
3027 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 }
3030
Michael Chanbbadf502006-04-06 21:46:34 -07003031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033 return 0;
3034}
3035
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
3039
Joe Perches63c3a662011-04-26 08:12:10 +00003040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003041 pci_set_power_state(tp->pdev, PCI_D3hot);
3042}
3043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089}
3090
Matt Carlson42b64a42011-05-19 12:12:49 +00003091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092{
Matt Carlson42b64a42011-05-19 12:12:49 +00003093 int err = 0;
3094 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
Matt Carlson42b64a42011-05-19 12:12:49 +00003096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
Matt Carlson42b64a42011-05-19 12:12:49 +00003106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
Matt Carlson42b64a42011-05-19 12:12:49 +00003108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Matt Carlson42b64a42011-05-19 12:12:49 +00003112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003114
Matt Carlson42b64a42011-05-19 12:12:49 +00003115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
Matt Carlson221c5632011-06-13 13:39:01 +00003117 new_adv |= ADVERTISE_1000HALF;
Matt Carlson42b64a42011-05-19 12:12:49 +00003118 if (advertise & ADVERTISED_1000baseT_Full)
Matt Carlson221c5632011-06-13 13:39:01 +00003119 new_adv |= ADVERTISE_1000FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003120
Matt Carlson42b64a42011-05-19 12:12:49 +00003121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
Matt Carlson221c5632011-06-13 13:39:01 +00003123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Matt Carlson221c5632011-06-13 13:39:01 +00003125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
Matt Carlson42b64a42011-05-19 12:12:49 +00003126 if (err)
3127 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003128
Matt Carlson42b64a42011-05-19 12:12:49 +00003129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131
Matt Carlson42b64a42011-05-19 12:12:49 +00003132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003134
Matt Carlson42b64a42011-05-19 12:12:49 +00003135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003138
Matt Carlsona6b68da2010-12-06 08:28:52 +00003139 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003147 if (err)
3148 val = 0;
3149
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
3153 case ASIC_REV_5719:
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
3165 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003166
Matt Carlson42b64a42011-05-19 12:12:49 +00003167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
3215 }
3216
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003219 }
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003239 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 udelay(40);
3285
3286 return err;
3287}
3288
Michael Chan3600d912006-12-07 00:21:48 -08003289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290{
Michael Chan3600d912006-12-07 00:21:48 -08003291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 u32 tg3_ctrl;
3309
Michael Chan3600d912006-12-07 00:21:48 -08003310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
Matt Carlson221c5632011-06-13 13:39:01 +00003316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 return 0;
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
Matt Carlsonef167e22007-12-20 20:10:01 -08003325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
Joe Perches63c3a662011-04-26 08:12:10 +00003339 if (tg3_flag(tp, PAUSE_AUTONEG))
Matt Carlsonef167e22007-12-20 20:10:01 -08003340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003361 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003362 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
Matt Carlson8ef21422008-05-02 16:47:53 -07003376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
Matt Carlson79eb6902010-02-17 15:17:03 +00003399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003402 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
Matt Carlson79eb6902010-02-17 15:17:03 +00003420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 }
3439
3440 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
Matt Carlsonef167e22007-12-20 20:10:01 -08003508 lcl_adv = 0;
3509 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510
Matt Carlsonef167e22007-12-20 20:10:01 -08003511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 }
3530 }
3531
Matt Carlsonef167e22007-12-20 20:10:01 -08003532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 }
3536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537relink:
Matt Carlson80096062010-08-02 11:26:06 +00003538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 tg3_phy_copper_begin(tp);
3540
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003541 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00003542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
Matt Carlson52b02d02010-10-14 10:37:41 +00003584 tg3_phy_eee_adjust(tp, current_link_up);
3585
Joe Perches63c3a662011-04-26 08:12:10 +00003586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00003597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003608 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00003609 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003623 newlnkctl);
3624 }
3625
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
Matt Carlson5be73b42007-12-20 20:09:29 -08003704 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
Matt Carlson33f401a2010-04-05 10:19:27 +00003753 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00003791 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00003793 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00003818 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
3950 return ret;
3951}
3952
Matt Carlson5be73b42007-12-20 20:09:29 -08003953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
Matt Carlson5be73b42007-12-20 20:09:29 -08003987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004004 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004050 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098
Matt Carlson82cd3d12007-12-20 20:09:00 -08004099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
Michael Chan3d3ebe72006-09-27 15:59:15 -07004122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004126 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 mac_status = tr32(MAC_STATUS);
4128
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004131 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132
Matt Carlson82cd3d12007-12-20 20:09:00 -08004133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
4137
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004139 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004141 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004145 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 }
4180 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
Michael Chan5cf64b8a2007-05-05 12:11:21 -07004194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004198 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004200
Matt Carlson5be73b42007-12-20 20:09:29 -08004201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
Matt Carlson5be73b42007-12-20 20:09:29 -08004204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004236 tg3_setup_flow_control(tp, 0, 0);
4237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
Matt Carlson8d018622007-12-20 20:05:44 -08004261 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
Joe Perches63c3a662011-04-26 08:12:10 +00004265 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004267 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
Matt Carlson79eb6902010-02-17 15:17:03 +00004288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
Joe Perches63c3a662011-04-26 08:12:10 +00004298 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
Matt Carlson898a56f2009-08-28 14:02:40 +00004303 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
Michael Chan747e8f82005-07-25 12:33:22 -07004360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004366 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
Michael Chan747e8f82005-07-25 12:33:22 -07004396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
Matt Carlsonef167e22007-12-20 20:10:01 -08004482 local_adv = 0;
4483 remote_adv = 0;
4484
Michael Chan747e8f82005-07-25 12:33:22 -07004485 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004486 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
Joe Perches63c3a662011-04-26 08:12:10 +00004497 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004498 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004499 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004500 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004501 }
Michael Chan747e8f82005-07-25 12:33:22 -07004502 }
4503 }
4504
Matt Carlsonef167e22007-12-20 20:10:01 -08004505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
Michael Chan747e8f82005-07-25 12:33:22 -07004508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004534 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004535 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004536 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004537 return;
4538 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004539
Michael Chan747e8f82005-07-25 12:33:22 -07004540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004551
4552 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004568 }
4569 }
Matt Carlson859a588792010-04-05 10:19:28 +00004570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004587
4588 }
4589 }
4590}
4591
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
Matt Carlsonf2096f92011-04-05 14:22:48 +00004594 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595 int err;
4596
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004601 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004605 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
Matt Carlsonf2096f92011-04-05 14:22:48 +00004620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
Linus Torvalds1da177e2005-04-16 15:20:36 -07004627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00004629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00004632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004634
Joe Perches63c3a662011-04-26 08:12:10 +00004635 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004638 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
Joe Perches63c3a662011-04-26 08:12:10 +00004644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004645 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07004646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654 return err;
4655}
4656
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
Matt Carlson97bd8e42011-04-13 11:05:04 +00004662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
Joe Perches63c3a662011-04-26 08:12:10 +00004693 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
Joe Perches63c3a662011-04-26 08:12:10 +00004705 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
Joe Perches63c3a662011-04-26 08:12:10 +00004717 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
Joe Perches63c3a662011-04-26 08:12:10 +00004732 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
Michael Chandf3e6542006-05-26 17:48:07 -07004779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
Joe Perches63c3a662011-04-26 08:12:10 +00004787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07004788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
Matt Carlson5129c3a2010-04-05 10:19:23 +00004790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004795
4796 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00004797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07004798 spin_unlock(&tp->lock);
4799}
4800
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004802{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004807}
4808
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
Matt Carlson17375d22009-08-28 14:02:18 +00004813static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004814{
Matt Carlson17375d22009-08-28 14:02:18 +00004815 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004817 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
Joe Perches63c3a662011-04-26 08:12:10 +00004821 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825
4826 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00004827 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004828 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004829 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830
Michael Chandf3e6542006-05-26 17:48:07 -07004831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
4835
Alexander Duyckf4188d82009-12-02 16:48:38 +00004836 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004837 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840
4841 ri->skb = NULL;
4842
Matt Carlsone01ee142011-07-27 14:20:50 +00004843 while (ri->fragmented) {
4844 ri->fragmented = false;
4845 sw_idx = NEXT_TX(sw_idx);
4846 ri = &tnapi->tx_buffers[sw_idx];
4847 }
4848
Linus Torvalds1da177e2005-04-16 15:20:36 -07004849 sw_idx = NEXT_TX(sw_idx);
4850
4851 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004852 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004853 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4854 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004855
4856 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004857 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004858 skb_shinfo(skb)->frags[i].size,
4859 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00004860
4861 while (ri->fragmented) {
4862 ri->fragmented = false;
4863 sw_idx = NEXT_TX(sw_idx);
4864 ri = &tnapi->tx_buffers[sw_idx];
4865 }
4866
Linus Torvalds1da177e2005-04-16 15:20:36 -07004867 sw_idx = NEXT_TX(sw_idx);
4868 }
4869
David S. Millerf47c11e2005-06-24 20:18:35 -07004870 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004871
4872 if (unlikely(tx_bug)) {
4873 tg3_tx_recover(tp);
4874 return;
4875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004876 }
4877
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004878 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004879
Michael Chan1b2a7202006-08-07 21:46:02 -07004880 /* Need to make the tx_cons update visible to tg3_start_xmit()
4881 * before checking for netif_queue_stopped(). Without the
4882 * memory barrier, there is a small possibility that tg3_start_xmit()
4883 * will miss it and cause the queue to be stopped forever.
4884 */
4885 smp_mb();
4886
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004887 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004888 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004889 __netif_tx_lock(txq, smp_processor_id());
4890 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004891 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004892 netif_tx_wake_queue(txq);
4893 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895}
4896
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004897static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4898{
4899 if (!ri->skb)
4900 return;
4901
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004902 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004903 map_sz, PCI_DMA_FROMDEVICE);
4904 dev_kfree_skb_any(ri->skb);
4905 ri->skb = NULL;
4906}
4907
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908/* Returns size of skb allocated or < 0 on error.
4909 *
4910 * We only need to fill in the address because the other members
4911 * of the RX descriptor are invariant, see tg3_init_rings.
4912 *
4913 * Note the purposeful assymetry of cpu vs. chip accesses. For
4914 * posting buffers we only dirty the first cache line of the RX
4915 * descriptor (containing the address). Whereas for the RX status
4916 * buffers the cpu only reads the last cacheline of the RX descriptor
4917 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4918 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004919static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004920 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004921{
4922 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004923 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004924 struct sk_buff *skb;
4925 dma_addr_t mapping;
4926 int skb_size, dest_idx;
4927
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928 switch (opaque_key) {
4929 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004930 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004931 desc = &tpr->rx_std[dest_idx];
4932 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004933 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004934 break;
4935
4936 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004937 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004938 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004939 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004940 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004941 break;
4942
4943 default:
4944 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004946
4947 /* Do not overwrite any of the map or rp information
4948 * until we are sure we can commit to a new buffer.
4949 *
4950 * Callers depend upon this behavior and assume that
4951 * we leave everything unchanged if we fail.
4952 */
Matt Carlson287be122009-08-28 13:58:46 +00004953 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004954 if (skb == NULL)
4955 return -ENOMEM;
4956
Linus Torvalds1da177e2005-04-16 15:20:36 -07004957 skb_reserve(skb, tp->rx_offset);
4958
Matt Carlson287be122009-08-28 13:58:46 +00004959 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004960 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004961 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4962 dev_kfree_skb(skb);
4963 return -EIO;
4964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004965
4966 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004967 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004968
Linus Torvalds1da177e2005-04-16 15:20:36 -07004969 desc->addr_hi = ((u64)mapping >> 32);
4970 desc->addr_lo = ((u64)mapping & 0xffffffff);
4971
4972 return skb_size;
4973}
4974
4975/* We only need to move over in the address because the other
4976 * members of the RX descriptor are invariant. See notes above
4977 * tg3_alloc_rx_skb for full details.
4978 */
Matt Carlsona3896162009-11-13 13:03:44 +00004979static void tg3_recycle_rx(struct tg3_napi *tnapi,
4980 struct tg3_rx_prodring_set *dpr,
4981 u32 opaque_key, int src_idx,
4982 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983{
Matt Carlson17375d22009-08-28 14:02:18 +00004984 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004985 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4986 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004987 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004988 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004989
4990 switch (opaque_key) {
4991 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004992 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004993 dest_desc = &dpr->rx_std[dest_idx];
4994 dest_map = &dpr->rx_std_buffers[dest_idx];
4995 src_desc = &spr->rx_std[src_idx];
4996 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997 break;
4998
4999 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00005000 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00005001 dest_desc = &dpr->rx_jmb[dest_idx].std;
5002 dest_map = &dpr->rx_jmb_buffers[dest_idx];
5003 src_desc = &spr->rx_jmb[src_idx].std;
5004 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005005 break;
5006
5007 default:
5008 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005009 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005010
5011 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005012 dma_unmap_addr_set(dest_map, mapping,
5013 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005014 dest_desc->addr_hi = src_desc->addr_hi;
5015 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005016
5017 /* Ensure that the update to the skb happens after the physical
5018 * addresses have been transferred to the new BD location.
5019 */
5020 smp_wmb();
5021
Linus Torvalds1da177e2005-04-16 15:20:36 -07005022 src_map->skb = NULL;
5023}
5024
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025/* The RX ring scheme is composed of multiple rings which post fresh
5026 * buffers to the chip, and one special ring the chip uses to report
5027 * status back to the host.
5028 *
5029 * The special ring reports the status of received packets to the
5030 * host. The chip does not write into the original descriptor the
5031 * RX buffer was obtained from. The chip simply takes the original
5032 * descriptor as provided by the host, updates the status and length
5033 * field, then writes this into the next status ring entry.
5034 *
5035 * Each ring the host uses to post buffers to the chip is described
5036 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5037 * it is first placed into the on-chip ram. When the packet's length
5038 * is known, it walks down the TG3_BDINFO entries to select the ring.
5039 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5040 * which is within the range of the new packet's length is chosen.
5041 *
5042 * The "separate ring for rx status" scheme may sound queer, but it makes
5043 * sense from a cache coherency perspective. If only the host writes
5044 * to the buffer post rings, and only the chip writes to the rx status
5045 * rings, then cache lines never move beyond shared-modified state.
5046 * If both the host and chip were to write into the same ring, cache line
5047 * eviction could occur since both entities want it in an exclusive state.
5048 */
Matt Carlson17375d22009-08-28 14:02:18 +00005049static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005050{
Matt Carlson17375d22009-08-28 14:02:18 +00005051 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005052 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005053 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005054 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005055 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005056 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005057 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005058
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005059 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005060 /*
5061 * We need to order the read of hw_idx and the read of
5062 * the opaque cookie.
5063 */
5064 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005065 work_mask = 0;
5066 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005067 std_prod_idx = tpr->rx_std_prod_idx;
5068 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005069 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005070 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005071 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 unsigned int len;
5073 struct sk_buff *skb;
5074 dma_addr_t dma_addr;
5075 u32 opaque_key, desc_idx, *post_ptr;
5076
5077 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5078 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5079 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005080 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005081 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005082 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005083 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005084 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005085 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005086 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005087 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005088 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005089 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005090 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005091 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005092
5093 work_mask |= opaque_key;
5094
5095 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5096 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5097 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005098 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005099 desc_idx, *post_ptr);
5100 drop_it_no_recycle:
5101 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005102 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005103 goto next_pkt;
5104 }
5105
Matt Carlsonad829262008-11-21 17:16:16 -08005106 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5107 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005108
Matt Carlsond2757fc2010-04-12 06:58:27 +00005109 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110 int skb_size;
5111
Matt Carlson86b21e52009-11-13 13:03:45 +00005112 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005113 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 if (skb_size < 0)
5115 goto drop_it;
5116
Matt Carlson287be122009-08-28 13:58:46 +00005117 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005118 PCI_DMA_FROMDEVICE);
5119
Matt Carlson61e800c2010-02-17 15:16:54 +00005120 /* Ensure that the update to the skb happens
5121 * after the usage of the old DMA mapping.
5122 */
5123 smp_wmb();
5124
5125 ri->skb = NULL;
5126
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 skb_put(skb, len);
5128 } else {
5129 struct sk_buff *copy_skb;
5130
Matt Carlsona3896162009-11-13 13:03:44 +00005131 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132 desc_idx, *post_ptr);
5133
Matt Carlsonbf933c82011-01-25 15:58:49 +00005134 copy_skb = netdev_alloc_skb(tp->dev, len +
Matt Carlson9dc7a112010-04-12 06:58:28 +00005135 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005136 if (copy_skb == NULL)
5137 goto drop_it_no_recycle;
5138
Matt Carlsonbf933c82011-01-25 15:58:49 +00005139 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005140 skb_put(copy_skb, len);
5141 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03005142 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005143 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5144
5145 /* We'll reuse the original ring buffer. */
5146 skb = copy_skb;
5147 }
5148
Michał Mirosławdc668912011-04-07 03:35:07 +00005149 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005150 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5151 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5152 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5153 skb->ip_summed = CHECKSUM_UNNECESSARY;
5154 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005155 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156
5157 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005158
5159 if (len > (tp->dev->mtu + ETH_HLEN) &&
5160 skb->protocol != htons(ETH_P_8021Q)) {
5161 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005162 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005163 }
5164
Matt Carlson9dc7a112010-04-12 06:58:28 +00005165 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005166 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5167 __vlan_hwaccel_put_tag(skb,
5168 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005169
Matt Carlsonbf933c82011-01-25 15:58:49 +00005170 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005171
Linus Torvalds1da177e2005-04-16 15:20:36 -07005172 received++;
5173 budget--;
5174
5175next_pkt:
5176 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005177
5178 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005179 tpr->rx_std_prod_idx = std_prod_idx &
5180 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005181 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5182 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005183 work_mask &= ~RXD_OPAQUE_RING_STD;
5184 rx_std_posted = 0;
5185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005187 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005188 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005189
5190 /* Refresh hw_idx to see if there is new work */
5191 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005192 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005193 rmb();
5194 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005195 }
5196
5197 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005198 tnapi->rx_rcb_ptr = sw_idx;
5199 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005200
5201 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005202 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005203 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005204 tpr->rx_std_prod_idx = std_prod_idx &
5205 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005206 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5207 tpr->rx_std_prod_idx);
5208 }
5209 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005210 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5211 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005212 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5213 tpr->rx_jmb_prod_idx);
5214 }
5215 mmiowb();
5216 } else if (work_mask) {
5217 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5218 * updated before the producer indices can be updated.
5219 */
5220 smp_wmb();
5221
Matt Carlson2c49a442010-09-30 10:34:35 +00005222 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5223 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005224
Matt Carlsone4af1af2010-02-12 14:47:05 +00005225 if (tnapi != &tp->napi[1])
5226 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005228
5229 return received;
5230}
5231
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005232static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005234 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005235 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005236 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5237
Linus Torvalds1da177e2005-04-16 15:20:36 -07005238 if (sblk->status & SD_STATUS_LINK_CHG) {
5239 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005240 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005241 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005242 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005243 tw32_f(MAC_STATUS,
5244 (MAC_STATUS_SYNC_CHANGED |
5245 MAC_STATUS_CFG_CHANGED |
5246 MAC_STATUS_MI_COMPLETION |
5247 MAC_STATUS_LNKSTATE_CHANGED));
5248 udelay(40);
5249 } else
5250 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005251 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005252 }
5253 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005254}
5255
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005256static int tg3_rx_prodring_xfer(struct tg3 *tp,
5257 struct tg3_rx_prodring_set *dpr,
5258 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005259{
5260 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005261 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005262
5263 while (1) {
5264 src_prod_idx = spr->rx_std_prod_idx;
5265
5266 /* Make sure updates to the rx_std_buffers[] entries and the
5267 * standard producer index are seen in the correct order.
5268 */
5269 smp_rmb();
5270
5271 if (spr->rx_std_cons_idx == src_prod_idx)
5272 break;
5273
5274 if (spr->rx_std_cons_idx < src_prod_idx)
5275 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5276 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005277 cpycnt = tp->rx_std_ring_mask + 1 -
5278 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005279
Matt Carlson2c49a442010-09-30 10:34:35 +00005280 cpycnt = min(cpycnt,
5281 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005282
5283 si = spr->rx_std_cons_idx;
5284 di = dpr->rx_std_prod_idx;
5285
Matt Carlsone92967b2010-02-12 14:47:06 +00005286 for (i = di; i < di + cpycnt; i++) {
5287 if (dpr->rx_std_buffers[i].skb) {
5288 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005289 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005290 break;
5291 }
5292 }
5293
5294 if (!cpycnt)
5295 break;
5296
5297 /* Ensure that updates to the rx_std_buffers ring and the
5298 * shadowed hardware producer ring from tg3_recycle_skb() are
5299 * ordered correctly WRT the skb check above.
5300 */
5301 smp_rmb();
5302
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005303 memcpy(&dpr->rx_std_buffers[di],
5304 &spr->rx_std_buffers[si],
5305 cpycnt * sizeof(struct ring_info));
5306
5307 for (i = 0; i < cpycnt; i++, di++, si++) {
5308 struct tg3_rx_buffer_desc *sbd, *dbd;
5309 sbd = &spr->rx_std[si];
5310 dbd = &dpr->rx_std[di];
5311 dbd->addr_hi = sbd->addr_hi;
5312 dbd->addr_lo = sbd->addr_lo;
5313 }
5314
Matt Carlson2c49a442010-09-30 10:34:35 +00005315 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5316 tp->rx_std_ring_mask;
5317 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5318 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005319 }
5320
5321 while (1) {
5322 src_prod_idx = spr->rx_jmb_prod_idx;
5323
5324 /* Make sure updates to the rx_jmb_buffers[] entries and
5325 * the jumbo producer index are seen in the correct order.
5326 */
5327 smp_rmb();
5328
5329 if (spr->rx_jmb_cons_idx == src_prod_idx)
5330 break;
5331
5332 if (spr->rx_jmb_cons_idx < src_prod_idx)
5333 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5334 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005335 cpycnt = tp->rx_jmb_ring_mask + 1 -
5336 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005337
5338 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005339 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005340
5341 si = spr->rx_jmb_cons_idx;
5342 di = dpr->rx_jmb_prod_idx;
5343
Matt Carlsone92967b2010-02-12 14:47:06 +00005344 for (i = di; i < di + cpycnt; i++) {
5345 if (dpr->rx_jmb_buffers[i].skb) {
5346 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005347 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005348 break;
5349 }
5350 }
5351
5352 if (!cpycnt)
5353 break;
5354
5355 /* Ensure that updates to the rx_jmb_buffers ring and the
5356 * shadowed hardware producer ring from tg3_recycle_skb() are
5357 * ordered correctly WRT the skb check above.
5358 */
5359 smp_rmb();
5360
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005361 memcpy(&dpr->rx_jmb_buffers[di],
5362 &spr->rx_jmb_buffers[si],
5363 cpycnt * sizeof(struct ring_info));
5364
5365 for (i = 0; i < cpycnt; i++, di++, si++) {
5366 struct tg3_rx_buffer_desc *sbd, *dbd;
5367 sbd = &spr->rx_jmb[si].std;
5368 dbd = &dpr->rx_jmb[di].std;
5369 dbd->addr_hi = sbd->addr_hi;
5370 dbd->addr_lo = sbd->addr_lo;
5371 }
5372
Matt Carlson2c49a442010-09-30 10:34:35 +00005373 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5374 tp->rx_jmb_ring_mask;
5375 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5376 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005377 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005378
5379 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005380}
5381
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005382static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5383{
5384 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005385
5386 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005387 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005388 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005389 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005390 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005391 }
5392
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393 /* run RX thread, within the bounds set by NAPI.
5394 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005395 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005397 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005398 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005399
Joe Perches63c3a662011-04-26 08:12:10 +00005400 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005401 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005402 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005403 u32 std_prod_idx = dpr->rx_std_prod_idx;
5404 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005405
Matt Carlsone4af1af2010-02-12 14:47:05 +00005406 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005407 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005408 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005409
5410 wmb();
5411
Matt Carlsone4af1af2010-02-12 14:47:05 +00005412 if (std_prod_idx != dpr->rx_std_prod_idx)
5413 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5414 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005415
Matt Carlsone4af1af2010-02-12 14:47:05 +00005416 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5417 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5418 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005419
5420 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005421
5422 if (err)
5423 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005424 }
5425
David S. Miller6f535762007-10-11 18:08:29 -07005426 return work_done;
5427}
David S. Millerf7383c22005-05-18 22:50:53 -07005428
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005429static int tg3_poll_msix(struct napi_struct *napi, int budget)
5430{
5431 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5432 struct tg3 *tp = tnapi->tp;
5433 int work_done = 0;
5434 struct tg3_hw_status *sblk = tnapi->hw_status;
5435
5436 while (1) {
5437 work_done = tg3_poll_work(tnapi, work_done, budget);
5438
Joe Perches63c3a662011-04-26 08:12:10 +00005439 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005440 goto tx_recovery;
5441
5442 if (unlikely(work_done >= budget))
5443 break;
5444
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005445 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005446 * to tell the hw how much work has been processed,
5447 * so we must read it before checking for more work.
5448 */
5449 tnapi->last_tag = sblk->status_tag;
5450 tnapi->last_irq_tag = tnapi->last_tag;
5451 rmb();
5452
5453 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005454 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5455 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005456 napi_complete(napi);
5457 /* Reenable interrupts. */
5458 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5459 mmiowb();
5460 break;
5461 }
5462 }
5463
5464 return work_done;
5465
5466tx_recovery:
5467 /* work_done is guaranteed to be less than budget. */
5468 napi_complete(napi);
5469 schedule_work(&tp->reset_task);
5470 return work_done;
5471}
5472
Matt Carlsone64de4e2011-04-13 11:05:05 +00005473static void tg3_process_error(struct tg3 *tp)
5474{
5475 u32 val;
5476 bool real_error = false;
5477
Joe Perches63c3a662011-04-26 08:12:10 +00005478 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005479 return;
5480
5481 /* Check Flow Attention register */
5482 val = tr32(HOSTCC_FLOW_ATTN);
5483 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5484 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5485 real_error = true;
5486 }
5487
5488 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5489 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5490 real_error = true;
5491 }
5492
5493 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5494 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5495 real_error = true;
5496 }
5497
5498 if (!real_error)
5499 return;
5500
5501 tg3_dump_state(tp);
5502
Joe Perches63c3a662011-04-26 08:12:10 +00005503 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsone64de4e2011-04-13 11:05:05 +00005504 schedule_work(&tp->reset_task);
5505}
5506
David S. Miller6f535762007-10-11 18:08:29 -07005507static int tg3_poll(struct napi_struct *napi, int budget)
5508{
Matt Carlson8ef04422009-08-28 14:01:37 +00005509 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5510 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005511 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005512 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005513
5514 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00005515 if (sblk->status & SD_STATUS_ERROR)
5516 tg3_process_error(tp);
5517
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005518 tg3_poll_link(tp);
5519
Matt Carlson17375d22009-08-28 14:02:18 +00005520 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005521
Joe Perches63c3a662011-04-26 08:12:10 +00005522 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07005523 goto tx_recovery;
5524
5525 if (unlikely(work_done >= budget))
5526 break;
5527
Joe Perches63c3a662011-04-26 08:12:10 +00005528 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00005529 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005530 * to tell the hw how much work has been processed,
5531 * so we must read it before checking for more work.
5532 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005533 tnapi->last_tag = sblk->status_tag;
5534 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005535 rmb();
5536 } else
5537 sblk->status &= ~SD_STATUS_UPDATED;
5538
Matt Carlson17375d22009-08-28 14:02:18 +00005539 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005540 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005541 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005542 break;
5543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544 }
5545
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005546 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005547
5548tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005549 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005550 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005551 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005552 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005553}
5554
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005555static void tg3_napi_disable(struct tg3 *tp)
5556{
5557 int i;
5558
5559 for (i = tp->irq_cnt - 1; i >= 0; i--)
5560 napi_disable(&tp->napi[i].napi);
5561}
5562
5563static void tg3_napi_enable(struct tg3 *tp)
5564{
5565 int i;
5566
5567 for (i = 0; i < tp->irq_cnt; i++)
5568 napi_enable(&tp->napi[i].napi);
5569}
5570
5571static void tg3_napi_init(struct tg3 *tp)
5572{
5573 int i;
5574
5575 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5576 for (i = 1; i < tp->irq_cnt; i++)
5577 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5578}
5579
5580static void tg3_napi_fini(struct tg3 *tp)
5581{
5582 int i;
5583
5584 for (i = 0; i < tp->irq_cnt; i++)
5585 netif_napi_del(&tp->napi[i].napi);
5586}
5587
5588static inline void tg3_netif_stop(struct tg3 *tp)
5589{
5590 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5591 tg3_napi_disable(tp);
5592 netif_tx_disable(tp->dev);
5593}
5594
5595static inline void tg3_netif_start(struct tg3 *tp)
5596{
5597 /* NOTE: unconditional netif_tx_wake_all_queues is only
5598 * appropriate so long as all callers are assured to
5599 * have free tx slots (such as after tg3_init_hw)
5600 */
5601 netif_tx_wake_all_queues(tp->dev);
5602
5603 tg3_napi_enable(tp);
5604 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5605 tg3_enable_ints(tp);
5606}
5607
David S. Millerf47c11e2005-06-24 20:18:35 -07005608static void tg3_irq_quiesce(struct tg3 *tp)
5609{
Matt Carlson4f125f42009-09-01 12:55:02 +00005610 int i;
5611
David S. Millerf47c11e2005-06-24 20:18:35 -07005612 BUG_ON(tp->irq_sync);
5613
5614 tp->irq_sync = 1;
5615 smp_mb();
5616
Matt Carlson4f125f42009-09-01 12:55:02 +00005617 for (i = 0; i < tp->irq_cnt; i++)
5618 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005619}
5620
David S. Millerf47c11e2005-06-24 20:18:35 -07005621/* Fully shutdown all tg3 driver activity elsewhere in the system.
5622 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5623 * with as well. Most of the time, this is not necessary except when
5624 * shutting down the device.
5625 */
5626static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5627{
Michael Chan46966542007-07-11 19:47:19 -07005628 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005629 if (irq_sync)
5630 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005631}
5632
5633static inline void tg3_full_unlock(struct tg3 *tp)
5634{
David S. Millerf47c11e2005-06-24 20:18:35 -07005635 spin_unlock_bh(&tp->lock);
5636}
5637
Michael Chanfcfa0a32006-03-20 22:28:41 -08005638/* One-shot MSI handler - Chip automatically disables interrupt
5639 * after sending MSI so driver doesn't have to do it.
5640 */
David Howells7d12e782006-10-05 14:55:46 +01005641static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005642{
Matt Carlson09943a12009-08-28 14:01:57 +00005643 struct tg3_napi *tnapi = dev_id;
5644 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005645
Matt Carlson898a56f2009-08-28 14:02:40 +00005646 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005647 if (tnapi->rx_rcb)
5648 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005649
5650 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005651 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005652
5653 return IRQ_HANDLED;
5654}
5655
Michael Chan88b06bc22005-04-21 17:13:25 -07005656/* MSI ISR - No need to check for interrupt sharing and no need to
5657 * flush status block and interrupt mailbox. PCI ordering rules
5658 * guarantee that MSI will arrive after the status block.
5659 */
David Howells7d12e782006-10-05 14:55:46 +01005660static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07005661{
Matt Carlson09943a12009-08-28 14:01:57 +00005662 struct tg3_napi *tnapi = dev_id;
5663 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07005664
Matt Carlson898a56f2009-08-28 14:02:40 +00005665 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005666 if (tnapi->rx_rcb)
5667 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07005668 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005669 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07005670 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005671 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07005672 * NIC to stop sending us irqs, engaging "in-intr-handler"
5673 * event coalescing.
5674 */
5675 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005676 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005677 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005678
Michael Chan88b06bc22005-04-21 17:13:25 -07005679 return IRQ_RETVAL(1);
5680}
5681
David Howells7d12e782006-10-05 14:55:46 +01005682static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005683{
Matt Carlson09943a12009-08-28 14:01:57 +00005684 struct tg3_napi *tnapi = dev_id;
5685 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005686 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687 unsigned int handled = 1;
5688
Linus Torvalds1da177e2005-04-16 15:20:36 -07005689 /* In INTx mode, it is possible for the interrupt to arrive at
5690 * the CPU before the status block posted prior to the interrupt.
5691 * Reading the PCI State register will confirm whether the
5692 * interrupt is ours and will flush the status block.
5693 */
Michael Chand18edcb2007-03-24 20:57:11 -07005694 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00005695 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005696 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5697 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005698 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005699 }
Michael Chand18edcb2007-03-24 20:57:11 -07005700 }
5701
5702 /*
5703 * Writing any value to intr-mbox-0 clears PCI INTA# and
5704 * chip-internal interrupt pending events.
5705 * Writing non-zero to intr-mbox-0 additional tells the
5706 * NIC to stop sending us irqs, engaging "in-intr-handler"
5707 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005708 *
5709 * Flush the mailbox to de-assert the IRQ immediately to prevent
5710 * spurious interrupts. The flush impacts performance but
5711 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005712 */
Michael Chanc04cb342007-05-07 00:26:15 -07005713 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005714 if (tg3_irq_sync(tp))
5715 goto out;
5716 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005717 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005718 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005719 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005720 } else {
5721 /* No work, shared interrupt perhaps? re-enable
5722 * interrupts, and flush that PCI write
5723 */
5724 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5725 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005726 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005727out:
David S. Millerfac9b832005-05-18 22:46:34 -07005728 return IRQ_RETVAL(handled);
5729}
5730
David Howells7d12e782006-10-05 14:55:46 +01005731static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005732{
Matt Carlson09943a12009-08-28 14:01:57 +00005733 struct tg3_napi *tnapi = dev_id;
5734 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005735 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005736 unsigned int handled = 1;
5737
David S. Millerfac9b832005-05-18 22:46:34 -07005738 /* In INTx mode, it is possible for the interrupt to arrive at
5739 * the CPU before the status block posted prior to the interrupt.
5740 * Reading the PCI State register will confirm whether the
5741 * interrupt is ours and will flush the status block.
5742 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005743 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00005744 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005745 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5746 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005747 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005748 }
Michael Chand18edcb2007-03-24 20:57:11 -07005749 }
5750
5751 /*
5752 * writing any value to intr-mbox-0 clears PCI INTA# and
5753 * chip-internal interrupt pending events.
5754 * writing non-zero to intr-mbox-0 additional tells the
5755 * NIC to stop sending us irqs, engaging "in-intr-handler"
5756 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005757 *
5758 * Flush the mailbox to de-assert the IRQ immediately to prevent
5759 * spurious interrupts. The flush impacts performance but
5760 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005761 */
Michael Chanc04cb342007-05-07 00:26:15 -07005762 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005763
5764 /*
5765 * In a shared interrupt configuration, sometimes other devices'
5766 * interrupts will scream. We record the current status tag here
5767 * so that the above check can report that the screaming interrupts
5768 * are unhandled. Eventually they will be silenced.
5769 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005770 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005771
Michael Chand18edcb2007-03-24 20:57:11 -07005772 if (tg3_irq_sync(tp))
5773 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005774
Matt Carlson72334482009-08-28 14:03:01 +00005775 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005776
Matt Carlson09943a12009-08-28 14:01:57 +00005777 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005778
David S. Millerf47c11e2005-06-24 20:18:35 -07005779out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780 return IRQ_RETVAL(handled);
5781}
5782
Michael Chan79381092005-04-21 17:13:59 -07005783/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005784static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005785{
Matt Carlson09943a12009-08-28 14:01:57 +00005786 struct tg3_napi *tnapi = dev_id;
5787 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005788 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005789
Michael Chanf9804dd2005-09-27 12:13:10 -07005790 if ((sblk->status & SD_STATUS_UPDATED) ||
5791 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005792 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005793 return IRQ_RETVAL(1);
5794 }
5795 return IRQ_RETVAL(0);
5796}
5797
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005798static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005799static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005800
Michael Chanb9ec6c12006-07-25 16:37:27 -07005801/* Restart hardware after configuration changes, self-test, etc.
5802 * Invoked with tp->lock held.
5803 */
5804static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005805 __releases(tp->lock)
5806 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005807{
5808 int err;
5809
5810 err = tg3_init_hw(tp, reset_phy);
5811 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005812 netdev_err(tp->dev,
5813 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005814 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5815 tg3_full_unlock(tp);
5816 del_timer_sync(&tp->timer);
5817 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005818 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005819 dev_close(tp->dev);
5820 tg3_full_lock(tp, 0);
5821 }
5822 return err;
5823}
5824
Linus Torvalds1da177e2005-04-16 15:20:36 -07005825#ifdef CONFIG_NET_POLL_CONTROLLER
5826static void tg3_poll_controller(struct net_device *dev)
5827{
Matt Carlson4f125f42009-09-01 12:55:02 +00005828 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07005829 struct tg3 *tp = netdev_priv(dev);
5830
Matt Carlson4f125f42009-09-01 12:55:02 +00005831 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005832 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833}
5834#endif
5835
David Howellsc4028952006-11-22 14:57:56 +00005836static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837{
David Howellsc4028952006-11-22 14:57:56 +00005838 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005839 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 unsigned int restart_timer;
5841
Michael Chan7faa0062006-02-02 17:29:28 -08005842 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005843
5844 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005845 tg3_full_unlock(tp);
5846 return;
5847 }
5848
5849 tg3_full_unlock(tp);
5850
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005851 tg3_phy_stop(tp);
5852
Linus Torvalds1da177e2005-04-16 15:20:36 -07005853 tg3_netif_stop(tp);
5854
David S. Millerf47c11e2005-06-24 20:18:35 -07005855 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856
Joe Perches63c3a662011-04-26 08:12:10 +00005857 restart_timer = tg3_flag(tp, RESTART_TIMER);
5858 tg3_flag_clear(tp, RESTART_TIMER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859
Joe Perches63c3a662011-04-26 08:12:10 +00005860 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07005861 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5862 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00005863 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5864 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005865 }
5866
Michael Chan944d9802005-05-29 14:57:48 -07005867 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005868 err = tg3_init_hw(tp, 1);
5869 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005870 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871
5872 tg3_netif_start(tp);
5873
Linus Torvalds1da177e2005-04-16 15:20:36 -07005874 if (restart_timer)
5875 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005876
Michael Chanb9ec6c12006-07-25 16:37:27 -07005877out:
Michael Chan7faa0062006-02-02 17:29:28 -08005878 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005879
5880 if (!err)
5881 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882}
5883
5884static void tg3_tx_timeout(struct net_device *dev)
5885{
5886 struct tg3 *tp = netdev_priv(dev);
5887
Michael Chanb0408752007-02-13 12:18:30 -08005888 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005889 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00005890 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08005891 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005892
5893 schedule_work(&tp->reset_task);
5894}
5895
Michael Chanc58ec932005-09-17 00:46:27 -07005896/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5897static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5898{
5899 u32 base = (u32) mapping & 0xffffffff;
5900
Eric Dumazet807540b2010-09-23 05:40:09 +00005901 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005902}
5903
Michael Chan72f2afb2006-03-06 19:28:35 -08005904/* Test for DMA addresses > 40-bit */
5905static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5906 int len)
5907{
5908#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00005909 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00005910 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005911 return 0;
5912#else
5913 return 0;
5914#endif
5915}
5916
Matt Carlsond1a3b732011-07-27 14:20:51 +00005917static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
Matt Carlson92cd3a12011-07-27 14:20:47 +00005918 dma_addr_t mapping, u32 len, u32 flags,
5919 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00005920{
Matt Carlson92cd3a12011-07-27 14:20:47 +00005921 txbd->addr_hi = ((u64) mapping >> 32);
5922 txbd->addr_lo = ((u64) mapping & 0xffffffff);
5923 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
5924 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00005925}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926
Matt Carlson84b67b22011-07-27 14:20:52 +00005927static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
Matt Carlsond1a3b732011-07-27 14:20:51 +00005928 dma_addr_t map, u32 len, u32 flags,
5929 u32 mss, u32 vlan)
5930{
5931 struct tg3 *tp = tnapi->tp;
5932 bool hwbug = false;
5933
5934 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
5935 hwbug = 1;
5936
5937 if (tg3_4g_overflow_test(map, len))
5938 hwbug = 1;
5939
5940 if (tg3_40bit_overflow_test(tp, map, len))
5941 hwbug = 1;
5942
Matt Carlsone31aa982011-07-27 14:20:53 +00005943 if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
5944 u32 tmp_flag = flags & ~TXD_FLAG_END;
5945 while (len > TG3_TX_BD_DMA_MAX) {
5946 u32 frag_len = TG3_TX_BD_DMA_MAX;
5947 len -= TG3_TX_BD_DMA_MAX;
5948
5949 if (len) {
5950 tnapi->tx_buffers[*entry].fragmented = true;
5951 /* Avoid the 8byte DMA problem */
5952 if (len <= 8) {
5953 len += TG3_TX_BD_DMA_MAX / 2;
5954 frag_len = TG3_TX_BD_DMA_MAX / 2;
5955 }
5956 } else
5957 tmp_flag = flags;
5958
5959 if (*budget) {
5960 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
5961 frag_len, tmp_flag, mss, vlan);
5962 (*budget)--;
5963 *entry = NEXT_TX(*entry);
5964 } else {
5965 hwbug = 1;
5966 break;
5967 }
5968
5969 map += frag_len;
5970 }
5971
5972 if (len) {
5973 if (*budget) {
5974 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
5975 len, flags, mss, vlan);
5976 (*budget)--;
5977 *entry = NEXT_TX(*entry);
5978 } else {
5979 hwbug = 1;
5980 }
5981 }
5982 } else {
Matt Carlson84b67b22011-07-27 14:20:52 +00005983 tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
5984 len, flags, mss, vlan);
Matt Carlsone31aa982011-07-27 14:20:53 +00005985 *entry = NEXT_TX(*entry);
5986 }
Matt Carlsond1a3b732011-07-27 14:20:51 +00005987
5988 return hwbug;
5989}
5990
Matt Carlson0d681b22011-07-27 14:20:49 +00005991static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00005992{
5993 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00005994 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00005995 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00005996
Matt Carlson0d681b22011-07-27 14:20:49 +00005997 skb = txb->skb;
5998 txb->skb = NULL;
5999
Matt Carlson432aa7e2011-05-19 12:12:45 +00006000 pci_unmap_single(tnapi->tp->pdev,
6001 dma_unmap_addr(txb, mapping),
6002 skb_headlen(skb),
6003 PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006004
6005 while (txb->fragmented) {
6006 txb->fragmented = false;
6007 entry = NEXT_TX(entry);
6008 txb = &tnapi->tx_buffers[entry];
6009 }
6010
Matt Carlson9a2e0fb2011-06-02 13:01:39 +00006011 for (i = 0; i < last; i++) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00006012 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6013
6014 entry = NEXT_TX(entry);
6015 txb = &tnapi->tx_buffers[entry];
6016
6017 pci_unmap_page(tnapi->tp->pdev,
6018 dma_unmap_addr(txb, mapping),
6019 frag->size, PCI_DMA_TODEVICE);
Matt Carlsone01ee142011-07-27 14:20:50 +00006020
6021 while (txb->fragmented) {
6022 txb->fragmented = false;
6023 entry = NEXT_TX(entry);
6024 txb = &tnapi->tx_buffers[entry];
6025 }
Matt Carlson432aa7e2011-05-19 12:12:45 +00006026 }
6027}
6028
Michael Chan72f2afb2006-03-06 19:28:35 -08006029/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006030static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
Matt Carlson432aa7e2011-05-19 12:12:45 +00006031 struct sk_buff *skb,
Matt Carlson84b67b22011-07-27 14:20:52 +00006032 u32 *entry, u32 *budget,
Matt Carlson92cd3a12011-07-27 14:20:47 +00006033 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006034{
Matt Carlson24f4efd2009-11-13 13:03:35 +00006035 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07006036 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07006037 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006038 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006039
Matt Carlson41588ba2008-04-19 18:12:33 -07006040 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
6041 new_skb = skb_copy(skb, GFP_ATOMIC);
6042 else {
6043 int more_headroom = 4 - ((unsigned long)skb->data & 3);
6044
6045 new_skb = skb_copy_expand(skb,
6046 skb_headroom(skb) + more_headroom,
6047 skb_tailroom(skb), GFP_ATOMIC);
6048 }
6049
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07006051 ret = -1;
6052 } else {
6053 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00006054 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
6055 PCI_DMA_TODEVICE);
6056 /* Make sure the mapping succeeded */
6057 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006058 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07006059 ret = -1;
Michael Chanc58ec932005-09-17 00:46:27 -07006060 } else {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006061 base_flags |= TXD_FLAG_END;
6062
Matt Carlson84b67b22011-07-27 14:20:52 +00006063 tnapi->tx_buffers[*entry].skb = new_skb;
6064 dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
Matt Carlson432aa7e2011-05-19 12:12:45 +00006065 mapping, new_addr);
6066
Matt Carlson84b67b22011-07-27 14:20:52 +00006067 if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
Matt Carlsond1a3b732011-07-27 14:20:51 +00006068 new_skb->len, base_flags,
6069 mss, vlan)) {
Matt Carlson84b67b22011-07-27 14:20:52 +00006070 tg3_tx_skb_unmap(tnapi, *entry, 0);
Matt Carlsond1a3b732011-07-27 14:20:51 +00006071 dev_kfree_skb(new_skb);
6072 ret = -1;
6073 }
Michael Chanc58ec932005-09-17 00:46:27 -07006074 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006075 }
6076
Linus Torvalds1da177e2005-04-16 15:20:36 -07006077 dev_kfree_skb(skb);
6078
Michael Chanc58ec932005-09-17 00:46:27 -07006079 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080}
6081
Matt Carlson2ffcc982011-05-19 12:12:44 +00006082static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07006083
6084/* Use GSO to workaround a rare TSO bug that may be triggered when the
6085 * TSO header is greater than 80 bytes.
6086 */
6087static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6088{
6089 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006090 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006091
6092 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006093 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006094 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006095
6096 /* netif_tx_stop_queue() must be done before checking
6097 * checking tx index in tg3_tx_avail() below, because in
6098 * tg3_tx(), we update tx index before checking for
6099 * netif_tx_queue_stopped().
6100 */
6101 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006102 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006103 return NETDEV_TX_BUSY;
6104
6105 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006106 }
6107
6108 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006109 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006110 goto tg3_tso_bug_end;
6111
6112 do {
6113 nskb = segs;
6114 segs = segs->next;
6115 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006116 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006117 } while (segs);
6118
6119tg3_tso_bug_end:
6120 dev_kfree_skb(skb);
6121
6122 return NETDEV_TX_OK;
6123}
Michael Chan52c0fd82006-06-29 20:15:54 -07006124
Michael Chan5a6f3072006-03-20 22:28:05 -08006125/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006126 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006127 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006128static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006129{
6130 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00006131 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson84b67b22011-07-27 14:20:52 +00006132 u32 budget;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006133 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006134 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006135 struct tg3_napi *tnapi;
6136 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006137 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006138
Matt Carlson24f4efd2009-11-13 13:03:35 +00006139 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6140 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006141 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006142 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143
Matt Carlson84b67b22011-07-27 14:20:52 +00006144 budget = tg3_tx_avail(tnapi);
6145
Michael Chan00b70502006-06-17 21:58:45 -07006146 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006147 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006148 * interrupt. Furthermore, IRQ processing runs lockless so we have
6149 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006150 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006151 if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006152 if (!netif_tx_queue_stopped(txq)) {
6153 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006154
6155 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006156 netdev_err(dev,
6157 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006158 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006159 return NETDEV_TX_BUSY;
6160 }
6161
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006162 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006163 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006164 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006166
Matt Carlsonbe98da62010-07-11 09:31:46 +00006167 mss = skb_shinfo(skb)->gso_size;
6168 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006169 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006170 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006171
6172 if (skb_header_cloned(skb) &&
6173 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6174 dev_kfree_skb(skb);
6175 goto out_unlock;
6176 }
6177
Matt Carlson34195c32010-07-11 09:31:42 +00006178 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006179 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180
Matt Carlson02e96082010-09-15 08:59:59 +00006181 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006182 hdr_len = skb_headlen(skb) - ETH_HLEN;
6183 } else {
6184 u32 ip_tcp_len;
6185
6186 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6187 hdr_len = ip_tcp_len + tcp_opt_len;
6188
6189 iph->check = 0;
6190 iph->tot_len = htons(mss + hdr_len);
6191 }
6192
Michael Chan52c0fd82006-06-29 20:15:54 -07006193 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006194 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006195 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006196
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6198 TXD_FLAG_CPU_POST_DMA);
6199
Joe Perches63c3a662011-04-26 08:12:10 +00006200 if (tg3_flag(tp, HW_TSO_1) ||
6201 tg3_flag(tp, HW_TSO_2) ||
6202 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006203 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006205 } else
6206 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6207 iph->daddr, 0,
6208 IPPROTO_TCP,
6209 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006210
Joe Perches63c3a662011-04-26 08:12:10 +00006211 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006212 mss |= (hdr_len & 0xc) << 12;
6213 if (hdr_len & 0x10)
6214 base_flags |= 0x00000010;
6215 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006216 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006217 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006218 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006220 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221 int tsflags;
6222
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006223 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006224 mss |= (tsflags << 11);
6225 }
6226 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006227 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006228 int tsflags;
6229
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006230 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006231 base_flags |= tsflags << 12;
6232 }
6233 }
6234 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006235
Matt Carlson92cd3a12011-07-27 14:20:47 +00006236#ifdef BCM_KERNEL_SUPPORTS_8021Q
6237 if (vlan_tx_tag_present(skb)) {
6238 base_flags |= TXD_FLAG_VLAN;
6239 vlan = vlan_tx_tag_get(skb);
6240 }
6241#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242
Joe Perches63c3a662011-04-26 08:12:10 +00006243 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00006244 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlson615774f2009-11-13 13:03:39 +00006245 base_flags |= TXD_FLAG_JMB_PKT;
6246
Alexander Duyckf4188d82009-12-02 16:48:38 +00006247 len = skb_headlen(skb);
6248
6249 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6250 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07006251 dev_kfree_skb(skb);
6252 goto out_unlock;
6253 }
6254
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006255 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006256 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257
6258 would_hit_hwbug = 0;
6259
Joe Perches63c3a662011-04-26 08:12:10 +00006260 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006261 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006262
Matt Carlson84b67b22011-07-27 14:20:52 +00006263 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
Matt Carlsond1a3b732011-07-27 14:20:51 +00006264 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
6265 mss, vlan))
6266 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006267
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268 /* Now loop through additional data fragments, and queue them. */
6269 if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006270 u32 tmp_mss = mss;
6271
6272 if (!tg3_flag(tp, HW_TSO_1) &&
6273 !tg3_flag(tp, HW_TSO_2) &&
6274 !tg3_flag(tp, HW_TSO_3))
6275 tmp_mss = 0;
6276
Linus Torvalds1da177e2005-04-16 15:20:36 -07006277 last = skb_shinfo(skb)->nr_frags - 1;
6278 for (i = 0; i <= last; i++) {
6279 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6280
6281 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006282 mapping = pci_map_page(tp->pdev,
6283 frag->page,
6284 frag->page_offset,
6285 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006286
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006287 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006288 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006289 mapping);
6290 if (pci_dma_mapping_error(tp->pdev, mapping))
6291 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006292
Matt Carlson84b67b22011-07-27 14:20:52 +00006293 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
6294 len, base_flags |
6295 ((i == last) ? TXD_FLAG_END : 0),
Matt Carlsond1a3b732011-07-27 14:20:51 +00006296 tmp_mss, vlan))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006297 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006298 }
6299 }
6300
6301 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00006302 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303
6304 /* If the workaround fails due to memory/mapping
6305 * failure, silently drop this packet.
6306 */
Matt Carlson84b67b22011-07-27 14:20:52 +00006307 entry = tnapi->tx_prod;
6308 budget = tg3_tx_avail(tnapi);
6309 if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
6310 base_flags, mss, vlan))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006311 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006312 }
6313
Richard Cochrand515b452011-06-19 03:31:41 +00006314 skb_tx_timestamp(skb);
6315
Linus Torvalds1da177e2005-04-16 15:20:36 -07006316 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006317 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006318
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006319 tnapi->tx_prod = entry;
6320 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006321 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006322
6323 /* netif_tx_stop_queue() must be done before checking
6324 * checking tx index in tg3_tx_avail() below, because in
6325 * tg3_tx(), we update tx index before checking for
6326 * netif_tx_queue_stopped().
6327 */
6328 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006329 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006330 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332
6333out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006334 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006335
6336 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006337
6338dma_error:
Matt Carlson0d681b22011-07-27 14:20:49 +00006339 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Alexander Duyckf4188d82009-12-02 16:48:38 +00006340 dev_kfree_skb(skb);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006341 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006342 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343}
6344
Matt Carlson6e01b202011-08-19 13:58:20 +00006345static void tg3_mac_loopback(struct tg3 *tp, bool enable)
6346{
6347 if (enable) {
6348 tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
6349 MAC_MODE_PORT_MODE_MASK);
6350
6351 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6352
6353 if (!tg3_flag(tp, 5705_PLUS))
6354 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
6355
6356 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
6357 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
6358 else
6359 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
6360 } else {
6361 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6362
6363 if (tg3_flag(tp, 5705_PLUS) ||
6364 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
6365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
6366 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
6367 }
6368
6369 tw32(MAC_MODE, tp->mac_mode);
6370 udelay(40);
6371}
6372
Matt Carlson5e5a7f32011-08-19 13:58:21 +00006373static void tg3_phy_lpbk_set(struct tg3 *tp, u32 speed)
6374{
6375 u32 val, bmcr, mac_mode;
6376
6377 tg3_phy_toggle_apd(tp, false);
6378 tg3_phy_toggle_automdix(tp, 0);
6379
6380 bmcr = BMCR_LOOPBACK | BMCR_FULLDPLX;
6381 switch (speed) {
6382 case SPEED_10:
6383 break;
6384 case SPEED_100:
6385 bmcr |= BMCR_SPEED100;
6386 break;
6387 case SPEED_1000:
6388 default:
6389 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
6390 speed = SPEED_100;
6391 bmcr |= BMCR_SPEED100;
6392 } else {
6393 speed = SPEED_1000;
6394 bmcr |= BMCR_SPEED1000;
6395 }
6396 }
6397
6398 tg3_writephy(tp, MII_BMCR, bmcr);
6399
6400 /* The write needs to be flushed for the FETs */
6401 if (tp->phy_flags & TG3_PHYFLG_IS_FET)
6402 tg3_readphy(tp, MII_BMCR, &bmcr);
6403
6404 udelay(40);
6405
6406 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
6407 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
6408 tg3_writephy(tp, MII_TG3_FET_PTEST,
6409 MII_TG3_FET_PTEST_FRC_TX_LINK |
6410 MII_TG3_FET_PTEST_FRC_TX_LOCK);
6411
6412 /* The write needs to be flushed for the AC131 */
6413 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
6414 }
6415
6416 /* Reset to prevent losing 1st rx packet intermittently */
6417 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6418 tg3_flag(tp, 5780_CLASS)) {
6419 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
6420 udelay(10);
6421 tw32_f(MAC_RX_MODE, tp->rx_mode);
6422 }
6423
6424 mac_mode = tp->mac_mode &
6425 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
6426 if (speed == SPEED_1000)
6427 mac_mode |= MAC_MODE_PORT_MODE_GMII;
6428 else
6429 mac_mode |= MAC_MODE_PORT_MODE_MII;
6430
6431 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
6432 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
6433
6434 if (masked_phy_id == TG3_PHY_ID_BCM5401)
6435 mac_mode &= ~MAC_MODE_LINK_POLARITY;
6436 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
6437 mac_mode |= MAC_MODE_LINK_POLARITY;
6438
6439 tg3_writephy(tp, MII_TG3_EXT_CTRL,
6440 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
6441 }
6442
6443 tw32(MAC_MODE, mac_mode);
6444 udelay(40);
6445}
6446
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006447static void tg3_set_loopback(struct net_device *dev, u32 features)
6448{
6449 struct tg3 *tp = netdev_priv(dev);
6450
6451 if (features & NETIF_F_LOOPBACK) {
6452 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6453 return;
6454
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006455 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006456 tg3_mac_loopback(tp, true);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006457 netif_carrier_on(tp->dev);
6458 spin_unlock_bh(&tp->lock);
6459 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6460 } else {
6461 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6462 return;
6463
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006464 spin_lock_bh(&tp->lock);
Matt Carlson6e01b202011-08-19 13:58:20 +00006465 tg3_mac_loopback(tp, false);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006466 /* Force link status check */
6467 tg3_setup_phy(tp, 1);
6468 spin_unlock_bh(&tp->lock);
6469 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6470 }
6471}
6472
Michał Mirosławdc668912011-04-07 03:35:07 +00006473static u32 tg3_fix_features(struct net_device *dev, u32 features)
6474{
6475 struct tg3 *tp = netdev_priv(dev);
6476
Joe Perches63c3a662011-04-26 08:12:10 +00006477 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006478 features &= ~NETIF_F_ALL_TSO;
6479
6480 return features;
6481}
6482
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006483static int tg3_set_features(struct net_device *dev, u32 features)
6484{
6485 u32 changed = dev->features ^ features;
6486
6487 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6488 tg3_set_loopback(dev, features);
6489
6490 return 0;
6491}
6492
Linus Torvalds1da177e2005-04-16 15:20:36 -07006493static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6494 int new_mtu)
6495{
6496 dev->mtu = new_mtu;
6497
Michael Chanef7f5ec2005-07-25 12:32:25 -07006498 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00006499 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00006500 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00006501 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006502 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006503 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006504 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006505 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006506 if (tg3_flag(tp, 5780_CLASS)) {
6507 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00006508 netdev_update_features(dev);
6509 }
Joe Perches63c3a662011-04-26 08:12:10 +00006510 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07006511 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006512}
6513
6514static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6515{
6516 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006517 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006518
6519 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6520 return -EINVAL;
6521
6522 if (!netif_running(dev)) {
6523 /* We'll just catch it later when the
6524 * device is up'd.
6525 */
6526 tg3_set_mtu(dev, tp, new_mtu);
6527 return 0;
6528 }
6529
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006530 tg3_phy_stop(tp);
6531
Linus Torvalds1da177e2005-04-16 15:20:36 -07006532 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006533
6534 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006535
Michael Chan944d9802005-05-29 14:57:48 -07006536 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006537
6538 tg3_set_mtu(dev, tp, new_mtu);
6539
Michael Chanb9ec6c12006-07-25 16:37:27 -07006540 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006541
Michael Chanb9ec6c12006-07-25 16:37:27 -07006542 if (!err)
6543 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006544
David S. Millerf47c11e2005-06-24 20:18:35 -07006545 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006546
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006547 if (!err)
6548 tg3_phy_start(tp);
6549
Michael Chanb9ec6c12006-07-25 16:37:27 -07006550 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006551}
6552
Matt Carlson21f581a2009-08-28 14:00:25 +00006553static void tg3_rx_prodring_free(struct tg3 *tp,
6554 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006555{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006556 int i;
6557
Matt Carlson8fea32b2010-09-15 08:59:58 +00006558 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006559 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006560 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006561 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6562 tp->rx_pkt_map_sz);
6563
Joe Perches63c3a662011-04-26 08:12:10 +00006564 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006565 for (i = tpr->rx_jmb_cons_idx;
6566 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006567 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006568 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6569 TG3_RX_JMB_MAP_SZ);
6570 }
6571 }
6572
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006573 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006574 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006575
Matt Carlson2c49a442010-09-30 10:34:35 +00006576 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006577 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6578 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006579
Joe Perches63c3a662011-04-26 08:12:10 +00006580 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006581 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006582 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6583 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006584 }
6585}
6586
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006587/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006588 *
6589 * The chip has been shut down and the driver detached from
6590 * the networking, so no interrupts or new tx packets will
6591 * end up in the driver. tp->{tx,}lock are held and thus
6592 * we may not sleep.
6593 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006594static int tg3_rx_prodring_alloc(struct tg3 *tp,
6595 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006596{
Matt Carlson287be122009-08-28 13:58:46 +00006597 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006598
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006599 tpr->rx_std_cons_idx = 0;
6600 tpr->rx_std_prod_idx = 0;
6601 tpr->rx_jmb_cons_idx = 0;
6602 tpr->rx_jmb_prod_idx = 0;
6603
Matt Carlson8fea32b2010-09-15 08:59:58 +00006604 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006605 memset(&tpr->rx_std_buffers[0], 0,
6606 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006607 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006608 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006609 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006610 goto done;
6611 }
6612
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006614 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006615
Matt Carlson287be122009-08-28 13:58:46 +00006616 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00006617 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006618 tp->dev->mtu > ETH_DATA_LEN)
6619 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6620 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006621
Linus Torvalds1da177e2005-04-16 15:20:36 -07006622 /* Initialize invariants of the rings, we only set this
6623 * stuff once. This works because the card does not
6624 * write into the rx buffer posting rings.
6625 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006626 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006627 struct tg3_rx_buffer_desc *rxd;
6628
Matt Carlson21f581a2009-08-28 14:00:25 +00006629 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006630 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6632 rxd->opaque = (RXD_OPAQUE_RING_STD |
6633 (i << RXD_OPAQUE_INDEX_SHIFT));
6634 }
6635
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006636 /* Now allocate fresh SKBs for each rx ring. */
6637 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006638 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006639 netdev_warn(tp->dev,
6640 "Using a smaller RX standard ring. Only "
6641 "%d out of %d buffers were allocated "
6642 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006643 if (i == 0)
6644 goto initfail;
6645 tp->rx_pending = i;
6646 break;
6647 }
6648 }
6649
Joe Perches63c3a662011-04-26 08:12:10 +00006650 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006651 goto done;
6652
Matt Carlson2c49a442010-09-30 10:34:35 +00006653 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006654
Joe Perches63c3a662011-04-26 08:12:10 +00006655 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00006656 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006657
Matt Carlson2c49a442010-09-30 10:34:35 +00006658 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006659 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660
Matt Carlson0d86df82010-02-17 15:17:00 +00006661 rxd = &tpr->rx_jmb[i].std;
6662 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6663 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6664 RXD_FLAG_JUMBO;
6665 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6666 (i << RXD_OPAQUE_INDEX_SHIFT));
6667 }
6668
6669 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6670 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006671 netdev_warn(tp->dev,
6672 "Using a smaller RX jumbo ring. Only %d "
6673 "out of %d buffers were allocated "
6674 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006675 if (i == 0)
6676 goto initfail;
6677 tp->rx_jumbo_pending = i;
6678 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006679 }
6680 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006681
6682done:
Michael Chan32d8c572006-07-25 16:38:29 -07006683 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006684
6685initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006686 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006687 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006688}
6689
Matt Carlson21f581a2009-08-28 14:00:25 +00006690static void tg3_rx_prodring_fini(struct tg3 *tp,
6691 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692{
Matt Carlson21f581a2009-08-28 14:00:25 +00006693 kfree(tpr->rx_std_buffers);
6694 tpr->rx_std_buffers = NULL;
6695 kfree(tpr->rx_jmb_buffers);
6696 tpr->rx_jmb_buffers = NULL;
6697 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006698 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6699 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006700 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006701 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006702 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006703 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6704 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006705 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006707}
6708
Matt Carlson21f581a2009-08-28 14:00:25 +00006709static int tg3_rx_prodring_init(struct tg3 *tp,
6710 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006711{
Matt Carlson2c49a442010-09-30 10:34:35 +00006712 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6713 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006714 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006715 return -ENOMEM;
6716
Matt Carlson4bae65c2010-11-24 08:31:52 +00006717 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6718 TG3_RX_STD_RING_BYTES(tp),
6719 &tpr->rx_std_mapping,
6720 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006721 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006722 goto err_out;
6723
Joe Perches63c3a662011-04-26 08:12:10 +00006724 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006725 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006726 GFP_KERNEL);
6727 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006728 goto err_out;
6729
Matt Carlson4bae65c2010-11-24 08:31:52 +00006730 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6731 TG3_RX_JMB_RING_BYTES(tp),
6732 &tpr->rx_jmb_mapping,
6733 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006734 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006735 goto err_out;
6736 }
6737
6738 return 0;
6739
6740err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006741 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006742 return -ENOMEM;
6743}
6744
6745/* Free up pending packets in all rx/tx rings.
6746 *
6747 * The chip has been shut down and the driver detached from
6748 * the networking, so no interrupts or new tx packets will
6749 * end up in the driver. tp->{tx,}lock is not held and we are not
6750 * in an interrupt context and thus may sleep.
6751 */
6752static void tg3_free_rings(struct tg3 *tp)
6753{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006754 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006755
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006756 for (j = 0; j < tp->irq_cnt; j++) {
6757 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006758
Matt Carlson8fea32b2010-09-15 08:59:58 +00006759 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006760
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006761 if (!tnapi->tx_buffers)
6762 continue;
6763
Matt Carlson0d681b22011-07-27 14:20:49 +00006764 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
6765 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006766
Matt Carlson0d681b22011-07-27 14:20:49 +00006767 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006768 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006769
Matt Carlson0d681b22011-07-27 14:20:49 +00006770 tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006771
6772 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006773 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006774 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006775}
6776
6777/* Initialize tx/rx rings for packet processing.
6778 *
6779 * The chip has been shut down and the driver detached from
6780 * the networking, so no interrupts or new tx packets will
6781 * end up in the driver. tp->{tx,}lock are held and thus
6782 * we may not sleep.
6783 */
6784static int tg3_init_rings(struct tg3 *tp)
6785{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006786 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006787
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006788 /* Free up all the SKBs. */
6789 tg3_free_rings(tp);
6790
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006791 for (i = 0; i < tp->irq_cnt; i++) {
6792 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006793
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006794 tnapi->last_tag = 0;
6795 tnapi->last_irq_tag = 0;
6796 tnapi->hw_status->status = 0;
6797 tnapi->hw_status->status_tag = 0;
6798 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6799
6800 tnapi->tx_prod = 0;
6801 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006802 if (tnapi->tx_ring)
6803 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006804
6805 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006806 if (tnapi->rx_rcb)
6807 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006808
Matt Carlson8fea32b2010-09-15 08:59:58 +00006809 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006810 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006811 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006812 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006813 }
Matt Carlson72334482009-08-28 14:03:01 +00006814
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006815 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006816}
6817
6818/*
6819 * Must not be invoked with interrupt sources disabled and
6820 * the hardware shutdown down.
6821 */
6822static void tg3_free_consistent(struct tg3 *tp)
6823{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006824 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006825
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006826 for (i = 0; i < tp->irq_cnt; i++) {
6827 struct tg3_napi *tnapi = &tp->napi[i];
6828
6829 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006830 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006831 tnapi->tx_ring, tnapi->tx_desc_mapping);
6832 tnapi->tx_ring = NULL;
6833 }
6834
6835 kfree(tnapi->tx_buffers);
6836 tnapi->tx_buffers = NULL;
6837
6838 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006839 dma_free_coherent(&tp->pdev->dev,
6840 TG3_RX_RCB_RING_BYTES(tp),
6841 tnapi->rx_rcb,
6842 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006843 tnapi->rx_rcb = NULL;
6844 }
6845
Matt Carlson8fea32b2010-09-15 08:59:58 +00006846 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6847
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006848 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006849 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6850 tnapi->hw_status,
6851 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006852 tnapi->hw_status = NULL;
6853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006854 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006855
Linus Torvalds1da177e2005-04-16 15:20:36 -07006856 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006857 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6858 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006859 tp->hw_stats = NULL;
6860 }
6861}
6862
6863/*
6864 * Must not be invoked with interrupt sources disabled and
6865 * the hardware shutdown down. Can sleep.
6866 */
6867static int tg3_alloc_consistent(struct tg3 *tp)
6868{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006869 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006870
Matt Carlson4bae65c2010-11-24 08:31:52 +00006871 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6872 sizeof(struct tg3_hw_stats),
6873 &tp->stats_mapping,
6874 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006875 if (!tp->hw_stats)
6876 goto err_out;
6877
Linus Torvalds1da177e2005-04-16 15:20:36 -07006878 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6879
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006880 for (i = 0; i < tp->irq_cnt; i++) {
6881 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006882 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006883
Matt Carlson4bae65c2010-11-24 08:31:52 +00006884 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6885 TG3_HW_STATUS_SIZE,
6886 &tnapi->status_mapping,
6887 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006888 if (!tnapi->hw_status)
6889 goto err_out;
6890
6891 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006892 sblk = tnapi->hw_status;
6893
Matt Carlson8fea32b2010-09-15 08:59:58 +00006894 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6895 goto err_out;
6896
Matt Carlson19cfaec2009-12-03 08:36:20 +00006897 /* If multivector TSS is enabled, vector 0 does not handle
6898 * tx interrupts. Don't allocate any resources for it.
6899 */
Joe Perches63c3a662011-04-26 08:12:10 +00006900 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6901 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00006902 tnapi->tx_buffers = kzalloc(
6903 sizeof(struct tg3_tx_ring_info) *
6904 TG3_TX_RING_SIZE, GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006905 if (!tnapi->tx_buffers)
6906 goto err_out;
6907
Matt Carlson4bae65c2010-11-24 08:31:52 +00006908 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6909 TG3_TX_RING_BYTES,
6910 &tnapi->tx_desc_mapping,
6911 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006912 if (!tnapi->tx_ring)
6913 goto err_out;
6914 }
6915
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006916 /*
6917 * When RSS is enabled, the status block format changes
6918 * slightly. The "rx_jumbo_consumer", "reserved",
6919 * and "rx_mini_consumer" members get mapped to the
6920 * other three rx return ring producer indexes.
6921 */
6922 switch (i) {
6923 default:
6924 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6925 break;
6926 case 2:
6927 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6928 break;
6929 case 3:
6930 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6931 break;
6932 case 4:
6933 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6934 break;
6935 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006936
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006937 /*
6938 * If multivector RSS is enabled, vector 0 does not handle
6939 * rx or tx interrupts. Don't allocate any resources for it.
6940 */
Joe Perches63c3a662011-04-26 08:12:10 +00006941 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006942 continue;
6943
Matt Carlson4bae65c2010-11-24 08:31:52 +00006944 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6945 TG3_RX_RCB_RING_BYTES(tp),
6946 &tnapi->rx_rcb_mapping,
6947 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006948 if (!tnapi->rx_rcb)
6949 goto err_out;
6950
6951 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006952 }
6953
Linus Torvalds1da177e2005-04-16 15:20:36 -07006954 return 0;
6955
6956err_out:
6957 tg3_free_consistent(tp);
6958 return -ENOMEM;
6959}
6960
6961#define MAX_WAIT_CNT 1000
6962
6963/* To stop a block, clear the enable bit and poll till it
6964 * clears. tp->lock is held.
6965 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006966static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006967{
6968 unsigned int i;
6969 u32 val;
6970
Joe Perches63c3a662011-04-26 08:12:10 +00006971 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006972 switch (ofs) {
6973 case RCVLSC_MODE:
6974 case DMAC_MODE:
6975 case MBFREE_MODE:
6976 case BUFMGR_MODE:
6977 case MEMARB_MODE:
6978 /* We can't enable/disable these bits of the
6979 * 5705/5750, just say success.
6980 */
6981 return 0;
6982
6983 default:
6984 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006985 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006986 }
6987
6988 val = tr32(ofs);
6989 val &= ~enable_bit;
6990 tw32_f(ofs, val);
6991
6992 for (i = 0; i < MAX_WAIT_CNT; i++) {
6993 udelay(100);
6994 val = tr32(ofs);
6995 if ((val & enable_bit) == 0)
6996 break;
6997 }
6998
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006999 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00007000 dev_err(&tp->pdev->dev,
7001 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
7002 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007003 return -ENODEV;
7004 }
7005
7006 return 0;
7007}
7008
7009/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007010static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007011{
7012 int i, err;
7013
7014 tg3_disable_ints(tp);
7015
7016 tp->rx_mode &= ~RX_MODE_ENABLE;
7017 tw32_f(MAC_RX_MODE, tp->rx_mode);
7018 udelay(10);
7019
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007020 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
7021 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
7022 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
7023 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
7024 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
7025 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007026
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007027 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
7028 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
7029 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
7030 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
7031 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
7032 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
7033 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007034
7035 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
7036 tw32_f(MAC_MODE, tp->mac_mode);
7037 udelay(40);
7038
7039 tp->tx_mode &= ~TX_MODE_ENABLE;
7040 tw32_f(MAC_TX_MODE, tp->tx_mode);
7041
7042 for (i = 0; i < MAX_WAIT_CNT; i++) {
7043 udelay(100);
7044 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
7045 break;
7046 }
7047 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00007048 dev_err(&tp->pdev->dev,
7049 "%s timed out, TX_MODE_ENABLE will not clear "
7050 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07007051 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007052 }
7053
Michael Chane6de8ad2005-05-05 14:42:41 -07007054 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007055 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
7056 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007057
7058 tw32(FTQ_RESET, 0xffffffff);
7059 tw32(FTQ_RESET, 0x00000000);
7060
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007061 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
7062 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007063
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007064 for (i = 0; i < tp->irq_cnt; i++) {
7065 struct tg3_napi *tnapi = &tp->napi[i];
7066 if (tnapi->hw_status)
7067 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007069 if (tp->hw_stats)
7070 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
7071
Linus Torvalds1da177e2005-04-16 15:20:36 -07007072 return err;
7073}
7074
Matt Carlson0d3031d2007-10-10 18:02:43 -07007075static void tg3_ape_send_event(struct tg3 *tp, u32 event)
7076{
7077 int i;
7078 u32 apedata;
7079
Matt Carlsondc6d0742010-09-15 08:59:55 +00007080 /* NCSI does not support APE events */
Joe Perches63c3a662011-04-26 08:12:10 +00007081 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsondc6d0742010-09-15 08:59:55 +00007082 return;
7083
Matt Carlson0d3031d2007-10-10 18:02:43 -07007084 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
7085 if (apedata != APE_SEG_SIG_MAGIC)
7086 return;
7087
7088 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07007089 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007090 return;
7091
7092 /* Wait for up to 1 millisecond for APE to service previous event. */
7093 for (i = 0; i < 10; i++) {
7094 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
7095 return;
7096
7097 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
7098
7099 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
7100 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
7101 event | APE_EVENT_STATUS_EVENT_PENDING);
7102
7103 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
7104
7105 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
7106 break;
7107
7108 udelay(100);
7109 }
7110
7111 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
7112 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
7113}
7114
7115static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
7116{
7117 u32 event;
7118 u32 apedata;
7119
Joe Perches63c3a662011-04-26 08:12:10 +00007120 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007121 return;
7122
7123 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00007124 case RESET_KIND_INIT:
7125 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
7126 APE_HOST_SEG_SIG_MAGIC);
7127 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
7128 APE_HOST_SEG_LEN_MAGIC);
7129 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
7130 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
7131 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00007132 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00007133 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
7134 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00007135 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
7136 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07007137
Matt Carlson33f401a2010-04-05 10:19:27 +00007138 event = APE_EVENT_STATUS_STATE_START;
7139 break;
7140 case RESET_KIND_SHUTDOWN:
7141 /* With the interface we are currently using,
7142 * APE does not track driver state. Wiping
7143 * out the HOST SEGMENT SIGNATURE forces
7144 * the APE to assume OS absent status.
7145 */
7146 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08007147
Matt Carlsondc6d0742010-09-15 08:59:55 +00007148 if (device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00007149 tg3_flag(tp, WOL_ENABLE)) {
Matt Carlsondc6d0742010-09-15 08:59:55 +00007150 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
7151 TG3_APE_HOST_WOL_SPEED_AUTO);
7152 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
7153 } else
7154 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
7155
7156 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
7157
Matt Carlson33f401a2010-04-05 10:19:27 +00007158 event = APE_EVENT_STATUS_STATE_UNLOAD;
7159 break;
7160 case RESET_KIND_SUSPEND:
7161 event = APE_EVENT_STATUS_STATE_SUSPEND;
7162 break;
7163 default:
7164 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007165 }
7166
7167 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7168
7169 tg3_ape_send_event(tp, event);
7170}
7171
Michael Chane6af3012005-04-21 17:12:05 -07007172/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007173static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7174{
David S. Millerf49639e2006-06-09 11:58:36 -07007175 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7176 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007177
Joe Perches63c3a662011-04-26 08:12:10 +00007178 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007179 switch (kind) {
7180 case RESET_KIND_INIT:
7181 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7182 DRV_STATE_START);
7183 break;
7184
7185 case RESET_KIND_SHUTDOWN:
7186 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7187 DRV_STATE_UNLOAD);
7188 break;
7189
7190 case RESET_KIND_SUSPEND:
7191 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7192 DRV_STATE_SUSPEND);
7193 break;
7194
7195 default:
7196 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007197 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007198 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007199
7200 if (kind == RESET_KIND_INIT ||
7201 kind == RESET_KIND_SUSPEND)
7202 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007203}
7204
7205/* tp->lock is held. */
7206static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7207{
Joe Perches63c3a662011-04-26 08:12:10 +00007208 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007209 switch (kind) {
7210 case RESET_KIND_INIT:
7211 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7212 DRV_STATE_START_DONE);
7213 break;
7214
7215 case RESET_KIND_SHUTDOWN:
7216 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7217 DRV_STATE_UNLOAD_DONE);
7218 break;
7219
7220 default:
7221 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007223 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007224
7225 if (kind == RESET_KIND_SHUTDOWN)
7226 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007227}
7228
7229/* tp->lock is held. */
7230static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7231{
Joe Perches63c3a662011-04-26 08:12:10 +00007232 if (tg3_flag(tp, ENABLE_ASF)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007233 switch (kind) {
7234 case RESET_KIND_INIT:
7235 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7236 DRV_STATE_START);
7237 break;
7238
7239 case RESET_KIND_SHUTDOWN:
7240 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7241 DRV_STATE_UNLOAD);
7242 break;
7243
7244 case RESET_KIND_SUSPEND:
7245 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7246 DRV_STATE_SUSPEND);
7247 break;
7248
7249 default:
7250 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007251 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007252 }
7253}
7254
Michael Chan7a6f4362006-09-27 16:03:31 -07007255static int tg3_poll_fw(struct tg3 *tp)
7256{
7257 int i;
7258 u32 val;
7259
Michael Chanb5d37722006-09-27 16:06:21 -07007260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08007261 /* Wait up to 20ms for init done. */
7262 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07007263 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7264 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08007265 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07007266 }
7267 return -ENODEV;
7268 }
7269
Michael Chan7a6f4362006-09-27 16:03:31 -07007270 /* Wait for firmware initialization to complete. */
7271 for (i = 0; i < 100000; i++) {
7272 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7273 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7274 break;
7275 udelay(10);
7276 }
7277
7278 /* Chip might not be fitted with firmware. Some Sun onboard
7279 * parts are configured like that. So don't signal the timeout
7280 * of the above loop as an error, but do report the lack of
7281 * running firmware once.
7282 */
Joe Perches63c3a662011-04-26 08:12:10 +00007283 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7284 tg3_flag_set(tp, NO_FWARE_REPORTED);
Michael Chan7a6f4362006-09-27 16:03:31 -07007285
Joe Perches05dbe002010-02-17 19:44:19 +00007286 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07007287 }
7288
Matt Carlson6b10c162010-02-12 14:47:08 +00007289 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7290 /* The 57765 A0 needs a little more
7291 * time to do some important work.
7292 */
7293 mdelay(10);
7294 }
7295
Michael Chan7a6f4362006-09-27 16:03:31 -07007296 return 0;
7297}
7298
Michael Chanee6a99b2007-07-18 21:49:10 -07007299/* Save PCI command register before chip reset */
7300static void tg3_save_pci_state(struct tg3 *tp)
7301{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007302 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007303}
7304
7305/* Restore PCI state after chip reset */
7306static void tg3_restore_pci_state(struct tg3 *tp)
7307{
7308 u32 val;
7309
7310 /* Re-enable indirect register accesses. */
7311 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7312 tp->misc_host_ctrl);
7313
7314 /* Set MAX PCI retry to zero. */
7315 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7316 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007317 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007318 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007319 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007320 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007321 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007322 PCISTATE_ALLOW_APE_SHMEM_WR |
7323 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007324 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7325
Matt Carlson8a6eac92007-10-21 16:17:55 -07007326 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007327
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007328 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
Joe Perches63c3a662011-04-26 08:12:10 +00007329 if (tg3_flag(tp, PCI_EXPRESS))
Matt Carlsoncf790032010-11-24 08:31:48 +00007330 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007331 else {
7332 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7333 tp->pci_cacheline_sz);
7334 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7335 tp->pci_lat_timer);
7336 }
Michael Chan114342f2007-10-15 02:12:26 -07007337 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007338
Michael Chanee6a99b2007-07-18 21:49:10 -07007339 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007340 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007341 u16 pcix_cmd;
7342
7343 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7344 &pcix_cmd);
7345 pcix_cmd &= ~PCI_X_CMD_ERO;
7346 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7347 pcix_cmd);
7348 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007349
Joe Perches63c3a662011-04-26 08:12:10 +00007350 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007351
7352 /* Chip reset on 5780 will reset MSI enable bit,
7353 * so need to restore it.
7354 */
Joe Perches63c3a662011-04-26 08:12:10 +00007355 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007356 u16 ctrl;
7357
7358 pci_read_config_word(tp->pdev,
7359 tp->msi_cap + PCI_MSI_FLAGS,
7360 &ctrl);
7361 pci_write_config_word(tp->pdev,
7362 tp->msi_cap + PCI_MSI_FLAGS,
7363 ctrl | PCI_MSI_FLAGS_ENABLE);
7364 val = tr32(MSGINT_MODE);
7365 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7366 }
7367 }
7368}
7369
Linus Torvalds1da177e2005-04-16 15:20:36 -07007370static void tg3_stop_fw(struct tg3 *);
7371
7372/* tp->lock is held. */
7373static int tg3_chip_reset(struct tg3 *tp)
7374{
7375 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007376 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007377 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007378
David S. Millerf49639e2006-06-09 11:58:36 -07007379 tg3_nvram_lock(tp);
7380
Matt Carlson77b483f2008-08-15 14:07:24 -07007381 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7382
David S. Millerf49639e2006-06-09 11:58:36 -07007383 /* No matching tg3_nvram_unlock() after this because
7384 * chip reset below will undo the nvram lock.
7385 */
7386 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007387
Michael Chanee6a99b2007-07-18 21:49:10 -07007388 /* GRC_MISC_CFG core clock reset will clear the memory
7389 * enable bit in PCI register 4 and the MSI enable bit
7390 * on some chips, so we save relevant registers here.
7391 */
7392 tg3_save_pci_state(tp);
7393
Michael Chand9ab5ad12006-03-20 22:27:35 -08007394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007395 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08007396 tw32(GRC_FASTBOOT_PC, 0);
7397
Linus Torvalds1da177e2005-04-16 15:20:36 -07007398 /*
7399 * We must avoid the readl() that normally takes place.
7400 * It locks machines, causes machine checks, and other
7401 * fun things. So, temporarily disable the 5701
7402 * hardware workaround, while we do the reset.
7403 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007404 write_op = tp->write32;
7405 if (write_op == tg3_write_flush_reg32)
7406 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007407
Michael Chand18edcb2007-03-24 20:57:11 -07007408 /* Prevent the irq handler from reading or writing PCI registers
7409 * during chip reset when the memory enable bit in the PCI command
7410 * register may be cleared. The chip does not generate interrupt
7411 * at this time, but the irq handler may still be called due to irq
7412 * sharing or irqpoll.
7413 */
Joe Perches63c3a662011-04-26 08:12:10 +00007414 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007415 for (i = 0; i < tp->irq_cnt; i++) {
7416 struct tg3_napi *tnapi = &tp->napi[i];
7417 if (tnapi->hw_status) {
7418 tnapi->hw_status->status = 0;
7419 tnapi->hw_status->status_tag = 0;
7420 }
7421 tnapi->last_tag = 0;
7422 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007423 }
Michael Chand18edcb2007-03-24 20:57:11 -07007424 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007425
7426 for (i = 0; i < tp->irq_cnt; i++)
7427 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007428
Matt Carlson255ca312009-08-25 10:07:27 +00007429 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7430 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7431 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7432 }
7433
Linus Torvalds1da177e2005-04-16 15:20:36 -07007434 /* do the reset */
7435 val = GRC_MISC_CFG_CORECLK_RESET;
7436
Joe Perches63c3a662011-04-26 08:12:10 +00007437 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007438 /* Force PCIe 1.0a mode */
7439 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007440 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007441 tr32(TG3_PCIE_PHY_TSTCTL) ==
7442 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7443 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7444
Linus Torvalds1da177e2005-04-16 15:20:36 -07007445 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7446 tw32(GRC_MISC_CFG, (1 << 29));
7447 val |= (1 << 29);
7448 }
7449 }
7450
Michael Chanb5d37722006-09-27 16:06:21 -07007451 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7452 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7453 tw32(GRC_VCPU_EXT_CTRL,
7454 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7455 }
7456
Matt Carlsonf37500d2010-08-02 11:25:59 +00007457 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007458 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007459 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007460
Linus Torvalds1da177e2005-04-16 15:20:36 -07007461 tw32(GRC_MISC_CFG, val);
7462
Michael Chan1ee582d2005-08-09 20:16:46 -07007463 /* restore 5701 hardware bug workaround write method */
7464 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007465
7466 /* Unfortunately, we have to delay before the PCI read back.
7467 * Some 575X chips even will not respond to a PCI cfg access
7468 * when the reset command is given to the chip.
7469 *
7470 * How do these hardware designers expect things to work
7471 * properly if the PCI write is posted for a long period
7472 * of time? It is always necessary to have some method by
7473 * which a register read back can occur to push the write
7474 * out which does the reset.
7475 *
7476 * For most tg3 variants the trick below was working.
7477 * Ho hum...
7478 */
7479 udelay(120);
7480
7481 /* Flush PCI posted writes. The normal MMIO registers
7482 * are inaccessible at this time so this is the only
7483 * way to make this reliably (actually, this is no longer
7484 * the case, see above). I tried to use indirect
7485 * register read/write but this upset some 5701 variants.
7486 */
7487 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7488
7489 udelay(120);
7490
Jon Mason708ebb3a2011-06-27 12:56:50 +00007491 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007492 u16 val16;
7493
Linus Torvalds1da177e2005-04-16 15:20:36 -07007494 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7495 int i;
7496 u32 cfg_val;
7497
7498 /* Wait for link training to complete. */
7499 for (i = 0; i < 5000; i++)
7500 udelay(100);
7501
7502 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7503 pci_write_config_dword(tp->pdev, 0xc4,
7504 cfg_val | (1 << 15));
7505 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007506
Matt Carlsone7126992009-08-25 10:08:16 +00007507 /* Clear the "no snoop" and "relaxed ordering" bits. */
7508 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007509 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007510 &val16);
7511 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7512 PCI_EXP_DEVCTL_NOSNOOP_EN);
7513 /*
7514 * Older PCIe devices only support the 128 byte
7515 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007516 */
Joe Perches63c3a662011-04-26 08:12:10 +00007517 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007518 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007519 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007520 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007521 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007522
Matt Carlsoncf790032010-11-24 08:31:48 +00007523 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007524
7525 /* Clear error status */
7526 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007527 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007528 PCI_EXP_DEVSTA_CED |
7529 PCI_EXP_DEVSTA_NFED |
7530 PCI_EXP_DEVSTA_FED |
7531 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007532 }
7533
Michael Chanee6a99b2007-07-18 21:49:10 -07007534 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007535
Joe Perches63c3a662011-04-26 08:12:10 +00007536 tg3_flag_clear(tp, CHIP_RESETTING);
7537 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007538
Michael Chanee6a99b2007-07-18 21:49:10 -07007539 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007540 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007541 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007542 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007543
7544 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7545 tg3_stop_fw(tp);
7546 tw32(0x5000, 0x400);
7547 }
7548
7549 tw32(GRC_MODE, tp->grc_mode);
7550
7551 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007552 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007553
7554 tw32(0xc4, val | (1 << 15));
7555 }
7556
7557 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7558 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7559 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7560 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7561 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7562 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7563 }
7564
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007565 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007566 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007567 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007568 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007569 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007570 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007571 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007572 val = 0;
7573
7574 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007575 udelay(40);
7576
Matt Carlson77b483f2008-08-15 14:07:24 -07007577 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7578
Michael Chan7a6f4362006-09-27 16:03:31 -07007579 err = tg3_poll_fw(tp);
7580 if (err)
7581 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007582
Matt Carlson0a9140c2009-08-28 12:27:50 +00007583 tg3_mdio_start(tp);
7584
Joe Perches63c3a662011-04-26 08:12:10 +00007585 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007586 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7587 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007588 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007589 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007590
7591 tw32(0x7c00, val | (1 << 25));
7592 }
7593
Matt Carlsond78b59f2011-04-05 14:22:46 +00007594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7595 val = tr32(TG3_CPMU_CLCK_ORIDE);
7596 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7597 }
7598
Linus Torvalds1da177e2005-04-16 15:20:36 -07007599 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007600 tg3_flag_clear(tp, ENABLE_ASF);
7601 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007602 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7603 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7604 u32 nic_cfg;
7605
7606 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7607 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007608 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007609 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007610 if (tg3_flag(tp, 5750_PLUS))
7611 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 }
7613 }
7614
7615 return 0;
7616}
7617
7618/* tp->lock is held. */
7619static void tg3_stop_fw(struct tg3 *tp)
7620{
Joe Perches63c3a662011-04-26 08:12:10 +00007621 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007622 /* Wait for RX cpu to ACK the previous event. */
7623 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007624
7625 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007626
7627 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007628
Matt Carlson7c5026a2008-05-02 16:49:29 -07007629 /* Wait for RX cpu to ACK this event. */
7630 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007631 }
7632}
7633
7634/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007635static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007636{
7637 int err;
7638
7639 tg3_stop_fw(tp);
7640
Michael Chan944d9802005-05-29 14:57:48 -07007641 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007642
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007643 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007644 err = tg3_chip_reset(tp);
7645
Matt Carlsondaba2a62009-04-20 06:58:52 +00007646 __tg3_set_mac_addr(tp, 0);
7647
Michael Chan944d9802005-05-29 14:57:48 -07007648 tg3_write_sig_legacy(tp, kind);
7649 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007650
7651 if (err)
7652 return err;
7653
7654 return 0;
7655}
7656
Linus Torvalds1da177e2005-04-16 15:20:36 -07007657#define RX_CPU_SCRATCH_BASE 0x30000
7658#define RX_CPU_SCRATCH_SIZE 0x04000
7659#define TX_CPU_SCRATCH_BASE 0x34000
7660#define TX_CPU_SCRATCH_SIZE 0x04000
7661
7662/* tp->lock is held. */
7663static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7664{
7665 int i;
7666
Joe Perches63c3a662011-04-26 08:12:10 +00007667 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007668
Michael Chanb5d37722006-09-27 16:06:21 -07007669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7670 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7671
7672 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7673 return 0;
7674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007675 if (offset == RX_CPU_BASE) {
7676 for (i = 0; i < 10000; i++) {
7677 tw32(offset + CPU_STATE, 0xffffffff);
7678 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7679 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7680 break;
7681 }
7682
7683 tw32(offset + CPU_STATE, 0xffffffff);
7684 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7685 udelay(10);
7686 } else {
7687 for (i = 0; i < 10000; i++) {
7688 tw32(offset + CPU_STATE, 0xffffffff);
7689 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7690 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7691 break;
7692 }
7693 }
7694
7695 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007696 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7697 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007698 return -ENODEV;
7699 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007700
7701 /* Clear firmware's nvram arbitration. */
Joe Perches63c3a662011-04-26 08:12:10 +00007702 if (tg3_flag(tp, NVRAM))
Michael Chanec41c7d2006-01-17 02:40:55 -08007703 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007704 return 0;
7705}
7706
7707struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007708 unsigned int fw_base;
7709 unsigned int fw_len;
7710 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007711};
7712
7713/* tp->lock is held. */
7714static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7715 int cpu_scratch_size, struct fw_info *info)
7716{
Michael Chanec41c7d2006-01-17 02:40:55 -08007717 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007718 void (*write_op)(struct tg3 *, u32, u32);
7719
Joe Perches63c3a662011-04-26 08:12:10 +00007720 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007721 netdev_err(tp->dev,
7722 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007723 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007724 return -EINVAL;
7725 }
7726
Joe Perches63c3a662011-04-26 08:12:10 +00007727 if (tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007728 write_op = tg3_write_mem;
7729 else
7730 write_op = tg3_write_indirect_reg32;
7731
Michael Chan1b628152005-05-29 14:59:49 -07007732 /* It is possible that bootcode is still loading at this point.
7733 * Get the nvram lock first before halting the cpu.
7734 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007735 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007736 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007737 if (!lock_err)
7738 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007739 if (err)
7740 goto out;
7741
7742 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7743 write_op(tp, cpu_scratch_base + i, 0);
7744 tw32(cpu_base + CPU_STATE, 0xffffffff);
7745 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007746 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007747 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007748 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007749 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007750 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007751
7752 err = 0;
7753
7754out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007755 return err;
7756}
7757
7758/* tp->lock is held. */
7759static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7760{
7761 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007762 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007763 int err, i;
7764
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007765 fw_data = (void *)tp->fw->data;
7766
7767 /* Firmware blob starts with version numbers, followed by
7768 start address and length. We are setting complete length.
7769 length = end_address_of_bss - start_address_of_text.
7770 Remainder is the blob to be loaded contiguously
7771 from start address. */
7772
7773 info.fw_base = be32_to_cpu(fw_data[1]);
7774 info.fw_len = tp->fw->size - 12;
7775 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007776
7777 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7778 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7779 &info);
7780 if (err)
7781 return err;
7782
7783 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7784 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7785 &info);
7786 if (err)
7787 return err;
7788
7789 /* Now startup only the RX cpu. */
7790 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007791 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007792
7793 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007794 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007795 break;
7796 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7797 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007798 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007799 udelay(1000);
7800 }
7801 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007802 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7803 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007804 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007805 return -ENODEV;
7806 }
7807 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7808 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7809
7810 return 0;
7811}
7812
Linus Torvalds1da177e2005-04-16 15:20:36 -07007813/* tp->lock is held. */
7814static int tg3_load_tso_firmware(struct tg3 *tp)
7815{
7816 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007817 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007818 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7819 int err, i;
7820
Joe Perches63c3a662011-04-26 08:12:10 +00007821 if (tg3_flag(tp, HW_TSO_1) ||
7822 tg3_flag(tp, HW_TSO_2) ||
7823 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007824 return 0;
7825
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007826 fw_data = (void *)tp->fw->data;
7827
7828 /* Firmware blob starts with version numbers, followed by
7829 start address and length. We are setting complete length.
7830 length = end_address_of_bss - start_address_of_text.
7831 Remainder is the blob to be loaded contiguously
7832 from start address. */
7833
7834 info.fw_base = be32_to_cpu(fw_data[1]);
7835 cpu_scratch_size = tp->fw_len;
7836 info.fw_len = tp->fw->size - 12;
7837 info.fw_data = &fw_data[3];
7838
Linus Torvalds1da177e2005-04-16 15:20:36 -07007839 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007840 cpu_base = RX_CPU_BASE;
7841 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007842 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007843 cpu_base = TX_CPU_BASE;
7844 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7845 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7846 }
7847
7848 err = tg3_load_firmware_cpu(tp, cpu_base,
7849 cpu_scratch_base, cpu_scratch_size,
7850 &info);
7851 if (err)
7852 return err;
7853
7854 /* Now startup the cpu. */
7855 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007856 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007857
7858 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007859 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007860 break;
7861 tw32(cpu_base + CPU_STATE, 0xffffffff);
7862 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007863 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007864 udelay(1000);
7865 }
7866 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007867 netdev_err(tp->dev,
7868 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007869 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007870 return -ENODEV;
7871 }
7872 tw32(cpu_base + CPU_STATE, 0xffffffff);
7873 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7874 return 0;
7875}
7876
Linus Torvalds1da177e2005-04-16 15:20:36 -07007877
Linus Torvalds1da177e2005-04-16 15:20:36 -07007878static int tg3_set_mac_addr(struct net_device *dev, void *p)
7879{
7880 struct tg3 *tp = netdev_priv(dev);
7881 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007882 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007883
Michael Chanf9804dd2005-09-27 12:13:10 -07007884 if (!is_valid_ether_addr(addr->sa_data))
7885 return -EINVAL;
7886
Linus Torvalds1da177e2005-04-16 15:20:36 -07007887 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7888
Michael Chane75f7c92006-03-20 21:33:26 -08007889 if (!netif_running(dev))
7890 return 0;
7891
Joe Perches63c3a662011-04-26 08:12:10 +00007892 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007893 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007894
Michael Chan986e0ae2007-05-05 12:10:20 -07007895 addr0_high = tr32(MAC_ADDR_0_HIGH);
7896 addr0_low = tr32(MAC_ADDR_0_LOW);
7897 addr1_high = tr32(MAC_ADDR_1_HIGH);
7898 addr1_low = tr32(MAC_ADDR_1_LOW);
7899
7900 /* Skip MAC addr 1 if ASF is using it. */
7901 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7902 !(addr1_high == 0 && addr1_low == 0))
7903 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007904 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007905 spin_lock_bh(&tp->lock);
7906 __tg3_set_mac_addr(tp, skip_mac_1);
7907 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007908
Michael Chanb9ec6c12006-07-25 16:37:27 -07007909 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007910}
7911
7912/* tp->lock is held. */
7913static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7914 dma_addr_t mapping, u32 maxlen_flags,
7915 u32 nic_addr)
7916{
7917 tg3_write_mem(tp,
7918 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7919 ((u64) mapping >> 32));
7920 tg3_write_mem(tp,
7921 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7922 ((u64) mapping & 0xffffffff));
7923 tg3_write_mem(tp,
7924 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7925 maxlen_flags);
7926
Joe Perches63c3a662011-04-26 08:12:10 +00007927 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007928 tg3_write_mem(tp,
7929 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7930 nic_addr);
7931}
7932
7933static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007934static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007935{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007936 int i;
7937
Joe Perches63c3a662011-04-26 08:12:10 +00007938 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007939 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7940 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7941 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007942 } else {
7943 tw32(HOSTCC_TXCOL_TICKS, 0);
7944 tw32(HOSTCC_TXMAX_FRAMES, 0);
7945 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007946 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007947
Joe Perches63c3a662011-04-26 08:12:10 +00007948 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007949 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7950 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7951 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7952 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007953 tw32(HOSTCC_RXCOL_TICKS, 0);
7954 tw32(HOSTCC_RXMAX_FRAMES, 0);
7955 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007956 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007957
Joe Perches63c3a662011-04-26 08:12:10 +00007958 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007959 u32 val = ec->stats_block_coalesce_usecs;
7960
Matt Carlsonb6080e12009-09-01 13:12:00 +00007961 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7962 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7963
David S. Miller15f98502005-05-18 22:49:26 -07007964 if (!netif_carrier_ok(tp->dev))
7965 val = 0;
7966
7967 tw32(HOSTCC_STAT_COAL_TICKS, val);
7968 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007969
7970 for (i = 0; i < tp->irq_cnt - 1; i++) {
7971 u32 reg;
7972
7973 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7974 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007975 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7976 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007977 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7978 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007979
Joe Perches63c3a662011-04-26 08:12:10 +00007980 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007981 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7982 tw32(reg, ec->tx_coalesce_usecs);
7983 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7984 tw32(reg, ec->tx_max_coalesced_frames);
7985 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7986 tw32(reg, ec->tx_max_coalesced_frames_irq);
7987 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007988 }
7989
7990 for (; i < tp->irq_max - 1; i++) {
7991 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007992 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007993 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007994
Joe Perches63c3a662011-04-26 08:12:10 +00007995 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007996 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7997 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7998 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7999 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00008000 }
David S. Miller15f98502005-05-18 22:49:26 -07008001}
Linus Torvalds1da177e2005-04-16 15:20:36 -07008002
8003/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00008004static void tg3_rings_reset(struct tg3 *tp)
8005{
8006 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008007 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008008 struct tg3_napi *tnapi = &tp->napi[0];
8009
8010 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00008011 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008012 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008013 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00008014 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00008015 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8016 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008017 else
8018 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8019
8020 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
8021 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
8022 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
8023 BDINFO_FLAGS_DISABLED);
8024
8025
8026 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00008027 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008028 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00008029 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00008030 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00008031 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8032 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00008033 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
8034 else
8035 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8036
8037 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
8038 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
8039 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
8040 BDINFO_FLAGS_DISABLED);
8041
8042 /* Disable interrupts */
8043 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008044 tp->napi[0].chk_msi_cnt = 0;
8045 tp->napi[0].last_rx_cons = 0;
8046 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00008047
8048 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00008049 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00008050 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008051 tp->napi[i].tx_prod = 0;
8052 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00008053 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00008054 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008055 tw32_rx_mbox(tp->napi[i].consmbox, 0);
8056 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008057 tp->napi[0].chk_msi_cnt = 0;
8058 tp->napi[i].last_rx_cons = 0;
8059 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008060 }
Joe Perches63c3a662011-04-26 08:12:10 +00008061 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00008062 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008063 } else {
8064 tp->napi[0].tx_prod = 0;
8065 tp->napi[0].tx_cons = 0;
8066 tw32_mailbox(tp->napi[0].prodmbox, 0);
8067 tw32_rx_mbox(tp->napi[0].consmbox, 0);
8068 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008069
8070 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00008071 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00008072 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
8073 for (i = 0; i < 16; i++)
8074 tw32_tx_mbox(mbox + i * 8, 0);
8075 }
8076
8077 txrcb = NIC_SRAM_SEND_RCB;
8078 rxrcb = NIC_SRAM_RCV_RET_RCB;
8079
8080 /* Clear status block in ram. */
8081 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8082
8083 /* Set status block DMA address */
8084 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8085 ((u64) tnapi->status_mapping >> 32));
8086 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8087 ((u64) tnapi->status_mapping & 0xffffffff));
8088
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008089 if (tnapi->tx_ring) {
8090 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8091 (TG3_TX_RING_SIZE <<
8092 BDINFO_FLAGS_MAXLEN_SHIFT),
8093 NIC_SRAM_TX_BUFFER_DESC);
8094 txrcb += TG3_BDINFO_SIZE;
8095 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008096
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008097 if (tnapi->rx_rcb) {
8098 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008099 (tp->rx_ret_ring_mask + 1) <<
8100 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008101 rxrcb += TG3_BDINFO_SIZE;
8102 }
8103
8104 stblk = HOSTCC_STATBLCK_RING1;
8105
8106 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
8107 u64 mapping = (u64)tnapi->status_mapping;
8108 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
8109 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
8110
8111 /* Clear status block in ram. */
8112 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8113
Matt Carlson19cfaec2009-12-03 08:36:20 +00008114 if (tnapi->tx_ring) {
8115 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
8116 (TG3_TX_RING_SIZE <<
8117 BDINFO_FLAGS_MAXLEN_SHIFT),
8118 NIC_SRAM_TX_BUFFER_DESC);
8119 txrcb += TG3_BDINFO_SIZE;
8120 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008121
8122 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008123 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008124 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
8125
8126 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00008127 rxrcb += TG3_BDINFO_SIZE;
8128 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00008129}
8130
Matt Carlsoneb07a942011-04-20 07:57:36 +00008131static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
8132{
8133 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
8134
Joe Perches63c3a662011-04-26 08:12:10 +00008135 if (!tg3_flag(tp, 5750_PLUS) ||
8136 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00008137 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
8138 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8139 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
8140 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
8141 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
8142 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
8143 else
8144 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
8145
8146 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
8147 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
8148
8149 val = min(nic_rep_thresh, host_rep_thresh);
8150 tw32(RCVBDI_STD_THRESH, val);
8151
Joe Perches63c3a662011-04-26 08:12:10 +00008152 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008153 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
8154
Joe Perches63c3a662011-04-26 08:12:10 +00008155 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008156 return;
8157
Joe Perches63c3a662011-04-26 08:12:10 +00008158 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008159 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
8160 else
8161 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8162
8163 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8164
8165 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8166 tw32(RCVBDI_JUMBO_THRESH, val);
8167
Joe Perches63c3a662011-04-26 08:12:10 +00008168 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008169 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8170}
8171
Matt Carlson2d31eca2009-09-01 12:53:31 +00008172/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008173static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008174{
8175 u32 val, rdmac_mode;
8176 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008177 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008178
8179 tg3_disable_ints(tp);
8180
8181 tg3_stop_fw(tp);
8182
8183 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8184
Joe Perches63c3a662011-04-26 08:12:10 +00008185 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008186 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008187
Matt Carlson699c0192010-12-06 08:28:51 +00008188 /* Enable MAC control of LPI */
8189 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8190 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8191 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8192 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8193
8194 tw32_f(TG3_CPMU_EEE_CTRL,
8195 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8196
Matt Carlsona386b902010-12-06 08:28:53 +00008197 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8198 TG3_CPMU_EEEMD_LPI_IN_TX |
8199 TG3_CPMU_EEEMD_LPI_IN_RX |
8200 TG3_CPMU_EEEMD_EEE_ENABLE;
8201
8202 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8203 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8204
Joe Perches63c3a662011-04-26 08:12:10 +00008205 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008206 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8207
8208 tw32_f(TG3_CPMU_EEE_MODE, val);
8209
8210 tw32_f(TG3_CPMU_EEE_DBTMR1,
8211 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8212 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8213
8214 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008215 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008216 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008217 }
8218
Matt Carlson603f1172010-02-12 14:47:10 +00008219 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008220 tg3_phy_reset(tp);
8221
Linus Torvalds1da177e2005-04-16 15:20:36 -07008222 err = tg3_chip_reset(tp);
8223 if (err)
8224 return err;
8225
8226 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8227
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008228 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008229 val = tr32(TG3_CPMU_CTRL);
8230 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8231 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008232
8233 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8234 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8235 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8236 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8237
8238 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8239 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8240 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8241 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8242
8243 val = tr32(TG3_CPMU_HST_ACC);
8244 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8245 val |= CPMU_HST_ACC_MACCLK_6_25;
8246 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008247 }
8248
Matt Carlson33466d932009-04-20 06:57:41 +00008249 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8250 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8251 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8252 PCIE_PWR_MGMT_L1_THRESH_4MS;
8253 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008254
8255 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8256 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8257
8258 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d932009-04-20 06:57:41 +00008259
Matt Carlsonf40386c2009-11-02 14:24:02 +00008260 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8261 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008262 }
8263
Joe Perches63c3a662011-04-26 08:12:10 +00008264 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00008265 u32 grc_mode = tr32(GRC_MODE);
8266
8267 /* Access the lower 1K of PL PCIE block registers. */
8268 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8269 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8270
8271 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8272 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8273 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8274
8275 tw32(GRC_MODE, grc_mode);
8276 }
8277
Matt Carlson5093eed2010-11-24 08:31:45 +00008278 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8279 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8280 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008281
Matt Carlson5093eed2010-11-24 08:31:45 +00008282 /* Access the lower 1K of PL PCIE block registers. */
8283 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8284 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008285
Matt Carlson5093eed2010-11-24 08:31:45 +00008286 val = tr32(TG3_PCIE_TLDLPL_PORT +
8287 TG3_PCIE_PL_LO_PHYCTL5);
8288 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8289 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008290
Matt Carlson5093eed2010-11-24 08:31:45 +00008291 tw32(GRC_MODE, grc_mode);
8292 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008293
Matt Carlson1ff30a52011-05-19 12:12:46 +00008294 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8295 u32 grc_mode = tr32(GRC_MODE);
8296
8297 /* Access the lower 1K of DL PCIE block registers. */
8298 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8299 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8300
8301 val = tr32(TG3_PCIE_TLDLPL_PORT +
8302 TG3_PCIE_DL_LO_FTSMAX);
8303 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8304 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8305 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8306
8307 tw32(GRC_MODE, grc_mode);
8308 }
8309
Matt Carlsona977dbe2010-04-12 06:58:26 +00008310 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8311 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8312 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8313 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008314 }
8315
Linus Torvalds1da177e2005-04-16 15:20:36 -07008316 /* This works around an issue with Athlon chipsets on
8317 * B3 tigon3 silicon. This bit has no effect on any
8318 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008319 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008320 */
Joe Perches63c3a662011-04-26 08:12:10 +00008321 if (!tg3_flag(tp, CPMU_PRESENT)) {
8322 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008323 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8324 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008326
8327 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008328 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008329 val = tr32(TG3PCI_PCISTATE);
8330 val |= PCISTATE_RETRY_SAME_DMA;
8331 tw32(TG3PCI_PCISTATE, val);
8332 }
8333
Joe Perches63c3a662011-04-26 08:12:10 +00008334 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008335 /* Allow reads and writes to the
8336 * APE register and memory space.
8337 */
8338 val = tr32(TG3PCI_PCISTATE);
8339 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008340 PCISTATE_ALLOW_APE_SHMEM_WR |
8341 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008342 tw32(TG3PCI_PCISTATE, val);
8343 }
8344
Linus Torvalds1da177e2005-04-16 15:20:36 -07008345 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8346 /* Enable some hw fixes. */
8347 val = tr32(TG3PCI_MSI_DATA);
8348 val |= (1 << 26) | (1 << 28) | (1 << 29);
8349 tw32(TG3PCI_MSI_DATA, val);
8350 }
8351
8352 /* Descriptor ring init may make accesses to the
8353 * NIC SRAM area to setup the TX descriptors, so we
8354 * can only do this after the hardware has been
8355 * successfully reset.
8356 */
Michael Chan32d8c572006-07-25 16:38:29 -07008357 err = tg3_init_rings(tp);
8358 if (err)
8359 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008360
Joe Perches63c3a662011-04-26 08:12:10 +00008361 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008362 val = tr32(TG3PCI_DMA_RW_CTRL) &
8363 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008364 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8365 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson0aebff42011-04-25 12:42:45 +00008366 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8367 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8368 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008369 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8370 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8371 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008372 /* This value is determined during the probe time DMA
8373 * engine test, tg3_test_dma.
8374 */
8375 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008377
8378 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8379 GRC_MODE_4X_NIC_SEND_RINGS |
8380 GRC_MODE_NO_TX_PHDR_CSUM |
8381 GRC_MODE_NO_RX_PHDR_CSUM);
8382 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008383
8384 /* Pseudo-header checksum is done by hardware logic and not
8385 * the offload processers, so make the chip do the pseudo-
8386 * header checksums on receive. For transmit it is more
8387 * convenient to do the pseudo-header checksum in software
8388 * as Linux does that on transmit for us in all cases.
8389 */
8390 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008391
8392 tw32(GRC_MODE,
8393 tp->grc_mode |
8394 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8395
8396 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8397 val = tr32(GRC_MISC_CFG);
8398 val &= ~0xff;
8399 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8400 tw32(GRC_MISC_CFG, val);
8401
8402 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008403 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008404 /* Do nothing. */
8405 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8406 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8407 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8408 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8409 else
8410 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8411 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8412 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008413 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008414 int fw_len;
8415
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008416 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008417 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8418 tw32(BUFMGR_MB_POOL_ADDR,
8419 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8420 tw32(BUFMGR_MB_POOL_SIZE,
8421 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008423
Michael Chan0f893dc2005-07-25 12:30:38 -07008424 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008425 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8426 tp->bufmgr_config.mbuf_read_dma_low_water);
8427 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8428 tp->bufmgr_config.mbuf_mac_rx_low_water);
8429 tw32(BUFMGR_MB_HIGH_WATER,
8430 tp->bufmgr_config.mbuf_high_water);
8431 } else {
8432 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8433 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8434 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8435 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8436 tw32(BUFMGR_MB_HIGH_WATER,
8437 tp->bufmgr_config.mbuf_high_water_jumbo);
8438 }
8439 tw32(BUFMGR_DMA_LOW_WATER,
8440 tp->bufmgr_config.dma_low_water);
8441 tw32(BUFMGR_DMA_HIGH_WATER,
8442 tp->bufmgr_config.dma_high_water);
8443
Matt Carlsond309a462010-09-30 10:34:31 +00008444 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8445 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8446 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008447 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8448 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8449 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8450 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008451 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008452 for (i = 0; i < 2000; i++) {
8453 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8454 break;
8455 udelay(10);
8456 }
8457 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008458 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008459 return -ENODEV;
8460 }
8461
Matt Carlsoneb07a942011-04-20 07:57:36 +00008462 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8463 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008464
Matt Carlsoneb07a942011-04-20 07:57:36 +00008465 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008466
8467 /* Initialize TG3_BDINFO's at:
8468 * RCVDBDI_STD_BD: standard eth size rx ring
8469 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8470 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8471 *
8472 * like so:
8473 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8474 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8475 * ring attribute flags
8476 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8477 *
8478 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8479 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8480 *
8481 * The size of each ring is fixed in the firmware, but the location is
8482 * configurable.
8483 */
8484 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008485 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008486 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008487 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008488 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008489 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8490 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008491
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008492 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008493 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008494 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8495 BDINFO_FLAGS_DISABLED);
8496
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008497 /* Program the jumbo buffer descriptor ring control
8498 * blocks on those devices that have them.
8499 */
Matt Carlsona0512942011-07-27 14:20:54 +00008500 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008501 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008502
Joe Perches63c3a662011-04-26 08:12:10 +00008503 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008504 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008505 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008506 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008507 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008508 val = TG3_RX_JMB_RING_SIZE(tp) <<
8509 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008510 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008511 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008512 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00008513 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008514 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8515 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008516 } else {
8517 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8518 BDINFO_FLAGS_DISABLED);
8519 }
8520
Joe Perches63c3a662011-04-26 08:12:10 +00008521 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlsonde9f5232011-04-05 14:22:43 +00008523 val = TG3_RX_STD_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008524 else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008525 val = TG3_RX_STD_MAX_SIZE_5717;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008526 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8527 val |= (TG3_RX_STD_DMA_SZ << 2);
8528 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008529 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008530 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008531 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008532
8533 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008534
Matt Carlson411da642009-11-13 13:03:46 +00008535 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e662009-11-13 13:03:49 +00008536 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008537
Joe Perches63c3a662011-04-26 08:12:10 +00008538 tpr->rx_jmb_prod_idx =
8539 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e662009-11-13 13:03:49 +00008540 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008541
Matt Carlson2d31eca2009-09-01 12:53:31 +00008542 tg3_rings_reset(tp);
8543
Linus Torvalds1da177e2005-04-16 15:20:36 -07008544 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008545 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008546
8547 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008548 tw32(MAC_RX_MTU_SIZE,
8549 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008550
8551 /* The slot time is changed by tg3_setup_phy if we
8552 * run at gigabit with half duplex.
8553 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008554 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8555 (6 << TX_LENGTHS_IPG_SHIFT) |
8556 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8557
8558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8559 val |= tr32(MAC_TX_LENGTHS) &
8560 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8561 TX_LENGTHS_CNT_DWN_VAL_MSK);
8562
8563 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008564
8565 /* Receive rules. */
8566 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8567 tw32(RCVLPC_CONFIG, 0x0181);
8568
8569 /* Calculate RDMAC_MODE setting early, we need it to determine
8570 * the RCVLPC_STATE_ENABLE mask.
8571 */
8572 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8573 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8574 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8575 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8576 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008577
Matt Carlsondeabaac2010-11-24 08:31:50 +00008578 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008579 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8580
Matt Carlson57e69832008-05-25 23:48:31 -07008581 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008582 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8583 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008584 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8585 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8586 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8587
Matt Carlsonc5908932011-03-09 16:58:25 +00008588 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8589 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008590 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008591 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008592 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8593 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008594 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008595 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8596 }
8597 }
8598
Joe Perches63c3a662011-04-26 08:12:10 +00008599 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008600 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8601
Joe Perches63c3a662011-04-26 08:12:10 +00008602 if (tg3_flag(tp, HW_TSO_1) ||
8603 tg3_flag(tp, HW_TSO_2) ||
8604 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008605 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8606
Matt Carlson108a6c12011-05-19 12:12:47 +00008607 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008608 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008609 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8610 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008611
Matt Carlsonf2096f92011-04-05 14:22:48 +00008612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8613 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8614
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008615 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8616 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8617 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8618 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008619 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008620 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008621 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8622 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008623 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8624 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8625 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8626 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8627 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8628 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008629 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008630 tw32(TG3_RDMA_RSRVCTRL_REG,
8631 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8632 }
8633
Matt Carlsond78b59f2011-04-05 14:22:46 +00008634 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8635 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008636 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8637 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8638 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8639 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8640 }
8641
Linus Torvalds1da177e2005-04-16 15:20:36 -07008642 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008643 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008644 val = tr32(RCVLPC_STATS_ENABLE);
8645 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8646 tw32(RCVLPC_STATS_ENABLE, val);
8647 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008648 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008649 val = tr32(RCVLPC_STATS_ENABLE);
8650 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8651 tw32(RCVLPC_STATS_ENABLE, val);
8652 } else {
8653 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8654 }
8655 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8656 tw32(SNDDATAI_STATSENAB, 0xffffff);
8657 tw32(SNDDATAI_STATSCTRL,
8658 (SNDDATAI_SCTRL_ENABLE |
8659 SNDDATAI_SCTRL_FASTUPD));
8660
8661 /* Setup host coalescing engine. */
8662 tw32(HOSTCC_MODE, 0);
8663 for (i = 0; i < 2000; i++) {
8664 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8665 break;
8666 udelay(10);
8667 }
8668
Michael Chand244c892005-07-05 14:42:33 -07008669 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008670
Joe Perches63c3a662011-04-26 08:12:10 +00008671 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008672 /* Status/statistics block address. See tg3_timer,
8673 * the tg3_periodic_fetch_stats call there, and
8674 * tg3_get_stats to see how this works for 5705/5750 chips.
8675 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008676 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8677 ((u64) tp->stats_mapping >> 32));
8678 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8679 ((u64) tp->stats_mapping & 0xffffffff));
8680 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008681
Linus Torvalds1da177e2005-04-16 15:20:36 -07008682 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008683
8684 /* Clear statistics and status block memory areas */
8685 for (i = NIC_SRAM_STATS_BLK;
8686 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8687 i += sizeof(u32)) {
8688 tg3_write_mem(tp, i, 0);
8689 udelay(40);
8690 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008691 }
8692
8693 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8694
8695 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8696 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008697 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008698 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8699
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008700 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8701 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008702 /* reset to prevent losing 1st rx packet intermittently */
8703 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8704 udelay(10);
8705 }
8706
Matt Carlson3bda1252008-08-15 14:08:22 -07008707 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008708 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8709 MAC_MODE_FHDE_ENABLE;
8710 if (tg3_flag(tp, ENABLE_APE))
8711 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008712 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008713 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008714 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8715 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008716 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8717 udelay(40);
8718
Michael Chan314fba32005-04-21 17:07:04 -07008719 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008720 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008721 * register to preserve the GPIO settings for LOMs. The GPIOs,
8722 * whether used as inputs or outputs, are set by boot code after
8723 * reset.
8724 */
Joe Perches63c3a662011-04-26 08:12:10 +00008725 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008726 u32 gpio_mask;
8727
Michael Chan9d26e212006-12-07 00:21:14 -08008728 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8729 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8730 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008731
8732 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8733 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8734 GRC_LCLCTRL_GPIO_OUTPUT3;
8735
Michael Chanaf36e6b2006-03-23 01:28:06 -08008736 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8737 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8738
Gary Zambranoaaf84462007-05-05 11:51:45 -07008739 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008740 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8741
8742 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008743 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008744 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8745 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008746 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008747 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8748 udelay(100);
8749
Joe Perches63c3a662011-04-26 08:12:10 +00008750 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008751 val = tr32(MSGINT_MODE);
8752 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8753 tw32(MSGINT_MODE, val);
8754 }
8755
Joe Perches63c3a662011-04-26 08:12:10 +00008756 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008757 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8758 udelay(40);
8759 }
8760
8761 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8762 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8763 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8764 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8765 WDMAC_MODE_LNGREAD_ENAB);
8766
Matt Carlsonc5908932011-03-09 16:58:25 +00008767 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8768 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008769 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008770 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8771 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8772 /* nothing */
8773 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008774 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008775 val |= WDMAC_MODE_RX_ACCEL;
8776 }
8777 }
8778
Michael Chand9ab5ad12006-03-20 22:27:35 -08008779 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008780 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008781 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -08008782
Matt Carlson788a0352009-11-02 14:26:03 +00008783 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8784 val |= WDMAC_MODE_BURST_ALL_DATA;
8785
Linus Torvalds1da177e2005-04-16 15:20:36 -07008786 tw32_f(WDMAC_MODE, val);
8787 udelay(40);
8788
Joe Perches63c3a662011-04-26 08:12:10 +00008789 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008790 u16 pcix_cmd;
8791
8792 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8793 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008795 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8796 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008797 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008798 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8799 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008800 }
Matt Carlson9974a352007-10-07 23:27:28 -07008801 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8802 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008803 }
8804
8805 tw32_f(RDMAC_MODE, rdmac_mode);
8806 udelay(40);
8807
8808 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008809 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008810 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008811
8812 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8813 tw32(SNDDATAC_MODE,
8814 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8815 else
8816 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8817
Linus Torvalds1da177e2005-04-16 15:20:36 -07008818 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8819 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008820 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008821 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008822 val |= RCVDBDI_MODE_LRG_RING_SZ;
8823 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008824 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008825 if (tg3_flag(tp, HW_TSO_1) ||
8826 tg3_flag(tp, HW_TSO_2) ||
8827 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008828 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008829 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008830 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008831 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8832 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008833 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8834
8835 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8836 err = tg3_load_5701_a0_firmware_fix(tp);
8837 if (err)
8838 return err;
8839 }
8840
Joe Perches63c3a662011-04-26 08:12:10 +00008841 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008842 err = tg3_load_tso_firmware(tp);
8843 if (err)
8844 return err;
8845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008846
8847 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008848
Joe Perches63c3a662011-04-26 08:12:10 +00008849 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008850 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8851 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008852
8853 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8854 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8855 tp->tx_mode &= ~val;
8856 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8857 }
8858
Linus Torvalds1da177e2005-04-16 15:20:36 -07008859 tw32_f(MAC_TX_MODE, tp->tx_mode);
8860 udelay(100);
8861
Joe Perches63c3a662011-04-26 08:12:10 +00008862 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson9d53fa12011-07-20 10:20:54 +00008863 int i = 0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008864 u32 reg = MAC_RSS_INDIR_TBL_0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008865
Matt Carlson9d53fa12011-07-20 10:20:54 +00008866 if (tp->irq_cnt == 2) {
8867 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8868 tw32(reg, 0x0);
8869 reg += 4;
8870 }
8871 } else {
8872 u32 val;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008873
Matt Carlson9d53fa12011-07-20 10:20:54 +00008874 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8875 val = i % (tp->irq_cnt - 1);
8876 i++;
8877 for (; i % 8; i++) {
8878 val <<= 4;
8879 val |= (i % (tp->irq_cnt - 1));
8880 }
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008881 tw32(reg, val);
8882 reg += 4;
8883 }
8884 }
8885
8886 /* Setup the "secret" hash key. */
8887 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8888 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8889 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8890 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8891 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8892 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8893 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8894 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8895 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8896 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8897 }
8898
Linus Torvalds1da177e2005-04-16 15:20:36 -07008899 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008900 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008901 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8902
Joe Perches63c3a662011-04-26 08:12:10 +00008903 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008904 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8905 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8906 RX_MODE_RSS_IPV6_HASH_EN |
8907 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8908 RX_MODE_RSS_IPV4_HASH_EN |
8909 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8910
Linus Torvalds1da177e2005-04-16 15:20:36 -07008911 tw32_f(MAC_RX_MODE, tp->rx_mode);
8912 udelay(10);
8913
Linus Torvalds1da177e2005-04-16 15:20:36 -07008914 tw32(MAC_LED_CTRL, tp->led_ctrl);
8915
8916 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008917 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008918 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8919 udelay(10);
8920 }
8921 tw32_f(MAC_RX_MODE, tp->rx_mode);
8922 udelay(10);
8923
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008924 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008925 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008926 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008927 /* Set drive transmission level to 1.2V */
8928 /* only if the signal pre-emphasis bit is not set */
8929 val = tr32(MAC_SERDES_CFG);
8930 val &= 0xfffff000;
8931 val |= 0x880;
8932 tw32(MAC_SERDES_CFG, val);
8933 }
8934 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8935 tw32(MAC_SERDES_CFG, 0x616000);
8936 }
8937
8938 /* Prevent chip from dropping frames when flow control
8939 * is enabled.
8940 */
Matt Carlson666bc832010-01-20 16:58:03 +00008941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8942 val = 1;
8943 else
8944 val = 2;
8945 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008946
8947 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008948 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008949 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008950 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008951 }
8952
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008953 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008954 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008955 u32 tmp;
8956
8957 tmp = tr32(SERDES_RX_CTRL);
8958 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8959 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8960 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8961 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8962 }
8963
Joe Perches63c3a662011-04-26 08:12:10 +00008964 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008965 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8966 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008967 tp->link_config.speed = tp->link_config.orig_speed;
8968 tp->link_config.duplex = tp->link_config.orig_duplex;
8969 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008971
Matt Carlsondd477002008-05-25 23:45:58 -07008972 err = tg3_setup_phy(tp, 0);
8973 if (err)
8974 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008975
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008976 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8977 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008978 u32 tmp;
8979
8980 /* Clear CRC stats. */
8981 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8982 tg3_writephy(tp, MII_TG3_TEST1,
8983 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008984 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008985 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008986 }
8987 }
8988
8989 __tg3_set_rx_mode(tp->dev);
8990
8991 /* Initialize receive rules. */
8992 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8993 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8994 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8995 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8996
Joe Perches63c3a662011-04-26 08:12:10 +00008997 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008998 limit = 8;
8999 else
9000 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00009001 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009002 limit -= 4;
9003 switch (limit) {
9004 case 16:
9005 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
9006 case 15:
9007 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
9008 case 14:
9009 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
9010 case 13:
9011 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
9012 case 12:
9013 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
9014 case 11:
9015 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
9016 case 10:
9017 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
9018 case 9:
9019 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
9020 case 8:
9021 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
9022 case 7:
9023 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
9024 case 6:
9025 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
9026 case 5:
9027 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
9028 case 4:
9029 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
9030 case 3:
9031 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
9032 case 2:
9033 case 1:
9034
9035 default:
9036 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07009037 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009038
Joe Perches63c3a662011-04-26 08:12:10 +00009039 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07009040 /* Write our heartbeat update interval to APE. */
9041 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
9042 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07009043
Linus Torvalds1da177e2005-04-16 15:20:36 -07009044 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
9045
Linus Torvalds1da177e2005-04-16 15:20:36 -07009046 return 0;
9047}
9048
9049/* Called at device open time to get the chip ready for
9050 * packet processing. Invoked with tp->lock held.
9051 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009052static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009053{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009054 tg3_switch_clocks(tp);
9055
9056 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
9057
Matt Carlson2f751b62008-08-04 23:17:34 -07009058 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009059}
9060
9061#define TG3_STAT_ADD32(PSTAT, REG) \
9062do { u32 __val = tr32(REG); \
9063 (PSTAT)->low += __val; \
9064 if ((PSTAT)->low < __val) \
9065 (PSTAT)->high += 1; \
9066} while (0)
9067
9068static void tg3_periodic_fetch_stats(struct tg3 *tp)
9069{
9070 struct tg3_hw_stats *sp = tp->hw_stats;
9071
9072 if (!netif_carrier_ok(tp->dev))
9073 return;
9074
9075 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
9076 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
9077 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
9078 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
9079 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
9080 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
9081 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
9082 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
9083 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
9084 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
9085 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
9086 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
9087 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
9088
9089 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
9090 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
9091 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
9092 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
9093 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
9094 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
9095 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
9096 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
9097 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
9098 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
9099 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
9100 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
9101 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
9102 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07009103
9104 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00009105 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9106 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
9107 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00009108 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
9109 } else {
9110 u32 val = tr32(HOSTCC_FLOW_ATTN);
9111 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
9112 if (val) {
9113 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
9114 sp->rx_discards.low += val;
9115 if (sp->rx_discards.low < val)
9116 sp->rx_discards.high += 1;
9117 }
9118 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
9119 }
Michael Chan463d3052006-05-22 16:36:27 -07009120 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009121}
9122
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009123static void tg3_chk_missed_msi(struct tg3 *tp)
9124{
9125 u32 i;
9126
9127 for (i = 0; i < tp->irq_cnt; i++) {
9128 struct tg3_napi *tnapi = &tp->napi[i];
9129
9130 if (tg3_has_work(tnapi)) {
9131 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
9132 tnapi->last_tx_cons == tnapi->tx_cons) {
9133 if (tnapi->chk_msi_cnt < 1) {
9134 tnapi->chk_msi_cnt++;
9135 return;
9136 }
9137 tw32_mailbox(tnapi->int_mbox,
9138 tnapi->last_tag << 24);
9139 }
9140 }
9141 tnapi->chk_msi_cnt = 0;
9142 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
9143 tnapi->last_tx_cons = tnapi->tx_cons;
9144 }
9145}
9146
Linus Torvalds1da177e2005-04-16 15:20:36 -07009147static void tg3_timer(unsigned long __opaque)
9148{
9149 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009150
Michael Chanf475f162006-03-27 23:20:14 -08009151 if (tp->irq_sync)
9152 goto restart_timer;
9153
David S. Millerf47c11e2005-06-24 20:18:35 -07009154 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009155
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009156 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
9157 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
9158 tg3_chk_missed_msi(tp);
9159
Joe Perches63c3a662011-04-26 08:12:10 +00009160 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07009161 /* All of this garbage is because when using non-tagged
9162 * IRQ status the mailbox/status_block protocol the chip
9163 * uses with the cpu is race prone.
9164 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009165 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009166 tw32(GRC_LOCAL_CTRL,
9167 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9168 } else {
9169 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009170 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009171 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009172
David S. Millerfac9b832005-05-18 22:46:34 -07009173 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +00009174 tg3_flag_set(tp, RESTART_TIMER);
David S. Millerf47c11e2005-06-24 20:18:35 -07009175 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07009176 schedule_work(&tp->reset_task);
9177 return;
9178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009179 }
9180
Linus Torvalds1da177e2005-04-16 15:20:36 -07009181 /* This part only runs once per second. */
9182 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009183 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009184 tg3_periodic_fetch_stats(tp);
9185
Matt Carlsonb0c59432011-05-19 12:12:48 +00009186 if (tp->setlpicnt && !--tp->setlpicnt)
9187 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009188
Joe Perches63c3a662011-04-26 08:12:10 +00009189 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009190 u32 mac_stat;
9191 int phy_event;
9192
9193 mac_stat = tr32(MAC_STATUS);
9194
9195 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009196 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009197 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9198 phy_event = 1;
9199 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9200 phy_event = 1;
9201
9202 if (phy_event)
9203 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009204 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009205 u32 mac_stat = tr32(MAC_STATUS);
9206 int need_setup = 0;
9207
9208 if (netif_carrier_ok(tp->dev) &&
9209 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9210 need_setup = 1;
9211 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009212 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009213 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9214 MAC_STATUS_SIGNAL_DET))) {
9215 need_setup = 1;
9216 }
9217 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009218 if (!tp->serdes_counter) {
9219 tw32_f(MAC_MODE,
9220 (tp->mac_mode &
9221 ~MAC_MODE_PORT_MODE_MASK));
9222 udelay(40);
9223 tw32_f(MAC_MODE, tp->mac_mode);
9224 udelay(40);
9225 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009226 tg3_setup_phy(tp, 0);
9227 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009228 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009229 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009230 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009231 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009232
9233 tp->timer_counter = tp->timer_multiplier;
9234 }
9235
Michael Chan130b8e42006-09-27 16:00:40 -07009236 /* Heartbeat is only sent once every 2 seconds.
9237 *
9238 * The heartbeat is to tell the ASF firmware that the host
9239 * driver is still alive. In the event that the OS crashes,
9240 * ASF needs to reset the hardware to free up the FIFO space
9241 * that may be filled with rx packets destined for the host.
9242 * If the FIFO is full, ASF will no longer function properly.
9243 *
9244 * Unintended resets have been reported on real time kernels
9245 * where the timer doesn't run on time. Netpoll will also have
9246 * same problem.
9247 *
9248 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9249 * to check the ring condition when the heartbeat is expiring
9250 * before doing the reset. This will prevent most unintended
9251 * resets.
9252 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009253 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009254 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009255 tg3_wait_for_event_ack(tp);
9256
Michael Chanbbadf502006-04-06 21:46:34 -07009257 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009258 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009259 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009260 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9261 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009262
9263 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009264 }
9265 tp->asf_counter = tp->asf_multiplier;
9266 }
9267
David S. Millerf47c11e2005-06-24 20:18:35 -07009268 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009269
Michael Chanf475f162006-03-27 23:20:14 -08009270restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009271 tp->timer.expires = jiffies + tp->timer_offset;
9272 add_timer(&tp->timer);
9273}
9274
Matt Carlson4f125f42009-09-01 12:55:02 +00009275static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009276{
David Howells7d12e782006-10-05 14:55:46 +01009277 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009278 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009279 char *name;
9280 struct tg3_napi *tnapi = &tp->napi[irq_num];
9281
9282 if (tp->irq_cnt == 1)
9283 name = tp->dev->name;
9284 else {
9285 name = &tnapi->irq_lbl[0];
9286 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9287 name[IFNAMSIZ-1] = 0;
9288 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009289
Joe Perches63c3a662011-04-26 08:12:10 +00009290 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009291 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009292 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009293 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009294 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009295 } else {
9296 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009297 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009298 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009299 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009300 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009301
9302 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009303}
9304
Michael Chan79381092005-04-21 17:13:59 -07009305static int tg3_test_interrupt(struct tg3 *tp)
9306{
Matt Carlson09943a12009-08-28 14:01:57 +00009307 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009308 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009309 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009310 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009311
Michael Chand4bc3922005-05-29 14:59:20 -07009312 if (!netif_running(dev))
9313 return -ENODEV;
9314
Michael Chan79381092005-04-21 17:13:59 -07009315 tg3_disable_ints(tp);
9316
Matt Carlson4f125f42009-09-01 12:55:02 +00009317 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009318
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009319 /*
9320 * Turn off MSI one shot mode. Otherwise this test has no
9321 * observable way to know whether the interrupt was delivered.
9322 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009323 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009324 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9325 tw32(MSGINT_MODE, val);
9326 }
9327
Matt Carlson4f125f42009-09-01 12:55:02 +00009328 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009329 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009330 if (err)
9331 return err;
9332
Matt Carlson898a56f2009-08-28 14:02:40 +00009333 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009334 tg3_enable_ints(tp);
9335
9336 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009337 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009338
9339 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009340 u32 int_mbox, misc_host_ctrl;
9341
Matt Carlson898a56f2009-08-28 14:02:40 +00009342 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009343 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9344
9345 if ((int_mbox != 0) ||
9346 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9347 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009348 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009349 }
9350
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009351 if (tg3_flag(tp, 57765_PLUS) &&
9352 tnapi->hw_status->status_tag != tnapi->last_tag)
9353 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9354
Michael Chan79381092005-04-21 17:13:59 -07009355 msleep(10);
9356 }
9357
9358 tg3_disable_ints(tp);
9359
Matt Carlson4f125f42009-09-01 12:55:02 +00009360 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009361
Matt Carlson4f125f42009-09-01 12:55:02 +00009362 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009363
9364 if (err)
9365 return err;
9366
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009367 if (intr_ok) {
9368 /* Reenable MSI one shot mode. */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009369 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009370 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9371 tw32(MSGINT_MODE, val);
9372 }
Michael Chan79381092005-04-21 17:13:59 -07009373 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009374 }
Michael Chan79381092005-04-21 17:13:59 -07009375
9376 return -EIO;
9377}
9378
9379/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9380 * successfully restored
9381 */
9382static int tg3_test_msi(struct tg3 *tp)
9383{
Michael Chan79381092005-04-21 17:13:59 -07009384 int err;
9385 u16 pci_cmd;
9386
Joe Perches63c3a662011-04-26 08:12:10 +00009387 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009388 return 0;
9389
9390 /* Turn off SERR reporting in case MSI terminates with Master
9391 * Abort.
9392 */
9393 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9394 pci_write_config_word(tp->pdev, PCI_COMMAND,
9395 pci_cmd & ~PCI_COMMAND_SERR);
9396
9397 err = tg3_test_interrupt(tp);
9398
9399 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9400
9401 if (!err)
9402 return 0;
9403
9404 /* other failures */
9405 if (err != -EIO)
9406 return err;
9407
9408 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009409 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9410 "to INTx mode. Please report this failure to the PCI "
9411 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009412
Matt Carlson4f125f42009-09-01 12:55:02 +00009413 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009414
Michael Chan79381092005-04-21 17:13:59 -07009415 pci_disable_msi(tp->pdev);
9416
Joe Perches63c3a662011-04-26 08:12:10 +00009417 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009418 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009419
Matt Carlson4f125f42009-09-01 12:55:02 +00009420 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009421 if (err)
9422 return err;
9423
9424 /* Need to reset the chip because the MSI cycle may have terminated
9425 * with Master Abort.
9426 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009427 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009428
Michael Chan944d9802005-05-29 14:57:48 -07009429 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009430 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009431
David S. Millerf47c11e2005-06-24 20:18:35 -07009432 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009433
9434 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009435 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009436
9437 return err;
9438}
9439
Matt Carlson9e9fd122009-01-19 16:57:45 -08009440static int tg3_request_firmware(struct tg3 *tp)
9441{
9442 const __be32 *fw_data;
9443
9444 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009445 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9446 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009447 return -ENOENT;
9448 }
9449
9450 fw_data = (void *)tp->fw->data;
9451
9452 /* Firmware blob starts with version numbers, followed by
9453 * start address and _full_ length including BSS sections
9454 * (which must be longer than the actual data, of course
9455 */
9456
9457 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9458 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009459 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9460 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009461 release_firmware(tp->fw);
9462 tp->fw = NULL;
9463 return -EINVAL;
9464 }
9465
9466 /* We no longer need firmware; we have it. */
9467 tp->fw_needed = NULL;
9468 return 0;
9469}
9470
Matt Carlson679563f2009-09-01 12:55:46 +00009471static bool tg3_enable_msix(struct tg3 *tp)
9472{
9473 int i, rc, cpus = num_online_cpus();
9474 struct msix_entry msix_ent[tp->irq_max];
9475
9476 if (cpus == 1)
9477 /* Just fallback to the simpler MSI mode. */
9478 return false;
9479
9480 /*
9481 * We want as many rx rings enabled as there are cpus.
9482 * The first MSIX vector only deals with link interrupts, etc,
9483 * so we add one to the number of vectors we are requesting.
9484 */
9485 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9486
9487 for (i = 0; i < tp->irq_max; i++) {
9488 msix_ent[i].entry = i;
9489 msix_ent[i].vector = 0;
9490 }
9491
9492 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009493 if (rc < 0) {
9494 return false;
9495 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009496 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9497 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009498 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9499 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009500 tp->irq_cnt = rc;
9501 }
9502
9503 for (i = 0; i < tp->irq_max; i++)
9504 tp->napi[i].irq_vec = msix_ent[i].vector;
9505
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009506 netif_set_real_num_tx_queues(tp->dev, 1);
9507 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9508 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9509 pci_disable_msix(tp->pdev);
9510 return false;
9511 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009512
9513 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009514 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009515
9516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009518 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009519 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9520 }
9521 }
Matt Carlson2430b032010-06-05 17:24:34 +00009522
Matt Carlson679563f2009-09-01 12:55:46 +00009523 return true;
9524}
9525
Matt Carlson07b01732009-08-28 14:01:15 +00009526static void tg3_ints_init(struct tg3 *tp)
9527{
Joe Perches63c3a662011-04-26 08:12:10 +00009528 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9529 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009530 /* All MSI supporting chips should support tagged
9531 * status. Assert that this is the case.
9532 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009533 netdev_warn(tp->dev,
9534 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009535 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009536 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009537
Joe Perches63c3a662011-04-26 08:12:10 +00009538 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9539 tg3_flag_set(tp, USING_MSIX);
9540 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9541 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009542
Joe Perches63c3a662011-04-26 08:12:10 +00009543 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009544 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009545 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009546 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009547 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9548 }
9549defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009550 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009551 tp->irq_cnt = 1;
9552 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009553 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009554 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009555 }
Matt Carlson07b01732009-08-28 14:01:15 +00009556}
9557
9558static void tg3_ints_fini(struct tg3 *tp)
9559{
Joe Perches63c3a662011-04-26 08:12:10 +00009560 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009561 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009562 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009563 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009564 tg3_flag_clear(tp, USING_MSI);
9565 tg3_flag_clear(tp, USING_MSIX);
9566 tg3_flag_clear(tp, ENABLE_RSS);
9567 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009568}
9569
Linus Torvalds1da177e2005-04-16 15:20:36 -07009570static int tg3_open(struct net_device *dev)
9571{
9572 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009573 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009574
Matt Carlson9e9fd122009-01-19 16:57:45 -08009575 if (tp->fw_needed) {
9576 err = tg3_request_firmware(tp);
9577 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9578 if (err)
9579 return err;
9580 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009581 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009582 tg3_flag_clear(tp, TSO_CAPABLE);
9583 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009584 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009585 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009586 }
9587 }
9588
Michael Chanc49a1562006-12-17 17:07:29 -08009589 netif_carrier_off(tp->dev);
9590
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009591 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009592 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009593 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009594
9595 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009596
Linus Torvalds1da177e2005-04-16 15:20:36 -07009597 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009598 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009599
David S. Millerf47c11e2005-06-24 20:18:35 -07009600 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009601
Matt Carlson679563f2009-09-01 12:55:46 +00009602 /*
9603 * Setup interrupts first so we know how
9604 * many NAPI resources to allocate
9605 */
9606 tg3_ints_init(tp);
9607
Linus Torvalds1da177e2005-04-16 15:20:36 -07009608 /* The placement of this call is tied
9609 * to the setup and use of Host TX descriptors.
9610 */
9611 err = tg3_alloc_consistent(tp);
9612 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009613 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009614
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009615 tg3_napi_init(tp);
9616
Matt Carlsonfed97812009-09-01 13:10:19 +00009617 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009618
Matt Carlson4f125f42009-09-01 12:55:02 +00009619 for (i = 0; i < tp->irq_cnt; i++) {
9620 struct tg3_napi *tnapi = &tp->napi[i];
9621 err = tg3_request_irq(tp, i);
9622 if (err) {
9623 for (i--; i >= 0; i--)
9624 free_irq(tnapi->irq_vec, tnapi);
9625 break;
9626 }
9627 }
Matt Carlson07b01732009-08-28 14:01:15 +00009628
9629 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009630 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009631
David S. Millerf47c11e2005-06-24 20:18:35 -07009632 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009633
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009634 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009635 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009636 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009637 tg3_free_rings(tp);
9638 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009639 if (tg3_flag(tp, TAGGED_STATUS) &&
9640 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9641 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
David S. Millerfac9b832005-05-18 22:46:34 -07009642 tp->timer_offset = HZ;
9643 else
9644 tp->timer_offset = HZ / 10;
9645
9646 BUG_ON(tp->timer_offset > HZ);
9647 tp->timer_counter = tp->timer_multiplier =
9648 (HZ / tp->timer_offset);
9649 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009650 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009651
9652 init_timer(&tp->timer);
9653 tp->timer.expires = jiffies + tp->timer_offset;
9654 tp->timer.data = (unsigned long) tp;
9655 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009656 }
9657
David S. Millerf47c11e2005-06-24 20:18:35 -07009658 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009659
Matt Carlson07b01732009-08-28 14:01:15 +00009660 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009661 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009662
Joe Perches63c3a662011-04-26 08:12:10 +00009663 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009664 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009665
Michael Chan79381092005-04-21 17:13:59 -07009666 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009667 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009668 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009669 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009670 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009671
Matt Carlson679563f2009-09-01 12:55:46 +00009672 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009673 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009674
Joe Perches63c3a662011-04-26 08:12:10 +00009675 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009676 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009677
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009678 tw32(PCIE_TRANSACTION_CFG,
9679 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009680 }
Michael Chan79381092005-04-21 17:13:59 -07009681 }
9682
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009683 tg3_phy_start(tp);
9684
David S. Millerf47c11e2005-06-24 20:18:35 -07009685 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009686
Michael Chan79381092005-04-21 17:13:59 -07009687 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009688 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009689 tg3_enable_ints(tp);
9690
David S. Millerf47c11e2005-06-24 20:18:35 -07009691 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009692
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009693 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009694
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009695 /*
9696 * Reset loopback feature if it was turned on while the device was down
9697 * make sure that it's installed properly now.
9698 */
9699 if (dev->features & NETIF_F_LOOPBACK)
9700 tg3_set_loopback(dev, dev->features);
9701
Linus Torvalds1da177e2005-04-16 15:20:36 -07009702 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009703
Matt Carlson679563f2009-09-01 12:55:46 +00009704err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009705 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9706 struct tg3_napi *tnapi = &tp->napi[i];
9707 free_irq(tnapi->irq_vec, tnapi);
9708 }
Matt Carlson07b01732009-08-28 14:01:15 +00009709
Matt Carlson679563f2009-09-01 12:55:46 +00009710err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009711 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009712 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009713 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009714
9715err_out1:
9716 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009717 tg3_frob_aux_power(tp, false);
9718 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009719 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009720}
9721
Eric Dumazet511d2222010-07-07 20:44:24 +00009722static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9723 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009724static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9725
9726static int tg3_close(struct net_device *dev)
9727{
Matt Carlson4f125f42009-09-01 12:55:02 +00009728 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009729 struct tg3 *tp = netdev_priv(dev);
9730
Matt Carlsonfed97812009-09-01 13:10:19 +00009731 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009732 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009733
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009734 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009735
9736 del_timer_sync(&tp->timer);
9737
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009738 tg3_phy_stop(tp);
9739
David S. Millerf47c11e2005-06-24 20:18:35 -07009740 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009741
9742 tg3_disable_ints(tp);
9743
Michael Chan944d9802005-05-29 14:57:48 -07009744 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009745 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009746 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009747
David S. Millerf47c11e2005-06-24 20:18:35 -07009748 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009749
Matt Carlson4f125f42009-09-01 12:55:02 +00009750 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9751 struct tg3_napi *tnapi = &tp->napi[i];
9752 free_irq(tnapi->irq_vec, tnapi);
9753 }
Matt Carlson07b01732009-08-28 14:01:15 +00009754
9755 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009756
Eric Dumazet511d2222010-07-07 20:44:24 +00009757 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9758
Linus Torvalds1da177e2005-04-16 15:20:36 -07009759 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9760 sizeof(tp->estats_prev));
9761
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009762 tg3_napi_fini(tp);
9763
Linus Torvalds1da177e2005-04-16 15:20:36 -07009764 tg3_free_consistent(tp);
9765
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009766 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009767
9768 netif_carrier_off(tp->dev);
9769
Linus Torvalds1da177e2005-04-16 15:20:36 -07009770 return 0;
9771}
9772
Eric Dumazet511d2222010-07-07 20:44:24 +00009773static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009774{
9775 return ((u64)val->high << 32) | ((u64)val->low);
9776}
9777
Eric Dumazet511d2222010-07-07 20:44:24 +00009778static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009779{
9780 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9781
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009782 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009783 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009785 u32 val;
9786
David S. Millerf47c11e2005-06-24 20:18:35 -07009787 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009788 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9789 tg3_writephy(tp, MII_TG3_TEST1,
9790 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009791 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009792 } else
9793 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009794 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009795
9796 tp->phy_crc_errors += val;
9797
9798 return tp->phy_crc_errors;
9799 }
9800
9801 return get_stat64(&hw_stats->rx_fcs_errors);
9802}
9803
9804#define ESTAT_ADD(member) \
9805 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009806 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009807
9808static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9809{
9810 struct tg3_ethtool_stats *estats = &tp->estats;
9811 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9812 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9813
9814 if (!hw_stats)
9815 return old_estats;
9816
9817 ESTAT_ADD(rx_octets);
9818 ESTAT_ADD(rx_fragments);
9819 ESTAT_ADD(rx_ucast_packets);
9820 ESTAT_ADD(rx_mcast_packets);
9821 ESTAT_ADD(rx_bcast_packets);
9822 ESTAT_ADD(rx_fcs_errors);
9823 ESTAT_ADD(rx_align_errors);
9824 ESTAT_ADD(rx_xon_pause_rcvd);
9825 ESTAT_ADD(rx_xoff_pause_rcvd);
9826 ESTAT_ADD(rx_mac_ctrl_rcvd);
9827 ESTAT_ADD(rx_xoff_entered);
9828 ESTAT_ADD(rx_frame_too_long_errors);
9829 ESTAT_ADD(rx_jabbers);
9830 ESTAT_ADD(rx_undersize_packets);
9831 ESTAT_ADD(rx_in_length_errors);
9832 ESTAT_ADD(rx_out_length_errors);
9833 ESTAT_ADD(rx_64_or_less_octet_packets);
9834 ESTAT_ADD(rx_65_to_127_octet_packets);
9835 ESTAT_ADD(rx_128_to_255_octet_packets);
9836 ESTAT_ADD(rx_256_to_511_octet_packets);
9837 ESTAT_ADD(rx_512_to_1023_octet_packets);
9838 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9839 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9840 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9841 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9842 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9843
9844 ESTAT_ADD(tx_octets);
9845 ESTAT_ADD(tx_collisions);
9846 ESTAT_ADD(tx_xon_sent);
9847 ESTAT_ADD(tx_xoff_sent);
9848 ESTAT_ADD(tx_flow_control);
9849 ESTAT_ADD(tx_mac_errors);
9850 ESTAT_ADD(tx_single_collisions);
9851 ESTAT_ADD(tx_mult_collisions);
9852 ESTAT_ADD(tx_deferred);
9853 ESTAT_ADD(tx_excessive_collisions);
9854 ESTAT_ADD(tx_late_collisions);
9855 ESTAT_ADD(tx_collide_2times);
9856 ESTAT_ADD(tx_collide_3times);
9857 ESTAT_ADD(tx_collide_4times);
9858 ESTAT_ADD(tx_collide_5times);
9859 ESTAT_ADD(tx_collide_6times);
9860 ESTAT_ADD(tx_collide_7times);
9861 ESTAT_ADD(tx_collide_8times);
9862 ESTAT_ADD(tx_collide_9times);
9863 ESTAT_ADD(tx_collide_10times);
9864 ESTAT_ADD(tx_collide_11times);
9865 ESTAT_ADD(tx_collide_12times);
9866 ESTAT_ADD(tx_collide_13times);
9867 ESTAT_ADD(tx_collide_14times);
9868 ESTAT_ADD(tx_collide_15times);
9869 ESTAT_ADD(tx_ucast_packets);
9870 ESTAT_ADD(tx_mcast_packets);
9871 ESTAT_ADD(tx_bcast_packets);
9872 ESTAT_ADD(tx_carrier_sense_errors);
9873 ESTAT_ADD(tx_discards);
9874 ESTAT_ADD(tx_errors);
9875
9876 ESTAT_ADD(dma_writeq_full);
9877 ESTAT_ADD(dma_write_prioq_full);
9878 ESTAT_ADD(rxbds_empty);
9879 ESTAT_ADD(rx_discards);
9880 ESTAT_ADD(rx_errors);
9881 ESTAT_ADD(rx_threshold_hit);
9882
9883 ESTAT_ADD(dma_readq_full);
9884 ESTAT_ADD(dma_read_prioq_full);
9885 ESTAT_ADD(tx_comp_queue_full);
9886
9887 ESTAT_ADD(ring_set_send_prod_index);
9888 ESTAT_ADD(ring_status_update);
9889 ESTAT_ADD(nic_irqs);
9890 ESTAT_ADD(nic_avoided_irqs);
9891 ESTAT_ADD(nic_tx_threshold_hit);
9892
Matt Carlson4452d092011-05-19 12:12:51 +00009893 ESTAT_ADD(mbuf_lwm_thresh_hit);
9894
Linus Torvalds1da177e2005-04-16 15:20:36 -07009895 return estats;
9896}
9897
Eric Dumazet511d2222010-07-07 20:44:24 +00009898static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9899 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009900{
9901 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009902 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009903 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9904
9905 if (!hw_stats)
9906 return old_stats;
9907
9908 stats->rx_packets = old_stats->rx_packets +
9909 get_stat64(&hw_stats->rx_ucast_packets) +
9910 get_stat64(&hw_stats->rx_mcast_packets) +
9911 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009912
Linus Torvalds1da177e2005-04-16 15:20:36 -07009913 stats->tx_packets = old_stats->tx_packets +
9914 get_stat64(&hw_stats->tx_ucast_packets) +
9915 get_stat64(&hw_stats->tx_mcast_packets) +
9916 get_stat64(&hw_stats->tx_bcast_packets);
9917
9918 stats->rx_bytes = old_stats->rx_bytes +
9919 get_stat64(&hw_stats->rx_octets);
9920 stats->tx_bytes = old_stats->tx_bytes +
9921 get_stat64(&hw_stats->tx_octets);
9922
9923 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009924 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009925 stats->tx_errors = old_stats->tx_errors +
9926 get_stat64(&hw_stats->tx_errors) +
9927 get_stat64(&hw_stats->tx_mac_errors) +
9928 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9929 get_stat64(&hw_stats->tx_discards);
9930
9931 stats->multicast = old_stats->multicast +
9932 get_stat64(&hw_stats->rx_mcast_packets);
9933 stats->collisions = old_stats->collisions +
9934 get_stat64(&hw_stats->tx_collisions);
9935
9936 stats->rx_length_errors = old_stats->rx_length_errors +
9937 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9938 get_stat64(&hw_stats->rx_undersize_packets);
9939
9940 stats->rx_over_errors = old_stats->rx_over_errors +
9941 get_stat64(&hw_stats->rxbds_empty);
9942 stats->rx_frame_errors = old_stats->rx_frame_errors +
9943 get_stat64(&hw_stats->rx_align_errors);
9944 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9945 get_stat64(&hw_stats->tx_discards);
9946 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9947 get_stat64(&hw_stats->tx_carrier_sense_errors);
9948
9949 stats->rx_crc_errors = old_stats->rx_crc_errors +
9950 calc_crc_errors(tp);
9951
John W. Linville4f63b872005-09-12 14:43:18 -07009952 stats->rx_missed_errors = old_stats->rx_missed_errors +
9953 get_stat64(&hw_stats->rx_discards);
9954
Eric Dumazetb0057c52010-10-10 19:55:52 +00009955 stats->rx_dropped = tp->rx_dropped;
9956
Linus Torvalds1da177e2005-04-16 15:20:36 -07009957 return stats;
9958}
9959
9960static inline u32 calc_crc(unsigned char *buf, int len)
9961{
9962 u32 reg;
9963 u32 tmp;
9964 int j, k;
9965
9966 reg = 0xffffffff;
9967
9968 for (j = 0; j < len; j++) {
9969 reg ^= buf[j];
9970
9971 for (k = 0; k < 8; k++) {
9972 tmp = reg & 0x01;
9973
9974 reg >>= 1;
9975
Matt Carlson859a588792010-04-05 10:19:28 +00009976 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009977 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009978 }
9979 }
9980
9981 return ~reg;
9982}
9983
9984static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9985{
9986 /* accept or reject all multicast frames */
9987 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9988 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9989 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9990 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9991}
9992
9993static void __tg3_set_rx_mode(struct net_device *dev)
9994{
9995 struct tg3 *tp = netdev_priv(dev);
9996 u32 rx_mode;
9997
9998 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9999 RX_MODE_KEEP_VLAN_TAG);
10000
Matt Carlsonbf933c82011-01-25 15:58:49 +000010001#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010002 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
10003 * flag clear.
10004 */
Joe Perches63c3a662011-04-26 08:12:10 +000010005 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010006 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
10007#endif
10008
10009 if (dev->flags & IFF_PROMISC) {
10010 /* Promiscuous mode. */
10011 rx_mode |= RX_MODE_PROMISC;
10012 } else if (dev->flags & IFF_ALLMULTI) {
10013 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010014 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +000010015 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010016 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010017 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010018 } else {
10019 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +000010020 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010021 u32 mc_filter[4] = { 0, };
10022 u32 regidx;
10023 u32 bit;
10024 u32 crc;
10025
Jiri Pirko22bedad32010-04-01 21:22:57 +000010026 netdev_for_each_mc_addr(ha, dev) {
10027 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010028 bit = ~crc & 0x7f;
10029 regidx = (bit & 0x60) >> 5;
10030 bit &= 0x1f;
10031 mc_filter[regidx] |= (1 << bit);
10032 }
10033
10034 tw32(MAC_HASH_REG_0, mc_filter[0]);
10035 tw32(MAC_HASH_REG_1, mc_filter[1]);
10036 tw32(MAC_HASH_REG_2, mc_filter[2]);
10037 tw32(MAC_HASH_REG_3, mc_filter[3]);
10038 }
10039
10040 if (rx_mode != tp->rx_mode) {
10041 tp->rx_mode = rx_mode;
10042 tw32_f(MAC_RX_MODE, rx_mode);
10043 udelay(10);
10044 }
10045}
10046
10047static void tg3_set_rx_mode(struct net_device *dev)
10048{
10049 struct tg3 *tp = netdev_priv(dev);
10050
Michael Chane75f7c92006-03-20 21:33:26 -080010051 if (!netif_running(dev))
10052 return;
10053
David S. Millerf47c11e2005-06-24 20:18:35 -070010054 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010055 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -070010056 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010057}
10058
Linus Torvalds1da177e2005-04-16 15:20:36 -070010059static int tg3_get_regs_len(struct net_device *dev)
10060{
Matt Carlson97bd8e42011-04-13 11:05:04 +000010061 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010062}
10063
10064static void tg3_get_regs(struct net_device *dev,
10065 struct ethtool_regs *regs, void *_p)
10066{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010067 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010068
10069 regs->version = 0;
10070
Matt Carlson97bd8e42011-04-13 11:05:04 +000010071 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010072
Matt Carlson80096062010-08-02 11:26:06 +000010073 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010074 return;
10075
David S. Millerf47c11e2005-06-24 20:18:35 -070010076 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010077
Matt Carlson97bd8e42011-04-13 11:05:04 +000010078 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010079
David S. Millerf47c11e2005-06-24 20:18:35 -070010080 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010081}
10082
10083static int tg3_get_eeprom_len(struct net_device *dev)
10084{
10085 struct tg3 *tp = netdev_priv(dev);
10086
10087 return tp->nvram_size;
10088}
10089
Linus Torvalds1da177e2005-04-16 15:20:36 -070010090static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10091{
10092 struct tg3 *tp = netdev_priv(dev);
10093 int ret;
10094 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -080010095 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010096 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010097
Joe Perches63c3a662011-04-26 08:12:10 +000010098 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010099 return -EINVAL;
10100
Matt Carlson80096062010-08-02 11:26:06 +000010101 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010102 return -EAGAIN;
10103
Linus Torvalds1da177e2005-04-16 15:20:36 -070010104 offset = eeprom->offset;
10105 len = eeprom->len;
10106 eeprom->len = 0;
10107
10108 eeprom->magic = TG3_EEPROM_MAGIC;
10109
10110 if (offset & 3) {
10111 /* adjustments to start on required 4 byte boundary */
10112 b_offset = offset & 3;
10113 b_count = 4 - b_offset;
10114 if (b_count > len) {
10115 /* i.e. offset=1 len=2 */
10116 b_count = len;
10117 }
Matt Carlsona9dc5292009-02-25 14:25:30 +000010118 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010119 if (ret)
10120 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +000010121 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010122 len -= b_count;
10123 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010124 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010125 }
10126
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010127 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010128 pd = &data[eeprom->len];
10129 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010130 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010131 if (ret) {
10132 eeprom->len += i;
10133 return ret;
10134 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010135 memcpy(pd + i, &val, 4);
10136 }
10137 eeprom->len += i;
10138
10139 if (len & 3) {
10140 /* read last bytes not ending on 4 byte boundary */
10141 pd = &data[eeprom->len];
10142 b_count = len & 3;
10143 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010144 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010145 if (ret)
10146 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010147 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010148 eeprom->len += b_count;
10149 }
10150 return 0;
10151}
10152
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010153static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010154
10155static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
10156{
10157 struct tg3 *tp = netdev_priv(dev);
10158 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -080010159 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010160 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010161 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010162
Matt Carlson80096062010-08-02 11:26:06 +000010163 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010164 return -EAGAIN;
10165
Joe Perches63c3a662011-04-26 08:12:10 +000010166 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010167 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010168 return -EINVAL;
10169
10170 offset = eeprom->offset;
10171 len = eeprom->len;
10172
10173 if ((b_offset = (offset & 3))) {
10174 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010175 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010176 if (ret)
10177 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010178 len += b_offset;
10179 offset &= ~3;
Michael Chan1c8594b42005-04-21 17:12:46 -070010180 if (len < 4)
10181 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010182 }
10183
10184 odd_len = 0;
Michael Chan1c8594b42005-04-21 17:12:46 -070010185 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010186 /* adjustments to end on required 4 byte boundary */
10187 odd_len = 1;
10188 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010189 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010190 if (ret)
10191 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010192 }
10193
10194 buf = data;
10195 if (b_offset || odd_len) {
10196 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010197 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010198 return -ENOMEM;
10199 if (b_offset)
10200 memcpy(buf, &start, 4);
10201 if (odd_len)
10202 memcpy(buf+len-4, &end, 4);
10203 memcpy(buf + b_offset, data, eeprom->len);
10204 }
10205
10206 ret = tg3_nvram_write_block(tp, offset, len, buf);
10207
10208 if (buf != data)
10209 kfree(buf);
10210
10211 return ret;
10212}
10213
10214static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10215{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010216 struct tg3 *tp = netdev_priv(dev);
10217
Joe Perches63c3a662011-04-26 08:12:10 +000010218 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010219 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010220 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010221 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010222 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10223 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010224 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010225
Linus Torvalds1da177e2005-04-16 15:20:36 -070010226 cmd->supported = (SUPPORTED_Autoneg);
10227
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010228 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010229 cmd->supported |= (SUPPORTED_1000baseT_Half |
10230 SUPPORTED_1000baseT_Full);
10231
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010232 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010233 cmd->supported |= (SUPPORTED_100baseT_Half |
10234 SUPPORTED_100baseT_Full |
10235 SUPPORTED_10baseT_Half |
10236 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010237 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010238 cmd->port = PORT_TP;
10239 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010240 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010241 cmd->port = PORT_FIBRE;
10242 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010243
Linus Torvalds1da177e2005-04-16 15:20:36 -070010244 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010245 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10246 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10247 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10248 cmd->advertising |= ADVERTISED_Pause;
10249 } else {
10250 cmd->advertising |= ADVERTISED_Pause |
10251 ADVERTISED_Asym_Pause;
10252 }
10253 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10254 cmd->advertising |= ADVERTISED_Asym_Pause;
10255 }
10256 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010257 if (netif_running(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010258 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010259 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +000010260 } else {
David Decotigny70739492011-04-27 18:32:40 +000010261 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010262 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010263 }
Matt Carlson882e9792009-09-01 13:21:36 +000010264 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010265 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010266 cmd->autoneg = tp->link_config.autoneg;
10267 cmd->maxtxpkt = 0;
10268 cmd->maxrxpkt = 0;
10269 return 0;
10270}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010271
Linus Torvalds1da177e2005-04-16 15:20:36 -070010272static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10273{
10274 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010275 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010276
Joe Perches63c3a662011-04-26 08:12:10 +000010277 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010278 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010279 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010280 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010281 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10282 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010283 }
10284
Matt Carlson7e5856b2009-02-25 14:23:01 +000010285 if (cmd->autoneg != AUTONEG_ENABLE &&
10286 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010287 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010288
10289 if (cmd->autoneg == AUTONEG_DISABLE &&
10290 cmd->duplex != DUPLEX_FULL &&
10291 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010292 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010293
Matt Carlson7e5856b2009-02-25 14:23:01 +000010294 if (cmd->autoneg == AUTONEG_ENABLE) {
10295 u32 mask = ADVERTISED_Autoneg |
10296 ADVERTISED_Pause |
10297 ADVERTISED_Asym_Pause;
10298
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010299 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010300 mask |= ADVERTISED_1000baseT_Half |
10301 ADVERTISED_1000baseT_Full;
10302
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010303 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010304 mask |= ADVERTISED_100baseT_Half |
10305 ADVERTISED_100baseT_Full |
10306 ADVERTISED_10baseT_Half |
10307 ADVERTISED_10baseT_Full |
10308 ADVERTISED_TP;
10309 else
10310 mask |= ADVERTISED_FIBRE;
10311
10312 if (cmd->advertising & ~mask)
10313 return -EINVAL;
10314
10315 mask &= (ADVERTISED_1000baseT_Half |
10316 ADVERTISED_1000baseT_Full |
10317 ADVERTISED_100baseT_Half |
10318 ADVERTISED_100baseT_Full |
10319 ADVERTISED_10baseT_Half |
10320 ADVERTISED_10baseT_Full);
10321
10322 cmd->advertising &= mask;
10323 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010324 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010325 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010326 return -EINVAL;
10327
10328 if (cmd->duplex != DUPLEX_FULL)
10329 return -EINVAL;
10330 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010331 if (speed != SPEED_100 &&
10332 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010333 return -EINVAL;
10334 }
10335 }
10336
David S. Millerf47c11e2005-06-24 20:18:35 -070010337 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010338
10339 tp->link_config.autoneg = cmd->autoneg;
10340 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010341 tp->link_config.advertising = (cmd->advertising |
10342 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010343 tp->link_config.speed = SPEED_INVALID;
10344 tp->link_config.duplex = DUPLEX_INVALID;
10345 } else {
10346 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010347 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010348 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010349 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010350
Michael Chan24fcad62006-12-17 17:06:46 -080010351 tp->link_config.orig_speed = tp->link_config.speed;
10352 tp->link_config.orig_duplex = tp->link_config.duplex;
10353 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10354
Linus Torvalds1da177e2005-04-16 15:20:36 -070010355 if (netif_running(dev))
10356 tg3_setup_phy(tp, 1);
10357
David S. Millerf47c11e2005-06-24 20:18:35 -070010358 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010359
Linus Torvalds1da177e2005-04-16 15:20:36 -070010360 return 0;
10361}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010362
Linus Torvalds1da177e2005-04-16 15:20:36 -070010363static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10364{
10365 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010366
Linus Torvalds1da177e2005-04-16 15:20:36 -070010367 strcpy(info->driver, DRV_MODULE_NAME);
10368 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -080010369 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010370 strcpy(info->bus_info, pci_name(tp->pdev));
10371}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010372
Linus Torvalds1da177e2005-04-16 15:20:36 -070010373static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10374{
10375 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010376
Joe Perches63c3a662011-04-26 08:12:10 +000010377 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010378 wol->supported = WAKE_MAGIC;
10379 else
10380 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010381 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010382 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010383 wol->wolopts = WAKE_MAGIC;
10384 memset(&wol->sopass, 0, sizeof(wol->sopass));
10385}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010386
Linus Torvalds1da177e2005-04-16 15:20:36 -070010387static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10388{
10389 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010390 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010391
Linus Torvalds1da177e2005-04-16 15:20:36 -070010392 if (wol->wolopts & ~WAKE_MAGIC)
10393 return -EINVAL;
10394 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010395 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010396 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010397
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010398 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10399
David S. Millerf47c11e2005-06-24 20:18:35 -070010400 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010401 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010402 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010403 else
Joe Perches63c3a662011-04-26 08:12:10 +000010404 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010405 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010406
Linus Torvalds1da177e2005-04-16 15:20:36 -070010407 return 0;
10408}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010409
Linus Torvalds1da177e2005-04-16 15:20:36 -070010410static u32 tg3_get_msglevel(struct net_device *dev)
10411{
10412 struct tg3 *tp = netdev_priv(dev);
10413 return tp->msg_enable;
10414}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010415
Linus Torvalds1da177e2005-04-16 15:20:36 -070010416static void tg3_set_msglevel(struct net_device *dev, u32 value)
10417{
10418 struct tg3 *tp = netdev_priv(dev);
10419 tp->msg_enable = value;
10420}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010421
Linus Torvalds1da177e2005-04-16 15:20:36 -070010422static int tg3_nway_reset(struct net_device *dev)
10423{
10424 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010425 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010426
Linus Torvalds1da177e2005-04-16 15:20:36 -070010427 if (!netif_running(dev))
10428 return -EAGAIN;
10429
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010430 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010431 return -EINVAL;
10432
Joe Perches63c3a662011-04-26 08:12:10 +000010433 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010434 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010435 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010436 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010437 } else {
10438 u32 bmcr;
10439
10440 spin_lock_bh(&tp->lock);
10441 r = -EINVAL;
10442 tg3_readphy(tp, MII_BMCR, &bmcr);
10443 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10444 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010445 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010446 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10447 BMCR_ANENABLE);
10448 r = 0;
10449 }
10450 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010451 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010452
Linus Torvalds1da177e2005-04-16 15:20:36 -070010453 return r;
10454}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010455
Linus Torvalds1da177e2005-04-16 15:20:36 -070010456static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10457{
10458 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010459
Matt Carlson2c49a442010-09-30 10:34:35 +000010460 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010461 ering->rx_mini_max_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010462 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010463 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010464 else
10465 ering->rx_jumbo_max_pending = 0;
10466
10467 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010468
10469 ering->rx_pending = tp->rx_pending;
10470 ering->rx_mini_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010471 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010472 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10473 else
10474 ering->rx_jumbo_pending = 0;
10475
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010476 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010477}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010478
Linus Torvalds1da177e2005-04-16 15:20:36 -070010479static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10480{
10481 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010482 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010483
Matt Carlson2c49a442010-09-30 10:34:35 +000010484 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10485 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010486 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10487 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010488 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010489 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010490 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010491
Michael Chanbbe832c2005-06-24 20:20:04 -070010492 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010493 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010494 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010495 irq_sync = 1;
10496 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010497
Michael Chanbbe832c2005-06-24 20:20:04 -070010498 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010499
Linus Torvalds1da177e2005-04-16 15:20:36 -070010500 tp->rx_pending = ering->rx_pending;
10501
Joe Perches63c3a662011-04-26 08:12:10 +000010502 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010503 tp->rx_pending > 63)
10504 tp->rx_pending = 63;
10505 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010506
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010507 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010508 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010509
10510 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010511 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010512 err = tg3_restart_hw(tp, 1);
10513 if (!err)
10514 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010515 }
10516
David S. Millerf47c11e2005-06-24 20:18:35 -070010517 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010518
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010519 if (irq_sync && !err)
10520 tg3_phy_start(tp);
10521
Michael Chanb9ec6c12006-07-25 16:37:27 -070010522 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010523}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010524
Linus Torvalds1da177e2005-04-16 15:20:36 -070010525static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10526{
10527 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010528
Joe Perches63c3a662011-04-26 08:12:10 +000010529 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010530
Steve Glendinninge18ce342008-12-16 02:00:00 -080010531 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010532 epause->rx_pause = 1;
10533 else
10534 epause->rx_pause = 0;
10535
Steve Glendinninge18ce342008-12-16 02:00:00 -080010536 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010537 epause->tx_pause = 1;
10538 else
10539 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010540}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010541
Linus Torvalds1da177e2005-04-16 15:20:36 -070010542static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10543{
10544 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010545 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010546
Joe Perches63c3a662011-04-26 08:12:10 +000010547 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010548 u32 newadv;
10549 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010550
Matt Carlson27121682010-02-17 15:16:57 +000010551 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010552
Matt Carlson27121682010-02-17 15:16:57 +000010553 if (!(phydev->supported & SUPPORTED_Pause) ||
10554 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010555 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010556 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010557
Matt Carlson27121682010-02-17 15:16:57 +000010558 tp->link_config.flowctrl = 0;
10559 if (epause->rx_pause) {
10560 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010561
Matt Carlson27121682010-02-17 15:16:57 +000010562 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010563 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010564 newadv = ADVERTISED_Pause;
10565 } else
10566 newadv = ADVERTISED_Pause |
10567 ADVERTISED_Asym_Pause;
10568 } else if (epause->tx_pause) {
10569 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10570 newadv = ADVERTISED_Asym_Pause;
10571 } else
10572 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010573
Matt Carlson27121682010-02-17 15:16:57 +000010574 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010575 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010576 else
Joe Perches63c3a662011-04-26 08:12:10 +000010577 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010578
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010579 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010580 u32 oldadv = phydev->advertising &
10581 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10582 if (oldadv != newadv) {
10583 phydev->advertising &=
10584 ~(ADVERTISED_Pause |
10585 ADVERTISED_Asym_Pause);
10586 phydev->advertising |= newadv;
10587 if (phydev->autoneg) {
10588 /*
10589 * Always renegotiate the link to
10590 * inform our link partner of our
10591 * flow control settings, even if the
10592 * flow control is forced. Let
10593 * tg3_adjust_link() do the final
10594 * flow control setup.
10595 */
10596 return phy_start_aneg(phydev);
10597 }
10598 }
10599
10600 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010601 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010602 } else {
10603 tp->link_config.orig_advertising &=
10604 ~(ADVERTISED_Pause |
10605 ADVERTISED_Asym_Pause);
10606 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010607 }
10608 } else {
10609 int irq_sync = 0;
10610
10611 if (netif_running(dev)) {
10612 tg3_netif_stop(tp);
10613 irq_sync = 1;
10614 }
10615
10616 tg3_full_lock(tp, irq_sync);
10617
10618 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010619 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010620 else
Joe Perches63c3a662011-04-26 08:12:10 +000010621 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010622 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010623 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010624 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010625 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010626 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010627 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010628 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010629 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010630
10631 if (netif_running(dev)) {
10632 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10633 err = tg3_restart_hw(tp, 1);
10634 if (!err)
10635 tg3_netif_start(tp);
10636 }
10637
10638 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010640
Michael Chanb9ec6c12006-07-25 16:37:27 -070010641 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010642}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010643
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010644static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010645{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010646 switch (sset) {
10647 case ETH_SS_TEST:
10648 return TG3_NUM_TEST;
10649 case ETH_SS_STATS:
10650 return TG3_NUM_STATS;
10651 default:
10652 return -EOPNOTSUPP;
10653 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010654}
10655
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010656static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010657{
10658 switch (stringset) {
10659 case ETH_SS_STATS:
10660 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10661 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010662 case ETH_SS_TEST:
10663 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10664 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010665 default:
10666 WARN_ON(1); /* we need a WARN() */
10667 break;
10668 }
10669}
10670
stephen hemminger81b87092011-04-04 08:43:50 +000010671static int tg3_set_phys_id(struct net_device *dev,
10672 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010673{
10674 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010675
10676 if (!netif_running(tp->dev))
10677 return -EAGAIN;
10678
stephen hemminger81b87092011-04-04 08:43:50 +000010679 switch (state) {
10680 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010681 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010682
stephen hemminger81b87092011-04-04 08:43:50 +000010683 case ETHTOOL_ID_ON:
10684 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10685 LED_CTRL_1000MBPS_ON |
10686 LED_CTRL_100MBPS_ON |
10687 LED_CTRL_10MBPS_ON |
10688 LED_CTRL_TRAFFIC_OVERRIDE |
10689 LED_CTRL_TRAFFIC_BLINK |
10690 LED_CTRL_TRAFFIC_LED);
10691 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010692
stephen hemminger81b87092011-04-04 08:43:50 +000010693 case ETHTOOL_ID_OFF:
10694 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10695 LED_CTRL_TRAFFIC_OVERRIDE);
10696 break;
Michael Chan4009a932005-09-05 17:52:54 -070010697
stephen hemminger81b87092011-04-04 08:43:50 +000010698 case ETHTOOL_ID_INACTIVE:
10699 tw32(MAC_LED_CTRL, tp->led_ctrl);
10700 break;
Michael Chan4009a932005-09-05 17:52:54 -070010701 }
stephen hemminger81b87092011-04-04 08:43:50 +000010702
Michael Chan4009a932005-09-05 17:52:54 -070010703 return 0;
10704}
10705
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010706static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010707 struct ethtool_stats *estats, u64 *tmp_stats)
10708{
10709 struct tg3 *tp = netdev_priv(dev);
10710 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10711}
10712
Matt Carlson535a4902011-07-20 10:20:56 +000010713static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010714{
10715 int i;
10716 __be32 *buf;
10717 u32 offset = 0, len = 0;
10718 u32 magic, val;
10719
Joe Perches63c3a662011-04-26 08:12:10 +000010720 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010721 return NULL;
10722
10723 if (magic == TG3_EEPROM_MAGIC) {
10724 for (offset = TG3_NVM_DIR_START;
10725 offset < TG3_NVM_DIR_END;
10726 offset += TG3_NVM_DIRENT_SIZE) {
10727 if (tg3_nvram_read(tp, offset, &val))
10728 return NULL;
10729
10730 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10731 TG3_NVM_DIRTYPE_EXTVPD)
10732 break;
10733 }
10734
10735 if (offset != TG3_NVM_DIR_END) {
10736 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10737 if (tg3_nvram_read(tp, offset + 4, &offset))
10738 return NULL;
10739
10740 offset = tg3_nvram_logical_addr(tp, offset);
10741 }
10742 }
10743
10744 if (!offset || !len) {
10745 offset = TG3_NVM_VPD_OFF;
10746 len = TG3_NVM_VPD_LEN;
10747 }
10748
10749 buf = kmalloc(len, GFP_KERNEL);
10750 if (buf == NULL)
10751 return NULL;
10752
10753 if (magic == TG3_EEPROM_MAGIC) {
10754 for (i = 0; i < len; i += 4) {
10755 /* The data is in little-endian format in NVRAM.
10756 * Use the big-endian read routines to preserve
10757 * the byte order as it exists in NVRAM.
10758 */
10759 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10760 goto error;
10761 }
10762 } else {
10763 u8 *ptr;
10764 ssize_t cnt;
10765 unsigned int pos = 0;
10766
10767 ptr = (u8 *)&buf[0];
10768 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10769 cnt = pci_read_vpd(tp->pdev, pos,
10770 len - pos, ptr);
10771 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10772 cnt = 0;
10773 else if (cnt < 0)
10774 goto error;
10775 }
10776 if (pos != len)
10777 goto error;
10778 }
10779
Matt Carlson535a4902011-07-20 10:20:56 +000010780 *vpdlen = len;
10781
Matt Carlsonc3e94502011-04-13 11:05:08 +000010782 return buf;
10783
10784error:
10785 kfree(buf);
10786 return NULL;
10787}
10788
Michael Chan566f86a2005-05-29 14:56:58 -070010789#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010790#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10791#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10792#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010793#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10794#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000010795#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070010796#define NVRAM_SELFBOOT_HW_SIZE 0x20
10797#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010798
10799static int tg3_test_nvram(struct tg3 *tp)
10800{
Matt Carlson535a4902011-07-20 10:20:56 +000010801 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010802 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010803 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010804
Joe Perches63c3a662011-04-26 08:12:10 +000010805 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010806 return 0;
10807
Matt Carlsone4f34112009-02-25 14:25:00 +000010808 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010809 return -EIO;
10810
Michael Chan1b277772006-03-20 22:27:48 -080010811 if (magic == TG3_EEPROM_MAGIC)
10812 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010813 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010814 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10815 TG3_EEPROM_SB_FORMAT_1) {
10816 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10817 case TG3_EEPROM_SB_REVISION_0:
10818 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10819 break;
10820 case TG3_EEPROM_SB_REVISION_2:
10821 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10822 break;
10823 case TG3_EEPROM_SB_REVISION_3:
10824 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10825 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010826 case TG3_EEPROM_SB_REVISION_4:
10827 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10828 break;
10829 case TG3_EEPROM_SB_REVISION_5:
10830 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10831 break;
10832 case TG3_EEPROM_SB_REVISION_6:
10833 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10834 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010835 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010836 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010837 }
10838 } else
Michael Chan1b277772006-03-20 22:27:48 -080010839 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010840 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10841 size = NVRAM_SELFBOOT_HW_SIZE;
10842 else
Michael Chan1b277772006-03-20 22:27:48 -080010843 return -EIO;
10844
10845 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010846 if (buf == NULL)
10847 return -ENOMEM;
10848
Michael Chan1b277772006-03-20 22:27:48 -080010849 err = -EIO;
10850 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010851 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10852 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010853 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010854 }
Michael Chan1b277772006-03-20 22:27:48 -080010855 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010856 goto out;
10857
Michael Chan1b277772006-03-20 22:27:48 -080010858 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010859 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010860 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010861 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010862 u8 *buf8 = (u8 *) buf, csum8 = 0;
10863
Al Virob9fc7dc2007-12-17 22:59:57 -080010864 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010865 TG3_EEPROM_SB_REVISION_2) {
10866 /* For rev 2, the csum doesn't include the MBA. */
10867 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10868 csum8 += buf8[i];
10869 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10870 csum8 += buf8[i];
10871 } else {
10872 for (i = 0; i < size; i++)
10873 csum8 += buf8[i];
10874 }
Michael Chan1b277772006-03-20 22:27:48 -080010875
Adrian Bunkad96b482006-04-05 22:21:04 -070010876 if (csum8 == 0) {
10877 err = 0;
10878 goto out;
10879 }
10880
10881 err = -EIO;
10882 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010883 }
Michael Chan566f86a2005-05-29 14:56:58 -070010884
Al Virob9fc7dc2007-12-17 22:59:57 -080010885 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010886 TG3_EEPROM_MAGIC_HW) {
10887 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010888 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010889 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010890
10891 /* Separate the parity bits and the data bytes. */
10892 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10893 if ((i == 0) || (i == 8)) {
10894 int l;
10895 u8 msk;
10896
10897 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10898 parity[k++] = buf8[i] & msk;
10899 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010900 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010901 int l;
10902 u8 msk;
10903
10904 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10905 parity[k++] = buf8[i] & msk;
10906 i++;
10907
10908 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10909 parity[k++] = buf8[i] & msk;
10910 i++;
10911 }
10912 data[j++] = buf8[i];
10913 }
10914
10915 err = -EIO;
10916 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10917 u8 hw8 = hweight8(data[i]);
10918
10919 if ((hw8 & 0x1) && parity[i])
10920 goto out;
10921 else if (!(hw8 & 0x1) && !parity[i])
10922 goto out;
10923 }
10924 err = 0;
10925 goto out;
10926 }
10927
Matt Carlson01c3a392011-03-09 16:58:20 +000010928 err = -EIO;
10929
Michael Chan566f86a2005-05-29 14:56:58 -070010930 /* Bootstrap checksum at offset 0x10 */
10931 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000010932 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010933 goto out;
10934
10935 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10936 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000010937 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000010938 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010939
Matt Carlsonc3e94502011-04-13 11:05:08 +000010940 kfree(buf);
10941
Matt Carlson535a4902011-07-20 10:20:56 +000010942 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000010943 if (!buf)
10944 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000010945
Matt Carlson535a4902011-07-20 10:20:56 +000010946 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000010947 if (i > 0) {
10948 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10949 if (j < 0)
10950 goto out;
10951
Matt Carlson535a4902011-07-20 10:20:56 +000010952 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000010953 goto out;
10954
10955 i += PCI_VPD_LRDT_TAG_SIZE;
10956 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10957 PCI_VPD_RO_KEYWORD_CHKSUM);
10958 if (j > 0) {
10959 u8 csum8 = 0;
10960
10961 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10962
10963 for (i = 0; i <= j; i++)
10964 csum8 += ((u8 *)buf)[i];
10965
10966 if (csum8)
10967 goto out;
10968 }
10969 }
10970
Michael Chan566f86a2005-05-29 14:56:58 -070010971 err = 0;
10972
10973out:
10974 kfree(buf);
10975 return err;
10976}
10977
Michael Chanca430072005-05-29 14:57:23 -070010978#define TG3_SERDES_TIMEOUT_SEC 2
10979#define TG3_COPPER_TIMEOUT_SEC 6
10980
10981static int tg3_test_link(struct tg3 *tp)
10982{
10983 int i, max;
10984
10985 if (!netif_running(tp->dev))
10986 return -ENODEV;
10987
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010988 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010989 max = TG3_SERDES_TIMEOUT_SEC;
10990 else
10991 max = TG3_COPPER_TIMEOUT_SEC;
10992
10993 for (i = 0; i < max; i++) {
10994 if (netif_carrier_ok(tp->dev))
10995 return 0;
10996
10997 if (msleep_interruptible(1000))
10998 break;
10999 }
11000
11001 return -EIO;
11002}
11003
Michael Chana71116d2005-05-29 14:58:11 -070011004/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080011005static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070011006{
Michael Chanb16250e2006-09-27 16:10:14 -070011007 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070011008 u32 offset, read_mask, write_mask, val, save_val, read_val;
11009 static struct {
11010 u16 offset;
11011 u16 flags;
11012#define TG3_FL_5705 0x1
11013#define TG3_FL_NOT_5705 0x2
11014#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070011015#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070011016 u32 read_mask;
11017 u32 write_mask;
11018 } reg_tbl[] = {
11019 /* MAC Control Registers */
11020 { MAC_MODE, TG3_FL_NOT_5705,
11021 0x00000000, 0x00ef6f8c },
11022 { MAC_MODE, TG3_FL_5705,
11023 0x00000000, 0x01ef6b8c },
11024 { MAC_STATUS, TG3_FL_NOT_5705,
11025 0x03800107, 0x00000000 },
11026 { MAC_STATUS, TG3_FL_5705,
11027 0x03800100, 0x00000000 },
11028 { MAC_ADDR_0_HIGH, 0x0000,
11029 0x00000000, 0x0000ffff },
11030 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011031 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070011032 { MAC_RX_MTU_SIZE, 0x0000,
11033 0x00000000, 0x0000ffff },
11034 { MAC_TX_MODE, 0x0000,
11035 0x00000000, 0x00000070 },
11036 { MAC_TX_LENGTHS, 0x0000,
11037 0x00000000, 0x00003fff },
11038 { MAC_RX_MODE, TG3_FL_NOT_5705,
11039 0x00000000, 0x000007fc },
11040 { MAC_RX_MODE, TG3_FL_5705,
11041 0x00000000, 0x000007dc },
11042 { MAC_HASH_REG_0, 0x0000,
11043 0x00000000, 0xffffffff },
11044 { MAC_HASH_REG_1, 0x0000,
11045 0x00000000, 0xffffffff },
11046 { MAC_HASH_REG_2, 0x0000,
11047 0x00000000, 0xffffffff },
11048 { MAC_HASH_REG_3, 0x0000,
11049 0x00000000, 0xffffffff },
11050
11051 /* Receive Data and Receive BD Initiator Control Registers. */
11052 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
11053 0x00000000, 0xffffffff },
11054 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
11055 0x00000000, 0xffffffff },
11056 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
11057 0x00000000, 0x00000003 },
11058 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
11059 0x00000000, 0xffffffff },
11060 { RCVDBDI_STD_BD+0, 0x0000,
11061 0x00000000, 0xffffffff },
11062 { RCVDBDI_STD_BD+4, 0x0000,
11063 0x00000000, 0xffffffff },
11064 { RCVDBDI_STD_BD+8, 0x0000,
11065 0x00000000, 0xffff0002 },
11066 { RCVDBDI_STD_BD+0xc, 0x0000,
11067 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011068
Michael Chana71116d2005-05-29 14:58:11 -070011069 /* Receive BD Initiator Control Registers. */
11070 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
11071 0x00000000, 0xffffffff },
11072 { RCVBDI_STD_THRESH, TG3_FL_5705,
11073 0x00000000, 0x000003ff },
11074 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
11075 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011076
Michael Chana71116d2005-05-29 14:58:11 -070011077 /* Host Coalescing Control Registers. */
11078 { HOSTCC_MODE, TG3_FL_NOT_5705,
11079 0x00000000, 0x00000004 },
11080 { HOSTCC_MODE, TG3_FL_5705,
11081 0x00000000, 0x000000f6 },
11082 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
11083 0x00000000, 0xffffffff },
11084 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
11085 0x00000000, 0x000003ff },
11086 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
11087 0x00000000, 0xffffffff },
11088 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
11089 0x00000000, 0x000003ff },
11090 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
11091 0x00000000, 0xffffffff },
11092 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11093 0x00000000, 0x000000ff },
11094 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
11095 0x00000000, 0xffffffff },
11096 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
11097 0x00000000, 0x000000ff },
11098 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
11099 0x00000000, 0xffffffff },
11100 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
11101 0x00000000, 0xffffffff },
11102 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11103 0x00000000, 0xffffffff },
11104 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11105 0x00000000, 0x000000ff },
11106 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
11107 0x00000000, 0xffffffff },
11108 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
11109 0x00000000, 0x000000ff },
11110 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
11111 0x00000000, 0xffffffff },
11112 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
11113 0x00000000, 0xffffffff },
11114 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
11115 0x00000000, 0xffffffff },
11116 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
11117 0x00000000, 0xffffffff },
11118 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
11119 0x00000000, 0xffffffff },
11120 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
11121 0xffffffff, 0x00000000 },
11122 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
11123 0xffffffff, 0x00000000 },
11124
11125 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070011126 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011127 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070011128 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070011129 0x00000000, 0x007fffff },
11130 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
11131 0x00000000, 0x0000003f },
11132 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
11133 0x00000000, 0x000001ff },
11134 { BUFMGR_MB_HIGH_WATER, 0x0000,
11135 0x00000000, 0x000001ff },
11136 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
11137 0xffffffff, 0x00000000 },
11138 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
11139 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011140
Michael Chana71116d2005-05-29 14:58:11 -070011141 /* Mailbox Registers */
11142 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
11143 0x00000000, 0x000001ff },
11144 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
11145 0x00000000, 0x000001ff },
11146 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
11147 0x00000000, 0x000007ff },
11148 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
11149 0x00000000, 0x000001ff },
11150
11151 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
11152 };
11153
Michael Chanb16250e2006-09-27 16:10:14 -070011154 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000011155 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070011156 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000011157 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070011158 is_5750 = 1;
11159 }
Michael Chana71116d2005-05-29 14:58:11 -070011160
11161 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11162 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11163 continue;
11164
11165 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11166 continue;
11167
Joe Perches63c3a662011-04-26 08:12:10 +000011168 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011169 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11170 continue;
11171
Michael Chanb16250e2006-09-27 16:10:14 -070011172 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11173 continue;
11174
Michael Chana71116d2005-05-29 14:58:11 -070011175 offset = (u32) reg_tbl[i].offset;
11176 read_mask = reg_tbl[i].read_mask;
11177 write_mask = reg_tbl[i].write_mask;
11178
11179 /* Save the original register content */
11180 save_val = tr32(offset);
11181
11182 /* Determine the read-only value. */
11183 read_val = save_val & read_mask;
11184
11185 /* Write zero to the register, then make sure the read-only bits
11186 * are not changed and the read/write bits are all zeros.
11187 */
11188 tw32(offset, 0);
11189
11190 val = tr32(offset);
11191
11192 /* Test the read-only and read/write bits. */
11193 if (((val & read_mask) != read_val) || (val & write_mask))
11194 goto out;
11195
11196 /* Write ones to all the bits defined by RdMask and WrMask, then
11197 * make sure the read-only bits are not changed and the
11198 * read/write bits are all ones.
11199 */
11200 tw32(offset, read_mask | write_mask);
11201
11202 val = tr32(offset);
11203
11204 /* Test the read-only bits. */
11205 if ((val & read_mask) != read_val)
11206 goto out;
11207
11208 /* Test the read/write bits. */
11209 if ((val & write_mask) != write_mask)
11210 goto out;
11211
11212 tw32(offset, save_val);
11213 }
11214
11215 return 0;
11216
11217out:
Michael Chan9f88f292006-12-07 00:22:54 -080011218 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011219 netdev_err(tp->dev,
11220 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011221 tw32(offset, save_val);
11222 return -EIO;
11223}
11224
Michael Chan7942e1d2005-05-29 14:58:36 -070011225static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11226{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011227 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011228 int i;
11229 u32 j;
11230
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011231 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011232 for (j = 0; j < len; j += 4) {
11233 u32 val;
11234
11235 tg3_write_mem(tp, offset + j, test_pattern[i]);
11236 tg3_read_mem(tp, offset + j, &val);
11237 if (val != test_pattern[i])
11238 return -EIO;
11239 }
11240 }
11241 return 0;
11242}
11243
11244static int tg3_test_memory(struct tg3 *tp)
11245{
11246 static struct mem_entry {
11247 u32 offset;
11248 u32 len;
11249 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011250 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011251 { 0x00002000, 0x1c000},
11252 { 0xffffffff, 0x00000}
11253 }, mem_tbl_5705[] = {
11254 { 0x00000100, 0x0000c},
11255 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011256 { 0x00004000, 0x00800},
11257 { 0x00006000, 0x01000},
11258 { 0x00008000, 0x02000},
11259 { 0x00010000, 0x0e000},
11260 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011261 }, mem_tbl_5755[] = {
11262 { 0x00000200, 0x00008},
11263 { 0x00004000, 0x00800},
11264 { 0x00006000, 0x00800},
11265 { 0x00008000, 0x02000},
11266 { 0x00010000, 0x0c000},
11267 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011268 }, mem_tbl_5906[] = {
11269 { 0x00000200, 0x00008},
11270 { 0x00004000, 0x00400},
11271 { 0x00006000, 0x00400},
11272 { 0x00008000, 0x01000},
11273 { 0x00010000, 0x01000},
11274 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011275 }, mem_tbl_5717[] = {
11276 { 0x00000200, 0x00008},
11277 { 0x00010000, 0x0a000},
11278 { 0x00020000, 0x13c00},
11279 { 0xffffffff, 0x00000}
11280 }, mem_tbl_57765[] = {
11281 { 0x00000200, 0x00008},
11282 { 0x00004000, 0x00800},
11283 { 0x00006000, 0x09800},
11284 { 0x00010000, 0x0a000},
11285 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011286 };
11287 struct mem_entry *mem_tbl;
11288 int err = 0;
11289 int i;
11290
Joe Perches63c3a662011-04-26 08:12:10 +000011291 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011292 mem_tbl = mem_tbl_5717;
11293 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11294 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011295 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011296 mem_tbl = mem_tbl_5755;
11297 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11298 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011299 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011300 mem_tbl = mem_tbl_5705;
11301 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011302 mem_tbl = mem_tbl_570x;
11303
11304 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011305 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11306 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011307 break;
11308 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011309
Michael Chan7942e1d2005-05-29 14:58:36 -070011310 return err;
11311}
11312
Michael Chan9f40dea2005-09-05 17:53:06 -070011313#define TG3_MAC_LOOPBACK 0
11314#define TG3_PHY_LOOPBACK 1
Matt Carlsonbb158d62011-04-25 12:42:47 +000011315#define TG3_TSO_LOOPBACK 2
11316
11317#define TG3_TSO_MSS 500
11318
11319#define TG3_TSO_IP_HDR_LEN 20
11320#define TG3_TSO_TCP_HDR_LEN 20
11321#define TG3_TSO_TCP_OPT_LEN 12
11322
11323static const u8 tg3_tso_header[] = {
113240x08, 0x00,
113250x45, 0x00, 0x00, 0x00,
113260x00, 0x00, 0x40, 0x00,
113270x40, 0x06, 0x00, 0x00,
113280x0a, 0x00, 0x00, 0x01,
113290x0a, 0x00, 0x00, 0x02,
113300x0d, 0x00, 0xe0, 0x00,
113310x00, 0x00, 0x01, 0x00,
113320x00, 0x00, 0x02, 0x00,
113330x80, 0x10, 0x10, 0x00,
113340x14, 0x09, 0x00, 0x00,
113350x01, 0x01, 0x08, 0x0a,
113360x11, 0x11, 0x11, 0x11,
113370x11, 0x11, 0x11, 0x11,
11338};
Michael Chan9f40dea2005-09-05 17:53:06 -070011339
Matt Carlson4852a862011-04-13 11:05:07 +000011340static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070011341{
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011342 u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011343 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Matt Carlson84b67b22011-07-27 14:20:52 +000011344 u32 budget;
Michael Chanc76949a2005-05-29 14:58:59 -070011345 struct sk_buff *skb, *rx_skb;
11346 u8 *tx_data;
11347 dma_addr_t map;
11348 int num_pkts, tx_len, rx_len, i, err;
11349 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011350 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011351 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011352
Matt Carlsonc8873402010-02-12 14:47:11 +000011353 tnapi = &tp->napi[0];
11354 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011355 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011356 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011357 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011358 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011359 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011360 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011361 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011362
Michael Chanc76949a2005-05-29 14:58:59 -070011363 err = -EIO;
11364
Matt Carlson4852a862011-04-13 11:05:07 +000011365 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011366 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011367 if (!skb)
11368 return -ENOMEM;
11369
Michael Chanc76949a2005-05-29 14:58:59 -070011370 tx_data = skb_put(skb, tx_len);
11371 memcpy(tx_data, tp->dev->dev_addr, 6);
11372 memset(tx_data + 6, 0x0, 8);
11373
Matt Carlson4852a862011-04-13 11:05:07 +000011374 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011375
Matt Carlsonbb158d62011-04-25 12:42:47 +000011376 if (loopback_mode == TG3_TSO_LOOPBACK) {
11377 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11378
11379 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11380 TG3_TSO_TCP_OPT_LEN;
11381
11382 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11383 sizeof(tg3_tso_header));
11384 mss = TG3_TSO_MSS;
11385
11386 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11387 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11388
11389 /* Set the total length field in the IP header */
11390 iph->tot_len = htons((u16)(mss + hdr_len));
11391
11392 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11393 TXD_FLAG_CPU_POST_DMA);
11394
Joe Perches63c3a662011-04-26 08:12:10 +000011395 if (tg3_flag(tp, HW_TSO_1) ||
11396 tg3_flag(tp, HW_TSO_2) ||
11397 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011398 struct tcphdr *th;
11399 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11400 th = (struct tcphdr *)&tx_data[val];
11401 th->check = 0;
11402 } else
11403 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11404
Joe Perches63c3a662011-04-26 08:12:10 +000011405 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011406 mss |= (hdr_len & 0xc) << 12;
11407 if (hdr_len & 0x10)
11408 base_flags |= 0x00000010;
11409 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011410 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011411 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011412 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011413 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11414 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11415 } else {
11416 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11417 }
11418
11419 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11420 } else {
11421 num_pkts = 1;
11422 data_off = ETH_HLEN;
11423 }
11424
11425 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011426 tx_data[i] = (u8) (i & 0xff);
11427
Alexander Duyckf4188d82009-12-02 16:48:38 +000011428 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11429 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011430 dev_kfree_skb(skb);
11431 return -EIO;
11432 }
Michael Chanc76949a2005-05-29 14:58:59 -070011433
Matt Carlson0d681b22011-07-27 14:20:49 +000011434 val = tnapi->tx_prod;
11435 tnapi->tx_buffers[val].skb = skb;
11436 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11437
Michael Chanc76949a2005-05-29 14:58:59 -070011438 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011439 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011440
11441 udelay(10);
11442
Matt Carlson898a56f2009-08-28 14:02:40 +000011443 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011444
Matt Carlson84b67b22011-07-27 14:20:52 +000011445 budget = tg3_tx_avail(tnapi);
11446 if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
Matt Carlsond1a3b732011-07-27 14:20:51 +000011447 base_flags | TXD_FLAG_END, mss, 0)) {
11448 tnapi->tx_buffers[val].skb = NULL;
11449 dev_kfree_skb(skb);
11450 return -EIO;
11451 }
Michael Chanc76949a2005-05-29 14:58:59 -070011452
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011453 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011454
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011455 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11456 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011457
11458 udelay(10);
11459
Matt Carlson303fc922009-11-02 14:27:34 +000011460 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11461 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011462 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011463 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011464
11465 udelay(10);
11466
Matt Carlson898a56f2009-08-28 14:02:40 +000011467 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11468 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011469 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011470 (rx_idx == (rx_start_idx + num_pkts)))
11471 break;
11472 }
11473
Matt Carlson0d681b22011-07-27 14:20:49 +000011474 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
Michael Chanc76949a2005-05-29 14:58:59 -070011475 dev_kfree_skb(skb);
11476
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011477 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011478 goto out;
11479
11480 if (rx_idx != rx_start_idx + num_pkts)
11481 goto out;
11482
Matt Carlsonbb158d62011-04-25 12:42:47 +000011483 val = data_off;
11484 while (rx_idx != rx_start_idx) {
11485 desc = &rnapi->rx_rcb[rx_start_idx++];
11486 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11487 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011488
Matt Carlsonbb158d62011-04-25 12:42:47 +000011489 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11490 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011491 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011492
Matt Carlsonbb158d62011-04-25 12:42:47 +000011493 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11494 - ETH_FCS_LEN;
11495
11496 if (loopback_mode != TG3_TSO_LOOPBACK) {
11497 if (rx_len != tx_len)
11498 goto out;
11499
11500 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11501 if (opaque_key != RXD_OPAQUE_RING_STD)
11502 goto out;
11503 } else {
11504 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11505 goto out;
11506 }
11507 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11508 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011509 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011510 goto out;
11511 }
11512
11513 if (opaque_key == RXD_OPAQUE_RING_STD) {
11514 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11515 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11516 mapping);
11517 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11518 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11519 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11520 mapping);
11521 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011522 goto out;
11523
Matt Carlsonbb158d62011-04-25 12:42:47 +000011524 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11525 PCI_DMA_FROMDEVICE);
11526
11527 for (i = data_off; i < rx_len; i++, val++) {
11528 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11529 goto out;
11530 }
Matt Carlson4852a862011-04-13 11:05:07 +000011531 }
11532
Michael Chanc76949a2005-05-29 14:58:59 -070011533 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011534
Michael Chanc76949a2005-05-29 14:58:59 -070011535 /* tg3_free_rings will unmap and free the rx_skb */
11536out:
11537 return err;
11538}
11539
Matt Carlson00c266b2011-04-25 12:42:46 +000011540#define TG3_STD_LOOPBACK_FAILED 1
11541#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011542#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson00c266b2011-04-25 12:42:46 +000011543
11544#define TG3_MAC_LOOPBACK_SHIFT 0
11545#define TG3_PHY_LOOPBACK_SHIFT 4
Matt Carlsonbb158d62011-04-25 12:42:47 +000011546#define TG3_LOOPBACK_FAILED 0x00000077
Michael Chan9f40dea2005-09-05 17:53:06 -070011547
11548static int tg3_test_loopback(struct tg3 *tp)
11549{
11550 int err = 0;
Matt Carlson2215e242011-08-19 13:58:19 +000011551 u32 eee_cap;
Michael Chan9f40dea2005-09-05 17:53:06 -070011552
11553 if (!netif_running(tp->dev))
11554 return TG3_LOOPBACK_FAILED;
11555
Matt Carlsonab789042011-01-25 15:58:54 +000011556 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11557 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11558
Michael Chanb9ec6c12006-07-25 16:37:27 -070011559 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011560 if (err) {
11561 err = TG3_LOOPBACK_FAILED;
11562 goto done;
11563 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011564
Joe Perches63c3a662011-04-26 08:12:10 +000011565 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011566 int i;
11567
11568 /* Reroute all rx packets to the 1st queue */
11569 for (i = MAC_RSS_INDIR_TBL_0;
11570 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11571 tw32(i, 0x0);
11572 }
11573
Matt Carlson6e01b202011-08-19 13:58:20 +000011574 /* HW errata - mac loopback fails in some cases on 5780.
11575 * Normal traffic and PHY loopback are not affected by
11576 * errata. Also, the MAC loopback test is deprecated for
11577 * all newer ASIC revisions.
11578 */
11579 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
11580 !tg3_flag(tp, CPMU_PRESENT)) {
11581 tg3_mac_loopback(tp, true);
Matt Carlson9936bcf2007-10-10 18:03:07 -070011582
Matt Carlson6e01b202011-08-19 13:58:20 +000011583 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
11584 err |= TG3_STD_LOOPBACK_FAILED <<
11585 TG3_MAC_LOOPBACK_SHIFT;
11586
11587 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
11588 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
11589 err |= TG3_JMB_LOOPBACK_FAILED <<
11590 TG3_MAC_LOOPBACK_SHIFT;
11591
11592 tg3_mac_loopback(tp, false);
11593 }
Matt Carlson4852a862011-04-13 11:05:07 +000011594
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011595 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011596 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011597 int i;
11598
11599 tg3_phy_lpbk_set(tp, 0);
11600
11601 /* Wait for link */
11602 for (i = 0; i < 100; i++) {
11603 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11604 break;
11605 mdelay(1);
11606 }
11607
Matt Carlson4852a862011-04-13 11:05:07 +000011608 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011609 err |= TG3_STD_LOOPBACK_FAILED <<
11610 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011611 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonbb158d62011-04-25 12:42:47 +000011612 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11613 err |= TG3_TSO_LOOPBACK_FAILED <<
11614 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011615 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011616 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011617 err |= TG3_JMB_LOOPBACK_FAILED <<
11618 TG3_PHY_LOOPBACK_SHIFT;
Michael Chan9f40dea2005-09-05 17:53:06 -070011619
Matt Carlson5e5a7f32011-08-19 13:58:21 +000011620 /* Re-enable gphy autopowerdown. */
11621 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
11622 tg3_phy_toggle_apd(tp, true);
11623 }
Matt Carlson6833c042008-11-21 17:18:59 -080011624
Matt Carlsonab789042011-01-25 15:58:54 +000011625done:
11626 tp->phy_flags |= eee_cap;
11627
Michael Chan9f40dea2005-09-05 17:53:06 -070011628 return err;
11629}
11630
Michael Chan4cafd3f2005-05-29 14:56:34 -070011631static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11632 u64 *data)
11633{
Michael Chan566f86a2005-05-29 14:56:58 -070011634 struct tg3 *tp = netdev_priv(dev);
11635
Matt Carlsonbed98292011-07-13 09:27:29 +000011636 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11637 tg3_power_up(tp)) {
11638 etest->flags |= ETH_TEST_FL_FAILED;
11639 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11640 return;
11641 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011642
Michael Chan566f86a2005-05-29 14:56:58 -070011643 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11644
11645 if (tg3_test_nvram(tp) != 0) {
11646 etest->flags |= ETH_TEST_FL_FAILED;
11647 data[0] = 1;
11648 }
Michael Chanca430072005-05-29 14:57:23 -070011649 if (tg3_test_link(tp) != 0) {
11650 etest->flags |= ETH_TEST_FL_FAILED;
11651 data[1] = 1;
11652 }
Michael Chana71116d2005-05-29 14:58:11 -070011653 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011654 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011655
Michael Chanbbe832c2005-06-24 20:20:04 -070011656 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011657 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011658 tg3_netif_stop(tp);
11659 irq_sync = 1;
11660 }
11661
11662 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011663
11664 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011665 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011666 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011667 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011668 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011669 if (!err)
11670 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011671
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011672 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080011673 tg3_phy_reset(tp);
11674
Michael Chana71116d2005-05-29 14:58:11 -070011675 if (tg3_test_registers(tp) != 0) {
11676 etest->flags |= ETH_TEST_FL_FAILED;
11677 data[2] = 1;
11678 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011679 if (tg3_test_memory(tp) != 0) {
11680 etest->flags |= ETH_TEST_FL_FAILED;
11681 data[3] = 1;
11682 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011683 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011684 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011685
David S. Millerf47c11e2005-06-24 20:18:35 -070011686 tg3_full_unlock(tp);
11687
Michael Chand4bc3922005-05-29 14:59:20 -070011688 if (tg3_test_interrupt(tp) != 0) {
11689 etest->flags |= ETH_TEST_FL_FAILED;
11690 data[5] = 1;
11691 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011692
11693 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011694
Michael Chana71116d2005-05-29 14:58:11 -070011695 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11696 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011697 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011698 err2 = tg3_restart_hw(tp, 1);
11699 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011700 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011701 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011702
11703 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011704
11705 if (irq_sync && !err2)
11706 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011707 }
Matt Carlson80096062010-08-02 11:26:06 +000011708 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011709 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011710
Michael Chan4cafd3f2005-05-29 14:56:34 -070011711}
11712
Linus Torvalds1da177e2005-04-16 15:20:36 -070011713static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11714{
11715 struct mii_ioctl_data *data = if_mii(ifr);
11716 struct tg3 *tp = netdev_priv(dev);
11717 int err;
11718
Joe Perches63c3a662011-04-26 08:12:10 +000011719 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011720 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011721 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011722 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011723 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011724 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011725 }
11726
Matt Carlson33f401a2010-04-05 10:19:27 +000011727 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011728 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011729 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011730
11731 /* fallthru */
11732 case SIOCGMIIREG: {
11733 u32 mii_regval;
11734
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011735 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011736 break; /* We have no PHY */
11737
Matt Carlson34eea5a2011-04-20 07:57:38 +000011738 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011739 return -EAGAIN;
11740
David S. Millerf47c11e2005-06-24 20:18:35 -070011741 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011742 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011743 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011744
11745 data->val_out = mii_regval;
11746
11747 return err;
11748 }
11749
11750 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011751 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011752 break; /* We have no PHY */
11753
Matt Carlson34eea5a2011-04-20 07:57:38 +000011754 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011755 return -EAGAIN;
11756
David S. Millerf47c11e2005-06-24 20:18:35 -070011757 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011758 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011759 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011760
11761 return err;
11762
11763 default:
11764 /* do nothing */
11765 break;
11766 }
11767 return -EOPNOTSUPP;
11768}
11769
David S. Miller15f98502005-05-18 22:49:26 -070011770static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11771{
11772 struct tg3 *tp = netdev_priv(dev);
11773
11774 memcpy(ec, &tp->coal, sizeof(*ec));
11775 return 0;
11776}
11777
Michael Chand244c892005-07-05 14:42:33 -070011778static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11779{
11780 struct tg3 *tp = netdev_priv(dev);
11781 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11782 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11783
Joe Perches63c3a662011-04-26 08:12:10 +000011784 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011785 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11786 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11787 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11788 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11789 }
11790
11791 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11792 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11793 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11794 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11795 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11796 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11797 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11798 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11799 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11800 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11801 return -EINVAL;
11802
11803 /* No rx interrupts will be generated if both are zero */
11804 if ((ec->rx_coalesce_usecs == 0) &&
11805 (ec->rx_max_coalesced_frames == 0))
11806 return -EINVAL;
11807
11808 /* No tx interrupts will be generated if both are zero */
11809 if ((ec->tx_coalesce_usecs == 0) &&
11810 (ec->tx_max_coalesced_frames == 0))
11811 return -EINVAL;
11812
11813 /* Only copy relevant parameters, ignore all others. */
11814 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11815 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11816 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11817 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11818 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11819 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11820 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11821 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11822 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11823
11824 if (netif_running(dev)) {
11825 tg3_full_lock(tp, 0);
11826 __tg3_set_coalesce(tp, &tp->coal);
11827 tg3_full_unlock(tp);
11828 }
11829 return 0;
11830}
11831
Jeff Garzik7282d492006-09-13 14:30:00 -040011832static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011833 .get_settings = tg3_get_settings,
11834 .set_settings = tg3_set_settings,
11835 .get_drvinfo = tg3_get_drvinfo,
11836 .get_regs_len = tg3_get_regs_len,
11837 .get_regs = tg3_get_regs,
11838 .get_wol = tg3_get_wol,
11839 .set_wol = tg3_set_wol,
11840 .get_msglevel = tg3_get_msglevel,
11841 .set_msglevel = tg3_set_msglevel,
11842 .nway_reset = tg3_nway_reset,
11843 .get_link = ethtool_op_get_link,
11844 .get_eeprom_len = tg3_get_eeprom_len,
11845 .get_eeprom = tg3_get_eeprom,
11846 .set_eeprom = tg3_set_eeprom,
11847 .get_ringparam = tg3_get_ringparam,
11848 .set_ringparam = tg3_set_ringparam,
11849 .get_pauseparam = tg3_get_pauseparam,
11850 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011851 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011852 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011853 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011854 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011855 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011856 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011857 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011858};
11859
11860static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11861{
Michael Chan1b277772006-03-20 22:27:48 -080011862 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011863
11864 tp->nvram_size = EEPROM_CHIP_SIZE;
11865
Matt Carlsone4f34112009-02-25 14:25:00 +000011866 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011867 return;
11868
Michael Chanb16250e2006-09-27 16:10:14 -070011869 if ((magic != TG3_EEPROM_MAGIC) &&
11870 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11871 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011872 return;
11873
11874 /*
11875 * Size the chip by reading offsets at increasing powers of two.
11876 * When we encounter our validation signature, we know the addressing
11877 * has wrapped around, and thus have our chip size.
11878 */
Michael Chan1b277772006-03-20 22:27:48 -080011879 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011880
11881 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011882 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011883 return;
11884
Michael Chan18201802006-03-20 22:29:15 -080011885 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011886 break;
11887
11888 cursize <<= 1;
11889 }
11890
11891 tp->nvram_size = cursize;
11892}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011893
Linus Torvalds1da177e2005-04-16 15:20:36 -070011894static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11895{
11896 u32 val;
11897
Joe Perches63c3a662011-04-26 08:12:10 +000011898 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011899 return;
11900
11901 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011902 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011903 tg3_get_eeprom_size(tp);
11904 return;
11905 }
11906
Matt Carlson6d348f22009-02-25 14:25:52 +000011907 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011908 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011909 /* This is confusing. We want to operate on the
11910 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11911 * call will read from NVRAM and byteswap the data
11912 * according to the byteswapping settings for all
11913 * other register accesses. This ensures the data we
11914 * want will always reside in the lower 16-bits.
11915 * However, the data in NVRAM is in LE format, which
11916 * means the data from the NVRAM read will always be
11917 * opposite the endianness of the CPU. The 16-bit
11918 * byteswap then brings the data to CPU endianness.
11919 */
11920 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011921 return;
11922 }
11923 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011924 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011925}
11926
11927static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11928{
11929 u32 nvcfg1;
11930
11931 nvcfg1 = tr32(NVRAM_CFG1);
11932 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000011933 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011934 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011935 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11936 tw32(NVRAM_CFG1, nvcfg1);
11937 }
11938
Matt Carlson6ff6f812011-05-19 12:12:54 +000011939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011940 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011941 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011942 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11943 tp->nvram_jedecnum = JEDEC_ATMEL;
11944 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011945 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011946 break;
11947 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11948 tp->nvram_jedecnum = JEDEC_ATMEL;
11949 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11950 break;
11951 case FLASH_VENDOR_ATMEL_EEPROM:
11952 tp->nvram_jedecnum = JEDEC_ATMEL;
11953 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011954 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011955 break;
11956 case FLASH_VENDOR_ST:
11957 tp->nvram_jedecnum = JEDEC_ST;
11958 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011959 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011960 break;
11961 case FLASH_VENDOR_SAIFUN:
11962 tp->nvram_jedecnum = JEDEC_SAIFUN;
11963 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11964 break;
11965 case FLASH_VENDOR_SST_SMALL:
11966 case FLASH_VENDOR_SST_LARGE:
11967 tp->nvram_jedecnum = JEDEC_SST;
11968 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11969 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011970 }
Matt Carlson8590a602009-08-28 12:29:16 +000011971 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011972 tp->nvram_jedecnum = JEDEC_ATMEL;
11973 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011974 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011975 }
11976}
11977
Matt Carlsona1b950d2009-09-01 13:20:17 +000011978static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11979{
11980 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11981 case FLASH_5752PAGE_SIZE_256:
11982 tp->nvram_pagesize = 256;
11983 break;
11984 case FLASH_5752PAGE_SIZE_512:
11985 tp->nvram_pagesize = 512;
11986 break;
11987 case FLASH_5752PAGE_SIZE_1K:
11988 tp->nvram_pagesize = 1024;
11989 break;
11990 case FLASH_5752PAGE_SIZE_2K:
11991 tp->nvram_pagesize = 2048;
11992 break;
11993 case FLASH_5752PAGE_SIZE_4K:
11994 tp->nvram_pagesize = 4096;
11995 break;
11996 case FLASH_5752PAGE_SIZE_264:
11997 tp->nvram_pagesize = 264;
11998 break;
11999 case FLASH_5752PAGE_SIZE_528:
12000 tp->nvram_pagesize = 528;
12001 break;
12002 }
12003}
12004
Michael Chan361b4ac2005-04-21 17:11:21 -070012005static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
12006{
12007 u32 nvcfg1;
12008
12009 nvcfg1 = tr32(NVRAM_CFG1);
12010
Michael Chane6af3012005-04-21 17:12:05 -070012011 /* NVRAM protection for TPM */
12012 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000012013 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070012014
Michael Chan361b4ac2005-04-21 17:11:21 -070012015 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012016 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
12017 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
12018 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012019 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012020 break;
12021 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12022 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012023 tg3_flag_set(tp, NVRAM_BUFFERED);
12024 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012025 break;
12026 case FLASH_5752VENDOR_ST_M45PE10:
12027 case FLASH_5752VENDOR_ST_M45PE20:
12028 case FLASH_5752VENDOR_ST_M45PE40:
12029 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012030 tg3_flag_set(tp, NVRAM_BUFFERED);
12031 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012032 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070012033 }
12034
Joe Perches63c3a662011-04-26 08:12:10 +000012035 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000012036 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000012037 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070012038 /* For eeprom, set pagesize to maximum eeprom size */
12039 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12040
12041 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12042 tw32(NVRAM_CFG1, nvcfg1);
12043 }
12044}
12045
Michael Chand3c7b882006-03-23 01:28:25 -080012046static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
12047{
Matt Carlson989a9d22007-05-05 11:51:05 -070012048 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080012049
12050 nvcfg1 = tr32(NVRAM_CFG1);
12051
12052 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070012053 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012054 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070012055 protect = 1;
12056 }
Michael Chand3c7b882006-03-23 01:28:25 -080012057
Matt Carlson989a9d22007-05-05 11:51:05 -070012058 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12059 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012060 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12061 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12062 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12063 case FLASH_5755VENDOR_ATMEL_FLASH_5:
12064 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012065 tg3_flag_set(tp, NVRAM_BUFFERED);
12066 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012067 tp->nvram_pagesize = 264;
12068 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
12069 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
12070 tp->nvram_size = (protect ? 0x3e200 :
12071 TG3_NVRAM_SIZE_512KB);
12072 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
12073 tp->nvram_size = (protect ? 0x1f200 :
12074 TG3_NVRAM_SIZE_256KB);
12075 else
12076 tp->nvram_size = (protect ? 0x1f200 :
12077 TG3_NVRAM_SIZE_128KB);
12078 break;
12079 case FLASH_5752VENDOR_ST_M45PE10:
12080 case FLASH_5752VENDOR_ST_M45PE20:
12081 case FLASH_5752VENDOR_ST_M45PE40:
12082 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012083 tg3_flag_set(tp, NVRAM_BUFFERED);
12084 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012085 tp->nvram_pagesize = 256;
12086 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12087 tp->nvram_size = (protect ?
12088 TG3_NVRAM_SIZE_64KB :
12089 TG3_NVRAM_SIZE_128KB);
12090 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12091 tp->nvram_size = (protect ?
12092 TG3_NVRAM_SIZE_64KB :
12093 TG3_NVRAM_SIZE_256KB);
12094 else
12095 tp->nvram_size = (protect ?
12096 TG3_NVRAM_SIZE_128KB :
12097 TG3_NVRAM_SIZE_512KB);
12098 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012099 }
12100}
12101
Michael Chan1b277772006-03-20 22:27:48 -080012102static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12103{
12104 u32 nvcfg1;
12105
12106 nvcfg1 = tr32(NVRAM_CFG1);
12107
12108 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012109 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12110 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12111 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12112 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12113 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012114 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012115 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012116
Matt Carlson8590a602009-08-28 12:29:16 +000012117 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12118 tw32(NVRAM_CFG1, nvcfg1);
12119 break;
12120 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12121 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12122 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12123 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12124 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012125 tg3_flag_set(tp, NVRAM_BUFFERED);
12126 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012127 tp->nvram_pagesize = 264;
12128 break;
12129 case FLASH_5752VENDOR_ST_M45PE10:
12130 case FLASH_5752VENDOR_ST_M45PE20:
12131 case FLASH_5752VENDOR_ST_M45PE40:
12132 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012133 tg3_flag_set(tp, NVRAM_BUFFERED);
12134 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012135 tp->nvram_pagesize = 256;
12136 break;
Michael Chan1b277772006-03-20 22:27:48 -080012137 }
12138}
12139
Matt Carlson6b91fa02007-10-10 18:01:09 -070012140static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12141{
12142 u32 nvcfg1, protect = 0;
12143
12144 nvcfg1 = tr32(NVRAM_CFG1);
12145
12146 /* NVRAM protection for TPM */
12147 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012148 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012149 protect = 1;
12150 }
12151
12152 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12153 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012154 case FLASH_5761VENDOR_ATMEL_ADB021D:
12155 case FLASH_5761VENDOR_ATMEL_ADB041D:
12156 case FLASH_5761VENDOR_ATMEL_ADB081D:
12157 case FLASH_5761VENDOR_ATMEL_ADB161D:
12158 case FLASH_5761VENDOR_ATMEL_MDB021D:
12159 case FLASH_5761VENDOR_ATMEL_MDB041D:
12160 case FLASH_5761VENDOR_ATMEL_MDB081D:
12161 case FLASH_5761VENDOR_ATMEL_MDB161D:
12162 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012163 tg3_flag_set(tp, NVRAM_BUFFERED);
12164 tg3_flag_set(tp, FLASH);
12165 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012166 tp->nvram_pagesize = 256;
12167 break;
12168 case FLASH_5761VENDOR_ST_A_M45PE20:
12169 case FLASH_5761VENDOR_ST_A_M45PE40:
12170 case FLASH_5761VENDOR_ST_A_M45PE80:
12171 case FLASH_5761VENDOR_ST_A_M45PE16:
12172 case FLASH_5761VENDOR_ST_M_M45PE20:
12173 case FLASH_5761VENDOR_ST_M_M45PE40:
12174 case FLASH_5761VENDOR_ST_M_M45PE80:
12175 case FLASH_5761VENDOR_ST_M_M45PE16:
12176 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012177 tg3_flag_set(tp, NVRAM_BUFFERED);
12178 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012179 tp->nvram_pagesize = 256;
12180 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012181 }
12182
12183 if (protect) {
12184 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12185 } else {
12186 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012187 case FLASH_5761VENDOR_ATMEL_ADB161D:
12188 case FLASH_5761VENDOR_ATMEL_MDB161D:
12189 case FLASH_5761VENDOR_ST_A_M45PE16:
12190 case FLASH_5761VENDOR_ST_M_M45PE16:
12191 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12192 break;
12193 case FLASH_5761VENDOR_ATMEL_ADB081D:
12194 case FLASH_5761VENDOR_ATMEL_MDB081D:
12195 case FLASH_5761VENDOR_ST_A_M45PE80:
12196 case FLASH_5761VENDOR_ST_M_M45PE80:
12197 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12198 break;
12199 case FLASH_5761VENDOR_ATMEL_ADB041D:
12200 case FLASH_5761VENDOR_ATMEL_MDB041D:
12201 case FLASH_5761VENDOR_ST_A_M45PE40:
12202 case FLASH_5761VENDOR_ST_M_M45PE40:
12203 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12204 break;
12205 case FLASH_5761VENDOR_ATMEL_ADB021D:
12206 case FLASH_5761VENDOR_ATMEL_MDB021D:
12207 case FLASH_5761VENDOR_ST_A_M45PE20:
12208 case FLASH_5761VENDOR_ST_M_M45PE20:
12209 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12210 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012211 }
12212 }
12213}
12214
Michael Chanb5d37722006-09-27 16:06:21 -070012215static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12216{
12217 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012218 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012219 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12220}
12221
Matt Carlson321d32a2008-11-21 17:22:19 -080012222static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12223{
12224 u32 nvcfg1;
12225
12226 nvcfg1 = tr32(NVRAM_CFG1);
12227
12228 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12229 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12230 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12231 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012232 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012233 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12234
12235 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12236 tw32(NVRAM_CFG1, nvcfg1);
12237 return;
12238 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12239 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12240 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12241 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12242 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12243 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12244 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12245 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012246 tg3_flag_set(tp, NVRAM_BUFFERED);
12247 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012248
12249 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12250 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12251 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12252 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12253 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12254 break;
12255 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12256 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12257 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12258 break;
12259 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12260 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12261 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12262 break;
12263 }
12264 break;
12265 case FLASH_5752VENDOR_ST_M45PE10:
12266 case FLASH_5752VENDOR_ST_M45PE20:
12267 case FLASH_5752VENDOR_ST_M45PE40:
12268 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012269 tg3_flag_set(tp, NVRAM_BUFFERED);
12270 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012271
12272 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12273 case FLASH_5752VENDOR_ST_M45PE10:
12274 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12275 break;
12276 case FLASH_5752VENDOR_ST_M45PE20:
12277 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12278 break;
12279 case FLASH_5752VENDOR_ST_M45PE40:
12280 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12281 break;
12282 }
12283 break;
12284 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012285 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012286 return;
12287 }
12288
Matt Carlsona1b950d2009-09-01 13:20:17 +000012289 tg3_nvram_get_pagesize(tp, nvcfg1);
12290 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012291 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012292}
12293
12294
12295static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12296{
12297 u32 nvcfg1;
12298
12299 nvcfg1 = tr32(NVRAM_CFG1);
12300
12301 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12302 case FLASH_5717VENDOR_ATMEL_EEPROM:
12303 case FLASH_5717VENDOR_MICRO_EEPROM:
12304 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012305 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012306 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12307
12308 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12309 tw32(NVRAM_CFG1, nvcfg1);
12310 return;
12311 case FLASH_5717VENDOR_ATMEL_MDB011D:
12312 case FLASH_5717VENDOR_ATMEL_ADB011B:
12313 case FLASH_5717VENDOR_ATMEL_ADB011D:
12314 case FLASH_5717VENDOR_ATMEL_MDB021D:
12315 case FLASH_5717VENDOR_ATMEL_ADB021B:
12316 case FLASH_5717VENDOR_ATMEL_ADB021D:
12317 case FLASH_5717VENDOR_ATMEL_45USPT:
12318 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012319 tg3_flag_set(tp, NVRAM_BUFFERED);
12320 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012321
12322 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12323 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012324 /* Detect size with tg3_nvram_get_size() */
12325 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012326 case FLASH_5717VENDOR_ATMEL_ADB021B:
12327 case FLASH_5717VENDOR_ATMEL_ADB021D:
12328 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12329 break;
12330 default:
12331 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12332 break;
12333 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012334 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012335 case FLASH_5717VENDOR_ST_M_M25PE10:
12336 case FLASH_5717VENDOR_ST_A_M25PE10:
12337 case FLASH_5717VENDOR_ST_M_M45PE10:
12338 case FLASH_5717VENDOR_ST_A_M45PE10:
12339 case FLASH_5717VENDOR_ST_M_M25PE20:
12340 case FLASH_5717VENDOR_ST_A_M25PE20:
12341 case FLASH_5717VENDOR_ST_M_M45PE20:
12342 case FLASH_5717VENDOR_ST_A_M45PE20:
12343 case FLASH_5717VENDOR_ST_25USPT:
12344 case FLASH_5717VENDOR_ST_45USPT:
12345 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012346 tg3_flag_set(tp, NVRAM_BUFFERED);
12347 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012348
12349 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12350 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012351 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012352 /* Detect size with tg3_nvram_get_size() */
12353 break;
12354 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012355 case FLASH_5717VENDOR_ST_A_M45PE20:
12356 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12357 break;
12358 default:
12359 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12360 break;
12361 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012362 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012363 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012364 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012365 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012366 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012367
12368 tg3_nvram_get_pagesize(tp, nvcfg1);
12369 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012370 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012371}
12372
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012373static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12374{
12375 u32 nvcfg1, nvmpinstrp;
12376
12377 nvcfg1 = tr32(NVRAM_CFG1);
12378 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12379
12380 switch (nvmpinstrp) {
12381 case FLASH_5720_EEPROM_HD:
12382 case FLASH_5720_EEPROM_LD:
12383 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012384 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012385
12386 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12387 tw32(NVRAM_CFG1, nvcfg1);
12388 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12389 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12390 else
12391 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12392 return;
12393 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12394 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12395 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12396 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12397 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12398 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12399 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12400 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12401 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12402 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12403 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12404 case FLASH_5720VENDOR_ATMEL_45USPT:
12405 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012406 tg3_flag_set(tp, NVRAM_BUFFERED);
12407 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012408
12409 switch (nvmpinstrp) {
12410 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12411 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12412 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12413 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12414 break;
12415 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12416 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12417 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12418 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12419 break;
12420 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12421 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12422 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12423 break;
12424 default:
12425 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12426 break;
12427 }
12428 break;
12429 case FLASH_5720VENDOR_M_ST_M25PE10:
12430 case FLASH_5720VENDOR_M_ST_M45PE10:
12431 case FLASH_5720VENDOR_A_ST_M25PE10:
12432 case FLASH_5720VENDOR_A_ST_M45PE10:
12433 case FLASH_5720VENDOR_M_ST_M25PE20:
12434 case FLASH_5720VENDOR_M_ST_M45PE20:
12435 case FLASH_5720VENDOR_A_ST_M25PE20:
12436 case FLASH_5720VENDOR_A_ST_M45PE20:
12437 case FLASH_5720VENDOR_M_ST_M25PE40:
12438 case FLASH_5720VENDOR_M_ST_M45PE40:
12439 case FLASH_5720VENDOR_A_ST_M25PE40:
12440 case FLASH_5720VENDOR_A_ST_M45PE40:
12441 case FLASH_5720VENDOR_M_ST_M25PE80:
12442 case FLASH_5720VENDOR_M_ST_M45PE80:
12443 case FLASH_5720VENDOR_A_ST_M25PE80:
12444 case FLASH_5720VENDOR_A_ST_M45PE80:
12445 case FLASH_5720VENDOR_ST_25USPT:
12446 case FLASH_5720VENDOR_ST_45USPT:
12447 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012448 tg3_flag_set(tp, NVRAM_BUFFERED);
12449 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012450
12451 switch (nvmpinstrp) {
12452 case FLASH_5720VENDOR_M_ST_M25PE20:
12453 case FLASH_5720VENDOR_M_ST_M45PE20:
12454 case FLASH_5720VENDOR_A_ST_M25PE20:
12455 case FLASH_5720VENDOR_A_ST_M45PE20:
12456 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12457 break;
12458 case FLASH_5720VENDOR_M_ST_M25PE40:
12459 case FLASH_5720VENDOR_M_ST_M45PE40:
12460 case FLASH_5720VENDOR_A_ST_M25PE40:
12461 case FLASH_5720VENDOR_A_ST_M45PE40:
12462 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12463 break;
12464 case FLASH_5720VENDOR_M_ST_M25PE80:
12465 case FLASH_5720VENDOR_M_ST_M45PE80:
12466 case FLASH_5720VENDOR_A_ST_M25PE80:
12467 case FLASH_5720VENDOR_A_ST_M45PE80:
12468 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12469 break;
12470 default:
12471 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12472 break;
12473 }
12474 break;
12475 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012476 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012477 return;
12478 }
12479
12480 tg3_nvram_get_pagesize(tp, nvcfg1);
12481 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012482 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012483}
12484
Linus Torvalds1da177e2005-04-16 15:20:36 -070012485/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12486static void __devinit tg3_nvram_init(struct tg3 *tp)
12487{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012488 tw32_f(GRC_EEPROM_ADDR,
12489 (EEPROM_ADDR_FSM_RESET |
12490 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12491 EEPROM_ADDR_CLKPERD_SHIFT)));
12492
Michael Chan9d57f012006-12-07 00:23:25 -080012493 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012494
12495 /* Enable seeprom accesses. */
12496 tw32_f(GRC_LOCAL_CTRL,
12497 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12498 udelay(100);
12499
12500 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12501 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012502 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012503
Michael Chanec41c7d2006-01-17 02:40:55 -080012504 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012505 netdev_warn(tp->dev,
12506 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012507 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012508 return;
12509 }
Michael Chane6af3012005-04-21 17:12:05 -070012510 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012511
Matt Carlson989a9d22007-05-05 11:51:05 -070012512 tp->nvram_size = 0;
12513
Michael Chan361b4ac2005-04-21 17:11:21 -070012514 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12515 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12517 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012518 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012519 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012521 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012522 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12523 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012524 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12525 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012526 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12527 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080012528 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012529 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12530 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012531 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012532 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12533 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012534 else
12535 tg3_get_nvram_info(tp);
12536
Matt Carlson989a9d22007-05-05 11:51:05 -070012537 if (tp->nvram_size == 0)
12538 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012539
Michael Chane6af3012005-04-21 17:12:05 -070012540 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012541 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012542
12543 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012544 tg3_flag_clear(tp, NVRAM);
12545 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012546
12547 tg3_get_eeprom_size(tp);
12548 }
12549}
12550
Linus Torvalds1da177e2005-04-16 15:20:36 -070012551static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12552 u32 offset, u32 len, u8 *buf)
12553{
12554 int i, j, rc = 0;
12555 u32 val;
12556
12557 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012558 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012559 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012560
12561 addr = offset + i;
12562
12563 memcpy(&data, buf + i, 4);
12564
Matt Carlson62cedd12009-04-20 14:52:29 -070012565 /*
12566 * The SEEPROM interface expects the data to always be opposite
12567 * the native endian format. We accomplish this by reversing
12568 * all the operations that would have been performed on the
12569 * data from a call to tg3_nvram_read_be32().
12570 */
12571 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012572
12573 val = tr32(GRC_EEPROM_ADDR);
12574 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12575
12576 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12577 EEPROM_ADDR_READ);
12578 tw32(GRC_EEPROM_ADDR, val |
12579 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12580 (addr & EEPROM_ADDR_ADDR_MASK) |
12581 EEPROM_ADDR_START |
12582 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012583
Michael Chan9d57f012006-12-07 00:23:25 -080012584 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012585 val = tr32(GRC_EEPROM_ADDR);
12586
12587 if (val & EEPROM_ADDR_COMPLETE)
12588 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012589 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012590 }
12591 if (!(val & EEPROM_ADDR_COMPLETE)) {
12592 rc = -EBUSY;
12593 break;
12594 }
12595 }
12596
12597 return rc;
12598}
12599
12600/* offset and length are dword aligned */
12601static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12602 u8 *buf)
12603{
12604 int ret = 0;
12605 u32 pagesize = tp->nvram_pagesize;
12606 u32 pagemask = pagesize - 1;
12607 u32 nvram_cmd;
12608 u8 *tmp;
12609
12610 tmp = kmalloc(pagesize, GFP_KERNEL);
12611 if (tmp == NULL)
12612 return -ENOMEM;
12613
12614 while (len) {
12615 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012616 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012617
12618 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012619
Linus Torvalds1da177e2005-04-16 15:20:36 -070012620 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012621 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12622 (__be32 *) (tmp + j));
12623 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012624 break;
12625 }
12626 if (ret)
12627 break;
12628
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012629 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012630 size = pagesize;
12631 if (len < size)
12632 size = len;
12633
12634 len -= size;
12635
12636 memcpy(tmp + page_off, buf, size);
12637
12638 offset = offset + (pagesize - page_off);
12639
Michael Chane6af3012005-04-21 17:12:05 -070012640 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012641
12642 /*
12643 * Before we can erase the flash page, we need
12644 * to issue a special "write enable" command.
12645 */
12646 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12647
12648 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12649 break;
12650
12651 /* Erase the target page */
12652 tw32(NVRAM_ADDR, phy_addr);
12653
12654 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12655 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12656
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012657 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012658 break;
12659
12660 /* Issue another write enable to start the write. */
12661 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12662
12663 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12664 break;
12665
12666 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012667 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012668
Al Virob9fc7dc2007-12-17 22:59:57 -080012669 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012670
Al Virob9fc7dc2007-12-17 22:59:57 -080012671 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012672
12673 tw32(NVRAM_ADDR, phy_addr + j);
12674
12675 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12676 NVRAM_CMD_WR;
12677
12678 if (j == 0)
12679 nvram_cmd |= NVRAM_CMD_FIRST;
12680 else if (j == (pagesize - 4))
12681 nvram_cmd |= NVRAM_CMD_LAST;
12682
12683 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12684 break;
12685 }
12686 if (ret)
12687 break;
12688 }
12689
12690 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12691 tg3_nvram_exec_cmd(tp, nvram_cmd);
12692
12693 kfree(tmp);
12694
12695 return ret;
12696}
12697
12698/* offset and length are dword aligned */
12699static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12700 u8 *buf)
12701{
12702 int i, ret = 0;
12703
12704 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012705 u32 page_off, phy_addr, nvram_cmd;
12706 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012707
12708 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012709 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012710
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012711 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012712
Michael Chan18201802006-03-20 22:29:15 -080012713 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012714
12715 tw32(NVRAM_ADDR, phy_addr);
12716
12717 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12718
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012719 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012720 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012721 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012722 nvram_cmd |= NVRAM_CMD_LAST;
12723
12724 if (i == (len - 4))
12725 nvram_cmd |= NVRAM_CMD_LAST;
12726
Matt Carlson321d32a2008-11-21 17:22:19 -080012727 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012728 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012729 (tp->nvram_jedecnum == JEDEC_ST) &&
12730 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012731
12732 if ((ret = tg3_nvram_exec_cmd(tp,
12733 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12734 NVRAM_CMD_DONE)))
12735
12736 break;
12737 }
Joe Perches63c3a662011-04-26 08:12:10 +000012738 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012739 /* We always do complete word writes to eeprom. */
12740 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12741 }
12742
12743 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12744 break;
12745 }
12746 return ret;
12747}
12748
12749/* offset and length are dword aligned */
12750static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12751{
12752 int ret;
12753
Joe Perches63c3a662011-04-26 08:12:10 +000012754 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012755 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12756 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012757 udelay(40);
12758 }
12759
Joe Perches63c3a662011-04-26 08:12:10 +000012760 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012761 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012762 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012763 u32 grc_mode;
12764
Michael Chanec41c7d2006-01-17 02:40:55 -080012765 ret = tg3_nvram_lock(tp);
12766 if (ret)
12767 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012768
Michael Chane6af3012005-04-21 17:12:05 -070012769 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012770 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012771 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012772
12773 grc_mode = tr32(GRC_MODE);
12774 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12775
Joe Perches63c3a662011-04-26 08:12:10 +000012776 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012777 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12778 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012779 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012780 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12781 buf);
12782 }
12783
12784 grc_mode = tr32(GRC_MODE);
12785 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12786
Michael Chane6af3012005-04-21 17:12:05 -070012787 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012788 tg3_nvram_unlock(tp);
12789 }
12790
Joe Perches63c3a662011-04-26 08:12:10 +000012791 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012792 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012793 udelay(40);
12794 }
12795
12796 return ret;
12797}
12798
12799struct subsys_tbl_ent {
12800 u16 subsys_vendor, subsys_devid;
12801 u32 phy_id;
12802};
12803
Matt Carlson24daf2b2010-02-17 15:17:02 +000012804static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012805 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012806 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012807 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012808 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012809 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012810 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012811 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012812 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12813 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12814 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012815 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012816 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012817 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012818 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12819 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12820 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012821 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012822 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012823 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012824 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012825 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012826 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012827 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012828
12829 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012830 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012831 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012832 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012833 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012834 { TG3PCI_SUBVENDOR_ID_3COM,
12835 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12836 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012837 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012838 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012839 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012840
12841 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012842 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012843 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012844 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012845 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012846 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012847 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012848 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012849 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012850
12851 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012852 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012853 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012854 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012855 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012856 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12857 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12858 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012859 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012860 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012861 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012862
12863 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012864 { TG3PCI_SUBVENDOR_ID_IBM,
12865 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012866};
12867
Matt Carlson24daf2b2010-02-17 15:17:02 +000012868static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012869{
12870 int i;
12871
12872 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12873 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12874 tp->pdev->subsystem_vendor) &&
12875 (subsys_id_to_phy_id[i].subsys_devid ==
12876 tp->pdev->subsystem_device))
12877 return &subsys_id_to_phy_id[i];
12878 }
12879 return NULL;
12880}
12881
Michael Chan7d0c41e2005-04-21 17:06:20 -070012882static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012883{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012884 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070012885
Matt Carlson79eb6902010-02-17 15:17:03 +000012886 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012887 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12888
Gary Zambranoa85feb82007-05-05 11:52:19 -070012889 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000012890 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12891 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080012892
Michael Chanb5d37722006-09-27 16:06:21 -070012893 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012894 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012895 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12896 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012897 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012898 val = tr32(VCPU_CFGSHDW);
12899 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000012900 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070012901 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012902 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012903 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012904 device_set_wakeup_enable(&tp->pdev->dev, true);
12905 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012906 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012907 }
12908
Linus Torvalds1da177e2005-04-16 15:20:36 -070012909 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12910 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12911 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012912 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012913 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012914
12915 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12916 tp->nic_sram_data_cfg = nic_cfg;
12917
12918 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12919 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000012920 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12921 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12922 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012923 (ver > 0) && (ver < 0x100))
12924 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12925
Matt Carlsona9daf362008-05-25 23:49:44 -070012926 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12927 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12928
Linus Torvalds1da177e2005-04-16 15:20:36 -070012929 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12930 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12931 eeprom_phy_serdes = 1;
12932
12933 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12934 if (nic_phy_id != 0) {
12935 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12936 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12937
12938 eeprom_phy_id = (id1 >> 16) << 10;
12939 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12940 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12941 } else
12942 eeprom_phy_id = 0;
12943
Michael Chan7d0c41e2005-04-21 17:06:20 -070012944 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012945 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000012946 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012947 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012948 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012949 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012950 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012951
Joe Perches63c3a662011-04-26 08:12:10 +000012952 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012953 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12954 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012955 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012956 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12957
12958 switch (led_cfg) {
12959 default:
12960 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12961 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12962 break;
12963
12964 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12965 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12966 break;
12967
12968 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12969 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012970
12971 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12972 * read on some older 5700/5701 bootcode.
12973 */
12974 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12975 ASIC_REV_5700 ||
12976 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12977 ASIC_REV_5701)
12978 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12979
Linus Torvalds1da177e2005-04-16 15:20:36 -070012980 break;
12981
12982 case SHASTA_EXT_LED_SHARED:
12983 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12984 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12985 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12986 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12987 LED_CTRL_MODE_PHY_2);
12988 break;
12989
12990 case SHASTA_EXT_LED_MAC:
12991 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12992 break;
12993
12994 case SHASTA_EXT_LED_COMBO:
12995 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12996 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12997 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12998 LED_CTRL_MODE_PHY_2);
12999 break;
13000
Stephen Hemminger855e1112008-04-16 16:37:28 -070013001 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013002
13003 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13004 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
13005 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
13006 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
13007
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013008 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
13009 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080013010
Michael Chan9d26e212006-12-07 00:21:14 -080013011 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000013012 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013013 if ((tp->pdev->subsystem_vendor ==
13014 PCI_VENDOR_ID_ARIMA) &&
13015 (tp->pdev->subsystem_device == 0x205a ||
13016 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000013017 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080013018 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000013019 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
13020 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080013021 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013022
13023 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000013024 tg3_flag_set(tp, ENABLE_ASF);
13025 if (tg3_flag(tp, 5750_PLUS))
13026 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013027 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013028
13029 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013030 tg3_flag(tp, 5750_PLUS))
13031 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080013032
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013033 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070013034 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000013035 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013036
Joe Perches63c3a662011-04-26 08:12:10 +000013037 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013038 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013039 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000013040 device_set_wakeup_enable(&tp->pdev->dev, true);
13041 }
Matt Carlson0527ba32007-10-10 18:03:30 -070013042
Linus Torvalds1da177e2005-04-16 15:20:36 -070013043 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013044 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013045
13046 /* serdes signal pre-emphasis in register 0x590 set by */
13047 /* bootcode if bit 18 is set */
13048 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013049 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070013050
Joe Perches63c3a662011-04-26 08:12:10 +000013051 if ((tg3_flag(tp, 57765_PLUS) ||
13052 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13053 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080013054 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013055 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080013056
Joe Perches63c3a662011-04-26 08:12:10 +000013057 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000013058 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000013059 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070013060 u32 cfg3;
13061
13062 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
13063 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000013064 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070013065 }
Matt Carlsona9daf362008-05-25 23:49:44 -070013066
Matt Carlson14417062010-02-17 15:16:59 +000013067 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000013068 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070013069 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013070 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070013071 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000013072 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013073 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080013074done:
Joe Perches63c3a662011-04-26 08:12:10 +000013075 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013076 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000013077 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000013078 else
13079 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070013080}
13081
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013082static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
13083{
13084 int i;
13085 u32 val;
13086
13087 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13088 tw32(OTP_CTRL, cmd);
13089
13090 /* Wait for up to 1 ms for command to execute. */
13091 for (i = 0; i < 100; i++) {
13092 val = tr32(OTP_STATUS);
13093 if (val & OTP_STATUS_CMD_DONE)
13094 break;
13095 udelay(10);
13096 }
13097
13098 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13099}
13100
13101/* Read the gphy configuration from the OTP region of the chip. The gphy
13102 * configuration is a 32-bit value that straddles the alignment boundary.
13103 * We do two 32-bit reads and then shift and merge the results.
13104 */
13105static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13106{
13107 u32 bhalf_otp, thalf_otp;
13108
13109 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13110
13111 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13112 return 0;
13113
13114 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13115
13116 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13117 return 0;
13118
13119 thalf_otp = tr32(OTP_READ_DATA);
13120
13121 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13122
13123 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13124 return 0;
13125
13126 bhalf_otp = tr32(OTP_READ_DATA);
13127
13128 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13129}
13130
Matt Carlsone256f8a2011-03-09 16:58:24 +000013131static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13132{
13133 u32 adv = ADVERTISED_Autoneg |
13134 ADVERTISED_Pause;
13135
13136 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13137 adv |= ADVERTISED_1000baseT_Half |
13138 ADVERTISED_1000baseT_Full;
13139
13140 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13141 adv |= ADVERTISED_100baseT_Half |
13142 ADVERTISED_100baseT_Full |
13143 ADVERTISED_10baseT_Half |
13144 ADVERTISED_10baseT_Full |
13145 ADVERTISED_TP;
13146 else
13147 adv |= ADVERTISED_FIBRE;
13148
13149 tp->link_config.advertising = adv;
13150 tp->link_config.speed = SPEED_INVALID;
13151 tp->link_config.duplex = DUPLEX_INVALID;
13152 tp->link_config.autoneg = AUTONEG_ENABLE;
13153 tp->link_config.active_speed = SPEED_INVALID;
13154 tp->link_config.active_duplex = DUPLEX_INVALID;
13155 tp->link_config.orig_speed = SPEED_INVALID;
13156 tp->link_config.orig_duplex = DUPLEX_INVALID;
13157 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13158}
13159
Michael Chan7d0c41e2005-04-21 17:06:20 -070013160static int __devinit tg3_phy_probe(struct tg3 *tp)
13161{
13162 u32 hw_phy_id_1, hw_phy_id_2;
13163 u32 hw_phy_id, hw_phy_id_masked;
13164 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013165
Matt Carlsone256f8a2011-03-09 16:58:24 +000013166 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013167 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013168 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13169
Joe Perches63c3a662011-04-26 08:12:10 +000013170 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013171 return tg3_phy_init(tp);
13172
Linus Torvalds1da177e2005-04-16 15:20:36 -070013173 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013174 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013175 */
13176 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013177 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013178 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013179 } else {
13180 /* Now read the physical PHY_ID from the chip and verify
13181 * that it is sane. If it doesn't look good, we fall back
13182 * to either the hard-coded table based PHY_ID and failing
13183 * that the value found in the eeprom area.
13184 */
13185 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13186 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13187
13188 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13189 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13190 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13191
Matt Carlson79eb6902010-02-17 15:17:03 +000013192 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013193 }
13194
Matt Carlson79eb6902010-02-17 15:17:03 +000013195 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013196 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013197 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013198 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013199 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013200 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013201 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013202 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013203 /* Do nothing, phy ID already set up in
13204 * tg3_get_eeprom_hw_cfg().
13205 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013206 } else {
13207 struct subsys_tbl_ent *p;
13208
13209 /* No eeprom signature? Try the hardcoded
13210 * subsys device table.
13211 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013212 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013213 if (!p)
13214 return -ENODEV;
13215
13216 tp->phy_id = p->phy_id;
13217 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013218 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013219 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013220 }
13221 }
13222
Matt Carlsona6b68da2010-12-06 08:28:52 +000013223 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013224 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13225 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13226 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013227 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13228 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13229 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013230 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13231
Matt Carlsone256f8a2011-03-09 16:58:24 +000013232 tg3_phy_init_link_config(tp);
13233
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013234 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013235 !tg3_flag(tp, ENABLE_APE) &&
13236 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013237 u32 bmsr, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013238
13239 tg3_readphy(tp, MII_BMSR, &bmsr);
13240 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13241 (bmsr & BMSR_LSTATUS))
13242 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013243
Linus Torvalds1da177e2005-04-16 15:20:36 -070013244 err = tg3_phy_reset(tp);
13245 if (err)
13246 return err;
13247
Matt Carlson42b64a42011-05-19 12:12:49 +000013248 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013249
Michael Chan3600d912006-12-07 00:21:48 -080013250 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13251 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13252 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13253 if (!tg3_copper_is_advertising_all(tp, mask)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013254 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13255 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013256
13257 tg3_writephy(tp, MII_BMCR,
13258 BMCR_ANENABLE | BMCR_ANRESTART);
13259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013260 }
13261
13262skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013263 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013264 err = tg3_init_5401phy_dsp(tp);
13265 if (err)
13266 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013267
Linus Torvalds1da177e2005-04-16 15:20:36 -070013268 err = tg3_init_5401phy_dsp(tp);
13269 }
13270
Linus Torvalds1da177e2005-04-16 15:20:36 -070013271 return err;
13272}
13273
Matt Carlson184b8902010-04-05 10:19:25 +000013274static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013275{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013276 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013277 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013278 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013279 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013280
Matt Carlson535a4902011-07-20 10:20:56 +000013281 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013282 if (!vpd_data)
13283 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013284
Matt Carlson535a4902011-07-20 10:20:56 +000013285 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013286 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013287 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013288
13289 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13290 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13291 i += PCI_VPD_LRDT_TAG_SIZE;
13292
Matt Carlson535a4902011-07-20 10:20:56 +000013293 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013294 goto out_not_found;
13295
Matt Carlson184b8902010-04-05 10:19:25 +000013296 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13297 PCI_VPD_RO_KEYWORD_MFR_ID);
13298 if (j > 0) {
13299 len = pci_vpd_info_field_size(&vpd_data[j]);
13300
13301 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13302 if (j + len > block_end || len != 4 ||
13303 memcmp(&vpd_data[j], "1028", 4))
13304 goto partno;
13305
13306 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13307 PCI_VPD_RO_KEYWORD_VENDOR0);
13308 if (j < 0)
13309 goto partno;
13310
13311 len = pci_vpd_info_field_size(&vpd_data[j]);
13312
13313 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13314 if (j + len > block_end)
13315 goto partno;
13316
13317 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013318 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013319 }
13320
13321partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013322 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13323 PCI_VPD_RO_KEYWORD_PARTNO);
13324 if (i < 0)
13325 goto out_not_found;
13326
13327 len = pci_vpd_info_field_size(&vpd_data[i]);
13328
13329 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13330 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013331 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013332 goto out_not_found;
13333
13334 memcpy(tp->board_part_number, &vpd_data[i], len);
13335
Linus Torvalds1da177e2005-04-16 15:20:36 -070013336out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013337 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013338 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013339 return;
13340
13341out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13343 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13344 strcpy(tp->board_part_number, "BCM5717");
13345 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13346 strcpy(tp->board_part_number, "BCM5718");
13347 else
13348 goto nomatch;
13349 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13350 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13351 strcpy(tp->board_part_number, "BCM57780");
13352 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13353 strcpy(tp->board_part_number, "BCM57760");
13354 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13355 strcpy(tp->board_part_number, "BCM57790");
13356 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13357 strcpy(tp->board_part_number, "BCM57788");
13358 else
13359 goto nomatch;
13360 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13361 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13362 strcpy(tp->board_part_number, "BCM57761");
13363 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13364 strcpy(tp->board_part_number, "BCM57765");
13365 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13366 strcpy(tp->board_part_number, "BCM57781");
13367 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13368 strcpy(tp->board_part_number, "BCM57785");
13369 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13370 strcpy(tp->board_part_number, "BCM57791");
13371 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13372 strcpy(tp->board_part_number, "BCM57795");
13373 else
13374 goto nomatch;
13375 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013376 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013377 } else {
13378nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013379 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013381}
13382
Matt Carlson9c8a6202007-10-21 16:16:08 -070013383static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13384{
13385 u32 val;
13386
Matt Carlsone4f34112009-02-25 14:25:00 +000013387 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013388 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013389 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013390 val != 0)
13391 return 0;
13392
13393 return 1;
13394}
13395
Matt Carlsonacd9c112009-02-25 14:26:33 +000013396static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13397{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013398 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013399 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013400 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013401
13402 if (tg3_nvram_read(tp, 0xc, &offset) ||
13403 tg3_nvram_read(tp, 0x4, &start))
13404 return;
13405
13406 offset = tg3_nvram_logical_addr(tp, offset);
13407
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013408 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013409 return;
13410
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013411 if ((val & 0xfc000000) == 0x0c000000) {
13412 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013413 return;
13414
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013415 if (val == 0)
13416 newver = true;
13417 }
13418
Matt Carlson75f99362010-04-05 10:19:24 +000013419 dst_off = strlen(tp->fw_ver);
13420
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013421 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013422 if (TG3_VER_SIZE - dst_off < 16 ||
13423 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013424 return;
13425
13426 offset = offset + ver_offset - start;
13427 for (i = 0; i < 16; i += 4) {
13428 __be32 v;
13429 if (tg3_nvram_read_be32(tp, offset + i, &v))
13430 return;
13431
Matt Carlson75f99362010-04-05 10:19:24 +000013432 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013433 }
13434 } else {
13435 u32 major, minor;
13436
13437 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13438 return;
13439
13440 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13441 TG3_NVM_BCVER_MAJSFT;
13442 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013443 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13444 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013445 }
13446}
13447
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013448static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13449{
13450 u32 val, major, minor;
13451
13452 /* Use native endian representation */
13453 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13454 return;
13455
13456 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13457 TG3_NVM_HWSB_CFG1_MAJSFT;
13458 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13459 TG3_NVM_HWSB_CFG1_MINSFT;
13460
13461 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13462}
13463
Matt Carlsondfe00d72008-11-21 17:19:41 -080013464static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13465{
13466 u32 offset, major, minor, build;
13467
Matt Carlson75f99362010-04-05 10:19:24 +000013468 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013469
13470 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13471 return;
13472
13473 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13474 case TG3_EEPROM_SB_REVISION_0:
13475 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13476 break;
13477 case TG3_EEPROM_SB_REVISION_2:
13478 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13479 break;
13480 case TG3_EEPROM_SB_REVISION_3:
13481 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13482 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013483 case TG3_EEPROM_SB_REVISION_4:
13484 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13485 break;
13486 case TG3_EEPROM_SB_REVISION_5:
13487 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13488 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013489 case TG3_EEPROM_SB_REVISION_6:
13490 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13491 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013492 default:
13493 return;
13494 }
13495
Matt Carlsone4f34112009-02-25 14:25:00 +000013496 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013497 return;
13498
13499 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13500 TG3_EEPROM_SB_EDH_BLD_SHFT;
13501 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13502 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13503 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13504
13505 if (minor > 99 || build > 26)
13506 return;
13507
Matt Carlson75f99362010-04-05 10:19:24 +000013508 offset = strlen(tp->fw_ver);
13509 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13510 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013511
13512 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013513 offset = strlen(tp->fw_ver);
13514 if (offset < TG3_VER_SIZE - 1)
13515 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013516 }
13517}
13518
Matt Carlsonacd9c112009-02-25 14:26:33 +000013519static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013520{
13521 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013522 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013523
13524 for (offset = TG3_NVM_DIR_START;
13525 offset < TG3_NVM_DIR_END;
13526 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013527 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013528 return;
13529
13530 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13531 break;
13532 }
13533
13534 if (offset == TG3_NVM_DIR_END)
13535 return;
13536
Joe Perches63c3a662011-04-26 08:12:10 +000013537 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013538 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013539 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013540 return;
13541
Matt Carlsone4f34112009-02-25 14:25:00 +000013542 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013543 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013544 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013545 return;
13546
13547 offset += val - start;
13548
Matt Carlsonacd9c112009-02-25 14:26:33 +000013549 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013550
Matt Carlsonacd9c112009-02-25 14:26:33 +000013551 tp->fw_ver[vlen++] = ',';
13552 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013553
13554 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013555 __be32 v;
13556 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013557 return;
13558
Al Virob9fc7dc2007-12-17 22:59:57 -080013559 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013560
Matt Carlsonacd9c112009-02-25 14:26:33 +000013561 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13562 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013563 break;
13564 }
13565
Matt Carlsonacd9c112009-02-25 14:26:33 +000013566 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13567 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013568 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013569}
13570
Matt Carlson7fd76442009-02-25 14:27:20 +000013571static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13572{
13573 int vlen;
13574 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013575 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013576
Joe Perches63c3a662011-04-26 08:12:10 +000013577 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013578 return;
13579
13580 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13581 if (apedata != APE_SEG_SIG_MAGIC)
13582 return;
13583
13584 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13585 if (!(apedata & APE_FW_STATUS_READY))
13586 return;
13587
13588 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13589
Matt Carlsondc6d0742010-09-15 08:59:55 +000013590 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013591 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013592 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013593 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013594 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013595 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013596
Matt Carlson7fd76442009-02-25 14:27:20 +000013597 vlen = strlen(tp->fw_ver);
13598
Matt Carlsonecc79642010-08-02 11:26:01 +000013599 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13600 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013601 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13602 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13603 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13604 (apedata & APE_FW_VERSION_BLDMSK));
13605}
13606
Matt Carlsonacd9c112009-02-25 14:26:33 +000013607static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13608{
13609 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013610 bool vpd_vers = false;
13611
13612 if (tp->fw_ver[0] != 0)
13613 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013614
Joe Perches63c3a662011-04-26 08:12:10 +000013615 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013616 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013617 return;
13618 }
13619
Matt Carlsonacd9c112009-02-25 14:26:33 +000013620 if (tg3_nvram_read(tp, 0, &val))
13621 return;
13622
13623 if (val == TG3_EEPROM_MAGIC)
13624 tg3_read_bc_ver(tp);
13625 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13626 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013627 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13628 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013629 else
13630 return;
13631
Matt Carlsonc9cab242011-07-13 09:27:27 +000013632 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013633 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013634
Matt Carlsonc9cab242011-07-13 09:27:27 +000013635 if (tg3_flag(tp, ENABLE_APE)) {
13636 if (tg3_flag(tp, ENABLE_ASF))
13637 tg3_read_dash_ver(tp);
13638 } else if (tg3_flag(tp, ENABLE_ASF)) {
13639 tg3_read_mgmtfw_ver(tp);
13640 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013641
Matt Carlson75f99362010-04-05 10:19:24 +000013642done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013643 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013644}
13645
Michael Chan7544b092007-05-05 13:08:32 -070013646static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13647
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013648static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13649{
Joe Perches63c3a662011-04-26 08:12:10 +000013650 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013651 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013652 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013653 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013654 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013655 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013656}
13657
Matt Carlson41434702011-03-09 16:58:22 +000013658static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013659 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13660 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13661 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13662 { },
13663};
13664
Linus Torvalds1da177e2005-04-16 15:20:36 -070013665static int __devinit tg3_get_invariants(struct tg3 *tp)
13666{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013667 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013668 u32 pci_state_reg, grc_misc_cfg;
13669 u32 val;
13670 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013671 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013672
Linus Torvalds1da177e2005-04-16 15:20:36 -070013673 /* Force memory write invalidate off. If we leave it on,
13674 * then on 5700_BX chips we have to enable a workaround.
13675 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13676 * to match the cacheline size. The Broadcom driver have this
13677 * workaround but turns MWI off all the times so never uses
13678 * it. This seems to suggest that the workaround is insufficient.
13679 */
13680 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13681 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13682 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13683
Matt Carlson16821282011-07-13 09:27:28 +000013684 /* Important! -- Make sure register accesses are byteswapped
13685 * correctly. Also, for those chips that require it, make
13686 * sure that indirect register accesses are enabled before
13687 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013688 */
13689 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13690 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013691 tp->misc_host_ctrl |= (misc_ctrl_reg &
13692 MISC_HOST_CTRL_CHIPREV);
13693 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13694 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013695
13696 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13697 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013698 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13699 u32 prod_id_asic_rev;
13700
Matt Carlson5001e2f2009-11-13 13:03:51 +000013701 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13702 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013703 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13704 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013705 pci_read_config_dword(tp->pdev,
13706 TG3PCI_GEN2_PRODID_ASICREV,
13707 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013708 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13709 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13710 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13711 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13712 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13713 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13714 pci_read_config_dword(tp->pdev,
13715 TG3PCI_GEN15_PRODID_ASICREV,
13716 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013717 else
13718 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13719 &prod_id_asic_rev);
13720
Matt Carlson321d32a2008-11-21 17:22:19 -080013721 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013723
Michael Chanff645be2005-04-21 17:09:53 -070013724 /* Wrong chip ID in 5752 A0. This code can be removed later
13725 * as A0 is not in production.
13726 */
13727 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13728 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13729
Michael Chan68929142005-08-09 20:17:14 -070013730 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13731 * we need to disable memory and use config. cycles
13732 * only to access all registers. The 5702/03 chips
13733 * can mistakenly decode the special cycles from the
13734 * ICH chipsets as memory write cycles, causing corruption
13735 * of register and memory space. Only certain ICH bridges
13736 * will drive special cycles with non-zero data during the
13737 * address phase which can fall within the 5703's address
13738 * range. This is not an ICH bug as the PCI spec allows
13739 * non-zero address during special cycles. However, only
13740 * these ICH bridges are known to drive non-zero addresses
13741 * during special cycles.
13742 *
13743 * Since special cycles do not cross PCI bridges, we only
13744 * enable this workaround if the 5703 is on the secondary
13745 * bus of these ICH bridges.
13746 */
13747 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13748 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13749 static struct tg3_dev_id {
13750 u32 vendor;
13751 u32 device;
13752 u32 rev;
13753 } ich_chipsets[] = {
13754 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13755 PCI_ANY_ID },
13756 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13757 PCI_ANY_ID },
13758 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13759 0xa },
13760 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13761 PCI_ANY_ID },
13762 { },
13763 };
13764 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13765 struct pci_dev *bridge = NULL;
13766
13767 while (pci_id->vendor != 0) {
13768 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13769 bridge);
13770 if (!bridge) {
13771 pci_id++;
13772 continue;
13773 }
13774 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013775 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013776 continue;
13777 }
13778 if (bridge->subordinate &&
13779 (bridge->subordinate->number ==
13780 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013781 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013782 pci_dev_put(bridge);
13783 break;
13784 }
13785 }
13786 }
13787
Matt Carlson6ff6f812011-05-19 12:12:54 +000013788 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013789 static struct tg3_dev_id {
13790 u32 vendor;
13791 u32 device;
13792 } bridge_chipsets[] = {
13793 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13794 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13795 { },
13796 };
13797 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13798 struct pci_dev *bridge = NULL;
13799
13800 while (pci_id->vendor != 0) {
13801 bridge = pci_get_device(pci_id->vendor,
13802 pci_id->device,
13803 bridge);
13804 if (!bridge) {
13805 pci_id++;
13806 continue;
13807 }
13808 if (bridge->subordinate &&
13809 (bridge->subordinate->number <=
13810 tp->pdev->bus->number) &&
13811 (bridge->subordinate->subordinate >=
13812 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013813 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070013814 pci_dev_put(bridge);
13815 break;
13816 }
13817 }
13818 }
13819
Michael Chan4a29cc22006-03-19 13:21:12 -080013820 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13821 * DMA addresses > 40-bit. This bridge may have other additional
13822 * 57xx devices behind it in some 4-port NIC designs for example.
13823 * Any tg3 device found behind the bridge will also need the 40-bit
13824 * DMA workaround.
13825 */
Michael Chana4e2b342005-10-26 15:46:52 -070013826 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13827 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000013828 tg3_flag_set(tp, 5780_CLASS);
13829 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070013830 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000013831 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013832 struct pci_dev *bridge = NULL;
13833
13834 do {
13835 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13836 PCI_DEVICE_ID_SERVERWORKS_EPB,
13837 bridge);
13838 if (bridge && bridge->subordinate &&
13839 (bridge->subordinate->number <=
13840 tp->pdev->bus->number) &&
13841 (bridge->subordinate->subordinate >=
13842 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013843 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080013844 pci_dev_put(bridge);
13845 break;
13846 }
13847 } while (bridge);
13848 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013849
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013850 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000013851 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070013852 tp->pdev_peer = tg3_find_peer(tp);
13853
Matt Carlsonc885e822010-08-02 11:25:57 +000013854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013855 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13856 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000013857 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000013858
13859 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013860 tg3_flag(tp, 5717_PLUS))
13861 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000013862
Matt Carlson321d32a2008-11-21 17:22:19 -080013863 /* Intentionally exclude ASIC_REV_5906 */
13864 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad12006-03-20 22:27:35 -080013865 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013866 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013867 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013868 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013869 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013870 tg3_flag(tp, 57765_PLUS))
13871 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080013872
13873 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13874 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013875 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013876 tg3_flag(tp, 5755_PLUS) ||
13877 tg3_flag(tp, 5780_CLASS))
13878 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070013879
Matt Carlson6ff6f812011-05-19 12:12:54 +000013880 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013881 tg3_flag(tp, 5750_PLUS))
13882 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070013883
Matt Carlson507399f2009-11-13 13:03:37 +000013884 /* Determine TSO capabilities */
Matt Carlsona0512942011-07-27 14:20:54 +000013885 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
Matt Carlson4d163b72011-01-25 15:58:48 +000013886 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000013887 else if (tg3_flag(tp, 57765_PLUS))
13888 tg3_flag_set(tp, HW_TSO_3);
13889 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000013890 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000013891 tg3_flag_set(tp, HW_TSO_2);
13892 else if (tg3_flag(tp, 5750_PLUS)) {
13893 tg3_flag_set(tp, HW_TSO_1);
13894 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13896 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000013897 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013898 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13899 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13900 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013901 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13903 tp->fw_needed = FIRMWARE_TG3TSO5;
13904 else
13905 tp->fw_needed = FIRMWARE_TG3TSO;
13906 }
13907
Matt Carlsondabc5c62011-05-19 12:12:52 +000013908 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000013909 if (tg3_flag(tp, HW_TSO_1) ||
13910 tg3_flag(tp, HW_TSO_2) ||
13911 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsondabc5c62011-05-19 12:12:52 +000013912 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13913 tg3_flag_set(tp, TSO_CAPABLE);
13914 else {
13915 tg3_flag_clear(tp, TSO_CAPABLE);
13916 tg3_flag_clear(tp, TSO_BUG);
13917 tp->fw_needed = NULL;
13918 }
13919
13920 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13921 tp->fw_needed = FIRMWARE_TG3;
13922
Matt Carlson507399f2009-11-13 13:03:37 +000013923 tp->irq_max = 1;
13924
Joe Perches63c3a662011-04-26 08:12:10 +000013925 if (tg3_flag(tp, 5750_PLUS)) {
13926 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013927 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13928 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13929 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13930 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13931 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000013932 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013933
Joe Perches63c3a662011-04-26 08:12:10 +000013934 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013935 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013936 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070013937 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013938
Joe Perches63c3a662011-04-26 08:12:10 +000013939 if (tg3_flag(tp, 57765_PLUS)) {
13940 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000013941 tp->irq_max = TG3_IRQ_MAX_VECS;
13942 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013943 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013944
Matt Carlson2ffcc982011-05-19 12:12:44 +000013945 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000013946 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013947
Matt Carlsone31aa982011-07-27 14:20:53 +000013948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13949 tg3_flag_set(tp, 4K_FIFO_LIMIT);
13950
Joe Perches63c3a662011-04-26 08:12:10 +000013951 if (tg3_flag(tp, 5717_PLUS))
13952 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000013953
Joe Perches63c3a662011-04-26 08:12:10 +000013954 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlsona0512942011-07-27 14:20:54 +000013955 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
Joe Perches63c3a662011-04-26 08:12:10 +000013956 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000013957
Joe Perches63c3a662011-04-26 08:12:10 +000013958 if (!tg3_flag(tp, 5705_PLUS) ||
13959 tg3_flag(tp, 5780_CLASS) ||
13960 tg3_flag(tp, USE_JUMBO_BDFLAG))
13961 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070013962
Matt Carlson52f44902008-11-21 17:17:04 -080013963 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13964 &pci_state_reg);
13965
Jon Mason708ebb3a2011-06-27 12:56:50 +000013966 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013967 u16 lnkctl;
13968
Joe Perches63c3a662011-04-26 08:12:10 +000013969 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013970
Matt Carlsoncf790032010-11-24 08:31:48 +000013971 tp->pcie_readrq = 4096;
Matt Carlsond78b59f2011-04-05 14:22:46 +000013972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Matt Carlsonb4495ed2011-01-25 15:58:47 +000013974 tp->pcie_readrq = 2048;
Matt Carlsoncf790032010-11-24 08:31:48 +000013975
13976 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013977
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013978 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +000013979 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013980 &lnkctl);
13981 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000013982 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13983 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013984 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000013985 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000013986 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013987 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013988 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013989 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13990 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000013991 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b0592010-01-20 16:58:02 +000013992 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013993 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080013994 }
Matt Carlson52f44902008-11-21 17:17:04 -080013995 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000013996 /* BCM5785 devices are effectively PCIe devices, and should
13997 * follow PCIe codepaths, but do not have a PCIe capabilities
13998 * section.
13999 */
Joe Perches63c3a662011-04-26 08:12:10 +000014000 tg3_flag_set(tp, PCI_EXPRESS);
14001 } else if (!tg3_flag(tp, 5705_PLUS) ||
14002 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080014003 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
14004 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000014005 dev_err(&tp->pdev->dev,
14006 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080014007 return -EIO;
14008 }
14009
14010 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000014011 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080014012 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014013
Michael Chan399de502005-10-03 14:02:39 -070014014 /* If we have an AMD 762 or VIA K8T800 chipset, write
14015 * reordering to the mailbox registers done by the host
14016 * controller can cause major troubles. We read back from
14017 * every mailbox register write to force the writes to be
14018 * posted to the chip in order.
14019 */
Matt Carlson41434702011-03-09 16:58:22 +000014020 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000014021 !tg3_flag(tp, PCI_EXPRESS))
14022 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070014023
Matt Carlson69fc4052008-12-21 20:19:57 -080014024 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
14025 &tp->pci_cacheline_sz);
14026 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14027 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014028 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14029 tp->pci_lat_timer < 64) {
14030 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080014031 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
14032 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014033 }
14034
Matt Carlson16821282011-07-13 09:27:28 +000014035 /* Important! -- It is critical that the PCI-X hw workaround
14036 * situation is decided before the first MMIO register access.
14037 */
Matt Carlson52f44902008-11-21 17:17:04 -080014038 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
14039 /* 5700 BX chips need to have their TX producer index
14040 * mailboxes written twice to workaround a bug.
14041 */
Joe Perches63c3a662011-04-26 08:12:10 +000014042 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070014043
Matt Carlson52f44902008-11-21 17:17:04 -080014044 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014045 *
14046 * The workaround is to use indirect register accesses
14047 * for all chip writes not to mailbox registers.
14048 */
Joe Perches63c3a662011-04-26 08:12:10 +000014049 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014050 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014051
Joe Perches63c3a662011-04-26 08:12:10 +000014052 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014053
14054 /* The chip can have it's power management PCI config
14055 * space registers clobbered due to this bug.
14056 * So explicitly force the chip into D0 here.
14057 */
Matt Carlson9974a352007-10-07 23:27:28 -070014058 pci_read_config_dword(tp->pdev,
14059 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014060 &pm_reg);
14061 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
14062 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070014063 pci_write_config_dword(tp->pdev,
14064 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070014065 pm_reg);
14066
14067 /* Also, force SERR#/PERR# in PCI command. */
14068 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14069 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
14070 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14071 }
14072 }
14073
Linus Torvalds1da177e2005-04-16 15:20:36 -070014074 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014075 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014076 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000014077 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014078
14079 /* Chip-specific fixup from Broadcom driver */
14080 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
14081 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
14082 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
14083 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
14084 }
14085
Michael Chan1ee582d2005-08-09 20:16:46 -070014086 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070014087 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014088 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014089 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014090 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014091 tp->write32_tx_mbox = tg3_write32;
14092 tp->write32_rx_mbox = tg3_write32;
14093
14094 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014095 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014096 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014097 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014098 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014099 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14100 /*
14101 * Back to back register writes can cause problems on these
14102 * chips, the workaround is to read back all reg writes
14103 * except those to mailbox regs.
14104 *
14105 * See tg3_write_indirect_reg32().
14106 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014107 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014108 }
14109
Joe Perches63c3a662011-04-26 08:12:10 +000014110 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014111 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014112 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014113 tp->write32_rx_mbox = tg3_write_flush_reg32;
14114 }
Michael Chan20094932005-08-09 20:16:32 -070014115
Joe Perches63c3a662011-04-26 08:12:10 +000014116 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014117 tp->read32 = tg3_read_indirect_reg32;
14118 tp->write32 = tg3_write_indirect_reg32;
14119 tp->read32_mbox = tg3_read_indirect_mbox;
14120 tp->write32_mbox = tg3_write_indirect_mbox;
14121 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14122 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14123
14124 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014125 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014126
14127 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14128 pci_cmd &= ~PCI_COMMAND_MEMORY;
14129 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14130 }
Michael Chanb5d37722006-09-27 16:06:21 -070014131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14132 tp->read32_mbox = tg3_read32_mbox_5906;
14133 tp->write32_mbox = tg3_write32_mbox_5906;
14134 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14135 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14136 }
Michael Chan68929142005-08-09 20:17:14 -070014137
Michael Chanbbadf502006-04-06 21:46:34 -070014138 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014139 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014140 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014141 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014142 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014143
Matt Carlson16821282011-07-13 09:27:28 +000014144 /* The memory arbiter has to be enabled in order for SRAM accesses
14145 * to succeed. Normally on powerup the tg3 chip firmware will make
14146 * sure it is enabled, but other entities such as system netboot
14147 * code might disable it.
14148 */
14149 val = tr32(MEMARB_MODE);
14150 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14151
Matt Carlson69f11c92011-07-13 09:27:30 +000014152 if (tg3_flag(tp, PCIX_MODE)) {
14153 pci_read_config_dword(tp->pdev,
14154 tp->pcix_cap + PCI_X_STATUS, &val);
14155 tp->pci_fn = val & 0x7;
14156 } else {
14157 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14158 }
14159
Michael Chan7d0c41e2005-04-21 17:06:20 -070014160 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014161 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014162 * determined before calling tg3_set_power_state() so that
14163 * we know whether or not to switch out of Vaux power.
14164 * When the flag is set, it means that GPIO1 is used for eeprom
14165 * write protect and also implies that it is a LOM where GPIOs
14166 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014167 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014168 tg3_get_eeprom_hw_cfg(tp);
14169
Joe Perches63c3a662011-04-26 08:12:10 +000014170 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014171 /* Allow reads and writes to the
14172 * APE register and memory space.
14173 */
14174 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000014175 PCISTATE_ALLOW_APE_SHMEM_WR |
14176 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014177 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14178 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014179
14180 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014181 }
14182
Matt Carlson9936bcf2007-10-10 18:03:07 -070014183 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014184 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014186 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014187 tg3_flag(tp, 57765_PLUS))
14188 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014189
Matt Carlson16821282011-07-13 09:27:28 +000014190 /* Set up tp->grc_local_ctrl before calling
14191 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14192 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014193 * It is also used as eeprom write protect on LOMs.
14194 */
14195 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014196 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014197 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014198 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14199 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014200 /* Unused GPIO3 must be driven as output on 5752 because there
14201 * are no pull-up resistors on unused GPIO pins.
14202 */
14203 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14204 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014205
Matt Carlson321d32a2008-11-21 17:22:19 -080014206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014207 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14208 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080014209 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14210
Matt Carlson8d519ab2009-04-20 06:58:01 +000014211 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14212 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014213 /* Turn off the debug UART. */
14214 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014215 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014216 /* Keep VMain power. */
14217 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14218 GRC_LCLCTRL_GPIO_OUTPUT0;
14219 }
14220
Matt Carlson16821282011-07-13 09:27:28 +000014221 /* Switch out of Vaux if it is a NIC */
14222 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014223
Linus Torvalds1da177e2005-04-16 15:20:36 -070014224 /* Derive initial jumbo mode from MTU assigned in
14225 * ether_setup() via the alloc_etherdev() call
14226 */
Joe Perches63c3a662011-04-26 08:12:10 +000014227 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14228 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014229
14230 /* Determine WakeOnLan speed to use. */
14231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14232 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14233 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14234 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014235 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014236 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014237 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014238 }
14239
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014240 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014241 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014242
Linus Torvalds1da177e2005-04-16 15:20:36 -070014243 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014244 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14245 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014246 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014247 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014248 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14249 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14250 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014251
14252 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14253 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014254 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014255 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014256 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014257
Joe Perches63c3a662011-04-26 08:12:10 +000014258 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014259 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014260 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014261 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014262 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014263 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014264 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14266 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014267 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14268 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014269 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014270 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014271 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014272 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014273 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014275
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14277 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14278 tp->phy_otp = tg3_read_otp_phycfg(tp);
14279 if (tp->phy_otp == 0)
14280 tp->phy_otp = TG3_OTP_DEFAULT;
14281 }
14282
Joe Perches63c3a662011-04-26 08:12:10 +000014283 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014284 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14285 else
14286 tp->mi_mode = MAC_MI_MODE_BASE;
14287
Linus Torvalds1da177e2005-04-16 15:20:36 -070014288 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014289 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14290 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14291 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14292
Matt Carlson4d958472011-04-20 07:57:35 +000014293 /* Set these bits to enable statistics workaround. */
14294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14295 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14296 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14297 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14298 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14299 }
14300
Matt Carlson321d32a2008-11-21 17:22:19 -080014301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014303 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014304
Matt Carlson158d7ab2008-05-29 01:37:54 -070014305 err = tg3_mdio_init(tp);
14306 if (err)
14307 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014308
14309 /* Initialize data/descriptor byte/word swapping. */
14310 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14312 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14313 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14314 GRC_MODE_B2HRX_ENABLE |
14315 GRC_MODE_HTX2B_ENABLE |
14316 GRC_MODE_HOST_STACKUP);
14317 else
14318 val &= GRC_MODE_HOST_STACKUP;
14319
Linus Torvalds1da177e2005-04-16 15:20:36 -070014320 tw32(GRC_MODE, val | tp->grc_mode);
14321
14322 tg3_switch_clocks(tp);
14323
14324 /* Clear this out for sanity. */
14325 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14326
14327 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14328 &pci_state_reg);
14329 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014330 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014331 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14332
14333 if (chiprevid == CHIPREV_ID_5701_A0 ||
14334 chiprevid == CHIPREV_ID_5701_B0 ||
14335 chiprevid == CHIPREV_ID_5701_B2 ||
14336 chiprevid == CHIPREV_ID_5701_B5) {
14337 void __iomem *sram_base;
14338
14339 /* Write some dummy words into the SRAM status block
14340 * area, see if it reads back correctly. If the return
14341 * value is bad, force enable the PCIX workaround.
14342 */
14343 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14344
14345 writel(0x00000000, sram_base);
14346 writel(0x00000000, sram_base + 4);
14347 writel(0xffffffff, sram_base + 4);
14348 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014349 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014350 }
14351 }
14352
14353 udelay(50);
14354 tg3_nvram_init(tp);
14355
14356 grc_misc_cfg = tr32(GRC_MISC_CFG);
14357 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14358
Linus Torvalds1da177e2005-04-16 15:20:36 -070014359 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14360 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14361 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014362 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014363
Joe Perches63c3a662011-04-26 08:12:10 +000014364 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014365 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014366 tg3_flag_set(tp, TAGGED_STATUS);
14367 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014368 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14369 HOSTCC_MODE_CLRTICK_TXBD);
14370
14371 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14372 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14373 tp->misc_host_ctrl);
14374 }
14375
Matt Carlson3bda1252008-08-15 14:08:22 -070014376 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014377 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014378 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014379 else
Matt Carlson6e01b202011-08-19 13:58:20 +000014380 tp->mac_mode = 0;
Matt Carlson3bda1252008-08-15 14:08:22 -070014381
Linus Torvalds1da177e2005-04-16 15:20:36 -070014382 /* these are limited to 10/100 only */
14383 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14384 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14385 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14386 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14387 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14388 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14389 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14390 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14391 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014392 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14393 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014394 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014395 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14396 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014397 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14398 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014399
14400 err = tg3_phy_probe(tp);
14401 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014402 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014403 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014404 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014405 }
14406
Matt Carlson184b8902010-04-05 10:19:25 +000014407 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014408 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014409
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014410 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14411 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014412 } else {
14413 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014414 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014415 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014416 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014417 }
14418
14419 /* 5700 {AX,BX} chips have a broken status block link
14420 * change bit implementation, so we must use the
14421 * status register in those cases.
14422 */
14423 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014424 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014425 else
Joe Perches63c3a662011-04-26 08:12:10 +000014426 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014427
14428 /* The led_ctrl is set during tg3_phy_probe, here we might
14429 * have to force the link status polling mechanism based
14430 * upon subsystem IDs.
14431 */
14432 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014434 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14435 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014436 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014437 }
14438
14439 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014440 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014441 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014442 else
Joe Perches63c3a662011-04-26 08:12:10 +000014443 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014444
Matt Carlsonbf933c82011-01-25 15:58:49 +000014445 tp->rx_offset = NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014446 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014447 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014448 tg3_flag(tp, PCIX_MODE)) {
Matt Carlsonbf933c82011-01-25 15:58:49 +000014449 tp->rx_offset = 0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014450#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014451 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014452#endif
14453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014454
Matt Carlson2c49a442010-09-30 10:34:35 +000014455 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14456 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014457 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14458
Matt Carlson2c49a442010-09-30 10:34:35 +000014459 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014460
14461 /* Increment the rx prod index on the rx std ring by at most
14462 * 8 for these chips to workaround hw errata.
14463 */
14464 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14465 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14466 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14467 tp->rx_std_max_post = 8;
14468
Joe Perches63c3a662011-04-26 08:12:10 +000014469 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014470 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14471 PCIE_PWR_MGMT_L1_THRESH_MSK;
14472
Linus Torvalds1da177e2005-04-16 15:20:36 -070014473 return err;
14474}
14475
David S. Miller49b6e95f2007-03-29 01:38:42 -070014476#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014477static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14478{
14479 struct net_device *dev = tp->dev;
14480 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014481 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014482 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014483 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014484
David S. Miller49b6e95f2007-03-29 01:38:42 -070014485 addr = of_get_property(dp, "local-mac-address", &len);
14486 if (addr && len == 6) {
14487 memcpy(dev->dev_addr, addr, 6);
14488 memcpy(dev->perm_addr, dev->dev_addr, 6);
14489 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014490 }
14491 return -ENODEV;
14492}
14493
14494static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14495{
14496 struct net_device *dev = tp->dev;
14497
14498 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014499 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014500 return 0;
14501}
14502#endif
14503
14504static int __devinit tg3_get_device_address(struct tg3 *tp)
14505{
14506 struct net_device *dev = tp->dev;
14507 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014508 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014509
David S. Miller49b6e95f2007-03-29 01:38:42 -070014510#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014511 if (!tg3_get_macaddr_sparc(tp))
14512 return 0;
14513#endif
14514
14515 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014517 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014518 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14519 mac_offset = 0xcc;
14520 if (tg3_nvram_lock(tp))
14521 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14522 else
14523 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014524 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014525 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014526 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014527 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014528 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014529 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014530 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014531
14532 /* First try to get it from MAC address mailbox. */
14533 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14534 if ((hi >> 16) == 0x484b) {
14535 dev->dev_addr[0] = (hi >> 8) & 0xff;
14536 dev->dev_addr[1] = (hi >> 0) & 0xff;
14537
14538 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14539 dev->dev_addr[2] = (lo >> 24) & 0xff;
14540 dev->dev_addr[3] = (lo >> 16) & 0xff;
14541 dev->dev_addr[4] = (lo >> 8) & 0xff;
14542 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014543
Michael Chan008652b2006-03-27 23:14:53 -080014544 /* Some old bootcode may report a 0 MAC address in SRAM */
14545 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14546 }
14547 if (!addr_ok) {
14548 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014549 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014550 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014551 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014552 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14553 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014554 }
14555 /* Finally just fetch it out of the MAC control regs. */
14556 else {
14557 hi = tr32(MAC_ADDR_0_HIGH);
14558 lo = tr32(MAC_ADDR_0_LOW);
14559
14560 dev->dev_addr[5] = lo & 0xff;
14561 dev->dev_addr[4] = (lo >> 8) & 0xff;
14562 dev->dev_addr[3] = (lo >> 16) & 0xff;
14563 dev->dev_addr[2] = (lo >> 24) & 0xff;
14564 dev->dev_addr[1] = hi & 0xff;
14565 dev->dev_addr[0] = (hi >> 8) & 0xff;
14566 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014567 }
14568
14569 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014570#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014571 if (!tg3_get_default_macaddr_sparc(tp))
14572 return 0;
14573#endif
14574 return -EINVAL;
14575 }
John W. Linville2ff43692005-09-12 14:44:20 -070014576 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014577 return 0;
14578}
14579
David S. Miller59e6b432005-05-18 22:50:10 -070014580#define BOUNDARY_SINGLE_CACHELINE 1
14581#define BOUNDARY_MULTI_CACHELINE 2
14582
14583static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14584{
14585 int cacheline_size;
14586 u8 byte;
14587 int goal;
14588
14589 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14590 if (byte == 0)
14591 cacheline_size = 1024;
14592 else
14593 cacheline_size = (int) byte * 4;
14594
14595 /* On 5703 and later chips, the boundary bits have no
14596 * effect.
14597 */
14598 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14599 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014600 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014601 goto out;
14602
14603#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14604 goal = BOUNDARY_MULTI_CACHELINE;
14605#else
14606#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14607 goal = BOUNDARY_SINGLE_CACHELINE;
14608#else
14609 goal = 0;
14610#endif
14611#endif
14612
Joe Perches63c3a662011-04-26 08:12:10 +000014613 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014614 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14615 goto out;
14616 }
14617
David S. Miller59e6b432005-05-18 22:50:10 -070014618 if (!goal)
14619 goto out;
14620
14621 /* PCI controllers on most RISC systems tend to disconnect
14622 * when a device tries to burst across a cache-line boundary.
14623 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14624 *
14625 * Unfortunately, for PCI-E there are only limited
14626 * write-side controls for this, and thus for reads
14627 * we will still get the disconnects. We'll also waste
14628 * these PCI cycles for both read and write for chips
14629 * other than 5700 and 5701 which do not implement the
14630 * boundary bits.
14631 */
Joe Perches63c3a662011-04-26 08:12:10 +000014632 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014633 switch (cacheline_size) {
14634 case 16:
14635 case 32:
14636 case 64:
14637 case 128:
14638 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14639 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14640 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14641 } else {
14642 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14643 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14644 }
14645 break;
14646
14647 case 256:
14648 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14649 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14650 break;
14651
14652 default:
14653 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14654 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14655 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014656 }
Joe Perches63c3a662011-04-26 08:12:10 +000014657 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014658 switch (cacheline_size) {
14659 case 16:
14660 case 32:
14661 case 64:
14662 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14663 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14664 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14665 break;
14666 }
14667 /* fallthrough */
14668 case 128:
14669 default:
14670 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14671 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14672 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014673 }
David S. Miller59e6b432005-05-18 22:50:10 -070014674 } else {
14675 switch (cacheline_size) {
14676 case 16:
14677 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14678 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14679 DMA_RWCTRL_WRITE_BNDRY_16);
14680 break;
14681 }
14682 /* fallthrough */
14683 case 32:
14684 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14685 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14686 DMA_RWCTRL_WRITE_BNDRY_32);
14687 break;
14688 }
14689 /* fallthrough */
14690 case 64:
14691 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14692 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14693 DMA_RWCTRL_WRITE_BNDRY_64);
14694 break;
14695 }
14696 /* fallthrough */
14697 case 128:
14698 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14699 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14700 DMA_RWCTRL_WRITE_BNDRY_128);
14701 break;
14702 }
14703 /* fallthrough */
14704 case 256:
14705 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14706 DMA_RWCTRL_WRITE_BNDRY_256);
14707 break;
14708 case 512:
14709 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14710 DMA_RWCTRL_WRITE_BNDRY_512);
14711 break;
14712 case 1024:
14713 default:
14714 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14715 DMA_RWCTRL_WRITE_BNDRY_1024);
14716 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014717 }
David S. Miller59e6b432005-05-18 22:50:10 -070014718 }
14719
14720out:
14721 return val;
14722}
14723
Linus Torvalds1da177e2005-04-16 15:20:36 -070014724static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14725{
14726 struct tg3_internal_buffer_desc test_desc;
14727 u32 sram_dma_descs;
14728 int i, ret;
14729
14730 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14731
14732 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14733 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14734 tw32(RDMAC_STATUS, 0);
14735 tw32(WDMAC_STATUS, 0);
14736
14737 tw32(BUFMGR_MODE, 0);
14738 tw32(FTQ_RESET, 0);
14739
14740 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14741 test_desc.addr_lo = buf_dma & 0xffffffff;
14742 test_desc.nic_mbuf = 0x00002100;
14743 test_desc.len = size;
14744
14745 /*
14746 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14747 * the *second* time the tg3 driver was getting loaded after an
14748 * initial scan.
14749 *
14750 * Broadcom tells me:
14751 * ...the DMA engine is connected to the GRC block and a DMA
14752 * reset may affect the GRC block in some unpredictable way...
14753 * The behavior of resets to individual blocks has not been tested.
14754 *
14755 * Broadcom noted the GRC reset will also reset all sub-components.
14756 */
14757 if (to_device) {
14758 test_desc.cqid_sqid = (13 << 8) | 2;
14759
14760 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14761 udelay(40);
14762 } else {
14763 test_desc.cqid_sqid = (16 << 8) | 7;
14764
14765 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14766 udelay(40);
14767 }
14768 test_desc.flags = 0x00000005;
14769
14770 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14771 u32 val;
14772
14773 val = *(((u32 *)&test_desc) + i);
14774 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14775 sram_dma_descs + (i * sizeof(u32)));
14776 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14777 }
14778 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14779
Matt Carlson859a588792010-04-05 10:19:28 +000014780 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014781 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000014782 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014783 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014784
14785 ret = -ENODEV;
14786 for (i = 0; i < 40; i++) {
14787 u32 val;
14788
14789 if (to_device)
14790 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14791 else
14792 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14793 if ((val & 0xffff) == sram_dma_descs) {
14794 ret = 0;
14795 break;
14796 }
14797
14798 udelay(100);
14799 }
14800
14801 return ret;
14802}
14803
David S. Millerded73402005-05-23 13:59:47 -070014804#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014805
Matt Carlson41434702011-03-09 16:58:22 +000014806static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080014807 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14808 { },
14809};
14810
Linus Torvalds1da177e2005-04-16 15:20:36 -070014811static int __devinit tg3_test_dma(struct tg3 *tp)
14812{
14813 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014814 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014815 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014816
Matt Carlson4bae65c2010-11-24 08:31:52 +000014817 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14818 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014819 if (!buf) {
14820 ret = -ENOMEM;
14821 goto out_nofree;
14822 }
14823
14824 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14825 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14826
David S. Miller59e6b432005-05-18 22:50:10 -070014827 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014828
Joe Perches63c3a662011-04-26 08:12:10 +000014829 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014830 goto out;
14831
Joe Perches63c3a662011-04-26 08:12:10 +000014832 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014833 /* DMA read watermark not used on PCIE */
14834 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000014835 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014836 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14837 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014838 tp->dma_rwctrl |= 0x003f0000;
14839 else
14840 tp->dma_rwctrl |= 0x003f000f;
14841 } else {
14842 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14844 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014845 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014846
Michael Chan4a29cc22006-03-19 13:21:12 -080014847 /* If the 5704 is behind the EPB bridge, we can
14848 * do the less restrictive ONE_DMA workaround for
14849 * better performance.
14850 */
Joe Perches63c3a662011-04-26 08:12:10 +000014851 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080014852 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14853 tp->dma_rwctrl |= 0x8000;
14854 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014855 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14856
Michael Chan49afdeb2007-02-13 12:17:03 -080014857 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14858 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014859 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014860 tp->dma_rwctrl |=
14861 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14862 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14863 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014864 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14865 /* 5780 always in PCIX mode */
14866 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014867 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14868 /* 5714 always in PCIX mode */
14869 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014870 } else {
14871 tp->dma_rwctrl |= 0x001b000f;
14872 }
14873 }
14874
14875 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14876 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14877 tp->dma_rwctrl &= 0xfffffff0;
14878
14879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14880 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14881 /* Remove this if it causes problems for some boards. */
14882 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14883
14884 /* On 5700/5701 chips, we need to set this bit.
14885 * Otherwise the chip will issue cacheline transactions
14886 * to streamable DMA memory with not all the byte
14887 * enables turned on. This is an error on several
14888 * RISC PCI controllers, in particular sparc64.
14889 *
14890 * On 5703/5704 chips, this bit has been reassigned
14891 * a different meaning. In particular, it is used
14892 * on those chips to enable a PCI-X workaround.
14893 */
14894 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14895 }
14896
14897 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14898
14899#if 0
14900 /* Unneeded, already done by tg3_get_invariants. */
14901 tg3_switch_clocks(tp);
14902#endif
14903
Linus Torvalds1da177e2005-04-16 15:20:36 -070014904 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14905 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14906 goto out;
14907
David S. Miller59e6b432005-05-18 22:50:10 -070014908 /* It is best to perform DMA test with maximum write burst size
14909 * to expose the 5700/5701 write DMA bug.
14910 */
14911 saved_dma_rwctrl = tp->dma_rwctrl;
14912 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14913 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14914
Linus Torvalds1da177e2005-04-16 15:20:36 -070014915 while (1) {
14916 u32 *p = buf, i;
14917
14918 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14919 p[i] = i;
14920
14921 /* Send the buffer to the chip. */
14922 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14923 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014924 dev_err(&tp->pdev->dev,
14925 "%s: Buffer write failed. err = %d\n",
14926 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014927 break;
14928 }
14929
14930#if 0
14931 /* validate data reached card RAM correctly. */
14932 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14933 u32 val;
14934 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14935 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014936 dev_err(&tp->pdev->dev,
14937 "%s: Buffer corrupted on device! "
14938 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014939 /* ret = -ENODEV here? */
14940 }
14941 p[i] = 0;
14942 }
14943#endif
14944 /* Now read it back. */
14945 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14946 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014947 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14948 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014949 break;
14950 }
14951
14952 /* Verify it. */
14953 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14954 if (p[i] == i)
14955 continue;
14956
David S. Miller59e6b432005-05-18 22:50:10 -070014957 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14958 DMA_RWCTRL_WRITE_BNDRY_16) {
14959 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014960 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14961 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14962 break;
14963 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014964 dev_err(&tp->pdev->dev,
14965 "%s: Buffer corrupted on read back! "
14966 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014967 ret = -ENODEV;
14968 goto out;
14969 }
14970 }
14971
14972 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14973 /* Success. */
14974 ret = 0;
14975 break;
14976 }
14977 }
David S. Miller59e6b432005-05-18 22:50:10 -070014978 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14979 DMA_RWCTRL_WRITE_BNDRY_16) {
14980 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014981 * now look for chipsets that are known to expose the
14982 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014983 */
Matt Carlson41434702011-03-09 16:58:22 +000014984 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014985 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14986 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000014987 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014988 /* Safe to use the calculated DMA boundary. */
14989 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000014990 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014991
David S. Miller59e6b432005-05-18 22:50:10 -070014992 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014994
14995out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000014996 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014997out_nofree:
14998 return ret;
14999}
15000
Linus Torvalds1da177e2005-04-16 15:20:36 -070015001static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
15002{
Joe Perches63c3a662011-04-26 08:12:10 +000015003 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000015004 tp->bufmgr_config.mbuf_read_dma_low_water =
15005 DEFAULT_MB_RDMA_LOW_WATER_5705;
15006 tp->bufmgr_config.mbuf_mac_rx_low_water =
15007 DEFAULT_MB_MACRX_LOW_WATER_57765;
15008 tp->bufmgr_config.mbuf_high_water =
15009 DEFAULT_MB_HIGH_WATER_57765;
15010
15011 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15012 DEFAULT_MB_RDMA_LOW_WATER_5705;
15013 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15014 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
15015 tp->bufmgr_config.mbuf_high_water_jumbo =
15016 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000015017 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070015018 tp->bufmgr_config.mbuf_read_dma_low_water =
15019 DEFAULT_MB_RDMA_LOW_WATER_5705;
15020 tp->bufmgr_config.mbuf_mac_rx_low_water =
15021 DEFAULT_MB_MACRX_LOW_WATER_5705;
15022 tp->bufmgr_config.mbuf_high_water =
15023 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070015024 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
15025 tp->bufmgr_config.mbuf_mac_rx_low_water =
15026 DEFAULT_MB_MACRX_LOW_WATER_5906;
15027 tp->bufmgr_config.mbuf_high_water =
15028 DEFAULT_MB_HIGH_WATER_5906;
15029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015030
Michael Chanfdfec1722005-07-25 12:31:48 -070015031 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15032 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
15033 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15034 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
15035 tp->bufmgr_config.mbuf_high_water_jumbo =
15036 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
15037 } else {
15038 tp->bufmgr_config.mbuf_read_dma_low_water =
15039 DEFAULT_MB_RDMA_LOW_WATER;
15040 tp->bufmgr_config.mbuf_mac_rx_low_water =
15041 DEFAULT_MB_MACRX_LOW_WATER;
15042 tp->bufmgr_config.mbuf_high_water =
15043 DEFAULT_MB_HIGH_WATER;
15044
15045 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
15046 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
15047 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
15048 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
15049 tp->bufmgr_config.mbuf_high_water_jumbo =
15050 DEFAULT_MB_HIGH_WATER_JUMBO;
15051 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015052
15053 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
15054 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
15055}
15056
15057static char * __devinit tg3_phy_string(struct tg3 *tp)
15058{
Matt Carlson79eb6902010-02-17 15:17:03 +000015059 switch (tp->phy_id & TG3_PHY_ID_MASK) {
15060 case TG3_PHY_ID_BCM5400: return "5400";
15061 case TG3_PHY_ID_BCM5401: return "5401";
15062 case TG3_PHY_ID_BCM5411: return "5411";
15063 case TG3_PHY_ID_BCM5701: return "5701";
15064 case TG3_PHY_ID_BCM5703: return "5703";
15065 case TG3_PHY_ID_BCM5704: return "5704";
15066 case TG3_PHY_ID_BCM5705: return "5705";
15067 case TG3_PHY_ID_BCM5750: return "5750";
15068 case TG3_PHY_ID_BCM5752: return "5752";
15069 case TG3_PHY_ID_BCM5714: return "5714";
15070 case TG3_PHY_ID_BCM5780: return "5780";
15071 case TG3_PHY_ID_BCM5755: return "5755";
15072 case TG3_PHY_ID_BCM5787: return "5787";
15073 case TG3_PHY_ID_BCM5784: return "5784";
15074 case TG3_PHY_ID_BCM5756: return "5722/5756";
15075 case TG3_PHY_ID_BCM5906: return "5906";
15076 case TG3_PHY_ID_BCM5761: return "5761";
15077 case TG3_PHY_ID_BCM5718C: return "5718C";
15078 case TG3_PHY_ID_BCM5718S: return "5718S";
15079 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000015080 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000015081 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000015082 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070015083 case 0: return "serdes";
15084 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070015085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015086}
15087
Michael Chanf9804dd2005-09-27 12:13:10 -070015088static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15089{
Joe Perches63c3a662011-04-26 08:12:10 +000015090 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015091 strcpy(str, "PCI Express");
15092 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015093 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015094 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15095
15096 strcpy(str, "PCIX:");
15097
15098 if ((clock_ctrl == 7) ||
15099 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15100 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15101 strcat(str, "133MHz");
15102 else if (clock_ctrl == 0)
15103 strcat(str, "33MHz");
15104 else if (clock_ctrl == 2)
15105 strcat(str, "50MHz");
15106 else if (clock_ctrl == 4)
15107 strcat(str, "66MHz");
15108 else if (clock_ctrl == 6)
15109 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015110 } else {
15111 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015112 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015113 strcat(str, "66MHz");
15114 else
15115 strcat(str, "33MHz");
15116 }
Joe Perches63c3a662011-04-26 08:12:10 +000015117 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015118 strcat(str, ":32-bit");
15119 else
15120 strcat(str, ":64-bit");
15121 return str;
15122}
15123
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015124static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015125{
15126 struct pci_dev *peer;
15127 unsigned int func, devnr = tp->pdev->devfn & ~7;
15128
15129 for (func = 0; func < 8; func++) {
15130 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15131 if (peer && peer != tp->pdev)
15132 break;
15133 pci_dev_put(peer);
15134 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015135 /* 5704 can be configured in single-port mode, set peer to
15136 * tp->pdev in that case.
15137 */
15138 if (!peer) {
15139 peer = tp->pdev;
15140 return peer;
15141 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015142
15143 /*
15144 * We don't need to keep the refcount elevated; there's no way
15145 * to remove one half of this device without removing the other
15146 */
15147 pci_dev_put(peer);
15148
15149 return peer;
15150}
15151
David S. Miller15f98502005-05-18 22:49:26 -070015152static void __devinit tg3_init_coal(struct tg3 *tp)
15153{
15154 struct ethtool_coalesce *ec = &tp->coal;
15155
15156 memset(ec, 0, sizeof(*ec));
15157 ec->cmd = ETHTOOL_GCOALESCE;
15158 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15159 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15160 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15161 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15162 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15163 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15164 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15165 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15166 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15167
15168 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15169 HOSTCC_MODE_CLRTICK_TXBD)) {
15170 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15171 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15172 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15173 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15174 }
Michael Chand244c892005-07-05 14:42:33 -070015175
Joe Perches63c3a662011-04-26 08:12:10 +000015176 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015177 ec->rx_coalesce_usecs_irq = 0;
15178 ec->tx_coalesce_usecs_irq = 0;
15179 ec->stats_block_coalesce_usecs = 0;
15180 }
David S. Miller15f98502005-05-18 22:49:26 -070015181}
15182
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015183static const struct net_device_ops tg3_netdev_ops = {
15184 .ndo_open = tg3_open,
15185 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015186 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015187 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015188 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +000015189 .ndo_set_rx_mode = tg3_set_rx_mode,
Stephen Hemminger00829822008-11-20 20:14:53 -080015190 .ndo_set_mac_address = tg3_set_mac_addr,
15191 .ndo_do_ioctl = tg3_ioctl,
15192 .ndo_tx_timeout = tg3_tx_timeout,
15193 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015194 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015195 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015196#ifdef CONFIG_NET_POLL_CONTROLLER
15197 .ndo_poll_controller = tg3_poll_controller,
15198#endif
15199};
15200
Linus Torvalds1da177e2005-04-16 15:20:36 -070015201static int __devinit tg3_init_one(struct pci_dev *pdev,
15202 const struct pci_device_id *ent)
15203{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015204 struct net_device *dev;
15205 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015206 int i, err, pm_cap;
15207 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015208 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015209 u64 dma_mask, persist_dma_mask;
Matt Carlson0da06062011-05-19 12:12:53 +000015210 u32 features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015211
Joe Perches05dbe002010-02-17 19:44:19 +000015212 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015213
15214 err = pci_enable_device(pdev);
15215 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015216 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015217 return err;
15218 }
15219
Linus Torvalds1da177e2005-04-16 15:20:36 -070015220 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15221 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015222 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015223 goto err_out_disable_pdev;
15224 }
15225
15226 pci_set_master(pdev);
15227
15228 /* Find power-management capability. */
15229 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15230 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015231 dev_err(&pdev->dev,
15232 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015233 err = -EIO;
15234 goto err_out_free_res;
15235 }
15236
Matt Carlson16821282011-07-13 09:27:28 +000015237 err = pci_set_power_state(pdev, PCI_D0);
15238 if (err) {
15239 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15240 goto err_out_free_res;
15241 }
15242
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015243 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015244 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000015245 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015246 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015247 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015248 }
15249
Linus Torvalds1da177e2005-04-16 15:20:36 -070015250 SET_NETDEV_DEV(dev, &pdev->dev);
15251
Linus Torvalds1da177e2005-04-16 15:20:36 -070015252 tp = netdev_priv(dev);
15253 tp->pdev = pdev;
15254 tp->dev = dev;
15255 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015256 tp->rx_mode = TG3_DEF_RX_MODE;
15257 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015258
Linus Torvalds1da177e2005-04-16 15:20:36 -070015259 if (tg3_debug > 0)
15260 tp->msg_enable = tg3_debug;
15261 else
15262 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15263
15264 /* The word/byte swap controls here control register access byte
15265 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15266 * setting below.
15267 */
15268 tp->misc_host_ctrl =
15269 MISC_HOST_CTRL_MASK_PCI_INT |
15270 MISC_HOST_CTRL_WORD_SWAP |
15271 MISC_HOST_CTRL_INDIR_ACCESS |
15272 MISC_HOST_CTRL_PCISTATE_RW;
15273
15274 /* The NONFRM (non-frame) byte/word swap controls take effect
15275 * on descriptor entries, anything which isn't packet data.
15276 *
15277 * The StrongARM chips on the board (one for tx, one for rx)
15278 * are running in big-endian mode.
15279 */
15280 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15281 GRC_MODE_WSWAP_NONFRM_DATA);
15282#ifdef __BIG_ENDIAN
15283 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15284#endif
15285 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015286 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015287 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015288
Matt Carlsond5fe4882008-11-21 17:20:32 -080015289 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015290 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015291 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015292 err = -ENOMEM;
15293 goto err_out_free_dev;
15294 }
15295
Matt Carlsonc9cab242011-07-13 09:27:27 +000015296 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15297 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15298 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15299 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15300 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15301 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15302 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15303 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15304 tg3_flag_set(tp, ENABLE_APE);
15305 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15306 if (!tp->aperegs) {
15307 dev_err(&pdev->dev,
15308 "Cannot map APE registers, aborting\n");
15309 err = -ENOMEM;
15310 goto err_out_iounmap;
15311 }
15312 }
15313
Linus Torvalds1da177e2005-04-16 15:20:36 -070015314 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15315 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015316
Linus Torvalds1da177e2005-04-16 15:20:36 -070015317 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015318 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015319 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015320 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015321
15322 err = tg3_get_invariants(tp);
15323 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015324 dev_err(&pdev->dev,
15325 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015326 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015327 }
15328
Michael Chan4a29cc22006-03-19 13:21:12 -080015329 /* The EPB bridge inside 5714, 5715, and 5780 and any
15330 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015331 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15332 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15333 * do DMA address check in tg3_start_xmit().
15334 */
Joe Perches63c3a662011-04-26 08:12:10 +000015335 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015336 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015337 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015338 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015339#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015340 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015341#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015342 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015343 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015344
15345 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015346 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015347 err = pci_set_dma_mask(pdev, dma_mask);
15348 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015349 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015350 err = pci_set_consistent_dma_mask(pdev,
15351 persist_dma_mask);
15352 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015353 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15354 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015355 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015356 }
15357 }
15358 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015359 if (err || dma_mask == DMA_BIT_MASK(32)) {
15360 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015361 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015362 dev_err(&pdev->dev,
15363 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015364 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015365 }
15366 }
15367
Michael Chanfdfec1722005-07-25 12:31:48 -070015368 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015369
Matt Carlson0da06062011-05-19 12:12:53 +000015370 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15371
15372 /* 5700 B0 chips do not support checksumming correctly due
15373 * to hardware bugs.
15374 */
15375 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15376 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15377
15378 if (tg3_flag(tp, 5755_PLUS))
15379 features |= NETIF_F_IPV6_CSUM;
15380 }
15381
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015382 /* TSO is on by default on chips that support hardware TSO.
15383 * Firmware TSO on older chips gives lower performance, so it
15384 * is off by default, but can be enabled using ethtool.
15385 */
Joe Perches63c3a662011-04-26 08:12:10 +000015386 if ((tg3_flag(tp, HW_TSO_1) ||
15387 tg3_flag(tp, HW_TSO_2) ||
15388 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015389 (features & NETIF_F_IP_CSUM))
15390 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015391 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015392 if (features & NETIF_F_IPV6_CSUM)
15393 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015394 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015395 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015396 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15397 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015398 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015400 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015401 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015402
Matt Carlsond542fe22011-05-19 16:02:43 +000015403 dev->features |= features;
15404 dev->vlan_features |= features;
15405
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015406 /*
15407 * Add loopback capability only for a subset of devices that support
15408 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15409 * loopback for the remaining devices.
15410 */
15411 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15412 !tg3_flag(tp, CPMU_PRESENT))
15413 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015414 features |= NETIF_F_LOOPBACK;
15415
Matt Carlson0da06062011-05-19 12:12:53 +000015416 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015417
Linus Torvalds1da177e2005-04-16 15:20:36 -070015418 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015419 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015420 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015421 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015422 tp->rx_pending = 63;
15423 }
15424
Linus Torvalds1da177e2005-04-16 15:20:36 -070015425 err = tg3_get_device_address(tp);
15426 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015427 dev_err(&pdev->dev,
15428 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015429 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015430 }
15431
Matt Carlsonc88864d2007-11-12 21:07:01 -080015432 /*
15433 * Reset chip in case UNDI or EFI driver did not shutdown
15434 * DMA self test will enable WDMAC and we'll see (spurious)
15435 * pending DMA on the PCI bus at that point.
15436 */
15437 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15438 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15439 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15440 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15441 }
15442
15443 err = tg3_test_dma(tp);
15444 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015445 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015446 goto err_out_apeunmap;
15447 }
15448
Matt Carlson78f90dc2009-11-13 13:03:42 +000015449 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15450 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15451 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015452 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015453 struct tg3_napi *tnapi = &tp->napi[i];
15454
15455 tnapi->tp = tp;
15456 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15457
15458 tnapi->int_mbox = intmbx;
15459 if (i < 4)
15460 intmbx += 0x8;
15461 else
15462 intmbx += 0x4;
15463
15464 tnapi->consmbox = rcvmbx;
15465 tnapi->prodmbox = sndmbx;
15466
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015467 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015468 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015469 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015470 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015471
Joe Perches63c3a662011-04-26 08:12:10 +000015472 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015473 break;
15474
15475 /*
15476 * If we support MSIX, we'll be using RSS. If we're using
15477 * RSS, the first vector only handles link interrupts and the
15478 * remaining vectors handle rx and tx interrupts. Reuse the
15479 * mailbox values for the next iteration. The values we setup
15480 * above are still useful for the single vectored mode.
15481 */
15482 if (!i)
15483 continue;
15484
15485 rcvmbx += 0x8;
15486
15487 if (sndmbx & 0x4)
15488 sndmbx -= 0x4;
15489 else
15490 sndmbx += 0xc;
15491 }
15492
Matt Carlsonc88864d2007-11-12 21:07:01 -080015493 tg3_init_coal(tp);
15494
Michael Chanc49a1562006-12-17 17:07:29 -080015495 pci_set_drvdata(pdev, dev);
15496
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015497 if (tg3_flag(tp, 5717_PLUS)) {
15498 /* Resume a low-power mode */
15499 tg3_frob_aux_power(tp, false);
15500 }
15501
Linus Torvalds1da177e2005-04-16 15:20:36 -070015502 err = register_netdev(dev);
15503 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015504 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015505 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015506 }
15507
Joe Perches05dbe002010-02-17 19:44:19 +000015508 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15509 tp->board_part_number,
15510 tp->pci_chip_rev_id,
15511 tg3_bus_string(tp, str),
15512 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015513
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015514 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015515 struct phy_device *phydev;
15516 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015517 netdev_info(dev,
15518 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015519 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015520 } else {
15521 char *ethtype;
15522
15523 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15524 ethtype = "10/100Base-TX";
15525 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15526 ethtype = "1000Base-SX";
15527 else
15528 ethtype = "10/100/1000Base-T";
15529
Matt Carlson5129c3a2010-04-05 10:19:23 +000015530 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015531 "(WireSpeed[%d], EEE[%d])\n",
15532 tg3_phy_string(tp), ethtype,
15533 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15534 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015535 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015536
Joe Perches05dbe002010-02-17 19:44:19 +000015537 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015538 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015539 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015540 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015541 tg3_flag(tp, ENABLE_ASF) != 0,
15542 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015543 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15544 tp->dma_rwctrl,
15545 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15546 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015547
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015548 pci_save_state(pdev);
15549
Linus Torvalds1da177e2005-04-16 15:20:36 -070015550 return 0;
15551
Matt Carlson0d3031d2007-10-10 18:02:43 -070015552err_out_apeunmap:
15553 if (tp->aperegs) {
15554 iounmap(tp->aperegs);
15555 tp->aperegs = NULL;
15556 }
15557
Linus Torvalds1da177e2005-04-16 15:20:36 -070015558err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015559 if (tp->regs) {
15560 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015561 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015563
15564err_out_free_dev:
15565 free_netdev(dev);
15566
Matt Carlson16821282011-07-13 09:27:28 +000015567err_out_power_down:
15568 pci_set_power_state(pdev, PCI_D3hot);
15569
Linus Torvalds1da177e2005-04-16 15:20:36 -070015570err_out_free_res:
15571 pci_release_regions(pdev);
15572
15573err_out_disable_pdev:
15574 pci_disable_device(pdev);
15575 pci_set_drvdata(pdev, NULL);
15576 return err;
15577}
15578
15579static void __devexit tg3_remove_one(struct pci_dev *pdev)
15580{
15581 struct net_device *dev = pci_get_drvdata(pdev);
15582
15583 if (dev) {
15584 struct tg3 *tp = netdev_priv(dev);
15585
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015586 if (tp->fw)
15587 release_firmware(tp->fw);
15588
Tejun Heo23f333a2010-12-12 16:45:14 +010015589 cancel_work_sync(&tp->reset_task);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015590
Joe Perches63c3a662011-04-26 08:12:10 +000015591 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015592 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015593 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015594 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015595
Linus Torvalds1da177e2005-04-16 15:20:36 -070015596 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015597 if (tp->aperegs) {
15598 iounmap(tp->aperegs);
15599 tp->aperegs = NULL;
15600 }
Michael Chan68929142005-08-09 20:17:14 -070015601 if (tp->regs) {
15602 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015603 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015604 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015605 free_netdev(dev);
15606 pci_release_regions(pdev);
15607 pci_disable_device(pdev);
15608 pci_set_drvdata(pdev, NULL);
15609 }
15610}
15611
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015612#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015613static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015614{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015615 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015616 struct net_device *dev = pci_get_drvdata(pdev);
15617 struct tg3 *tp = netdev_priv(dev);
15618 int err;
15619
15620 if (!netif_running(dev))
15621 return 0;
15622
Tejun Heo23f333a2010-12-12 16:45:14 +010015623 flush_work_sync(&tp->reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015624 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015625 tg3_netif_stop(tp);
15626
15627 del_timer_sync(&tp->timer);
15628
David S. Millerf47c11e2005-06-24 20:18:35 -070015629 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015630 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015631 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015632
15633 netif_device_detach(dev);
15634
David S. Millerf47c11e2005-06-24 20:18:35 -070015635 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015636 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015637 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015638 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015639
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015640 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015641 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015642 int err2;
15643
David S. Millerf47c11e2005-06-24 20:18:35 -070015644 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015645
Joe Perches63c3a662011-04-26 08:12:10 +000015646 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015647 err2 = tg3_restart_hw(tp, 1);
15648 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015649 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015650
15651 tp->timer.expires = jiffies + tp->timer_offset;
15652 add_timer(&tp->timer);
15653
15654 netif_device_attach(dev);
15655 tg3_netif_start(tp);
15656
Michael Chanb9ec6c12006-07-25 16:37:27 -070015657out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015658 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015659
15660 if (!err2)
15661 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015662 }
15663
15664 return err;
15665}
15666
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015667static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015668{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015669 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015670 struct net_device *dev = pci_get_drvdata(pdev);
15671 struct tg3 *tp = netdev_priv(dev);
15672 int err;
15673
15674 if (!netif_running(dev))
15675 return 0;
15676
Linus Torvalds1da177e2005-04-16 15:20:36 -070015677 netif_device_attach(dev);
15678
David S. Millerf47c11e2005-06-24 20:18:35 -070015679 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015680
Joe Perches63c3a662011-04-26 08:12:10 +000015681 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015682 err = tg3_restart_hw(tp, 1);
15683 if (err)
15684 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015685
15686 tp->timer.expires = jiffies + tp->timer_offset;
15687 add_timer(&tp->timer);
15688
Linus Torvalds1da177e2005-04-16 15:20:36 -070015689 tg3_netif_start(tp);
15690
Michael Chanb9ec6c12006-07-25 16:37:27 -070015691out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015692 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015693
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015694 if (!err)
15695 tg3_phy_start(tp);
15696
Michael Chanb9ec6c12006-07-25 16:37:27 -070015697 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015698}
15699
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015700static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015701#define TG3_PM_OPS (&tg3_pm_ops)
15702
15703#else
15704
15705#define TG3_PM_OPS NULL
15706
15707#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015708
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015709/**
15710 * tg3_io_error_detected - called when PCI error is detected
15711 * @pdev: Pointer to PCI device
15712 * @state: The current pci connection state
15713 *
15714 * This function is called after a PCI bus error affecting
15715 * this device has been detected.
15716 */
15717static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15718 pci_channel_state_t state)
15719{
15720 struct net_device *netdev = pci_get_drvdata(pdev);
15721 struct tg3 *tp = netdev_priv(netdev);
15722 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15723
15724 netdev_info(netdev, "PCI I/O error detected\n");
15725
15726 rtnl_lock();
15727
15728 if (!netif_running(netdev))
15729 goto done;
15730
15731 tg3_phy_stop(tp);
15732
15733 tg3_netif_stop(tp);
15734
15735 del_timer_sync(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +000015736 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015737
15738 /* Want to make sure that the reset task doesn't run */
15739 cancel_work_sync(&tp->reset_task);
Joe Perches63c3a662011-04-26 08:12:10 +000015740 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15741 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015742
15743 netif_device_detach(netdev);
15744
15745 /* Clean up software state, even if MMIO is blocked */
15746 tg3_full_lock(tp, 0);
15747 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15748 tg3_full_unlock(tp);
15749
15750done:
15751 if (state == pci_channel_io_perm_failure)
15752 err = PCI_ERS_RESULT_DISCONNECT;
15753 else
15754 pci_disable_device(pdev);
15755
15756 rtnl_unlock();
15757
15758 return err;
15759}
15760
15761/**
15762 * tg3_io_slot_reset - called after the pci bus has been reset.
15763 * @pdev: Pointer to PCI device
15764 *
15765 * Restart the card from scratch, as if from a cold-boot.
15766 * At this point, the card has exprienced a hard reset,
15767 * followed by fixups by BIOS, and has its config space
15768 * set up identically to what it was at cold boot.
15769 */
15770static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15771{
15772 struct net_device *netdev = pci_get_drvdata(pdev);
15773 struct tg3 *tp = netdev_priv(netdev);
15774 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15775 int err;
15776
15777 rtnl_lock();
15778
15779 if (pci_enable_device(pdev)) {
15780 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15781 goto done;
15782 }
15783
15784 pci_set_master(pdev);
15785 pci_restore_state(pdev);
15786 pci_save_state(pdev);
15787
15788 if (!netif_running(netdev)) {
15789 rc = PCI_ERS_RESULT_RECOVERED;
15790 goto done;
15791 }
15792
15793 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000015794 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015795 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015796
15797 rc = PCI_ERS_RESULT_RECOVERED;
15798
15799done:
15800 rtnl_unlock();
15801
15802 return rc;
15803}
15804
15805/**
15806 * tg3_io_resume - called when traffic can start flowing again.
15807 * @pdev: Pointer to PCI device
15808 *
15809 * This callback is called when the error recovery driver tells
15810 * us that its OK to resume normal operation.
15811 */
15812static void tg3_io_resume(struct pci_dev *pdev)
15813{
15814 struct net_device *netdev = pci_get_drvdata(pdev);
15815 struct tg3 *tp = netdev_priv(netdev);
15816 int err;
15817
15818 rtnl_lock();
15819
15820 if (!netif_running(netdev))
15821 goto done;
15822
15823 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000015824 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015825 err = tg3_restart_hw(tp, 1);
15826 tg3_full_unlock(tp);
15827 if (err) {
15828 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15829 goto done;
15830 }
15831
15832 netif_device_attach(netdev);
15833
15834 tp->timer.expires = jiffies + tp->timer_offset;
15835 add_timer(&tp->timer);
15836
15837 tg3_netif_start(tp);
15838
15839 tg3_phy_start(tp);
15840
15841done:
15842 rtnl_unlock();
15843}
15844
15845static struct pci_error_handlers tg3_err_handler = {
15846 .error_detected = tg3_io_error_detected,
15847 .slot_reset = tg3_io_slot_reset,
15848 .resume = tg3_io_resume
15849};
15850
Linus Torvalds1da177e2005-04-16 15:20:36 -070015851static struct pci_driver tg3_driver = {
15852 .name = DRV_MODULE_NAME,
15853 .id_table = tg3_pci_tbl,
15854 .probe = tg3_init_one,
15855 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015856 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015857 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015858};
15859
15860static int __init tg3_init(void)
15861{
Jeff Garzik29917622006-08-19 17:48:59 -040015862 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015863}
15864
15865static void __exit tg3_cleanup(void)
15866{
15867 pci_unregister_driver(&tg3_driver);
15868}
15869
15870module_init(tg3_init);
15871module_exit(tg3_cleanup);