blob: 3f69f1ace26737e2d4748f8915e3a14d00303288 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonb86fb2c2011-01-25 15:58:57 +00007 * Copyright (C) 2005-2011 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000029#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
Matt Carlson3110f5f52010-12-06 08:28:50 +000036#include <linux/mdio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070038#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070039#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070044#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020045#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080046#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030049#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#include <asm/system.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000052#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/byteorder.h>
Javier Martinez Canillas27fd9de2011-03-26 16:42:31 +000054#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070058#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#endif
60
Matt Carlson63532392008-11-03 16:49:57 -080061#define BAR_0 0
62#define BAR_2 2
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "tg3.h"
65
Joe Perches63c3a662011-04-26 08:12:10 +000066/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000091#define TG3_MAJ_NUM 3
Matt Carlson43a5f002011-05-19 12:12:56 +000092#define TG3_MIN_NUM 119
Matt Carlson6867c842010-07-11 09:31:44 +000093#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson43a5f002011-05-19 12:12:56 +000095#define DRV_MODULE_RELDATE "May 18, 2011"
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
Matt Carlson520b2752011-06-13 13:39:02 +0000110#define TG3_GRC_LCLCTL_PWRSW_DELAY 100
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112/* length of time before we decide the hardware is borked,
113 * and dev->tx_timeout() should be called to fix the problem
114 */
Joe Perches63c3a662011-04-26 08:12:10 +0000115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define TG3_TX_TIMEOUT (5 * HZ)
117
118/* hardware minimum and maximum for a single frame's data payload */
119#define TG3_MIN_MTU 60
120#define TG3_MAX_MTU(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000121 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/* These numbers seem to be hard coded in the NIC firmware somehow.
124 * You can't change the ring sizes, but you can change where you place
125 * them in the NIC onboard memory.
126 */
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000127#define TG3_RX_STD_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000128 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000129 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define TG3_DEF_RX_RING_PENDING 200
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000131#define TG3_RX_JMB_RING_SIZE(tp) \
Joe Perches63c3a662011-04-26 08:12:10 +0000132 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
Matt Carlsonde9f5232011-04-05 14:22:43 +0000133 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000135#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/* Do not place this n-ring entries value into the tp struct itself,
138 * we really want to expose these constants to GCC so that modulo et
139 * al. operations are done with shifts and masks instead of with
140 * hw multiply/modulo instructions. Another solution would be to
141 * replace things like '% foo' with '& (foo - 1)'.
142 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144#define TG3_TX_RING_SIZE 512
145#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
146
Matt Carlson2c49a442010-09-30 10:34:35 +0000147#define TG3_RX_STD_RING_BYTES(tp) \
148 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
149#define TG3_RX_JMB_RING_BYTES(tp) \
150 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
151#define TG3_RX_RCB_RING_BYTES(tp) \
Matt Carlson7cb32cf2010-09-30 10:34:36 +0000152 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
154 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
156
Matt Carlson287be122009-08-28 13:58:46 +0000157#define TG3_DMA_BYTE_ENAB 64
158
159#define TG3_RX_STD_DMA_SZ 1536
160#define TG3_RX_JMB_DMA_SZ 9046
161
162#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
163
164#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
165#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Matt Carlson2c49a442010-09-30 10:34:35 +0000167#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
168 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000169
Matt Carlson2c49a442010-09-30 10:34:35 +0000170#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
171 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000172
Matt Carlsond2757fc2010-04-12 06:58:27 +0000173/* Due to a hardware bug, the 5701 can only DMA to memory addresses
174 * that are at least dword aligned when used in PCIX mode. The driver
175 * works around this bug by double copying the packet. This workaround
176 * is built into the normal double copy length check for efficiency.
177 *
178 * However, the double copy is only necessary on those architectures
179 * where unaligned memory accesses are inefficient. For those architectures
180 * where unaligned memory accesses incur little penalty, we can reintegrate
181 * the 5701 in the normal rx path. Doing so saves a device structure
182 * dereference by hardcoding the double copy threshold in place.
183 */
184#define TG3_RX_COPY_THRESHOLD 256
185#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
186 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
187#else
188 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
189#endif
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000192#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Matt Carlsonad829262008-11-21 17:16:16 -0800194#define TG3_RAW_IP_ALIGN 2
195
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000196#define TG3_FW_UPDATE_TIMEOUT_SEC 5
197
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800198#define FIRMWARE_TG3 "tigon/tg3.bin"
199#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
200#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000203 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
206MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
207MODULE_LICENSE("GPL");
208MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800209MODULE_FIRMWARE(FIRMWARE_TG3);
210MODULE_FIRMWARE(FIRMWARE_TG3TSO);
211MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
214module_param(tg3_debug, int, 0);
215MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
216
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000217static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000289 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Matt Carlsonba1f3c72011-04-05 14:22:50 +0000290 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700291 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
292 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
295 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
296 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
297 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
Meelis Roos1dcb14d2011-05-25 05:43:47 +0000298 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700299 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300};
301
302MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
303
Andreas Mohr50da8592006-08-14 23:54:30 -0700304static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000306} ethtool_stats_keys[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 { "rx_octets" },
308 { "rx_fragments" },
309 { "rx_ucast_packets" },
310 { "rx_mcast_packets" },
311 { "rx_bcast_packets" },
312 { "rx_fcs_errors" },
313 { "rx_align_errors" },
314 { "rx_xon_pause_rcvd" },
315 { "rx_xoff_pause_rcvd" },
316 { "rx_mac_ctrl_rcvd" },
317 { "rx_xoff_entered" },
318 { "rx_frame_too_long_errors" },
319 { "rx_jabbers" },
320 { "rx_undersize_packets" },
321 { "rx_in_length_errors" },
322 { "rx_out_length_errors" },
323 { "rx_64_or_less_octet_packets" },
324 { "rx_65_to_127_octet_packets" },
325 { "rx_128_to_255_octet_packets" },
326 { "rx_256_to_511_octet_packets" },
327 { "rx_512_to_1023_octet_packets" },
328 { "rx_1024_to_1522_octet_packets" },
329 { "rx_1523_to_2047_octet_packets" },
330 { "rx_2048_to_4095_octet_packets" },
331 { "rx_4096_to_8191_octet_packets" },
332 { "rx_8192_to_9022_octet_packets" },
333
334 { "tx_octets" },
335 { "tx_collisions" },
336
337 { "tx_xon_sent" },
338 { "tx_xoff_sent" },
339 { "tx_flow_control" },
340 { "tx_mac_errors" },
341 { "tx_single_collisions" },
342 { "tx_mult_collisions" },
343 { "tx_deferred" },
344 { "tx_excessive_collisions" },
345 { "tx_late_collisions" },
346 { "tx_collide_2times" },
347 { "tx_collide_3times" },
348 { "tx_collide_4times" },
349 { "tx_collide_5times" },
350 { "tx_collide_6times" },
351 { "tx_collide_7times" },
352 { "tx_collide_8times" },
353 { "tx_collide_9times" },
354 { "tx_collide_10times" },
355 { "tx_collide_11times" },
356 { "tx_collide_12times" },
357 { "tx_collide_13times" },
358 { "tx_collide_14times" },
359 { "tx_collide_15times" },
360 { "tx_ucast_packets" },
361 { "tx_mcast_packets" },
362 { "tx_bcast_packets" },
363 { "tx_carrier_sense_errors" },
364 { "tx_discards" },
365 { "tx_errors" },
366
367 { "dma_writeq_full" },
368 { "dma_write_prioq_full" },
369 { "rxbds_empty" },
370 { "rx_discards" },
371 { "rx_errors" },
372 { "rx_threshold_hit" },
373
374 { "dma_readq_full" },
375 { "dma_read_prioq_full" },
376 { "tx_comp_queue_full" },
377
378 { "ring_set_send_prod_index" },
379 { "ring_status_update" },
380 { "nic_irqs" },
381 { "nic_avoided_irqs" },
Matt Carlson4452d092011-05-19 12:12:51 +0000382 { "nic_tx_threshold_hit" },
383
384 { "mbuf_lwm_thresh_hit" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Matt Carlson48fa55a2011-04-13 11:05:06 +0000387#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
388
389
Andreas Mohr50da8592006-08-14 23:54:30 -0700390static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700391 const char string[ETH_GSTRING_LEN];
Matt Carlson48fa55a2011-04-13 11:05:06 +0000392} ethtool_test_keys[] = {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700393 { "nvram test (online) " },
394 { "link test (online) " },
395 { "register test (offline)" },
396 { "memory test (offline)" },
397 { "loopback test (offline)" },
398 { "interrupt test (offline)" },
399};
400
Matt Carlson48fa55a2011-04-13 11:05:06 +0000401#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
402
403
Michael Chanb401e9e2005-12-19 16:27:04 -0800404static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
405{
406 writel(val, tp->regs + off);
407}
408
409static u32 tg3_read32(struct tg3 *tp, u32 off)
410{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000411 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800412}
413
Matt Carlson0d3031d2007-10-10 18:02:43 -0700414static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
415{
416 writel(val, tp->aperegs + off);
417}
418
419static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
420{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000421 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700422}
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
425{
Michael Chan68929142005-08-09 20:17:14 -0700426 unsigned long flags;
427
428 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700429 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
430 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700431 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700432}
433
434static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
435{
436 writel(val, tp->regs + off);
437 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Michael Chan68929142005-08-09 20:17:14 -0700440static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
441{
442 unsigned long flags;
443 u32 val;
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
447 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449 return val;
450}
451
452static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
453{
454 unsigned long flags;
455
456 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
457 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
458 TG3_64BIT_REG_LOW, val);
459 return;
460 }
Matt Carlson66711e662009-11-13 13:03:49 +0000461 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700462 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
463 TG3_64BIT_REG_LOW, val);
464 return;
465 }
466
467 spin_lock_irqsave(&tp->indirect_lock, flags);
468 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
469 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
470 spin_unlock_irqrestore(&tp->indirect_lock, flags);
471
472 /* In indirect mode when disabling interrupts, we also need
473 * to clear the interrupt bit in the GRC local ctrl register.
474 */
475 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
476 (val == 0x1)) {
477 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
478 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
479 }
480}
481
482static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
483{
484 unsigned long flags;
485 u32 val;
486
487 spin_lock_irqsave(&tp->indirect_lock, flags);
488 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
489 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
490 spin_unlock_irqrestore(&tp->indirect_lock, flags);
491 return val;
492}
493
Michael Chanb401e9e2005-12-19 16:27:04 -0800494/* usec_wait specifies the wait time in usec when writing to certain registers
495 * where it is unsafe to read back the register without some delay.
496 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
497 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
498 */
499static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Joe Perches63c3a662011-04-26 08:12:10 +0000501 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
Michael Chanb401e9e2005-12-19 16:27:04 -0800502 /* Non-posted methods */
503 tp->write32(tp, off, val);
504 else {
505 /* Posted method */
506 tg3_write32(tp, off, val);
507 if (usec_wait)
508 udelay(usec_wait);
509 tp->read32(tp, off);
510 }
511 /* Wait again after the read for the posted method to guarantee that
512 * the wait time is met.
513 */
514 if (usec_wait)
515 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
Michael Chan09ee9292005-08-09 20:17:00 -0700518static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
519{
520 tp->write32_mbox(tp, off, val);
Joe Perches63c3a662011-04-26 08:12:10 +0000521 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
Michael Chan68929142005-08-09 20:17:14 -0700522 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700523}
524
Michael Chan20094932005-08-09 20:16:32 -0700525static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
527 void __iomem *mbox = tp->regs + off;
528 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000529 if (tg3_flag(tp, TXD_MBOX_HWBUG))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 writel(val, mbox);
Joe Perches63c3a662011-04-26 08:12:10 +0000531 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 readl(mbox);
533}
534
Michael Chanb5d37722006-09-27 16:06:21 -0700535static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
536{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000537 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700538}
539
540static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
541{
542 writel(val, tp->regs + off + GRCMBOX_BASE);
543}
544
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000545#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700546#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000547#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
548#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
549#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700550
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000551#define tw32(reg, val) tp->write32(tp, reg, val)
552#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
553#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
554#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
557{
Michael Chan68929142005-08-09 20:17:14 -0700558 unsigned long flags;
559
Matt Carlson6ff6f812011-05-19 12:12:54 +0000560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700561 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
562 return;
563
Michael Chan68929142005-08-09 20:17:14 -0700564 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000565 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700566 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Michael Chanbbadf502006-04-06 21:46:34 -0700569 /* Always leave this as zero. */
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
571 } else {
572 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
573 tw32_f(TG3PCI_MEM_WIN_DATA, val);
574
575 /* Always leave this as zero. */
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
577 }
Michael Chan68929142005-08-09 20:17:14 -0700578 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
581static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
582{
Michael Chan68929142005-08-09 20:17:14 -0700583 unsigned long flags;
584
Matt Carlson6ff6f812011-05-19 12:12:54 +0000585 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
Michael Chanb5d37722006-09-27 16:06:21 -0700586 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
587 *val = 0;
588 return;
589 }
590
Michael Chan68929142005-08-09 20:17:14 -0700591 spin_lock_irqsave(&tp->indirect_lock, flags);
Joe Perches63c3a662011-04-26 08:12:10 +0000592 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
Michael Chanbbadf502006-04-06 21:46:34 -0700593 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
594 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Michael Chanbbadf502006-04-06 21:46:34 -0700596 /* Always leave this as zero. */
597 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
598 } else {
599 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
600 *val = tr32(TG3PCI_MEM_WIN_DATA);
601
602 /* Always leave this as zero. */
603 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
604 }
Michael Chan68929142005-08-09 20:17:14 -0700605 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Matt Carlson0d3031d2007-10-10 18:02:43 -0700608static void tg3_ape_lock_init(struct tg3 *tp)
609{
610 int i;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000611 u32 regbase, bit;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000612
613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
614 regbase = TG3_APE_LOCK_GRANT;
615 else
616 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700617
618 /* Make sure the driver hasn't any stale locks. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000619 for (i = 0; i < 8; i++) {
620 if (i == TG3_APE_LOCK_GPIO)
621 continue;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000622 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000623 }
624
625 /* Clear the correct bit of the GPIO lock too. */
626 if (!tp->pci_fn)
627 bit = APE_LOCK_GRANT_DRIVER;
628 else
629 bit = 1 << tp->pci_fn;
630
631 tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700632}
633
634static int tg3_ape_lock(struct tg3 *tp, int locknum)
635{
636 int i, off;
637 int ret = 0;
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000638 u32 status, req, gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700639
Joe Perches63c3a662011-04-26 08:12:10 +0000640 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700641 return 0;
642
643 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000644 case TG3_APE_LOCK_GPIO:
645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
646 return 0;
Matt Carlson33f401a2010-04-05 10:19:27 +0000647 case TG3_APE_LOCK_GRC:
648 case TG3_APE_LOCK_MEM:
649 break;
650 default:
651 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700652 }
653
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000654 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
655 req = TG3_APE_LOCK_REQ;
656 gnt = TG3_APE_LOCK_GRANT;
657 } else {
658 req = TG3_APE_PER_LOCK_REQ;
659 gnt = TG3_APE_PER_LOCK_GRANT;
660 }
661
Matt Carlson0d3031d2007-10-10 18:02:43 -0700662 off = 4 * locknum;
663
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000664 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
665 bit = APE_LOCK_REQ_DRIVER;
666 else
667 bit = 1 << tp->pci_fn;
668
669 tg3_ape_write32(tp, req + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700670
671 /* Wait for up to 1 millisecond to acquire lock. */
672 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000673 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000674 if (status == bit)
Matt Carlson0d3031d2007-10-10 18:02:43 -0700675 break;
676 udelay(10);
677 }
678
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000679 if (status != bit) {
Matt Carlson0d3031d2007-10-10 18:02:43 -0700680 /* Revoke the lock request. */
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000681 tg3_ape_write32(tp, gnt + off, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700682 ret = -EBUSY;
683 }
684
685 return ret;
686}
687
688static void tg3_ape_unlock(struct tg3 *tp, int locknum)
689{
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000690 u32 gnt, bit;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700691
Joe Perches63c3a662011-04-26 08:12:10 +0000692 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -0700693 return;
694
695 switch (locknum) {
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000696 case TG3_APE_LOCK_GPIO:
697 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
698 return;
Matt Carlson33f401a2010-04-05 10:19:27 +0000699 case TG3_APE_LOCK_GRC:
700 case TG3_APE_LOCK_MEM:
701 break;
702 default:
703 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700704 }
705
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000706 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
707 gnt = TG3_APE_LOCK_GRANT;
708 else
709 gnt = TG3_APE_PER_LOCK_GRANT;
710
Matt Carlson6f5c8f832011-07-13 09:27:31 +0000711 if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
712 bit = APE_LOCK_GRANT_DRIVER;
713 else
714 bit = 1 << tp->pci_fn;
715
716 tg3_ape_write32(tp, gnt + 4 * locknum, bit);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700717}
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719static void tg3_disable_ints(struct tg3 *tp)
720{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000721 int i;
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 tw32(TG3PCI_MISC_HOST_CTRL,
724 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000725 for (i = 0; i < tp->irq_max; i++)
726 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729static void tg3_enable_ints(struct tg3 *tp)
730{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000731 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000732
Michael Chanbbe832c2005-06-24 20:20:04 -0700733 tp->irq_sync = 0;
734 wmb();
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 tw32(TG3PCI_MISC_HOST_CTRL,
737 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000738
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000739 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000740 for (i = 0; i < tp->irq_cnt; i++) {
741 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000742
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000743 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
Joe Perches63c3a662011-04-26 08:12:10 +0000744 if (tg3_flag(tp, 1SHOT_MSI))
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000745 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
746
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000747 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000748 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000749
750 /* Force an initial interrupt */
Joe Perches63c3a662011-04-26 08:12:10 +0000751 if (!tg3_flag(tp, TAGGED_STATUS) &&
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000752 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
753 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
754 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000755 tw32(HOSTCC_MODE, tp->coal_now);
756
757 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
Matt Carlson17375d22009-08-28 14:02:18 +0000760static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700761{
Matt Carlson17375d22009-08-28 14:02:18 +0000762 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000763 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700764 unsigned int work_exists = 0;
765
766 /* check for phy events */
Joe Perches63c3a662011-04-26 08:12:10 +0000767 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Michael Chan04237dd2005-04-25 15:17:17 -0700768 if (sblk->status & SD_STATUS_LINK_CHG)
769 work_exists = 1;
770 }
771 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000772 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000773 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700774 work_exists = 1;
775
776 return work_exists;
777}
778
Matt Carlson17375d22009-08-28 14:02:18 +0000779/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700780 * similar to tg3_enable_ints, but it accurately determines whether there
781 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400782 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Matt Carlson17375d22009-08-28 14:02:18 +0000784static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Matt Carlson17375d22009-08-28 14:02:18 +0000786 struct tg3 *tp = tnapi->tp;
787
Matt Carlson898a56f2009-08-28 14:02:40 +0000788 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 mmiowb();
790
David S. Millerfac9b832005-05-18 22:46:34 -0700791 /* When doing tagged status, this work check is unnecessary.
792 * The last_tag we write above tells the chip which piece of
793 * work we've completed.
794 */
Joe Perches63c3a662011-04-26 08:12:10 +0000795 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700796 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000797 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static void tg3_switch_clocks(struct tg3 *tp)
801{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000802 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 u32 orig_clock_ctrl;
804
Joe Perches63c3a662011-04-26 08:12:10 +0000805 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700806 return;
807
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000808 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 orig_clock_ctrl = clock_ctrl;
811 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
812 CLOCK_CTRL_CLKRUN_OENABLE |
813 0x1f);
814 tp->pci_clock_ctrl = clock_ctrl;
815
Joe Perches63c3a662011-04-26 08:12:10 +0000816 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 }
821 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800822 tw32_wait_f(TG3PCI_CLOCK_CTRL,
823 clock_ctrl |
824 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
825 40);
826 tw32_wait_f(TG3PCI_CLOCK_CTRL,
827 clock_ctrl | (CLOCK_CTRL_ALTCLK),
828 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800830 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831}
832
833#define PHY_BUSY_LOOPS 5000
834
835static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
836{
837 u32 frame_val;
838 unsigned int loops;
839 int ret;
840
841 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
842 tw32_f(MAC_MI_MODE,
843 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
844 udelay(80);
845 }
846
847 *val = 0x0;
848
Matt Carlson882e9792009-09-01 13:21:36 +0000849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 tw32_f(MAC_MI_COM, frame_val);
856
857 loops = PHY_BUSY_LOOPS;
858 while (loops != 0) {
859 udelay(10);
860 frame_val = tr32(MAC_MI_COM);
861
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0) {
872 *val = frame_val & MI_COM_DATA_MASK;
873 ret = 0;
874 }
875
876 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
877 tw32_f(MAC_MI_MODE, tp->mi_mode);
878 udelay(80);
879 }
880
881 return ret;
882}
883
884static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
885{
886 u32 frame_val;
887 unsigned int loops;
888 int ret;
889
Matt Carlsonf07e9af2010-08-02 11:26:07 +0000890 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson221c5632011-06-13 13:39:01 +0000891 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
Michael Chanb5d37722006-09-27 16:06:21 -0700892 return 0;
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
895 tw32_f(MAC_MI_MODE,
896 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
897 udelay(80);
898 }
899
Matt Carlson882e9792009-09-01 13:21:36 +0000900 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 MI_COM_PHY_ADDR_MASK);
902 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
903 MI_COM_REG_ADDR_MASK);
904 frame_val |= (val & MI_COM_DATA_MASK);
905 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 tw32_f(MAC_MI_COM, frame_val);
908
909 loops = PHY_BUSY_LOOPS;
910 while (loops != 0) {
911 udelay(10);
912 frame_val = tr32(MAC_MI_COM);
913 if ((frame_val & MI_COM_BUSY) == 0) {
914 udelay(5);
915 frame_val = tr32(MAC_MI_COM);
916 break;
917 }
918 loops -= 1;
919 }
920
921 ret = -EBUSY;
922 if (loops != 0)
923 ret = 0;
924
925 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
926 tw32_f(MAC_MI_MODE, tp->mi_mode);
927 udelay(80);
928 }
929
930 return ret;
931}
932
Matt Carlsonb0988c12011-04-20 07:57:39 +0000933static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
934{
935 int err;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
942 if (err)
943 goto done;
944
945 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
946 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
947 if (err)
948 goto done;
949
950 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
951
952done:
953 return err;
954}
955
956static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
957{
958 int err;
959
960 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
961 if (err)
962 goto done;
963
964 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
965 if (err)
966 goto done;
967
968 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
969 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
970 if (err)
971 goto done;
972
973 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
974
975done:
976 return err;
977}
978
979static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
980{
981 int err;
982
983 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
984 if (!err)
985 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
986
987 return err;
988}
989
990static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
991{
992 int err;
993
994 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
995 if (!err)
996 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
997
998 return err;
999}
1000
Matt Carlson15ee95c2011-04-20 07:57:40 +00001001static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
1002{
1003 int err;
1004
1005 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
1006 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
1007 MII_TG3_AUXCTL_SHDWSEL_MISC);
1008 if (!err)
1009 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
1010
1011 return err;
1012}
1013
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001014static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
1015{
1016 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
1017 set |= MII_TG3_AUXCTL_MISC_WREN;
1018
1019 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
1020}
1021
Matt Carlson1d36ba42011-04-20 07:57:42 +00001022#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
1023 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1024 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
1025 MII_TG3_AUXCTL_ACTL_TX_6DB)
1026
1027#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1028 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1029 MII_TG3_AUXCTL_ACTL_TX_6DB);
1030
Matt Carlson95e28692008-05-25 23:44:14 -07001031static int tg3_bmcr_reset(struct tg3 *tp)
1032{
1033 u32 phy_control;
1034 int limit, err;
1035
1036 /* OK, reset it, and poll the BMCR_RESET bit until it
1037 * clears or we time out.
1038 */
1039 phy_control = BMCR_RESET;
1040 err = tg3_writephy(tp, MII_BMCR, phy_control);
1041 if (err != 0)
1042 return -EBUSY;
1043
1044 limit = 5000;
1045 while (limit--) {
1046 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1047 if (err != 0)
1048 return -EBUSY;
1049
1050 if ((phy_control & BMCR_RESET) == 0) {
1051 udelay(40);
1052 break;
1053 }
1054 udelay(10);
1055 }
Roel Kluind4675b52009-02-12 16:33:27 -08001056 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -07001057 return -EBUSY;
1058
1059 return 0;
1060}
1061
Matt Carlson158d7ab2008-05-29 01:37:54 -07001062static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1063{
Francois Romieu3d165432009-01-19 16:56:50 -08001064 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001065 u32 val;
1066
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001067 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001068
1069 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001070 val = -EIO;
1071
1072 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001073
1074 return val;
1075}
1076
1077static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1078{
Francois Romieu3d165432009-01-19 16:56:50 -08001079 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001080 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001081
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001082 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001083
1084 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001085 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001086
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001087 spin_unlock_bh(&tp->lock);
1088
1089 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001090}
1091
1092static int tg3_mdio_reset(struct mii_bus *bp)
1093{
1094 return 0;
1095}
1096
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001097static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -07001098{
1099 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001100 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -07001101
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001103 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001104 case PHY_ID_BCM50610:
1105 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001106 val = MAC_PHYCFG2_50610_LED_MODES;
1107 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001108 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001109 val = MAC_PHYCFG2_AC131_LED_MODES;
1110 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001111 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001112 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1113 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001114 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001115 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1116 break;
1117 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001118 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001119 }
1120
1121 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1122 tw32(MAC_PHYCFG2, val);
1123
1124 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001125 val &= ~(MAC_PHYCFG1_RGMII_INT |
1126 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1127 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001128 tw32(MAC_PHYCFG1, val);
1129
1130 return;
1131 }
1132
Joe Perches63c3a662011-04-26 08:12:10 +00001133 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001134 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1135 MAC_PHYCFG2_FMODE_MASK_MASK |
1136 MAC_PHYCFG2_GMODE_MASK_MASK |
1137 MAC_PHYCFG2_ACT_MASK_MASK |
1138 MAC_PHYCFG2_QUAL_MASK_MASK |
1139 MAC_PHYCFG2_INBAND_ENABLE;
1140
1141 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001142
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001143 val = tr32(MAC_PHYCFG1);
1144 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1145 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Joe Perches63c3a662011-04-26 08:12:10 +00001146 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1147 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001148 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
Joe Perches63c3a662011-04-26 08:12:10 +00001149 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001150 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1151 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001152 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1153 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1154 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001155
Matt Carlsona9daf362008-05-25 23:49:44 -07001156 val = tr32(MAC_EXT_RGMII_MODE);
1157 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1158 MAC_RGMII_MODE_RX_QUALITY |
1159 MAC_RGMII_MODE_RX_ACTIVITY |
1160 MAC_RGMII_MODE_RX_ENG_DET |
1161 MAC_RGMII_MODE_TX_ENABLE |
1162 MAC_RGMII_MODE_TX_LOWPWR |
1163 MAC_RGMII_MODE_TX_RESET);
Joe Perches63c3a662011-04-26 08:12:10 +00001164 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1165 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001166 val |= MAC_RGMII_MODE_RX_INT_B |
1167 MAC_RGMII_MODE_RX_QUALITY |
1168 MAC_RGMII_MODE_RX_ACTIVITY |
1169 MAC_RGMII_MODE_RX_ENG_DET;
Joe Perches63c3a662011-04-26 08:12:10 +00001170 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001171 val |= MAC_RGMII_MODE_TX_ENABLE |
1172 MAC_RGMII_MODE_TX_LOWPWR |
1173 MAC_RGMII_MODE_TX_RESET;
1174 }
1175 tw32(MAC_EXT_RGMII_MODE, val);
1176}
1177
Matt Carlson158d7ab2008-05-29 01:37:54 -07001178static void tg3_mdio_start(struct tg3 *tp)
1179{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001180 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1181 tw32_f(MAC_MI_MODE, tp->mi_mode);
1182 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001183
Joe Perches63c3a662011-04-26 08:12:10 +00001184 if (tg3_flag(tp, MDIOBUS_INITED) &&
Matt Carlson9ea48182010-02-17 15:17:01 +00001185 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1186 tg3_mdio_config_5785(tp);
1187}
1188
1189static int tg3_mdio_init(struct tg3 *tp)
1190{
1191 int i;
1192 u32 reg;
1193 struct phy_device *phydev;
1194
Joe Perches63c3a662011-04-26 08:12:10 +00001195 if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001196 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001197
Matt Carlson69f11c92011-07-13 09:27:30 +00001198 tp->phy_addr = tp->pci_fn + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001199
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001200 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1201 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1202 else
1203 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1204 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001205 if (is_serdes)
1206 tp->phy_addr += 7;
1207 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001208 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001209
Matt Carlson158d7ab2008-05-29 01:37:54 -07001210 tg3_mdio_start(tp);
1211
Joe Perches63c3a662011-04-26 08:12:10 +00001212 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
Matt Carlson158d7ab2008-05-29 01:37:54 -07001213 return 0;
1214
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001215 tp->mdio_bus = mdiobus_alloc();
1216 if (tp->mdio_bus == NULL)
1217 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001218
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001219 tp->mdio_bus->name = "tg3 mdio bus";
1220 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001221 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001222 tp->mdio_bus->priv = tp;
1223 tp->mdio_bus->parent = &tp->pdev->dev;
1224 tp->mdio_bus->read = &tg3_mdio_read;
1225 tp->mdio_bus->write = &tg3_mdio_write;
1226 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001227 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001228 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001229
1230 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001231 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001232
1233 /* The bus registration will look for all the PHYs on the mdio bus.
1234 * Unfortunately, it does not ensure the PHY is powered up before
1235 * accessing the PHY ID registers. A chip reset is the
1236 * quickest way to bring the device back to an operational state..
1237 */
1238 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1239 tg3_bmcr_reset(tp);
1240
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001241 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001242 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001243 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001244 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001245 return i;
1246 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001247
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001248 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001249
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001250 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001251 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001252 mdiobus_unregister(tp->mdio_bus);
1253 mdiobus_free(tp->mdio_bus);
1254 return -ENODEV;
1255 }
1256
1257 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001258 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001259 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001260 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001261 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001262 case PHY_ID_BCM50610:
1263 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001264 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001265 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001266 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001267 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001268 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
Matt Carlsona9daf362008-05-25 23:49:44 -07001269 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001270 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001271 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00001272 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
Matt Carlsona9daf362008-05-25 23:49:44 -07001273 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001274 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001275 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001276 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001277 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001278 case PHY_ID_RTL8201E:
1279 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001280 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001281 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001282 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001283 break;
1284 }
1285
Joe Perches63c3a662011-04-26 08:12:10 +00001286 tg3_flag_set(tp, MDIOBUS_INITED);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001287
1288 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1289 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001290
1291 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001292}
1293
1294static void tg3_mdio_fini(struct tg3 *tp)
1295{
Joe Perches63c3a662011-04-26 08:12:10 +00001296 if (tg3_flag(tp, MDIOBUS_INITED)) {
1297 tg3_flag_clear(tp, MDIOBUS_INITED);
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07001298 mdiobus_unregister(tp->mdio_bus);
1299 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001300 }
1301}
1302
Matt Carlson95e28692008-05-25 23:44:14 -07001303/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001304static inline void tg3_generate_fw_event(struct tg3 *tp)
1305{
1306 u32 val;
1307
1308 val = tr32(GRC_RX_CPU_EVENT);
1309 val |= GRC_RX_CPU_DRIVER_EVENT;
1310 tw32_f(GRC_RX_CPU_EVENT, val);
1311
1312 tp->last_event_jiffies = jiffies;
1313}
1314
1315#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1316
1317/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001318static void tg3_wait_for_event_ack(struct tg3 *tp)
1319{
1320 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001321 unsigned int delay_cnt;
1322 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001323
Matt Carlson4ba526c2008-08-15 14:10:04 -07001324 /* If enough time has passed, no wait is necessary. */
1325 time_remain = (long)(tp->last_event_jiffies + 1 +
1326 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1327 (long)jiffies;
1328 if (time_remain < 0)
1329 return;
1330
1331 /* Check if we can shorten the wait time. */
1332 delay_cnt = jiffies_to_usecs(time_remain);
1333 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1334 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1335 delay_cnt = (delay_cnt >> 3) + 1;
1336
1337 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001338 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1339 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001340 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001341 }
1342}
1343
1344/* tp->lock is held. */
1345static void tg3_ump_link_report(struct tg3 *tp)
1346{
1347 u32 reg;
1348 u32 val;
1349
Joe Perches63c3a662011-04-26 08:12:10 +00001350 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson95e28692008-05-25 23:44:14 -07001351 return;
1352
1353 tg3_wait_for_event_ack(tp);
1354
1355 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1356
1357 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1358
1359 val = 0;
1360 if (!tg3_readphy(tp, MII_BMCR, &reg))
1361 val = reg << 16;
1362 if (!tg3_readphy(tp, MII_BMSR, &reg))
1363 val |= (reg & 0xffff);
1364 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1365
1366 val = 0;
1367 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1368 val = reg << 16;
1369 if (!tg3_readphy(tp, MII_LPA, &reg))
1370 val |= (reg & 0xffff);
1371 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1372
1373 val = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001374 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
Matt Carlson95e28692008-05-25 23:44:14 -07001375 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1376 val = reg << 16;
1377 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1378 val |= (reg & 0xffff);
1379 }
1380 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1381
1382 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1383 val = reg << 16;
1384 else
1385 val = 0;
1386 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1387
Matt Carlson4ba526c2008-08-15 14:10:04 -07001388 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001389}
1390
1391static void tg3_link_report(struct tg3 *tp)
1392{
1393 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001394 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001395 tg3_ump_link_report(tp);
1396 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001397 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1398 (tp->link_config.active_speed == SPEED_1000 ?
1399 1000 :
1400 (tp->link_config.active_speed == SPEED_100 ?
1401 100 : 10)),
1402 (tp->link_config.active_duplex == DUPLEX_FULL ?
1403 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001404
Joe Perches05dbe002010-02-17 19:44:19 +00001405 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1406 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1407 "on" : "off",
1408 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1409 "on" : "off");
Matt Carlson47007832011-04-20 07:57:43 +00001410
1411 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1412 netdev_info(tp->dev, "EEE is %s\n",
1413 tp->setlpicnt ? "enabled" : "disabled");
1414
Matt Carlson95e28692008-05-25 23:44:14 -07001415 tg3_ump_link_report(tp);
1416 }
1417}
1418
1419static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1420{
1421 u16 miireg;
1422
Steve Glendinninge18ce342008-12-16 02:00:00 -08001423 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001424 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001425 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001426 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001427 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001428 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1429 else
1430 miireg = 0;
1431
1432 return miireg;
1433}
1434
1435static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1436{
1437 u16 miireg;
1438
Steve Glendinninge18ce342008-12-16 02:00:00 -08001439 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001440 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001441 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001442 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001443 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001444 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1445 else
1446 miireg = 0;
1447
1448 return miireg;
1449}
1450
Matt Carlson95e28692008-05-25 23:44:14 -07001451static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1452{
1453 u8 cap = 0;
1454
1455 if (lcladv & ADVERTISE_1000XPAUSE) {
1456 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1457 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001458 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001459 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001460 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001461 } else {
1462 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001463 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001464 }
1465 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1466 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001467 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001468 }
1469
1470 return cap;
1471}
1472
Matt Carlsonf51f3562008-05-25 23:45:08 -07001473static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001474{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001475 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001476 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001477 u32 old_rx_mode = tp->rx_mode;
1478 u32 old_tx_mode = tp->tx_mode;
1479
Joe Perches63c3a662011-04-26 08:12:10 +00001480 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001481 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001482 else
1483 autoneg = tp->link_config.autoneg;
1484
Joe Perches63c3a662011-04-26 08:12:10 +00001485 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001486 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001487 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001488 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001489 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001490 } else
1491 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001492
Matt Carlsonf51f3562008-05-25 23:45:08 -07001493 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001494
Steve Glendinninge18ce342008-12-16 02:00:00 -08001495 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001496 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1497 else
1498 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1499
Matt Carlsonf51f3562008-05-25 23:45:08 -07001500 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001501 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001502
Steve Glendinninge18ce342008-12-16 02:00:00 -08001503 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001504 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1505 else
1506 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1507
Matt Carlsonf51f3562008-05-25 23:45:08 -07001508 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001509 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001510}
1511
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001512static void tg3_adjust_link(struct net_device *dev)
1513{
1514 u8 oldflowctrl, linkmesg = 0;
1515 u32 mac_mode, lcl_adv, rmt_adv;
1516 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001517 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001518
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001519 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001520
1521 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1522 MAC_MODE_HALF_DUPLEX);
1523
1524 oldflowctrl = tp->link_config.active_flowctrl;
1525
1526 if (phydev->link) {
1527 lcl_adv = 0;
1528 rmt_adv = 0;
1529
1530 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1531 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001532 else if (phydev->speed == SPEED_1000 ||
1533 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001534 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001535 else
1536 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001537
1538 if (phydev->duplex == DUPLEX_HALF)
1539 mac_mode |= MAC_MODE_HALF_DUPLEX;
1540 else {
1541 lcl_adv = tg3_advert_flowctrl_1000T(
1542 tp->link_config.flowctrl);
1543
1544 if (phydev->pause)
1545 rmt_adv = LPA_PAUSE_CAP;
1546 if (phydev->asym_pause)
1547 rmt_adv |= LPA_PAUSE_ASYM;
1548 }
1549
1550 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1551 } else
1552 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1553
1554 if (mac_mode != tp->mac_mode) {
1555 tp->mac_mode = mac_mode;
1556 tw32_f(MAC_MODE, tp->mac_mode);
1557 udelay(40);
1558 }
1559
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1561 if (phydev->speed == SPEED_10)
1562 tw32(MAC_MI_STAT,
1563 MAC_MI_STAT_10MBPS_MODE |
1564 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1565 else
1566 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1567 }
1568
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001569 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1570 tw32(MAC_TX_LENGTHS,
1571 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1572 (6 << TX_LENGTHS_IPG_SHIFT) |
1573 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1574 else
1575 tw32(MAC_TX_LENGTHS,
1576 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1577 (6 << TX_LENGTHS_IPG_SHIFT) |
1578 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1579
1580 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1581 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1582 phydev->speed != tp->link_config.active_speed ||
1583 phydev->duplex != tp->link_config.active_duplex ||
1584 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001585 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001586
1587 tp->link_config.active_speed = phydev->speed;
1588 tp->link_config.active_duplex = phydev->duplex;
1589
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001590 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001591
1592 if (linkmesg)
1593 tg3_link_report(tp);
1594}
1595
1596static int tg3_phy_init(struct tg3 *tp)
1597{
1598 struct phy_device *phydev;
1599
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001600 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001601 return 0;
1602
1603 /* Bring the PHY back to a known state. */
1604 tg3_bmcr_reset(tp);
1605
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001606 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001607
1608 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001609 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001610 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001611 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001612 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001613 return PTR_ERR(phydev);
1614 }
1615
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001616 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001617 switch (phydev->interface) {
1618 case PHY_INTERFACE_MODE_GMII:
1619 case PHY_INTERFACE_MODE_RGMII:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001620 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001621 phydev->supported &= (PHY_GBIT_FEATURES |
1622 SUPPORTED_Pause |
1623 SUPPORTED_Asym_Pause);
1624 break;
1625 }
1626 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001627 case PHY_INTERFACE_MODE_MII:
1628 phydev->supported &= (PHY_BASIC_FEATURES |
1629 SUPPORTED_Pause |
1630 SUPPORTED_Asym_Pause);
1631 break;
1632 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001633 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001634 return -EINVAL;
1635 }
1636
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001637 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001638
1639 phydev->advertising = phydev->supported;
1640
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001641 return 0;
1642}
1643
1644static void tg3_phy_start(struct tg3 *tp)
1645{
1646 struct phy_device *phydev;
1647
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001648 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001649 return;
1650
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001651 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001652
Matt Carlson80096062010-08-02 11:26:06 +00001653 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1654 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001655 phydev->speed = tp->link_config.orig_speed;
1656 phydev->duplex = tp->link_config.orig_duplex;
1657 phydev->autoneg = tp->link_config.orig_autoneg;
1658 phydev->advertising = tp->link_config.orig_advertising;
1659 }
1660
1661 phy_start(phydev);
1662
1663 phy_start_aneg(phydev);
1664}
1665
1666static void tg3_phy_stop(struct tg3 *tp)
1667{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001668 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001669 return;
1670
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001671 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001672}
1673
1674static void tg3_phy_fini(struct tg3 *tp)
1675{
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001676 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001677 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001678 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001679 }
1680}
1681
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001682static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1683{
1684 u32 phytest;
1685
1686 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1687 u32 phy;
1688
1689 tg3_writephy(tp, MII_TG3_FET_TEST,
1690 phytest | MII_TG3_FET_SHADOW_EN);
1691 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1692 if (enable)
1693 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1694 else
1695 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1696 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1697 }
1698 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1699 }
1700}
1701
Matt Carlson6833c042008-11-21 17:18:59 -08001702static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1703{
1704 u32 reg;
1705
Joe Perches63c3a662011-04-26 08:12:10 +00001706 if (!tg3_flag(tp, 5705_PLUS) ||
1707 (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001708 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001709 return;
1710
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001711 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001712 tg3_phy_fet_toggle_apd(tp, enable);
1713 return;
1714 }
1715
Matt Carlson6833c042008-11-21 17:18:59 -08001716 reg = MII_TG3_MISC_SHDW_WREN |
1717 MII_TG3_MISC_SHDW_SCR5_SEL |
1718 MII_TG3_MISC_SHDW_SCR5_LPED |
1719 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1720 MII_TG3_MISC_SHDW_SCR5_SDTL |
1721 MII_TG3_MISC_SHDW_SCR5_C125OE;
1722 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1723 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1724
1725 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1726
1727
1728 reg = MII_TG3_MISC_SHDW_WREN |
1729 MII_TG3_MISC_SHDW_APD_SEL |
1730 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1731 if (enable)
1732 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1733
1734 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1735}
1736
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001737static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1738{
1739 u32 phy;
1740
Joe Perches63c3a662011-04-26 08:12:10 +00001741 if (!tg3_flag(tp, 5705_PLUS) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001742 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001743 return;
1744
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001745 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001746 u32 ephy;
1747
Matt Carlson535ef6e2009-08-25 10:09:36 +00001748 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1749 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1750
1751 tg3_writephy(tp, MII_TG3_FET_TEST,
1752 ephy | MII_TG3_FET_SHADOW_EN);
1753 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001754 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001755 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001756 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001757 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1758 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001759 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001760 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001761 }
1762 } else {
Matt Carlson15ee95c2011-04-20 07:57:40 +00001763 int ret;
1764
1765 ret = tg3_phy_auxctl_read(tp,
1766 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1767 if (!ret) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001768 if (enable)
1769 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1770 else
1771 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001772 tg3_phy_auxctl_write(tp,
1773 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001774 }
1775 }
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778static void tg3_phy_set_wirespeed(struct tg3 *tp)
1779{
Matt Carlson15ee95c2011-04-20 07:57:40 +00001780 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 u32 val;
1782
Matt Carlsonf07e9af2010-08-02 11:26:07 +00001783 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 return;
1785
Matt Carlson15ee95c2011-04-20 07:57:40 +00001786 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1787 if (!ret)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00001788 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1789 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001792static void tg3_phy_apply_otp(struct tg3 *tp)
1793{
1794 u32 otp, phy;
1795
1796 if (!tp->phy_otp)
1797 return;
1798
1799 otp = tp->phy_otp;
1800
Matt Carlson1d36ba42011-04-20 07:57:42 +00001801 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1802 return;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001803
1804 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1805 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1806 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1807
1808 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1809 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1810 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1811
1812 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1813 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1814 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1815
1816 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1817 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1818
1819 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1820 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1821
1822 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1823 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1824 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1825
Matt Carlson1d36ba42011-04-20 07:57:42 +00001826 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001827}
1828
Matt Carlson52b02d02010-10-14 10:37:41 +00001829static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1830{
1831 u32 val;
1832
1833 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1834 return;
1835
1836 tp->setlpicnt = 0;
1837
1838 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1839 current_link_up == 1 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +00001840 tp->link_config.active_duplex == DUPLEX_FULL &&
1841 (tp->link_config.active_speed == SPEED_100 ||
1842 tp->link_config.active_speed == SPEED_1000)) {
Matt Carlson52b02d02010-10-14 10:37:41 +00001843 u32 eeectl;
1844
1845 if (tp->link_config.active_speed == SPEED_1000)
1846 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1847 else
1848 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1849
1850 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1851
Matt Carlson3110f5f52010-12-06 08:28:50 +00001852 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1853 TG3_CL45_D7_EEERES_STAT, &val);
Matt Carlson52b02d02010-10-14 10:37:41 +00001854
Matt Carlsonb0c59432011-05-19 12:12:48 +00001855 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1856 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
Matt Carlson52b02d02010-10-14 10:37:41 +00001857 tp->setlpicnt = 2;
1858 }
1859
1860 if (!tp->setlpicnt) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001861 if (current_link_up == 1 &&
1862 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1863 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1864 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1865 }
1866
Matt Carlson52b02d02010-10-14 10:37:41 +00001867 val = tr32(TG3_CPMU_EEE_MODE);
1868 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1869 }
1870}
1871
Matt Carlsonb0c59432011-05-19 12:12:48 +00001872static void tg3_phy_eee_enable(struct tg3 *tp)
1873{
1874 u32 val;
1875
1876 if (tp->link_config.active_speed == SPEED_1000 &&
1877 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1878 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1879 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1880 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlsonb715ce92011-07-20 10:20:52 +00001881 val = MII_TG3_DSP_TAP26_ALNOKO |
1882 MII_TG3_DSP_TAP26_RMRXSTO;
1883 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
Matt Carlsonb0c59432011-05-19 12:12:48 +00001884 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1885 }
1886
1887 val = tr32(TG3_CPMU_EEE_MODE);
1888 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1889}
1890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891static int tg3_wait_macro_done(struct tg3 *tp)
1892{
1893 int limit = 100;
1894
1895 while (limit--) {
1896 u32 tmp32;
1897
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001898 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if ((tmp32 & 0x1000) == 0)
1900 break;
1901 }
1902 }
Roel Kluind4675b52009-02-12 16:33:27 -08001903 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 return -EBUSY;
1905
1906 return 0;
1907}
1908
1909static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1910{
1911 static const u32 test_pat[4][6] = {
1912 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1913 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1914 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1915 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1916 };
1917 int chan;
1918
1919 for (chan = 0; chan < 4; chan++) {
1920 int i;
1921
1922 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1923 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001924 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 for (i = 0; i < 6; i++)
1927 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1928 test_pat[chan][i]);
1929
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001930 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 if (tg3_wait_macro_done(tp)) {
1932 *resetp = 1;
1933 return -EBUSY;
1934 }
1935
1936 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1937 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001938 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (tg3_wait_macro_done(tp)) {
1940 *resetp = 1;
1941 return -EBUSY;
1942 }
1943
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001944 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 if (tg3_wait_macro_done(tp)) {
1946 *resetp = 1;
1947 return -EBUSY;
1948 }
1949
1950 for (i = 0; i < 6; i += 2) {
1951 u32 low, high;
1952
1953 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1954 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1955 tg3_wait_macro_done(tp)) {
1956 *resetp = 1;
1957 return -EBUSY;
1958 }
1959 low &= 0x7fff;
1960 high &= 0x000f;
1961 if (low != test_pat[chan][i] ||
1962 high != test_pat[chan][i+1]) {
1963 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1964 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1965 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1966
1967 return -EBUSY;
1968 }
1969 }
1970 }
1971
1972 return 0;
1973}
1974
1975static int tg3_phy_reset_chanpat(struct tg3 *tp)
1976{
1977 int chan;
1978
1979 for (chan = 0; chan < 4; chan++) {
1980 int i;
1981
1982 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1983 (chan * 0x2000) | 0x0200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001984 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 for (i = 0; i < 6; i++)
1986 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00001987 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 if (tg3_wait_macro_done(tp))
1989 return -EBUSY;
1990 }
1991
1992 return 0;
1993}
1994
1995static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1996{
1997 u32 reg32, phy9_orig;
1998 int retries, do_phy_reset, err;
1999
2000 retries = 10;
2001 do_phy_reset = 1;
2002 do {
2003 if (do_phy_reset) {
2004 err = tg3_bmcr_reset(tp);
2005 if (err)
2006 return err;
2007 do_phy_reset = 0;
2008 }
2009
2010 /* Disable transmitter and interrupt. */
2011 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
2012 continue;
2013
2014 reg32 |= 0x3000;
2015 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2016
2017 /* Set full-duplex, 1000 mbps. */
2018 tg3_writephy(tp, MII_BMCR,
Matt Carlson221c5632011-06-13 13:39:01 +00002019 BMCR_FULLDPLX | BMCR_SPEED1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
2021 /* Set to master mode. */
Matt Carlson221c5632011-06-13 13:39:01 +00002022 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 continue;
2024
Matt Carlson221c5632011-06-13 13:39:01 +00002025 tg3_writephy(tp, MII_CTRL1000,
2026 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Matt Carlson1d36ba42011-04-20 07:57:42 +00002028 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2029 if (err)
2030 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
2032 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002033 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2036 if (!err)
2037 break;
2038 } while (--retries);
2039
2040 err = tg3_phy_reset_chanpat(tp);
2041 if (err)
2042 return err;
2043
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002044 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002047 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048
Matt Carlson1d36ba42011-04-20 07:57:42 +00002049 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Matt Carlson221c5632011-06-13 13:39:01 +00002051 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
2053 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2054 reg32 &= ~0x3000;
2055 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2056 } else if (!err)
2057 err = -EBUSY;
2058
2059 return err;
2060}
2061
2062/* This will reset the tigon3 PHY if there is no valid
2063 * link unless the FORCE argument is non-zero.
2064 */
2065static int tg3_phy_reset(struct tg3 *tp)
2066{
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002067 u32 val, cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 int err;
2069
Michael Chan60189dd2006-12-17 17:08:07 -08002070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002071 val = tr32(GRC_MISC_CFG);
2072 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2073 udelay(40);
2074 }
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002075 err = tg3_readphy(tp, MII_BMSR, &val);
2076 err |= tg3_readphy(tp, MII_BMSR, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (err != 0)
2078 return -EBUSY;
2079
Michael Chanc8e1e822006-04-29 18:55:17 -07002080 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2081 netif_carrier_off(tp->dev);
2082 tg3_link_report(tp);
2083 }
2084
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2086 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2087 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2088 err = tg3_phy_reset_5703_4_5(tp);
2089 if (err)
2090 return err;
2091 goto out;
2092 }
2093
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002094 cpmuctrl = 0;
2095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2096 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2097 cpmuctrl = tr32(TG3_CPMU_CTRL);
2098 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2099 tw32(TG3_CPMU_CTRL,
2100 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2101 }
2102
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 err = tg3_bmcr_reset(tp);
2104 if (err)
2105 return err;
2106
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002107 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002108 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2109 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002110
2111 tw32(TG3_CPMU_CTRL, cpmuctrl);
2112 }
2113
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002114 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2115 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002116 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2117 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2118 CPMU_LSPD_1000MB_MACCLK_12_5) {
2119 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2120 udelay(40);
2121 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2122 }
2123 }
2124
Joe Perches63c3a662011-04-26 08:12:10 +00002125 if (tg3_flag(tp, 5717_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002126 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
Matt Carlsonecf14102010-01-20 16:58:05 +00002127 return 0;
2128
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002129 tg3_phy_apply_otp(tp);
2130
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002131 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -08002132 tg3_phy_toggle_apd(tp, true);
2133 else
2134 tg3_phy_toggle_apd(tp, false);
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136out:
Matt Carlson1d36ba42011-04-20 07:57:42 +00002137 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2138 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002139 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2140 tg3_phydsp_write(tp, 0x000a, 0x0323);
Matt Carlson1d36ba42011-04-20 07:57:42 +00002141 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002143
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002144 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00002145 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2146 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002148
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002149 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002150 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2151 tg3_phydsp_write(tp, 0x000a, 0x310b);
2152 tg3_phydsp_write(tp, 0x201f, 0x9506);
2153 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2154 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2155 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002156 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
Matt Carlson1d36ba42011-04-20 07:57:42 +00002157 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2158 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2159 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2160 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2161 tg3_writephy(tp, MII_TG3_TEST1,
2162 MII_TG3_TEST1_TRIM_EN | 0x4);
2163 } else
2164 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2165
2166 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2167 }
Michael Chanc424cb22006-04-29 18:56:34 -07002168 }
Matt Carlson1d36ba42011-04-20 07:57:42 +00002169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 /* Set Extended packet length bit (bit 14) on all chips that */
2171 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002172 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 /* Cannot do read-modify-write on 5401 */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002174 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Joe Perches63c3a662011-04-26 08:12:10 +00002175 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 /* Set bit 14 with read-modify-write to preserve other bits */
Matt Carlson15ee95c2011-04-20 07:57:40 +00002177 err = tg3_phy_auxctl_read(tp,
2178 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2179 if (!err)
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002180 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2181 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 }
2183
2184 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2185 * jumbo frames transmission.
2186 */
Joe Perches63c3a662011-04-26 08:12:10 +00002187 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002188 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002189 tg3_writephy(tp, MII_TG3_EXT_CTRL,
Matt Carlsonf833c4c2010-09-15 09:00:01 +00002190 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 }
2192
Michael Chan715116a2006-09-27 16:09:25 -07002193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002194 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002195 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002196 }
2197
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002198 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 tg3_phy_set_wirespeed(tp);
2200 return 0;
2201}
2202
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002203#define TG3_GPIO_MSG_DRVR_PRES 0x00000001
2204#define TG3_GPIO_MSG_NEED_VAUX 0x00000002
2205#define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
2206 TG3_GPIO_MSG_NEED_VAUX)
2207#define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
2208 ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
2209 (TG3_GPIO_MSG_DRVR_PRES << 4) | \
2210 (TG3_GPIO_MSG_DRVR_PRES << 8) | \
2211 (TG3_GPIO_MSG_DRVR_PRES << 12))
2212
2213#define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
2214 ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
2215 (TG3_GPIO_MSG_NEED_VAUX << 4) | \
2216 (TG3_GPIO_MSG_NEED_VAUX << 8) | \
2217 (TG3_GPIO_MSG_NEED_VAUX << 12))
2218
2219static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
2220{
2221 u32 status, shift;
2222
2223 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2225 status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
2226 else
2227 status = tr32(TG3_CPMU_DRV_STATUS);
2228
2229 shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
2230 status &= ~(TG3_GPIO_MSG_MASK << shift);
2231 status |= (newstat << shift);
2232
2233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
2235 tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
2236 else
2237 tw32(TG3_CPMU_DRV_STATUS, status);
2238
2239 return status >> TG3_APE_GPIO_MSG_SHIFT;
2240}
2241
Matt Carlson520b2752011-06-13 13:39:02 +00002242static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
2243{
2244 if (!tg3_flag(tp, IS_NIC))
2245 return 0;
2246
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002247 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2248 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2249 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
2250 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2251 return -EIO;
Matt Carlson520b2752011-06-13 13:39:02 +00002252
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002253 tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
2254
2255 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2256 TG3_GRC_LCLCTL_PWRSW_DELAY);
2257
2258 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
2259 } else {
2260 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
2261 TG3_GRC_LCLCTL_PWRSW_DELAY);
2262 }
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002263
Matt Carlson520b2752011-06-13 13:39:02 +00002264 return 0;
2265}
2266
2267static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
2268{
2269 u32 grc_local_ctrl;
2270
2271 if (!tg3_flag(tp, IS_NIC) ||
2272 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2273 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
2274 return;
2275
2276 grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
2277
2278 tw32_wait_f(GRC_LOCAL_CTRL,
2279 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2280 TG3_GRC_LCLCTL_PWRSW_DELAY);
2281
2282 tw32_wait_f(GRC_LOCAL_CTRL,
2283 grc_local_ctrl,
2284 TG3_GRC_LCLCTL_PWRSW_DELAY);
2285
2286 tw32_wait_f(GRC_LOCAL_CTRL,
2287 grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
2288 TG3_GRC_LCLCTL_PWRSW_DELAY);
2289}
2290
2291static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
2292{
2293 if (!tg3_flag(tp, IS_NIC))
2294 return;
2295
2296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2298 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2299 (GRC_LCLCTRL_GPIO_OE0 |
2300 GRC_LCLCTRL_GPIO_OE1 |
2301 GRC_LCLCTRL_GPIO_OE2 |
2302 GRC_LCLCTRL_GPIO_OUTPUT0 |
2303 GRC_LCLCTRL_GPIO_OUTPUT1),
2304 TG3_GRC_LCLCTL_PWRSW_DELAY);
2305 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
2307 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2308 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2309 GRC_LCLCTRL_GPIO_OE1 |
2310 GRC_LCLCTRL_GPIO_OE2 |
2311 GRC_LCLCTRL_GPIO_OUTPUT0 |
2312 GRC_LCLCTRL_GPIO_OUTPUT1 |
2313 tp->grc_local_ctrl;
2314 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2315 TG3_GRC_LCLCTL_PWRSW_DELAY);
2316
2317 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2318 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2319 TG3_GRC_LCLCTL_PWRSW_DELAY);
2320
2321 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2322 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
2323 TG3_GRC_LCLCTL_PWRSW_DELAY);
2324 } else {
2325 u32 no_gpio2;
2326 u32 grc_local_ctrl = 0;
2327
2328 /* Workaround to prevent overdrawing Amps. */
2329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
2330 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
2331 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2332 grc_local_ctrl,
2333 TG3_GRC_LCLCTL_PWRSW_DELAY);
2334 }
2335
2336 /* On 5753 and variants, GPIO2 cannot be used. */
2337 no_gpio2 = tp->nic_sram_data_cfg &
2338 NIC_SRAM_DATA_CFG_NO_GPIO2;
2339
2340 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
2341 GRC_LCLCTRL_GPIO_OE1 |
2342 GRC_LCLCTRL_GPIO_OE2 |
2343 GRC_LCLCTRL_GPIO_OUTPUT1 |
2344 GRC_LCLCTRL_GPIO_OUTPUT2;
2345 if (no_gpio2) {
2346 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2347 GRC_LCLCTRL_GPIO_OUTPUT2);
2348 }
2349 tw32_wait_f(GRC_LOCAL_CTRL,
2350 tp->grc_local_ctrl | grc_local_ctrl,
2351 TG3_GRC_LCLCTL_PWRSW_DELAY);
2352
2353 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2354
2355 tw32_wait_f(GRC_LOCAL_CTRL,
2356 tp->grc_local_ctrl | grc_local_ctrl,
2357 TG3_GRC_LCLCTL_PWRSW_DELAY);
2358
2359 if (!no_gpio2) {
2360 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
2361 tw32_wait_f(GRC_LOCAL_CTRL,
2362 tp->grc_local_ctrl | grc_local_ctrl,
2363 TG3_GRC_LCLCTL_PWRSW_DELAY);
2364 }
2365 }
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002366}
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002367
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002368static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002369{
2370 u32 msg = 0;
2371
2372 /* Serialize power state transitions */
2373 if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
2374 return;
2375
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002376 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002377 msg = TG3_GPIO_MSG_NEED_VAUX;
2378
2379 msg = tg3_set_function_status(tp, msg);
2380
2381 if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
2382 goto done;
2383
2384 if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
2385 tg3_pwrsrc_switch_to_vaux(tp);
2386 else
2387 tg3_pwrsrc_die_with_vmain(tp);
2388
2389done:
Matt Carlson6f5c8f832011-07-13 09:27:31 +00002390 tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
Matt Carlson520b2752011-06-13 13:39:02 +00002391}
2392
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002393static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Matt Carlson683644b2011-03-09 16:58:23 +00002395 bool need_vaux = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Matt Carlson334355a2010-01-20 16:58:10 +00002397 /* The GPIOs do something completely different on 57765. */
Joe Perches63c3a662011-04-26 08:12:10 +00002398 if (!tg3_flag(tp, IS_NIC) ||
Matt Carlson334355a2010-01-20 16:58:10 +00002399 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 return;
2401
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002402 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2403 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
2404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002405 tg3_frob_aux_power_5717(tp, include_wol ?
2406 tg3_flag(tp, WOL_ENABLE) != 0 : 0);
Matt Carlson3a1e19d2011-07-13 09:27:32 +00002407 return;
2408 }
2409
2410 if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002411 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002413 dev_peer = pci_get_drvdata(tp->pdev_peer);
Matt Carlson683644b2011-03-09 16:58:23 +00002414
Michael Chanbc1c7562006-03-20 17:48:03 -08002415 /* remove_one() may have been run on the peer. */
Matt Carlson683644b2011-03-09 16:58:23 +00002416 if (dev_peer) {
2417 struct tg3 *tp_peer = netdev_priv(dev_peer);
2418
Joe Perches63c3a662011-04-26 08:12:10 +00002419 if (tg3_flag(tp_peer, INIT_COMPLETE))
Matt Carlson683644b2011-03-09 16:58:23 +00002420 return;
2421
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002422 if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
Joe Perches63c3a662011-04-26 08:12:10 +00002423 tg3_flag(tp_peer, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002424 need_vaux = true;
2425 }
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Matt Carlsoncd0d7222011-07-13 09:27:33 +00002428 if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
2429 tg3_flag(tp, ENABLE_ASF))
Matt Carlson683644b2011-03-09 16:58:23 +00002430 need_vaux = true;
2431
Matt Carlson520b2752011-06-13 13:39:02 +00002432 if (need_vaux)
2433 tg3_pwrsrc_switch_to_vaux(tp);
2434 else
2435 tg3_pwrsrc_die_with_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002438static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2439{
2440 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2441 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002442 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002443 if (speed != SPEED_10)
2444 return 1;
2445 } else if (speed == SPEED_10)
2446 return 1;
2447
2448 return 0;
2449}
2450
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451static int tg3_setup_phy(struct tg3 *, int);
2452
2453#define RESET_KIND_SHUTDOWN 0
2454#define RESET_KIND_INIT 1
2455#define RESET_KIND_SUSPEND 2
2456
2457static void tg3_write_sig_post_reset(struct tg3 *, int);
2458static int tg3_halt_cpu(struct tg3 *, u32);
2459
Matt Carlson0a459aa2008-11-03 16:54:15 -08002460static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002461{
Matt Carlsonce057f02007-11-12 21:08:03 -08002462 u32 val;
2463
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002464 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Michael Chan51297242007-02-13 12:17:57 -08002465 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2466 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2467 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2468
2469 sg_dig_ctrl |=
2470 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2471 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2472 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2473 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002474 return;
Michael Chan51297242007-02-13 12:17:57 -08002475 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002476
Michael Chan60189dd2006-12-17 17:08:07 -08002477 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002478 tg3_bmcr_reset(tp);
2479 val = tr32(GRC_MISC_CFG);
2480 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2481 udelay(40);
2482 return;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002483 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson0e5f7842009-11-02 14:26:38 +00002484 u32 phytest;
2485 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2486 u32 phy;
2487
2488 tg3_writephy(tp, MII_ADVERTISE, 0);
2489 tg3_writephy(tp, MII_BMCR,
2490 BMCR_ANENABLE | BMCR_ANRESTART);
2491
2492 tg3_writephy(tp, MII_TG3_FET_TEST,
2493 phytest | MII_TG3_FET_SHADOW_EN);
2494 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2495 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2496 tg3_writephy(tp,
2497 MII_TG3_FET_SHDW_AUXMODE4,
2498 phy);
2499 }
2500 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2501 }
2502 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002503 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002504 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2505 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002506
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002507 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2508 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2509 MII_TG3_AUXCTL_PCTL_VREG_11V;
2510 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
Michael Chan715116a2006-09-27 16:09:25 -07002511 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002512
Michael Chan15c3b692006-03-22 01:06:52 -08002513 /* The PHY should not be powered down on some chips because
2514 * of bugs.
2515 */
2516 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2517 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2518 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002519 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
Michael Chan15c3b692006-03-22 01:06:52 -08002520 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002521
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002522 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2523 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002524 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2525 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2526 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2527 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2528 }
2529
Michael Chan15c3b692006-03-22 01:06:52 -08002530 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2531}
2532
Matt Carlson3f007892008-11-03 16:51:36 -08002533/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002534static int tg3_nvram_lock(struct tg3 *tp)
2535{
Joe Perches63c3a662011-04-26 08:12:10 +00002536 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002537 int i;
2538
2539 if (tp->nvram_lock_cnt == 0) {
2540 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2541 for (i = 0; i < 8000; i++) {
2542 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2543 break;
2544 udelay(20);
2545 }
2546 if (i == 8000) {
2547 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2548 return -ENODEV;
2549 }
2550 }
2551 tp->nvram_lock_cnt++;
2552 }
2553 return 0;
2554}
2555
2556/* tp->lock is held. */
2557static void tg3_nvram_unlock(struct tg3 *tp)
2558{
Joe Perches63c3a662011-04-26 08:12:10 +00002559 if (tg3_flag(tp, NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002560 if (tp->nvram_lock_cnt > 0)
2561 tp->nvram_lock_cnt--;
2562 if (tp->nvram_lock_cnt == 0)
2563 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2564 }
2565}
2566
2567/* tp->lock is held. */
2568static void tg3_enable_nvram_access(struct tg3 *tp)
2569{
Joe Perches63c3a662011-04-26 08:12:10 +00002570 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002571 u32 nvaccess = tr32(NVRAM_ACCESS);
2572
2573 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2574 }
2575}
2576
2577/* tp->lock is held. */
2578static void tg3_disable_nvram_access(struct tg3 *tp)
2579{
Joe Perches63c3a662011-04-26 08:12:10 +00002580 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002581 u32 nvaccess = tr32(NVRAM_ACCESS);
2582
2583 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2584 }
2585}
2586
2587static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2588 u32 offset, u32 *val)
2589{
2590 u32 tmp;
2591 int i;
2592
2593 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2594 return -EINVAL;
2595
2596 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2597 EEPROM_ADDR_DEVID_MASK |
2598 EEPROM_ADDR_READ);
2599 tw32(GRC_EEPROM_ADDR,
2600 tmp |
2601 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2602 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2603 EEPROM_ADDR_ADDR_MASK) |
2604 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2605
2606 for (i = 0; i < 1000; i++) {
2607 tmp = tr32(GRC_EEPROM_ADDR);
2608
2609 if (tmp & EEPROM_ADDR_COMPLETE)
2610 break;
2611 msleep(1);
2612 }
2613 if (!(tmp & EEPROM_ADDR_COMPLETE))
2614 return -EBUSY;
2615
Matt Carlson62cedd12009-04-20 14:52:29 -07002616 tmp = tr32(GRC_EEPROM_DATA);
2617
2618 /*
2619 * The data will always be opposite the native endian
2620 * format. Perform a blind byteswap to compensate.
2621 */
2622 *val = swab32(tmp);
2623
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002624 return 0;
2625}
2626
2627#define NVRAM_CMD_TIMEOUT 10000
2628
2629static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2630{
2631 int i;
2632
2633 tw32(NVRAM_CMD, nvram_cmd);
2634 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2635 udelay(10);
2636 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2637 udelay(10);
2638 break;
2639 }
2640 }
2641
2642 if (i == NVRAM_CMD_TIMEOUT)
2643 return -EBUSY;
2644
2645 return 0;
2646}
2647
2648static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2649{
Joe Perches63c3a662011-04-26 08:12:10 +00002650 if (tg3_flag(tp, NVRAM) &&
2651 tg3_flag(tp, NVRAM_BUFFERED) &&
2652 tg3_flag(tp, FLASH) &&
2653 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002654 (tp->nvram_jedecnum == JEDEC_ATMEL))
2655
2656 addr = ((addr / tp->nvram_pagesize) <<
2657 ATMEL_AT45DB0X1B_PAGE_POS) +
2658 (addr % tp->nvram_pagesize);
2659
2660 return addr;
2661}
2662
2663static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2664{
Joe Perches63c3a662011-04-26 08:12:10 +00002665 if (tg3_flag(tp, NVRAM) &&
2666 tg3_flag(tp, NVRAM_BUFFERED) &&
2667 tg3_flag(tp, FLASH) &&
2668 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002669 (tp->nvram_jedecnum == JEDEC_ATMEL))
2670
2671 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2672 tp->nvram_pagesize) +
2673 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2674
2675 return addr;
2676}
2677
Matt Carlsone4f34112009-02-25 14:25:00 +00002678/* NOTE: Data read in from NVRAM is byteswapped according to
2679 * the byteswapping settings for all other register accesses.
2680 * tg3 devices are BE devices, so on a BE machine, the data
2681 * returned will be exactly as it is seen in NVRAM. On a LE
2682 * machine, the 32-bit value will be byteswapped.
2683 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002684static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2685{
2686 int ret;
2687
Joe Perches63c3a662011-04-26 08:12:10 +00002688 if (!tg3_flag(tp, NVRAM))
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002689 return tg3_nvram_read_using_eeprom(tp, offset, val);
2690
2691 offset = tg3_nvram_phys_addr(tp, offset);
2692
2693 if (offset > NVRAM_ADDR_MSK)
2694 return -EINVAL;
2695
2696 ret = tg3_nvram_lock(tp);
2697 if (ret)
2698 return ret;
2699
2700 tg3_enable_nvram_access(tp);
2701
2702 tw32(NVRAM_ADDR, offset);
2703 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2704 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2705
2706 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002707 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002708
2709 tg3_disable_nvram_access(tp);
2710
2711 tg3_nvram_unlock(tp);
2712
2713 return ret;
2714}
2715
Matt Carlsona9dc5292009-02-25 14:25:30 +00002716/* Ensures NVRAM data is in bytestream format. */
2717static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002718{
2719 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002720 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002721 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002722 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002723 return res;
2724}
2725
2726/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002727static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2728{
2729 u32 addr_high, addr_low;
2730 int i;
2731
2732 addr_high = ((tp->dev->dev_addr[0] << 8) |
2733 tp->dev->dev_addr[1]);
2734 addr_low = ((tp->dev->dev_addr[2] << 24) |
2735 (tp->dev->dev_addr[3] << 16) |
2736 (tp->dev->dev_addr[4] << 8) |
2737 (tp->dev->dev_addr[5] << 0));
2738 for (i = 0; i < 4; i++) {
2739 if (i == 1 && skip_mac_1)
2740 continue;
2741 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2742 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2743 }
2744
2745 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2746 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2747 for (i = 0; i < 12; i++) {
2748 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2749 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2750 }
2751 }
2752
2753 addr_high = (tp->dev->dev_addr[0] +
2754 tp->dev->dev_addr[1] +
2755 tp->dev->dev_addr[2] +
2756 tp->dev->dev_addr[3] +
2757 tp->dev->dev_addr[4] +
2758 tp->dev->dev_addr[5]) &
2759 TX_BACKOFF_SEED_MASK;
2760 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2761}
2762
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002763static void tg3_enable_register_access(struct tg3 *tp)
2764{
2765 /*
2766 * Make sure register accesses (indirect or otherwise) will function
2767 * correctly.
2768 */
2769 pci_write_config_dword(tp->pdev,
2770 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2771}
2772
2773static int tg3_power_up(struct tg3 *tp)
2774{
Matt Carlsonbed98292011-07-13 09:27:29 +00002775 int err;
2776
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002777 tg3_enable_register_access(tp);
2778
Matt Carlsonbed98292011-07-13 09:27:29 +00002779 err = pci_set_power_state(tp->pdev, PCI_D0);
2780 if (!err) {
2781 /* Switch out of Vaux if it is a NIC */
2782 tg3_pwrsrc_switch_to_vmain(tp);
2783 } else {
2784 netdev_err(tp->dev, "Transition to D0 failed\n");
2785 }
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002786
Matt Carlsonbed98292011-07-13 09:27:29 +00002787 return err;
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002788}
2789
2790static int tg3_power_down_prepare(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791{
2792 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002793 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002795 tg3_enable_register_access(tp);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002796
2797 /* Restore the CLKREQ setting. */
Joe Perches63c3a662011-04-26 08:12:10 +00002798 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002799 u16 lnkctl;
2800
2801 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002802 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002803 &lnkctl);
2804 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2805 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00002806 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002807 lnkctl);
2808 }
2809
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2811 tw32(TG3PCI_MISC_HOST_CTRL,
2812 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2813
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00002814 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00002815 tg3_flag(tp, WOL_ENABLE);
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002816
Joe Perches63c3a662011-04-26 08:12:10 +00002817 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002818 do_low_power = false;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002819 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
Matt Carlson80096062010-08-02 11:26:06 +00002820 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002821 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002822 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002823
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002825
Matt Carlson80096062010-08-02 11:26:06 +00002826 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002827
2828 tp->link_config.orig_speed = phydev->speed;
2829 tp->link_config.orig_duplex = phydev->duplex;
2830 tp->link_config.orig_autoneg = phydev->autoneg;
2831 tp->link_config.orig_advertising = phydev->advertising;
2832
2833 advertising = ADVERTISED_TP |
2834 ADVERTISED_Pause |
2835 ADVERTISED_Autoneg |
2836 ADVERTISED_10baseT_Half;
2837
Joe Perches63c3a662011-04-26 08:12:10 +00002838 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2839 if (tg3_flag(tp, WOL_SPEED_100MB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002840 advertising |=
2841 ADVERTISED_100baseT_Half |
2842 ADVERTISED_100baseT_Full |
2843 ADVERTISED_10baseT_Full;
2844 else
2845 advertising |= ADVERTISED_10baseT_Full;
2846 }
2847
2848 phydev->advertising = advertising;
2849
2850 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002851
2852 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002853 if (phyid != PHY_ID_BCMAC131) {
2854 phyid &= PHY_BCM_OUI_MASK;
2855 if (phyid == PHY_BCM_OUI_1 ||
2856 phyid == PHY_BCM_OUI_2 ||
2857 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002858 do_low_power = true;
2859 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002860 }
Matt Carlsondd477002008-05-25 23:45:58 -07002861 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002862 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002863
Matt Carlson80096062010-08-02 11:26:06 +00002864 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2865 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07002866 tp->link_config.orig_speed = tp->link_config.speed;
2867 tp->link_config.orig_duplex = tp->link_config.duplex;
2868 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002871 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Matt Carlsondd477002008-05-25 23:45:58 -07002872 tp->link_config.speed = SPEED_10;
2873 tp->link_config.duplex = DUPLEX_HALF;
2874 tp->link_config.autoneg = AUTONEG_ENABLE;
2875 tg3_setup_phy(tp, 0);
2876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
2878
Michael Chanb5d37722006-09-27 16:06:21 -07002879 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2880 u32 val;
2881
2882 val = tr32(GRC_VCPU_EXT_CTRL);
2883 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
Joe Perches63c3a662011-04-26 08:12:10 +00002884 } else if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002885 int i;
2886 u32 val;
2887
2888 for (i = 0; i < 200; i++) {
2889 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2890 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2891 break;
2892 msleep(1);
2893 }
2894 }
Joe Perches63c3a662011-04-26 08:12:10 +00002895 if (tg3_flag(tp, WOL_CAP))
Gary Zambranoa85feb82007-05-05 11:52:19 -07002896 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2897 WOL_DRV_STATE_SHUTDOWN |
2898 WOL_DRV_WOL |
2899 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002900
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002901 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 u32 mac_mode;
2903
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002904 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00002905 if (do_low_power &&
2906 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2907 tg3_phy_auxctl_write(tp,
2908 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2909 MII_TG3_AUXCTL_PCTL_WOL_EN |
2910 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2911 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
Matt Carlsondd477002008-05-25 23:45:58 -07002912 udelay(40);
2913 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Matt Carlsonf07e9af2010-08-02 11:26:07 +00002915 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan3f7045c2006-09-27 16:02:29 -07002916 mac_mode = MAC_MODE_PORT_MODE_GMII;
2917 else
2918 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002920 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2921 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2922 ASIC_REV_5700) {
Joe Perches63c3a662011-04-26 08:12:10 +00002923 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002924 SPEED_100 : SPEED_10;
2925 if (tg3_5700_link_polarity(tp, speed))
2926 mac_mode |= MAC_MODE_LINK_POLARITY;
2927 else
2928 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930 } else {
2931 mac_mode = MAC_MODE_PORT_MODE_TBI;
2932 }
2933
Joe Perches63c3a662011-04-26 08:12:10 +00002934 if (!tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 tw32(MAC_LED_CTRL, tp->led_ctrl);
2936
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002937 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00002938 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2939 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002940 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941
Joe Perches63c3a662011-04-26 08:12:10 +00002942 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +00002943 mac_mode |= MAC_MODE_APE_TX_EN |
2944 MAC_MODE_APE_RX_EN |
2945 MAC_MODE_TDE_ENABLE;
Matt Carlson3bda1252008-08-15 14:08:22 -07002946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 tw32_f(MAC_MODE, mac_mode);
2948 udelay(100);
2949
2950 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2951 udelay(10);
2952 }
2953
Joe Perches63c3a662011-04-26 08:12:10 +00002954 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2956 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2957 u32 base_val;
2958
2959 base_val = tp->pci_clock_ctrl;
2960 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2961 CLOCK_CTRL_TXCLK_DISABLE);
2962
Michael Chanb401e9e2005-12-19 16:27:04 -08002963 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2964 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Joe Perches63c3a662011-04-26 08:12:10 +00002965 } else if (tg3_flag(tp, 5780_CLASS) ||
2966 tg3_flag(tp, CPMU_PRESENT) ||
Matt Carlson6ff6f812011-05-19 12:12:54 +00002967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002968 /* do nothing */
Joe Perches63c3a662011-04-26 08:12:10 +00002969 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 u32 newbits1, newbits2;
2971
2972 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2974 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2975 CLOCK_CTRL_TXCLK_DISABLE |
2976 CLOCK_CTRL_ALTCLK);
2977 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
Joe Perches63c3a662011-04-26 08:12:10 +00002978 } else if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 newbits1 = CLOCK_CTRL_625_CORE;
2980 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2981 } else {
2982 newbits1 = CLOCK_CTRL_ALTCLK;
2983 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2984 }
2985
Michael Chanb401e9e2005-12-19 16:27:04 -08002986 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2987 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988
Michael Chanb401e9e2005-12-19 16:27:04 -08002989 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2990 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Joe Perches63c3a662011-04-26 08:12:10 +00002992 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993 u32 newbits3;
2994
2995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2997 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2998 CLOCK_CTRL_TXCLK_DISABLE |
2999 CLOCK_CTRL_44MHZ_CORE);
3000 } else {
3001 newbits3 = CLOCK_CTRL_44MHZ_CORE;
3002 }
3003
Michael Chanb401e9e2005-12-19 16:27:04 -08003004 tw32_wait_f(TG3PCI_CLOCK_CTRL,
3005 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 }
3007 }
3008
Joe Perches63c3a662011-04-26 08:12:10 +00003009 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08003010 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08003011
Matt Carlsoncd0d7222011-07-13 09:27:33 +00003012 tg3_frob_aux_power(tp, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
3014 /* Workaround for unstable PLL clock */
3015 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
3016 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
3017 u32 val = tr32(0x7d00);
3018
3019 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
3020 tw32(0x7d00, val);
Joe Perches63c3a662011-04-26 08:12:10 +00003021 if (!tg3_flag(tp, ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08003022 int err;
3023
3024 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08003026 if (!err)
3027 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08003028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 }
3030
Michael Chanbbadf502006-04-06 21:46:34 -07003031 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
3032
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033 return 0;
3034}
3035
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003036static void tg3_power_down(struct tg3 *tp)
3037{
3038 tg3_power_down_prepare(tp);
3039
Joe Perches63c3a662011-04-26 08:12:10 +00003040 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00003041 pci_set_power_state(tp->pdev, PCI_D3hot);
3042}
3043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
3045{
3046 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
3047 case MII_TG3_AUX_STAT_10HALF:
3048 *speed = SPEED_10;
3049 *duplex = DUPLEX_HALF;
3050 break;
3051
3052 case MII_TG3_AUX_STAT_10FULL:
3053 *speed = SPEED_10;
3054 *duplex = DUPLEX_FULL;
3055 break;
3056
3057 case MII_TG3_AUX_STAT_100HALF:
3058 *speed = SPEED_100;
3059 *duplex = DUPLEX_HALF;
3060 break;
3061
3062 case MII_TG3_AUX_STAT_100FULL:
3063 *speed = SPEED_100;
3064 *duplex = DUPLEX_FULL;
3065 break;
3066
3067 case MII_TG3_AUX_STAT_1000HALF:
3068 *speed = SPEED_1000;
3069 *duplex = DUPLEX_HALF;
3070 break;
3071
3072 case MII_TG3_AUX_STAT_1000FULL:
3073 *speed = SPEED_1000;
3074 *duplex = DUPLEX_FULL;
3075 break;
3076
3077 default:
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003078 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07003079 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
3080 SPEED_10;
3081 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
3082 DUPLEX_HALF;
3083 break;
3084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 *speed = SPEED_INVALID;
3086 *duplex = DUPLEX_INVALID;
3087 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003088 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089}
3090
Matt Carlson42b64a42011-05-19 12:12:49 +00003091static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092{
Matt Carlson42b64a42011-05-19 12:12:49 +00003093 int err = 0;
3094 u32 val, new_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
Matt Carlson42b64a42011-05-19 12:12:49 +00003096 new_adv = ADVERTISE_CSMA;
3097 if (advertise & ADVERTISED_10baseT_Half)
3098 new_adv |= ADVERTISE_10HALF;
3099 if (advertise & ADVERTISED_10baseT_Full)
3100 new_adv |= ADVERTISE_10FULL;
3101 if (advertise & ADVERTISED_100baseT_Half)
3102 new_adv |= ADVERTISE_100HALF;
3103 if (advertise & ADVERTISED_100baseT_Full)
3104 new_adv |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
Matt Carlson42b64a42011-05-19 12:12:49 +00003106 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
Matt Carlson42b64a42011-05-19 12:12:49 +00003108 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
3109 if (err)
3110 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Matt Carlson42b64a42011-05-19 12:12:49 +00003112 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3113 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003114
Matt Carlson42b64a42011-05-19 12:12:49 +00003115 new_adv = 0;
3116 if (advertise & ADVERTISED_1000baseT_Half)
Matt Carlson221c5632011-06-13 13:39:01 +00003117 new_adv |= ADVERTISE_1000HALF;
Matt Carlson42b64a42011-05-19 12:12:49 +00003118 if (advertise & ADVERTISED_1000baseT_Full)
Matt Carlson221c5632011-06-13 13:39:01 +00003119 new_adv |= ADVERTISE_1000FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003120
Matt Carlson42b64a42011-05-19 12:12:49 +00003121 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3122 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
Matt Carlson221c5632011-06-13 13:39:01 +00003123 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Matt Carlson221c5632011-06-13 13:39:01 +00003125 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
Matt Carlson42b64a42011-05-19 12:12:49 +00003126 if (err)
3127 goto done;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003128
Matt Carlson42b64a42011-05-19 12:12:49 +00003129 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
3130 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131
Matt Carlson42b64a42011-05-19 12:12:49 +00003132 tw32(TG3_CPMU_EEE_MODE,
3133 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08003134
Matt Carlson42b64a42011-05-19 12:12:49 +00003135 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
3136 if (!err) {
3137 u32 err2;
Matt Carlson52b02d02010-10-14 10:37:41 +00003138
Matt Carlsona6b68da2010-12-06 08:28:52 +00003139 val = 0;
Matt Carlson42b64a42011-05-19 12:12:49 +00003140 /* Advertise 100-BaseTX EEE ability */
3141 if (advertise & ADVERTISED_100baseT_Full)
3142 val |= MDIO_AN_EEE_ADV_100TX;
3143 /* Advertise 1000-BaseT EEE ability */
3144 if (advertise & ADVERTISED_1000baseT_Full)
3145 val |= MDIO_AN_EEE_ADV_1000T;
3146 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
Matt Carlsonb715ce92011-07-20 10:20:52 +00003147 if (err)
3148 val = 0;
3149
3150 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
3151 case ASIC_REV_5717:
3152 case ASIC_REV_57765:
3153 case ASIC_REV_5719:
3154 /* If we advertised any eee advertisements above... */
3155 if (val)
3156 val = MII_TG3_DSP_TAP26_ALNOKO |
3157 MII_TG3_DSP_TAP26_RMRXSTO |
3158 MII_TG3_DSP_TAP26_OPCSINPT;
3159 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3160 /* Fall through */
3161 case ASIC_REV_5720:
3162 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
3163 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
3164 MII_TG3_DSP_CH34TP2_HIBW01);
3165 }
Matt Carlson52b02d02010-10-14 10:37:41 +00003166
Matt Carlson42b64a42011-05-19 12:12:49 +00003167 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3168 if (!err)
3169 err = err2;
3170 }
3171
3172done:
3173 return err;
3174}
3175
3176static void tg3_phy_copper_begin(struct tg3 *tp)
3177{
3178 u32 new_adv;
3179 int i;
3180
3181 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3182 new_adv = ADVERTISED_10baseT_Half |
3183 ADVERTISED_10baseT_Full;
3184 if (tg3_flag(tp, WOL_SPEED_100MB))
3185 new_adv |= ADVERTISED_100baseT_Half |
3186 ADVERTISED_100baseT_Full;
3187
3188 tg3_phy_autoneg_cfg(tp, new_adv,
3189 FLOW_CTRL_TX | FLOW_CTRL_RX);
3190 } else if (tp->link_config.speed == SPEED_INVALID) {
3191 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3192 tp->link_config.advertising &=
3193 ~(ADVERTISED_1000baseT_Half |
3194 ADVERTISED_1000baseT_Full);
3195
3196 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3197 tp->link_config.flowctrl);
3198 } else {
3199 /* Asking for a specific link mode. */
3200 if (tp->link_config.speed == SPEED_1000) {
3201 if (tp->link_config.duplex == DUPLEX_FULL)
3202 new_adv = ADVERTISED_1000baseT_Full;
3203 else
3204 new_adv = ADVERTISED_1000baseT_Half;
3205 } else if (tp->link_config.speed == SPEED_100) {
3206 if (tp->link_config.duplex == DUPLEX_FULL)
3207 new_adv = ADVERTISED_100baseT_Full;
3208 else
3209 new_adv = ADVERTISED_100baseT_Half;
3210 } else {
3211 if (tp->link_config.duplex == DUPLEX_FULL)
3212 new_adv = ADVERTISED_10baseT_Full;
3213 else
3214 new_adv = ADVERTISED_10baseT_Half;
3215 }
3216
3217 tg3_phy_autoneg_cfg(tp, new_adv,
3218 tp->link_config.flowctrl);
Matt Carlson52b02d02010-10-14 10:37:41 +00003219 }
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3222 tp->link_config.speed != SPEED_INVALID) {
3223 u32 bmcr, orig_bmcr;
3224
3225 tp->link_config.active_speed = tp->link_config.speed;
3226 tp->link_config.active_duplex = tp->link_config.duplex;
3227
3228 bmcr = 0;
3229 switch (tp->link_config.speed) {
3230 default:
3231 case SPEED_10:
3232 break;
3233
3234 case SPEED_100:
3235 bmcr |= BMCR_SPEED100;
3236 break;
3237
3238 case SPEED_1000:
Matt Carlson221c5632011-06-13 13:39:01 +00003239 bmcr |= BMCR_SPEED1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242
3243 if (tp->link_config.duplex == DUPLEX_FULL)
3244 bmcr |= BMCR_FULLDPLX;
3245
3246 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3247 (bmcr != orig_bmcr)) {
3248 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3249 for (i = 0; i < 1500; i++) {
3250 u32 tmp;
3251
3252 udelay(10);
3253 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3254 tg3_readphy(tp, MII_BMSR, &tmp))
3255 continue;
3256 if (!(tmp & BMSR_LSTATUS)) {
3257 udelay(40);
3258 break;
3259 }
3260 }
3261 tg3_writephy(tp, MII_BMCR, bmcr);
3262 udelay(40);
3263 }
3264 } else {
3265 tg3_writephy(tp, MII_BMCR,
3266 BMCR_ANENABLE | BMCR_ANRESTART);
3267 }
3268}
3269
3270static int tg3_init_5401phy_dsp(struct tg3 *tp)
3271{
3272 int err;
3273
3274 /* Turn off tap power management. */
3275 /* Set Extended packet length bit */
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003276 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00003278 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3279 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3280 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3281 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3282 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 udelay(40);
3285
3286 return err;
3287}
3288
Michael Chan3600d912006-12-07 00:21:48 -08003289static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290{
Michael Chan3600d912006-12-07 00:21:48 -08003291 u32 adv_reg, all_mask = 0;
3292
3293 if (mask & ADVERTISED_10baseT_Half)
3294 all_mask |= ADVERTISE_10HALF;
3295 if (mask & ADVERTISED_10baseT_Full)
3296 all_mask |= ADVERTISE_10FULL;
3297 if (mask & ADVERTISED_100baseT_Half)
3298 all_mask |= ADVERTISE_100HALF;
3299 if (mask & ADVERTISED_100baseT_Full)
3300 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301
3302 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3303 return 0;
3304
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305 if ((adv_reg & all_mask) != all_mask)
3306 return 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003307 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308 u32 tg3_ctrl;
3309
Michael Chan3600d912006-12-07 00:21:48 -08003310 all_mask = 0;
3311 if (mask & ADVERTISED_1000baseT_Half)
3312 all_mask |= ADVERTISE_1000HALF;
3313 if (mask & ADVERTISED_1000baseT_Full)
3314 all_mask |= ADVERTISE_1000FULL;
3315
Matt Carlson221c5632011-06-13 13:39:01 +00003316 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 return 0;
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 if ((tg3_ctrl & all_mask) != all_mask)
3320 return 0;
3321 }
3322 return 1;
3323}
3324
Matt Carlsonef167e22007-12-20 20:10:01 -08003325static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3326{
3327 u32 curadv, reqadv;
3328
3329 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3330 return 1;
3331
3332 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3333 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3334
3335 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3336 if (curadv != reqadv)
3337 return 0;
3338
Joe Perches63c3a662011-04-26 08:12:10 +00003339 if (tg3_flag(tp, PAUSE_AUTONEG))
Matt Carlsonef167e22007-12-20 20:10:01 -08003340 tg3_readphy(tp, MII_LPA, rmtadv);
3341 } else {
3342 /* Reprogram the advertisement register, even if it
3343 * does not affect the current link. If the link
3344 * gets renegotiated in the future, we can save an
3345 * additional renegotiation cycle by advertising
3346 * it correctly in the first place.
3347 */
3348 if (curadv != reqadv) {
3349 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3350 ADVERTISE_PAUSE_ASYM);
3351 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3352 }
3353 }
3354
3355 return 1;
3356}
3357
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3359{
3360 int current_link_up;
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003361 u32 bmsr, val;
Matt Carlsonef167e22007-12-20 20:10:01 -08003362 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 u16 current_speed;
3364 u8 current_duplex;
3365 int i, err;
3366
3367 tw32(MAC_EVENT, 0);
3368
3369 tw32_f(MAC_STATUS,
3370 (MAC_STATUS_SYNC_CHANGED |
3371 MAC_STATUS_CFG_CHANGED |
3372 MAC_STATUS_MI_COMPLETION |
3373 MAC_STATUS_LNKSTATE_CHANGED));
3374 udelay(40);
3375
Matt Carlson8ef21422008-05-02 16:47:53 -07003376 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3377 tw32_f(MAC_MI_MODE,
3378 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3379 udelay(80);
3380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003382 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
3384 /* Some third-party PHYs need to be reset on link going
3385 * down.
3386 */
3387 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3388 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3389 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3390 netif_carrier_ok(tp->dev)) {
3391 tg3_readphy(tp, MII_BMSR, &bmsr);
3392 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3393 !(bmsr & BMSR_LSTATUS))
3394 force_reset = 1;
3395 }
3396 if (force_reset)
3397 tg3_phy_reset(tp);
3398
Matt Carlson79eb6902010-02-17 15:17:03 +00003399 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 tg3_readphy(tp, MII_BMSR, &bmsr);
3401 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
Joe Perches63c3a662011-04-26 08:12:10 +00003402 !tg3_flag(tp, INIT_COMPLETE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403 bmsr = 0;
3404
3405 if (!(bmsr & BMSR_LSTATUS)) {
3406 err = tg3_init_5401phy_dsp(tp);
3407 if (err)
3408 return err;
3409
3410 tg3_readphy(tp, MII_BMSR, &bmsr);
3411 for (i = 0; i < 1000; i++) {
3412 udelay(10);
3413 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3414 (bmsr & BMSR_LSTATUS)) {
3415 udelay(40);
3416 break;
3417 }
3418 }
3419
Matt Carlson79eb6902010-02-17 15:17:03 +00003420 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3421 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422 !(bmsr & BMSR_LSTATUS) &&
3423 tp->link_config.active_speed == SPEED_1000) {
3424 err = tg3_phy_reset(tp);
3425 if (!err)
3426 err = tg3_init_5401phy_dsp(tp);
3427 if (err)
3428 return err;
3429 }
3430 }
3431 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3432 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3433 /* 5701 {A0,B0} CRC bug workaround */
3434 tg3_writephy(tp, 0x15, 0x0a75);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00003435 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3436 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3437 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 }
3439
3440 /* Clear pending interrupts... */
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003441 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3442 tg3_readphy(tp, MII_TG3_ISTAT, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003444 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003446 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3448
3449 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3450 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3451 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3452 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3453 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3454 else
3455 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3456 }
3457
3458 current_link_up = 0;
3459 current_speed = SPEED_INVALID;
3460 current_duplex = DUPLEX_INVALID;
3461
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003462 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
Matt Carlson15ee95c2011-04-20 07:57:40 +00003463 err = tg3_phy_auxctl_read(tp,
3464 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3465 &val);
3466 if (!err && !(val & (1 << 10))) {
Matt Carlsonb4bd2922011-04-20 07:57:41 +00003467 tg3_phy_auxctl_write(tp,
3468 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3469 val | (1 << 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 goto relink;
3471 }
3472 }
3473
3474 bmsr = 0;
3475 for (i = 0; i < 100; i++) {
3476 tg3_readphy(tp, MII_BMSR, &bmsr);
3477 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3478 (bmsr & BMSR_LSTATUS))
3479 break;
3480 udelay(40);
3481 }
3482
3483 if (bmsr & BMSR_LSTATUS) {
3484 u32 aux_stat, bmcr;
3485
3486 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3487 for (i = 0; i < 2000; i++) {
3488 udelay(10);
3489 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3490 aux_stat)
3491 break;
3492 }
3493
3494 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3495 &current_speed,
3496 &current_duplex);
3497
3498 bmcr = 0;
3499 for (i = 0; i < 200; i++) {
3500 tg3_readphy(tp, MII_BMCR, &bmcr);
3501 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3502 continue;
3503 if (bmcr && bmcr != 0x7fff)
3504 break;
3505 udelay(10);
3506 }
3507
Matt Carlsonef167e22007-12-20 20:10:01 -08003508 lcl_adv = 0;
3509 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510
Matt Carlsonef167e22007-12-20 20:10:01 -08003511 tp->link_config.active_speed = current_speed;
3512 tp->link_config.active_duplex = current_duplex;
3513
3514 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3515 if ((bmcr & BMCR_ANENABLE) &&
3516 tg3_copper_is_advertising_all(tp,
3517 tp->link_config.advertising)) {
3518 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3519 &rmt_adv))
3520 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 }
3522 } else {
3523 if (!(bmcr & BMCR_ANENABLE) &&
3524 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003525 tp->link_config.duplex == current_duplex &&
3526 tp->link_config.flowctrl ==
3527 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 }
3530 }
3531
Matt Carlsonef167e22007-12-20 20:10:01 -08003532 if (current_link_up == 1 &&
3533 tp->link_config.active_duplex == DUPLEX_FULL)
3534 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535 }
3536
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537relink:
Matt Carlson80096062010-08-02 11:26:06 +00003538 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539 tg3_phy_copper_begin(tp);
3540
Matt Carlsonf833c4c2010-09-15 09:00:01 +00003541 tg3_readphy(tp, MII_BMSR, &bmsr);
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00003542 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3543 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544 current_link_up = 1;
3545 }
3546
3547 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3548 if (current_link_up == 1) {
3549 if (tp->link_config.active_speed == SPEED_100 ||
3550 tp->link_config.active_speed == SPEED_10)
3551 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3552 else
3553 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00003554 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003555 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3556 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3558
3559 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3560 if (tp->link_config.active_duplex == DUPLEX_HALF)
3561 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3562
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003564 if (current_link_up == 1 &&
3565 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003566 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003567 else
3568 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003569 }
3570
3571 /* ??? Without this setting Netgear GA302T PHY does not
3572 * ??? send/receive packets...
3573 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003574 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003575 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3576 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3577 tw32_f(MAC_MI_MODE, tp->mi_mode);
3578 udelay(80);
3579 }
3580
3581 tw32_f(MAC_MODE, tp->mac_mode);
3582 udelay(40);
3583
Matt Carlson52b02d02010-10-14 10:37:41 +00003584 tg3_phy_eee_adjust(tp, current_link_up);
3585
Joe Perches63c3a662011-04-26 08:12:10 +00003586 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 /* Polled via timer. */
3588 tw32_f(MAC_EVENT, 0);
3589 } else {
3590 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3591 }
3592 udelay(40);
3593
3594 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3595 current_link_up == 1 &&
3596 tp->link_config.active_speed == SPEED_1000 &&
Joe Perches63c3a662011-04-26 08:12:10 +00003597 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598 udelay(120);
3599 tw32_f(MAC_STATUS,
3600 (MAC_STATUS_SYNC_CHANGED |
3601 MAC_STATUS_CFG_CHANGED));
3602 udelay(40);
3603 tg3_write_mem(tp,
3604 NIC_SRAM_FIRMWARE_MBOX,
3605 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3606 }
3607
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003608 /* Prevent send BD corruption. */
Joe Perches63c3a662011-04-26 08:12:10 +00003609 if (tg3_flag(tp, CLKREQ_BUG)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003610 u16 oldlnkctl, newlnkctl;
3611
3612 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003613 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003614 &oldlnkctl);
3615 if (tp->link_config.active_speed == SPEED_100 ||
3616 tp->link_config.active_speed == SPEED_10)
3617 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3618 else
3619 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3620 if (newlnkctl != oldlnkctl)
3621 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00003622 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003623 newlnkctl);
3624 }
3625
Linus Torvalds1da177e2005-04-16 15:20:36 -07003626 if (current_link_up != netif_carrier_ok(tp->dev)) {
3627 if (current_link_up)
3628 netif_carrier_on(tp->dev);
3629 else
3630 netif_carrier_off(tp->dev);
3631 tg3_link_report(tp);
3632 }
3633
3634 return 0;
3635}
3636
3637struct tg3_fiber_aneginfo {
3638 int state;
3639#define ANEG_STATE_UNKNOWN 0
3640#define ANEG_STATE_AN_ENABLE 1
3641#define ANEG_STATE_RESTART_INIT 2
3642#define ANEG_STATE_RESTART 3
3643#define ANEG_STATE_DISABLE_LINK_OK 4
3644#define ANEG_STATE_ABILITY_DETECT_INIT 5
3645#define ANEG_STATE_ABILITY_DETECT 6
3646#define ANEG_STATE_ACK_DETECT_INIT 7
3647#define ANEG_STATE_ACK_DETECT 8
3648#define ANEG_STATE_COMPLETE_ACK_INIT 9
3649#define ANEG_STATE_COMPLETE_ACK 10
3650#define ANEG_STATE_IDLE_DETECT_INIT 11
3651#define ANEG_STATE_IDLE_DETECT 12
3652#define ANEG_STATE_LINK_OK 13
3653#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3654#define ANEG_STATE_NEXT_PAGE_WAIT 15
3655
3656 u32 flags;
3657#define MR_AN_ENABLE 0x00000001
3658#define MR_RESTART_AN 0x00000002
3659#define MR_AN_COMPLETE 0x00000004
3660#define MR_PAGE_RX 0x00000008
3661#define MR_NP_LOADED 0x00000010
3662#define MR_TOGGLE_TX 0x00000020
3663#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3664#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3665#define MR_LP_ADV_SYM_PAUSE 0x00000100
3666#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3667#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3668#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3669#define MR_LP_ADV_NEXT_PAGE 0x00001000
3670#define MR_TOGGLE_RX 0x00002000
3671#define MR_NP_RX 0x00004000
3672
3673#define MR_LINK_OK 0x80000000
3674
3675 unsigned long link_time, cur_time;
3676
3677 u32 ability_match_cfg;
3678 int ability_match_count;
3679
3680 char ability_match, idle_match, ack_match;
3681
3682 u32 txconfig, rxconfig;
3683#define ANEG_CFG_NP 0x00000080
3684#define ANEG_CFG_ACK 0x00000040
3685#define ANEG_CFG_RF2 0x00000020
3686#define ANEG_CFG_RF1 0x00000010
3687#define ANEG_CFG_PS2 0x00000001
3688#define ANEG_CFG_PS1 0x00008000
3689#define ANEG_CFG_HD 0x00004000
3690#define ANEG_CFG_FD 0x00002000
3691#define ANEG_CFG_INVAL 0x00001f06
3692
3693};
3694#define ANEG_OK 0
3695#define ANEG_DONE 1
3696#define ANEG_TIMER_ENAB 2
3697#define ANEG_FAILED -1
3698
3699#define ANEG_STATE_SETTLE_TIME 10000
3700
3701static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3702 struct tg3_fiber_aneginfo *ap)
3703{
Matt Carlson5be73b42007-12-20 20:09:29 -08003704 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705 unsigned long delta;
3706 u32 rx_cfg_reg;
3707 int ret;
3708
3709 if (ap->state == ANEG_STATE_UNKNOWN) {
3710 ap->rxconfig = 0;
3711 ap->link_time = 0;
3712 ap->cur_time = 0;
3713 ap->ability_match_cfg = 0;
3714 ap->ability_match_count = 0;
3715 ap->ability_match = 0;
3716 ap->idle_match = 0;
3717 ap->ack_match = 0;
3718 }
3719 ap->cur_time++;
3720
3721 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3722 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3723
3724 if (rx_cfg_reg != ap->ability_match_cfg) {
3725 ap->ability_match_cfg = rx_cfg_reg;
3726 ap->ability_match = 0;
3727 ap->ability_match_count = 0;
3728 } else {
3729 if (++ap->ability_match_count > 1) {
3730 ap->ability_match = 1;
3731 ap->ability_match_cfg = rx_cfg_reg;
3732 }
3733 }
3734 if (rx_cfg_reg & ANEG_CFG_ACK)
3735 ap->ack_match = 1;
3736 else
3737 ap->ack_match = 0;
3738
3739 ap->idle_match = 0;
3740 } else {
3741 ap->idle_match = 1;
3742 ap->ability_match_cfg = 0;
3743 ap->ability_match_count = 0;
3744 ap->ability_match = 0;
3745 ap->ack_match = 0;
3746
3747 rx_cfg_reg = 0;
3748 }
3749
3750 ap->rxconfig = rx_cfg_reg;
3751 ret = ANEG_OK;
3752
Matt Carlson33f401a2010-04-05 10:19:27 +00003753 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 case ANEG_STATE_UNKNOWN:
3755 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3756 ap->state = ANEG_STATE_AN_ENABLE;
3757
3758 /* fallthru */
3759 case ANEG_STATE_AN_ENABLE:
3760 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3761 if (ap->flags & MR_AN_ENABLE) {
3762 ap->link_time = 0;
3763 ap->cur_time = 0;
3764 ap->ability_match_cfg = 0;
3765 ap->ability_match_count = 0;
3766 ap->ability_match = 0;
3767 ap->idle_match = 0;
3768 ap->ack_match = 0;
3769
3770 ap->state = ANEG_STATE_RESTART_INIT;
3771 } else {
3772 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3773 }
3774 break;
3775
3776 case ANEG_STATE_RESTART_INIT:
3777 ap->link_time = ap->cur_time;
3778 ap->flags &= ~(MR_NP_LOADED);
3779 ap->txconfig = 0;
3780 tw32(MAC_TX_AUTO_NEG, 0);
3781 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3782 tw32_f(MAC_MODE, tp->mac_mode);
3783 udelay(40);
3784
3785 ret = ANEG_TIMER_ENAB;
3786 ap->state = ANEG_STATE_RESTART;
3787
3788 /* fallthru */
3789 case ANEG_STATE_RESTART:
3790 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00003791 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00003793 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 break;
3796
3797 case ANEG_STATE_DISABLE_LINK_OK:
3798 ret = ANEG_DONE;
3799 break;
3800
3801 case ANEG_STATE_ABILITY_DETECT_INIT:
3802 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003803 ap->txconfig = ANEG_CFG_FD;
3804 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3805 if (flowctrl & ADVERTISE_1000XPAUSE)
3806 ap->txconfig |= ANEG_CFG_PS1;
3807 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3808 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3810 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3811 tw32_f(MAC_MODE, tp->mac_mode);
3812 udelay(40);
3813
3814 ap->state = ANEG_STATE_ABILITY_DETECT;
3815 break;
3816
3817 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00003818 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003820 break;
3821
3822 case ANEG_STATE_ACK_DETECT_INIT:
3823 ap->txconfig |= ANEG_CFG_ACK;
3824 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3825 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3826 tw32_f(MAC_MODE, tp->mac_mode);
3827 udelay(40);
3828
3829 ap->state = ANEG_STATE_ACK_DETECT;
3830
3831 /* fallthru */
3832 case ANEG_STATE_ACK_DETECT:
3833 if (ap->ack_match != 0) {
3834 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3835 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3836 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3837 } else {
3838 ap->state = ANEG_STATE_AN_ENABLE;
3839 }
3840 } else if (ap->ability_match != 0 &&
3841 ap->rxconfig == 0) {
3842 ap->state = ANEG_STATE_AN_ENABLE;
3843 }
3844 break;
3845
3846 case ANEG_STATE_COMPLETE_ACK_INIT:
3847 if (ap->rxconfig & ANEG_CFG_INVAL) {
3848 ret = ANEG_FAILED;
3849 break;
3850 }
3851 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3852 MR_LP_ADV_HALF_DUPLEX |
3853 MR_LP_ADV_SYM_PAUSE |
3854 MR_LP_ADV_ASYM_PAUSE |
3855 MR_LP_ADV_REMOTE_FAULT1 |
3856 MR_LP_ADV_REMOTE_FAULT2 |
3857 MR_LP_ADV_NEXT_PAGE |
3858 MR_TOGGLE_RX |
3859 MR_NP_RX);
3860 if (ap->rxconfig & ANEG_CFG_FD)
3861 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3862 if (ap->rxconfig & ANEG_CFG_HD)
3863 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3864 if (ap->rxconfig & ANEG_CFG_PS1)
3865 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3866 if (ap->rxconfig & ANEG_CFG_PS2)
3867 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3868 if (ap->rxconfig & ANEG_CFG_RF1)
3869 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3870 if (ap->rxconfig & ANEG_CFG_RF2)
3871 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3872 if (ap->rxconfig & ANEG_CFG_NP)
3873 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3874
3875 ap->link_time = ap->cur_time;
3876
3877 ap->flags ^= (MR_TOGGLE_TX);
3878 if (ap->rxconfig & 0x0008)
3879 ap->flags |= MR_TOGGLE_RX;
3880 if (ap->rxconfig & ANEG_CFG_NP)
3881 ap->flags |= MR_NP_RX;
3882 ap->flags |= MR_PAGE_RX;
3883
3884 ap->state = ANEG_STATE_COMPLETE_ACK;
3885 ret = ANEG_TIMER_ENAB;
3886 break;
3887
3888 case ANEG_STATE_COMPLETE_ACK:
3889 if (ap->ability_match != 0 &&
3890 ap->rxconfig == 0) {
3891 ap->state = ANEG_STATE_AN_ENABLE;
3892 break;
3893 }
3894 delta = ap->cur_time - ap->link_time;
3895 if (delta > ANEG_STATE_SETTLE_TIME) {
3896 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3897 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3898 } else {
3899 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3900 !(ap->flags & MR_NP_RX)) {
3901 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3902 } else {
3903 ret = ANEG_FAILED;
3904 }
3905 }
3906 }
3907 break;
3908
3909 case ANEG_STATE_IDLE_DETECT_INIT:
3910 ap->link_time = ap->cur_time;
3911 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3912 tw32_f(MAC_MODE, tp->mac_mode);
3913 udelay(40);
3914
3915 ap->state = ANEG_STATE_IDLE_DETECT;
3916 ret = ANEG_TIMER_ENAB;
3917 break;
3918
3919 case ANEG_STATE_IDLE_DETECT:
3920 if (ap->ability_match != 0 &&
3921 ap->rxconfig == 0) {
3922 ap->state = ANEG_STATE_AN_ENABLE;
3923 break;
3924 }
3925 delta = ap->cur_time - ap->link_time;
3926 if (delta > ANEG_STATE_SETTLE_TIME) {
3927 /* XXX another gem from the Broadcom driver :( */
3928 ap->state = ANEG_STATE_LINK_OK;
3929 }
3930 break;
3931
3932 case ANEG_STATE_LINK_OK:
3933 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3934 ret = ANEG_DONE;
3935 break;
3936
3937 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3938 /* ??? unimplemented */
3939 break;
3940
3941 case ANEG_STATE_NEXT_PAGE_WAIT:
3942 /* ??? unimplemented */
3943 break;
3944
3945 default:
3946 ret = ANEG_FAILED;
3947 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003948 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
3950 return ret;
3951}
3952
Matt Carlson5be73b42007-12-20 20:09:29 -08003953static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
3955 int res = 0;
3956 struct tg3_fiber_aneginfo aninfo;
3957 int status = ANEG_FAILED;
3958 unsigned int tick;
3959 u32 tmp;
3960
3961 tw32_f(MAC_TX_AUTO_NEG, 0);
3962
3963 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3964 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3965 udelay(40);
3966
3967 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3968 udelay(40);
3969
3970 memset(&aninfo, 0, sizeof(aninfo));
3971 aninfo.flags |= MR_AN_ENABLE;
3972 aninfo.state = ANEG_STATE_UNKNOWN;
3973 aninfo.cur_time = 0;
3974 tick = 0;
3975 while (++tick < 195000) {
3976 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3977 if (status == ANEG_DONE || status == ANEG_FAILED)
3978 break;
3979
3980 udelay(1);
3981 }
3982
3983 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3984 tw32_f(MAC_MODE, tp->mac_mode);
3985 udelay(40);
3986
Matt Carlson5be73b42007-12-20 20:09:29 -08003987 *txflags = aninfo.txconfig;
3988 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989
3990 if (status == ANEG_DONE &&
3991 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3992 MR_LP_ADV_FULL_DUPLEX)))
3993 res = 1;
3994
3995 return res;
3996}
3997
3998static void tg3_init_bcm8002(struct tg3 *tp)
3999{
4000 u32 mac_status = tr32(MAC_STATUS);
4001 int i;
4002
4003 /* Reset when initting first time or we have a link. */
Joe Perches63c3a662011-04-26 08:12:10 +00004004 if (tg3_flag(tp, INIT_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 !(mac_status & MAC_STATUS_PCS_SYNCED))
4006 return;
4007
4008 /* Set PLL lock range. */
4009 tg3_writephy(tp, 0x16, 0x8007);
4010
4011 /* SW reset */
4012 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
4013
4014 /* Wait for reset to complete. */
4015 /* XXX schedule_timeout() ... */
4016 for (i = 0; i < 500; i++)
4017 udelay(10);
4018
4019 /* Config mode; select PMA/Ch 1 regs. */
4020 tg3_writephy(tp, 0x10, 0x8411);
4021
4022 /* Enable auto-lock and comdet, select txclk for tx. */
4023 tg3_writephy(tp, 0x11, 0x0a10);
4024
4025 tg3_writephy(tp, 0x18, 0x00a0);
4026 tg3_writephy(tp, 0x16, 0x41ff);
4027
4028 /* Assert and deassert POR. */
4029 tg3_writephy(tp, 0x13, 0x0400);
4030 udelay(40);
4031 tg3_writephy(tp, 0x13, 0x0000);
4032
4033 tg3_writephy(tp, 0x11, 0x0a50);
4034 udelay(40);
4035 tg3_writephy(tp, 0x11, 0x0a10);
4036
4037 /* Wait for signal to stabilize */
4038 /* XXX schedule_timeout() ... */
4039 for (i = 0; i < 15000; i++)
4040 udelay(10);
4041
4042 /* Deselect the channel register so we can read the PHYID
4043 * later.
4044 */
4045 tg3_writephy(tp, 0x10, 0x8011);
4046}
4047
4048static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
4049{
Matt Carlson82cd3d12007-12-20 20:09:00 -08004050 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051 u32 sg_dig_ctrl, sg_dig_status;
4052 u32 serdes_cfg, expected_sg_dig_ctrl;
4053 int workaround, port_a;
4054 int current_link_up;
4055
4056 serdes_cfg = 0;
4057 expected_sg_dig_ctrl = 0;
4058 workaround = 0;
4059 port_a = 1;
4060 current_link_up = 0;
4061
4062 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
4063 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
4064 workaround = 1;
4065 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
4066 port_a = 0;
4067
4068 /* preserve bits 0-11,13,14 for signal pre-emphasis */
4069 /* preserve bits 20-23 for voltage regulator */
4070 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
4071 }
4072
4073 sg_dig_ctrl = tr32(SG_DIG_CTRL);
4074
4075 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004076 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (workaround) {
4078 u32 val = serdes_cfg;
4079
4080 if (port_a)
4081 val |= 0xc010000;
4082 else
4083 val |= 0x4010000;
4084 tw32_f(MAC_SERDES_CFG, val);
4085 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004086
4087 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004088 }
4089 if (mac_status & MAC_STATUS_PCS_SYNCED) {
4090 tg3_setup_flow_control(tp, 0, 0);
4091 current_link_up = 1;
4092 }
4093 goto out;
4094 }
4095
4096 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004097 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098
Matt Carlson82cd3d12007-12-20 20:09:00 -08004099 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
4100 if (flowctrl & ADVERTISE_1000XPAUSE)
4101 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
4102 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
4103 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004104
4105 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004106 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
Michael Chan3d3ebe72006-09-27 15:59:15 -07004107 tp->serdes_counter &&
4108 ((mac_status & (MAC_STATUS_PCS_SYNCED |
4109 MAC_STATUS_RCVD_CFG)) ==
4110 MAC_STATUS_PCS_SYNCED)) {
4111 tp->serdes_counter--;
4112 current_link_up = 1;
4113 goto out;
4114 }
4115restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 if (workaround)
4117 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004118 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 udelay(5);
4120 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
4121
Michael Chan3d3ebe72006-09-27 15:59:15 -07004122 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004123 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
4125 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004126 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127 mac_status = tr32(MAC_STATUS);
4128
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004129 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08004131 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132
Matt Carlson82cd3d12007-12-20 20:09:00 -08004133 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
4134 local_adv |= ADVERTISE_1000XPAUSE;
4135 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
4136 local_adv |= ADVERTISE_1000XPSE_ASYM;
4137
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004138 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004139 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004140 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08004141 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004142
4143 tg3_setup_flow_control(tp, local_adv, remote_adv);
4144 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004145 tp->serdes_counter = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004146 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004147 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07004148 if (tp->serdes_counter)
4149 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 else {
4151 if (workaround) {
4152 u32 val = serdes_cfg;
4153
4154 if (port_a)
4155 val |= 0xc010000;
4156 else
4157 val |= 0x4010000;
4158
4159 tw32_f(MAC_SERDES_CFG, val);
4160 }
4161
Matt Carlsonc98f6e32007-12-20 20:08:32 -08004162 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004163 udelay(40);
4164
4165 /* Link parallel detection - link is up */
4166 /* only if we have PCS_SYNC and not */
4167 /* receiving config code words */
4168 mac_status = tr32(MAC_STATUS);
4169 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4170 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4171 tg3_setup_flow_control(tp, 0, 0);
4172 current_link_up = 1;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004173 tp->phy_flags |=
4174 TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004175 tp->serdes_counter =
4176 SERDES_PARALLEL_DET_TIMEOUT;
4177 } else
4178 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179 }
4180 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07004181 } else {
4182 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004183 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 }
4185
4186out:
4187 return current_link_up;
4188}
4189
4190static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4191{
4192 int current_link_up = 0;
4193
Michael Chan5cf64b8a2007-05-05 12:11:21 -07004194 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196
4197 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08004198 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004199 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004200
Matt Carlson5be73b42007-12-20 20:09:29 -08004201 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4202 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
Matt Carlson5be73b42007-12-20 20:09:29 -08004204 if (txflags & ANEG_CFG_PS1)
4205 local_adv |= ADVERTISE_1000XPAUSE;
4206 if (txflags & ANEG_CFG_PS2)
4207 local_adv |= ADVERTISE_1000XPSE_ASYM;
4208
4209 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4210 remote_adv |= LPA_1000XPAUSE;
4211 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4212 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213
4214 tg3_setup_flow_control(tp, local_adv, remote_adv);
4215
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 current_link_up = 1;
4217 }
4218 for (i = 0; i < 30; i++) {
4219 udelay(20);
4220 tw32_f(MAC_STATUS,
4221 (MAC_STATUS_SYNC_CHANGED |
4222 MAC_STATUS_CFG_CHANGED));
4223 udelay(40);
4224 if ((tr32(MAC_STATUS) &
4225 (MAC_STATUS_SYNC_CHANGED |
4226 MAC_STATUS_CFG_CHANGED)) == 0)
4227 break;
4228 }
4229
4230 mac_status = tr32(MAC_STATUS);
4231 if (current_link_up == 0 &&
4232 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4233 !(mac_status & MAC_STATUS_RCVD_CFG))
4234 current_link_up = 1;
4235 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08004236 tg3_setup_flow_control(tp, 0, 0);
4237
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238 /* Forcing 1000FD link up. */
4239 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240
4241 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4242 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07004243
4244 tw32_f(MAC_MODE, tp->mac_mode);
4245 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 }
4247
4248out:
4249 return current_link_up;
4250}
4251
4252static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4253{
4254 u32 orig_pause_cfg;
4255 u16 orig_active_speed;
4256 u8 orig_active_duplex;
4257 u32 mac_status;
4258 int current_link_up;
4259 int i;
4260
Matt Carlson8d018622007-12-20 20:05:44 -08004261 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 orig_active_speed = tp->link_config.active_speed;
4263 orig_active_duplex = tp->link_config.active_duplex;
4264
Joe Perches63c3a662011-04-26 08:12:10 +00004265 if (!tg3_flag(tp, HW_AUTONEG) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 netif_carrier_ok(tp->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00004267 tg3_flag(tp, INIT_COMPLETE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 mac_status = tr32(MAC_STATUS);
4269 mac_status &= (MAC_STATUS_PCS_SYNCED |
4270 MAC_STATUS_SIGNAL_DET |
4271 MAC_STATUS_CFG_CHANGED |
4272 MAC_STATUS_RCVD_CFG);
4273 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4274 MAC_STATUS_SIGNAL_DET)) {
4275 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4276 MAC_STATUS_CFG_CHANGED));
4277 return 0;
4278 }
4279 }
4280
4281 tw32_f(MAC_TX_AUTO_NEG, 0);
4282
4283 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4284 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4285 tw32_f(MAC_MODE, tp->mac_mode);
4286 udelay(40);
4287
Matt Carlson79eb6902010-02-17 15:17:03 +00004288 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004289 tg3_init_bcm8002(tp);
4290
4291 /* Enable link change event even when serdes polling. */
4292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4293 udelay(40);
4294
4295 current_link_up = 0;
4296 mac_status = tr32(MAC_STATUS);
4297
Joe Perches63c3a662011-04-26 08:12:10 +00004298 if (tg3_flag(tp, HW_AUTONEG))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4300 else
4301 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4302
Matt Carlson898a56f2009-08-28 14:02:40 +00004303 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004304 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004305 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306
4307 for (i = 0; i < 100; i++) {
4308 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4309 MAC_STATUS_CFG_CHANGED));
4310 udelay(5);
4311 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004312 MAC_STATUS_CFG_CHANGED |
4313 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 break;
4315 }
4316
4317 mac_status = tr32(MAC_STATUS);
4318 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4319 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004320 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4321 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322 tw32_f(MAC_MODE, (tp->mac_mode |
4323 MAC_MODE_SEND_CONFIGS));
4324 udelay(1);
4325 tw32_f(MAC_MODE, tp->mac_mode);
4326 }
4327 }
4328
4329 if (current_link_up == 1) {
4330 tp->link_config.active_speed = SPEED_1000;
4331 tp->link_config.active_duplex = DUPLEX_FULL;
4332 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4333 LED_CTRL_LNKLED_OVERRIDE |
4334 LED_CTRL_1000MBPS_ON));
4335 } else {
4336 tp->link_config.active_speed = SPEED_INVALID;
4337 tp->link_config.active_duplex = DUPLEX_INVALID;
4338 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4339 LED_CTRL_LNKLED_OVERRIDE |
4340 LED_CTRL_TRAFFIC_OVERRIDE));
4341 }
4342
4343 if (current_link_up != netif_carrier_ok(tp->dev)) {
4344 if (current_link_up)
4345 netif_carrier_on(tp->dev);
4346 else
4347 netif_carrier_off(tp->dev);
4348 tg3_link_report(tp);
4349 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004350 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 if (orig_pause_cfg != now_pause_cfg ||
4352 orig_active_speed != tp->link_config.active_speed ||
4353 orig_active_duplex != tp->link_config.active_duplex)
4354 tg3_link_report(tp);
4355 }
4356
4357 return 0;
4358}
4359
Michael Chan747e8f82005-07-25 12:33:22 -07004360static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4361{
4362 int current_link_up, err = 0;
4363 u32 bmsr, bmcr;
4364 u16 current_speed;
4365 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004366 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004367
4368 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4369 tw32_f(MAC_MODE, tp->mac_mode);
4370 udelay(40);
4371
4372 tw32(MAC_EVENT, 0);
4373
4374 tw32_f(MAC_STATUS,
4375 (MAC_STATUS_SYNC_CHANGED |
4376 MAC_STATUS_CFG_CHANGED |
4377 MAC_STATUS_MI_COMPLETION |
4378 MAC_STATUS_LNKSTATE_CHANGED));
4379 udelay(40);
4380
4381 if (force_reset)
4382 tg3_phy_reset(tp);
4383
4384 current_link_up = 0;
4385 current_speed = SPEED_INVALID;
4386 current_duplex = DUPLEX_INVALID;
4387
4388 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4389 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4391 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4392 bmsr |= BMSR_LSTATUS;
4393 else
4394 bmsr &= ~BMSR_LSTATUS;
4395 }
Michael Chan747e8f82005-07-25 12:33:22 -07004396
4397 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4398
4399 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004400 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004401 /* do nothing, just check for link up at the end */
4402 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4403 u32 adv, new_adv;
4404
4405 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4406 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4407 ADVERTISE_1000XPAUSE |
4408 ADVERTISE_1000XPSE_ASYM |
4409 ADVERTISE_SLCT);
4410
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004411 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004412
4413 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4414 new_adv |= ADVERTISE_1000XHALF;
4415 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4416 new_adv |= ADVERTISE_1000XFULL;
4417
4418 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4419 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4420 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4421 tg3_writephy(tp, MII_BMCR, bmcr);
4422
4423 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004424 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004425 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004426
4427 return err;
4428 }
4429 } else {
4430 u32 new_bmcr;
4431
4432 bmcr &= ~BMCR_SPEED1000;
4433 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4434
4435 if (tp->link_config.duplex == DUPLEX_FULL)
4436 new_bmcr |= BMCR_FULLDPLX;
4437
4438 if (new_bmcr != bmcr) {
4439 /* BMCR_SPEED1000 is a reserved bit that needs
4440 * to be set on write.
4441 */
4442 new_bmcr |= BMCR_SPEED1000;
4443
4444 /* Force a linkdown */
4445 if (netif_carrier_ok(tp->dev)) {
4446 u32 adv;
4447
4448 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4449 adv &= ~(ADVERTISE_1000XFULL |
4450 ADVERTISE_1000XHALF |
4451 ADVERTISE_SLCT);
4452 tg3_writephy(tp, MII_ADVERTISE, adv);
4453 tg3_writephy(tp, MII_BMCR, bmcr |
4454 BMCR_ANRESTART |
4455 BMCR_ANENABLE);
4456 udelay(10);
4457 netif_carrier_off(tp->dev);
4458 }
4459 tg3_writephy(tp, MII_BMCR, new_bmcr);
4460 bmcr = new_bmcr;
4461 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4462 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004463 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4464 ASIC_REV_5714) {
4465 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4466 bmsr |= BMSR_LSTATUS;
4467 else
4468 bmsr &= ~BMSR_LSTATUS;
4469 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004470 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004471 }
4472 }
4473
4474 if (bmsr & BMSR_LSTATUS) {
4475 current_speed = SPEED_1000;
4476 current_link_up = 1;
4477 if (bmcr & BMCR_FULLDPLX)
4478 current_duplex = DUPLEX_FULL;
4479 else
4480 current_duplex = DUPLEX_HALF;
4481
Matt Carlsonef167e22007-12-20 20:10:01 -08004482 local_adv = 0;
4483 remote_adv = 0;
4484
Michael Chan747e8f82005-07-25 12:33:22 -07004485 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004486 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004487
4488 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4489 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4490 common = local_adv & remote_adv;
4491 if (common & (ADVERTISE_1000XHALF |
4492 ADVERTISE_1000XFULL)) {
4493 if (common & ADVERTISE_1000XFULL)
4494 current_duplex = DUPLEX_FULL;
4495 else
4496 current_duplex = DUPLEX_HALF;
Joe Perches63c3a662011-04-26 08:12:10 +00004497 } else if (!tg3_flag(tp, 5780_CLASS)) {
Matt Carlson57d8b882010-06-05 17:24:35 +00004498 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004499 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004500 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004501 }
Michael Chan747e8f82005-07-25 12:33:22 -07004502 }
4503 }
4504
Matt Carlsonef167e22007-12-20 20:10:01 -08004505 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4506 tg3_setup_flow_control(tp, local_adv, remote_adv);
4507
Michael Chan747e8f82005-07-25 12:33:22 -07004508 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4509 if (tp->link_config.active_duplex == DUPLEX_HALF)
4510 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4511
4512 tw32_f(MAC_MODE, tp->mac_mode);
4513 udelay(40);
4514
4515 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4516
4517 tp->link_config.active_speed = current_speed;
4518 tp->link_config.active_duplex = current_duplex;
4519
4520 if (current_link_up != netif_carrier_ok(tp->dev)) {
4521 if (current_link_up)
4522 netif_carrier_on(tp->dev);
4523 else {
4524 netif_carrier_off(tp->dev);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004525 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004526 }
4527 tg3_link_report(tp);
4528 }
4529 return err;
4530}
4531
4532static void tg3_serdes_parallel_detect(struct tg3 *tp)
4533{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004534 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004535 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004536 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004537 return;
4538 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004539
Michael Chan747e8f82005-07-25 12:33:22 -07004540 if (!netif_carrier_ok(tp->dev) &&
4541 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4542 u32 bmcr;
4543
4544 tg3_readphy(tp, MII_BMCR, &bmcr);
4545 if (bmcr & BMCR_ANENABLE) {
4546 u32 phy1, phy2;
4547
4548 /* Select shadow register 0x1f */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004549 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4550 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
Michael Chan747e8f82005-07-25 12:33:22 -07004551
4552 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004553 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4554 MII_TG3_DSP_EXP1_INT_STAT);
4555 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4556 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004557
4558 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4559 /* We have signal detect and not receiving
4560 * config code words, link is up by parallel
4561 * detection.
4562 */
4563
4564 bmcr &= ~BMCR_ANENABLE;
4565 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4566 tg3_writephy(tp, MII_BMCR, bmcr);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004567 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004568 }
4569 }
Matt Carlson859a588792010-04-05 10:19:28 +00004570 } else if (netif_carrier_ok(tp->dev) &&
4571 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004572 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004573 u32 phy2;
4574
4575 /* Select expansion interrupt status register */
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00004576 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4577 MII_TG3_DSP_EXP1_INT_STAT);
4578 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
Michael Chan747e8f82005-07-25 12:33:22 -07004579 if (phy2 & 0x20) {
4580 u32 bmcr;
4581
4582 /* Config code words received, turn on autoneg. */
4583 tg3_readphy(tp, MII_BMCR, &bmcr);
4584 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4585
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004586 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chan747e8f82005-07-25 12:33:22 -07004587
4588 }
4589 }
4590}
4591
Linus Torvalds1da177e2005-04-16 15:20:36 -07004592static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4593{
Matt Carlsonf2096f92011-04-05 14:22:48 +00004594 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004595 int err;
4596
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004597 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004598 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00004599 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004600 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004601 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004602 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004604 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004605 u32 scale;
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004606
4607 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4608 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4609 scale = 65;
4610 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4611 scale = 6;
4612 else
4613 scale = 12;
4614
4615 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4616 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4617 tw32(GRC_MISC_CFG, val);
4618 }
4619
Matt Carlsonf2096f92011-04-05 14:22:48 +00004620 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4621 (6 << TX_LENGTHS_IPG_SHIFT);
4622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4623 val |= tr32(MAC_TX_LENGTHS) &
4624 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4625 TX_LENGTHS_CNT_DWN_VAL_MSK);
4626
Linus Torvalds1da177e2005-04-16 15:20:36 -07004627 if (tp->link_config.active_speed == SPEED_1000 &&
4628 tp->link_config.active_duplex == DUPLEX_HALF)
Matt Carlsonf2096f92011-04-05 14:22:48 +00004629 tw32(MAC_TX_LENGTHS, val |
4630 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004631 else
Matt Carlsonf2096f92011-04-05 14:22:48 +00004632 tw32(MAC_TX_LENGTHS, val |
4633 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004634
Joe Perches63c3a662011-04-26 08:12:10 +00004635 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636 if (netif_carrier_ok(tp->dev)) {
4637 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004638 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004639 } else {
4640 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4641 }
4642 }
4643
Joe Perches63c3a662011-04-26 08:12:10 +00004644 if (tg3_flag(tp, ASPM_WORKAROUND)) {
Matt Carlsonf2096f92011-04-05 14:22:48 +00004645 val = tr32(PCIE_PWR_MGMT_THRESH);
Matt Carlson8ed5d972007-05-07 00:25:49 -07004646 if (!netif_carrier_ok(tp->dev))
4647 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4648 tp->pwrmgmt_thresh;
4649 else
4650 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4651 tw32(PCIE_PWR_MGMT_THRESH, val);
4652 }
4653
Linus Torvalds1da177e2005-04-16 15:20:36 -07004654 return err;
4655}
4656
Matt Carlson66cfd1b2010-09-30 10:34:30 +00004657static inline int tg3_irq_sync(struct tg3 *tp)
4658{
4659 return tp->irq_sync;
4660}
4661
Matt Carlson97bd8e42011-04-13 11:05:04 +00004662static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4663{
4664 int i;
4665
4666 dst = (u32 *)((u8 *)dst + off);
4667 for (i = 0; i < len; i += sizeof(u32))
4668 *dst++ = tr32(off + i);
4669}
4670
4671static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4672{
4673 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4674 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4675 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4676 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4677 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4678 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4679 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4680 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4681 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4682 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4683 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4684 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4685 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4686 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4687 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4688 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4689 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4690 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4691 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4692
Joe Perches63c3a662011-04-26 08:12:10 +00004693 if (tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004694 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4695
4696 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4697 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4698 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4699 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4700 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4701 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4702 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4703 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4704
Joe Perches63c3a662011-04-26 08:12:10 +00004705 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004706 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4707 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4708 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4709 }
4710
4711 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4712 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4713 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4714 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4715 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4716
Joe Perches63c3a662011-04-26 08:12:10 +00004717 if (tg3_flag(tp, NVRAM))
Matt Carlson97bd8e42011-04-13 11:05:04 +00004718 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4719}
4720
4721static void tg3_dump_state(struct tg3 *tp)
4722{
4723 int i;
4724 u32 *regs;
4725
4726 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4727 if (!regs) {
4728 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4729 return;
4730 }
4731
Joe Perches63c3a662011-04-26 08:12:10 +00004732 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson97bd8e42011-04-13 11:05:04 +00004733 /* Read up to but not including private PCI registers */
4734 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4735 regs[i / sizeof(u32)] = tr32(i);
4736 } else
4737 tg3_dump_legacy_regs(tp, regs);
4738
4739 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4740 if (!regs[i + 0] && !regs[i + 1] &&
4741 !regs[i + 2] && !regs[i + 3])
4742 continue;
4743
4744 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4745 i * 4,
4746 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4747 }
4748
4749 kfree(regs);
4750
4751 for (i = 0; i < tp->irq_cnt; i++) {
4752 struct tg3_napi *tnapi = &tp->napi[i];
4753
4754 /* SW status block */
4755 netdev_err(tp->dev,
4756 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4757 i,
4758 tnapi->hw_status->status,
4759 tnapi->hw_status->status_tag,
4760 tnapi->hw_status->rx_jumbo_consumer,
4761 tnapi->hw_status->rx_consumer,
4762 tnapi->hw_status->rx_mini_consumer,
4763 tnapi->hw_status->idx[0].rx_producer,
4764 tnapi->hw_status->idx[0].tx_consumer);
4765
4766 netdev_err(tp->dev,
4767 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4768 i,
4769 tnapi->last_tag, tnapi->last_irq_tag,
4770 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4771 tnapi->rx_rcb_ptr,
4772 tnapi->prodring.rx_std_prod_idx,
4773 tnapi->prodring.rx_std_cons_idx,
4774 tnapi->prodring.rx_jmb_prod_idx,
4775 tnapi->prodring.rx_jmb_cons_idx);
4776 }
4777}
4778
Michael Chandf3e6542006-05-26 17:48:07 -07004779/* This is called whenever we suspect that the system chipset is re-
4780 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4781 * is bogus tx completions. We try to recover by setting the
4782 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4783 * in the workqueue.
4784 */
4785static void tg3_tx_recover(struct tg3 *tp)
4786{
Joe Perches63c3a662011-04-26 08:12:10 +00004787 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
Michael Chandf3e6542006-05-26 17:48:07 -07004788 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4789
Matt Carlson5129c3a2010-04-05 10:19:23 +00004790 netdev_warn(tp->dev,
4791 "The system may be re-ordering memory-mapped I/O "
4792 "cycles to the network device, attempting to recover. "
4793 "Please report the problem to the driver maintainer "
4794 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004795
4796 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00004797 tg3_flag_set(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07004798 spin_unlock(&tp->lock);
4799}
4800
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004801static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004802{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004803 /* Tell compiler to fetch tx indices from memory. */
4804 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004805 return tnapi->tx_pending -
4806 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004807}
4808
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809/* Tigon3 never reports partial packet sends. So we do not
4810 * need special logic to handle SKBs that have not had all
4811 * of their frags sent yet, like SunGEM does.
4812 */
Matt Carlson17375d22009-08-28 14:02:18 +00004813static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004814{
Matt Carlson17375d22009-08-28 14:02:18 +00004815 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004816 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004817 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004818 struct netdev_queue *txq;
4819 int index = tnapi - tp->napi;
4820
Joe Perches63c3a662011-04-26 08:12:10 +00004821 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004822 index--;
4823
4824 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825
4826 while (sw_idx != hw_idx) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00004827 struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004828 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004829 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004830
Michael Chandf3e6542006-05-26 17:48:07 -07004831 if (unlikely(skb == NULL)) {
4832 tg3_tx_recover(tp);
4833 return;
4834 }
4835
Alexander Duyckf4188d82009-12-02 16:48:38 +00004836 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004837 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004838 skb_headlen(skb),
4839 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004840
4841 ri->skb = NULL;
4842
4843 sw_idx = NEXT_TX(sw_idx);
4844
4845 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004846 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004847 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4848 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004849
4850 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004851 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004852 skb_shinfo(skb)->frags[i].size,
4853 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004854 sw_idx = NEXT_TX(sw_idx);
4855 }
4856
David S. Millerf47c11e2005-06-24 20:18:35 -07004857 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004858
4859 if (unlikely(tx_bug)) {
4860 tg3_tx_recover(tp);
4861 return;
4862 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863 }
4864
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004865 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004866
Michael Chan1b2a7202006-08-07 21:46:02 -07004867 /* Need to make the tx_cons update visible to tg3_start_xmit()
4868 * before checking for netif_queue_stopped(). Without the
4869 * memory barrier, there is a small possibility that tg3_start_xmit()
4870 * will miss it and cause the queue to be stopped forever.
4871 */
4872 smp_mb();
4873
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004874 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004875 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004876 __netif_tx_lock(txq, smp_processor_id());
4877 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004878 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004879 netif_tx_wake_queue(txq);
4880 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004882}
4883
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004884static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4885{
4886 if (!ri->skb)
4887 return;
4888
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004889 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004890 map_sz, PCI_DMA_FROMDEVICE);
4891 dev_kfree_skb_any(ri->skb);
4892 ri->skb = NULL;
4893}
4894
Linus Torvalds1da177e2005-04-16 15:20:36 -07004895/* Returns size of skb allocated or < 0 on error.
4896 *
4897 * We only need to fill in the address because the other members
4898 * of the RX descriptor are invariant, see tg3_init_rings.
4899 *
4900 * Note the purposeful assymetry of cpu vs. chip accesses. For
4901 * posting buffers we only dirty the first cache line of the RX
4902 * descriptor (containing the address). Whereas for the RX status
4903 * buffers the cpu only reads the last cacheline of the RX descriptor
4904 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4905 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004906static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004907 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004908{
4909 struct tg3_rx_buffer_desc *desc;
Matt Carlsonf94e2902010-10-14 10:37:42 +00004910 struct ring_info *map;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004911 struct sk_buff *skb;
4912 dma_addr_t mapping;
4913 int skb_size, dest_idx;
4914
Linus Torvalds1da177e2005-04-16 15:20:36 -07004915 switch (opaque_key) {
4916 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004917 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlson21f581a2009-08-28 14:00:25 +00004918 desc = &tpr->rx_std[dest_idx];
4919 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004920 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004921 break;
4922
4923 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004924 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004925 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004926 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004927 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004928 break;
4929
4930 default:
4931 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004933
4934 /* Do not overwrite any of the map or rp information
4935 * until we are sure we can commit to a new buffer.
4936 *
4937 * Callers depend upon this behavior and assume that
4938 * we leave everything unchanged if we fail.
4939 */
Matt Carlson287be122009-08-28 13:58:46 +00004940 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004941 if (skb == NULL)
4942 return -ENOMEM;
4943
Linus Torvalds1da177e2005-04-16 15:20:36 -07004944 skb_reserve(skb, tp->rx_offset);
4945
Matt Carlson287be122009-08-28 13:58:46 +00004946 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004947 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004948 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4949 dev_kfree_skb(skb);
4950 return -EIO;
4951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004952
4953 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004954 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004955
Linus Torvalds1da177e2005-04-16 15:20:36 -07004956 desc->addr_hi = ((u64)mapping >> 32);
4957 desc->addr_lo = ((u64)mapping & 0xffffffff);
4958
4959 return skb_size;
4960}
4961
4962/* We only need to move over in the address because the other
4963 * members of the RX descriptor are invariant. See notes above
4964 * tg3_alloc_rx_skb for full details.
4965 */
Matt Carlsona3896162009-11-13 13:03:44 +00004966static void tg3_recycle_rx(struct tg3_napi *tnapi,
4967 struct tg3_rx_prodring_set *dpr,
4968 u32 opaque_key, int src_idx,
4969 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004970{
Matt Carlson17375d22009-08-28 14:02:18 +00004971 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004972 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4973 struct ring_info *src_map, *dest_map;
Matt Carlson8fea32b2010-09-15 08:59:58 +00004974 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004975 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004976
4977 switch (opaque_key) {
4978 case RXD_OPAQUE_RING_STD:
Matt Carlson2c49a442010-09-30 10:34:35 +00004979 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004980 dest_desc = &dpr->rx_std[dest_idx];
4981 dest_map = &dpr->rx_std_buffers[dest_idx];
4982 src_desc = &spr->rx_std[src_idx];
4983 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004984 break;
4985
4986 case RXD_OPAQUE_RING_JUMBO:
Matt Carlson2c49a442010-09-30 10:34:35 +00004987 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
Matt Carlsona3896162009-11-13 13:03:44 +00004988 dest_desc = &dpr->rx_jmb[dest_idx].std;
4989 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4990 src_desc = &spr->rx_jmb[src_idx].std;
4991 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004992 break;
4993
4994 default:
4995 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004997
4998 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004999 dma_unmap_addr_set(dest_map, mapping,
5000 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005001 dest_desc->addr_hi = src_desc->addr_hi;
5002 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00005003
5004 /* Ensure that the update to the skb happens after the physical
5005 * addresses have been transferred to the new BD location.
5006 */
5007 smp_wmb();
5008
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009 src_map->skb = NULL;
5010}
5011
Linus Torvalds1da177e2005-04-16 15:20:36 -07005012/* The RX ring scheme is composed of multiple rings which post fresh
5013 * buffers to the chip, and one special ring the chip uses to report
5014 * status back to the host.
5015 *
5016 * The special ring reports the status of received packets to the
5017 * host. The chip does not write into the original descriptor the
5018 * RX buffer was obtained from. The chip simply takes the original
5019 * descriptor as provided by the host, updates the status and length
5020 * field, then writes this into the next status ring entry.
5021 *
5022 * Each ring the host uses to post buffers to the chip is described
5023 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
5024 * it is first placed into the on-chip ram. When the packet's length
5025 * is known, it walks down the TG3_BDINFO entries to select the ring.
5026 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
5027 * which is within the range of the new packet's length is chosen.
5028 *
5029 * The "separate ring for rx status" scheme may sound queer, but it makes
5030 * sense from a cache coherency perspective. If only the host writes
5031 * to the buffer post rings, and only the chip writes to the rx status
5032 * rings, then cache lines never move beyond shared-modified state.
5033 * If both the host and chip were to write into the same ring, cache line
5034 * eviction could occur since both entities want it in an exclusive state.
5035 */
Matt Carlson17375d22009-08-28 14:02:18 +00005036static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005037{
Matt Carlson17375d22009-08-28 14:02:18 +00005038 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07005039 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005040 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00005041 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07005042 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005043 int received;
Matt Carlson8fea32b2010-09-15 08:59:58 +00005044 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005045
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005046 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005047 /*
5048 * We need to order the read of hw_idx and the read of
5049 * the opaque cookie.
5050 */
5051 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005052 work_mask = 0;
5053 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00005054 std_prod_idx = tpr->rx_std_prod_idx;
5055 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005056 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00005057 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00005058 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005059 unsigned int len;
5060 struct sk_buff *skb;
5061 dma_addr_t dma_addr;
5062 u32 opaque_key, desc_idx, *post_ptr;
5063
5064 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
5065 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
5066 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005067 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005068 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005069 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005070 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07005071 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005072 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005073 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005074 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00005075 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00005076 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00005077 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07005078 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005079
5080 work_mask |= opaque_key;
5081
5082 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
5083 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
5084 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00005085 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005086 desc_idx, *post_ptr);
5087 drop_it_no_recycle:
5088 /* Other statistics kept track of by card. */
Eric Dumazetb0057c52010-10-10 19:55:52 +00005089 tp->rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005090 goto next_pkt;
5091 }
5092
Matt Carlsonad829262008-11-21 17:16:16 -08005093 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
5094 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005095
Matt Carlsond2757fc2010-04-12 06:58:27 +00005096 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097 int skb_size;
5098
Matt Carlson86b21e52009-11-13 13:03:45 +00005099 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00005100 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005101 if (skb_size < 0)
5102 goto drop_it;
5103
Matt Carlson287be122009-08-28 13:58:46 +00005104 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005105 PCI_DMA_FROMDEVICE);
5106
Matt Carlson61e800c2010-02-17 15:16:54 +00005107 /* Ensure that the update to the skb happens
5108 * after the usage of the old DMA mapping.
5109 */
5110 smp_wmb();
5111
5112 ri->skb = NULL;
5113
Linus Torvalds1da177e2005-04-16 15:20:36 -07005114 skb_put(skb, len);
5115 } else {
5116 struct sk_buff *copy_skb;
5117
Matt Carlsona3896162009-11-13 13:03:44 +00005118 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005119 desc_idx, *post_ptr);
5120
Matt Carlsonbf933c82011-01-25 15:58:49 +00005121 copy_skb = netdev_alloc_skb(tp->dev, len +
Matt Carlson9dc7a112010-04-12 06:58:28 +00005122 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005123 if (copy_skb == NULL)
5124 goto drop_it_no_recycle;
5125
Matt Carlsonbf933c82011-01-25 15:58:49 +00005126 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005127 skb_put(copy_skb, len);
5128 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03005129 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
5131
5132 /* We'll reuse the original ring buffer. */
5133 skb = copy_skb;
5134 }
5135
Michał Mirosławdc668912011-04-07 03:35:07 +00005136 if ((tp->dev->features & NETIF_F_RXCSUM) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07005137 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
5138 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
5139 >> RXD_TCPCSUM_SHIFT) == 0xffff))
5140 skb->ip_summed = CHECKSUM_UNNECESSARY;
5141 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005142 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005143
5144 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005145
5146 if (len > (tp->dev->mtu + ETH_HLEN) &&
5147 skb->protocol != htons(ETH_P_8021Q)) {
5148 dev_kfree_skb(skb);
Eric Dumazetb0057c52010-10-10 19:55:52 +00005149 goto drop_it_no_recycle;
Matt Carlsonf7b493e2009-02-25 14:21:52 +00005150 }
5151
Matt Carlson9dc7a112010-04-12 06:58:28 +00005152 if (desc->type_flags & RXD_FLAG_VLAN &&
Matt Carlsonbf933c82011-01-25 15:58:49 +00005153 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
5154 __vlan_hwaccel_put_tag(skb,
5155 desc->err_vlan & RXD_VLAN_MASK);
Matt Carlson9dc7a112010-04-12 06:58:28 +00005156
Matt Carlsonbf933c82011-01-25 15:58:49 +00005157 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005158
Linus Torvalds1da177e2005-04-16 15:20:36 -07005159 received++;
5160 budget--;
5161
5162next_pkt:
5163 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07005164
5165 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005166 tpr->rx_std_prod_idx = std_prod_idx &
5167 tp->rx_std_ring_mask;
Matt Carlson86cfe4f2010-01-12 10:11:37 +00005168 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5169 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07005170 work_mask &= ~RXD_OPAQUE_RING_STD;
5171 rx_std_posted = 0;
5172 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005173next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07005174 sw_idx++;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00005175 sw_idx &= tp->rx_ret_ring_mask;
Michael Chan52f6d692005-04-25 15:14:32 -07005176
5177 /* Refresh hw_idx to see if there is new work */
5178 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005179 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07005180 rmb();
5181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005182 }
5183
5184 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00005185 tnapi->rx_rcb_ptr = sw_idx;
5186 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005187
5188 /* Refill RX ring(s). */
Joe Perches63c3a662011-04-26 08:12:10 +00005189 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005190 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005191 tpr->rx_std_prod_idx = std_prod_idx &
5192 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005193 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5194 tpr->rx_std_prod_idx);
5195 }
5196 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson2c49a442010-09-30 10:34:35 +00005197 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5198 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005199 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5200 tpr->rx_jmb_prod_idx);
5201 }
5202 mmiowb();
5203 } else if (work_mask) {
5204 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5205 * updated before the producer indices can be updated.
5206 */
5207 smp_wmb();
5208
Matt Carlson2c49a442010-09-30 10:34:35 +00005209 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5210 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005211
Matt Carlsone4af1af2010-02-12 14:47:05 +00005212 if (tnapi != &tp->napi[1])
5213 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005215
5216 return received;
5217}
5218
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005219static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005220{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221 /* handle link change and other phy events */
Joe Perches63c3a662011-04-26 08:12:10 +00005222 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005223 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5224
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225 if (sblk->status & SD_STATUS_LINK_CHG) {
5226 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005227 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07005228 spin_lock(&tp->lock);
Joe Perches63c3a662011-04-26 08:12:10 +00005229 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsondd477002008-05-25 23:45:58 -07005230 tw32_f(MAC_STATUS,
5231 (MAC_STATUS_SYNC_CHANGED |
5232 MAC_STATUS_CFG_CHANGED |
5233 MAC_STATUS_MI_COMPLETION |
5234 MAC_STATUS_LNKSTATE_CHANGED));
5235 udelay(40);
5236 } else
5237 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07005238 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239 }
5240 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005241}
5242
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005243static int tg3_rx_prodring_xfer(struct tg3 *tp,
5244 struct tg3_rx_prodring_set *dpr,
5245 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005246{
5247 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005248 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005249
5250 while (1) {
5251 src_prod_idx = spr->rx_std_prod_idx;
5252
5253 /* Make sure updates to the rx_std_buffers[] entries and the
5254 * standard producer index are seen in the correct order.
5255 */
5256 smp_rmb();
5257
5258 if (spr->rx_std_cons_idx == src_prod_idx)
5259 break;
5260
5261 if (spr->rx_std_cons_idx < src_prod_idx)
5262 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5263 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005264 cpycnt = tp->rx_std_ring_mask + 1 -
5265 spr->rx_std_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005266
Matt Carlson2c49a442010-09-30 10:34:35 +00005267 cpycnt = min(cpycnt,
5268 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005269
5270 si = spr->rx_std_cons_idx;
5271 di = dpr->rx_std_prod_idx;
5272
Matt Carlsone92967b2010-02-12 14:47:06 +00005273 for (i = di; i < di + cpycnt; i++) {
5274 if (dpr->rx_std_buffers[i].skb) {
5275 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005276 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005277 break;
5278 }
5279 }
5280
5281 if (!cpycnt)
5282 break;
5283
5284 /* Ensure that updates to the rx_std_buffers ring and the
5285 * shadowed hardware producer ring from tg3_recycle_skb() are
5286 * ordered correctly WRT the skb check above.
5287 */
5288 smp_rmb();
5289
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005290 memcpy(&dpr->rx_std_buffers[di],
5291 &spr->rx_std_buffers[si],
5292 cpycnt * sizeof(struct ring_info));
5293
5294 for (i = 0; i < cpycnt; i++, di++, si++) {
5295 struct tg3_rx_buffer_desc *sbd, *dbd;
5296 sbd = &spr->rx_std[si];
5297 dbd = &dpr->rx_std[di];
5298 dbd->addr_hi = sbd->addr_hi;
5299 dbd->addr_lo = sbd->addr_lo;
5300 }
5301
Matt Carlson2c49a442010-09-30 10:34:35 +00005302 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5303 tp->rx_std_ring_mask;
5304 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5305 tp->rx_std_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005306 }
5307
5308 while (1) {
5309 src_prod_idx = spr->rx_jmb_prod_idx;
5310
5311 /* Make sure updates to the rx_jmb_buffers[] entries and
5312 * the jumbo producer index are seen in the correct order.
5313 */
5314 smp_rmb();
5315
5316 if (spr->rx_jmb_cons_idx == src_prod_idx)
5317 break;
5318
5319 if (spr->rx_jmb_cons_idx < src_prod_idx)
5320 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5321 else
Matt Carlson2c49a442010-09-30 10:34:35 +00005322 cpycnt = tp->rx_jmb_ring_mask + 1 -
5323 spr->rx_jmb_cons_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005324
5325 cpycnt = min(cpycnt,
Matt Carlson2c49a442010-09-30 10:34:35 +00005326 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005327
5328 si = spr->rx_jmb_cons_idx;
5329 di = dpr->rx_jmb_prod_idx;
5330
Matt Carlsone92967b2010-02-12 14:47:06 +00005331 for (i = di; i < di + cpycnt; i++) {
5332 if (dpr->rx_jmb_buffers[i].skb) {
5333 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005334 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00005335 break;
5336 }
5337 }
5338
5339 if (!cpycnt)
5340 break;
5341
5342 /* Ensure that updates to the rx_jmb_buffers ring and the
5343 * shadowed hardware producer ring from tg3_recycle_skb() are
5344 * ordered correctly WRT the skb check above.
5345 */
5346 smp_rmb();
5347
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005348 memcpy(&dpr->rx_jmb_buffers[di],
5349 &spr->rx_jmb_buffers[si],
5350 cpycnt * sizeof(struct ring_info));
5351
5352 for (i = 0; i < cpycnt; i++, di++, si++) {
5353 struct tg3_rx_buffer_desc *sbd, *dbd;
5354 sbd = &spr->rx_jmb[si].std;
5355 dbd = &dpr->rx_jmb[di].std;
5356 dbd->addr_hi = sbd->addr_hi;
5357 dbd->addr_lo = sbd->addr_lo;
5358 }
5359
Matt Carlson2c49a442010-09-30 10:34:35 +00005360 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5361 tp->rx_jmb_ring_mask;
5362 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5363 tp->rx_jmb_ring_mask;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005364 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005365
5366 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005367}
5368
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005369static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5370{
5371 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005372
5373 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005374 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00005375 tg3_tx(tnapi);
Joe Perches63c3a662011-04-26 08:12:10 +00005376 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Michael Chan4fd7ab52007-10-12 01:39:50 -07005377 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005378 }
5379
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380 /* run RX thread, within the bounds set by NAPI.
5381 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005382 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07005383 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00005384 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00005385 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005386
Joe Perches63c3a662011-04-26 08:12:10 +00005387 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlson8fea32b2010-09-15 08:59:58 +00005388 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005389 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00005390 u32 std_prod_idx = dpr->rx_std_prod_idx;
5391 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005392
Matt Carlsone4af1af2010-02-12 14:47:05 +00005393 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005394 err |= tg3_rx_prodring_xfer(tp, dpr,
Matt Carlson8fea32b2010-09-15 08:59:58 +00005395 &tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005396
5397 wmb();
5398
Matt Carlsone4af1af2010-02-12 14:47:05 +00005399 if (std_prod_idx != dpr->rx_std_prod_idx)
5400 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5401 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005402
Matt Carlsone4af1af2010-02-12 14:47:05 +00005403 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5404 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5405 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005406
5407 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005408
5409 if (err)
5410 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005411 }
5412
David S. Miller6f535762007-10-11 18:08:29 -07005413 return work_done;
5414}
David S. Millerf7383c22005-05-18 22:50:53 -07005415
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005416static int tg3_poll_msix(struct napi_struct *napi, int budget)
5417{
5418 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5419 struct tg3 *tp = tnapi->tp;
5420 int work_done = 0;
5421 struct tg3_hw_status *sblk = tnapi->hw_status;
5422
5423 while (1) {
5424 work_done = tg3_poll_work(tnapi, work_done, budget);
5425
Joe Perches63c3a662011-04-26 08:12:10 +00005426 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005427 goto tx_recovery;
5428
5429 if (unlikely(work_done >= budget))
5430 break;
5431
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005432 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005433 * to tell the hw how much work has been processed,
5434 * so we must read it before checking for more work.
5435 */
5436 tnapi->last_tag = sblk->status_tag;
5437 tnapi->last_irq_tag = tnapi->last_tag;
5438 rmb();
5439
5440 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005441 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5442 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005443 napi_complete(napi);
5444 /* Reenable interrupts. */
5445 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5446 mmiowb();
5447 break;
5448 }
5449 }
5450
5451 return work_done;
5452
5453tx_recovery:
5454 /* work_done is guaranteed to be less than budget. */
5455 napi_complete(napi);
5456 schedule_work(&tp->reset_task);
5457 return work_done;
5458}
5459
Matt Carlsone64de4e2011-04-13 11:05:05 +00005460static void tg3_process_error(struct tg3 *tp)
5461{
5462 u32 val;
5463 bool real_error = false;
5464
Joe Perches63c3a662011-04-26 08:12:10 +00005465 if (tg3_flag(tp, ERROR_PROCESSED))
Matt Carlsone64de4e2011-04-13 11:05:05 +00005466 return;
5467
5468 /* Check Flow Attention register */
5469 val = tr32(HOSTCC_FLOW_ATTN);
5470 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5471 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5472 real_error = true;
5473 }
5474
5475 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5476 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5477 real_error = true;
5478 }
5479
5480 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5481 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5482 real_error = true;
5483 }
5484
5485 if (!real_error)
5486 return;
5487
5488 tg3_dump_state(tp);
5489
Joe Perches63c3a662011-04-26 08:12:10 +00005490 tg3_flag_set(tp, ERROR_PROCESSED);
Matt Carlsone64de4e2011-04-13 11:05:05 +00005491 schedule_work(&tp->reset_task);
5492}
5493
David S. Miller6f535762007-10-11 18:08:29 -07005494static int tg3_poll(struct napi_struct *napi, int budget)
5495{
Matt Carlson8ef04422009-08-28 14:01:37 +00005496 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5497 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005498 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005499 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005500
5501 while (1) {
Matt Carlsone64de4e2011-04-13 11:05:05 +00005502 if (sblk->status & SD_STATUS_ERROR)
5503 tg3_process_error(tp);
5504
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005505 tg3_poll_link(tp);
5506
Matt Carlson17375d22009-08-28 14:02:18 +00005507 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005508
Joe Perches63c3a662011-04-26 08:12:10 +00005509 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
David S. Miller6f535762007-10-11 18:08:29 -07005510 goto tx_recovery;
5511
5512 if (unlikely(work_done >= budget))
5513 break;
5514
Joe Perches63c3a662011-04-26 08:12:10 +00005515 if (tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson17375d22009-08-28 14:02:18 +00005516 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005517 * to tell the hw how much work has been processed,
5518 * so we must read it before checking for more work.
5519 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005520 tnapi->last_tag = sblk->status_tag;
5521 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005522 rmb();
5523 } else
5524 sblk->status &= ~SD_STATUS_UPDATED;
5525
Matt Carlson17375d22009-08-28 14:02:18 +00005526 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005527 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005528 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005529 break;
5530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005531 }
5532
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005533 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005534
5535tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005536 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005537 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005538 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005539 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540}
5541
Matt Carlson66cfd1b2010-09-30 10:34:30 +00005542static void tg3_napi_disable(struct tg3 *tp)
5543{
5544 int i;
5545
5546 for (i = tp->irq_cnt - 1; i >= 0; i--)
5547 napi_disable(&tp->napi[i].napi);
5548}
5549
5550static void tg3_napi_enable(struct tg3 *tp)
5551{
5552 int i;
5553
5554 for (i = 0; i < tp->irq_cnt; i++)
5555 napi_enable(&tp->napi[i].napi);
5556}
5557
5558static void tg3_napi_init(struct tg3 *tp)
5559{
5560 int i;
5561
5562 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5563 for (i = 1; i < tp->irq_cnt; i++)
5564 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5565}
5566
5567static void tg3_napi_fini(struct tg3 *tp)
5568{
5569 int i;
5570
5571 for (i = 0; i < tp->irq_cnt; i++)
5572 netif_napi_del(&tp->napi[i].napi);
5573}
5574
5575static inline void tg3_netif_stop(struct tg3 *tp)
5576{
5577 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5578 tg3_napi_disable(tp);
5579 netif_tx_disable(tp->dev);
5580}
5581
5582static inline void tg3_netif_start(struct tg3 *tp)
5583{
5584 /* NOTE: unconditional netif_tx_wake_all_queues is only
5585 * appropriate so long as all callers are assured to
5586 * have free tx slots (such as after tg3_init_hw)
5587 */
5588 netif_tx_wake_all_queues(tp->dev);
5589
5590 tg3_napi_enable(tp);
5591 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5592 tg3_enable_ints(tp);
5593}
5594
David S. Millerf47c11e2005-06-24 20:18:35 -07005595static void tg3_irq_quiesce(struct tg3 *tp)
5596{
Matt Carlson4f125f42009-09-01 12:55:02 +00005597 int i;
5598
David S. Millerf47c11e2005-06-24 20:18:35 -07005599 BUG_ON(tp->irq_sync);
5600
5601 tp->irq_sync = 1;
5602 smp_mb();
5603
Matt Carlson4f125f42009-09-01 12:55:02 +00005604 for (i = 0; i < tp->irq_cnt; i++)
5605 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005606}
5607
David S. Millerf47c11e2005-06-24 20:18:35 -07005608/* Fully shutdown all tg3 driver activity elsewhere in the system.
5609 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5610 * with as well. Most of the time, this is not necessary except when
5611 * shutting down the device.
5612 */
5613static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5614{
Michael Chan46966542007-07-11 19:47:19 -07005615 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005616 if (irq_sync)
5617 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005618}
5619
5620static inline void tg3_full_unlock(struct tg3 *tp)
5621{
David S. Millerf47c11e2005-06-24 20:18:35 -07005622 spin_unlock_bh(&tp->lock);
5623}
5624
Michael Chanfcfa0a32006-03-20 22:28:41 -08005625/* One-shot MSI handler - Chip automatically disables interrupt
5626 * after sending MSI so driver doesn't have to do it.
5627 */
David Howells7d12e782006-10-05 14:55:46 +01005628static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005629{
Matt Carlson09943a12009-08-28 14:01:57 +00005630 struct tg3_napi *tnapi = dev_id;
5631 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005632
Matt Carlson898a56f2009-08-28 14:02:40 +00005633 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005634 if (tnapi->rx_rcb)
5635 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005636
5637 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005638 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005639
5640 return IRQ_HANDLED;
5641}
5642
Michael Chan88b06bc22005-04-21 17:13:25 -07005643/* MSI ISR - No need to check for interrupt sharing and no need to
5644 * flush status block and interrupt mailbox. PCI ordering rules
5645 * guarantee that MSI will arrive after the status block.
5646 */
David Howells7d12e782006-10-05 14:55:46 +01005647static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07005648{
Matt Carlson09943a12009-08-28 14:01:57 +00005649 struct tg3_napi *tnapi = dev_id;
5650 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07005651
Matt Carlson898a56f2009-08-28 14:02:40 +00005652 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005653 if (tnapi->rx_rcb)
5654 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07005655 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005656 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07005657 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005658 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07005659 * NIC to stop sending us irqs, engaging "in-intr-handler"
5660 * event coalescing.
5661 */
5662 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005663 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005664 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005665
Michael Chan88b06bc22005-04-21 17:13:25 -07005666 return IRQ_RETVAL(1);
5667}
5668
David Howells7d12e782006-10-05 14:55:46 +01005669static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670{
Matt Carlson09943a12009-08-28 14:01:57 +00005671 struct tg3_napi *tnapi = dev_id;
5672 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005673 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 unsigned int handled = 1;
5675
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676 /* In INTx mode, it is possible for the interrupt to arrive at
5677 * the CPU before the status block posted prior to the interrupt.
5678 * Reading the PCI State register will confirm whether the
5679 * interrupt is ours and will flush the status block.
5680 */
Michael Chand18edcb2007-03-24 20:57:11 -07005681 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
Joe Perches63c3a662011-04-26 08:12:10 +00005682 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005683 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5684 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005685 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005686 }
Michael Chand18edcb2007-03-24 20:57:11 -07005687 }
5688
5689 /*
5690 * Writing any value to intr-mbox-0 clears PCI INTA# and
5691 * chip-internal interrupt pending events.
5692 * Writing non-zero to intr-mbox-0 additional tells the
5693 * NIC to stop sending us irqs, engaging "in-intr-handler"
5694 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005695 *
5696 * Flush the mailbox to de-assert the IRQ immediately to prevent
5697 * spurious interrupts. The flush impacts performance but
5698 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005699 */
Michael Chanc04cb342007-05-07 00:26:15 -07005700 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005701 if (tg3_irq_sync(tp))
5702 goto out;
5703 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005704 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005705 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005706 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005707 } else {
5708 /* No work, shared interrupt perhaps? re-enable
5709 * interrupts, and flush that PCI write
5710 */
5711 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5712 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005713 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005714out:
David S. Millerfac9b832005-05-18 22:46:34 -07005715 return IRQ_RETVAL(handled);
5716}
5717
David Howells7d12e782006-10-05 14:55:46 +01005718static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005719{
Matt Carlson09943a12009-08-28 14:01:57 +00005720 struct tg3_napi *tnapi = dev_id;
5721 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005722 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005723 unsigned int handled = 1;
5724
David S. Millerfac9b832005-05-18 22:46:34 -07005725 /* In INTx mode, it is possible for the interrupt to arrive at
5726 * the CPU before the status block posted prior to the interrupt.
5727 * Reading the PCI State register will confirm whether the
5728 * interrupt is ours and will flush the status block.
5729 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005730 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Joe Perches63c3a662011-04-26 08:12:10 +00005731 if (tg3_flag(tp, CHIP_RESETTING) ||
Michael Chand18edcb2007-03-24 20:57:11 -07005732 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5733 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005734 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005735 }
Michael Chand18edcb2007-03-24 20:57:11 -07005736 }
5737
5738 /*
5739 * writing any value to intr-mbox-0 clears PCI INTA# and
5740 * chip-internal interrupt pending events.
5741 * writing non-zero to intr-mbox-0 additional tells the
5742 * NIC to stop sending us irqs, engaging "in-intr-handler"
5743 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005744 *
5745 * Flush the mailbox to de-assert the IRQ immediately to prevent
5746 * spurious interrupts. The flush impacts performance but
5747 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005748 */
Michael Chanc04cb342007-05-07 00:26:15 -07005749 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005750
5751 /*
5752 * In a shared interrupt configuration, sometimes other devices'
5753 * interrupts will scream. We record the current status tag here
5754 * so that the above check can report that the screaming interrupts
5755 * are unhandled. Eventually they will be silenced.
5756 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005757 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005758
Michael Chand18edcb2007-03-24 20:57:11 -07005759 if (tg3_irq_sync(tp))
5760 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005761
Matt Carlson72334482009-08-28 14:03:01 +00005762 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005763
Matt Carlson09943a12009-08-28 14:01:57 +00005764 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005765
David S. Millerf47c11e2005-06-24 20:18:35 -07005766out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005767 return IRQ_RETVAL(handled);
5768}
5769
Michael Chan79381092005-04-21 17:13:59 -07005770/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005771static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005772{
Matt Carlson09943a12009-08-28 14:01:57 +00005773 struct tg3_napi *tnapi = dev_id;
5774 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005775 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005776
Michael Chanf9804dd2005-09-27 12:13:10 -07005777 if ((sblk->status & SD_STATUS_UPDATED) ||
5778 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005779 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005780 return IRQ_RETVAL(1);
5781 }
5782 return IRQ_RETVAL(0);
5783}
5784
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005785static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005786static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005787
Michael Chanb9ec6c12006-07-25 16:37:27 -07005788/* Restart hardware after configuration changes, self-test, etc.
5789 * Invoked with tp->lock held.
5790 */
5791static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005792 __releases(tp->lock)
5793 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005794{
5795 int err;
5796
5797 err = tg3_init_hw(tp, reset_phy);
5798 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005799 netdev_err(tp->dev,
5800 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005801 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5802 tg3_full_unlock(tp);
5803 del_timer_sync(&tp->timer);
5804 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005805 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005806 dev_close(tp->dev);
5807 tg3_full_lock(tp, 0);
5808 }
5809 return err;
5810}
5811
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812#ifdef CONFIG_NET_POLL_CONTROLLER
5813static void tg3_poll_controller(struct net_device *dev)
5814{
Matt Carlson4f125f42009-09-01 12:55:02 +00005815 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07005816 struct tg3 *tp = netdev_priv(dev);
5817
Matt Carlson4f125f42009-09-01 12:55:02 +00005818 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005819 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820}
5821#endif
5822
David Howellsc4028952006-11-22 14:57:56 +00005823static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005824{
David Howellsc4028952006-11-22 14:57:56 +00005825 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005826 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827 unsigned int restart_timer;
5828
Michael Chan7faa0062006-02-02 17:29:28 -08005829 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005830
5831 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005832 tg3_full_unlock(tp);
5833 return;
5834 }
5835
5836 tg3_full_unlock(tp);
5837
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005838 tg3_phy_stop(tp);
5839
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 tg3_netif_stop(tp);
5841
David S. Millerf47c11e2005-06-24 20:18:35 -07005842 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005843
Joe Perches63c3a662011-04-26 08:12:10 +00005844 restart_timer = tg3_flag(tp, RESTART_TIMER);
5845 tg3_flag_clear(tp, RESTART_TIMER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846
Joe Perches63c3a662011-04-26 08:12:10 +00005847 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
Michael Chandf3e6542006-05-26 17:48:07 -07005848 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5849 tp->write32_rx_mbox = tg3_write_flush_reg32;
Joe Perches63c3a662011-04-26 08:12:10 +00005850 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5851 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
Michael Chandf3e6542006-05-26 17:48:07 -07005852 }
5853
Michael Chan944d9802005-05-29 14:57:48 -07005854 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005855 err = tg3_init_hw(tp, 1);
5856 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005857 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858
5859 tg3_netif_start(tp);
5860
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861 if (restart_timer)
5862 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005863
Michael Chanb9ec6c12006-07-25 16:37:27 -07005864out:
Michael Chan7faa0062006-02-02 17:29:28 -08005865 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005866
5867 if (!err)
5868 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005869}
5870
5871static void tg3_tx_timeout(struct net_device *dev)
5872{
5873 struct tg3 *tp = netdev_priv(dev);
5874
Michael Chanb0408752007-02-13 12:18:30 -08005875 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005876 netdev_err(dev, "transmit timed out, resetting\n");
Matt Carlson97bd8e42011-04-13 11:05:04 +00005877 tg3_dump_state(tp);
Michael Chanb0408752007-02-13 12:18:30 -08005878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
5880 schedule_work(&tp->reset_task);
5881}
5882
Michael Chanc58ec932005-09-17 00:46:27 -07005883/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5884static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5885{
5886 u32 base = (u32) mapping & 0xffffffff;
5887
Eric Dumazet807540b2010-09-23 05:40:09 +00005888 return (base > 0xffffdcc0) && (base + len + 8 < base);
Michael Chanc58ec932005-09-17 00:46:27 -07005889}
5890
Michael Chan72f2afb2006-03-06 19:28:35 -08005891/* Test for DMA addresses > 40-bit */
5892static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5893 int len)
5894{
5895#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Joe Perches63c3a662011-04-26 08:12:10 +00005896 if (tg3_flag(tp, 40BIT_DMA_BUG))
Eric Dumazet807540b2010-09-23 05:40:09 +00005897 return ((u64) mapping + len) > DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -08005898 return 0;
5899#else
5900 return 0;
5901#endif
5902}
5903
Matt Carlson92cd3a12011-07-27 14:20:47 +00005904static inline void tg3_tx_set_bd(struct tg3_napi *tnapi, u32 entry,
5905 dma_addr_t mapping, u32 len, u32 flags,
5906 u32 mss, u32 vlan)
Matt Carlson2ffcc982011-05-19 12:12:44 +00005907{
Matt Carlson92cd3a12011-07-27 14:20:47 +00005908 struct tg3_tx_buffer_desc *txbd = &tnapi->tx_ring[entry];
Matt Carlson2ffcc982011-05-19 12:12:44 +00005909
Matt Carlson92cd3a12011-07-27 14:20:47 +00005910 txbd->addr_hi = ((u64) mapping >> 32);
5911 txbd->addr_lo = ((u64) mapping & 0xffffffff);
5912 txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
5913 txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
Matt Carlson2ffcc982011-05-19 12:12:44 +00005914}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915
Matt Carlson0d681b22011-07-27 14:20:49 +00005916static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
Matt Carlson432aa7e2011-05-19 12:12:45 +00005917{
5918 int i;
Matt Carlson0d681b22011-07-27 14:20:49 +00005919 struct sk_buff *skb;
Matt Carlsondf8944c2011-07-27 14:20:46 +00005920 struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
Matt Carlson432aa7e2011-05-19 12:12:45 +00005921
Matt Carlson0d681b22011-07-27 14:20:49 +00005922 skb = txb->skb;
5923 txb->skb = NULL;
5924
Matt Carlson432aa7e2011-05-19 12:12:45 +00005925 pci_unmap_single(tnapi->tp->pdev,
5926 dma_unmap_addr(txb, mapping),
5927 skb_headlen(skb),
5928 PCI_DMA_TODEVICE);
Matt Carlson9a2e0fb2011-06-02 13:01:39 +00005929 for (i = 0; i < last; i++) {
Matt Carlson432aa7e2011-05-19 12:12:45 +00005930 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5931
5932 entry = NEXT_TX(entry);
5933 txb = &tnapi->tx_buffers[entry];
5934
5935 pci_unmap_page(tnapi->tp->pdev,
5936 dma_unmap_addr(txb, mapping),
5937 frag->size, PCI_DMA_TODEVICE);
5938 }
5939}
5940
Michael Chan72f2afb2006-03-06 19:28:35 -08005941/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005942static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
Matt Carlson432aa7e2011-05-19 12:12:45 +00005943 struct sk_buff *skb,
Matt Carlson92cd3a12011-07-27 14:20:47 +00005944 u32 base_flags, u32 mss, u32 vlan)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005945{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005946 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005947 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005948 dma_addr_t new_addr = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00005949 u32 entry = tnapi->tx_prod;
5950 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005951
Matt Carlson41588ba2008-04-19 18:12:33 -07005952 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5953 new_skb = skb_copy(skb, GFP_ATOMIC);
5954 else {
5955 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5956
5957 new_skb = skb_copy_expand(skb,
5958 skb_headroom(skb) + more_headroom,
5959 skb_tailroom(skb), GFP_ATOMIC);
5960 }
5961
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005963 ret = -1;
5964 } else {
5965 /* New SKB is guaranteed to be linear. */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005966 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5967 PCI_DMA_TODEVICE);
5968 /* Make sure the mapping succeeded */
5969 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5970 ret = -1;
5971 dev_kfree_skb(new_skb);
David S. Miller90079ce2008-09-11 04:52:51 -07005972
Michael Chanc58ec932005-09-17 00:46:27 -07005973 /* Make sure new skb does not cross any 4G boundaries.
5974 * Drop the packet if it does.
5975 */
Matt Carlsoneb69d562011-06-13 13:38:57 +00005976 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00005977 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5978 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005979 ret = -1;
5980 dev_kfree_skb(new_skb);
Michael Chanc58ec932005-09-17 00:46:27 -07005981 } else {
Matt Carlson92cd3a12011-07-27 14:20:47 +00005982 base_flags |= TXD_FLAG_END;
5983
Matt Carlson432aa7e2011-05-19 12:12:45 +00005984 tnapi->tx_buffers[entry].skb = new_skb;
5985 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5986 mapping, new_addr);
5987
Matt Carlson92cd3a12011-07-27 14:20:47 +00005988 tg3_tx_set_bd(tnapi, entry, new_addr, new_skb->len,
5989 base_flags, mss, vlan);
Michael Chanc58ec932005-09-17 00:46:27 -07005990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991 }
5992
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993 dev_kfree_skb(skb);
5994
Michael Chanc58ec932005-09-17 00:46:27 -07005995 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005996}
5997
Matt Carlson2ffcc982011-05-19 12:12:44 +00005998static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07005999
6000/* Use GSO to workaround a rare TSO bug that may be triggered when the
6001 * TSO header is greater than 80 bytes.
6002 */
6003static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
6004{
6005 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006006 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07006007
6008 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006009 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07006010 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006011
6012 /* netif_tx_stop_queue() must be done before checking
6013 * checking tx index in tg3_tx_avail() below, because in
6014 * tg3_tx(), we update tx index before checking for
6015 * netif_tx_queue_stopped().
6016 */
6017 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006018 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08006019 return NETDEV_TX_BUSY;
6020
6021 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006022 }
6023
6024 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07006025 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07006026 goto tg3_tso_bug_end;
6027
6028 do {
6029 nskb = segs;
6030 segs = segs->next;
6031 nskb->next = NULL;
Matt Carlson2ffcc982011-05-19 12:12:44 +00006032 tg3_start_xmit(nskb, tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07006033 } while (segs);
6034
6035tg3_tso_bug_end:
6036 dev_kfree_skb(skb);
6037
6038 return NETDEV_TX_OK;
6039}
Michael Chan52c0fd82006-06-29 20:15:54 -07006040
Michael Chan5a6f3072006-03-20 22:28:05 -08006041/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
Joe Perches63c3a662011-04-26 08:12:10 +00006042 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
Michael Chan5a6f3072006-03-20 22:28:05 -08006043 */
Matt Carlson2ffcc982011-05-19 12:12:44 +00006044static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08006045{
6046 struct tg3 *tp = netdev_priv(dev);
Matt Carlson92cd3a12011-07-27 14:20:47 +00006047 u32 len, entry, base_flags, mss, vlan = 0;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006048 int i = -1, would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07006049 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006050 struct tg3_napi *tnapi;
6051 struct netdev_queue *txq;
Matt Carlson432aa7e2011-05-19 12:12:45 +00006052 unsigned int last;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006053
Matt Carlson24f4efd2009-11-13 13:03:35 +00006054 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
6055 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Joe Perches63c3a662011-04-26 08:12:10 +00006056 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006057 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058
Michael Chan00b70502006-06-17 21:58:45 -07006059 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006060 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07006061 * interrupt. Furthermore, IRQ processing runs lockless so we have
6062 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07006063 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006064 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006065 if (!netif_tx_queue_stopped(txq)) {
6066 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006067
6068 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00006069 netdev_err(dev,
6070 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08006071 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006072 return NETDEV_TX_BUSY;
6073 }
6074
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006075 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006076 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006077 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006078 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00006079
Matt Carlsonbe98da62010-07-11 09:31:46 +00006080 mss = skb_shinfo(skb)->gso_size;
6081 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006082 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00006083 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006084
6085 if (skb_header_cloned(skb) &&
6086 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
6087 dev_kfree_skb(skb);
6088 goto out_unlock;
6089 }
6090
Matt Carlson34195c32010-07-11 09:31:42 +00006091 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006092 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006093
Matt Carlson02e96082010-09-15 08:59:59 +00006094 if (skb_is_gso_v6(skb)) {
Matt Carlson34195c32010-07-11 09:31:42 +00006095 hdr_len = skb_headlen(skb) - ETH_HLEN;
6096 } else {
6097 u32 ip_tcp_len;
6098
6099 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6100 hdr_len = ip_tcp_len + tcp_opt_len;
6101
6102 iph->check = 0;
6103 iph->tot_len = htons(mss + hdr_len);
6104 }
6105
Michael Chan52c0fd82006-06-29 20:15:54 -07006106 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006107 tg3_flag(tp, TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00006108 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07006109
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
6111 TXD_FLAG_CPU_POST_DMA);
6112
Joe Perches63c3a662011-04-26 08:12:10 +00006113 if (tg3_flag(tp, HW_TSO_1) ||
6114 tg3_flag(tp, HW_TSO_2) ||
6115 tg3_flag(tp, HW_TSO_3)) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006116 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006117 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07006118 } else
6119 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6120 iph->daddr, 0,
6121 IPPROTO_TCP,
6122 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006123
Joe Perches63c3a662011-04-26 08:12:10 +00006124 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlson615774f2009-11-13 13:03:39 +00006125 mss |= (hdr_len & 0xc) << 12;
6126 if (hdr_len & 0x10)
6127 base_flags |= 0x00000010;
6128 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +00006129 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006130 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +00006131 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006132 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006133 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006134 int tsflags;
6135
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006136 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006137 mss |= (tsflags << 11);
6138 }
6139 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006140 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141 int tsflags;
6142
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006143 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144 base_flags |= tsflags << 12;
6145 }
6146 }
6147 }
Matt Carlsonbf933c82011-01-25 15:58:49 +00006148
Matt Carlson92cd3a12011-07-27 14:20:47 +00006149#ifdef BCM_KERNEL_SUPPORTS_8021Q
6150 if (vlan_tx_tag_present(skb)) {
6151 base_flags |= TXD_FLAG_VLAN;
6152 vlan = vlan_tx_tag_get(skb);
6153 }
6154#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07006155
Joe Perches63c3a662011-04-26 08:12:10 +00006156 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
Matt Carlson8fc2f992010-12-06 08:28:49 +00006157 !mss && skb->len > VLAN_ETH_FRAME_LEN)
Matt Carlson615774f2009-11-13 13:03:39 +00006158 base_flags |= TXD_FLAG_JMB_PKT;
6159
Alexander Duyckf4188d82009-12-02 16:48:38 +00006160 len = skb_headlen(skb);
6161
6162 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6163 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07006164 dev_kfree_skb(skb);
6165 goto out_unlock;
6166 }
6167
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006168 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006169 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006170
6171 would_hit_hwbug = 0;
6172
Matt Carlsoneb69d562011-06-13 13:38:57 +00006173 if (tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07006174 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00006175
Matt Carlsondaf9a552011-06-13 13:38:56 +00006176 if (tg3_40bit_overflow_test(tp, mapping, len))
Matt Carlson0e1406d2009-11-02 12:33:33 +00006177 would_hit_hwbug = 1;
6178
Joe Perches63c3a662011-04-26 08:12:10 +00006179 if (tg3_flag(tp, 5701_DMA_BUG))
Michael Chanc58ec932005-09-17 00:46:27 -07006180 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181
Matt Carlson92cd3a12011-07-27 14:20:47 +00006182 tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
6183 ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
6184 mss, vlan);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185
6186 entry = NEXT_TX(entry);
6187
6188 /* Now loop through additional data fragments, and queue them. */
6189 if (skb_shinfo(skb)->nr_frags > 0) {
Matt Carlson92cd3a12011-07-27 14:20:47 +00006190 u32 tmp_mss = mss;
6191
6192 if (!tg3_flag(tp, HW_TSO_1) &&
6193 !tg3_flag(tp, HW_TSO_2) &&
6194 !tg3_flag(tp, HW_TSO_3))
6195 tmp_mss = 0;
6196
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197 last = skb_shinfo(skb)->nr_frags - 1;
6198 for (i = 0; i <= last; i++) {
6199 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6200
6201 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006202 mapping = pci_map_page(tp->pdev,
6203 frag->page,
6204 frag->page_offset,
6205 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006207 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006208 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00006209 mapping);
6210 if (pci_dma_mapping_error(tp->pdev, mapping))
6211 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006212
Joe Perches63c3a662011-04-26 08:12:10 +00006213 if (tg3_flag(tp, SHORT_DMA_BUG) &&
Matt Carlson92c6b8d2009-11-02 14:23:27 +00006214 len <= 8)
6215 would_hit_hwbug = 1;
6216
Matt Carlsoneb69d562011-06-13 13:38:57 +00006217 if (tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07006218 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219
Matt Carlsondaf9a552011-06-13 13:38:56 +00006220 if (tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08006221 would_hit_hwbug = 1;
6222
Matt Carlson92cd3a12011-07-27 14:20:47 +00006223 tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
6224 ((i == last) ? TXD_FLAG_END : 0),
6225 tmp_mss, vlan);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006226
6227 entry = NEXT_TX(entry);
6228 }
6229 }
6230
6231 if (would_hit_hwbug) {
Matt Carlson0d681b22011-07-27 14:20:49 +00006232 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006233
6234 /* If the workaround fails due to memory/mapping
6235 * failure, silently drop this packet.
6236 */
Matt Carlson92cd3a12011-07-27 14:20:47 +00006237 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags,
6238 mss, vlan))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006239 goto out_unlock;
6240
Matt Carlson432aa7e2011-05-19 12:12:45 +00006241 entry = NEXT_TX(tnapi->tx_prod);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 }
6243
Richard Cochrand515b452011-06-19 03:31:41 +00006244 skb_tx_timestamp(skb);
6245
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00006247 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006249 tnapi->tx_prod = entry;
6250 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00006251 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00006252
6253 /* netif_tx_stop_queue() must be done before checking
6254 * checking tx index in tg3_tx_avail() below, because in
6255 * tg3_tx(), we update tx index before checking for
6256 * netif_tx_queue_stopped().
6257 */
6258 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00006259 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00006260 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07006261 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006262
6263out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00006264 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265
6266 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006267
6268dma_error:
Matt Carlson0d681b22011-07-27 14:20:49 +00006269 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
Alexander Duyckf4188d82009-12-02 16:48:38 +00006270 dev_kfree_skb(skb);
Matt Carlson432aa7e2011-05-19 12:12:45 +00006271 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006272 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273}
6274
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006275static void tg3_set_loopback(struct net_device *dev, u32 features)
6276{
6277 struct tg3 *tp = netdev_priv(dev);
6278
6279 if (features & NETIF_F_LOOPBACK) {
6280 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6281 return;
6282
6283 /*
6284 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6285 * loopback mode if Half-Duplex mode was negotiated earlier.
6286 */
6287 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6288
6289 /* Enable internal MAC loopback mode */
6290 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6291 spin_lock_bh(&tp->lock);
6292 tw32(MAC_MODE, tp->mac_mode);
6293 netif_carrier_on(tp->dev);
6294 spin_unlock_bh(&tp->lock);
6295 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6296 } else {
6297 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6298 return;
6299
6300 /* Disable internal MAC loopback mode */
6301 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6302 spin_lock_bh(&tp->lock);
6303 tw32(MAC_MODE, tp->mac_mode);
6304 /* Force link status check */
6305 tg3_setup_phy(tp, 1);
6306 spin_unlock_bh(&tp->lock);
6307 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6308 }
6309}
6310
Michał Mirosławdc668912011-04-07 03:35:07 +00006311static u32 tg3_fix_features(struct net_device *dev, u32 features)
6312{
6313 struct tg3 *tp = netdev_priv(dev);
6314
Joe Perches63c3a662011-04-26 08:12:10 +00006315 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
Michał Mirosławdc668912011-04-07 03:35:07 +00006316 features &= ~NETIF_F_ALL_TSO;
6317
6318 return features;
6319}
6320
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00006321static int tg3_set_features(struct net_device *dev, u32 features)
6322{
6323 u32 changed = dev->features ^ features;
6324
6325 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6326 tg3_set_loopback(dev, features);
6327
6328 return 0;
6329}
6330
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6332 int new_mtu)
6333{
6334 dev->mtu = new_mtu;
6335
Michael Chanef7f5ec2005-07-25 12:32:25 -07006336 if (new_mtu > ETH_DATA_LEN) {
Joe Perches63c3a662011-04-26 08:12:10 +00006337 if (tg3_flag(tp, 5780_CLASS)) {
Michał Mirosławdc668912011-04-07 03:35:07 +00006338 netdev_update_features(dev);
Joe Perches63c3a662011-04-26 08:12:10 +00006339 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006340 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006341 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Matt Carlson859a588792010-04-05 10:19:28 +00006342 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006343 } else {
Joe Perches63c3a662011-04-26 08:12:10 +00006344 if (tg3_flag(tp, 5780_CLASS)) {
6345 tg3_flag_set(tp, TSO_CAPABLE);
Michał Mirosławdc668912011-04-07 03:35:07 +00006346 netdev_update_features(dev);
6347 }
Joe Perches63c3a662011-04-26 08:12:10 +00006348 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
Michael Chanef7f5ec2005-07-25 12:32:25 -07006349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350}
6351
6352static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6353{
6354 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006355 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006356
6357 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6358 return -EINVAL;
6359
6360 if (!netif_running(dev)) {
6361 /* We'll just catch it later when the
6362 * device is up'd.
6363 */
6364 tg3_set_mtu(dev, tp, new_mtu);
6365 return 0;
6366 }
6367
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006368 tg3_phy_stop(tp);
6369
Linus Torvalds1da177e2005-04-16 15:20:36 -07006370 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006371
6372 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373
Michael Chan944d9802005-05-29 14:57:48 -07006374 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006375
6376 tg3_set_mtu(dev, tp, new_mtu);
6377
Michael Chanb9ec6c12006-07-25 16:37:27 -07006378 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006379
Michael Chanb9ec6c12006-07-25 16:37:27 -07006380 if (!err)
6381 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006382
David S. Millerf47c11e2005-06-24 20:18:35 -07006383 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006384
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006385 if (!err)
6386 tg3_phy_start(tp);
6387
Michael Chanb9ec6c12006-07-25 16:37:27 -07006388 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006389}
6390
Matt Carlson21f581a2009-08-28 14:00:25 +00006391static void tg3_rx_prodring_free(struct tg3 *tp,
6392 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006394 int i;
6395
Matt Carlson8fea32b2010-09-15 08:59:58 +00006396 if (tpr != &tp->napi[0].prodring) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006397 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006398 i = (i + 1) & tp->rx_std_ring_mask)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006399 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6400 tp->rx_pkt_map_sz);
6401
Joe Perches63c3a662011-04-26 08:12:10 +00006402 if (tg3_flag(tp, JUMBO_CAPABLE)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006403 for (i = tpr->rx_jmb_cons_idx;
6404 i != tpr->rx_jmb_prod_idx;
Matt Carlson2c49a442010-09-30 10:34:35 +00006405 i = (i + 1) & tp->rx_jmb_ring_mask) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006406 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6407 TG3_RX_JMB_MAP_SZ);
6408 }
6409 }
6410
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006411 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006413
Matt Carlson2c49a442010-09-30 10:34:35 +00006414 for (i = 0; i <= tp->rx_std_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006415 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6416 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006417
Joe Perches63c3a662011-04-26 08:12:10 +00006418 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006419 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006420 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6421 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006422 }
6423}
6424
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006425/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426 *
6427 * The chip has been shut down and the driver detached from
6428 * the networking, so no interrupts or new tx packets will
6429 * end up in the driver. tp->{tx,}lock are held and thus
6430 * we may not sleep.
6431 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006432static int tg3_rx_prodring_alloc(struct tg3 *tp,
6433 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006434{
Matt Carlson287be122009-08-28 13:58:46 +00006435 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006437 tpr->rx_std_cons_idx = 0;
6438 tpr->rx_std_prod_idx = 0;
6439 tpr->rx_jmb_cons_idx = 0;
6440 tpr->rx_jmb_prod_idx = 0;
6441
Matt Carlson8fea32b2010-09-15 08:59:58 +00006442 if (tpr != &tp->napi[0].prodring) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006443 memset(&tpr->rx_std_buffers[0], 0,
6444 TG3_RX_STD_BUFF_RING_SIZE(tp));
Matt Carlson48035722010-10-14 10:37:43 +00006445 if (tpr->rx_jmb_buffers)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006446 memset(&tpr->rx_jmb_buffers[0], 0,
Matt Carlson2c49a442010-09-30 10:34:35 +00006447 TG3_RX_JMB_BUFF_RING_SIZE(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006448 goto done;
6449 }
6450
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451 /* Zero out all descriptors. */
Matt Carlson2c49a442010-09-30 10:34:35 +00006452 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006453
Matt Carlson287be122009-08-28 13:58:46 +00006454 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00006455 if (tg3_flag(tp, 5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006456 tp->dev->mtu > ETH_DATA_LEN)
6457 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6458 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006459
Linus Torvalds1da177e2005-04-16 15:20:36 -07006460 /* Initialize invariants of the rings, we only set this
6461 * stuff once. This works because the card does not
6462 * write into the rx buffer posting rings.
6463 */
Matt Carlson2c49a442010-09-30 10:34:35 +00006464 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006465 struct tg3_rx_buffer_desc *rxd;
6466
Matt Carlson21f581a2009-08-28 14:00:25 +00006467 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006468 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006469 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6470 rxd->opaque = (RXD_OPAQUE_RING_STD |
6471 (i << RXD_OPAQUE_INDEX_SHIFT));
6472 }
6473
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006474 /* Now allocate fresh SKBs for each rx ring. */
6475 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006476 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006477 netdev_warn(tp->dev,
6478 "Using a smaller RX standard ring. Only "
6479 "%d out of %d buffers were allocated "
6480 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006481 if (i == 0)
6482 goto initfail;
6483 tp->rx_pending = i;
6484 break;
6485 }
6486 }
6487
Joe Perches63c3a662011-04-26 08:12:10 +00006488 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006489 goto done;
6490
Matt Carlson2c49a442010-09-30 10:34:35 +00006491 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006492
Joe Perches63c3a662011-04-26 08:12:10 +00006493 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson0d86df82010-02-17 15:17:00 +00006494 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495
Matt Carlson2c49a442010-09-30 10:34:35 +00006496 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
Matt Carlson0d86df82010-02-17 15:17:00 +00006497 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006498
Matt Carlson0d86df82010-02-17 15:17:00 +00006499 rxd = &tpr->rx_jmb[i].std;
6500 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6501 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6502 RXD_FLAG_JUMBO;
6503 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6504 (i << RXD_OPAQUE_INDEX_SHIFT));
6505 }
6506
6507 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6508 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006509 netdev_warn(tp->dev,
6510 "Using a smaller RX jumbo ring. Only %d "
6511 "out of %d buffers were allocated "
6512 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006513 if (i == 0)
6514 goto initfail;
6515 tp->rx_jumbo_pending = i;
6516 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006517 }
6518 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006519
6520done:
Michael Chan32d8c572006-07-25 16:38:29 -07006521 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006522
6523initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006524 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006525 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006526}
6527
Matt Carlson21f581a2009-08-28 14:00:25 +00006528static void tg3_rx_prodring_fini(struct tg3 *tp,
6529 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006530{
Matt Carlson21f581a2009-08-28 14:00:25 +00006531 kfree(tpr->rx_std_buffers);
6532 tpr->rx_std_buffers = NULL;
6533 kfree(tpr->rx_jmb_buffers);
6534 tpr->rx_jmb_buffers = NULL;
6535 if (tpr->rx_std) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006536 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6537 tpr->rx_std, tpr->rx_std_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006538 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006539 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006540 if (tpr->rx_jmb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006541 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6542 tpr->rx_jmb, tpr->rx_jmb_mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00006543 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006544 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006545}
6546
Matt Carlson21f581a2009-08-28 14:00:25 +00006547static int tg3_rx_prodring_init(struct tg3 *tp,
6548 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006549{
Matt Carlson2c49a442010-09-30 10:34:35 +00006550 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6551 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006552 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006553 return -ENOMEM;
6554
Matt Carlson4bae65c2010-11-24 08:31:52 +00006555 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6556 TG3_RX_STD_RING_BYTES(tp),
6557 &tpr->rx_std_mapping,
6558 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006559 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006560 goto err_out;
6561
Joe Perches63c3a662011-04-26 08:12:10 +00006562 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
Matt Carlson2c49a442010-09-30 10:34:35 +00006563 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
Matt Carlson21f581a2009-08-28 14:00:25 +00006564 GFP_KERNEL);
6565 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006566 goto err_out;
6567
Matt Carlson4bae65c2010-11-24 08:31:52 +00006568 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6569 TG3_RX_JMB_RING_BYTES(tp),
6570 &tpr->rx_jmb_mapping,
6571 GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006572 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006573 goto err_out;
6574 }
6575
6576 return 0;
6577
6578err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006579 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006580 return -ENOMEM;
6581}
6582
6583/* Free up pending packets in all rx/tx rings.
6584 *
6585 * The chip has been shut down and the driver detached from
6586 * the networking, so no interrupts or new tx packets will
6587 * end up in the driver. tp->{tx,}lock is not held and we are not
6588 * in an interrupt context and thus may sleep.
6589 */
6590static void tg3_free_rings(struct tg3 *tp)
6591{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006592 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006593
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006594 for (j = 0; j < tp->irq_cnt; j++) {
6595 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006596
Matt Carlson8fea32b2010-09-15 08:59:58 +00006597 tg3_rx_prodring_free(tp, &tnapi->prodring);
Matt Carlsonb28f6422010-06-05 17:24:32 +00006598
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006599 if (!tnapi->tx_buffers)
6600 continue;
6601
Matt Carlson0d681b22011-07-27 14:20:49 +00006602 for (i = 0; i < TG3_TX_RING_SIZE; i++) {
6603 struct sk_buff *skb = tnapi->tx_buffers[i].skb;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006604
Matt Carlson0d681b22011-07-27 14:20:49 +00006605 if (!skb)
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006606 continue;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006607
Matt Carlson0d681b22011-07-27 14:20:49 +00006608 tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006609
6610 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006611 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006612 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006613}
6614
6615/* Initialize tx/rx rings for packet processing.
6616 *
6617 * The chip has been shut down and the driver detached from
6618 * the networking, so no interrupts or new tx packets will
6619 * end up in the driver. tp->{tx,}lock are held and thus
6620 * we may not sleep.
6621 */
6622static int tg3_init_rings(struct tg3 *tp)
6623{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006624 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006625
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006626 /* Free up all the SKBs. */
6627 tg3_free_rings(tp);
6628
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006629 for (i = 0; i < tp->irq_cnt; i++) {
6630 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006631
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006632 tnapi->last_tag = 0;
6633 tnapi->last_irq_tag = 0;
6634 tnapi->hw_status->status = 0;
6635 tnapi->hw_status->status_tag = 0;
6636 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6637
6638 tnapi->tx_prod = 0;
6639 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006640 if (tnapi->tx_ring)
6641 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006642
6643 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006644 if (tnapi->rx_rcb)
6645 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006646
Matt Carlson8fea32b2010-09-15 08:59:58 +00006647 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00006648 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006649 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006650 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006651 }
Matt Carlson72334482009-08-28 14:03:01 +00006652
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006653 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006654}
6655
6656/*
6657 * Must not be invoked with interrupt sources disabled and
6658 * the hardware shutdown down.
6659 */
6660static void tg3_free_consistent(struct tg3 *tp)
6661{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006662 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006663
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006664 for (i = 0; i < tp->irq_cnt; i++) {
6665 struct tg3_napi *tnapi = &tp->napi[i];
6666
6667 if (tnapi->tx_ring) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006668 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006669 tnapi->tx_ring, tnapi->tx_desc_mapping);
6670 tnapi->tx_ring = NULL;
6671 }
6672
6673 kfree(tnapi->tx_buffers);
6674 tnapi->tx_buffers = NULL;
6675
6676 if (tnapi->rx_rcb) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006677 dma_free_coherent(&tp->pdev->dev,
6678 TG3_RX_RCB_RING_BYTES(tp),
6679 tnapi->rx_rcb,
6680 tnapi->rx_rcb_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006681 tnapi->rx_rcb = NULL;
6682 }
6683
Matt Carlson8fea32b2010-09-15 08:59:58 +00006684 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6685
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006686 if (tnapi->hw_status) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006687 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6688 tnapi->hw_status,
6689 tnapi->status_mapping);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006690 tnapi->hw_status = NULL;
6691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006693
Linus Torvalds1da177e2005-04-16 15:20:36 -07006694 if (tp->hw_stats) {
Matt Carlson4bae65c2010-11-24 08:31:52 +00006695 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6696 tp->hw_stats, tp->stats_mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006697 tp->hw_stats = NULL;
6698 }
6699}
6700
6701/*
6702 * Must not be invoked with interrupt sources disabled and
6703 * the hardware shutdown down. Can sleep.
6704 */
6705static int tg3_alloc_consistent(struct tg3 *tp)
6706{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006707 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006708
Matt Carlson4bae65c2010-11-24 08:31:52 +00006709 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6710 sizeof(struct tg3_hw_stats),
6711 &tp->stats_mapping,
6712 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713 if (!tp->hw_stats)
6714 goto err_out;
6715
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6717
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006718 for (i = 0; i < tp->irq_cnt; i++) {
6719 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006720 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006721
Matt Carlson4bae65c2010-11-24 08:31:52 +00006722 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6723 TG3_HW_STATUS_SIZE,
6724 &tnapi->status_mapping,
6725 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006726 if (!tnapi->hw_status)
6727 goto err_out;
6728
6729 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006730 sblk = tnapi->hw_status;
6731
Matt Carlson8fea32b2010-09-15 08:59:58 +00006732 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6733 goto err_out;
6734
Matt Carlson19cfaec2009-12-03 08:36:20 +00006735 /* If multivector TSS is enabled, vector 0 does not handle
6736 * tx interrupts. Don't allocate any resources for it.
6737 */
Joe Perches63c3a662011-04-26 08:12:10 +00006738 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6739 (i && tg3_flag(tp, ENABLE_TSS))) {
Matt Carlsondf8944c2011-07-27 14:20:46 +00006740 tnapi->tx_buffers = kzalloc(
6741 sizeof(struct tg3_tx_ring_info) *
6742 TG3_TX_RING_SIZE, GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006743 if (!tnapi->tx_buffers)
6744 goto err_out;
6745
Matt Carlson4bae65c2010-11-24 08:31:52 +00006746 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6747 TG3_TX_RING_BYTES,
6748 &tnapi->tx_desc_mapping,
6749 GFP_KERNEL);
Matt Carlson19cfaec2009-12-03 08:36:20 +00006750 if (!tnapi->tx_ring)
6751 goto err_out;
6752 }
6753
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006754 /*
6755 * When RSS is enabled, the status block format changes
6756 * slightly. The "rx_jumbo_consumer", "reserved",
6757 * and "rx_mini_consumer" members get mapped to the
6758 * other three rx return ring producer indexes.
6759 */
6760 switch (i) {
6761 default:
6762 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6763 break;
6764 case 2:
6765 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6766 break;
6767 case 3:
6768 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6769 break;
6770 case 4:
6771 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6772 break;
6773 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006774
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006775 /*
6776 * If multivector RSS is enabled, vector 0 does not handle
6777 * rx or tx interrupts. Don't allocate any resources for it.
6778 */
Joe Perches63c3a662011-04-26 08:12:10 +00006779 if (!i && tg3_flag(tp, ENABLE_RSS))
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006780 continue;
6781
Matt Carlson4bae65c2010-11-24 08:31:52 +00006782 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6783 TG3_RX_RCB_RING_BYTES(tp),
6784 &tnapi->rx_rcb_mapping,
6785 GFP_KERNEL);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006786 if (!tnapi->rx_rcb)
6787 goto err_out;
6788
6789 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006790 }
6791
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792 return 0;
6793
6794err_out:
6795 tg3_free_consistent(tp);
6796 return -ENOMEM;
6797}
6798
6799#define MAX_WAIT_CNT 1000
6800
6801/* To stop a block, clear the enable bit and poll till it
6802 * clears. tp->lock is held.
6803 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006804static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006805{
6806 unsigned int i;
6807 u32 val;
6808
Joe Perches63c3a662011-04-26 08:12:10 +00006809 if (tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006810 switch (ofs) {
6811 case RCVLSC_MODE:
6812 case DMAC_MODE:
6813 case MBFREE_MODE:
6814 case BUFMGR_MODE:
6815 case MEMARB_MODE:
6816 /* We can't enable/disable these bits of the
6817 * 5705/5750, just say success.
6818 */
6819 return 0;
6820
6821 default:
6822 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006824 }
6825
6826 val = tr32(ofs);
6827 val &= ~enable_bit;
6828 tw32_f(ofs, val);
6829
6830 for (i = 0; i < MAX_WAIT_CNT; i++) {
6831 udelay(100);
6832 val = tr32(ofs);
6833 if ((val & enable_bit) == 0)
6834 break;
6835 }
6836
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006837 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006838 dev_err(&tp->pdev->dev,
6839 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6840 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006841 return -ENODEV;
6842 }
6843
6844 return 0;
6845}
6846
6847/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006848static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006849{
6850 int i, err;
6851
6852 tg3_disable_ints(tp);
6853
6854 tp->rx_mode &= ~RX_MODE_ENABLE;
6855 tw32_f(MAC_RX_MODE, tp->rx_mode);
6856 udelay(10);
6857
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006858 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6859 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6860 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6861 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6862 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6863 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006864
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006865 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6866 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6867 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6868 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6869 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6870 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6871 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006872
6873 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6874 tw32_f(MAC_MODE, tp->mac_mode);
6875 udelay(40);
6876
6877 tp->tx_mode &= ~TX_MODE_ENABLE;
6878 tw32_f(MAC_TX_MODE, tp->tx_mode);
6879
6880 for (i = 0; i < MAX_WAIT_CNT; i++) {
6881 udelay(100);
6882 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6883 break;
6884 }
6885 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006886 dev_err(&tp->pdev->dev,
6887 "%s timed out, TX_MODE_ENABLE will not clear "
6888 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006889 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006890 }
6891
Michael Chane6de8ad2005-05-05 14:42:41 -07006892 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006893 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6894 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006895
6896 tw32(FTQ_RESET, 0xffffffff);
6897 tw32(FTQ_RESET, 0x00000000);
6898
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006899 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6900 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006901
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006902 for (i = 0; i < tp->irq_cnt; i++) {
6903 struct tg3_napi *tnapi = &tp->napi[i];
6904 if (tnapi->hw_status)
6905 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6906 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006907 if (tp->hw_stats)
6908 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6909
Linus Torvalds1da177e2005-04-16 15:20:36 -07006910 return err;
6911}
6912
Matt Carlson0d3031d2007-10-10 18:02:43 -07006913static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6914{
6915 int i;
6916 u32 apedata;
6917
Matt Carlsondc6d0742010-09-15 08:59:55 +00006918 /* NCSI does not support APE events */
Joe Perches63c3a662011-04-26 08:12:10 +00006919 if (tg3_flag(tp, APE_HAS_NCSI))
Matt Carlsondc6d0742010-09-15 08:59:55 +00006920 return;
6921
Matt Carlson0d3031d2007-10-10 18:02:43 -07006922 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6923 if (apedata != APE_SEG_SIG_MAGIC)
6924 return;
6925
6926 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006927 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006928 return;
6929
6930 /* Wait for up to 1 millisecond for APE to service previous event. */
6931 for (i = 0; i < 10; i++) {
6932 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6933 return;
6934
6935 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6936
6937 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6938 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6939 event | APE_EVENT_STATUS_EVENT_PENDING);
6940
6941 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6942
6943 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6944 break;
6945
6946 udelay(100);
6947 }
6948
6949 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6950 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6951}
6952
6953static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6954{
6955 u32 event;
6956 u32 apedata;
6957
Joe Perches63c3a662011-04-26 08:12:10 +00006958 if (!tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006959 return;
6960
6961 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006962 case RESET_KIND_INIT:
6963 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6964 APE_HOST_SEG_SIG_MAGIC);
6965 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6966 APE_HOST_SEG_LEN_MAGIC);
6967 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6968 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6969 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006970 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006971 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6972 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlsondc6d0742010-09-15 08:59:55 +00006973 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6974 TG3_APE_HOST_DRVR_STATE_START);
Matt Carlson0d3031d2007-10-10 18:02:43 -07006975
Matt Carlson33f401a2010-04-05 10:19:27 +00006976 event = APE_EVENT_STATUS_STATE_START;
6977 break;
6978 case RESET_KIND_SHUTDOWN:
6979 /* With the interface we are currently using,
6980 * APE does not track driver state. Wiping
6981 * out the HOST SEGMENT SIGNATURE forces
6982 * the APE to assume OS absent status.
6983 */
6984 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08006985
Matt Carlsondc6d0742010-09-15 08:59:55 +00006986 if (device_may_wakeup(&tp->pdev->dev) &&
Joe Perches63c3a662011-04-26 08:12:10 +00006987 tg3_flag(tp, WOL_ENABLE)) {
Matt Carlsondc6d0742010-09-15 08:59:55 +00006988 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6989 TG3_APE_HOST_WOL_SPEED_AUTO);
6990 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6991 } else
6992 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6993
6994 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6995
Matt Carlson33f401a2010-04-05 10:19:27 +00006996 event = APE_EVENT_STATUS_STATE_UNLOAD;
6997 break;
6998 case RESET_KIND_SUSPEND:
6999 event = APE_EVENT_STATUS_STATE_SUSPEND;
7000 break;
7001 default:
7002 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007003 }
7004
7005 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
7006
7007 tg3_ape_send_event(tp, event);
7008}
7009
Michael Chane6af3012005-04-21 17:12:05 -07007010/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007011static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
7012{
David S. Millerf49639e2006-06-09 11:58:36 -07007013 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
7014 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007015
Joe Perches63c3a662011-04-26 08:12:10 +00007016 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007017 switch (kind) {
7018 case RESET_KIND_INIT:
7019 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7020 DRV_STATE_START);
7021 break;
7022
7023 case RESET_KIND_SHUTDOWN:
7024 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7025 DRV_STATE_UNLOAD);
7026 break;
7027
7028 case RESET_KIND_SUSPEND:
7029 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7030 DRV_STATE_SUSPEND);
7031 break;
7032
7033 default:
7034 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007036 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007037
7038 if (kind == RESET_KIND_INIT ||
7039 kind == RESET_KIND_SUSPEND)
7040 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007041}
7042
7043/* tp->lock is held. */
7044static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
7045{
Joe Perches63c3a662011-04-26 08:12:10 +00007046 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047 switch (kind) {
7048 case RESET_KIND_INIT:
7049 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7050 DRV_STATE_START_DONE);
7051 break;
7052
7053 case RESET_KIND_SHUTDOWN:
7054 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7055 DRV_STATE_UNLOAD_DONE);
7056 break;
7057
7058 default:
7059 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007060 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007061 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07007062
7063 if (kind == RESET_KIND_SHUTDOWN)
7064 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007065}
7066
7067/* tp->lock is held. */
7068static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
7069{
Joe Perches63c3a662011-04-26 08:12:10 +00007070 if (tg3_flag(tp, ENABLE_ASF)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007071 switch (kind) {
7072 case RESET_KIND_INIT:
7073 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7074 DRV_STATE_START);
7075 break;
7076
7077 case RESET_KIND_SHUTDOWN:
7078 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7079 DRV_STATE_UNLOAD);
7080 break;
7081
7082 case RESET_KIND_SUSPEND:
7083 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
7084 DRV_STATE_SUSPEND);
7085 break;
7086
7087 default:
7088 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007089 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007090 }
7091}
7092
Michael Chan7a6f4362006-09-27 16:03:31 -07007093static int tg3_poll_fw(struct tg3 *tp)
7094{
7095 int i;
7096 u32 val;
7097
Michael Chanb5d37722006-09-27 16:06:21 -07007098 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08007099 /* Wait up to 20ms for init done. */
7100 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07007101 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
7102 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08007103 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07007104 }
7105 return -ENODEV;
7106 }
7107
Michael Chan7a6f4362006-09-27 16:03:31 -07007108 /* Wait for firmware initialization to complete. */
7109 for (i = 0; i < 100000; i++) {
7110 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
7111 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
7112 break;
7113 udelay(10);
7114 }
7115
7116 /* Chip might not be fitted with firmware. Some Sun onboard
7117 * parts are configured like that. So don't signal the timeout
7118 * of the above loop as an error, but do report the lack of
7119 * running firmware once.
7120 */
Joe Perches63c3a662011-04-26 08:12:10 +00007121 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
7122 tg3_flag_set(tp, NO_FWARE_REPORTED);
Michael Chan7a6f4362006-09-27 16:03:31 -07007123
Joe Perches05dbe002010-02-17 19:44:19 +00007124 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07007125 }
7126
Matt Carlson6b10c162010-02-12 14:47:08 +00007127 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7128 /* The 57765 A0 needs a little more
7129 * time to do some important work.
7130 */
7131 mdelay(10);
7132 }
7133
Michael Chan7a6f4362006-09-27 16:03:31 -07007134 return 0;
7135}
7136
Michael Chanee6a99b2007-07-18 21:49:10 -07007137/* Save PCI command register before chip reset */
7138static void tg3_save_pci_state(struct tg3 *tp)
7139{
Matt Carlson8a6eac92007-10-21 16:17:55 -07007140 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007141}
7142
7143/* Restore PCI state after chip reset */
7144static void tg3_restore_pci_state(struct tg3 *tp)
7145{
7146 u32 val;
7147
7148 /* Re-enable indirect register accesses. */
7149 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7150 tp->misc_host_ctrl);
7151
7152 /* Set MAX PCI retry to zero. */
7153 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7154 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007155 tg3_flag(tp, PCIX_MODE))
Michael Chanee6a99b2007-07-18 21:49:10 -07007156 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007157 /* Allow reads and writes to the APE register and memory space. */
Joe Perches63c3a662011-04-26 08:12:10 +00007158 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson0d3031d2007-10-10 18:02:43 -07007159 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007160 PCISTATE_ALLOW_APE_SHMEM_WR |
7161 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07007162 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7163
Matt Carlson8a6eac92007-10-21 16:17:55 -07007164 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07007165
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007166 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
Joe Perches63c3a662011-04-26 08:12:10 +00007167 if (tg3_flag(tp, PCI_EXPRESS))
Matt Carlsoncf790032010-11-24 08:31:48 +00007168 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlsonfcb389d2008-11-03 16:55:44 -08007169 else {
7170 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7171 tp->pci_cacheline_sz);
7172 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7173 tp->pci_lat_timer);
7174 }
Michael Chan114342f2007-10-15 02:12:26 -07007175 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08007176
Michael Chanee6a99b2007-07-18 21:49:10 -07007177 /* Make sure PCI-X relaxed ordering bit is clear. */
Joe Perches63c3a662011-04-26 08:12:10 +00007178 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07007179 u16 pcix_cmd;
7180
7181 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7182 &pcix_cmd);
7183 pcix_cmd &= ~PCI_X_CMD_ERO;
7184 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7185 pcix_cmd);
7186 }
Michael Chanee6a99b2007-07-18 21:49:10 -07007187
Joe Perches63c3a662011-04-26 08:12:10 +00007188 if (tg3_flag(tp, 5780_CLASS)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007189
7190 /* Chip reset on 5780 will reset MSI enable bit,
7191 * so need to restore it.
7192 */
Joe Perches63c3a662011-04-26 08:12:10 +00007193 if (tg3_flag(tp, USING_MSI)) {
Michael Chanee6a99b2007-07-18 21:49:10 -07007194 u16 ctrl;
7195
7196 pci_read_config_word(tp->pdev,
7197 tp->msi_cap + PCI_MSI_FLAGS,
7198 &ctrl);
7199 pci_write_config_word(tp->pdev,
7200 tp->msi_cap + PCI_MSI_FLAGS,
7201 ctrl | PCI_MSI_FLAGS_ENABLE);
7202 val = tr32(MSGINT_MODE);
7203 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7204 }
7205 }
7206}
7207
Linus Torvalds1da177e2005-04-16 15:20:36 -07007208static void tg3_stop_fw(struct tg3 *);
7209
7210/* tp->lock is held. */
7211static int tg3_chip_reset(struct tg3 *tp)
7212{
7213 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07007214 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00007215 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007216
David S. Millerf49639e2006-06-09 11:58:36 -07007217 tg3_nvram_lock(tp);
7218
Matt Carlson77b483f2008-08-15 14:07:24 -07007219 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7220
David S. Millerf49639e2006-06-09 11:58:36 -07007221 /* No matching tg3_nvram_unlock() after this because
7222 * chip reset below will undo the nvram lock.
7223 */
7224 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007225
Michael Chanee6a99b2007-07-18 21:49:10 -07007226 /* GRC_MISC_CFG core clock reset will clear the memory
7227 * enable bit in PCI register 4 and the MSI enable bit
7228 * on some chips, so we save relevant registers here.
7229 */
7230 tg3_save_pci_state(tp);
7231
Michael Chand9ab5ad12006-03-20 22:27:35 -08007232 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Joe Perches63c3a662011-04-26 08:12:10 +00007233 tg3_flag(tp, 5755_PLUS))
Michael Chand9ab5ad12006-03-20 22:27:35 -08007234 tw32(GRC_FASTBOOT_PC, 0);
7235
Linus Torvalds1da177e2005-04-16 15:20:36 -07007236 /*
7237 * We must avoid the readl() that normally takes place.
7238 * It locks machines, causes machine checks, and other
7239 * fun things. So, temporarily disable the 5701
7240 * hardware workaround, while we do the reset.
7241 */
Michael Chan1ee582d2005-08-09 20:16:46 -07007242 write_op = tp->write32;
7243 if (write_op == tg3_write_flush_reg32)
7244 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007245
Michael Chand18edcb2007-03-24 20:57:11 -07007246 /* Prevent the irq handler from reading or writing PCI registers
7247 * during chip reset when the memory enable bit in the PCI command
7248 * register may be cleared. The chip does not generate interrupt
7249 * at this time, but the irq handler may still be called due to irq
7250 * sharing or irqpoll.
7251 */
Joe Perches63c3a662011-04-26 08:12:10 +00007252 tg3_flag_set(tp, CHIP_RESETTING);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007253 for (i = 0; i < tp->irq_cnt; i++) {
7254 struct tg3_napi *tnapi = &tp->napi[i];
7255 if (tnapi->hw_status) {
7256 tnapi->hw_status->status = 0;
7257 tnapi->hw_status->status_tag = 0;
7258 }
7259 tnapi->last_tag = 0;
7260 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07007261 }
Michael Chand18edcb2007-03-24 20:57:11 -07007262 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00007263
7264 for (i = 0; i < tp->irq_cnt; i++)
7265 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07007266
Matt Carlson255ca312009-08-25 10:07:27 +00007267 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7268 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7269 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7270 }
7271
Linus Torvalds1da177e2005-04-16 15:20:36 -07007272 /* do the reset */
7273 val = GRC_MISC_CFG_CORECLK_RESET;
7274
Joe Perches63c3a662011-04-26 08:12:10 +00007275 if (tg3_flag(tp, PCI_EXPRESS)) {
Matt Carlson88075d92010-08-02 11:25:58 +00007276 /* Force PCIe 1.0a mode */
7277 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007278 !tg3_flag(tp, 57765_PLUS) &&
Matt Carlson88075d92010-08-02 11:25:58 +00007279 tr32(TG3_PCIE_PHY_TSTCTL) ==
7280 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7281 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7282
Linus Torvalds1da177e2005-04-16 15:20:36 -07007283 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7284 tw32(GRC_MISC_CFG, (1 << 29));
7285 val |= (1 << 29);
7286 }
7287 }
7288
Michael Chanb5d37722006-09-27 16:06:21 -07007289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7290 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7291 tw32(GRC_VCPU_EXT_CTRL,
7292 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7293 }
7294
Matt Carlsonf37500d2010-08-02 11:25:59 +00007295 /* Manage gphy power for all CPMU absent PCIe devices. */
Joe Perches63c3a662011-04-26 08:12:10 +00007296 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007297 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00007298
Linus Torvalds1da177e2005-04-16 15:20:36 -07007299 tw32(GRC_MISC_CFG, val);
7300
Michael Chan1ee582d2005-08-09 20:16:46 -07007301 /* restore 5701 hardware bug workaround write method */
7302 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007303
7304 /* Unfortunately, we have to delay before the PCI read back.
7305 * Some 575X chips even will not respond to a PCI cfg access
7306 * when the reset command is given to the chip.
7307 *
7308 * How do these hardware designers expect things to work
7309 * properly if the PCI write is posted for a long period
7310 * of time? It is always necessary to have some method by
7311 * which a register read back can occur to push the write
7312 * out which does the reset.
7313 *
7314 * For most tg3 variants the trick below was working.
7315 * Ho hum...
7316 */
7317 udelay(120);
7318
7319 /* Flush PCI posted writes. The normal MMIO registers
7320 * are inaccessible at this time so this is the only
7321 * way to make this reliably (actually, this is no longer
7322 * the case, see above). I tried to use indirect
7323 * register read/write but this upset some 5701 variants.
7324 */
7325 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7326
7327 udelay(120);
7328
Jon Mason708ebb3a2011-06-27 12:56:50 +00007329 if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
Matt Carlsone7126992009-08-25 10:08:16 +00007330 u16 val16;
7331
Linus Torvalds1da177e2005-04-16 15:20:36 -07007332 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7333 int i;
7334 u32 cfg_val;
7335
7336 /* Wait for link training to complete. */
7337 for (i = 0; i < 5000; i++)
7338 udelay(100);
7339
7340 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7341 pci_write_config_dword(tp->pdev, 0xc4,
7342 cfg_val | (1 << 15));
7343 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007344
Matt Carlsone7126992009-08-25 10:08:16 +00007345 /* Clear the "no snoop" and "relaxed ordering" bits. */
7346 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007347 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007348 &val16);
7349 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7350 PCI_EXP_DEVCTL_NOSNOOP_EN);
7351 /*
7352 * Older PCIe devices only support the 128 byte
7353 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007354 */
Joe Perches63c3a662011-04-26 08:12:10 +00007355 if (!tg3_flag(tp, CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007356 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007357 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007358 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007359 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007360
Matt Carlsoncf790032010-11-24 08:31:48 +00007361 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007362
7363 /* Clear error status */
7364 pci_write_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +00007365 pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007366 PCI_EXP_DEVSTA_CED |
7367 PCI_EXP_DEVSTA_NFED |
7368 PCI_EXP_DEVSTA_FED |
7369 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007370 }
7371
Michael Chanee6a99b2007-07-18 21:49:10 -07007372 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007373
Joe Perches63c3a662011-04-26 08:12:10 +00007374 tg3_flag_clear(tp, CHIP_RESETTING);
7375 tg3_flag_clear(tp, ERROR_PROCESSED);
Michael Chand18edcb2007-03-24 20:57:11 -07007376
Michael Chanee6a99b2007-07-18 21:49:10 -07007377 val = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007378 if (tg3_flag(tp, 5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -07007379 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007380 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381
7382 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7383 tg3_stop_fw(tp);
7384 tw32(0x5000, 0x400);
7385 }
7386
7387 tw32(GRC_MODE, tp->grc_mode);
7388
7389 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007390 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007391
7392 tw32(0xc4, val | (1 << 15));
7393 }
7394
7395 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7396 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7397 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7398 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7399 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7400 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7401 }
7402
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007403 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007404 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007405 val = tp->mac_mode;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00007406 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Matt Carlson9e975cc2011-07-20 10:20:50 +00007407 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007408 val = tp->mac_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007409 } else
Matt Carlsond2394e6b2010-11-24 08:31:47 +00007410 val = 0;
7411
7412 tw32_f(MAC_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007413 udelay(40);
7414
Matt Carlson77b483f2008-08-15 14:07:24 -07007415 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7416
Michael Chan7a6f4362006-09-27 16:03:31 -07007417 err = tg3_poll_fw(tp);
7418 if (err)
7419 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007420
Matt Carlson0a9140c2009-08-28 12:27:50 +00007421 tg3_mdio_start(tp);
7422
Joe Perches63c3a662011-04-26 08:12:10 +00007423 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007424 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7425 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +00007426 !tg3_flag(tp, 57765_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007427 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007428
7429 tw32(0x7c00, val | (1 << 25));
7430 }
7431
Matt Carlsond78b59f2011-04-05 14:22:46 +00007432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7433 val = tr32(TG3_CPMU_CLCK_ORIDE);
7434 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7435 }
7436
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437 /* Reprobe ASF enable state. */
Joe Perches63c3a662011-04-26 08:12:10 +00007438 tg3_flag_clear(tp, ENABLE_ASF);
7439 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007440 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7441 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7442 u32 nic_cfg;
7443
7444 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7445 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +00007446 tg3_flag_set(tp, ENABLE_ASF);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007447 tp->last_event_jiffies = jiffies;
Joe Perches63c3a662011-04-26 08:12:10 +00007448 if (tg3_flag(tp, 5750_PLUS))
7449 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007450 }
7451 }
7452
7453 return 0;
7454}
7455
7456/* tp->lock is held. */
7457static void tg3_stop_fw(struct tg3 *tp)
7458{
Joe Perches63c3a662011-04-26 08:12:10 +00007459 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007460 /* Wait for RX cpu to ACK the previous event. */
7461 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007462
7463 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007464
7465 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007466
Matt Carlson7c5026a2008-05-02 16:49:29 -07007467 /* Wait for RX cpu to ACK this event. */
7468 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007469 }
7470}
7471
7472/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007473static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007474{
7475 int err;
7476
7477 tg3_stop_fw(tp);
7478
Michael Chan944d9802005-05-29 14:57:48 -07007479 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007480
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007481 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007482 err = tg3_chip_reset(tp);
7483
Matt Carlsondaba2a62009-04-20 06:58:52 +00007484 __tg3_set_mac_addr(tp, 0);
7485
Michael Chan944d9802005-05-29 14:57:48 -07007486 tg3_write_sig_legacy(tp, kind);
7487 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007488
7489 if (err)
7490 return err;
7491
7492 return 0;
7493}
7494
Linus Torvalds1da177e2005-04-16 15:20:36 -07007495#define RX_CPU_SCRATCH_BASE 0x30000
7496#define RX_CPU_SCRATCH_SIZE 0x04000
7497#define TX_CPU_SCRATCH_BASE 0x34000
7498#define TX_CPU_SCRATCH_SIZE 0x04000
7499
7500/* tp->lock is held. */
7501static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7502{
7503 int i;
7504
Joe Perches63c3a662011-04-26 08:12:10 +00007505 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007506
Michael Chanb5d37722006-09-27 16:06:21 -07007507 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7508 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7509
7510 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7511 return 0;
7512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007513 if (offset == RX_CPU_BASE) {
7514 for (i = 0; i < 10000; i++) {
7515 tw32(offset + CPU_STATE, 0xffffffff);
7516 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7517 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7518 break;
7519 }
7520
7521 tw32(offset + CPU_STATE, 0xffffffff);
7522 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7523 udelay(10);
7524 } else {
7525 for (i = 0; i < 10000; i++) {
7526 tw32(offset + CPU_STATE, 0xffffffff);
7527 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7528 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7529 break;
7530 }
7531 }
7532
7533 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007534 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7535 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007536 return -ENODEV;
7537 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007538
7539 /* Clear firmware's nvram arbitration. */
Joe Perches63c3a662011-04-26 08:12:10 +00007540 if (tg3_flag(tp, NVRAM))
Michael Chanec41c7d2006-01-17 02:40:55 -08007541 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007542 return 0;
7543}
7544
7545struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007546 unsigned int fw_base;
7547 unsigned int fw_len;
7548 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007549};
7550
7551/* tp->lock is held. */
7552static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7553 int cpu_scratch_size, struct fw_info *info)
7554{
Michael Chanec41c7d2006-01-17 02:40:55 -08007555 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007556 void (*write_op)(struct tg3 *, u32, u32);
7557
Joe Perches63c3a662011-04-26 08:12:10 +00007558 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007559 netdev_err(tp->dev,
7560 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007561 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007562 return -EINVAL;
7563 }
7564
Joe Perches63c3a662011-04-26 08:12:10 +00007565 if (tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007566 write_op = tg3_write_mem;
7567 else
7568 write_op = tg3_write_indirect_reg32;
7569
Michael Chan1b628152005-05-29 14:59:49 -07007570 /* It is possible that bootcode is still loading at this point.
7571 * Get the nvram lock first before halting the cpu.
7572 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007573 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007574 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007575 if (!lock_err)
7576 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007577 if (err)
7578 goto out;
7579
7580 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7581 write_op(tp, cpu_scratch_base + i, 0);
7582 tw32(cpu_base + CPU_STATE, 0xffffffff);
7583 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007584 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007585 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007586 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007587 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007588 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007589
7590 err = 0;
7591
7592out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007593 return err;
7594}
7595
7596/* tp->lock is held. */
7597static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7598{
7599 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007600 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007601 int err, i;
7602
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007603 fw_data = (void *)tp->fw->data;
7604
7605 /* Firmware blob starts with version numbers, followed by
7606 start address and length. We are setting complete length.
7607 length = end_address_of_bss - start_address_of_text.
7608 Remainder is the blob to be loaded contiguously
7609 from start address. */
7610
7611 info.fw_base = be32_to_cpu(fw_data[1]);
7612 info.fw_len = tp->fw->size - 12;
7613 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007614
7615 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7616 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7617 &info);
7618 if (err)
7619 return err;
7620
7621 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7622 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7623 &info);
7624 if (err)
7625 return err;
7626
7627 /* Now startup only the RX cpu. */
7628 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007629 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007630
7631 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007632 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007633 break;
7634 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7635 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007636 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007637 udelay(1000);
7638 }
7639 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007640 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7641 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007642 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007643 return -ENODEV;
7644 }
7645 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7646 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7647
7648 return 0;
7649}
7650
Linus Torvalds1da177e2005-04-16 15:20:36 -07007651/* tp->lock is held. */
7652static int tg3_load_tso_firmware(struct tg3 *tp)
7653{
7654 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007655 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007656 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7657 int err, i;
7658
Joe Perches63c3a662011-04-26 08:12:10 +00007659 if (tg3_flag(tp, HW_TSO_1) ||
7660 tg3_flag(tp, HW_TSO_2) ||
7661 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007662 return 0;
7663
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007664 fw_data = (void *)tp->fw->data;
7665
7666 /* Firmware blob starts with version numbers, followed by
7667 start address and length. We are setting complete length.
7668 length = end_address_of_bss - start_address_of_text.
7669 Remainder is the blob to be loaded contiguously
7670 from start address. */
7671
7672 info.fw_base = be32_to_cpu(fw_data[1]);
7673 cpu_scratch_size = tp->fw_len;
7674 info.fw_len = tp->fw->size - 12;
7675 info.fw_data = &fw_data[3];
7676
Linus Torvalds1da177e2005-04-16 15:20:36 -07007677 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007678 cpu_base = RX_CPU_BASE;
7679 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007680 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007681 cpu_base = TX_CPU_BASE;
7682 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7683 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7684 }
7685
7686 err = tg3_load_firmware_cpu(tp, cpu_base,
7687 cpu_scratch_base, cpu_scratch_size,
7688 &info);
7689 if (err)
7690 return err;
7691
7692 /* Now startup the cpu. */
7693 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007694 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007695
7696 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007697 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007698 break;
7699 tw32(cpu_base + CPU_STATE, 0xffffffff);
7700 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007701 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007702 udelay(1000);
7703 }
7704 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007705 netdev_err(tp->dev,
7706 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007707 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007708 return -ENODEV;
7709 }
7710 tw32(cpu_base + CPU_STATE, 0xffffffff);
7711 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7712 return 0;
7713}
7714
Linus Torvalds1da177e2005-04-16 15:20:36 -07007715
Linus Torvalds1da177e2005-04-16 15:20:36 -07007716static int tg3_set_mac_addr(struct net_device *dev, void *p)
7717{
7718 struct tg3 *tp = netdev_priv(dev);
7719 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007720 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007721
Michael Chanf9804dd2005-09-27 12:13:10 -07007722 if (!is_valid_ether_addr(addr->sa_data))
7723 return -EINVAL;
7724
Linus Torvalds1da177e2005-04-16 15:20:36 -07007725 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7726
Michael Chane75f7c92006-03-20 21:33:26 -08007727 if (!netif_running(dev))
7728 return 0;
7729
Joe Perches63c3a662011-04-26 08:12:10 +00007730 if (tg3_flag(tp, ENABLE_ASF)) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007731 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007732
Michael Chan986e0ae2007-05-05 12:10:20 -07007733 addr0_high = tr32(MAC_ADDR_0_HIGH);
7734 addr0_low = tr32(MAC_ADDR_0_LOW);
7735 addr1_high = tr32(MAC_ADDR_1_HIGH);
7736 addr1_low = tr32(MAC_ADDR_1_LOW);
7737
7738 /* Skip MAC addr 1 if ASF is using it. */
7739 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7740 !(addr1_high == 0 && addr1_low == 0))
7741 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007742 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007743 spin_lock_bh(&tp->lock);
7744 __tg3_set_mac_addr(tp, skip_mac_1);
7745 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007746
Michael Chanb9ec6c12006-07-25 16:37:27 -07007747 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007748}
7749
7750/* tp->lock is held. */
7751static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7752 dma_addr_t mapping, u32 maxlen_flags,
7753 u32 nic_addr)
7754{
7755 tg3_write_mem(tp,
7756 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7757 ((u64) mapping >> 32));
7758 tg3_write_mem(tp,
7759 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7760 ((u64) mapping & 0xffffffff));
7761 tg3_write_mem(tp,
7762 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7763 maxlen_flags);
7764
Joe Perches63c3a662011-04-26 08:12:10 +00007765 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007766 tg3_write_mem(tp,
7767 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7768 nic_addr);
7769}
7770
7771static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007772static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007773{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007774 int i;
7775
Joe Perches63c3a662011-04-26 08:12:10 +00007776 if (!tg3_flag(tp, ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007777 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7778 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7779 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007780 } else {
7781 tw32(HOSTCC_TXCOL_TICKS, 0);
7782 tw32(HOSTCC_TXMAX_FRAMES, 0);
7783 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007784 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007785
Joe Perches63c3a662011-04-26 08:12:10 +00007786 if (!tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007787 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7788 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7789 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7790 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007791 tw32(HOSTCC_RXCOL_TICKS, 0);
7792 tw32(HOSTCC_RXMAX_FRAMES, 0);
7793 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007794 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007795
Joe Perches63c3a662011-04-26 08:12:10 +00007796 if (!tg3_flag(tp, 5705_PLUS)) {
David S. Miller15f98502005-05-18 22:49:26 -07007797 u32 val = ec->stats_block_coalesce_usecs;
7798
Matt Carlsonb6080e12009-09-01 13:12:00 +00007799 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7800 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7801
David S. Miller15f98502005-05-18 22:49:26 -07007802 if (!netif_carrier_ok(tp->dev))
7803 val = 0;
7804
7805 tw32(HOSTCC_STAT_COAL_TICKS, val);
7806 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007807
7808 for (i = 0; i < tp->irq_cnt - 1; i++) {
7809 u32 reg;
7810
7811 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7812 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007813 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7814 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007815 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7816 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007817
Joe Perches63c3a662011-04-26 08:12:10 +00007818 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007819 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7820 tw32(reg, ec->tx_coalesce_usecs);
7821 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7822 tw32(reg, ec->tx_max_coalesced_frames);
7823 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7824 tw32(reg, ec->tx_max_coalesced_frames_irq);
7825 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007826 }
7827
7828 for (; i < tp->irq_max - 1; i++) {
7829 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007830 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007831 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007832
Joe Perches63c3a662011-04-26 08:12:10 +00007833 if (tg3_flag(tp, ENABLE_TSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007834 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7835 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7836 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7837 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007838 }
David S. Miller15f98502005-05-18 22:49:26 -07007839}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007840
7841/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007842static void tg3_rings_reset(struct tg3 *tp)
7843{
7844 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007845 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007846 struct tg3_napi *tnapi = &tp->napi[0];
7847
7848 /* Disable all transmit rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007849 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007850 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Joe Perches63c3a662011-04-26 08:12:10 +00007851 else if (tg3_flag(tp, 5717_PLUS))
Matt Carlson3d377282010-10-14 10:37:39 +00007852 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
Matt Carlsonb703df62009-12-03 08:36:21 +00007853 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7854 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007855 else
7856 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7857
7858 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7859 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7860 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7861 BDINFO_FLAGS_DISABLED);
7862
7863
7864 /* Disable all receive return rings but the first. */
Joe Perches63c3a662011-04-26 08:12:10 +00007865 if (tg3_flag(tp, 5717_PLUS))
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007866 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
Joe Perches63c3a662011-04-26 08:12:10 +00007867 else if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007868 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007869 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7870 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007871 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7872 else
7873 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7874
7875 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7876 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7877 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7878 BDINFO_FLAGS_DISABLED);
7879
7880 /* Disable interrupts */
7881 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007882 tp->napi[0].chk_msi_cnt = 0;
7883 tp->napi[0].last_rx_cons = 0;
7884 tp->napi[0].last_tx_cons = 0;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007885
7886 /* Zero mailbox registers. */
Joe Perches63c3a662011-04-26 08:12:10 +00007887 if (tg3_flag(tp, SUPPORT_MSIX)) {
Matt Carlson6fd45cb2010-09-15 08:59:57 +00007888 for (i = 1; i < tp->irq_max; i++) {
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007889 tp->napi[i].tx_prod = 0;
7890 tp->napi[i].tx_cons = 0;
Joe Perches63c3a662011-04-26 08:12:10 +00007891 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007892 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007893 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7894 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00007895 tp->napi[0].chk_msi_cnt = 0;
7896 tp->napi[i].last_rx_cons = 0;
7897 tp->napi[i].last_tx_cons = 0;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007898 }
Joe Perches63c3a662011-04-26 08:12:10 +00007899 if (!tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc2353a32010-01-20 16:58:08 +00007900 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007901 } else {
7902 tp->napi[0].tx_prod = 0;
7903 tp->napi[0].tx_cons = 0;
7904 tw32_mailbox(tp->napi[0].prodmbox, 0);
7905 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7906 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007907
7908 /* Make sure the NIC-based send BD rings are disabled. */
Joe Perches63c3a662011-04-26 08:12:10 +00007909 if (!tg3_flag(tp, 5705_PLUS)) {
Matt Carlson2d31eca2009-09-01 12:53:31 +00007910 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7911 for (i = 0; i < 16; i++)
7912 tw32_tx_mbox(mbox + i * 8, 0);
7913 }
7914
7915 txrcb = NIC_SRAM_SEND_RCB;
7916 rxrcb = NIC_SRAM_RCV_RET_RCB;
7917
7918 /* Clear status block in ram. */
7919 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7920
7921 /* Set status block DMA address */
7922 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7923 ((u64) tnapi->status_mapping >> 32));
7924 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7925 ((u64) tnapi->status_mapping & 0xffffffff));
7926
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007927 if (tnapi->tx_ring) {
7928 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7929 (TG3_TX_RING_SIZE <<
7930 BDINFO_FLAGS_MAXLEN_SHIFT),
7931 NIC_SRAM_TX_BUFFER_DESC);
7932 txrcb += TG3_BDINFO_SIZE;
7933 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007934
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007935 if (tnapi->rx_rcb) {
7936 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007937 (tp->rx_ret_ring_mask + 1) <<
7938 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007939 rxrcb += TG3_BDINFO_SIZE;
7940 }
7941
7942 stblk = HOSTCC_STATBLCK_RING1;
7943
7944 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7945 u64 mapping = (u64)tnapi->status_mapping;
7946 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7947 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7948
7949 /* Clear status block in ram. */
7950 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7951
Matt Carlson19cfaec2009-12-03 08:36:20 +00007952 if (tnapi->tx_ring) {
7953 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7954 (TG3_TX_RING_SIZE <<
7955 BDINFO_FLAGS_MAXLEN_SHIFT),
7956 NIC_SRAM_TX_BUFFER_DESC);
7957 txrcb += TG3_BDINFO_SIZE;
7958 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007959
7960 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
Matt Carlson7cb32cf2010-09-30 10:34:36 +00007961 ((tp->rx_ret_ring_mask + 1) <<
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007962 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7963
7964 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007965 rxrcb += TG3_BDINFO_SIZE;
7966 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007967}
7968
Matt Carlsoneb07a942011-04-20 07:57:36 +00007969static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7970{
7971 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7972
Joe Perches63c3a662011-04-26 08:12:10 +00007973 if (!tg3_flag(tp, 5750_PLUS) ||
7974 tg3_flag(tp, 5780_CLASS) ||
Matt Carlsoneb07a942011-04-20 07:57:36 +00007975 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7976 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7977 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
7978 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7979 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
7980 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
7981 else
7982 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
7983
7984 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
7985 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
7986
7987 val = min(nic_rep_thresh, host_rep_thresh);
7988 tw32(RCVBDI_STD_THRESH, val);
7989
Joe Perches63c3a662011-04-26 08:12:10 +00007990 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00007991 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
7992
Joe Perches63c3a662011-04-26 08:12:10 +00007993 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00007994 return;
7995
Joe Perches63c3a662011-04-26 08:12:10 +00007996 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00007997 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
7998 else
7999 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
8000
8001 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
8002
8003 val = min(bdcache_maxcnt / 2, host_rep_thresh);
8004 tw32(RCVBDI_JUMBO_THRESH, val);
8005
Joe Perches63c3a662011-04-26 08:12:10 +00008006 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoneb07a942011-04-20 07:57:36 +00008007 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
8008}
8009
Matt Carlson2d31eca2009-09-01 12:53:31 +00008010/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008011static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008012{
8013 u32 val, rdmac_mode;
8014 int i, err, limit;
Matt Carlson8fea32b2010-09-15 08:59:58 +00008015 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008016
8017 tg3_disable_ints(tp);
8018
8019 tg3_stop_fw(tp);
8020
8021 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
8022
Joe Perches63c3a662011-04-26 08:12:10 +00008023 if (tg3_flag(tp, INIT_COMPLETE))
Michael Chane6de8ad2005-05-05 14:42:41 -07008024 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008025
Matt Carlson699c0192010-12-06 08:28:51 +00008026 /* Enable MAC control of LPI */
8027 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
8028 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
8029 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
8030 TG3_CPMU_EEE_LNKIDL_UART_IDL);
8031
8032 tw32_f(TG3_CPMU_EEE_CTRL,
8033 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
8034
Matt Carlsona386b902010-12-06 08:28:53 +00008035 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
8036 TG3_CPMU_EEEMD_LPI_IN_TX |
8037 TG3_CPMU_EEEMD_LPI_IN_RX |
8038 TG3_CPMU_EEEMD_EEE_ENABLE;
8039
8040 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8041 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
8042
Joe Perches63c3a662011-04-26 08:12:10 +00008043 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsona386b902010-12-06 08:28:53 +00008044 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
8045
8046 tw32_f(TG3_CPMU_EEE_MODE, val);
8047
8048 tw32_f(TG3_CPMU_EEE_DBTMR1,
8049 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
8050 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
8051
8052 tw32_f(TG3_CPMU_EEE_DBTMR2,
Matt Carlsond7f2ab22011-01-25 15:58:56 +00008053 TG3_CPMU_DBTMR2_APE_TX_2047US |
Matt Carlsona386b902010-12-06 08:28:53 +00008054 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
Matt Carlson699c0192010-12-06 08:28:51 +00008055 }
8056
Matt Carlson603f1172010-02-12 14:47:10 +00008057 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08008058 tg3_phy_reset(tp);
8059
Linus Torvalds1da177e2005-04-16 15:20:36 -07008060 err = tg3_chip_reset(tp);
8061 if (err)
8062 return err;
8063
8064 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
8065
Matt Carlsonbcb37f62008-11-03 16:52:09 -08008066 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008067 val = tr32(TG3_CPMU_CTRL);
8068 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
8069 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08008070
8071 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8072 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8073 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8074 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
8075
8076 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
8077 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
8078 val |= CPMU_LNK_AWARE_MACCLK_6_25;
8079 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
8080
8081 val = tr32(TG3_CPMU_HST_ACC);
8082 val &= ~CPMU_HST_ACC_MACCLK_MASK;
8083 val |= CPMU_HST_ACC_MACCLK_6_25;
8084 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07008085 }
8086
Matt Carlson33466d932009-04-20 06:57:41 +00008087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
8088 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
8089 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
8090 PCIE_PWR_MGMT_L1_THRESH_4MS;
8091 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00008092
8093 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
8094 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
8095
8096 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d932009-04-20 06:57:41 +00008097
Matt Carlsonf40386c2009-11-02 14:24:02 +00008098 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
8099 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00008100 }
8101
Joe Perches63c3a662011-04-26 08:12:10 +00008102 if (tg3_flag(tp, L1PLLPD_EN)) {
Matt Carlson614b0592010-01-20 16:58:02 +00008103 u32 grc_mode = tr32(GRC_MODE);
8104
8105 /* Access the lower 1K of PL PCIE block registers. */
8106 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8107 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
8108
8109 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
8110 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
8111 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
8112
8113 tw32(GRC_MODE, grc_mode);
8114 }
8115
Matt Carlson5093eed2010-11-24 08:31:45 +00008116 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
8117 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
8118 u32 grc_mode = tr32(GRC_MODE);
Matt Carlsoncea46462010-04-12 06:58:24 +00008119
Matt Carlson5093eed2010-11-24 08:31:45 +00008120 /* Access the lower 1K of PL PCIE block registers. */
8121 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8122 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
Matt Carlsoncea46462010-04-12 06:58:24 +00008123
Matt Carlson5093eed2010-11-24 08:31:45 +00008124 val = tr32(TG3_PCIE_TLDLPL_PORT +
8125 TG3_PCIE_PL_LO_PHYCTL5);
8126 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
8127 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
Matt Carlsoncea46462010-04-12 06:58:24 +00008128
Matt Carlson5093eed2010-11-24 08:31:45 +00008129 tw32(GRC_MODE, grc_mode);
8130 }
Matt Carlsona977dbe2010-04-12 06:58:26 +00008131
Matt Carlson1ff30a52011-05-19 12:12:46 +00008132 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8133 u32 grc_mode = tr32(GRC_MODE);
8134
8135 /* Access the lower 1K of DL PCIE block registers. */
8136 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8137 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8138
8139 val = tr32(TG3_PCIE_TLDLPL_PORT +
8140 TG3_PCIE_DL_LO_FTSMAX);
8141 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8142 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8143 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8144
8145 tw32(GRC_MODE, grc_mode);
8146 }
8147
Matt Carlsona977dbe2010-04-12 06:58:26 +00008148 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8149 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8150 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8151 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00008152 }
8153
Linus Torvalds1da177e2005-04-16 15:20:36 -07008154 /* This works around an issue with Athlon chipsets on
8155 * B3 tigon3 silicon. This bit has no effect on any
8156 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07008157 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008158 */
Joe Perches63c3a662011-04-26 08:12:10 +00008159 if (!tg3_flag(tp, CPMU_PRESENT)) {
8160 if (!tg3_flag(tp, PCI_EXPRESS))
Matt Carlson795d01c2007-10-07 23:28:17 -07008161 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8162 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8163 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008164
8165 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
Joe Perches63c3a662011-04-26 08:12:10 +00008166 tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008167 val = tr32(TG3PCI_PCISTATE);
8168 val |= PCISTATE_RETRY_SAME_DMA;
8169 tw32(TG3PCI_PCISTATE, val);
8170 }
8171
Joe Perches63c3a662011-04-26 08:12:10 +00008172 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -07008173 /* Allow reads and writes to the
8174 * APE register and memory space.
8175 */
8176 val = tr32(TG3PCI_PCISTATE);
8177 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00008178 PCISTATE_ALLOW_APE_SHMEM_WR |
8179 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07008180 tw32(TG3PCI_PCISTATE, val);
8181 }
8182
Linus Torvalds1da177e2005-04-16 15:20:36 -07008183 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8184 /* Enable some hw fixes. */
8185 val = tr32(TG3PCI_MSI_DATA);
8186 val |= (1 << 26) | (1 << 28) | (1 << 29);
8187 tw32(TG3PCI_MSI_DATA, val);
8188 }
8189
8190 /* Descriptor ring init may make accesses to the
8191 * NIC SRAM area to setup the TX descriptors, so we
8192 * can only do this after the hardware has been
8193 * successfully reset.
8194 */
Michael Chan32d8c572006-07-25 16:38:29 -07008195 err = tg3_init_rings(tp);
8196 if (err)
8197 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008198
Joe Perches63c3a662011-04-26 08:12:10 +00008199 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008200 val = tr32(TG3PCI_DMA_RW_CTRL) &
8201 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00008202 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8203 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlson0aebff42011-04-25 12:42:45 +00008204 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8205 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8206 val |= DMA_RWCTRL_TAGGED_STAT_WA;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00008207 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8208 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8209 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07008210 /* This value is determined during the probe time DMA
8211 * engine test, tg3_test_dma.
8212 */
8213 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008215
8216 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8217 GRC_MODE_4X_NIC_SEND_RINGS |
8218 GRC_MODE_NO_TX_PHDR_CSUM |
8219 GRC_MODE_NO_RX_PHDR_CSUM);
8220 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07008221
8222 /* Pseudo-header checksum is done by hardware logic and not
8223 * the offload processers, so make the chip do the pseudo-
8224 * header checksums on receive. For transmit it is more
8225 * convenient to do the pseudo-header checksum in software
8226 * as Linux does that on transmit for us in all cases.
8227 */
8228 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008229
8230 tw32(GRC_MODE,
8231 tp->grc_mode |
8232 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8233
8234 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8235 val = tr32(GRC_MISC_CFG);
8236 val &= ~0xff;
8237 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8238 tw32(GRC_MISC_CFG, val);
8239
8240 /* Initialize MBUF/DESC pool. */
Joe Perches63c3a662011-04-26 08:12:10 +00008241 if (tg3_flag(tp, 5750_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008242 /* Do nothing. */
8243 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8244 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8245 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8246 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8247 else
8248 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8249 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8250 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Joe Perches63c3a662011-04-26 08:12:10 +00008251 } else if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008252 int fw_len;
8253
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08008254 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008255 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8256 tw32(BUFMGR_MB_POOL_ADDR,
8257 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8258 tw32(BUFMGR_MB_POOL_SIZE,
8259 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008261
Michael Chan0f893dc2005-07-25 12:30:38 -07008262 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008263 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8264 tp->bufmgr_config.mbuf_read_dma_low_water);
8265 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8266 tp->bufmgr_config.mbuf_mac_rx_low_water);
8267 tw32(BUFMGR_MB_HIGH_WATER,
8268 tp->bufmgr_config.mbuf_high_water);
8269 } else {
8270 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8271 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8272 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8273 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8274 tw32(BUFMGR_MB_HIGH_WATER,
8275 tp->bufmgr_config.mbuf_high_water_jumbo);
8276 }
8277 tw32(BUFMGR_DMA_LOW_WATER,
8278 tp->bufmgr_config.dma_low_water);
8279 tw32(BUFMGR_DMA_HIGH_WATER,
8280 tp->bufmgr_config.dma_high_water);
8281
Matt Carlsond309a462010-09-30 10:34:31 +00008282 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8283 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8284 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
Matt Carlson4d958472011-04-20 07:57:35 +00008285 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8286 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8287 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8288 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
Matt Carlsond309a462010-09-30 10:34:31 +00008289 tw32(BUFMGR_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008290 for (i = 0; i < 2000; i++) {
8291 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8292 break;
8293 udelay(10);
8294 }
8295 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00008296 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008297 return -ENODEV;
8298 }
8299
Matt Carlsoneb07a942011-04-20 07:57:36 +00008300 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8301 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
Michael Chanb5d37722006-09-27 16:06:21 -07008302
Matt Carlsoneb07a942011-04-20 07:57:36 +00008303 tg3_setup_rxbd_thresholds(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008304
8305 /* Initialize TG3_BDINFO's at:
8306 * RCVDBDI_STD_BD: standard eth size rx ring
8307 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8308 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8309 *
8310 * like so:
8311 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8312 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8313 * ring attribute flags
8314 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8315 *
8316 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8317 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8318 *
8319 * The size of each ring is fixed in the firmware, but the location is
8320 * configurable.
8321 */
8322 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008323 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008324 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008325 ((u64) tpr->rx_std_mapping & 0xffffffff));
Joe Perches63c3a662011-04-26 08:12:10 +00008326 if (!tg3_flag(tp, 5717_PLUS))
Matt Carlson87668d32009-11-13 13:03:34 +00008327 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8328 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008329
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008330 /* Disable the mini ring */
Joe Perches63c3a662011-04-26 08:12:10 +00008331 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008332 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8333 BDINFO_FLAGS_DISABLED);
8334
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008335 /* Program the jumbo buffer descriptor ring control
8336 * blocks on those devices that have them.
8337 */
Matt Carlsonbb18bb92011-03-09 16:58:19 +00008338 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008339 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008340
Joe Perches63c3a662011-04-26 08:12:10 +00008341 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008342 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00008343 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008344 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00008345 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Matt Carlsonde9f5232011-04-05 14:22:43 +00008346 val = TG3_RX_JMB_RING_SIZE(tp) <<
8347 BDINFO_FLAGS_MAXLEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008348 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlsonde9f5232011-04-05 14:22:43 +00008349 val | BDINFO_FLAGS_USE_EXT_RECV);
Joe Perches63c3a662011-04-26 08:12:10 +00008350 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00008351 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00008352 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8353 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008354 } else {
8355 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8356 BDINFO_FLAGS_DISABLED);
8357 }
8358
Joe Perches63c3a662011-04-26 08:12:10 +00008359 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008360 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlsonde9f5232011-04-05 14:22:43 +00008361 val = TG3_RX_STD_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008362 else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008363 val = TG3_RX_STD_MAX_SIZE_5717;
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008364 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8365 val |= (TG3_RX_STD_DMA_SZ << 2);
8366 } else
Matt Carlson04380d42010-04-12 06:58:29 +00008367 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008368 } else
Matt Carlsonde9f5232011-04-05 14:22:43 +00008369 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00008370
8371 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008372
Matt Carlson411da642009-11-13 13:03:46 +00008373 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e662009-11-13 13:03:49 +00008374 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008375
Joe Perches63c3a662011-04-26 08:12:10 +00008376 tpr->rx_jmb_prod_idx =
8377 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
Matt Carlson66711e662009-11-13 13:03:49 +00008378 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008379
Matt Carlson2d31eca2009-09-01 12:53:31 +00008380 tg3_rings_reset(tp);
8381
Linus Torvalds1da177e2005-04-16 15:20:36 -07008382 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07008383 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008384
8385 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00008386 tw32(MAC_RX_MTU_SIZE,
8387 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008388
8389 /* The slot time is changed by tg3_setup_phy if we
8390 * run at gigabit with half duplex.
8391 */
Matt Carlsonf2096f92011-04-05 14:22:48 +00008392 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8393 (6 << TX_LENGTHS_IPG_SHIFT) |
8394 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8395
8396 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8397 val |= tr32(MAC_TX_LENGTHS) &
8398 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8399 TX_LENGTHS_CNT_DWN_VAL_MSK);
8400
8401 tw32(MAC_TX_LENGTHS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008402
8403 /* Receive rules. */
8404 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8405 tw32(RCVLPC_CONFIG, 0x0181);
8406
8407 /* Calculate RDMAC_MODE setting early, we need it to determine
8408 * the RCVLPC_STATE_ENABLE mask.
8409 */
8410 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8411 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8412 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8413 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8414 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07008415
Matt Carlsondeabaac2010-11-24 08:31:50 +00008416 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Matt Carlson0339e4e2010-02-12 14:47:09 +00008417 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8418
Matt Carlson57e69832008-05-25 23:48:31 -07008419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08008420 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8421 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07008422 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8423 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8424 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8425
Matt Carlsonc5908932011-03-09 16:58:25 +00008426 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8427 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008428 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07008429 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008430 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8431 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008432 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008433 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8434 }
8435 }
8436
Joe Perches63c3a662011-04-26 08:12:10 +00008437 if (tg3_flag(tp, PCI_EXPRESS))
Michael Chan85e94ce2005-04-21 17:05:28 -07008438 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8439
Joe Perches63c3a662011-04-26 08:12:10 +00008440 if (tg3_flag(tp, HW_TSO_1) ||
8441 tg3_flag(tp, HW_TSO_2) ||
8442 tg3_flag(tp, HW_TSO_3))
Matt Carlson027455a2008-12-21 20:19:30 -08008443 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8444
Matt Carlson108a6c12011-05-19 12:12:47 +00008445 if (tg3_flag(tp, 57765_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00008446 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008447 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8448 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008449
Matt Carlsonf2096f92011-04-05 14:22:48 +00008450 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8451 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8452
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8454 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8456 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +00008457 tg3_flag(tp, 57765_PLUS)) {
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008458 val = tr32(TG3_RDMA_RSRVCTRL_REG);
Matt Carlsond78b59f2011-04-05 14:22:46 +00008459 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8460 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsonb4495ed2011-01-25 15:58:47 +00008461 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8462 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8463 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8464 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8465 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8466 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
Matt Carlsonb75cc0e2010-11-24 08:31:46 +00008467 }
Matt Carlson41a8a7e2010-09-15 08:59:53 +00008468 tw32(TG3_RDMA_RSRVCTRL_REG,
8469 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8470 }
8471
Matt Carlsond78b59f2011-04-05 14:22:46 +00008472 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8473 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Matt Carlsond309a462010-09-30 10:34:31 +00008474 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8475 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8476 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8477 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8478 }
8479
Linus Torvalds1da177e2005-04-16 15:20:36 -07008480 /* Receive/send statistics. */
Joe Perches63c3a662011-04-26 08:12:10 +00008481 if (tg3_flag(tp, 5750_PLUS)) {
Michael Chan16613942006-06-29 20:15:13 -07008482 val = tr32(RCVLPC_STATS_ENABLE);
8483 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8484 tw32(RCVLPC_STATS_ENABLE, val);
8485 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008486 tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008487 val = tr32(RCVLPC_STATS_ENABLE);
8488 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8489 tw32(RCVLPC_STATS_ENABLE, val);
8490 } else {
8491 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8492 }
8493 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8494 tw32(SNDDATAI_STATSENAB, 0xffffff);
8495 tw32(SNDDATAI_STATSCTRL,
8496 (SNDDATAI_SCTRL_ENABLE |
8497 SNDDATAI_SCTRL_FASTUPD));
8498
8499 /* Setup host coalescing engine. */
8500 tw32(HOSTCC_MODE, 0);
8501 for (i = 0; i < 2000; i++) {
8502 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8503 break;
8504 udelay(10);
8505 }
8506
Michael Chand244c892005-07-05 14:42:33 -07008507 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008508
Joe Perches63c3a662011-04-26 08:12:10 +00008509 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008510 /* Status/statistics block address. See tg3_timer,
8511 * the tg3_periodic_fetch_stats call there, and
8512 * tg3_get_stats to see how this works for 5705/5750 chips.
8513 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008514 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8515 ((u64) tp->stats_mapping >> 32));
8516 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8517 ((u64) tp->stats_mapping & 0xffffffff));
8518 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008519
Linus Torvalds1da177e2005-04-16 15:20:36 -07008520 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008521
8522 /* Clear statistics and status block memory areas */
8523 for (i = NIC_SRAM_STATS_BLK;
8524 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8525 i += sizeof(u32)) {
8526 tg3_write_mem(tp, i, 0);
8527 udelay(40);
8528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008529 }
8530
8531 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8532
8533 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8534 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008535 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008536 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8537
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008538 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8539 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
Michael Chanc94e3942005-09-27 12:12:42 -07008540 /* reset to prevent losing 1st rx packet intermittently */
8541 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8542 udelay(10);
8543 }
8544
Matt Carlson3bda1252008-08-15 14:08:22 -07008545 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Matt Carlson9e975cc2011-07-20 10:20:50 +00008546 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
8547 MAC_MODE_FHDE_ENABLE;
8548 if (tg3_flag(tp, ENABLE_APE))
8549 tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Joe Perches63c3a662011-04-26 08:12:10 +00008550 if (!tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008551 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008552 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8553 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008554 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8555 udelay(40);
8556
Michael Chan314fba32005-04-21 17:07:04 -07008557 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Joe Perches63c3a662011-04-26 08:12:10 +00008558 * If TG3_FLAG_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008559 * register to preserve the GPIO settings for LOMs. The GPIOs,
8560 * whether used as inputs or outputs, are set by boot code after
8561 * reset.
8562 */
Joe Perches63c3a662011-04-26 08:12:10 +00008563 if (!tg3_flag(tp, IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008564 u32 gpio_mask;
8565
Michael Chan9d26e212006-12-07 00:21:14 -08008566 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8567 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8568 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008569
8570 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8571 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8572 GRC_LCLCTRL_GPIO_OUTPUT3;
8573
Michael Chanaf36e6b2006-03-23 01:28:06 -08008574 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8575 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8576
Gary Zambranoaaf84462007-05-05 11:51:45 -07008577 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008578 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8579
8580 /* GPIO1 must be driven high for eeprom write protect */
Joe Perches63c3a662011-04-26 08:12:10 +00008581 if (tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan9d26e212006-12-07 00:21:14 -08008582 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8583 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008585 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8586 udelay(100);
8587
Joe Perches63c3a662011-04-26 08:12:10 +00008588 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008589 val = tr32(MSGINT_MODE);
8590 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8591 tw32(MSGINT_MODE, val);
8592 }
8593
Joe Perches63c3a662011-04-26 08:12:10 +00008594 if (!tg3_flag(tp, 5705_PLUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008595 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8596 udelay(40);
8597 }
8598
8599 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8600 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8601 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8602 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8603 WDMAC_MODE_LNGREAD_ENAB);
8604
Matt Carlsonc5908932011-03-09 16:58:25 +00008605 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8606 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +00008607 if (tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008608 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8609 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8610 /* nothing */
8611 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
Joe Perches63c3a662011-04-26 08:12:10 +00008612 !tg3_flag(tp, IS_5788)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008613 val |= WDMAC_MODE_RX_ACCEL;
8614 }
8615 }
8616
Michael Chand9ab5ad12006-03-20 22:27:35 -08008617 /* Enable host coalescing bug fix */
Joe Perches63c3a662011-04-26 08:12:10 +00008618 if (tg3_flag(tp, 5755_PLUS))
Matt Carlsonf51f3562008-05-25 23:45:08 -07008619 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad12006-03-20 22:27:35 -08008620
Matt Carlson788a0352009-11-02 14:26:03 +00008621 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8622 val |= WDMAC_MODE_BURST_ALL_DATA;
8623
Linus Torvalds1da177e2005-04-16 15:20:36 -07008624 tw32_f(WDMAC_MODE, val);
8625 udelay(40);
8626
Joe Perches63c3a662011-04-26 08:12:10 +00008627 if (tg3_flag(tp, PCIX_MODE)) {
Matt Carlson9974a352007-10-07 23:27:28 -07008628 u16 pcix_cmd;
8629
8630 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8631 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008632 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008633 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8634 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008635 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008636 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8637 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008638 }
Matt Carlson9974a352007-10-07 23:27:28 -07008639 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8640 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008641 }
8642
8643 tw32_f(RDMAC_MODE, rdmac_mode);
8644 udelay(40);
8645
8646 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008647 if (!tg3_flag(tp, 5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008648 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008649
8650 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8651 tw32(SNDDATAC_MODE,
8652 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8653 else
8654 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8655
Linus Torvalds1da177e2005-04-16 15:20:36 -07008656 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8657 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008658 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
Joe Perches63c3a662011-04-26 08:12:10 +00008659 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlson7cb32cf2010-09-30 10:34:36 +00008660 val |= RCVDBDI_MODE_LRG_RING_SZ;
8661 tw32(RCVDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008662 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Joe Perches63c3a662011-04-26 08:12:10 +00008663 if (tg3_flag(tp, HW_TSO_1) ||
8664 tg3_flag(tp, HW_TSO_2) ||
8665 tg3_flag(tp, HW_TSO_3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008666 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008667 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008668 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008669 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8670 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008671 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8672
8673 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8674 err = tg3_load_5701_a0_firmware_fix(tp);
8675 if (err)
8676 return err;
8677 }
8678
Joe Perches63c3a662011-04-26 08:12:10 +00008679 if (tg3_flag(tp, TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008680 err = tg3_load_tso_firmware(tp);
8681 if (err)
8682 return err;
8683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008684
8685 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008686
Joe Perches63c3a662011-04-26 08:12:10 +00008687 if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsonb1d05212010-06-05 17:24:31 +00008688 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8689 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Matt Carlsonf2096f92011-04-05 14:22:48 +00008690
8691 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8692 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8693 tp->tx_mode &= ~val;
8694 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8695 }
8696
Linus Torvalds1da177e2005-04-16 15:20:36 -07008697 tw32_f(MAC_TX_MODE, tp->tx_mode);
8698 udelay(100);
8699
Joe Perches63c3a662011-04-26 08:12:10 +00008700 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson9d53fa12011-07-20 10:20:54 +00008701 int i = 0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008702 u32 reg = MAC_RSS_INDIR_TBL_0;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008703
Matt Carlson9d53fa12011-07-20 10:20:54 +00008704 if (tp->irq_cnt == 2) {
8705 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
8706 tw32(reg, 0x0);
8707 reg += 4;
8708 }
8709 } else {
8710 u32 val;
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008711
Matt Carlson9d53fa12011-07-20 10:20:54 +00008712 while (i < TG3_RSS_INDIR_TBL_SIZE) {
8713 val = i % (tp->irq_cnt - 1);
8714 i++;
8715 for (; i % 8; i++) {
8716 val <<= 4;
8717 val |= (i % (tp->irq_cnt - 1));
8718 }
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008719 tw32(reg, val);
8720 reg += 4;
8721 }
8722 }
8723
8724 /* Setup the "secret" hash key. */
8725 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8726 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8727 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8728 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8729 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8730 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8731 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8732 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8733 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8734 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8735 }
8736
Linus Torvalds1da177e2005-04-16 15:20:36 -07008737 tp->rx_mode = RX_MODE_ENABLE;
Joe Perches63c3a662011-04-26 08:12:10 +00008738 if (tg3_flag(tp, 5755_PLUS))
Michael Chanaf36e6b2006-03-23 01:28:06 -08008739 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8740
Joe Perches63c3a662011-04-26 08:12:10 +00008741 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008742 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8743 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8744 RX_MODE_RSS_IPV6_HASH_EN |
8745 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8746 RX_MODE_RSS_IPV4_HASH_EN |
8747 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8748
Linus Torvalds1da177e2005-04-16 15:20:36 -07008749 tw32_f(MAC_RX_MODE, tp->rx_mode);
8750 udelay(10);
8751
Linus Torvalds1da177e2005-04-16 15:20:36 -07008752 tw32(MAC_LED_CTRL, tp->led_ctrl);
8753
8754 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008755 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008756 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8757 udelay(10);
8758 }
8759 tw32_f(MAC_RX_MODE, tp->rx_mode);
8760 udelay(10);
8761
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008762 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008763 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008764 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008765 /* Set drive transmission level to 1.2V */
8766 /* only if the signal pre-emphasis bit is not set */
8767 val = tr32(MAC_SERDES_CFG);
8768 val &= 0xfffff000;
8769 val |= 0x880;
8770 tw32(MAC_SERDES_CFG, val);
8771 }
8772 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8773 tw32(MAC_SERDES_CFG, 0x616000);
8774 }
8775
8776 /* Prevent chip from dropping frames when flow control
8777 * is enabled.
8778 */
Matt Carlson666bc832010-01-20 16:58:03 +00008779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8780 val = 1;
8781 else
8782 val = 2;
8783 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008784
8785 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008786 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008787 /* Use hardware link auto-negotiation */
Joe Perches63c3a662011-04-26 08:12:10 +00008788 tg3_flag_set(tp, HW_AUTONEG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008789 }
8790
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008791 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +00008792 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Michael Chand4d2c552006-03-20 17:47:20 -08008793 u32 tmp;
8794
8795 tmp = tr32(SERDES_RX_CTRL);
8796 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8797 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8798 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8799 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8800 }
8801
Joe Perches63c3a662011-04-26 08:12:10 +00008802 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson80096062010-08-02 11:26:06 +00008803 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8804 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
Matt Carlsondd477002008-05-25 23:45:58 -07008805 tp->link_config.speed = tp->link_config.orig_speed;
8806 tp->link_config.duplex = tp->link_config.orig_duplex;
8807 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008809
Matt Carlsondd477002008-05-25 23:45:58 -07008810 err = tg3_setup_phy(tp, 0);
8811 if (err)
8812 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008813
Matt Carlsonf07e9af2010-08-02 11:26:07 +00008814 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8815 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008816 u32 tmp;
8817
8818 /* Clear CRC stats. */
8819 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8820 tg3_writephy(tp, MII_TG3_TEST1,
8821 tmp | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00008822 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
Matt Carlsondd477002008-05-25 23:45:58 -07008823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008824 }
8825 }
8826
8827 __tg3_set_rx_mode(tp->dev);
8828
8829 /* Initialize receive rules. */
8830 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8831 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8832 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8833 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8834
Joe Perches63c3a662011-04-26 08:12:10 +00008835 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008836 limit = 8;
8837 else
8838 limit = 16;
Joe Perches63c3a662011-04-26 08:12:10 +00008839 if (tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008840 limit -= 4;
8841 switch (limit) {
8842 case 16:
8843 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8844 case 15:
8845 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8846 case 14:
8847 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8848 case 13:
8849 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8850 case 12:
8851 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8852 case 11:
8853 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8854 case 10:
8855 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8856 case 9:
8857 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8858 case 8:
8859 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8860 case 7:
8861 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8862 case 6:
8863 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8864 case 5:
8865 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8866 case 4:
8867 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8868 case 3:
8869 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8870 case 2:
8871 case 1:
8872
8873 default:
8874 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008876
Joe Perches63c3a662011-04-26 08:12:10 +00008877 if (tg3_flag(tp, ENABLE_APE))
Matt Carlson9ce768e2007-10-11 19:49:11 -07008878 /* Write our heartbeat update interval to APE. */
8879 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8880 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008881
Linus Torvalds1da177e2005-04-16 15:20:36 -07008882 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8883
Linus Torvalds1da177e2005-04-16 15:20:36 -07008884 return 0;
8885}
8886
8887/* Called at device open time to get the chip ready for
8888 * packet processing. Invoked with tp->lock held.
8889 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008890static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008891{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008892 tg3_switch_clocks(tp);
8893
8894 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8895
Matt Carlson2f751b62008-08-04 23:17:34 -07008896 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008897}
8898
8899#define TG3_STAT_ADD32(PSTAT, REG) \
8900do { u32 __val = tr32(REG); \
8901 (PSTAT)->low += __val; \
8902 if ((PSTAT)->low < __val) \
8903 (PSTAT)->high += 1; \
8904} while (0)
8905
8906static void tg3_periodic_fetch_stats(struct tg3 *tp)
8907{
8908 struct tg3_hw_stats *sp = tp->hw_stats;
8909
8910 if (!netif_carrier_ok(tp->dev))
8911 return;
8912
8913 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8914 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8915 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8916 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8917 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8918 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8919 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8920 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8921 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8922 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8923 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8924 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8925 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8926
8927 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8928 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8929 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8930 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8931 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8932 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8933 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8934 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8935 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8936 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8937 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8938 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8939 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8940 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008941
8942 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
Matt Carlson310050f2011-05-19 12:12:55 +00008943 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8944 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8945 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
Matt Carlson4d958472011-04-20 07:57:35 +00008946 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8947 } else {
8948 u32 val = tr32(HOSTCC_FLOW_ATTN);
8949 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8950 if (val) {
8951 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8952 sp->rx_discards.low += val;
8953 if (sp->rx_discards.low < val)
8954 sp->rx_discards.high += 1;
8955 }
8956 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8957 }
Michael Chan463d3052006-05-22 16:36:27 -07008958 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008959}
8960
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008961static void tg3_chk_missed_msi(struct tg3 *tp)
8962{
8963 u32 i;
8964
8965 for (i = 0; i < tp->irq_cnt; i++) {
8966 struct tg3_napi *tnapi = &tp->napi[i];
8967
8968 if (tg3_has_work(tnapi)) {
8969 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8970 tnapi->last_tx_cons == tnapi->tx_cons) {
8971 if (tnapi->chk_msi_cnt < 1) {
8972 tnapi->chk_msi_cnt++;
8973 return;
8974 }
8975 tw32_mailbox(tnapi->int_mbox,
8976 tnapi->last_tag << 24);
8977 }
8978 }
8979 tnapi->chk_msi_cnt = 0;
8980 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
8981 tnapi->last_tx_cons = tnapi->tx_cons;
8982 }
8983}
8984
Linus Torvalds1da177e2005-04-16 15:20:36 -07008985static void tg3_timer(unsigned long __opaque)
8986{
8987 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008988
Michael Chanf475f162006-03-27 23:20:14 -08008989 if (tp->irq_sync)
8990 goto restart_timer;
8991
David S. Millerf47c11e2005-06-24 20:18:35 -07008992 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008993
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00008994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8996 tg3_chk_missed_msi(tp);
8997
Joe Perches63c3a662011-04-26 08:12:10 +00008998 if (!tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -07008999 /* All of this garbage is because when using non-tagged
9000 * IRQ status the mailbox/status_block protocol the chip
9001 * uses with the cpu is race prone.
9002 */
Matt Carlson898a56f2009-08-28 14:02:40 +00009003 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07009004 tw32(GRC_LOCAL_CTRL,
9005 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
9006 } else {
9007 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009008 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07009009 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009010
David S. Millerfac9b832005-05-18 22:46:34 -07009011 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +00009012 tg3_flag_set(tp, RESTART_TIMER);
David S. Millerf47c11e2005-06-24 20:18:35 -07009013 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07009014 schedule_work(&tp->reset_task);
9015 return;
9016 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009017 }
9018
Linus Torvalds1da177e2005-04-16 15:20:36 -07009019 /* This part only runs once per second. */
9020 if (!--tp->timer_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009021 if (tg3_flag(tp, 5705_PLUS))
David S. Millerfac9b832005-05-18 22:46:34 -07009022 tg3_periodic_fetch_stats(tp);
9023
Matt Carlsonb0c59432011-05-19 12:12:48 +00009024 if (tp->setlpicnt && !--tp->setlpicnt)
9025 tg3_phy_eee_enable(tp);
Matt Carlson52b02d02010-10-14 10:37:41 +00009026
Joe Perches63c3a662011-04-26 08:12:10 +00009027 if (tg3_flag(tp, USE_LINKCHG_REG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009028 u32 mac_stat;
9029 int phy_event;
9030
9031 mac_stat = tr32(MAC_STATUS);
9032
9033 phy_event = 0;
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009034 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009035 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
9036 phy_event = 1;
9037 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
9038 phy_event = 1;
9039
9040 if (phy_event)
9041 tg3_setup_phy(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +00009042 } else if (tg3_flag(tp, POLL_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009043 u32 mac_stat = tr32(MAC_STATUS);
9044 int need_setup = 0;
9045
9046 if (netif_carrier_ok(tp->dev) &&
9047 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
9048 need_setup = 1;
9049 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00009050 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009051 (mac_stat & (MAC_STATUS_PCS_SYNCED |
9052 MAC_STATUS_SIGNAL_DET))) {
9053 need_setup = 1;
9054 }
9055 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07009056 if (!tp->serdes_counter) {
9057 tw32_f(MAC_MODE,
9058 (tp->mac_mode &
9059 ~MAC_MODE_PORT_MODE_MASK));
9060 udelay(40);
9061 tw32_f(MAC_MODE, tp->mac_mode);
9062 udelay(40);
9063 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009064 tg3_setup_phy(tp, 0);
9065 }
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009066 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +00009067 tg3_flag(tp, 5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07009068 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00009069 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009070
9071 tp->timer_counter = tp->timer_multiplier;
9072 }
9073
Michael Chan130b8e42006-09-27 16:00:40 -07009074 /* Heartbeat is only sent once every 2 seconds.
9075 *
9076 * The heartbeat is to tell the ASF firmware that the host
9077 * driver is still alive. In the event that the OS crashes,
9078 * ASF needs to reset the hardware to free up the FIFO space
9079 * that may be filled with rx packets destined for the host.
9080 * If the FIFO is full, ASF will no longer function properly.
9081 *
9082 * Unintended resets have been reported on real time kernels
9083 * where the timer doesn't run on time. Netpoll will also have
9084 * same problem.
9085 *
9086 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
9087 * to check the ring condition when the heartbeat is expiring
9088 * before doing the reset. This will prevent most unintended
9089 * resets.
9090 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009091 if (!--tp->asf_counter) {
Joe Perches63c3a662011-04-26 08:12:10 +00009092 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07009093 tg3_wait_for_event_ack(tp);
9094
Michael Chanbbadf502006-04-06 21:46:34 -07009095 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07009096 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07009097 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009098 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
9099 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07009100
9101 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009102 }
9103 tp->asf_counter = tp->asf_multiplier;
9104 }
9105
David S. Millerf47c11e2005-06-24 20:18:35 -07009106 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009107
Michael Chanf475f162006-03-27 23:20:14 -08009108restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07009109 tp->timer.expires = jiffies + tp->timer_offset;
9110 add_timer(&tp->timer);
9111}
9112
Matt Carlson4f125f42009-09-01 12:55:02 +00009113static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08009114{
David Howells7d12e782006-10-05 14:55:46 +01009115 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009116 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00009117 char *name;
9118 struct tg3_napi *tnapi = &tp->napi[irq_num];
9119
9120 if (tp->irq_cnt == 1)
9121 name = tp->dev->name;
9122 else {
9123 name = &tnapi->irq_lbl[0];
9124 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
9125 name[IFNAMSIZ-1] = 0;
9126 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009127
Joe Perches63c3a662011-04-26 08:12:10 +00009128 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08009129 fn = tg3_msi;
Joe Perches63c3a662011-04-26 08:12:10 +00009130 if (tg3_flag(tp, 1SHOT_MSI))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009131 fn = tg3_msi_1shot;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009132 flags = 0;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009133 } else {
9134 fn = tg3_interrupt;
Joe Perches63c3a662011-04-26 08:12:10 +00009135 if (tg3_flag(tp, TAGGED_STATUS))
Michael Chanfcfa0a32006-03-20 22:28:41 -08009136 fn = tg3_interrupt_tagged;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00009137 flags = IRQF_SHARED;
Michael Chanfcfa0a32006-03-20 22:28:41 -08009138 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009139
9140 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009141}
9142
Michael Chan79381092005-04-21 17:13:59 -07009143static int tg3_test_interrupt(struct tg3 *tp)
9144{
Matt Carlson09943a12009-08-28 14:01:57 +00009145 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07009146 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07009147 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009148 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07009149
Michael Chand4bc3922005-05-29 14:59:20 -07009150 if (!netif_running(dev))
9151 return -ENODEV;
9152
Michael Chan79381092005-04-21 17:13:59 -07009153 tg3_disable_ints(tp);
9154
Matt Carlson4f125f42009-09-01 12:55:02 +00009155 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009156
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009157 /*
9158 * Turn off MSI one shot mode. Otherwise this test has no
9159 * observable way to know whether the interrupt was delivered.
9160 */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009161 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009162 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9163 tw32(MSGINT_MODE, val);
9164 }
9165
Matt Carlson4f125f42009-09-01 12:55:02 +00009166 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00009167 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07009168 if (err)
9169 return err;
9170
Matt Carlson898a56f2009-08-28 14:02:40 +00009171 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07009172 tg3_enable_ints(tp);
9173
9174 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00009175 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07009176
9177 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07009178 u32 int_mbox, misc_host_ctrl;
9179
Matt Carlson898a56f2009-08-28 14:02:40 +00009180 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07009181 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9182
9183 if ((int_mbox != 0) ||
9184 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9185 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07009186 break;
Michael Chanb16250e2006-09-27 16:10:14 -07009187 }
9188
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009189 if (tg3_flag(tp, 57765_PLUS) &&
9190 tnapi->hw_status->status_tag != tnapi->last_tag)
9191 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
9192
Michael Chan79381092005-04-21 17:13:59 -07009193 msleep(10);
9194 }
9195
9196 tg3_disable_ints(tp);
9197
Matt Carlson4f125f42009-09-01 12:55:02 +00009198 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009199
Matt Carlson4f125f42009-09-01 12:55:02 +00009200 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009201
9202 if (err)
9203 return err;
9204
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009205 if (intr_ok) {
9206 /* Reenable MSI one shot mode. */
Matt Carlson3aa1cdf2011-07-20 10:20:55 +00009207 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009208 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9209 tw32(MSGINT_MODE, val);
9210 }
Michael Chan79381092005-04-21 17:13:59 -07009211 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009212 }
Michael Chan79381092005-04-21 17:13:59 -07009213
9214 return -EIO;
9215}
9216
9217/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9218 * successfully restored
9219 */
9220static int tg3_test_msi(struct tg3 *tp)
9221{
Michael Chan79381092005-04-21 17:13:59 -07009222 int err;
9223 u16 pci_cmd;
9224
Joe Perches63c3a662011-04-26 08:12:10 +00009225 if (!tg3_flag(tp, USING_MSI))
Michael Chan79381092005-04-21 17:13:59 -07009226 return 0;
9227
9228 /* Turn off SERR reporting in case MSI terminates with Master
9229 * Abort.
9230 */
9231 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9232 pci_write_config_word(tp->pdev, PCI_COMMAND,
9233 pci_cmd & ~PCI_COMMAND_SERR);
9234
9235 err = tg3_test_interrupt(tp);
9236
9237 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9238
9239 if (!err)
9240 return 0;
9241
9242 /* other failures */
9243 if (err != -EIO)
9244 return err;
9245
9246 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009247 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9248 "to INTx mode. Please report this failure to the PCI "
9249 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07009250
Matt Carlson4f125f42009-09-01 12:55:02 +00009251 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00009252
Michael Chan79381092005-04-21 17:13:59 -07009253 pci_disable_msi(tp->pdev);
9254
Joe Perches63c3a662011-04-26 08:12:10 +00009255 tg3_flag_clear(tp, USING_MSI);
Andre Detschdc8bf1b2010-04-26 07:27:07 +00009256 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07009257
Matt Carlson4f125f42009-09-01 12:55:02 +00009258 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07009259 if (err)
9260 return err;
9261
9262 /* Need to reset the chip because the MSI cycle may have terminated
9263 * with Master Abort.
9264 */
David S. Millerf47c11e2005-06-24 20:18:35 -07009265 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009266
Michael Chan944d9802005-05-29 14:57:48 -07009267 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009268 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07009269
David S. Millerf47c11e2005-06-24 20:18:35 -07009270 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009271
9272 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00009273 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07009274
9275 return err;
9276}
9277
Matt Carlson9e9fd122009-01-19 16:57:45 -08009278static int tg3_request_firmware(struct tg3 *tp)
9279{
9280 const __be32 *fw_data;
9281
9282 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009283 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9284 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009285 return -ENOENT;
9286 }
9287
9288 fw_data = (void *)tp->fw->data;
9289
9290 /* Firmware blob starts with version numbers, followed by
9291 * start address and _full_ length including BSS sections
9292 * (which must be longer than the actual data, of course
9293 */
9294
9295 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9296 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009297 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9298 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009299 release_firmware(tp->fw);
9300 tp->fw = NULL;
9301 return -EINVAL;
9302 }
9303
9304 /* We no longer need firmware; we have it. */
9305 tp->fw_needed = NULL;
9306 return 0;
9307}
9308
Matt Carlson679563f2009-09-01 12:55:46 +00009309static bool tg3_enable_msix(struct tg3 *tp)
9310{
9311 int i, rc, cpus = num_online_cpus();
9312 struct msix_entry msix_ent[tp->irq_max];
9313
9314 if (cpus == 1)
9315 /* Just fallback to the simpler MSI mode. */
9316 return false;
9317
9318 /*
9319 * We want as many rx rings enabled as there are cpus.
9320 * The first MSIX vector only deals with link interrupts, etc,
9321 * so we add one to the number of vectors we are requesting.
9322 */
9323 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9324
9325 for (i = 0; i < tp->irq_max; i++) {
9326 msix_ent[i].entry = i;
9327 msix_ent[i].vector = 0;
9328 }
9329
9330 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00009331 if (rc < 0) {
9332 return false;
9333 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00009334 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9335 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00009336 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9337 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00009338 tp->irq_cnt = rc;
9339 }
9340
9341 for (i = 0; i < tp->irq_max; i++)
9342 tp->napi[i].irq_vec = msix_ent[i].vector;
9343
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009344 netif_set_real_num_tx_queues(tp->dev, 1);
9345 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9346 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9347 pci_disable_msix(tp->pdev);
9348 return false;
9349 }
Matt Carlsonb92b9042010-11-24 08:31:51 +00009350
9351 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +00009352 tg3_flag_set(tp, ENABLE_RSS);
Matt Carlsond78b59f2011-04-05 14:22:46 +00009353
9354 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9355 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
Joe Perches63c3a662011-04-26 08:12:10 +00009356 tg3_flag_set(tp, ENABLE_TSS);
Matt Carlsonb92b9042010-11-24 08:31:51 +00009357 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9358 }
9359 }
Matt Carlson2430b032010-06-05 17:24:34 +00009360
Matt Carlson679563f2009-09-01 12:55:46 +00009361 return true;
9362}
9363
Matt Carlson07b01732009-08-28 14:01:15 +00009364static void tg3_ints_init(struct tg3 *tp)
9365{
Joe Perches63c3a662011-04-26 08:12:10 +00009366 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9367 !tg3_flag(tp, TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00009368 /* All MSI supporting chips should support tagged
9369 * status. Assert that this is the case.
9370 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00009371 netdev_warn(tp->dev,
9372 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00009373 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00009374 }
Matt Carlson4f125f42009-09-01 12:55:02 +00009375
Joe Perches63c3a662011-04-26 08:12:10 +00009376 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9377 tg3_flag_set(tp, USING_MSIX);
9378 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9379 tg3_flag_set(tp, USING_MSI);
Matt Carlson679563f2009-09-01 12:55:46 +00009380
Joe Perches63c3a662011-04-26 08:12:10 +00009381 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009382 u32 msi_mode = tr32(MSGINT_MODE);
Joe Perches63c3a662011-04-26 08:12:10 +00009383 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00009384 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00009385 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9386 }
9387defcfg:
Joe Perches63c3a662011-04-26 08:12:10 +00009388 if (!tg3_flag(tp, USING_MSIX)) {
Matt Carlson679563f2009-09-01 12:55:46 +00009389 tp->irq_cnt = 1;
9390 tp->napi[0].irq_vec = tp->pdev->irq;
Ben Hutchings2ddaad32010-09-27 22:11:51 -07009391 netif_set_real_num_tx_queues(tp->dev, 1);
Matt Carlson85407882010-10-06 13:40:58 -07009392 netif_set_real_num_rx_queues(tp->dev, 1);
Matt Carlson679563f2009-09-01 12:55:46 +00009393 }
Matt Carlson07b01732009-08-28 14:01:15 +00009394}
9395
9396static void tg3_ints_fini(struct tg3 *tp)
9397{
Joe Perches63c3a662011-04-26 08:12:10 +00009398 if (tg3_flag(tp, USING_MSIX))
Matt Carlson679563f2009-09-01 12:55:46 +00009399 pci_disable_msix(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009400 else if (tg3_flag(tp, USING_MSI))
Matt Carlson679563f2009-09-01 12:55:46 +00009401 pci_disable_msi(tp->pdev);
Joe Perches63c3a662011-04-26 08:12:10 +00009402 tg3_flag_clear(tp, USING_MSI);
9403 tg3_flag_clear(tp, USING_MSIX);
9404 tg3_flag_clear(tp, ENABLE_RSS);
9405 tg3_flag_clear(tp, ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00009406}
9407
Linus Torvalds1da177e2005-04-16 15:20:36 -07009408static int tg3_open(struct net_device *dev)
9409{
9410 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00009411 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009412
Matt Carlson9e9fd122009-01-19 16:57:45 -08009413 if (tp->fw_needed) {
9414 err = tg3_request_firmware(tp);
9415 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9416 if (err)
9417 return err;
9418 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00009419 netdev_warn(tp->dev, "TSO capability disabled\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009420 tg3_flag_clear(tp, TSO_CAPABLE);
9421 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00009422 netdev_notice(tp->dev, "TSO capability restored\n");
Joe Perches63c3a662011-04-26 08:12:10 +00009423 tg3_flag_set(tp, TSO_CAPABLE);
Matt Carlson9e9fd122009-01-19 16:57:45 -08009424 }
9425 }
9426
Michael Chanc49a1562006-12-17 17:07:29 -08009427 netif_carrier_off(tp->dev);
9428
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009429 err = tg3_power_up(tp);
Matt Carlson2f751b62008-08-04 23:17:34 -07009430 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08009431 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07009432
9433 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08009434
Linus Torvalds1da177e2005-04-16 15:20:36 -07009435 tg3_disable_ints(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009436 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009437
David S. Millerf47c11e2005-06-24 20:18:35 -07009438 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009439
Matt Carlson679563f2009-09-01 12:55:46 +00009440 /*
9441 * Setup interrupts first so we know how
9442 * many NAPI resources to allocate
9443 */
9444 tg3_ints_init(tp);
9445
Linus Torvalds1da177e2005-04-16 15:20:36 -07009446 /* The placement of this call is tied
9447 * to the setup and use of Host TX descriptors.
9448 */
9449 err = tg3_alloc_consistent(tp);
9450 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009451 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009452
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009453 tg3_napi_init(tp);
9454
Matt Carlsonfed97812009-09-01 13:10:19 +00009455 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07009456
Matt Carlson4f125f42009-09-01 12:55:02 +00009457 for (i = 0; i < tp->irq_cnt; i++) {
9458 struct tg3_napi *tnapi = &tp->napi[i];
9459 err = tg3_request_irq(tp, i);
9460 if (err) {
9461 for (i--; i >= 0; i--)
9462 free_irq(tnapi->irq_vec, tnapi);
9463 break;
9464 }
9465 }
Matt Carlson07b01732009-08-28 14:01:15 +00009466
9467 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009468 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00009469
David S. Millerf47c11e2005-06-24 20:18:35 -07009470 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009471
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07009472 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009473 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07009474 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009475 tg3_free_rings(tp);
9476 } else {
Matt Carlson0e6cf6a2011-06-13 13:38:55 +00009477 if (tg3_flag(tp, TAGGED_STATUS) &&
9478 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9479 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
David S. Millerfac9b832005-05-18 22:46:34 -07009480 tp->timer_offset = HZ;
9481 else
9482 tp->timer_offset = HZ / 10;
9483
9484 BUG_ON(tp->timer_offset > HZ);
9485 tp->timer_counter = tp->timer_multiplier =
9486 (HZ / tp->timer_offset);
9487 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07009488 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009489
9490 init_timer(&tp->timer);
9491 tp->timer.expires = jiffies + tp->timer_offset;
9492 tp->timer.data = (unsigned long) tp;
9493 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009494 }
9495
David S. Millerf47c11e2005-06-24 20:18:35 -07009496 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009497
Matt Carlson07b01732009-08-28 14:01:15 +00009498 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00009499 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009500
Joe Perches63c3a662011-04-26 08:12:10 +00009501 if (tg3_flag(tp, USING_MSI)) {
Michael Chan79381092005-04-21 17:13:59 -07009502 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07009503
Michael Chan79381092005-04-21 17:13:59 -07009504 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07009505 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07009506 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07009507 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07009508 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07009509
Matt Carlson679563f2009-09-01 12:55:46 +00009510 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07009511 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08009512
Joe Perches63c3a662011-04-26 08:12:10 +00009513 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009514 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009515
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00009516 tw32(PCIE_TRANSACTION_CFG,
9517 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08009518 }
Michael Chan79381092005-04-21 17:13:59 -07009519 }
9520
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009521 tg3_phy_start(tp);
9522
David S. Millerf47c11e2005-06-24 20:18:35 -07009523 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009524
Michael Chan79381092005-04-21 17:13:59 -07009525 add_timer(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +00009526 tg3_flag_set(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009527 tg3_enable_ints(tp);
9528
David S. Millerf47c11e2005-06-24 20:18:35 -07009529 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009530
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009531 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009532
Mahesh Bandewar06c03c02011-05-08 06:51:48 +00009533 /*
9534 * Reset loopback feature if it was turned on while the device was down
9535 * make sure that it's installed properly now.
9536 */
9537 if (dev->features & NETIF_F_LOOPBACK)
9538 tg3_set_loopback(dev, dev->features);
9539
Linus Torvalds1da177e2005-04-16 15:20:36 -07009540 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00009541
Matt Carlson679563f2009-09-01 12:55:46 +00009542err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00009543 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9544 struct tg3_napi *tnapi = &tp->napi[i];
9545 free_irq(tnapi->irq_vec, tnapi);
9546 }
Matt Carlson07b01732009-08-28 14:01:15 +00009547
Matt Carlson679563f2009-09-01 12:55:46 +00009548err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009549 tg3_napi_disable(tp);
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009550 tg3_napi_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009551 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009552
9553err_out1:
9554 tg3_ints_fini(tp);
Matt Carlsoncd0d7222011-07-13 09:27:33 +00009555 tg3_frob_aux_power(tp, false);
9556 pci_set_power_state(tp->pdev, PCI_D3hot);
Matt Carlson07b01732009-08-28 14:01:15 +00009557 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009558}
9559
Eric Dumazet511d2222010-07-07 20:44:24 +00009560static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9561 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009562static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9563
9564static int tg3_close(struct net_device *dev)
9565{
Matt Carlson4f125f42009-09-01 12:55:02 +00009566 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009567 struct tg3 *tp = netdev_priv(dev);
9568
Matt Carlsonfed97812009-09-01 13:10:19 +00009569 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009570 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009571
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009572 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009573
9574 del_timer_sync(&tp->timer);
9575
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009576 tg3_phy_stop(tp);
9577
David S. Millerf47c11e2005-06-24 20:18:35 -07009578 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009579
9580 tg3_disable_ints(tp);
9581
Michael Chan944d9802005-05-29 14:57:48 -07009582 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009583 tg3_free_rings(tp);
Joe Perches63c3a662011-04-26 08:12:10 +00009584 tg3_flag_clear(tp, INIT_COMPLETE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009585
David S. Millerf47c11e2005-06-24 20:18:35 -07009586 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009587
Matt Carlson4f125f42009-09-01 12:55:02 +00009588 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9589 struct tg3_napi *tnapi = &tp->napi[i];
9590 free_irq(tnapi->irq_vec, tnapi);
9591 }
Matt Carlson07b01732009-08-28 14:01:15 +00009592
9593 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009594
Eric Dumazet511d2222010-07-07 20:44:24 +00009595 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9596
Linus Torvalds1da177e2005-04-16 15:20:36 -07009597 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9598 sizeof(tp->estats_prev));
9599
Matt Carlson66cfd1b2010-09-30 10:34:30 +00009600 tg3_napi_fini(tp);
9601
Linus Torvalds1da177e2005-04-16 15:20:36 -07009602 tg3_free_consistent(tp);
9603
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +00009604 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -08009605
9606 netif_carrier_off(tp->dev);
9607
Linus Torvalds1da177e2005-04-16 15:20:36 -07009608 return 0;
9609}
9610
Eric Dumazet511d2222010-07-07 20:44:24 +00009611static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009612{
9613 return ((u64)val->high << 32) | ((u64)val->low);
9614}
9615
Eric Dumazet511d2222010-07-07 20:44:24 +00009616static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009617{
9618 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9619
Matt Carlsonf07e9af2010-08-02 11:26:07 +00009620 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07009621 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9622 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009623 u32 val;
9624
David S. Millerf47c11e2005-06-24 20:18:35 -07009625 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009626 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9627 tg3_writephy(tp, MII_TG3_TEST1,
9628 val | MII_TG3_TEST1_CRC_EN);
Matt Carlsonf08aa1a2010-08-02 11:26:05 +00009629 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009630 } else
9631 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009632 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009633
9634 tp->phy_crc_errors += val;
9635
9636 return tp->phy_crc_errors;
9637 }
9638
9639 return get_stat64(&hw_stats->rx_fcs_errors);
9640}
9641
9642#define ESTAT_ADD(member) \
9643 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009644 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009645
9646static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9647{
9648 struct tg3_ethtool_stats *estats = &tp->estats;
9649 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9650 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9651
9652 if (!hw_stats)
9653 return old_estats;
9654
9655 ESTAT_ADD(rx_octets);
9656 ESTAT_ADD(rx_fragments);
9657 ESTAT_ADD(rx_ucast_packets);
9658 ESTAT_ADD(rx_mcast_packets);
9659 ESTAT_ADD(rx_bcast_packets);
9660 ESTAT_ADD(rx_fcs_errors);
9661 ESTAT_ADD(rx_align_errors);
9662 ESTAT_ADD(rx_xon_pause_rcvd);
9663 ESTAT_ADD(rx_xoff_pause_rcvd);
9664 ESTAT_ADD(rx_mac_ctrl_rcvd);
9665 ESTAT_ADD(rx_xoff_entered);
9666 ESTAT_ADD(rx_frame_too_long_errors);
9667 ESTAT_ADD(rx_jabbers);
9668 ESTAT_ADD(rx_undersize_packets);
9669 ESTAT_ADD(rx_in_length_errors);
9670 ESTAT_ADD(rx_out_length_errors);
9671 ESTAT_ADD(rx_64_or_less_octet_packets);
9672 ESTAT_ADD(rx_65_to_127_octet_packets);
9673 ESTAT_ADD(rx_128_to_255_octet_packets);
9674 ESTAT_ADD(rx_256_to_511_octet_packets);
9675 ESTAT_ADD(rx_512_to_1023_octet_packets);
9676 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9677 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9678 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9679 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9680 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9681
9682 ESTAT_ADD(tx_octets);
9683 ESTAT_ADD(tx_collisions);
9684 ESTAT_ADD(tx_xon_sent);
9685 ESTAT_ADD(tx_xoff_sent);
9686 ESTAT_ADD(tx_flow_control);
9687 ESTAT_ADD(tx_mac_errors);
9688 ESTAT_ADD(tx_single_collisions);
9689 ESTAT_ADD(tx_mult_collisions);
9690 ESTAT_ADD(tx_deferred);
9691 ESTAT_ADD(tx_excessive_collisions);
9692 ESTAT_ADD(tx_late_collisions);
9693 ESTAT_ADD(tx_collide_2times);
9694 ESTAT_ADD(tx_collide_3times);
9695 ESTAT_ADD(tx_collide_4times);
9696 ESTAT_ADD(tx_collide_5times);
9697 ESTAT_ADD(tx_collide_6times);
9698 ESTAT_ADD(tx_collide_7times);
9699 ESTAT_ADD(tx_collide_8times);
9700 ESTAT_ADD(tx_collide_9times);
9701 ESTAT_ADD(tx_collide_10times);
9702 ESTAT_ADD(tx_collide_11times);
9703 ESTAT_ADD(tx_collide_12times);
9704 ESTAT_ADD(tx_collide_13times);
9705 ESTAT_ADD(tx_collide_14times);
9706 ESTAT_ADD(tx_collide_15times);
9707 ESTAT_ADD(tx_ucast_packets);
9708 ESTAT_ADD(tx_mcast_packets);
9709 ESTAT_ADD(tx_bcast_packets);
9710 ESTAT_ADD(tx_carrier_sense_errors);
9711 ESTAT_ADD(tx_discards);
9712 ESTAT_ADD(tx_errors);
9713
9714 ESTAT_ADD(dma_writeq_full);
9715 ESTAT_ADD(dma_write_prioq_full);
9716 ESTAT_ADD(rxbds_empty);
9717 ESTAT_ADD(rx_discards);
9718 ESTAT_ADD(rx_errors);
9719 ESTAT_ADD(rx_threshold_hit);
9720
9721 ESTAT_ADD(dma_readq_full);
9722 ESTAT_ADD(dma_read_prioq_full);
9723 ESTAT_ADD(tx_comp_queue_full);
9724
9725 ESTAT_ADD(ring_set_send_prod_index);
9726 ESTAT_ADD(ring_status_update);
9727 ESTAT_ADD(nic_irqs);
9728 ESTAT_ADD(nic_avoided_irqs);
9729 ESTAT_ADD(nic_tx_threshold_hit);
9730
Matt Carlson4452d092011-05-19 12:12:51 +00009731 ESTAT_ADD(mbuf_lwm_thresh_hit);
9732
Linus Torvalds1da177e2005-04-16 15:20:36 -07009733 return estats;
9734}
9735
Eric Dumazet511d2222010-07-07 20:44:24 +00009736static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9737 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009738{
9739 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009740 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009741 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9742
9743 if (!hw_stats)
9744 return old_stats;
9745
9746 stats->rx_packets = old_stats->rx_packets +
9747 get_stat64(&hw_stats->rx_ucast_packets) +
9748 get_stat64(&hw_stats->rx_mcast_packets) +
9749 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009750
Linus Torvalds1da177e2005-04-16 15:20:36 -07009751 stats->tx_packets = old_stats->tx_packets +
9752 get_stat64(&hw_stats->tx_ucast_packets) +
9753 get_stat64(&hw_stats->tx_mcast_packets) +
9754 get_stat64(&hw_stats->tx_bcast_packets);
9755
9756 stats->rx_bytes = old_stats->rx_bytes +
9757 get_stat64(&hw_stats->rx_octets);
9758 stats->tx_bytes = old_stats->tx_bytes +
9759 get_stat64(&hw_stats->tx_octets);
9760
9761 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009762 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009763 stats->tx_errors = old_stats->tx_errors +
9764 get_stat64(&hw_stats->tx_errors) +
9765 get_stat64(&hw_stats->tx_mac_errors) +
9766 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9767 get_stat64(&hw_stats->tx_discards);
9768
9769 stats->multicast = old_stats->multicast +
9770 get_stat64(&hw_stats->rx_mcast_packets);
9771 stats->collisions = old_stats->collisions +
9772 get_stat64(&hw_stats->tx_collisions);
9773
9774 stats->rx_length_errors = old_stats->rx_length_errors +
9775 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9776 get_stat64(&hw_stats->rx_undersize_packets);
9777
9778 stats->rx_over_errors = old_stats->rx_over_errors +
9779 get_stat64(&hw_stats->rxbds_empty);
9780 stats->rx_frame_errors = old_stats->rx_frame_errors +
9781 get_stat64(&hw_stats->rx_align_errors);
9782 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9783 get_stat64(&hw_stats->tx_discards);
9784 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9785 get_stat64(&hw_stats->tx_carrier_sense_errors);
9786
9787 stats->rx_crc_errors = old_stats->rx_crc_errors +
9788 calc_crc_errors(tp);
9789
John W. Linville4f63b872005-09-12 14:43:18 -07009790 stats->rx_missed_errors = old_stats->rx_missed_errors +
9791 get_stat64(&hw_stats->rx_discards);
9792
Eric Dumazetb0057c52010-10-10 19:55:52 +00009793 stats->rx_dropped = tp->rx_dropped;
9794
Linus Torvalds1da177e2005-04-16 15:20:36 -07009795 return stats;
9796}
9797
9798static inline u32 calc_crc(unsigned char *buf, int len)
9799{
9800 u32 reg;
9801 u32 tmp;
9802 int j, k;
9803
9804 reg = 0xffffffff;
9805
9806 for (j = 0; j < len; j++) {
9807 reg ^= buf[j];
9808
9809 for (k = 0; k < 8; k++) {
9810 tmp = reg & 0x01;
9811
9812 reg >>= 1;
9813
Matt Carlson859a588792010-04-05 10:19:28 +00009814 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009815 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009816 }
9817 }
9818
9819 return ~reg;
9820}
9821
9822static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9823{
9824 /* accept or reject all multicast frames */
9825 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9826 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9827 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9828 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9829}
9830
9831static void __tg3_set_rx_mode(struct net_device *dev)
9832{
9833 struct tg3 *tp = netdev_priv(dev);
9834 u32 rx_mode;
9835
9836 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9837 RX_MODE_KEEP_VLAN_TAG);
9838
Matt Carlsonbf933c82011-01-25 15:58:49 +00009839#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009840 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9841 * flag clear.
9842 */
Joe Perches63c3a662011-04-26 08:12:10 +00009843 if (!tg3_flag(tp, ENABLE_ASF))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009844 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9845#endif
9846
9847 if (dev->flags & IFF_PROMISC) {
9848 /* Promiscuous mode. */
9849 rx_mode |= RX_MODE_PROMISC;
9850 } else if (dev->flags & IFF_ALLMULTI) {
9851 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009852 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009853 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009854 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009855 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009856 } else {
9857 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +00009858 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009859 u32 mc_filter[4] = { 0, };
9860 u32 regidx;
9861 u32 bit;
9862 u32 crc;
9863
Jiri Pirko22bedad32010-04-01 21:22:57 +00009864 netdev_for_each_mc_addr(ha, dev) {
9865 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009866 bit = ~crc & 0x7f;
9867 regidx = (bit & 0x60) >> 5;
9868 bit &= 0x1f;
9869 mc_filter[regidx] |= (1 << bit);
9870 }
9871
9872 tw32(MAC_HASH_REG_0, mc_filter[0]);
9873 tw32(MAC_HASH_REG_1, mc_filter[1]);
9874 tw32(MAC_HASH_REG_2, mc_filter[2]);
9875 tw32(MAC_HASH_REG_3, mc_filter[3]);
9876 }
9877
9878 if (rx_mode != tp->rx_mode) {
9879 tp->rx_mode = rx_mode;
9880 tw32_f(MAC_RX_MODE, rx_mode);
9881 udelay(10);
9882 }
9883}
9884
9885static void tg3_set_rx_mode(struct net_device *dev)
9886{
9887 struct tg3 *tp = netdev_priv(dev);
9888
Michael Chane75f7c92006-03-20 21:33:26 -08009889 if (!netif_running(dev))
9890 return;
9891
David S. Millerf47c11e2005-06-24 20:18:35 -07009892 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009893 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009894 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009895}
9896
Linus Torvalds1da177e2005-04-16 15:20:36 -07009897static int tg3_get_regs_len(struct net_device *dev)
9898{
Matt Carlson97bd8e42011-04-13 11:05:04 +00009899 return TG3_REG_BLK_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009900}
9901
9902static void tg3_get_regs(struct net_device *dev,
9903 struct ethtool_regs *regs, void *_p)
9904{
Linus Torvalds1da177e2005-04-16 15:20:36 -07009905 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009906
9907 regs->version = 0;
9908
Matt Carlson97bd8e42011-04-13 11:05:04 +00009909 memset(_p, 0, TG3_REG_BLK_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009910
Matt Carlson80096062010-08-02 11:26:06 +00009911 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009912 return;
9913
David S. Millerf47c11e2005-06-24 20:18:35 -07009914 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009915
Matt Carlson97bd8e42011-04-13 11:05:04 +00009916 tg3_dump_legacy_regs(tp, (u32 *)_p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009917
David S. Millerf47c11e2005-06-24 20:18:35 -07009918 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009919}
9920
9921static int tg3_get_eeprom_len(struct net_device *dev)
9922{
9923 struct tg3 *tp = netdev_priv(dev);
9924
9925 return tp->nvram_size;
9926}
9927
Linus Torvalds1da177e2005-04-16 15:20:36 -07009928static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9929{
9930 struct tg3 *tp = netdev_priv(dev);
9931 int ret;
9932 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009933 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009934 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009935
Joe Perches63c3a662011-04-26 08:12:10 +00009936 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +00009937 return -EINVAL;
9938
Matt Carlson80096062010-08-02 11:26:06 +00009939 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -08009940 return -EAGAIN;
9941
Linus Torvalds1da177e2005-04-16 15:20:36 -07009942 offset = eeprom->offset;
9943 len = eeprom->len;
9944 eeprom->len = 0;
9945
9946 eeprom->magic = TG3_EEPROM_MAGIC;
9947
9948 if (offset & 3) {
9949 /* adjustments to start on required 4 byte boundary */
9950 b_offset = offset & 3;
9951 b_count = 4 - b_offset;
9952 if (b_count > len) {
9953 /* i.e. offset=1 len=2 */
9954 b_count = len;
9955 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009956 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009957 if (ret)
9958 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009959 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009960 len -= b_count;
9961 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009962 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009963 }
9964
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009965 /* read bytes up to the last 4 byte boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009966 pd = &data[eeprom->len];
9967 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009968 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009969 if (ret) {
9970 eeprom->len += i;
9971 return ret;
9972 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009973 memcpy(pd + i, &val, 4);
9974 }
9975 eeprom->len += i;
9976
9977 if (len & 3) {
9978 /* read last bytes not ending on 4 byte boundary */
9979 pd = &data[eeprom->len];
9980 b_count = len & 3;
9981 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009982 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009983 if (ret)
9984 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009985 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009986 eeprom->len += b_count;
9987 }
9988 return 0;
9989}
9990
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009991static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009992
9993static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9994{
9995 struct tg3 *tp = netdev_priv(dev);
9996 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009997 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009998 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009999 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010000
Matt Carlson80096062010-08-02 11:26:06 +000010001 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Michael Chanbc1c7562006-03-20 17:48:03 -080010002 return -EAGAIN;
10003
Joe Perches63c3a662011-04-26 08:12:10 +000010004 if (tg3_flag(tp, NO_NVRAM) ||
Matt Carlsondf259d82009-04-20 06:57:14 +000010005 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010006 return -EINVAL;
10007
10008 offset = eeprom->offset;
10009 len = eeprom->len;
10010
10011 if ((b_offset = (offset & 3))) {
10012 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010013 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010014 if (ret)
10015 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010016 len += b_offset;
10017 offset &= ~3;
Michael Chan1c8594b42005-04-21 17:12:46 -070010018 if (len < 4)
10019 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010020 }
10021
10022 odd_len = 0;
Michael Chan1c8594b42005-04-21 17:12:46 -070010023 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010024 /* adjustments to end on required 4 byte boundary */
10025 odd_len = 1;
10026 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010027 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010028 if (ret)
10029 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010030 }
10031
10032 buf = data;
10033 if (b_offset || odd_len) {
10034 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010035 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010036 return -ENOMEM;
10037 if (b_offset)
10038 memcpy(buf, &start, 4);
10039 if (odd_len)
10040 memcpy(buf+len-4, &end, 4);
10041 memcpy(buf + b_offset, data, eeprom->len);
10042 }
10043
10044 ret = tg3_nvram_write_block(tp, offset, len, buf);
10045
10046 if (buf != data)
10047 kfree(buf);
10048
10049 return ret;
10050}
10051
10052static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10053{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010054 struct tg3 *tp = netdev_priv(dev);
10055
Joe Perches63c3a662011-04-26 08:12:10 +000010056 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010057 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010058 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010059 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010060 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10061 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010062 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010063
Linus Torvalds1da177e2005-04-16 15:20:36 -070010064 cmd->supported = (SUPPORTED_Autoneg);
10065
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010066 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010067 cmd->supported |= (SUPPORTED_1000baseT_Half |
10068 SUPPORTED_1000baseT_Full);
10069
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010070 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010071 cmd->supported |= (SUPPORTED_100baseT_Half |
10072 SUPPORTED_100baseT_Full |
10073 SUPPORTED_10baseT_Half |
10074 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -080010075 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -070010076 cmd->port = PORT_TP;
10077 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010078 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -070010079 cmd->port = PORT_FIBRE;
10080 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010081
Linus Torvalds1da177e2005-04-16 15:20:36 -070010082 cmd->advertising = tp->link_config.advertising;
Matt Carlson5bb09772011-06-13 13:39:00 +000010083 if (tg3_flag(tp, PAUSE_AUTONEG)) {
10084 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
10085 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10086 cmd->advertising |= ADVERTISED_Pause;
10087 } else {
10088 cmd->advertising |= ADVERTISED_Pause |
10089 ADVERTISED_Asym_Pause;
10090 }
10091 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
10092 cmd->advertising |= ADVERTISED_Asym_Pause;
10093 }
10094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010095 if (netif_running(dev)) {
David Decotigny70739492011-04-27 18:32:40 +000010096 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010097 cmd->duplex = tp->link_config.active_duplex;
Matt Carlson64c22182010-10-14 10:37:44 +000010098 } else {
David Decotigny70739492011-04-27 18:32:40 +000010099 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
Matt Carlson64c22182010-10-14 10:37:44 +000010100 cmd->duplex = DUPLEX_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010101 }
Matt Carlson882e9792009-09-01 13:21:36 +000010102 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010103 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010104 cmd->autoneg = tp->link_config.autoneg;
10105 cmd->maxtxpkt = 0;
10106 cmd->maxrxpkt = 0;
10107 return 0;
10108}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010109
Linus Torvalds1da177e2005-04-16 15:20:36 -070010110static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
10111{
10112 struct tg3 *tp = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +000010113 u32 speed = ethtool_cmd_speed(cmd);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010114
Joe Perches63c3a662011-04-26 08:12:10 +000010115 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010116 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010117 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010118 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010119 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
10120 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010121 }
10122
Matt Carlson7e5856b2009-02-25 14:23:01 +000010123 if (cmd->autoneg != AUTONEG_ENABLE &&
10124 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -070010125 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +000010126
10127 if (cmd->autoneg == AUTONEG_DISABLE &&
10128 cmd->duplex != DUPLEX_FULL &&
10129 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -070010130 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010131
Matt Carlson7e5856b2009-02-25 14:23:01 +000010132 if (cmd->autoneg == AUTONEG_ENABLE) {
10133 u32 mask = ADVERTISED_Autoneg |
10134 ADVERTISED_Pause |
10135 ADVERTISED_Asym_Pause;
10136
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010137 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010138 mask |= ADVERTISED_1000baseT_Half |
10139 ADVERTISED_1000baseT_Full;
10140
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010141 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
Matt Carlson7e5856b2009-02-25 14:23:01 +000010142 mask |= ADVERTISED_100baseT_Half |
10143 ADVERTISED_100baseT_Full |
10144 ADVERTISED_10baseT_Half |
10145 ADVERTISED_10baseT_Full |
10146 ADVERTISED_TP;
10147 else
10148 mask |= ADVERTISED_FIBRE;
10149
10150 if (cmd->advertising & ~mask)
10151 return -EINVAL;
10152
10153 mask &= (ADVERTISED_1000baseT_Half |
10154 ADVERTISED_1000baseT_Full |
10155 ADVERTISED_100baseT_Half |
10156 ADVERTISED_100baseT_Full |
10157 ADVERTISED_10baseT_Half |
10158 ADVERTISED_10baseT_Full);
10159
10160 cmd->advertising &= mask;
10161 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010162 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
David Decotigny25db0332011-04-27 18:32:39 +000010163 if (speed != SPEED_1000)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010164 return -EINVAL;
10165
10166 if (cmd->duplex != DUPLEX_FULL)
10167 return -EINVAL;
10168 } else {
David Decotigny25db0332011-04-27 18:32:39 +000010169 if (speed != SPEED_100 &&
10170 speed != SPEED_10)
Matt Carlson7e5856b2009-02-25 14:23:01 +000010171 return -EINVAL;
10172 }
10173 }
10174
David S. Millerf47c11e2005-06-24 20:18:35 -070010175 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010176
10177 tp->link_config.autoneg = cmd->autoneg;
10178 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -070010179 tp->link_config.advertising = (cmd->advertising |
10180 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010181 tp->link_config.speed = SPEED_INVALID;
10182 tp->link_config.duplex = DUPLEX_INVALID;
10183 } else {
10184 tp->link_config.advertising = 0;
David Decotigny25db0332011-04-27 18:32:39 +000010185 tp->link_config.speed = speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010186 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010187 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010188
Michael Chan24fcad62006-12-17 17:06:46 -080010189 tp->link_config.orig_speed = tp->link_config.speed;
10190 tp->link_config.orig_duplex = tp->link_config.duplex;
10191 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10192
Linus Torvalds1da177e2005-04-16 15:20:36 -070010193 if (netif_running(dev))
10194 tg3_setup_phy(tp, 1);
10195
David S. Millerf47c11e2005-06-24 20:18:35 -070010196 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010197
Linus Torvalds1da177e2005-04-16 15:20:36 -070010198 return 0;
10199}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010200
Linus Torvalds1da177e2005-04-16 15:20:36 -070010201static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10202{
10203 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010204
Linus Torvalds1da177e2005-04-16 15:20:36 -070010205 strcpy(info->driver, DRV_MODULE_NAME);
10206 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -080010207 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010208 strcpy(info->bus_info, pci_name(tp->pdev));
10209}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010210
Linus Torvalds1da177e2005-04-16 15:20:36 -070010211static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10212{
10213 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010214
Joe Perches63c3a662011-04-26 08:12:10 +000010215 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -070010216 wol->supported = WAKE_MAGIC;
10217 else
10218 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010219 wol->wolopts = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010220 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010221 wol->wolopts = WAKE_MAGIC;
10222 memset(&wol->sopass, 0, sizeof(wol->sopass));
10223}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010224
Linus Torvalds1da177e2005-04-16 15:20:36 -070010225static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10226{
10227 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070010228 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010229
Linus Torvalds1da177e2005-04-16 15:20:36 -070010230 if (wol->wolopts & ~WAKE_MAGIC)
10231 return -EINVAL;
10232 if ((wol->wolopts & WAKE_MAGIC) &&
Joe Perches63c3a662011-04-26 08:12:10 +000010233 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010234 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010235
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010236 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10237
David S. Millerf47c11e2005-06-24 20:18:35 -070010238 spin_lock_bh(&tp->lock);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010239 if (device_may_wakeup(dp))
Joe Perches63c3a662011-04-26 08:12:10 +000010240 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysockif2dc0d12010-10-25 13:01:55 +000010241 else
Joe Perches63c3a662011-04-26 08:12:10 +000010242 tg3_flag_clear(tp, WOL_ENABLE);
David S. Millerf47c11e2005-06-24 20:18:35 -070010243 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010244
Linus Torvalds1da177e2005-04-16 15:20:36 -070010245 return 0;
10246}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010247
Linus Torvalds1da177e2005-04-16 15:20:36 -070010248static u32 tg3_get_msglevel(struct net_device *dev)
10249{
10250 struct tg3 *tp = netdev_priv(dev);
10251 return tp->msg_enable;
10252}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010253
Linus Torvalds1da177e2005-04-16 15:20:36 -070010254static void tg3_set_msglevel(struct net_device *dev, u32 value)
10255{
10256 struct tg3 *tp = netdev_priv(dev);
10257 tp->msg_enable = value;
10258}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010259
Linus Torvalds1da177e2005-04-16 15:20:36 -070010260static int tg3_nway_reset(struct net_device *dev)
10261{
10262 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010263 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010264
Linus Torvalds1da177e2005-04-16 15:20:36 -070010265 if (!netif_running(dev))
10266 return -EAGAIN;
10267
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010268 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Michael Chanc94e3942005-09-27 12:12:42 -070010269 return -EINVAL;
10270
Joe Perches63c3a662011-04-26 08:12:10 +000010271 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010272 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010273 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010274 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010275 } else {
10276 u32 bmcr;
10277
10278 spin_lock_bh(&tp->lock);
10279 r = -EINVAL;
10280 tg3_readphy(tp, MII_BMCR, &bmcr);
10281 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10282 ((bmcr & BMCR_ANENABLE) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010283 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010284 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10285 BMCR_ANENABLE);
10286 r = 0;
10287 }
10288 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010289 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010290
Linus Torvalds1da177e2005-04-16 15:20:36 -070010291 return r;
10292}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010293
Linus Torvalds1da177e2005-04-16 15:20:36 -070010294static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10295{
10296 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010297
Matt Carlson2c49a442010-09-30 10:34:35 +000010298 ering->rx_max_pending = tp->rx_std_ring_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010299 ering->rx_mini_max_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010300 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Matt Carlson2c49a442010-09-30 10:34:35 +000010301 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
Michael Chan4f81c322006-03-20 21:33:42 -080010302 else
10303 ering->rx_jumbo_max_pending = 0;
10304
10305 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010306
10307 ering->rx_pending = tp->rx_pending;
10308 ering->rx_mini_pending = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010309 if (tg3_flag(tp, JUMBO_RING_ENABLE))
Michael Chan4f81c322006-03-20 21:33:42 -080010310 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10311 else
10312 ering->rx_jumbo_pending = 0;
10313
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010314 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010315}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010316
Linus Torvalds1da177e2005-04-16 15:20:36 -070010317static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10318{
10319 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +000010320 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010321
Matt Carlson2c49a442010-09-30 10:34:35 +000010322 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10323 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
Michael Chanbc3a9252006-10-18 20:55:18 -070010324 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10325 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Joe Perches63c3a662011-04-26 08:12:10 +000010326 (tg3_flag(tp, TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -070010327 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010328 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010329
Michael Chanbbe832c2005-06-24 20:20:04 -070010330 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010331 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010332 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010333 irq_sync = 1;
10334 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010335
Michael Chanbbe832c2005-06-24 20:20:04 -070010336 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010337
Linus Torvalds1da177e2005-04-16 15:20:36 -070010338 tp->rx_pending = ering->rx_pending;
10339
Joe Perches63c3a662011-04-26 08:12:10 +000010340 if (tg3_flag(tp, MAX_RXPEND_64) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070010341 tp->rx_pending > 63)
10342 tp->rx_pending = 63;
10343 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +000010344
Matt Carlson6fd45cb2010-09-15 08:59:57 +000010345 for (i = 0; i < tp->irq_max; i++)
Matt Carlson646c9ed2009-09-01 12:58:41 +000010346 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010347
10348 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -070010349 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -070010350 err = tg3_restart_hw(tp, 1);
10351 if (!err)
10352 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010353 }
10354
David S. Millerf47c11e2005-06-24 20:18:35 -070010355 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010356
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010357 if (irq_sync && !err)
10358 tg3_phy_start(tp);
10359
Michael Chanb9ec6c12006-07-25 16:37:27 -070010360 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010361}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010362
Linus Torvalds1da177e2005-04-16 15:20:36 -070010363static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10364{
10365 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010366
Joe Perches63c3a662011-04-26 08:12:10 +000010367 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
Matt Carlson8d018622007-12-20 20:05:44 -080010368
Steve Glendinninge18ce342008-12-16 02:00:00 -080010369 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -080010370 epause->rx_pause = 1;
10371 else
10372 epause->rx_pause = 0;
10373
Steve Glendinninge18ce342008-12-16 02:00:00 -080010374 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -080010375 epause->tx_pause = 1;
10376 else
10377 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010378}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010379
Linus Torvalds1da177e2005-04-16 15:20:36 -070010380static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10381{
10382 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010383 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010384
Joe Perches63c3a662011-04-26 08:12:10 +000010385 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson27121682010-02-17 15:16:57 +000010386 u32 newadv;
10387 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010388
Matt Carlson27121682010-02-17 15:16:57 +000010389 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010390
Matt Carlson27121682010-02-17 15:16:57 +000010391 if (!(phydev->supported & SUPPORTED_Pause) ||
10392 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
Nicolas Kaiser2259dca2010-10-07 23:29:27 +000010393 (epause->rx_pause != epause->tx_pause)))
Matt Carlson27121682010-02-17 15:16:57 +000010394 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010395
Matt Carlson27121682010-02-17 15:16:57 +000010396 tp->link_config.flowctrl = 0;
10397 if (epause->rx_pause) {
10398 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010399
Matt Carlson27121682010-02-17 15:16:57 +000010400 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -080010401 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +000010402 newadv = ADVERTISED_Pause;
10403 } else
10404 newadv = ADVERTISED_Pause |
10405 ADVERTISED_Asym_Pause;
10406 } else if (epause->tx_pause) {
10407 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10408 newadv = ADVERTISED_Asym_Pause;
10409 } else
10410 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010411
Matt Carlson27121682010-02-17 15:16:57 +000010412 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010413 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010414 else
Joe Perches63c3a662011-04-26 08:12:10 +000010415 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlson27121682010-02-17 15:16:57 +000010416
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010417 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson27121682010-02-17 15:16:57 +000010418 u32 oldadv = phydev->advertising &
10419 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10420 if (oldadv != newadv) {
10421 phydev->advertising &=
10422 ~(ADVERTISED_Pause |
10423 ADVERTISED_Asym_Pause);
10424 phydev->advertising |= newadv;
10425 if (phydev->autoneg) {
10426 /*
10427 * Always renegotiate the link to
10428 * inform our link partner of our
10429 * flow control settings, even if the
10430 * flow control is forced. Let
10431 * tg3_adjust_link() do the final
10432 * flow control setup.
10433 */
10434 return phy_start_aneg(phydev);
10435 }
10436 }
10437
10438 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010439 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +000010440 } else {
10441 tp->link_config.orig_advertising &=
10442 ~(ADVERTISED_Pause |
10443 ADVERTISED_Asym_Pause);
10444 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010445 }
10446 } else {
10447 int irq_sync = 0;
10448
10449 if (netif_running(dev)) {
10450 tg3_netif_stop(tp);
10451 irq_sync = 1;
10452 }
10453
10454 tg3_full_lock(tp, irq_sync);
10455
10456 if (epause->autoneg)
Joe Perches63c3a662011-04-26 08:12:10 +000010457 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010458 else
Joe Perches63c3a662011-04-26 08:12:10 +000010459 tg3_flag_clear(tp, PAUSE_AUTONEG);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010460 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010461 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010462 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010463 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010464 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -080010465 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010466 else
Steve Glendinninge18ce342008-12-16 02:00:00 -080010467 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010468
10469 if (netif_running(dev)) {
10470 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10471 err = tg3_restart_hw(tp, 1);
10472 if (!err)
10473 tg3_netif_start(tp);
10474 }
10475
10476 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010477 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010478
Michael Chanb9ec6c12006-07-25 16:37:27 -070010479 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010480}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010481
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010482static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010483{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010484 switch (sset) {
10485 case ETH_SS_TEST:
10486 return TG3_NUM_TEST;
10487 case ETH_SS_STATS:
10488 return TG3_NUM_STATS;
10489 default:
10490 return -EOPNOTSUPP;
10491 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010492}
10493
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010494static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010495{
10496 switch (stringset) {
10497 case ETH_SS_STATS:
10498 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10499 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010500 case ETH_SS_TEST:
10501 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10502 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010503 default:
10504 WARN_ON(1); /* we need a WARN() */
10505 break;
10506 }
10507}
10508
stephen hemminger81b87092011-04-04 08:43:50 +000010509static int tg3_set_phys_id(struct net_device *dev,
10510 enum ethtool_phys_id_state state)
Michael Chan4009a932005-09-05 17:52:54 -070010511{
10512 struct tg3 *tp = netdev_priv(dev);
Michael Chan4009a932005-09-05 17:52:54 -070010513
10514 if (!netif_running(tp->dev))
10515 return -EAGAIN;
10516
stephen hemminger81b87092011-04-04 08:43:50 +000010517 switch (state) {
10518 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +000010519 return 1; /* cycle on/off once per second */
Michael Chan4009a932005-09-05 17:52:54 -070010520
stephen hemminger81b87092011-04-04 08:43:50 +000010521 case ETHTOOL_ID_ON:
10522 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10523 LED_CTRL_1000MBPS_ON |
10524 LED_CTRL_100MBPS_ON |
10525 LED_CTRL_10MBPS_ON |
10526 LED_CTRL_TRAFFIC_OVERRIDE |
10527 LED_CTRL_TRAFFIC_BLINK |
10528 LED_CTRL_TRAFFIC_LED);
10529 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010530
stephen hemminger81b87092011-04-04 08:43:50 +000010531 case ETHTOOL_ID_OFF:
10532 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10533 LED_CTRL_TRAFFIC_OVERRIDE);
10534 break;
Michael Chan4009a932005-09-05 17:52:54 -070010535
stephen hemminger81b87092011-04-04 08:43:50 +000010536 case ETHTOOL_ID_INACTIVE:
10537 tw32(MAC_LED_CTRL, tp->led_ctrl);
10538 break;
Michael Chan4009a932005-09-05 17:52:54 -070010539 }
stephen hemminger81b87092011-04-04 08:43:50 +000010540
Michael Chan4009a932005-09-05 17:52:54 -070010541 return 0;
10542}
10543
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010544static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010545 struct ethtool_stats *estats, u64 *tmp_stats)
10546{
10547 struct tg3 *tp = netdev_priv(dev);
10548 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10549}
10550
Matt Carlson535a4902011-07-20 10:20:56 +000010551static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
Matt Carlsonc3e94502011-04-13 11:05:08 +000010552{
10553 int i;
10554 __be32 *buf;
10555 u32 offset = 0, len = 0;
10556 u32 magic, val;
10557
Joe Perches63c3a662011-04-26 08:12:10 +000010558 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
Matt Carlsonc3e94502011-04-13 11:05:08 +000010559 return NULL;
10560
10561 if (magic == TG3_EEPROM_MAGIC) {
10562 for (offset = TG3_NVM_DIR_START;
10563 offset < TG3_NVM_DIR_END;
10564 offset += TG3_NVM_DIRENT_SIZE) {
10565 if (tg3_nvram_read(tp, offset, &val))
10566 return NULL;
10567
10568 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10569 TG3_NVM_DIRTYPE_EXTVPD)
10570 break;
10571 }
10572
10573 if (offset != TG3_NVM_DIR_END) {
10574 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10575 if (tg3_nvram_read(tp, offset + 4, &offset))
10576 return NULL;
10577
10578 offset = tg3_nvram_logical_addr(tp, offset);
10579 }
10580 }
10581
10582 if (!offset || !len) {
10583 offset = TG3_NVM_VPD_OFF;
10584 len = TG3_NVM_VPD_LEN;
10585 }
10586
10587 buf = kmalloc(len, GFP_KERNEL);
10588 if (buf == NULL)
10589 return NULL;
10590
10591 if (magic == TG3_EEPROM_MAGIC) {
10592 for (i = 0; i < len; i += 4) {
10593 /* The data is in little-endian format in NVRAM.
10594 * Use the big-endian read routines to preserve
10595 * the byte order as it exists in NVRAM.
10596 */
10597 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10598 goto error;
10599 }
10600 } else {
10601 u8 *ptr;
10602 ssize_t cnt;
10603 unsigned int pos = 0;
10604
10605 ptr = (u8 *)&buf[0];
10606 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10607 cnt = pci_read_vpd(tp->pdev, pos,
10608 len - pos, ptr);
10609 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10610 cnt = 0;
10611 else if (cnt < 0)
10612 goto error;
10613 }
10614 if (pos != len)
10615 goto error;
10616 }
10617
Matt Carlson535a4902011-07-20 10:20:56 +000010618 *vpdlen = len;
10619
Matt Carlsonc3e94502011-04-13 11:05:08 +000010620 return buf;
10621
10622error:
10623 kfree(buf);
10624 return NULL;
10625}
10626
Michael Chan566f86a2005-05-29 14:56:58 -070010627#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010628#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10629#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10630#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Matt Carlson727a6d92011-06-13 13:38:58 +000010631#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10632#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
Matt Carlsonbda18fa2011-07-20 10:20:57 +000010633#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
Michael Chanb16250e2006-09-27 16:10:14 -070010634#define NVRAM_SELFBOOT_HW_SIZE 0x20
10635#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010636
10637static int tg3_test_nvram(struct tg3 *tp)
10638{
Matt Carlson535a4902011-07-20 10:20:56 +000010639 u32 csum, magic, len;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010640 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010641 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010642
Joe Perches63c3a662011-04-26 08:12:10 +000010643 if (tg3_flag(tp, NO_NVRAM))
Matt Carlsondf259d82009-04-20 06:57:14 +000010644 return 0;
10645
Matt Carlsone4f34112009-02-25 14:25:00 +000010646 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010647 return -EIO;
10648
Michael Chan1b277772006-03-20 22:27:48 -080010649 if (magic == TG3_EEPROM_MAGIC)
10650 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010651 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010652 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10653 TG3_EEPROM_SB_FORMAT_1) {
10654 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10655 case TG3_EEPROM_SB_REVISION_0:
10656 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10657 break;
10658 case TG3_EEPROM_SB_REVISION_2:
10659 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10660 break;
10661 case TG3_EEPROM_SB_REVISION_3:
10662 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10663 break;
Matt Carlson727a6d92011-06-13 13:38:58 +000010664 case TG3_EEPROM_SB_REVISION_4:
10665 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10666 break;
10667 case TG3_EEPROM_SB_REVISION_5:
10668 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10669 break;
10670 case TG3_EEPROM_SB_REVISION_6:
10671 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10672 break;
Matt Carlsona5767de2007-11-12 21:10:58 -080010673 default:
Matt Carlson727a6d92011-06-13 13:38:58 +000010674 return -EIO;
Matt Carlsona5767de2007-11-12 21:10:58 -080010675 }
10676 } else
Michael Chan1b277772006-03-20 22:27:48 -080010677 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010678 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10679 size = NVRAM_SELFBOOT_HW_SIZE;
10680 else
Michael Chan1b277772006-03-20 22:27:48 -080010681 return -EIO;
10682
10683 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010684 if (buf == NULL)
10685 return -ENOMEM;
10686
Michael Chan1b277772006-03-20 22:27:48 -080010687 err = -EIO;
10688 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010689 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10690 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010691 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010692 }
Michael Chan1b277772006-03-20 22:27:48 -080010693 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010694 goto out;
10695
Michael Chan1b277772006-03-20 22:27:48 -080010696 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010697 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010698 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010699 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010700 u8 *buf8 = (u8 *) buf, csum8 = 0;
10701
Al Virob9fc7dc2007-12-17 22:59:57 -080010702 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010703 TG3_EEPROM_SB_REVISION_2) {
10704 /* For rev 2, the csum doesn't include the MBA. */
10705 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10706 csum8 += buf8[i];
10707 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10708 csum8 += buf8[i];
10709 } else {
10710 for (i = 0; i < size; i++)
10711 csum8 += buf8[i];
10712 }
Michael Chan1b277772006-03-20 22:27:48 -080010713
Adrian Bunkad96b482006-04-05 22:21:04 -070010714 if (csum8 == 0) {
10715 err = 0;
10716 goto out;
10717 }
10718
10719 err = -EIO;
10720 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010721 }
Michael Chan566f86a2005-05-29 14:56:58 -070010722
Al Virob9fc7dc2007-12-17 22:59:57 -080010723 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010724 TG3_EEPROM_MAGIC_HW) {
10725 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010726 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010727 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010728
10729 /* Separate the parity bits and the data bytes. */
10730 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10731 if ((i == 0) || (i == 8)) {
10732 int l;
10733 u8 msk;
10734
10735 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10736 parity[k++] = buf8[i] & msk;
10737 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010738 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010739 int l;
10740 u8 msk;
10741
10742 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10743 parity[k++] = buf8[i] & msk;
10744 i++;
10745
10746 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10747 parity[k++] = buf8[i] & msk;
10748 i++;
10749 }
10750 data[j++] = buf8[i];
10751 }
10752
10753 err = -EIO;
10754 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10755 u8 hw8 = hweight8(data[i]);
10756
10757 if ((hw8 & 0x1) && parity[i])
10758 goto out;
10759 else if (!(hw8 & 0x1) && !parity[i])
10760 goto out;
10761 }
10762 err = 0;
10763 goto out;
10764 }
10765
Matt Carlson01c3a392011-03-09 16:58:20 +000010766 err = -EIO;
10767
Michael Chan566f86a2005-05-29 14:56:58 -070010768 /* Bootstrap checksum at offset 0x10 */
10769 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlson01c3a392011-03-09 16:58:20 +000010770 if (csum != le32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010771 goto out;
10772
10773 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10774 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlson01c3a392011-03-09 16:58:20 +000010775 if (csum != le32_to_cpu(buf[0xfc/4]))
Matt Carlsona9dc5292009-02-25 14:25:30 +000010776 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010777
Matt Carlsonc3e94502011-04-13 11:05:08 +000010778 kfree(buf);
10779
Matt Carlson535a4902011-07-20 10:20:56 +000010780 buf = tg3_vpd_readblock(tp, &len);
Matt Carlsonc3e94502011-04-13 11:05:08 +000010781 if (!buf)
10782 return -ENOMEM;
Matt Carlsond4894f32011-03-09 16:58:21 +000010783
Matt Carlson535a4902011-07-20 10:20:56 +000010784 i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
Matt Carlsond4894f32011-03-09 16:58:21 +000010785 if (i > 0) {
10786 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10787 if (j < 0)
10788 goto out;
10789
Matt Carlson535a4902011-07-20 10:20:56 +000010790 if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
Matt Carlsond4894f32011-03-09 16:58:21 +000010791 goto out;
10792
10793 i += PCI_VPD_LRDT_TAG_SIZE;
10794 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10795 PCI_VPD_RO_KEYWORD_CHKSUM);
10796 if (j > 0) {
10797 u8 csum8 = 0;
10798
10799 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10800
10801 for (i = 0; i <= j; i++)
10802 csum8 += ((u8 *)buf)[i];
10803
10804 if (csum8)
10805 goto out;
10806 }
10807 }
10808
Michael Chan566f86a2005-05-29 14:56:58 -070010809 err = 0;
10810
10811out:
10812 kfree(buf);
10813 return err;
10814}
10815
Michael Chanca430072005-05-29 14:57:23 -070010816#define TG3_SERDES_TIMEOUT_SEC 2
10817#define TG3_COPPER_TIMEOUT_SEC 6
10818
10819static int tg3_test_link(struct tg3 *tp)
10820{
10821 int i, max;
10822
10823 if (!netif_running(tp->dev))
10824 return -ENODEV;
10825
Matt Carlsonf07e9af2010-08-02 11:26:07 +000010826 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010827 max = TG3_SERDES_TIMEOUT_SEC;
10828 else
10829 max = TG3_COPPER_TIMEOUT_SEC;
10830
10831 for (i = 0; i < max; i++) {
10832 if (netif_carrier_ok(tp->dev))
10833 return 0;
10834
10835 if (msleep_interruptible(1000))
10836 break;
10837 }
10838
10839 return -EIO;
10840}
10841
Michael Chana71116d2005-05-29 14:58:11 -070010842/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010843static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010844{
Michael Chanb16250e2006-09-27 16:10:14 -070010845 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010846 u32 offset, read_mask, write_mask, val, save_val, read_val;
10847 static struct {
10848 u16 offset;
10849 u16 flags;
10850#define TG3_FL_5705 0x1
10851#define TG3_FL_NOT_5705 0x2
10852#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010853#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010854 u32 read_mask;
10855 u32 write_mask;
10856 } reg_tbl[] = {
10857 /* MAC Control Registers */
10858 { MAC_MODE, TG3_FL_NOT_5705,
10859 0x00000000, 0x00ef6f8c },
10860 { MAC_MODE, TG3_FL_5705,
10861 0x00000000, 0x01ef6b8c },
10862 { MAC_STATUS, TG3_FL_NOT_5705,
10863 0x03800107, 0x00000000 },
10864 { MAC_STATUS, TG3_FL_5705,
10865 0x03800100, 0x00000000 },
10866 { MAC_ADDR_0_HIGH, 0x0000,
10867 0x00000000, 0x0000ffff },
10868 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010869 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010870 { MAC_RX_MTU_SIZE, 0x0000,
10871 0x00000000, 0x0000ffff },
10872 { MAC_TX_MODE, 0x0000,
10873 0x00000000, 0x00000070 },
10874 { MAC_TX_LENGTHS, 0x0000,
10875 0x00000000, 0x00003fff },
10876 { MAC_RX_MODE, TG3_FL_NOT_5705,
10877 0x00000000, 0x000007fc },
10878 { MAC_RX_MODE, TG3_FL_5705,
10879 0x00000000, 0x000007dc },
10880 { MAC_HASH_REG_0, 0x0000,
10881 0x00000000, 0xffffffff },
10882 { MAC_HASH_REG_1, 0x0000,
10883 0x00000000, 0xffffffff },
10884 { MAC_HASH_REG_2, 0x0000,
10885 0x00000000, 0xffffffff },
10886 { MAC_HASH_REG_3, 0x0000,
10887 0x00000000, 0xffffffff },
10888
10889 /* Receive Data and Receive BD Initiator Control Registers. */
10890 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10891 0x00000000, 0xffffffff },
10892 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10893 0x00000000, 0xffffffff },
10894 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10895 0x00000000, 0x00000003 },
10896 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10897 0x00000000, 0xffffffff },
10898 { RCVDBDI_STD_BD+0, 0x0000,
10899 0x00000000, 0xffffffff },
10900 { RCVDBDI_STD_BD+4, 0x0000,
10901 0x00000000, 0xffffffff },
10902 { RCVDBDI_STD_BD+8, 0x0000,
10903 0x00000000, 0xffff0002 },
10904 { RCVDBDI_STD_BD+0xc, 0x0000,
10905 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010906
Michael Chana71116d2005-05-29 14:58:11 -070010907 /* Receive BD Initiator Control Registers. */
10908 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10909 0x00000000, 0xffffffff },
10910 { RCVBDI_STD_THRESH, TG3_FL_5705,
10911 0x00000000, 0x000003ff },
10912 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10913 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010914
Michael Chana71116d2005-05-29 14:58:11 -070010915 /* Host Coalescing Control Registers. */
10916 { HOSTCC_MODE, TG3_FL_NOT_5705,
10917 0x00000000, 0x00000004 },
10918 { HOSTCC_MODE, TG3_FL_5705,
10919 0x00000000, 0x000000f6 },
10920 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10921 0x00000000, 0xffffffff },
10922 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10923 0x00000000, 0x000003ff },
10924 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10925 0x00000000, 0xffffffff },
10926 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10927 0x00000000, 0x000003ff },
10928 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10929 0x00000000, 0xffffffff },
10930 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10931 0x00000000, 0x000000ff },
10932 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10933 0x00000000, 0xffffffff },
10934 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10935 0x00000000, 0x000000ff },
10936 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10937 0x00000000, 0xffffffff },
10938 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10939 0x00000000, 0xffffffff },
10940 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10941 0x00000000, 0xffffffff },
10942 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10943 0x00000000, 0x000000ff },
10944 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10945 0x00000000, 0xffffffff },
10946 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10947 0x00000000, 0x000000ff },
10948 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10949 0x00000000, 0xffffffff },
10950 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10951 0x00000000, 0xffffffff },
10952 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10953 0x00000000, 0xffffffff },
10954 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10955 0x00000000, 0xffffffff },
10956 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10957 0x00000000, 0xffffffff },
10958 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10959 0xffffffff, 0x00000000 },
10960 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10961 0xffffffff, 0x00000000 },
10962
10963 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010964 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010965 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010966 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010967 0x00000000, 0x007fffff },
10968 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10969 0x00000000, 0x0000003f },
10970 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10971 0x00000000, 0x000001ff },
10972 { BUFMGR_MB_HIGH_WATER, 0x0000,
10973 0x00000000, 0x000001ff },
10974 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10975 0xffffffff, 0x00000000 },
10976 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10977 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010978
Michael Chana71116d2005-05-29 14:58:11 -070010979 /* Mailbox Registers */
10980 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10981 0x00000000, 0x000001ff },
10982 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10983 0x00000000, 0x000001ff },
10984 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10985 0x00000000, 0x000007ff },
10986 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10987 0x00000000, 0x000001ff },
10988
10989 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10990 };
10991
Michael Chanb16250e2006-09-27 16:10:14 -070010992 is_5705 = is_5750 = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000010993 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chana71116d2005-05-29 14:58:11 -070010994 is_5705 = 1;
Joe Perches63c3a662011-04-26 08:12:10 +000010995 if (tg3_flag(tp, 5750_PLUS))
Michael Chanb16250e2006-09-27 16:10:14 -070010996 is_5750 = 1;
10997 }
Michael Chana71116d2005-05-29 14:58:11 -070010998
10999 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
11000 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
11001 continue;
11002
11003 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
11004 continue;
11005
Joe Perches63c3a662011-04-26 08:12:10 +000011006 if (tg3_flag(tp, IS_5788) &&
Michael Chana71116d2005-05-29 14:58:11 -070011007 (reg_tbl[i].flags & TG3_FL_NOT_5788))
11008 continue;
11009
Michael Chanb16250e2006-09-27 16:10:14 -070011010 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
11011 continue;
11012
Michael Chana71116d2005-05-29 14:58:11 -070011013 offset = (u32) reg_tbl[i].offset;
11014 read_mask = reg_tbl[i].read_mask;
11015 write_mask = reg_tbl[i].write_mask;
11016
11017 /* Save the original register content */
11018 save_val = tr32(offset);
11019
11020 /* Determine the read-only value. */
11021 read_val = save_val & read_mask;
11022
11023 /* Write zero to the register, then make sure the read-only bits
11024 * are not changed and the read/write bits are all zeros.
11025 */
11026 tw32(offset, 0);
11027
11028 val = tr32(offset);
11029
11030 /* Test the read-only and read/write bits. */
11031 if (((val & read_mask) != read_val) || (val & write_mask))
11032 goto out;
11033
11034 /* Write ones to all the bits defined by RdMask and WrMask, then
11035 * make sure the read-only bits are not changed and the
11036 * read/write bits are all ones.
11037 */
11038 tw32(offset, read_mask | write_mask);
11039
11040 val = tr32(offset);
11041
11042 /* Test the read-only bits. */
11043 if ((val & read_mask) != read_val)
11044 goto out;
11045
11046 /* Test the read/write bits. */
11047 if ((val & write_mask) != write_mask)
11048 goto out;
11049
11050 tw32(offset, save_val);
11051 }
11052
11053 return 0;
11054
11055out:
Michael Chan9f88f292006-12-07 00:22:54 -080011056 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000011057 netdev_err(tp->dev,
11058 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070011059 tw32(offset, save_val);
11060 return -EIO;
11061}
11062
Michael Chan7942e1d2005-05-29 14:58:36 -070011063static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
11064{
Arjan van de Venf71e1302006-03-03 21:33:57 -050011065 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070011066 int i;
11067 u32 j;
11068
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020011069 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070011070 for (j = 0; j < len; j += 4) {
11071 u32 val;
11072
11073 tg3_write_mem(tp, offset + j, test_pattern[i]);
11074 tg3_read_mem(tp, offset + j, &val);
11075 if (val != test_pattern[i])
11076 return -EIO;
11077 }
11078 }
11079 return 0;
11080}
11081
11082static int tg3_test_memory(struct tg3 *tp)
11083{
11084 static struct mem_entry {
11085 u32 offset;
11086 u32 len;
11087 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080011088 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070011089 { 0x00002000, 0x1c000},
11090 { 0xffffffff, 0x00000}
11091 }, mem_tbl_5705[] = {
11092 { 0x00000100, 0x0000c},
11093 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070011094 { 0x00004000, 0x00800},
11095 { 0x00006000, 0x01000},
11096 { 0x00008000, 0x02000},
11097 { 0x00010000, 0x0e000},
11098 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080011099 }, mem_tbl_5755[] = {
11100 { 0x00000200, 0x00008},
11101 { 0x00004000, 0x00800},
11102 { 0x00006000, 0x00800},
11103 { 0x00008000, 0x02000},
11104 { 0x00010000, 0x0c000},
11105 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070011106 }, mem_tbl_5906[] = {
11107 { 0x00000200, 0x00008},
11108 { 0x00004000, 0x00400},
11109 { 0x00006000, 0x00400},
11110 { 0x00008000, 0x01000},
11111 { 0x00010000, 0x01000},
11112 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011113 }, mem_tbl_5717[] = {
11114 { 0x00000200, 0x00008},
11115 { 0x00010000, 0x0a000},
11116 { 0x00020000, 0x13c00},
11117 { 0xffffffff, 0x00000}
11118 }, mem_tbl_57765[] = {
11119 { 0x00000200, 0x00008},
11120 { 0x00004000, 0x00800},
11121 { 0x00006000, 0x09800},
11122 { 0x00010000, 0x0a000},
11123 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070011124 };
11125 struct mem_entry *mem_tbl;
11126 int err = 0;
11127 int i;
11128
Joe Perches63c3a662011-04-26 08:12:10 +000011129 if (tg3_flag(tp, 5717_PLUS))
Matt Carlson8b5a6c42010-01-20 16:58:06 +000011130 mem_tbl = mem_tbl_5717;
11131 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
11132 mem_tbl = mem_tbl_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000011133 else if (tg3_flag(tp, 5755_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011134 mem_tbl = mem_tbl_5755;
11135 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11136 mem_tbl = mem_tbl_5906;
Joe Perches63c3a662011-04-26 08:12:10 +000011137 else if (tg3_flag(tp, 5705_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080011138 mem_tbl = mem_tbl_5705;
11139 else
Michael Chan7942e1d2005-05-29 14:58:36 -070011140 mem_tbl = mem_tbl_570x;
11141
11142 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000011143 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
11144 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070011145 break;
11146 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011147
Michael Chan7942e1d2005-05-29 14:58:36 -070011148 return err;
11149}
11150
Michael Chan9f40dea2005-09-05 17:53:06 -070011151#define TG3_MAC_LOOPBACK 0
11152#define TG3_PHY_LOOPBACK 1
Matt Carlsonbb158d62011-04-25 12:42:47 +000011153#define TG3_TSO_LOOPBACK 2
11154
11155#define TG3_TSO_MSS 500
11156
11157#define TG3_TSO_IP_HDR_LEN 20
11158#define TG3_TSO_TCP_HDR_LEN 20
11159#define TG3_TSO_TCP_OPT_LEN 12
11160
11161static const u8 tg3_tso_header[] = {
111620x08, 0x00,
111630x45, 0x00, 0x00, 0x00,
111640x00, 0x00, 0x40, 0x00,
111650x40, 0x06, 0x00, 0x00,
111660x0a, 0x00, 0x00, 0x01,
111670x0a, 0x00, 0x00, 0x02,
111680x0d, 0x00, 0xe0, 0x00,
111690x00, 0x00, 0x01, 0x00,
111700x00, 0x00, 0x02, 0x00,
111710x80, 0x10, 0x10, 0x00,
111720x14, 0x09, 0x00, 0x00,
111730x01, 0x01, 0x08, 0x0a,
111740x11, 0x11, 0x11, 0x11,
111750x11, 0x11, 0x11, 0x11,
11176};
Michael Chan9f40dea2005-09-05 17:53:06 -070011177
Matt Carlson4852a862011-04-13 11:05:07 +000011178static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070011179{
Michael Chan9f40dea2005-09-05 17:53:06 -070011180 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonbb158d62011-04-25 12:42:47 +000011181 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
Michael Chanc76949a2005-05-29 14:58:59 -070011182 struct sk_buff *skb, *rx_skb;
11183 u8 *tx_data;
11184 dma_addr_t map;
11185 int num_pkts, tx_len, rx_len, i, err;
11186 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000011187 struct tg3_napi *tnapi, *rnapi;
Matt Carlson8fea32b2010-09-15 08:59:58 +000011188 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
Michael Chanc76949a2005-05-29 14:58:59 -070011189
Matt Carlsonc8873402010-02-12 14:47:11 +000011190 tnapi = &tp->napi[0];
11191 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011192 if (tp->irq_cnt > 1) {
Joe Perches63c3a662011-04-26 08:12:10 +000011193 if (tg3_flag(tp, ENABLE_RSS))
Matt Carlson1da85aa2010-09-30 10:34:34 +000011194 rnapi = &tp->napi[1];
Joe Perches63c3a662011-04-26 08:12:10 +000011195 if (tg3_flag(tp, ENABLE_TSS))
Matt Carlsonc8873402010-02-12 14:47:11 +000011196 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000011197 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011198 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000011199
Michael Chan9f40dea2005-09-05 17:53:06 -070011200 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070011201 /* HW errata - mac loopback fails in some cases on 5780.
11202 * Normal traffic and PHY loopback are not affected by
Matt Carlsonaba49f22011-01-25 15:58:53 +000011203 * errata. Also, the MAC loopback test is deprecated for
11204 * all newer ASIC revisions.
Michael Chanc94e3942005-09-27 12:12:42 -070011205 */
Matt Carlsonaba49f22011-01-25 15:58:53 +000011206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011207 tg3_flag(tp, CPMU_PRESENT))
Michael Chanc94e3942005-09-27 12:12:42 -070011208 return 0;
11209
Matt Carlson49692ca2011-01-25 15:58:52 +000011210 mac_mode = tp->mac_mode &
11211 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11212 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
Joe Perches63c3a662011-04-26 08:12:10 +000011213 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011214 mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011215 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
Michael Chan3f7045c2006-09-27 16:02:29 -070011216 mac_mode |= MAC_MODE_PORT_MODE_MII;
11217 else
11218 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070011219 tw32(MAC_MODE, mac_mode);
Matt Carlsonbb158d62011-04-25 12:42:47 +000011220 } else {
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011221 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson7f97a4b2009-08-25 10:10:03 +000011222 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080011223 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11224 } else
11225 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070011226
Matt Carlson9ef8ca92007-07-11 19:48:29 -070011227 tg3_phy_toggle_automdix(tp, 0);
11228
Michael Chan3f7045c2006-09-27 16:02:29 -070011229 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070011230 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080011231
Matt Carlson49692ca2011-01-25 15:58:52 +000011232 mac_mode = tp->mac_mode &
11233 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011234 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000011235 tg3_writephy(tp, MII_TG3_FET_PTEST,
11236 MII_TG3_FET_PTEST_FRC_TX_LINK |
11237 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11238 /* The write needs to be flushed for the AC131 */
11239 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11240 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080011241 mac_mode |= MAC_MODE_PORT_MODE_MII;
11242 } else
11243 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070011244
Michael Chanc94e3942005-09-27 12:12:42 -070011245 /* reset to prevent losing 1st rx packet intermittently */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011246 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
Michael Chanc94e3942005-09-27 12:12:42 -070011247 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11248 udelay(10);
11249 tw32_f(MAC_RX_MODE, tp->rx_mode);
11250 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011251 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000011252 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11253 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011254 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000011255 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070011256 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080011257 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11258 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11259 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011260 tw32(MAC_MODE, mac_mode);
Matt Carlson49692ca2011-01-25 15:58:52 +000011261
11262 /* Wait for link */
11263 for (i = 0; i < 100; i++) {
11264 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11265 break;
11266 mdelay(1);
11267 }
Matt Carlson859a588792010-04-05 10:19:28 +000011268 }
Michael Chanc76949a2005-05-29 14:58:59 -070011269
11270 err = -EIO;
11271
Matt Carlson4852a862011-04-13 11:05:07 +000011272 tx_len = pktsz;
David S. Millera20e9c62006-07-31 22:38:16 -070011273 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070011274 if (!skb)
11275 return -ENOMEM;
11276
Michael Chanc76949a2005-05-29 14:58:59 -070011277 tx_data = skb_put(skb, tx_len);
11278 memcpy(tx_data, tp->dev->dev_addr, 6);
11279 memset(tx_data + 6, 0x0, 8);
11280
Matt Carlson4852a862011-04-13 11:05:07 +000011281 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
Michael Chanc76949a2005-05-29 14:58:59 -070011282
Matt Carlsonbb158d62011-04-25 12:42:47 +000011283 if (loopback_mode == TG3_TSO_LOOPBACK) {
11284 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11285
11286 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11287 TG3_TSO_TCP_OPT_LEN;
11288
11289 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11290 sizeof(tg3_tso_header));
11291 mss = TG3_TSO_MSS;
11292
11293 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11294 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11295
11296 /* Set the total length field in the IP header */
11297 iph->tot_len = htons((u16)(mss + hdr_len));
11298
11299 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11300 TXD_FLAG_CPU_POST_DMA);
11301
Joe Perches63c3a662011-04-26 08:12:10 +000011302 if (tg3_flag(tp, HW_TSO_1) ||
11303 tg3_flag(tp, HW_TSO_2) ||
11304 tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011305 struct tcphdr *th;
11306 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11307 th = (struct tcphdr *)&tx_data[val];
11308 th->check = 0;
11309 } else
11310 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11311
Joe Perches63c3a662011-04-26 08:12:10 +000011312 if (tg3_flag(tp, HW_TSO_3)) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011313 mss |= (hdr_len & 0xc) << 12;
11314 if (hdr_len & 0x10)
11315 base_flags |= 0x00000010;
11316 base_flags |= (hdr_len & 0x3e0) << 5;
Joe Perches63c3a662011-04-26 08:12:10 +000011317 } else if (tg3_flag(tp, HW_TSO_2))
Matt Carlsonbb158d62011-04-25 12:42:47 +000011318 mss |= hdr_len << 9;
Joe Perches63c3a662011-04-26 08:12:10 +000011319 else if (tg3_flag(tp, HW_TSO_1) ||
Matt Carlsonbb158d62011-04-25 12:42:47 +000011320 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11321 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11322 } else {
11323 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11324 }
11325
11326 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11327 } else {
11328 num_pkts = 1;
11329 data_off = ETH_HLEN;
11330 }
11331
11332 for (i = data_off; i < tx_len; i++)
Michael Chanc76949a2005-05-29 14:58:59 -070011333 tx_data[i] = (u8) (i & 0xff);
11334
Alexander Duyckf4188d82009-12-02 16:48:38 +000011335 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11336 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000011337 dev_kfree_skb(skb);
11338 return -EIO;
11339 }
Michael Chanc76949a2005-05-29 14:58:59 -070011340
Matt Carlson0d681b22011-07-27 14:20:49 +000011341 val = tnapi->tx_prod;
11342 tnapi->tx_buffers[val].skb = skb;
11343 dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
11344
Michael Chanc76949a2005-05-29 14:58:59 -070011345 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011346 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011347
11348 udelay(10);
11349
Matt Carlson898a56f2009-08-28 14:02:40 +000011350 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070011351
Matt Carlson92cd3a12011-07-27 14:20:47 +000011352 tg3_tx_set_bd(tnapi, tnapi->tx_prod, map, tx_len,
11353 base_flags | TXD_FLAG_END, mss, 0);
Michael Chanc76949a2005-05-29 14:58:59 -070011354
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011355 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070011356
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011357 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11358 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070011359
11360 udelay(10);
11361
Matt Carlson303fc922009-11-02 14:27:34 +000011362 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11363 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070011364 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000011365 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070011366
11367 udelay(10);
11368
Matt Carlson898a56f2009-08-28 14:02:40 +000011369 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11370 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011371 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070011372 (rx_idx == (rx_start_idx + num_pkts)))
11373 break;
11374 }
11375
Matt Carlson0d681b22011-07-27 14:20:49 +000011376 tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
Michael Chanc76949a2005-05-29 14:58:59 -070011377 dev_kfree_skb(skb);
11378
Matt Carlsonf3f3f272009-08-28 14:03:21 +000011379 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070011380 goto out;
11381
11382 if (rx_idx != rx_start_idx + num_pkts)
11383 goto out;
11384
Matt Carlsonbb158d62011-04-25 12:42:47 +000011385 val = data_off;
11386 while (rx_idx != rx_start_idx) {
11387 desc = &rnapi->rx_rcb[rx_start_idx++];
11388 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11389 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
Michael Chanc76949a2005-05-29 14:58:59 -070011390
Matt Carlsonbb158d62011-04-25 12:42:47 +000011391 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11392 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
Matt Carlson4852a862011-04-13 11:05:07 +000011393 goto out;
Michael Chanc76949a2005-05-29 14:58:59 -070011394
Matt Carlsonbb158d62011-04-25 12:42:47 +000011395 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11396 - ETH_FCS_LEN;
11397
11398 if (loopback_mode != TG3_TSO_LOOPBACK) {
11399 if (rx_len != tx_len)
11400 goto out;
11401
11402 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11403 if (opaque_key != RXD_OPAQUE_RING_STD)
11404 goto out;
11405 } else {
11406 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11407 goto out;
11408 }
11409 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11410 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
Matt Carlson54e0a672011-05-19 12:12:50 +000011411 >> RXD_TCPCSUM_SHIFT != 0xffff) {
Matt Carlsonbb158d62011-04-25 12:42:47 +000011412 goto out;
11413 }
11414
11415 if (opaque_key == RXD_OPAQUE_RING_STD) {
11416 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11417 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11418 mapping);
11419 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11420 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11421 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11422 mapping);
11423 } else
Matt Carlson4852a862011-04-13 11:05:07 +000011424 goto out;
11425
Matt Carlsonbb158d62011-04-25 12:42:47 +000011426 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11427 PCI_DMA_FROMDEVICE);
11428
11429 for (i = data_off; i < rx_len; i++, val++) {
11430 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11431 goto out;
11432 }
Matt Carlson4852a862011-04-13 11:05:07 +000011433 }
11434
Michael Chanc76949a2005-05-29 14:58:59 -070011435 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011436
Michael Chanc76949a2005-05-29 14:58:59 -070011437 /* tg3_free_rings will unmap and free the rx_skb */
11438out:
11439 return err;
11440}
11441
Matt Carlson00c266b2011-04-25 12:42:46 +000011442#define TG3_STD_LOOPBACK_FAILED 1
11443#define TG3_JMB_LOOPBACK_FAILED 2
Matt Carlsonbb158d62011-04-25 12:42:47 +000011444#define TG3_TSO_LOOPBACK_FAILED 4
Matt Carlson00c266b2011-04-25 12:42:46 +000011445
11446#define TG3_MAC_LOOPBACK_SHIFT 0
11447#define TG3_PHY_LOOPBACK_SHIFT 4
Matt Carlsonbb158d62011-04-25 12:42:47 +000011448#define TG3_LOOPBACK_FAILED 0x00000077
Michael Chan9f40dea2005-09-05 17:53:06 -070011449
11450static int tg3_test_loopback(struct tg3 *tp)
11451{
11452 int err = 0;
Matt Carlsonab789042011-01-25 15:58:54 +000011453 u32 eee_cap, cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070011454
11455 if (!netif_running(tp->dev))
11456 return TG3_LOOPBACK_FAILED;
11457
Matt Carlsonab789042011-01-25 15:58:54 +000011458 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11459 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11460
Michael Chanb9ec6c12006-07-25 16:37:27 -070011461 err = tg3_reset_hw(tp, 1);
Matt Carlsonab789042011-01-25 15:58:54 +000011462 if (err) {
11463 err = TG3_LOOPBACK_FAILED;
11464 goto done;
11465 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011466
Joe Perches63c3a662011-04-26 08:12:10 +000011467 if (tg3_flag(tp, ENABLE_RSS)) {
Matt Carlson4a85f092011-04-20 07:57:37 +000011468 int i;
11469
11470 /* Reroute all rx packets to the 1st queue */
11471 for (i = MAC_RSS_INDIR_TBL_0;
11472 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11473 tw32(i, 0x0);
11474 }
11475
Matt Carlson6833c042008-11-21 17:18:59 -080011476 /* Turn off gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011477 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011478 tg3_phy_toggle_apd(tp, false);
11479
Joe Perches63c3a662011-04-26 08:12:10 +000011480 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011481 int i;
11482 u32 status;
11483
11484 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11485
11486 /* Wait for up to 40 microseconds to acquire lock. */
11487 for (i = 0; i < 4; i++) {
11488 status = tr32(TG3_CPMU_MUTEX_GNT);
11489 if (status == CPMU_MUTEX_GNT_DRIVER)
11490 break;
11491 udelay(10);
11492 }
11493
Matt Carlsonab789042011-01-25 15:58:54 +000011494 if (status != CPMU_MUTEX_GNT_DRIVER) {
11495 err = TG3_LOOPBACK_FAILED;
11496 goto done;
11497 }
Matt Carlson9936bcf2007-10-10 18:03:07 -070011498
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011499 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080011500 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070011501 tw32(TG3_CPMU_CTRL,
11502 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11503 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070011504 }
11505
Matt Carlson4852a862011-04-13 11:05:07 +000011506 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011507 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson9936bcf2007-10-10 18:03:07 -070011508
Joe Perches63c3a662011-04-26 08:12:10 +000011509 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011510 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011511 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
Matt Carlson4852a862011-04-13 11:05:07 +000011512
Joe Perches63c3a662011-04-26 08:12:10 +000011513 if (tg3_flag(tp, CPMU_PRESENT)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070011514 tw32(TG3_CPMU_CTRL, cpmuctrl);
11515
11516 /* Release the mutex */
11517 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11518 }
11519
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011520 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000011521 !tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson4852a862011-04-13 11:05:07 +000011522 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011523 err |= TG3_STD_LOOPBACK_FAILED <<
11524 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011525 if (tg3_flag(tp, TSO_CAPABLE) &&
Matt Carlsonbb158d62011-04-25 12:42:47 +000011526 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11527 err |= TG3_TSO_LOOPBACK_FAILED <<
11528 TG3_PHY_LOOPBACK_SHIFT;
Joe Perches63c3a662011-04-26 08:12:10 +000011529 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
Matt Carlson4852a862011-04-13 11:05:07 +000011530 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
Matt Carlson00c266b2011-04-25 12:42:46 +000011531 err |= TG3_JMB_LOOPBACK_FAILED <<
11532 TG3_PHY_LOOPBACK_SHIFT;
Michael Chan9f40dea2005-09-05 17:53:06 -070011533 }
11534
Matt Carlson6833c042008-11-21 17:18:59 -080011535 /* Re-enable gphy autopowerdown. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011536 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
Matt Carlson6833c042008-11-21 17:18:59 -080011537 tg3_phy_toggle_apd(tp, true);
11538
Matt Carlsonab789042011-01-25 15:58:54 +000011539done:
11540 tp->phy_flags |= eee_cap;
11541
Michael Chan9f40dea2005-09-05 17:53:06 -070011542 return err;
11543}
11544
Michael Chan4cafd3f2005-05-29 14:56:34 -070011545static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11546 u64 *data)
11547{
Michael Chan566f86a2005-05-29 14:56:58 -070011548 struct tg3 *tp = netdev_priv(dev);
11549
Matt Carlsonbed98292011-07-13 09:27:29 +000011550 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
11551 tg3_power_up(tp)) {
11552 etest->flags |= ETH_TEST_FL_FAILED;
11553 memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
11554 return;
11555 }
Michael Chanbc1c7562006-03-20 17:48:03 -080011556
Michael Chan566f86a2005-05-29 14:56:58 -070011557 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11558
11559 if (tg3_test_nvram(tp) != 0) {
11560 etest->flags |= ETH_TEST_FL_FAILED;
11561 data[0] = 1;
11562 }
Michael Chanca430072005-05-29 14:57:23 -070011563 if (tg3_test_link(tp) != 0) {
11564 etest->flags |= ETH_TEST_FL_FAILED;
11565 data[1] = 1;
11566 }
Michael Chana71116d2005-05-29 14:58:11 -070011567 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011568 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070011569
Michael Chanbbe832c2005-06-24 20:20:04 -070011570 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011571 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070011572 tg3_netif_stop(tp);
11573 irq_sync = 1;
11574 }
11575
11576 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070011577
11578 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080011579 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011580 tg3_halt_cpu(tp, RX_CPU_BASE);
Joe Perches63c3a662011-04-26 08:12:10 +000011581 if (!tg3_flag(tp, 5705_PLUS))
Michael Chana71116d2005-05-29 14:58:11 -070011582 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080011583 if (!err)
11584 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011585
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011586 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
Michael Chand9ab5ad12006-03-20 22:27:35 -080011587 tg3_phy_reset(tp);
11588
Michael Chana71116d2005-05-29 14:58:11 -070011589 if (tg3_test_registers(tp) != 0) {
11590 etest->flags |= ETH_TEST_FL_FAILED;
11591 data[2] = 1;
11592 }
Michael Chan7942e1d2005-05-29 14:58:36 -070011593 if (tg3_test_memory(tp) != 0) {
11594 etest->flags |= ETH_TEST_FL_FAILED;
11595 data[3] = 1;
11596 }
Michael Chan9f40dea2005-09-05 17:53:06 -070011597 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070011598 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070011599
David S. Millerf47c11e2005-06-24 20:18:35 -070011600 tg3_full_unlock(tp);
11601
Michael Chand4bc3922005-05-29 14:59:20 -070011602 if (tg3_test_interrupt(tp) != 0) {
11603 etest->flags |= ETH_TEST_FL_FAILED;
11604 data[5] = 1;
11605 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011606
11607 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070011608
Michael Chana71116d2005-05-29 14:58:11 -070011609 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11610 if (netif_running(dev)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011611 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011612 err2 = tg3_restart_hw(tp, 1);
11613 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070011614 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011615 }
David S. Millerf47c11e2005-06-24 20:18:35 -070011616
11617 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011618
11619 if (irq_sync && !err2)
11620 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070011621 }
Matt Carlson80096062010-08-02 11:26:06 +000011622 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000011623 tg3_power_down(tp);
Michael Chanbc1c7562006-03-20 17:48:03 -080011624
Michael Chan4cafd3f2005-05-29 14:56:34 -070011625}
11626
Linus Torvalds1da177e2005-04-16 15:20:36 -070011627static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11628{
11629 struct mii_ioctl_data *data = if_mii(ifr);
11630 struct tg3 *tp = netdev_priv(dev);
11631 int err;
11632
Joe Perches63c3a662011-04-26 08:12:10 +000011633 if (tg3_flag(tp, USE_PHYLIB)) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011634 struct phy_device *phydev;
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011635 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011636 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000011637 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000011638 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011639 }
11640
Matt Carlson33f401a2010-04-05 10:19:27 +000011641 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011642 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000011643 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011644
11645 /* fallthru */
11646 case SIOCGMIIREG: {
11647 u32 mii_regval;
11648
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011649 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011650 break; /* We have no PHY */
11651
Matt Carlson34eea5a2011-04-20 07:57:38 +000011652 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011653 return -EAGAIN;
11654
David S. Millerf47c11e2005-06-24 20:18:35 -070011655 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011656 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070011657 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011658
11659 data->val_out = mii_regval;
11660
11661 return err;
11662 }
11663
11664 case SIOCSMIIREG:
Matt Carlsonf07e9af2010-08-02 11:26:07 +000011665 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011666 break; /* We have no PHY */
11667
Matt Carlson34eea5a2011-04-20 07:57:38 +000011668 if (!netif_running(dev))
Michael Chanbc1c7562006-03-20 17:48:03 -080011669 return -EAGAIN;
11670
David S. Millerf47c11e2005-06-24 20:18:35 -070011671 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011672 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070011673 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011674
11675 return err;
11676
11677 default:
11678 /* do nothing */
11679 break;
11680 }
11681 return -EOPNOTSUPP;
11682}
11683
David S. Miller15f98502005-05-18 22:49:26 -070011684static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11685{
11686 struct tg3 *tp = netdev_priv(dev);
11687
11688 memcpy(ec, &tp->coal, sizeof(*ec));
11689 return 0;
11690}
11691
Michael Chand244c892005-07-05 14:42:33 -070011692static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11693{
11694 struct tg3 *tp = netdev_priv(dev);
11695 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11696 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11697
Joe Perches63c3a662011-04-26 08:12:10 +000011698 if (!tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070011699 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11700 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11701 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11702 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11703 }
11704
11705 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11706 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11707 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11708 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11709 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11710 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11711 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11712 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11713 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11714 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11715 return -EINVAL;
11716
11717 /* No rx interrupts will be generated if both are zero */
11718 if ((ec->rx_coalesce_usecs == 0) &&
11719 (ec->rx_max_coalesced_frames == 0))
11720 return -EINVAL;
11721
11722 /* No tx interrupts will be generated if both are zero */
11723 if ((ec->tx_coalesce_usecs == 0) &&
11724 (ec->tx_max_coalesced_frames == 0))
11725 return -EINVAL;
11726
11727 /* Only copy relevant parameters, ignore all others. */
11728 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11729 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11730 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11731 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11732 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11733 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11734 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11735 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11736 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11737
11738 if (netif_running(dev)) {
11739 tg3_full_lock(tp, 0);
11740 __tg3_set_coalesce(tp, &tp->coal);
11741 tg3_full_unlock(tp);
11742 }
11743 return 0;
11744}
11745
Jeff Garzik7282d492006-09-13 14:30:00 -040011746static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011747 .get_settings = tg3_get_settings,
11748 .set_settings = tg3_set_settings,
11749 .get_drvinfo = tg3_get_drvinfo,
11750 .get_regs_len = tg3_get_regs_len,
11751 .get_regs = tg3_get_regs,
11752 .get_wol = tg3_get_wol,
11753 .set_wol = tg3_set_wol,
11754 .get_msglevel = tg3_get_msglevel,
11755 .set_msglevel = tg3_set_msglevel,
11756 .nway_reset = tg3_nway_reset,
11757 .get_link = ethtool_op_get_link,
11758 .get_eeprom_len = tg3_get_eeprom_len,
11759 .get_eeprom = tg3_get_eeprom,
11760 .set_eeprom = tg3_set_eeprom,
11761 .get_ringparam = tg3_get_ringparam,
11762 .set_ringparam = tg3_set_ringparam,
11763 .get_pauseparam = tg3_get_pauseparam,
11764 .set_pauseparam = tg3_set_pauseparam,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011765 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011766 .get_strings = tg3_get_strings,
stephen hemminger81b87092011-04-04 08:43:50 +000011767 .set_phys_id = tg3_set_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011768 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011769 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011770 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011771 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011772};
11773
11774static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11775{
Michael Chan1b277772006-03-20 22:27:48 -080011776 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011777
11778 tp->nvram_size = EEPROM_CHIP_SIZE;
11779
Matt Carlsone4f34112009-02-25 14:25:00 +000011780 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011781 return;
11782
Michael Chanb16250e2006-09-27 16:10:14 -070011783 if ((magic != TG3_EEPROM_MAGIC) &&
11784 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11785 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011786 return;
11787
11788 /*
11789 * Size the chip by reading offsets at increasing powers of two.
11790 * When we encounter our validation signature, we know the addressing
11791 * has wrapped around, and thus have our chip size.
11792 */
Michael Chan1b277772006-03-20 22:27:48 -080011793 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011794
11795 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011796 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011797 return;
11798
Michael Chan18201802006-03-20 22:29:15 -080011799 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011800 break;
11801
11802 cursize <<= 1;
11803 }
11804
11805 tp->nvram_size = cursize;
11806}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011807
Linus Torvalds1da177e2005-04-16 15:20:36 -070011808static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11809{
11810 u32 val;
11811
Joe Perches63c3a662011-04-26 08:12:10 +000011812 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011813 return;
11814
11815 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011816 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011817 tg3_get_eeprom_size(tp);
11818 return;
11819 }
11820
Matt Carlson6d348f22009-02-25 14:25:52 +000011821 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011822 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011823 /* This is confusing. We want to operate on the
11824 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11825 * call will read from NVRAM and byteswap the data
11826 * according to the byteswapping settings for all
11827 * other register accesses. This ensures the data we
11828 * want will always reside in the lower 16-bits.
11829 * However, the data in NVRAM is in LE format, which
11830 * means the data from the NVRAM read will always be
11831 * opposite the endianness of the CPU. The 16-bit
11832 * byteswap then brings the data to CPU endianness.
11833 */
11834 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011835 return;
11836 }
11837 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011838 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011839}
11840
11841static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11842{
11843 u32 nvcfg1;
11844
11845 nvcfg1 = tr32(NVRAM_CFG1);
11846 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
Joe Perches63c3a662011-04-26 08:12:10 +000011847 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011848 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011849 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11850 tw32(NVRAM_CFG1, nvcfg1);
11851 }
11852
Matt Carlson6ff6f812011-05-19 12:12:54 +000011853 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
Joe Perches63c3a662011-04-26 08:12:10 +000011854 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011855 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011856 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11857 tp->nvram_jedecnum = JEDEC_ATMEL;
11858 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011859 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011860 break;
11861 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11862 tp->nvram_jedecnum = JEDEC_ATMEL;
11863 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11864 break;
11865 case FLASH_VENDOR_ATMEL_EEPROM:
11866 tp->nvram_jedecnum = JEDEC_ATMEL;
11867 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011868 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011869 break;
11870 case FLASH_VENDOR_ST:
11871 tp->nvram_jedecnum = JEDEC_ST;
11872 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011873 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011874 break;
11875 case FLASH_VENDOR_SAIFUN:
11876 tp->nvram_jedecnum = JEDEC_SAIFUN;
11877 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11878 break;
11879 case FLASH_VENDOR_SST_SMALL:
11880 case FLASH_VENDOR_SST_LARGE:
11881 tp->nvram_jedecnum = JEDEC_SST;
11882 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11883 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011884 }
Matt Carlson8590a602009-08-28 12:29:16 +000011885 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011886 tp->nvram_jedecnum = JEDEC_ATMEL;
11887 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
Joe Perches63c3a662011-04-26 08:12:10 +000011888 tg3_flag_set(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011889 }
11890}
11891
Matt Carlsona1b950d2009-09-01 13:20:17 +000011892static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11893{
11894 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11895 case FLASH_5752PAGE_SIZE_256:
11896 tp->nvram_pagesize = 256;
11897 break;
11898 case FLASH_5752PAGE_SIZE_512:
11899 tp->nvram_pagesize = 512;
11900 break;
11901 case FLASH_5752PAGE_SIZE_1K:
11902 tp->nvram_pagesize = 1024;
11903 break;
11904 case FLASH_5752PAGE_SIZE_2K:
11905 tp->nvram_pagesize = 2048;
11906 break;
11907 case FLASH_5752PAGE_SIZE_4K:
11908 tp->nvram_pagesize = 4096;
11909 break;
11910 case FLASH_5752PAGE_SIZE_264:
11911 tp->nvram_pagesize = 264;
11912 break;
11913 case FLASH_5752PAGE_SIZE_528:
11914 tp->nvram_pagesize = 528;
11915 break;
11916 }
11917}
11918
Michael Chan361b4ac2005-04-21 17:11:21 -070011919static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11920{
11921 u32 nvcfg1;
11922
11923 nvcfg1 = tr32(NVRAM_CFG1);
11924
Michael Chane6af3012005-04-21 17:12:05 -070011925 /* NVRAM protection for TPM */
11926 if (nvcfg1 & (1 << 27))
Joe Perches63c3a662011-04-26 08:12:10 +000011927 tg3_flag_set(tp, PROTECTED_NVRAM);
Michael Chane6af3012005-04-21 17:12:05 -070011928
Michael Chan361b4ac2005-04-21 17:11:21 -070011929 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011930 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11931 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11932 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011933 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000011934 break;
11935 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11936 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011937 tg3_flag_set(tp, NVRAM_BUFFERED);
11938 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011939 break;
11940 case FLASH_5752VENDOR_ST_M45PE10:
11941 case FLASH_5752VENDOR_ST_M45PE20:
11942 case FLASH_5752VENDOR_ST_M45PE40:
11943 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000011944 tg3_flag_set(tp, NVRAM_BUFFERED);
11945 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011946 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011947 }
11948
Joe Perches63c3a662011-04-26 08:12:10 +000011949 if (tg3_flag(tp, FLASH)) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011950 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011951 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011952 /* For eeprom, set pagesize to maximum eeprom size */
11953 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11954
11955 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11956 tw32(NVRAM_CFG1, nvcfg1);
11957 }
11958}
11959
Michael Chand3c7b882006-03-23 01:28:25 -080011960static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11961{
Matt Carlson989a9d22007-05-05 11:51:05 -070011962 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011963
11964 nvcfg1 = tr32(NVRAM_CFG1);
11965
11966 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011967 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000011968 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson989a9d22007-05-05 11:51:05 -070011969 protect = 1;
11970 }
Michael Chand3c7b882006-03-23 01:28:25 -080011971
Matt Carlson989a9d22007-05-05 11:51:05 -070011972 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11973 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011974 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11975 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11976 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11977 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11978 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000011979 tg3_flag_set(tp, NVRAM_BUFFERED);
11980 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011981 tp->nvram_pagesize = 264;
11982 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11983 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11984 tp->nvram_size = (protect ? 0x3e200 :
11985 TG3_NVRAM_SIZE_512KB);
11986 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11987 tp->nvram_size = (protect ? 0x1f200 :
11988 TG3_NVRAM_SIZE_256KB);
11989 else
11990 tp->nvram_size = (protect ? 0x1f200 :
11991 TG3_NVRAM_SIZE_128KB);
11992 break;
11993 case FLASH_5752VENDOR_ST_M45PE10:
11994 case FLASH_5752VENDOR_ST_M45PE20:
11995 case FLASH_5752VENDOR_ST_M45PE40:
11996 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000011997 tg3_flag_set(tp, NVRAM_BUFFERED);
11998 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000011999 tp->nvram_pagesize = 256;
12000 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
12001 tp->nvram_size = (protect ?
12002 TG3_NVRAM_SIZE_64KB :
12003 TG3_NVRAM_SIZE_128KB);
12004 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
12005 tp->nvram_size = (protect ?
12006 TG3_NVRAM_SIZE_64KB :
12007 TG3_NVRAM_SIZE_256KB);
12008 else
12009 tp->nvram_size = (protect ?
12010 TG3_NVRAM_SIZE_128KB :
12011 TG3_NVRAM_SIZE_512KB);
12012 break;
Michael Chand3c7b882006-03-23 01:28:25 -080012013 }
12014}
12015
Michael Chan1b277772006-03-20 22:27:48 -080012016static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
12017{
12018 u32 nvcfg1;
12019
12020 nvcfg1 = tr32(NVRAM_CFG1);
12021
12022 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000012023 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
12024 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12025 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
12026 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12027 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012028 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson8590a602009-08-28 12:29:16 +000012029 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080012030
Matt Carlson8590a602009-08-28 12:29:16 +000012031 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12032 tw32(NVRAM_CFG1, nvcfg1);
12033 break;
12034 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12035 case FLASH_5755VENDOR_ATMEL_FLASH_1:
12036 case FLASH_5755VENDOR_ATMEL_FLASH_2:
12037 case FLASH_5755VENDOR_ATMEL_FLASH_3:
12038 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012039 tg3_flag_set(tp, NVRAM_BUFFERED);
12040 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012041 tp->nvram_pagesize = 264;
12042 break;
12043 case FLASH_5752VENDOR_ST_M45PE10:
12044 case FLASH_5752VENDOR_ST_M45PE20:
12045 case FLASH_5752VENDOR_ST_M45PE40:
12046 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012047 tg3_flag_set(tp, NVRAM_BUFFERED);
12048 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012049 tp->nvram_pagesize = 256;
12050 break;
Michael Chan1b277772006-03-20 22:27:48 -080012051 }
12052}
12053
Matt Carlson6b91fa02007-10-10 18:01:09 -070012054static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
12055{
12056 u32 nvcfg1, protect = 0;
12057
12058 nvcfg1 = tr32(NVRAM_CFG1);
12059
12060 /* NVRAM protection for TPM */
12061 if (nvcfg1 & (1 << 27)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012062 tg3_flag_set(tp, PROTECTED_NVRAM);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012063 protect = 1;
12064 }
12065
12066 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
12067 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012068 case FLASH_5761VENDOR_ATMEL_ADB021D:
12069 case FLASH_5761VENDOR_ATMEL_ADB041D:
12070 case FLASH_5761VENDOR_ATMEL_ADB081D:
12071 case FLASH_5761VENDOR_ATMEL_ADB161D:
12072 case FLASH_5761VENDOR_ATMEL_MDB021D:
12073 case FLASH_5761VENDOR_ATMEL_MDB041D:
12074 case FLASH_5761VENDOR_ATMEL_MDB081D:
12075 case FLASH_5761VENDOR_ATMEL_MDB161D:
12076 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012077 tg3_flag_set(tp, NVRAM_BUFFERED);
12078 tg3_flag_set(tp, FLASH);
12079 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson8590a602009-08-28 12:29:16 +000012080 tp->nvram_pagesize = 256;
12081 break;
12082 case FLASH_5761VENDOR_ST_A_M45PE20:
12083 case FLASH_5761VENDOR_ST_A_M45PE40:
12084 case FLASH_5761VENDOR_ST_A_M45PE80:
12085 case FLASH_5761VENDOR_ST_A_M45PE16:
12086 case FLASH_5761VENDOR_ST_M_M45PE20:
12087 case FLASH_5761VENDOR_ST_M_M45PE40:
12088 case FLASH_5761VENDOR_ST_M_M45PE80:
12089 case FLASH_5761VENDOR_ST_M_M45PE16:
12090 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012091 tg3_flag_set(tp, NVRAM_BUFFERED);
12092 tg3_flag_set(tp, FLASH);
Matt Carlson8590a602009-08-28 12:29:16 +000012093 tp->nvram_pagesize = 256;
12094 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012095 }
12096
12097 if (protect) {
12098 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
12099 } else {
12100 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000012101 case FLASH_5761VENDOR_ATMEL_ADB161D:
12102 case FLASH_5761VENDOR_ATMEL_MDB161D:
12103 case FLASH_5761VENDOR_ST_A_M45PE16:
12104 case FLASH_5761VENDOR_ST_M_M45PE16:
12105 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
12106 break;
12107 case FLASH_5761VENDOR_ATMEL_ADB081D:
12108 case FLASH_5761VENDOR_ATMEL_MDB081D:
12109 case FLASH_5761VENDOR_ST_A_M45PE80:
12110 case FLASH_5761VENDOR_ST_M_M45PE80:
12111 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12112 break;
12113 case FLASH_5761VENDOR_ATMEL_ADB041D:
12114 case FLASH_5761VENDOR_ATMEL_MDB041D:
12115 case FLASH_5761VENDOR_ST_A_M45PE40:
12116 case FLASH_5761VENDOR_ST_M_M45PE40:
12117 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12118 break;
12119 case FLASH_5761VENDOR_ATMEL_ADB021D:
12120 case FLASH_5761VENDOR_ATMEL_MDB021D:
12121 case FLASH_5761VENDOR_ST_A_M45PE20:
12122 case FLASH_5761VENDOR_ST_M_M45PE20:
12123 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12124 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070012125 }
12126 }
12127}
12128
Michael Chanb5d37722006-09-27 16:06:21 -070012129static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
12130{
12131 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012132 tg3_flag_set(tp, NVRAM_BUFFERED);
Michael Chanb5d37722006-09-27 16:06:21 -070012133 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12134}
12135
Matt Carlson321d32a2008-11-21 17:22:19 -080012136static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
12137{
12138 u32 nvcfg1;
12139
12140 nvcfg1 = tr32(NVRAM_CFG1);
12141
12142 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12143 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
12144 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
12145 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012146 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson321d32a2008-11-21 17:22:19 -080012147 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12148
12149 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12150 tw32(NVRAM_CFG1, nvcfg1);
12151 return;
12152 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12153 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12154 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12155 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12156 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12157 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12158 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12159 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012160 tg3_flag_set(tp, NVRAM_BUFFERED);
12161 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012162
12163 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12164 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12165 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12166 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12167 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12168 break;
12169 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12170 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12171 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12172 break;
12173 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12174 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12175 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12176 break;
12177 }
12178 break;
12179 case FLASH_5752VENDOR_ST_M45PE10:
12180 case FLASH_5752VENDOR_ST_M45PE20:
12181 case FLASH_5752VENDOR_ST_M45PE40:
12182 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012183 tg3_flag_set(tp, NVRAM_BUFFERED);
12184 tg3_flag_set(tp, FLASH);
Matt Carlson321d32a2008-11-21 17:22:19 -080012185
12186 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12187 case FLASH_5752VENDOR_ST_M45PE10:
12188 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12189 break;
12190 case FLASH_5752VENDOR_ST_M45PE20:
12191 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12192 break;
12193 case FLASH_5752VENDOR_ST_M45PE40:
12194 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12195 break;
12196 }
12197 break;
12198 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012199 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson321d32a2008-11-21 17:22:19 -080012200 return;
12201 }
12202
Matt Carlsona1b950d2009-09-01 13:20:17 +000012203 tg3_nvram_get_pagesize(tp, nvcfg1);
12204 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012205 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012206}
12207
12208
12209static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12210{
12211 u32 nvcfg1;
12212
12213 nvcfg1 = tr32(NVRAM_CFG1);
12214
12215 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12216 case FLASH_5717VENDOR_ATMEL_EEPROM:
12217 case FLASH_5717VENDOR_MICRO_EEPROM:
12218 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012219 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012220 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12221
12222 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12223 tw32(NVRAM_CFG1, nvcfg1);
12224 return;
12225 case FLASH_5717VENDOR_ATMEL_MDB011D:
12226 case FLASH_5717VENDOR_ATMEL_ADB011B:
12227 case FLASH_5717VENDOR_ATMEL_ADB011D:
12228 case FLASH_5717VENDOR_ATMEL_MDB021D:
12229 case FLASH_5717VENDOR_ATMEL_ADB021B:
12230 case FLASH_5717VENDOR_ATMEL_ADB021D:
12231 case FLASH_5717VENDOR_ATMEL_45USPT:
12232 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012233 tg3_flag_set(tp, NVRAM_BUFFERED);
12234 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012235
12236 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12237 case FLASH_5717VENDOR_ATMEL_MDB021D:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012238 /* Detect size with tg3_nvram_get_size() */
12239 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012240 case FLASH_5717VENDOR_ATMEL_ADB021B:
12241 case FLASH_5717VENDOR_ATMEL_ADB021D:
12242 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12243 break;
12244 default:
12245 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12246 break;
12247 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012248 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012249 case FLASH_5717VENDOR_ST_M_M25PE10:
12250 case FLASH_5717VENDOR_ST_A_M25PE10:
12251 case FLASH_5717VENDOR_ST_M_M45PE10:
12252 case FLASH_5717VENDOR_ST_A_M45PE10:
12253 case FLASH_5717VENDOR_ST_M_M25PE20:
12254 case FLASH_5717VENDOR_ST_A_M25PE20:
12255 case FLASH_5717VENDOR_ST_M_M45PE20:
12256 case FLASH_5717VENDOR_ST_A_M45PE20:
12257 case FLASH_5717VENDOR_ST_25USPT:
12258 case FLASH_5717VENDOR_ST_45USPT:
12259 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012260 tg3_flag_set(tp, NVRAM_BUFFERED);
12261 tg3_flag_set(tp, FLASH);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012262
12263 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12264 case FLASH_5717VENDOR_ST_M_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012265 case FLASH_5717VENDOR_ST_M_M45PE20:
Matt Carlson66ee33b2011-04-05 14:22:51 +000012266 /* Detect size with tg3_nvram_get_size() */
12267 break;
12268 case FLASH_5717VENDOR_ST_A_M25PE20:
Matt Carlsona1b950d2009-09-01 13:20:17 +000012269 case FLASH_5717VENDOR_ST_A_M45PE20:
12270 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12271 break;
12272 default:
12273 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12274 break;
12275 }
Matt Carlson321d32a2008-11-21 17:22:19 -080012276 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000012277 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012278 tg3_flag_set(tp, NO_NVRAM);
Matt Carlsona1b950d2009-09-01 13:20:17 +000012279 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080012280 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000012281
12282 tg3_nvram_get_pagesize(tp, nvcfg1);
12283 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012284 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson321d32a2008-11-21 17:22:19 -080012285}
12286
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012287static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12288{
12289 u32 nvcfg1, nvmpinstrp;
12290
12291 nvcfg1 = tr32(NVRAM_CFG1);
12292 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12293
12294 switch (nvmpinstrp) {
12295 case FLASH_5720_EEPROM_HD:
12296 case FLASH_5720_EEPROM_LD:
12297 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012298 tg3_flag_set(tp, NVRAM_BUFFERED);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012299
12300 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12301 tw32(NVRAM_CFG1, nvcfg1);
12302 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12303 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12304 else
12305 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12306 return;
12307 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12308 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12309 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12310 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12311 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12312 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12313 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12314 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12315 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12316 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12317 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12318 case FLASH_5720VENDOR_ATMEL_45USPT:
12319 tp->nvram_jedecnum = JEDEC_ATMEL;
Joe Perches63c3a662011-04-26 08:12:10 +000012320 tg3_flag_set(tp, NVRAM_BUFFERED);
12321 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012322
12323 switch (nvmpinstrp) {
12324 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12325 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12326 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12327 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12328 break;
12329 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12330 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12331 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12332 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12333 break;
12334 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12335 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12336 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12337 break;
12338 default:
12339 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12340 break;
12341 }
12342 break;
12343 case FLASH_5720VENDOR_M_ST_M25PE10:
12344 case FLASH_5720VENDOR_M_ST_M45PE10:
12345 case FLASH_5720VENDOR_A_ST_M25PE10:
12346 case FLASH_5720VENDOR_A_ST_M45PE10:
12347 case FLASH_5720VENDOR_M_ST_M25PE20:
12348 case FLASH_5720VENDOR_M_ST_M45PE20:
12349 case FLASH_5720VENDOR_A_ST_M25PE20:
12350 case FLASH_5720VENDOR_A_ST_M45PE20:
12351 case FLASH_5720VENDOR_M_ST_M25PE40:
12352 case FLASH_5720VENDOR_M_ST_M45PE40:
12353 case FLASH_5720VENDOR_A_ST_M25PE40:
12354 case FLASH_5720VENDOR_A_ST_M45PE40:
12355 case FLASH_5720VENDOR_M_ST_M25PE80:
12356 case FLASH_5720VENDOR_M_ST_M45PE80:
12357 case FLASH_5720VENDOR_A_ST_M25PE80:
12358 case FLASH_5720VENDOR_A_ST_M45PE80:
12359 case FLASH_5720VENDOR_ST_25USPT:
12360 case FLASH_5720VENDOR_ST_45USPT:
12361 tp->nvram_jedecnum = JEDEC_ST;
Joe Perches63c3a662011-04-26 08:12:10 +000012362 tg3_flag_set(tp, NVRAM_BUFFERED);
12363 tg3_flag_set(tp, FLASH);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012364
12365 switch (nvmpinstrp) {
12366 case FLASH_5720VENDOR_M_ST_M25PE20:
12367 case FLASH_5720VENDOR_M_ST_M45PE20:
12368 case FLASH_5720VENDOR_A_ST_M25PE20:
12369 case FLASH_5720VENDOR_A_ST_M45PE20:
12370 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12371 break;
12372 case FLASH_5720VENDOR_M_ST_M25PE40:
12373 case FLASH_5720VENDOR_M_ST_M45PE40:
12374 case FLASH_5720VENDOR_A_ST_M25PE40:
12375 case FLASH_5720VENDOR_A_ST_M45PE40:
12376 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12377 break;
12378 case FLASH_5720VENDOR_M_ST_M25PE80:
12379 case FLASH_5720VENDOR_M_ST_M45PE80:
12380 case FLASH_5720VENDOR_A_ST_M25PE80:
12381 case FLASH_5720VENDOR_A_ST_M45PE80:
12382 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12383 break;
12384 default:
12385 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12386 break;
12387 }
12388 break;
12389 default:
Joe Perches63c3a662011-04-26 08:12:10 +000012390 tg3_flag_set(tp, NO_NVRAM);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012391 return;
12392 }
12393
12394 tg3_nvram_get_pagesize(tp, nvcfg1);
12395 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Joe Perches63c3a662011-04-26 08:12:10 +000012396 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012397}
12398
Linus Torvalds1da177e2005-04-16 15:20:36 -070012399/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12400static void __devinit tg3_nvram_init(struct tg3 *tp)
12401{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012402 tw32_f(GRC_EEPROM_ADDR,
12403 (EEPROM_ADDR_FSM_RESET |
12404 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12405 EEPROM_ADDR_CLKPERD_SHIFT)));
12406
Michael Chan9d57f012006-12-07 00:23:25 -080012407 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012408
12409 /* Enable seeprom accesses. */
12410 tw32_f(GRC_LOCAL_CTRL,
12411 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12412 udelay(100);
12413
12414 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12415 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
Joe Perches63c3a662011-04-26 08:12:10 +000012416 tg3_flag_set(tp, NVRAM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012417
Michael Chanec41c7d2006-01-17 02:40:55 -080012418 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000012419 netdev_warn(tp->dev,
12420 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000012421 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080012422 return;
12423 }
Michael Chane6af3012005-04-21 17:12:05 -070012424 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012425
Matt Carlson989a9d22007-05-05 11:51:05 -070012426 tp->nvram_size = 0;
12427
Michael Chan361b4ac2005-04-21 17:11:21 -070012428 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12429 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080012430 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12431 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070012432 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12434 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080012435 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070012436 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12437 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070012438 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12439 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000012440 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12441 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080012442 tg3_get_57780_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012443 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000012445 tg3_get_5717_nvram_info(tp);
Matt Carlson9b91b5f2011-04-05 14:22:47 +000012446 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12447 tg3_get_5720_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070012448 else
12449 tg3_get_nvram_info(tp);
12450
Matt Carlson989a9d22007-05-05 11:51:05 -070012451 if (tp->nvram_size == 0)
12452 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012453
Michael Chane6af3012005-04-21 17:12:05 -070012454 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080012455 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012456
12457 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012458 tg3_flag_clear(tp, NVRAM);
12459 tg3_flag_clear(tp, NVRAM_BUFFERED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012460
12461 tg3_get_eeprom_size(tp);
12462 }
12463}
12464
Linus Torvalds1da177e2005-04-16 15:20:36 -070012465static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12466 u32 offset, u32 len, u8 *buf)
12467{
12468 int i, j, rc = 0;
12469 u32 val;
12470
12471 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012472 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000012473 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012474
12475 addr = offset + i;
12476
12477 memcpy(&data, buf + i, 4);
12478
Matt Carlson62cedd12009-04-20 14:52:29 -070012479 /*
12480 * The SEEPROM interface expects the data to always be opposite
12481 * the native endian format. We accomplish this by reversing
12482 * all the operations that would have been performed on the
12483 * data from a call to tg3_nvram_read_be32().
12484 */
12485 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012486
12487 val = tr32(GRC_EEPROM_ADDR);
12488 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12489
12490 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12491 EEPROM_ADDR_READ);
12492 tw32(GRC_EEPROM_ADDR, val |
12493 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12494 (addr & EEPROM_ADDR_ADDR_MASK) |
12495 EEPROM_ADDR_START |
12496 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012497
Michael Chan9d57f012006-12-07 00:23:25 -080012498 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012499 val = tr32(GRC_EEPROM_ADDR);
12500
12501 if (val & EEPROM_ADDR_COMPLETE)
12502 break;
Michael Chan9d57f012006-12-07 00:23:25 -080012503 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012504 }
12505 if (!(val & EEPROM_ADDR_COMPLETE)) {
12506 rc = -EBUSY;
12507 break;
12508 }
12509 }
12510
12511 return rc;
12512}
12513
12514/* offset and length are dword aligned */
12515static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12516 u8 *buf)
12517{
12518 int ret = 0;
12519 u32 pagesize = tp->nvram_pagesize;
12520 u32 pagemask = pagesize - 1;
12521 u32 nvram_cmd;
12522 u8 *tmp;
12523
12524 tmp = kmalloc(pagesize, GFP_KERNEL);
12525 if (tmp == NULL)
12526 return -ENOMEM;
12527
12528 while (len) {
12529 int j;
Michael Chane6af3012005-04-21 17:12:05 -070012530 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012531
12532 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012533
Linus Torvalds1da177e2005-04-16 15:20:36 -070012534 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012535 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12536 (__be32 *) (tmp + j));
12537 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012538 break;
12539 }
12540 if (ret)
12541 break;
12542
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012543 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012544 size = pagesize;
12545 if (len < size)
12546 size = len;
12547
12548 len -= size;
12549
12550 memcpy(tmp + page_off, buf, size);
12551
12552 offset = offset + (pagesize - page_off);
12553
Michael Chane6af3012005-04-21 17:12:05 -070012554 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012555
12556 /*
12557 * Before we can erase the flash page, we need
12558 * to issue a special "write enable" command.
12559 */
12560 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12561
12562 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12563 break;
12564
12565 /* Erase the target page */
12566 tw32(NVRAM_ADDR, phy_addr);
12567
12568 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12569 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12570
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012571 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012572 break;
12573
12574 /* Issue another write enable to start the write. */
12575 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12576
12577 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12578 break;
12579
12580 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012581 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012582
Al Virob9fc7dc2007-12-17 22:59:57 -080012583 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000012584
Al Virob9fc7dc2007-12-17 22:59:57 -080012585 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012586
12587 tw32(NVRAM_ADDR, phy_addr + j);
12588
12589 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12590 NVRAM_CMD_WR;
12591
12592 if (j == 0)
12593 nvram_cmd |= NVRAM_CMD_FIRST;
12594 else if (j == (pagesize - 4))
12595 nvram_cmd |= NVRAM_CMD_LAST;
12596
12597 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12598 break;
12599 }
12600 if (ret)
12601 break;
12602 }
12603
12604 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12605 tg3_nvram_exec_cmd(tp, nvram_cmd);
12606
12607 kfree(tmp);
12608
12609 return ret;
12610}
12611
12612/* offset and length are dword aligned */
12613static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12614 u8 *buf)
12615{
12616 int i, ret = 0;
12617
12618 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080012619 u32 page_off, phy_addr, nvram_cmd;
12620 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012621
12622 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080012623 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070012624
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012625 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012626
Michael Chan18201802006-03-20 22:29:15 -080012627 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012628
12629 tw32(NVRAM_ADDR, phy_addr);
12630
12631 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12632
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012633 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012634 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070012635 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012636 nvram_cmd |= NVRAM_CMD_LAST;
12637
12638 if (i == (len - 4))
12639 nvram_cmd |= NVRAM_CMD_LAST;
12640
Matt Carlson321d32a2008-11-21 17:22:19 -080012641 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012642 !tg3_flag(tp, 5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070012643 (tp->nvram_jedecnum == JEDEC_ST) &&
12644 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012645
12646 if ((ret = tg3_nvram_exec_cmd(tp,
12647 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12648 NVRAM_CMD_DONE)))
12649
12650 break;
12651 }
Joe Perches63c3a662011-04-26 08:12:10 +000012652 if (!tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012653 /* We always do complete word writes to eeprom. */
12654 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12655 }
12656
12657 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12658 break;
12659 }
12660 return ret;
12661}
12662
12663/* offset and length are dword aligned */
12664static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12665{
12666 int ret;
12667
Joe Perches63c3a662011-04-26 08:12:10 +000012668 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012669 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12670 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012671 udelay(40);
12672 }
12673
Joe Perches63c3a662011-04-26 08:12:10 +000012674 if (!tg3_flag(tp, NVRAM)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012675 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012676 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012677 u32 grc_mode;
12678
Michael Chanec41c7d2006-01-17 02:40:55 -080012679 ret = tg3_nvram_lock(tp);
12680 if (ret)
12681 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012682
Michael Chane6af3012005-04-21 17:12:05 -070012683 tg3_enable_nvram_access(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000012684 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012685 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012686
12687 grc_mode = tr32(GRC_MODE);
12688 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12689
Joe Perches63c3a662011-04-26 08:12:10 +000012690 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012691 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12692 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000012693 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012694 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12695 buf);
12696 }
12697
12698 grc_mode = tr32(GRC_MODE);
12699 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12700
Michael Chane6af3012005-04-21 17:12:05 -070012701 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012702 tg3_nvram_unlock(tp);
12703 }
12704
Joe Perches63c3a662011-04-26 08:12:10 +000012705 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
Michael Chan314fba32005-04-21 17:07:04 -070012706 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012707 udelay(40);
12708 }
12709
12710 return ret;
12711}
12712
12713struct subsys_tbl_ent {
12714 u16 subsys_vendor, subsys_devid;
12715 u32 phy_id;
12716};
12717
Matt Carlson24daf2b2010-02-17 15:17:02 +000012718static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012719 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012720 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012721 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012722 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012723 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012724 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012725 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012726 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12727 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12728 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012729 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012730 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012731 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012732 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12733 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12734 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012735 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012736 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012737 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012738 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012739 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012740 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012741 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012742
12743 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012744 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012745 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012746 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012747 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012748 { TG3PCI_SUBVENDOR_ID_3COM,
12749 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12750 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012751 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012752 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000012753 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012754
12755 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012756 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012757 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012758 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012759 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012760 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012761 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012762 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000012763 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012764
12765 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012766 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012767 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012768 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012769 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012770 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12771 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12772 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012773 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000012774 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000012775 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012776
12777 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012778 { TG3PCI_SUBVENDOR_ID_IBM,
12779 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012780};
12781
Matt Carlson24daf2b2010-02-17 15:17:02 +000012782static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012783{
12784 int i;
12785
12786 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12787 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12788 tp->pdev->subsystem_vendor) &&
12789 (subsys_id_to_phy_id[i].subsys_devid ==
12790 tp->pdev->subsystem_device))
12791 return &subsys_id_to_phy_id[i];
12792 }
12793 return NULL;
12794}
12795
Michael Chan7d0c41e2005-04-21 17:06:20 -070012796static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012797{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012798 u32 val;
David S. Millerf49639e2006-06-09 11:58:36 -070012799
Matt Carlson79eb6902010-02-17 15:17:03 +000012800 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012801 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12802
Gary Zambranoa85feb82007-05-05 11:52:19 -070012803 /* Assume an onboard device and WOL capable by default. */
Joe Perches63c3a662011-04-26 08:12:10 +000012804 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12805 tg3_flag_set(tp, WOL_CAP);
David S. Miller72b845e2006-03-14 14:11:48 -080012806
Michael Chanb5d37722006-09-27 16:06:21 -070012807 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012808 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012809 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12810 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012811 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012812 val = tr32(VCPU_CFGSHDW);
12813 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Joe Perches63c3a662011-04-26 08:12:10 +000012814 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson0527ba32007-10-10 18:03:30 -070012815 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012816 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012817 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012818 device_set_wakeup_enable(&tp->pdev->dev, true);
12819 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012820 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012821 }
12822
Linus Torvalds1da177e2005-04-16 15:20:36 -070012823 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12824 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12825 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012826 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012827 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012828
12829 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12830 tp->nic_sram_data_cfg = nic_cfg;
12831
12832 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12833 ver >>= NIC_SRAM_DATA_VER_SHIFT;
Matt Carlson6ff6f812011-05-19 12:12:54 +000012834 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12835 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12836 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012837 (ver > 0) && (ver < 0x100))
12838 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12839
Matt Carlsona9daf362008-05-25 23:49:44 -070012840 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12841 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12842
Linus Torvalds1da177e2005-04-16 15:20:36 -070012843 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12844 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12845 eeprom_phy_serdes = 1;
12846
12847 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12848 if (nic_phy_id != 0) {
12849 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12850 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12851
12852 eeprom_phy_id = (id1 >> 16) << 10;
12853 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12854 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12855 } else
12856 eeprom_phy_id = 0;
12857
Michael Chan7d0c41e2005-04-21 17:06:20 -070012858 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012859 if (eeprom_phy_serdes) {
Joe Perches63c3a662011-04-26 08:12:10 +000012860 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012861 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012862 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012863 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012864 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012865
Joe Perches63c3a662011-04-26 08:12:10 +000012866 if (tg3_flag(tp, 5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012867 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12868 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012869 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012870 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12871
12872 switch (led_cfg) {
12873 default:
12874 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12875 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12876 break;
12877
12878 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12879 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12880 break;
12881
12882 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12883 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012884
12885 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12886 * read on some older 5700/5701 bootcode.
12887 */
12888 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12889 ASIC_REV_5700 ||
12890 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12891 ASIC_REV_5701)
12892 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12893
Linus Torvalds1da177e2005-04-16 15:20:36 -070012894 break;
12895
12896 case SHASTA_EXT_LED_SHARED:
12897 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12898 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12899 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12900 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12901 LED_CTRL_MODE_PHY_2);
12902 break;
12903
12904 case SHASTA_EXT_LED_MAC:
12905 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12906 break;
12907
12908 case SHASTA_EXT_LED_COMBO:
12909 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12910 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12911 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12912 LED_CTRL_MODE_PHY_2);
12913 break;
12914
Stephen Hemminger855e1112008-04-16 16:37:28 -070012915 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012916
12917 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12919 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12920 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12921
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012922 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12923 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012924
Michael Chan9d26e212006-12-07 00:21:14 -080012925 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Joe Perches63c3a662011-04-26 08:12:10 +000012926 tg3_flag_set(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012927 if ((tp->pdev->subsystem_vendor ==
12928 PCI_VENDOR_ID_ARIMA) &&
12929 (tp->pdev->subsystem_device == 0x205a ||
12930 tp->pdev->subsystem_device == 0x2063))
Joe Perches63c3a662011-04-26 08:12:10 +000012931 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
Michael Chan9d26e212006-12-07 00:21:14 -080012932 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000012933 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12934 tg3_flag_set(tp, IS_NIC);
Michael Chan9d26e212006-12-07 00:21:14 -080012935 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012936
12937 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
Joe Perches63c3a662011-04-26 08:12:10 +000012938 tg3_flag_set(tp, ENABLE_ASF);
12939 if (tg3_flag(tp, 5750_PLUS))
12940 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012941 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012942
12943 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
Joe Perches63c3a662011-04-26 08:12:10 +000012944 tg3_flag(tp, 5750_PLUS))
12945 tg3_flag_set(tp, ENABLE_APE);
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012946
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012947 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
Gary Zambranoa85feb82007-05-05 11:52:19 -070012948 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
Joe Perches63c3a662011-04-26 08:12:10 +000012949 tg3_flag_clear(tp, WOL_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012950
Joe Perches63c3a662011-04-26 08:12:10 +000012951 if (tg3_flag(tp, WOL_CAP) &&
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012952 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
Joe Perches63c3a662011-04-26 08:12:10 +000012953 tg3_flag_set(tp, WOL_ENABLE);
Rafael J. Wysocki6fdbab92011-04-28 11:02:15 +000012954 device_set_wakeup_enable(&tp->pdev->dev, true);
12955 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012956
Linus Torvalds1da177e2005-04-16 15:20:36 -070012957 if (cfg2 & (1 << 17))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012958 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012959
12960 /* serdes signal pre-emphasis in register 0x590 set by */
12961 /* bootcode if bit 18 is set */
12962 if (cfg2 & (1 << 18))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012963 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012964
Joe Perches63c3a662011-04-26 08:12:10 +000012965 if ((tg3_flag(tp, 57765_PLUS) ||
12966 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12967 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012968 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
Matt Carlsonf07e9af2010-08-02 11:26:07 +000012969 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
Matt Carlson6833c042008-11-21 17:18:59 -080012970
Joe Perches63c3a662011-04-26 08:12:10 +000012971 if (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012972 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Joe Perches63c3a662011-04-26 08:12:10 +000012973 !tg3_flag(tp, 57765_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070012974 u32 cfg3;
12975
12976 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12977 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
Joe Perches63c3a662011-04-26 08:12:10 +000012978 tg3_flag_set(tp, ASPM_WORKAROUND);
Matt Carlson8ed5d972007-05-07 00:25:49 -070012979 }
Matt Carlsona9daf362008-05-25 23:49:44 -070012980
Matt Carlson14417062010-02-17 15:16:59 +000012981 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
Joe Perches63c3a662011-04-26 08:12:10 +000012982 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
Matt Carlsona9daf362008-05-25 23:49:44 -070012983 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000012984 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
Matt Carlsona9daf362008-05-25 23:49:44 -070012985 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
Joe Perches63c3a662011-04-26 08:12:10 +000012986 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012987 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012988done:
Joe Perches63c3a662011-04-26 08:12:10 +000012989 if (tg3_flag(tp, WOL_CAP))
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000012990 device_set_wakeup_enable(&tp->pdev->dev,
Joe Perches63c3a662011-04-26 08:12:10 +000012991 tg3_flag(tp, WOL_ENABLE));
Rafael J. Wysocki43067ed2011-02-10 06:53:09 +000012992 else
12993 device_set_wakeup_capable(&tp->pdev->dev, false);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012994}
12995
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012996static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12997{
12998 int i;
12999 u32 val;
13000
13001 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
13002 tw32(OTP_CTRL, cmd);
13003
13004 /* Wait for up to 1 ms for command to execute. */
13005 for (i = 0; i < 100; i++) {
13006 val = tr32(OTP_STATUS);
13007 if (val & OTP_STATUS_CMD_DONE)
13008 break;
13009 udelay(10);
13010 }
13011
13012 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
13013}
13014
13015/* Read the gphy configuration from the OTP region of the chip. The gphy
13016 * configuration is a 32-bit value that straddles the alignment boundary.
13017 * We do two 32-bit reads and then shift and merge the results.
13018 */
13019static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
13020{
13021 u32 bhalf_otp, thalf_otp;
13022
13023 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
13024
13025 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
13026 return 0;
13027
13028 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
13029
13030 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13031 return 0;
13032
13033 thalf_otp = tr32(OTP_READ_DATA);
13034
13035 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
13036
13037 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
13038 return 0;
13039
13040 bhalf_otp = tr32(OTP_READ_DATA);
13041
13042 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
13043}
13044
Matt Carlsone256f8a2011-03-09 16:58:24 +000013045static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
13046{
13047 u32 adv = ADVERTISED_Autoneg |
13048 ADVERTISED_Pause;
13049
13050 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
13051 adv |= ADVERTISED_1000baseT_Half |
13052 ADVERTISED_1000baseT_Full;
13053
13054 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13055 adv |= ADVERTISED_100baseT_Half |
13056 ADVERTISED_100baseT_Full |
13057 ADVERTISED_10baseT_Half |
13058 ADVERTISED_10baseT_Full |
13059 ADVERTISED_TP;
13060 else
13061 adv |= ADVERTISED_FIBRE;
13062
13063 tp->link_config.advertising = adv;
13064 tp->link_config.speed = SPEED_INVALID;
13065 tp->link_config.duplex = DUPLEX_INVALID;
13066 tp->link_config.autoneg = AUTONEG_ENABLE;
13067 tp->link_config.active_speed = SPEED_INVALID;
13068 tp->link_config.active_duplex = DUPLEX_INVALID;
13069 tp->link_config.orig_speed = SPEED_INVALID;
13070 tp->link_config.orig_duplex = DUPLEX_INVALID;
13071 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13072}
13073
Michael Chan7d0c41e2005-04-21 17:06:20 -070013074static int __devinit tg3_phy_probe(struct tg3 *tp)
13075{
13076 u32 hw_phy_id_1, hw_phy_id_2;
13077 u32 hw_phy_id, hw_phy_id_masked;
13078 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013079
Matt Carlsone256f8a2011-03-09 16:58:24 +000013080 /* flow control autonegotiation is default behavior */
Joe Perches63c3a662011-04-26 08:12:10 +000013081 tg3_flag_set(tp, PAUSE_AUTONEG);
Matt Carlsone256f8a2011-03-09 16:58:24 +000013082 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
13083
Joe Perches63c3a662011-04-26 08:12:10 +000013084 if (tg3_flag(tp, USE_PHYLIB))
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013085 return tg3_phy_init(tp);
13086
Linus Torvalds1da177e2005-04-16 15:20:36 -070013087 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010013088 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013089 */
13090 err = 0;
Joe Perches63c3a662011-04-26 08:12:10 +000013091 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000013092 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013093 } else {
13094 /* Now read the physical PHY_ID from the chip and verify
13095 * that it is sane. If it doesn't look good, we fall back
13096 * to either the hard-coded table based PHY_ID and failing
13097 * that the value found in the eeprom area.
13098 */
13099 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
13100 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
13101
13102 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
13103 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
13104 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
13105
Matt Carlson79eb6902010-02-17 15:17:03 +000013106 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013107 }
13108
Matt Carlson79eb6902010-02-17 15:17:03 +000013109 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013110 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000013111 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013112 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070013113 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013114 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013115 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000013116 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070013117 /* Do nothing, phy ID already set up in
13118 * tg3_get_eeprom_hw_cfg().
13119 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013120 } else {
13121 struct subsys_tbl_ent *p;
13122
13123 /* No eeprom signature? Try the hardcoded
13124 * subsys device table.
13125 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000013126 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013127 if (!p)
13128 return -ENODEV;
13129
13130 tp->phy_id = p->phy_id;
13131 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000013132 tp->phy_id == TG3_PHY_ID_BCM8002)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013133 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013134 }
13135 }
13136
Matt Carlsona6b68da2010-12-06 08:28:52 +000013137 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Matt Carlson5baa5e92011-07-20 10:20:53 +000013138 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13139 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
13140 (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
Matt Carlsona6b68da2010-12-06 08:28:52 +000013141 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13142 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13143 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
Matt Carlson52b02d02010-10-14 10:37:41 +000013144 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13145
Matt Carlsone256f8a2011-03-09 16:58:24 +000013146 tg3_phy_init_link_config(tp);
13147
Matt Carlsonf07e9af2010-08-02 11:26:07 +000013148 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013149 !tg3_flag(tp, ENABLE_APE) &&
13150 !tg3_flag(tp, ENABLE_ASF)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013151 u32 bmsr, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013152
13153 tg3_readphy(tp, MII_BMSR, &bmsr);
13154 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13155 (bmsr & BMSR_LSTATUS))
13156 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013157
Linus Torvalds1da177e2005-04-16 15:20:36 -070013158 err = tg3_phy_reset(tp);
13159 if (err)
13160 return err;
13161
Matt Carlson42b64a42011-05-19 12:12:49 +000013162 tg3_phy_set_wirespeed(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013163
Michael Chan3600d912006-12-07 00:21:48 -080013164 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13165 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13166 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13167 if (!tg3_copper_is_advertising_all(tp, mask)) {
Matt Carlson42b64a42011-05-19 12:12:49 +000013168 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13169 tp->link_config.flowctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013170
13171 tg3_writephy(tp, MII_BMCR,
13172 BMCR_ANENABLE | BMCR_ANRESTART);
13173 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013174 }
13175
13176skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000013177 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013178 err = tg3_init_5401phy_dsp(tp);
13179 if (err)
13180 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013181
Linus Torvalds1da177e2005-04-16 15:20:36 -070013182 err = tg3_init_5401phy_dsp(tp);
13183 }
13184
Linus Torvalds1da177e2005-04-16 15:20:36 -070013185 return err;
13186}
13187
Matt Carlson184b8902010-04-05 10:19:25 +000013188static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013189{
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013190 u8 *vpd_data;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013191 unsigned int block_end, rosize, len;
Matt Carlson535a4902011-07-20 10:20:56 +000013192 u32 vpdlen;
Matt Carlson184b8902010-04-05 10:19:25 +000013193 int j, i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013194
Matt Carlson535a4902011-07-20 10:20:56 +000013195 vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013196 if (!vpd_data)
13197 goto out_no_vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013198
Matt Carlson535a4902011-07-20 10:20:56 +000013199 i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
Matt Carlson4181b2c2010-02-26 14:04:45 +000013200 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013201 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000013202
13203 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13204 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13205 i += PCI_VPD_LRDT_TAG_SIZE;
13206
Matt Carlson535a4902011-07-20 10:20:56 +000013207 if (block_end > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013208 goto out_not_found;
13209
Matt Carlson184b8902010-04-05 10:19:25 +000013210 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13211 PCI_VPD_RO_KEYWORD_MFR_ID);
13212 if (j > 0) {
13213 len = pci_vpd_info_field_size(&vpd_data[j]);
13214
13215 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13216 if (j + len > block_end || len != 4 ||
13217 memcmp(&vpd_data[j], "1028", 4))
13218 goto partno;
13219
13220 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13221 PCI_VPD_RO_KEYWORD_VENDOR0);
13222 if (j < 0)
13223 goto partno;
13224
13225 len = pci_vpd_info_field_size(&vpd_data[j]);
13226
13227 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13228 if (j + len > block_end)
13229 goto partno;
13230
13231 memcpy(tp->fw_ver, &vpd_data[j], len);
Matt Carlson535a4902011-07-20 10:20:56 +000013232 strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
Matt Carlson184b8902010-04-05 10:19:25 +000013233 }
13234
13235partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000013236 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13237 PCI_VPD_RO_KEYWORD_PARTNO);
13238 if (i < 0)
13239 goto out_not_found;
13240
13241 len = pci_vpd_info_field_size(&vpd_data[i]);
13242
13243 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13244 if (len > TG3_BPN_SIZE ||
Matt Carlson535a4902011-07-20 10:20:56 +000013245 (len + i) > vpdlen)
Matt Carlson4181b2c2010-02-26 14:04:45 +000013246 goto out_not_found;
13247
13248 memcpy(tp->board_part_number, &vpd_data[i], len);
13249
Linus Torvalds1da177e2005-04-16 15:20:36 -070013250out_not_found:
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013251 kfree(vpd_data);
Matt Carlson37a949c2010-09-30 10:34:33 +000013252 if (tp->board_part_number[0])
Matt Carlsona4a8bb12010-09-15 09:00:00 +000013253 return;
13254
13255out_no_vpd:
Matt Carlson37a949c2010-09-30 10:34:33 +000013256 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13257 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13258 strcpy(tp->board_part_number, "BCM5717");
13259 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13260 strcpy(tp->board_part_number, "BCM5718");
13261 else
13262 goto nomatch;
13263 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13264 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13265 strcpy(tp->board_part_number, "BCM57780");
13266 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13267 strcpy(tp->board_part_number, "BCM57760");
13268 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13269 strcpy(tp->board_part_number, "BCM57790");
13270 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13271 strcpy(tp->board_part_number, "BCM57788");
13272 else
13273 goto nomatch;
13274 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13275 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13276 strcpy(tp->board_part_number, "BCM57761");
13277 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13278 strcpy(tp->board_part_number, "BCM57765");
13279 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13280 strcpy(tp->board_part_number, "BCM57781");
13281 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13282 strcpy(tp->board_part_number, "BCM57785");
13283 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13284 strcpy(tp->board_part_number, "BCM57791");
13285 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13286 strcpy(tp->board_part_number, "BCM57795");
13287 else
13288 goto nomatch;
13289 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanb5d37722006-09-27 16:06:21 -070013290 strcpy(tp->board_part_number, "BCM95906");
Matt Carlson37a949c2010-09-30 10:34:33 +000013291 } else {
13292nomatch:
Michael Chanb5d37722006-09-27 16:06:21 -070013293 strcpy(tp->board_part_number, "none");
Matt Carlson37a949c2010-09-30 10:34:33 +000013294 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013295}
13296
Matt Carlson9c8a6202007-10-21 16:16:08 -070013297static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13298{
13299 u32 val;
13300
Matt Carlsone4f34112009-02-25 14:25:00 +000013301 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013302 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013303 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013304 val != 0)
13305 return 0;
13306
13307 return 1;
13308}
13309
Matt Carlsonacd9c112009-02-25 14:26:33 +000013310static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13311{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013312 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000013313 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013314 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013315
13316 if (tg3_nvram_read(tp, 0xc, &offset) ||
13317 tg3_nvram_read(tp, 0x4, &start))
13318 return;
13319
13320 offset = tg3_nvram_logical_addr(tp, offset);
13321
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013322 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013323 return;
13324
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013325 if ((val & 0xfc000000) == 0x0c000000) {
13326 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000013327 return;
13328
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013329 if (val == 0)
13330 newver = true;
13331 }
13332
Matt Carlson75f99362010-04-05 10:19:24 +000013333 dst_off = strlen(tp->fw_ver);
13334
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013335 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000013336 if (TG3_VER_SIZE - dst_off < 16 ||
13337 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013338 return;
13339
13340 offset = offset + ver_offset - start;
13341 for (i = 0; i < 16; i += 4) {
13342 __be32 v;
13343 if (tg3_nvram_read_be32(tp, offset + i, &v))
13344 return;
13345
Matt Carlson75f99362010-04-05 10:19:24 +000013346 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000013347 }
13348 } else {
13349 u32 major, minor;
13350
13351 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13352 return;
13353
13354 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13355 TG3_NVM_BCVER_MAJSFT;
13356 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000013357 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13358 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013359 }
13360}
13361
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013362static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13363{
13364 u32 val, major, minor;
13365
13366 /* Use native endian representation */
13367 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13368 return;
13369
13370 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13371 TG3_NVM_HWSB_CFG1_MAJSFT;
13372 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13373 TG3_NVM_HWSB_CFG1_MINSFT;
13374
13375 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13376}
13377
Matt Carlsondfe00d72008-11-21 17:19:41 -080013378static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13379{
13380 u32 offset, major, minor, build;
13381
Matt Carlson75f99362010-04-05 10:19:24 +000013382 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013383
13384 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13385 return;
13386
13387 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13388 case TG3_EEPROM_SB_REVISION_0:
13389 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13390 break;
13391 case TG3_EEPROM_SB_REVISION_2:
13392 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13393 break;
13394 case TG3_EEPROM_SB_REVISION_3:
13395 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13396 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000013397 case TG3_EEPROM_SB_REVISION_4:
13398 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13399 break;
13400 case TG3_EEPROM_SB_REVISION_5:
13401 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13402 break;
Matt Carlsonbba226a2010-10-14 10:37:38 +000013403 case TG3_EEPROM_SB_REVISION_6:
13404 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13405 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013406 default:
13407 return;
13408 }
13409
Matt Carlsone4f34112009-02-25 14:25:00 +000013410 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080013411 return;
13412
13413 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13414 TG3_EEPROM_SB_EDH_BLD_SHFT;
13415 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13416 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13417 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13418
13419 if (minor > 99 || build > 26)
13420 return;
13421
Matt Carlson75f99362010-04-05 10:19:24 +000013422 offset = strlen(tp->fw_ver);
13423 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13424 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080013425
13426 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000013427 offset = strlen(tp->fw_ver);
13428 if (offset < TG3_VER_SIZE - 1)
13429 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080013430 }
13431}
13432
Matt Carlsonacd9c112009-02-25 14:26:33 +000013433static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080013434{
13435 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013436 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070013437
13438 for (offset = TG3_NVM_DIR_START;
13439 offset < TG3_NVM_DIR_END;
13440 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000013441 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013442 return;
13443
13444 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13445 break;
13446 }
13447
13448 if (offset == TG3_NVM_DIR_END)
13449 return;
13450
Joe Perches63c3a662011-04-26 08:12:10 +000013451 if (!tg3_flag(tp, 5705_PLUS))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013452 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000013453 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013454 return;
13455
Matt Carlsone4f34112009-02-25 14:25:00 +000013456 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070013457 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000013458 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013459 return;
13460
13461 offset += val - start;
13462
Matt Carlsonacd9c112009-02-25 14:26:33 +000013463 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013464
Matt Carlsonacd9c112009-02-25 14:26:33 +000013465 tp->fw_ver[vlen++] = ',';
13466 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070013467
13468 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000013469 __be32 v;
13470 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070013471 return;
13472
Al Virob9fc7dc2007-12-17 22:59:57 -080013473 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013474
Matt Carlsonacd9c112009-02-25 14:26:33 +000013475 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13476 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013477 break;
13478 }
13479
Matt Carlsonacd9c112009-02-25 14:26:33 +000013480 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13481 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070013482 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000013483}
13484
Matt Carlson7fd76442009-02-25 14:27:20 +000013485static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13486{
13487 int vlen;
13488 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000013489 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000013490
Joe Perches63c3a662011-04-26 08:12:10 +000013491 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
Matt Carlson7fd76442009-02-25 14:27:20 +000013492 return;
13493
13494 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13495 if (apedata != APE_SEG_SIG_MAGIC)
13496 return;
13497
13498 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13499 if (!(apedata & APE_FW_STATUS_READY))
13500 return;
13501
13502 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13503
Matt Carlsondc6d0742010-09-15 08:59:55 +000013504 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
Joe Perches63c3a662011-04-26 08:12:10 +000013505 tg3_flag_set(tp, APE_HAS_NCSI);
Matt Carlsonecc79642010-08-02 11:26:01 +000013506 fwtype = "NCSI";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013507 } else {
Matt Carlsonecc79642010-08-02 11:26:01 +000013508 fwtype = "DASH";
Matt Carlsondc6d0742010-09-15 08:59:55 +000013509 }
Matt Carlsonecc79642010-08-02 11:26:01 +000013510
Matt Carlson7fd76442009-02-25 14:27:20 +000013511 vlen = strlen(tp->fw_ver);
13512
Matt Carlsonecc79642010-08-02 11:26:01 +000013513 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13514 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000013515 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13516 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13517 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13518 (apedata & APE_FW_VERSION_BLDMSK));
13519}
13520
Matt Carlsonacd9c112009-02-25 14:26:33 +000013521static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13522{
13523 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000013524 bool vpd_vers = false;
13525
13526 if (tp->fw_ver[0] != 0)
13527 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013528
Joe Perches63c3a662011-04-26 08:12:10 +000013529 if (tg3_flag(tp, NO_NVRAM)) {
Matt Carlson75f99362010-04-05 10:19:24 +000013530 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000013531 return;
13532 }
13533
Matt Carlsonacd9c112009-02-25 14:26:33 +000013534 if (tg3_nvram_read(tp, 0, &val))
13535 return;
13536
13537 if (val == TG3_EEPROM_MAGIC)
13538 tg3_read_bc_ver(tp);
13539 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13540 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000013541 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13542 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000013543 else
13544 return;
13545
Matt Carlsonc9cab242011-07-13 09:27:27 +000013546 if (vpd_vers)
Matt Carlson75f99362010-04-05 10:19:24 +000013547 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000013548
Matt Carlsonc9cab242011-07-13 09:27:27 +000013549 if (tg3_flag(tp, ENABLE_APE)) {
13550 if (tg3_flag(tp, ENABLE_ASF))
13551 tg3_read_dash_ver(tp);
13552 } else if (tg3_flag(tp, ENABLE_ASF)) {
13553 tg3_read_mgmtfw_ver(tp);
13554 }
Matt Carlson9c8a6202007-10-21 16:16:08 -070013555
Matt Carlson75f99362010-04-05 10:19:24 +000013556done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070013557 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080013558}
13559
Michael Chan7544b092007-05-05 13:08:32 -070013560static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13561
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013562static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13563{
Joe Perches63c3a662011-04-26 08:12:10 +000013564 if (tg3_flag(tp, LRG_PROD_RING_CAP))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013565 return TG3_RX_RET_MAX_SIZE_5717;
Joe Perches63c3a662011-04-26 08:12:10 +000013566 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
Matt Carlsonde9f5232011-04-05 14:22:43 +000013567 return TG3_RX_RET_MAX_SIZE_5700;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013568 else
Matt Carlsonde9f5232011-04-05 14:22:43 +000013569 return TG3_RX_RET_MAX_SIZE_5705;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000013570}
13571
Matt Carlson41434702011-03-09 16:58:22 +000013572static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080013573 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13574 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13575 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13576 { },
13577};
13578
Linus Torvalds1da177e2005-04-16 15:20:36 -070013579static int __devinit tg3_get_invariants(struct tg3 *tp)
13580{
Linus Torvalds1da177e2005-04-16 15:20:36 -070013581 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013582 u32 pci_state_reg, grc_misc_cfg;
13583 u32 val;
13584 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013585 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013586
Linus Torvalds1da177e2005-04-16 15:20:36 -070013587 /* Force memory write invalidate off. If we leave it on,
13588 * then on 5700_BX chips we have to enable a workaround.
13589 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13590 * to match the cacheline size. The Broadcom driver have this
13591 * workaround but turns MWI off all the times so never uses
13592 * it. This seems to suggest that the workaround is insufficient.
13593 */
13594 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13595 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13596 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13597
Matt Carlson16821282011-07-13 09:27:28 +000013598 /* Important! -- Make sure register accesses are byteswapped
13599 * correctly. Also, for those chips that require it, make
13600 * sure that indirect register accesses are enabled before
13601 * the first operation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013602 */
13603 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13604 &misc_ctrl_reg);
Matt Carlson16821282011-07-13 09:27:28 +000013605 tp->misc_host_ctrl |= (misc_ctrl_reg &
13606 MISC_HOST_CTRL_CHIPREV);
13607 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13608 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013609
13610 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13611 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070013612 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13613 u32 prod_id_asic_rev;
13614
Matt Carlson5001e2f2009-11-13 13:03:51 +000013615 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13616 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013617 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13618 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013619 pci_read_config_dword(tp->pdev,
13620 TG3PCI_GEN2_PRODID_ASICREV,
13621 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000013622 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13623 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13624 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13625 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13626 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13627 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13628 pci_read_config_dword(tp->pdev,
13629 TG3PCI_GEN15_PRODID_ASICREV,
13630 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013631 else
13632 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13633 &prod_id_asic_rev);
13634
Matt Carlson321d32a2008-11-21 17:22:19 -080013635 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070013636 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013637
Michael Chanff645be2005-04-21 17:09:53 -070013638 /* Wrong chip ID in 5752 A0. This code can be removed later
13639 * as A0 is not in production.
13640 */
13641 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13642 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13643
Michael Chan68929142005-08-09 20:17:14 -070013644 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13645 * we need to disable memory and use config. cycles
13646 * only to access all registers. The 5702/03 chips
13647 * can mistakenly decode the special cycles from the
13648 * ICH chipsets as memory write cycles, causing corruption
13649 * of register and memory space. Only certain ICH bridges
13650 * will drive special cycles with non-zero data during the
13651 * address phase which can fall within the 5703's address
13652 * range. This is not an ICH bug as the PCI spec allows
13653 * non-zero address during special cycles. However, only
13654 * these ICH bridges are known to drive non-zero addresses
13655 * during special cycles.
13656 *
13657 * Since special cycles do not cross PCI bridges, we only
13658 * enable this workaround if the 5703 is on the secondary
13659 * bus of these ICH bridges.
13660 */
13661 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13662 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13663 static struct tg3_dev_id {
13664 u32 vendor;
13665 u32 device;
13666 u32 rev;
13667 } ich_chipsets[] = {
13668 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13669 PCI_ANY_ID },
13670 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13671 PCI_ANY_ID },
13672 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13673 0xa },
13674 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13675 PCI_ANY_ID },
13676 { },
13677 };
13678 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13679 struct pci_dev *bridge = NULL;
13680
13681 while (pci_id->vendor != 0) {
13682 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13683 bridge);
13684 if (!bridge) {
13685 pci_id++;
13686 continue;
13687 }
13688 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070013689 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070013690 continue;
13691 }
13692 if (bridge->subordinate &&
13693 (bridge->subordinate->number ==
13694 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013695 tg3_flag_set(tp, ICH_WORKAROUND);
Michael Chan68929142005-08-09 20:17:14 -070013696 pci_dev_put(bridge);
13697 break;
13698 }
13699 }
13700 }
13701
Matt Carlson6ff6f812011-05-19 12:12:54 +000013702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Matt Carlson41588ba2008-04-19 18:12:33 -070013703 static struct tg3_dev_id {
13704 u32 vendor;
13705 u32 device;
13706 } bridge_chipsets[] = {
13707 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13708 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13709 { },
13710 };
13711 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13712 struct pci_dev *bridge = NULL;
13713
13714 while (pci_id->vendor != 0) {
13715 bridge = pci_get_device(pci_id->vendor,
13716 pci_id->device,
13717 bridge);
13718 if (!bridge) {
13719 pci_id++;
13720 continue;
13721 }
13722 if (bridge->subordinate &&
13723 (bridge->subordinate->number <=
13724 tp->pdev->bus->number) &&
13725 (bridge->subordinate->subordinate >=
13726 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013727 tg3_flag_set(tp, 5701_DMA_BUG);
Matt Carlson41588ba2008-04-19 18:12:33 -070013728 pci_dev_put(bridge);
13729 break;
13730 }
13731 }
13732 }
13733
Michael Chan4a29cc22006-03-19 13:21:12 -080013734 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13735 * DMA addresses > 40-bit. This bridge may have other additional
13736 * 57xx devices behind it in some 4-port NIC designs for example.
13737 * Any tg3 device found behind the bridge will also need the 40-bit
13738 * DMA workaround.
13739 */
Michael Chana4e2b342005-10-26 15:46:52 -070013740 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13741 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
Joe Perches63c3a662011-04-26 08:12:10 +000013742 tg3_flag_set(tp, 5780_CLASS);
13743 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4cf78e42005-07-25 12:29:19 -070013744 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000013745 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080013746 struct pci_dev *bridge = NULL;
13747
13748 do {
13749 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13750 PCI_DEVICE_ID_SERVERWORKS_EPB,
13751 bridge);
13752 if (bridge && bridge->subordinate &&
13753 (bridge->subordinate->number <=
13754 tp->pdev->bus->number) &&
13755 (bridge->subordinate->subordinate >=
13756 tp->pdev->bus->number)) {
Joe Perches63c3a662011-04-26 08:12:10 +000013757 tg3_flag_set(tp, 40BIT_DMA_BUG);
Michael Chan4a29cc22006-03-19 13:21:12 -080013758 pci_dev_put(bridge);
13759 break;
13760 }
13761 } while (bridge);
13762 }
Michael Chan4cf78e42005-07-25 12:29:19 -070013763
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013764 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Matt Carlson3a1e19d2011-07-13 09:27:32 +000013765 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
Michael Chan7544b092007-05-05 13:08:32 -070013766 tp->pdev_peer = tg3_find_peer(tp);
13767
Matt Carlsonc885e822010-08-02 11:25:57 +000013768 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsond78b59f2011-04-05 14:22:46 +000013769 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13770 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Joe Perches63c3a662011-04-26 08:12:10 +000013771 tg3_flag_set(tp, 5717_PLUS);
Matt Carlson0a58d662011-04-05 14:22:45 +000013772
13773 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013774 tg3_flag(tp, 5717_PLUS))
13775 tg3_flag_set(tp, 57765_PLUS);
Matt Carlsonc885e822010-08-02 11:25:57 +000013776
Matt Carlson321d32a2008-11-21 17:22:19 -080013777 /* Intentionally exclude ASIC_REV_5906 */
13778 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad12006-03-20 22:27:35 -080013779 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013780 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013781 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013782 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013783 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013784 tg3_flag(tp, 57765_PLUS))
13785 tg3_flag_set(tp, 5755_PLUS);
Matt Carlson321d32a2008-11-21 17:22:19 -080013786
13787 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013789 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013790 tg3_flag(tp, 5755_PLUS) ||
13791 tg3_flag(tp, 5780_CLASS))
13792 tg3_flag_set(tp, 5750_PLUS);
John W. Linville6708e5c2005-04-21 17:00:52 -070013793
Matt Carlson6ff6f812011-05-19 12:12:54 +000013794 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
Joe Perches63c3a662011-04-26 08:12:10 +000013795 tg3_flag(tp, 5750_PLUS))
13796 tg3_flag_set(tp, 5705_PLUS);
John W. Linville1b440c562005-04-21 17:03:18 -070013797
Matt Carlson507399f2009-11-13 13:03:37 +000013798 /* Determine TSO capabilities */
Matt Carlson2866d952011-02-10 20:06:46 -080013799 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson4d163b72011-01-25 15:58:48 +000013800 ; /* Do nothing. HW bug. */
Joe Perches63c3a662011-04-26 08:12:10 +000013801 else if (tg3_flag(tp, 57765_PLUS))
13802 tg3_flag_set(tp, HW_TSO_3);
13803 else if (tg3_flag(tp, 5755_PLUS) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000013804 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Joe Perches63c3a662011-04-26 08:12:10 +000013805 tg3_flag_set(tp, HW_TSO_2);
13806 else if (tg3_flag(tp, 5750_PLUS)) {
13807 tg3_flag_set(tp, HW_TSO_1);
13808 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13810 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Joe Perches63c3a662011-04-26 08:12:10 +000013811 tg3_flag_clear(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013812 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13813 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13814 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013815 tg3_flag_set(tp, TSO_BUG);
Matt Carlson507399f2009-11-13 13:03:37 +000013816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13817 tp->fw_needed = FIRMWARE_TG3TSO5;
13818 else
13819 tp->fw_needed = FIRMWARE_TG3TSO;
13820 }
13821
Matt Carlsondabc5c62011-05-19 12:12:52 +000013822 /* Selectively allow TSO based on operating conditions */
Matt Carlson6ff6f812011-05-19 12:12:54 +000013823 if (tg3_flag(tp, HW_TSO_1) ||
13824 tg3_flag(tp, HW_TSO_2) ||
13825 tg3_flag(tp, HW_TSO_3) ||
Matt Carlsondabc5c62011-05-19 12:12:52 +000013826 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13827 tg3_flag_set(tp, TSO_CAPABLE);
13828 else {
13829 tg3_flag_clear(tp, TSO_CAPABLE);
13830 tg3_flag_clear(tp, TSO_BUG);
13831 tp->fw_needed = NULL;
13832 }
13833
13834 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13835 tp->fw_needed = FIRMWARE_TG3;
13836
Matt Carlson507399f2009-11-13 13:03:37 +000013837 tp->irq_max = 1;
13838
Joe Perches63c3a662011-04-26 08:12:10 +000013839 if (tg3_flag(tp, 5750_PLUS)) {
13840 tg3_flag_set(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013841 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13842 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13843 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13844 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13845 tp->pdev_peer == tp->pdev))
Joe Perches63c3a662011-04-26 08:12:10 +000013846 tg3_flag_clear(tp, SUPPORT_MSI);
Michael Chan7544b092007-05-05 13:08:32 -070013847
Joe Perches63c3a662011-04-26 08:12:10 +000013848 if (tg3_flag(tp, 5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013849 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013850 tg3_flag_set(tp, 1SHOT_MSI);
Michael Chan52c0fd82006-06-29 20:15:54 -070013851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013852
Joe Perches63c3a662011-04-26 08:12:10 +000013853 if (tg3_flag(tp, 57765_PLUS)) {
13854 tg3_flag_set(tp, SUPPORT_MSIX);
Matt Carlson507399f2009-11-13 13:03:37 +000013855 tp->irq_max = TG3_IRQ_MAX_VECS;
13856 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013857 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013858
Matt Carlson2ffcc982011-05-19 12:12:44 +000013859 if (tg3_flag(tp, 5755_PLUS))
Joe Perches63c3a662011-04-26 08:12:10 +000013860 tg3_flag_set(tp, SHORT_DMA_BUG);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013861
Joe Perches63c3a662011-04-26 08:12:10 +000013862 if (tg3_flag(tp, 5717_PLUS))
13863 tg3_flag_set(tp, LRG_PROD_RING_CAP);
Matt Carlsonde9f5232011-04-05 14:22:43 +000013864
Joe Perches63c3a662011-04-26 08:12:10 +000013865 if (tg3_flag(tp, 57765_PLUS) &&
Matt Carlson2866d952011-02-10 20:06:46 -080013866 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Joe Perches63c3a662011-04-26 08:12:10 +000013867 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
Matt Carlsonb703df62009-12-03 08:36:21 +000013868
Joe Perches63c3a662011-04-26 08:12:10 +000013869 if (!tg3_flag(tp, 5705_PLUS) ||
13870 tg3_flag(tp, 5780_CLASS) ||
13871 tg3_flag(tp, USE_JUMBO_BDFLAG))
13872 tg3_flag_set(tp, JUMBO_CAPABLE);
Michael Chan0f893dc2005-07-25 12:30:38 -070013873
Matt Carlson52f44902008-11-21 17:17:04 -080013874 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13875 &pci_state_reg);
13876
Jon Mason708ebb3a2011-06-27 12:56:50 +000013877 if (pci_is_pcie(tp->pdev)) {
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013878 u16 lnkctl;
13879
Joe Perches63c3a662011-04-26 08:12:10 +000013880 tg3_flag_set(tp, PCI_EXPRESS);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013881
Matt Carlsoncf790032010-11-24 08:31:48 +000013882 tp->pcie_readrq = 4096;
Matt Carlsond78b59f2011-04-05 14:22:46 +000013883 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13884 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
Matt Carlsonb4495ed2011-01-25 15:58:47 +000013885 tp->pcie_readrq = 2048;
Matt Carlsoncf790032010-11-24 08:31:48 +000013886
13887 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013888
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013889 pci_read_config_word(tp->pdev,
Jon Mason708ebb3a2011-06-27 12:56:50 +000013890 pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013891 &lnkctl);
13892 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
Matt Carlson7196cd62011-05-19 16:02:44 +000013893 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13894 ASIC_REV_5906) {
Joe Perches63c3a662011-04-26 08:12:10 +000013895 tg3_flag_clear(tp, HW_TSO_2);
Matt Carlsondabc5c62011-05-19 12:12:52 +000013896 tg3_flag_clear(tp, TSO_CAPABLE);
Matt Carlson7196cd62011-05-19 16:02:44 +000013897 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013898 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013899 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013900 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13901 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Joe Perches63c3a662011-04-26 08:12:10 +000013902 tg3_flag_set(tp, CLKREQ_BUG);
Matt Carlson614b0592010-01-20 16:58:02 +000013903 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
Joe Perches63c3a662011-04-26 08:12:10 +000013904 tg3_flag_set(tp, L1PLLPD_EN);
Michael Chanc7835a72006-11-15 21:14:42 -080013905 }
Matt Carlson52f44902008-11-21 17:17:04 -080013906 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Jon Mason708ebb3a2011-06-27 12:56:50 +000013907 /* BCM5785 devices are effectively PCIe devices, and should
13908 * follow PCIe codepaths, but do not have a PCIe capabilities
13909 * section.
13910 */
Joe Perches63c3a662011-04-26 08:12:10 +000013911 tg3_flag_set(tp, PCI_EXPRESS);
13912 } else if (!tg3_flag(tp, 5705_PLUS) ||
13913 tg3_flag(tp, 5780_CLASS)) {
Matt Carlson52f44902008-11-21 17:17:04 -080013914 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13915 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013916 dev_err(&tp->pdev->dev,
13917 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013918 return -EIO;
13919 }
13920
13921 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
Joe Perches63c3a662011-04-26 08:12:10 +000013922 tg3_flag_set(tp, PCIX_MODE);
Matt Carlson52f44902008-11-21 17:17:04 -080013923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013924
Michael Chan399de502005-10-03 14:02:39 -070013925 /* If we have an AMD 762 or VIA K8T800 chipset, write
13926 * reordering to the mailbox registers done by the host
13927 * controller can cause major troubles. We read back from
13928 * every mailbox register write to force the writes to be
13929 * posted to the chip in order.
13930 */
Matt Carlson41434702011-03-09 16:58:22 +000013931 if (pci_dev_present(tg3_write_reorder_chipsets) &&
Joe Perches63c3a662011-04-26 08:12:10 +000013932 !tg3_flag(tp, PCI_EXPRESS))
13933 tg3_flag_set(tp, MBOX_WRITE_REORDER);
Michael Chan399de502005-10-03 14:02:39 -070013934
Matt Carlson69fc4052008-12-21 20:19:57 -080013935 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13936 &tp->pci_cacheline_sz);
13937 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13938 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013939 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13940 tp->pci_lat_timer < 64) {
13941 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013942 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13943 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013944 }
13945
Matt Carlson16821282011-07-13 09:27:28 +000013946 /* Important! -- It is critical that the PCI-X hw workaround
13947 * situation is decided before the first MMIO register access.
13948 */
Matt Carlson52f44902008-11-21 17:17:04 -080013949 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13950 /* 5700 BX chips need to have their TX producer index
13951 * mailboxes written twice to workaround a bug.
13952 */
Joe Perches63c3a662011-04-26 08:12:10 +000013953 tg3_flag_set(tp, TXD_MBOX_HWBUG);
Matt Carlson9974a352007-10-07 23:27:28 -070013954
Matt Carlson52f44902008-11-21 17:17:04 -080013955 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013956 *
13957 * The workaround is to use indirect register accesses
13958 * for all chip writes not to mailbox registers.
13959 */
Joe Perches63c3a662011-04-26 08:12:10 +000013960 if (tg3_flag(tp, PCIX_MODE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013961 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013962
Joe Perches63c3a662011-04-26 08:12:10 +000013963 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013964
13965 /* The chip can have it's power management PCI config
13966 * space registers clobbered due to this bug.
13967 * So explicitly force the chip into D0 here.
13968 */
Matt Carlson9974a352007-10-07 23:27:28 -070013969 pci_read_config_dword(tp->pdev,
13970 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013971 &pm_reg);
13972 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13973 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070013974 pci_write_config_dword(tp->pdev,
13975 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013976 pm_reg);
13977
13978 /* Also, force SERR#/PERR# in PCI command. */
13979 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13980 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13981 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13982 }
13983 }
13984
Linus Torvalds1da177e2005-04-16 15:20:36 -070013985 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000013986 tg3_flag_set(tp, PCI_HIGH_SPEED);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013987 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
Joe Perches63c3a662011-04-26 08:12:10 +000013988 tg3_flag_set(tp, PCI_32BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013989
13990 /* Chip-specific fixup from Broadcom driver */
13991 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13992 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13993 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13994 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13995 }
13996
Michael Chan1ee582d2005-08-09 20:16:46 -070013997 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070013998 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013999 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070014000 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070014001 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070014002 tp->write32_tx_mbox = tg3_write32;
14003 tp->write32_rx_mbox = tg3_write32;
14004
14005 /* Various workaround register access methods */
Joe Perches63c3a662011-04-26 08:12:10 +000014006 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
Michael Chan1ee582d2005-08-09 20:16:46 -070014007 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014008 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014009 (tg3_flag(tp, PCI_EXPRESS) &&
Matt Carlson98efd8a2007-05-05 12:47:25 -070014010 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
14011 /*
14012 * Back to back register writes can cause problems on these
14013 * chips, the workaround is to read back all reg writes
14014 * except those to mailbox regs.
14015 *
14016 * See tg3_write_indirect_reg32().
14017 */
Michael Chan1ee582d2005-08-09 20:16:46 -070014018 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070014019 }
14020
Joe Perches63c3a662011-04-26 08:12:10 +000014021 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
Michael Chan1ee582d2005-08-09 20:16:46 -070014022 tp->write32_tx_mbox = tg3_write32_tx_mbox;
Joe Perches63c3a662011-04-26 08:12:10 +000014023 if (tg3_flag(tp, MBOX_WRITE_REORDER))
Michael Chan1ee582d2005-08-09 20:16:46 -070014024 tp->write32_rx_mbox = tg3_write_flush_reg32;
14025 }
Michael Chan20094932005-08-09 20:16:32 -070014026
Joe Perches63c3a662011-04-26 08:12:10 +000014027 if (tg3_flag(tp, ICH_WORKAROUND)) {
Michael Chan68929142005-08-09 20:17:14 -070014028 tp->read32 = tg3_read_indirect_reg32;
14029 tp->write32 = tg3_write_indirect_reg32;
14030 tp->read32_mbox = tg3_read_indirect_mbox;
14031 tp->write32_mbox = tg3_write_indirect_mbox;
14032 tp->write32_tx_mbox = tg3_write_indirect_mbox;
14033 tp->write32_rx_mbox = tg3_write_indirect_mbox;
14034
14035 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014036 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014037
14038 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
14039 pci_cmd &= ~PCI_COMMAND_MEMORY;
14040 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
14041 }
Michael Chanb5d37722006-09-27 16:06:21 -070014042 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14043 tp->read32_mbox = tg3_read32_mbox_5906;
14044 tp->write32_mbox = tg3_write32_mbox_5906;
14045 tp->write32_tx_mbox = tg3_write32_mbox_5906;
14046 tp->write32_rx_mbox = tg3_write32_mbox_5906;
14047 }
Michael Chan68929142005-08-09 20:17:14 -070014048
Michael Chanbbadf502006-04-06 21:46:34 -070014049 if (tp->write32 == tg3_write_indirect_reg32 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014050 (tg3_flag(tp, PCIX_MODE) &&
Michael Chanbbadf502006-04-06 21:46:34 -070014051 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070014052 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Joe Perches63c3a662011-04-26 08:12:10 +000014053 tg3_flag_set(tp, SRAM_USE_CONFIG);
Michael Chanbbadf502006-04-06 21:46:34 -070014054
Matt Carlson16821282011-07-13 09:27:28 +000014055 /* The memory arbiter has to be enabled in order for SRAM accesses
14056 * to succeed. Normally on powerup the tg3 chip firmware will make
14057 * sure it is enabled, but other entities such as system netboot
14058 * code might disable it.
14059 */
14060 val = tr32(MEMARB_MODE);
14061 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
14062
Matt Carlson69f11c92011-07-13 09:27:30 +000014063 if (tg3_flag(tp, PCIX_MODE)) {
14064 pci_read_config_dword(tp->pdev,
14065 tp->pcix_cap + PCI_X_STATUS, &val);
14066 tp->pci_fn = val & 0x7;
14067 } else {
14068 tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
14069 }
14070
Michael Chan7d0c41e2005-04-21 17:06:20 -070014071 /* Get eeprom hw config before calling tg3_set_power_state().
Joe Perches63c3a662011-04-26 08:12:10 +000014072 * In particular, the TG3_FLAG_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070014073 * determined before calling tg3_set_power_state() so that
14074 * we know whether or not to switch out of Vaux power.
14075 * When the flag is set, it means that GPIO1 is used for eeprom
14076 * write protect and also implies that it is a LOM where GPIOs
14077 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040014078 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070014079 tg3_get_eeprom_hw_cfg(tp);
14080
Joe Perches63c3a662011-04-26 08:12:10 +000014081 if (tg3_flag(tp, ENABLE_APE)) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070014082 /* Allow reads and writes to the
14083 * APE register and memory space.
14084 */
14085 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000014086 PCISTATE_ALLOW_APE_SHMEM_WR |
14087 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014088 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
14089 pci_state_reg);
Matt Carlsonc9cab242011-07-13 09:27:27 +000014090
14091 tg3_ape_lock_init(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014092 }
14093
Matt Carlson9936bcf2007-10-10 18:03:07 -070014094 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014095 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014096 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014097 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014098 tg3_flag(tp, 57765_PLUS))
14099 tg3_flag_set(tp, CPMU_PRESENT);
Matt Carlsond30cdd22007-10-07 23:28:35 -070014100
Matt Carlson16821282011-07-13 09:27:28 +000014101 /* Set up tp->grc_local_ctrl before calling
14102 * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
14103 * will bring 5700's external PHY out of reset.
Michael Chan314fba32005-04-21 17:07:04 -070014104 * It is also used as eeprom write protect on LOMs.
14105 */
14106 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014108 tg3_flag(tp, EEPROM_WRITE_PROT))
Michael Chan314fba32005-04-21 17:07:04 -070014109 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
14110 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070014111 /* Unused GPIO3 must be driven as output on 5752 because there
14112 * are no pull-up resistors on unused GPIO pins.
14113 */
14114 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
14115 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070014116
Matt Carlson321d32a2008-11-21 17:22:19 -080014117 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000014118 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
14119 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080014120 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
14121
Matt Carlson8d519ab2009-04-20 06:58:01 +000014122 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
14123 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014124 /* Turn off the debug UART. */
14125 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
Joe Perches63c3a662011-04-26 08:12:10 +000014126 if (tg3_flag(tp, IS_NIC))
Matt Carlson5f0c4a32008-06-09 15:41:12 -070014127 /* Keep VMain power. */
14128 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
14129 GRC_LCLCTRL_GPIO_OUTPUT0;
14130 }
14131
Matt Carlson16821282011-07-13 09:27:28 +000014132 /* Switch out of Vaux if it is a NIC */
14133 tg3_pwrsrc_switch_to_vmain(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014134
Linus Torvalds1da177e2005-04-16 15:20:36 -070014135 /* Derive initial jumbo mode from MTU assigned in
14136 * ether_setup() via the alloc_etherdev() call
14137 */
Joe Perches63c3a662011-04-26 08:12:10 +000014138 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
14139 tg3_flag_set(tp, JUMBO_RING_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014140
14141 /* Determine WakeOnLan speed to use. */
14142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14143 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
14144 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
14145 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
Joe Perches63c3a662011-04-26 08:12:10 +000014146 tg3_flag_clear(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014147 } else {
Joe Perches63c3a662011-04-26 08:12:10 +000014148 tg3_flag_set(tp, WOL_SPEED_100MB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014149 }
14150
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014151 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014152 tp->phy_flags |= TG3_PHYFLG_IS_FET;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000014153
Linus Torvalds1da177e2005-04-16 15:20:36 -070014154 /* A few boards don't want Ethernet@WireSpeed phy feature */
Matt Carlson6ff6f812011-05-19 12:12:54 +000014155 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14156 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070014157 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070014158 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014159 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14160 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14161 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014162
14163 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14164 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014165 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014166 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014167 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014168
Joe Perches63c3a662011-04-26 08:12:10 +000014169 if (tg3_flag(tp, 5705_PLUS) &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014170 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080014171 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000014172 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014173 !tg3_flag(tp, 57765_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070014174 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070014175 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070014176 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14177 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080014178 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14179 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014180 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080014181 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014182 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080014183 } else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014184 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
Michael Chanc424cb22006-04-29 18:56:34 -070014185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014186
Matt Carlsonb2a5c192008-04-03 21:44:44 -070014187 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14188 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14189 tp->phy_otp = tg3_read_otp_phycfg(tp);
14190 if (tp->phy_otp == 0)
14191 tp->phy_otp = TG3_OTP_DEFAULT;
14192 }
14193
Joe Perches63c3a662011-04-26 08:12:10 +000014194 if (tg3_flag(tp, CPMU_PRESENT))
Matt Carlson8ef21422008-05-02 16:47:53 -070014195 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14196 else
14197 tp->mi_mode = MAC_MI_MODE_BASE;
14198
Linus Torvalds1da177e2005-04-16 15:20:36 -070014199 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014200 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14201 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14202 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14203
Matt Carlson4d958472011-04-20 07:57:35 +000014204 /* Set these bits to enable statistics workaround. */
14205 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14206 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14207 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14208 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14209 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14210 }
14211
Matt Carlson321d32a2008-11-21 17:22:19 -080014212 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14213 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Joe Perches63c3a662011-04-26 08:12:10 +000014214 tg3_flag_set(tp, USE_PHYLIB);
Matt Carlson57e69832008-05-25 23:48:31 -070014215
Matt Carlson158d7ab2008-05-29 01:37:54 -070014216 err = tg3_mdio_init(tp);
14217 if (err)
14218 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014219
14220 /* Initialize data/descriptor byte/word swapping. */
14221 val = tr32(GRC_MODE);
Matt Carlsonf2096f92011-04-05 14:22:48 +000014222 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14223 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14224 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14225 GRC_MODE_B2HRX_ENABLE |
14226 GRC_MODE_HTX2B_ENABLE |
14227 GRC_MODE_HOST_STACKUP);
14228 else
14229 val &= GRC_MODE_HOST_STACKUP;
14230
Linus Torvalds1da177e2005-04-16 15:20:36 -070014231 tw32(GRC_MODE, val | tp->grc_mode);
14232
14233 tg3_switch_clocks(tp);
14234
14235 /* Clear this out for sanity. */
14236 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14237
14238 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14239 &pci_state_reg);
14240 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014241 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014242 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14243
14244 if (chiprevid == CHIPREV_ID_5701_A0 ||
14245 chiprevid == CHIPREV_ID_5701_B0 ||
14246 chiprevid == CHIPREV_ID_5701_B2 ||
14247 chiprevid == CHIPREV_ID_5701_B5) {
14248 void __iomem *sram_base;
14249
14250 /* Write some dummy words into the SRAM status block
14251 * area, see if it reads back correctly. If the return
14252 * value is bad, force enable the PCIX workaround.
14253 */
14254 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14255
14256 writel(0x00000000, sram_base);
14257 writel(0x00000000, sram_base + 4);
14258 writel(0xffffffff, sram_base + 4);
14259 if (readl(sram_base) != 0x00000000)
Joe Perches63c3a662011-04-26 08:12:10 +000014260 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014261 }
14262 }
14263
14264 udelay(50);
14265 tg3_nvram_init(tp);
14266
14267 grc_misc_cfg = tr32(GRC_MISC_CFG);
14268 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14269
Linus Torvalds1da177e2005-04-16 15:20:36 -070014270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14271 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14272 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
Joe Perches63c3a662011-04-26 08:12:10 +000014273 tg3_flag_set(tp, IS_5788);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014274
Joe Perches63c3a662011-04-26 08:12:10 +000014275 if (!tg3_flag(tp, IS_5788) &&
Matt Carlson6ff6f812011-05-19 12:12:54 +000014276 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014277 tg3_flag_set(tp, TAGGED_STATUS);
14278 if (tg3_flag(tp, TAGGED_STATUS)) {
David S. Millerfac9b832005-05-18 22:46:34 -070014279 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14280 HOSTCC_MODE_CLRTICK_TXBD);
14281
14282 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14283 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14284 tp->misc_host_ctrl);
14285 }
14286
Matt Carlson3bda1252008-08-15 14:08:22 -070014287 /* Preserve the APE MAC_MODE bits */
Joe Perches63c3a662011-04-26 08:12:10 +000014288 if (tg3_flag(tp, ENABLE_APE))
Matt Carlsond2394e6b2010-11-24 08:31:47 +000014289 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
Matt Carlson3bda1252008-08-15 14:08:22 -070014290 else
14291 tp->mac_mode = TG3_DEF_MAC_MODE;
14292
Linus Torvalds1da177e2005-04-16 15:20:36 -070014293 /* these are limited to 10/100 only */
14294 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14295 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14296 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14297 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14298 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14299 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14300 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14301 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14302 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080014303 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14304 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014305 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000014306 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14307 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014308 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14309 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014310
14311 err = tg3_phy_probe(tp);
14312 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014313 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014314 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014315 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014316 }
14317
Matt Carlson184b8902010-04-05 10:19:25 +000014318 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080014319 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014320
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014321 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14322 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014323 } else {
14324 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014325 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014326 else
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014327 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014328 }
14329
14330 /* 5700 {AX,BX} chips have a broken status block link
14331 * change bit implementation, so we must use the
14332 * status register in those cases.
14333 */
14334 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
Joe Perches63c3a662011-04-26 08:12:10 +000014335 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014336 else
Joe Perches63c3a662011-04-26 08:12:10 +000014337 tg3_flag_clear(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014338
14339 /* The led_ctrl is set during tg3_phy_probe, here we might
14340 * have to force the link status polling mechanism based
14341 * upon subsystem IDs.
14342 */
14343 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070014344 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014345 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14346 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
Joe Perches63c3a662011-04-26 08:12:10 +000014347 tg3_flag_set(tp, USE_LINKCHG_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014348 }
14349
14350 /* For all SERDES we poll the MAC status register. */
Matt Carlsonf07e9af2010-08-02 11:26:07 +000014351 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
Joe Perches63c3a662011-04-26 08:12:10 +000014352 tg3_flag_set(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014353 else
Joe Perches63c3a662011-04-26 08:12:10 +000014354 tg3_flag_clear(tp, POLL_SERDES);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014355
Matt Carlsonbf933c82011-01-25 15:58:49 +000014356 tp->rx_offset = NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014357 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014358 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014359 tg3_flag(tp, PCIX_MODE)) {
Matt Carlsonbf933c82011-01-25 15:58:49 +000014360 tp->rx_offset = 0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014361#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000014362 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000014363#endif
14364 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014365
Matt Carlson2c49a442010-09-30 10:34:35 +000014366 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14367 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
Matt Carlson7cb32cf2010-09-30 10:34:36 +000014368 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14369
Matt Carlson2c49a442010-09-30 10:34:35 +000014370 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
Michael Chanf92905d2006-06-29 20:14:29 -070014371
14372 /* Increment the rx prod index on the rx std ring by at most
14373 * 8 for these chips to workaround hw errata.
14374 */
14375 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14377 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14378 tp->rx_std_max_post = 8;
14379
Joe Perches63c3a662011-04-26 08:12:10 +000014380 if (tg3_flag(tp, ASPM_WORKAROUND))
Matt Carlson8ed5d972007-05-07 00:25:49 -070014381 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14382 PCIE_PWR_MGMT_L1_THRESH_MSK;
14383
Linus Torvalds1da177e2005-04-16 15:20:36 -070014384 return err;
14385}
14386
David S. Miller49b6e95f2007-03-29 01:38:42 -070014387#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014388static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14389{
14390 struct net_device *dev = tp->dev;
14391 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014392 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070014393 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070014394 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014395
David S. Miller49b6e95f2007-03-29 01:38:42 -070014396 addr = of_get_property(dp, "local-mac-address", &len);
14397 if (addr && len == 6) {
14398 memcpy(dev->dev_addr, addr, 6);
14399 memcpy(dev->perm_addr, dev->dev_addr, 6);
14400 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014401 }
14402 return -ENODEV;
14403}
14404
14405static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14406{
14407 struct net_device *dev = tp->dev;
14408
14409 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070014410 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014411 return 0;
14412}
14413#endif
14414
14415static int __devinit tg3_get_device_address(struct tg3 *tp)
14416{
14417 struct net_device *dev = tp->dev;
14418 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080014419 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014420
David S. Miller49b6e95f2007-03-29 01:38:42 -070014421#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014422 if (!tg3_get_macaddr_sparc(tp))
14423 return 0;
14424#endif
14425
14426 mac_offset = 0x7c;
Matt Carlson6ff6f812011-05-19 12:12:54 +000014427 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
Joe Perches63c3a662011-04-26 08:12:10 +000014428 tg3_flag(tp, 5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014429 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14430 mac_offset = 0xcc;
14431 if (tg3_nvram_lock(tp))
14432 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14433 else
14434 tg3_nvram_unlock(tp);
Joe Perches63c3a662011-04-26 08:12:10 +000014435 } else if (tg3_flag(tp, 5717_PLUS)) {
Matt Carlson69f11c92011-07-13 09:27:30 +000014436 if (tp->pci_fn & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000014437 mac_offset = 0xcc;
Matt Carlson69f11c92011-07-13 09:27:30 +000014438 if (tp->pci_fn > 1)
Matt Carlsona50d0792010-06-05 17:24:37 +000014439 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000014440 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070014441 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014442
14443 /* First try to get it from MAC address mailbox. */
14444 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14445 if ((hi >> 16) == 0x484b) {
14446 dev->dev_addr[0] = (hi >> 8) & 0xff;
14447 dev->dev_addr[1] = (hi >> 0) & 0xff;
14448
14449 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14450 dev->dev_addr[2] = (lo >> 24) & 0xff;
14451 dev->dev_addr[3] = (lo >> 16) & 0xff;
14452 dev->dev_addr[4] = (lo >> 8) & 0xff;
14453 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014454
Michael Chan008652b2006-03-27 23:14:53 -080014455 /* Some old bootcode may report a 0 MAC address in SRAM */
14456 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14457 }
14458 if (!addr_ok) {
14459 /* Next, try NVRAM. */
Joe Perches63c3a662011-04-26 08:12:10 +000014460 if (!tg3_flag(tp, NO_NVRAM) &&
Matt Carlsondf259d82009-04-20 06:57:14 +000014461 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000014462 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070014463 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14464 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080014465 }
14466 /* Finally just fetch it out of the MAC control regs. */
14467 else {
14468 hi = tr32(MAC_ADDR_0_HIGH);
14469 lo = tr32(MAC_ADDR_0_LOW);
14470
14471 dev->dev_addr[5] = lo & 0xff;
14472 dev->dev_addr[4] = (lo >> 8) & 0xff;
14473 dev->dev_addr[3] = (lo >> 16) & 0xff;
14474 dev->dev_addr[2] = (lo >> 24) & 0xff;
14475 dev->dev_addr[1] = hi & 0xff;
14476 dev->dev_addr[0] = (hi >> 8) & 0xff;
14477 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014478 }
14479
14480 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070014481#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070014482 if (!tg3_get_default_macaddr_sparc(tp))
14483 return 0;
14484#endif
14485 return -EINVAL;
14486 }
John W. Linville2ff43692005-09-12 14:44:20 -070014487 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014488 return 0;
14489}
14490
David S. Miller59e6b432005-05-18 22:50:10 -070014491#define BOUNDARY_SINGLE_CACHELINE 1
14492#define BOUNDARY_MULTI_CACHELINE 2
14493
14494static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14495{
14496 int cacheline_size;
14497 u8 byte;
14498 int goal;
14499
14500 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14501 if (byte == 0)
14502 cacheline_size = 1024;
14503 else
14504 cacheline_size = (int) byte * 4;
14505
14506 /* On 5703 and later chips, the boundary bits have no
14507 * effect.
14508 */
14509 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14510 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
Joe Perches63c3a662011-04-26 08:12:10 +000014511 !tg3_flag(tp, PCI_EXPRESS))
David S. Miller59e6b432005-05-18 22:50:10 -070014512 goto out;
14513
14514#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14515 goal = BOUNDARY_MULTI_CACHELINE;
14516#else
14517#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14518 goal = BOUNDARY_SINGLE_CACHELINE;
14519#else
14520 goal = 0;
14521#endif
14522#endif
14523
Joe Perches63c3a662011-04-26 08:12:10 +000014524 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014525 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14526 goto out;
14527 }
14528
David S. Miller59e6b432005-05-18 22:50:10 -070014529 if (!goal)
14530 goto out;
14531
14532 /* PCI controllers on most RISC systems tend to disconnect
14533 * when a device tries to burst across a cache-line boundary.
14534 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14535 *
14536 * Unfortunately, for PCI-E there are only limited
14537 * write-side controls for this, and thus for reads
14538 * we will still get the disconnects. We'll also waste
14539 * these PCI cycles for both read and write for chips
14540 * other than 5700 and 5701 which do not implement the
14541 * boundary bits.
14542 */
Joe Perches63c3a662011-04-26 08:12:10 +000014543 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014544 switch (cacheline_size) {
14545 case 16:
14546 case 32:
14547 case 64:
14548 case 128:
14549 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14550 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14551 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14552 } else {
14553 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14554 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14555 }
14556 break;
14557
14558 case 256:
14559 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14560 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14561 break;
14562
14563 default:
14564 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14565 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14566 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014567 }
Joe Perches63c3a662011-04-26 08:12:10 +000014568 } else if (tg3_flag(tp, PCI_EXPRESS)) {
David S. Miller59e6b432005-05-18 22:50:10 -070014569 switch (cacheline_size) {
14570 case 16:
14571 case 32:
14572 case 64:
14573 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14574 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14575 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14576 break;
14577 }
14578 /* fallthrough */
14579 case 128:
14580 default:
14581 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14582 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14583 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014584 }
David S. Miller59e6b432005-05-18 22:50:10 -070014585 } else {
14586 switch (cacheline_size) {
14587 case 16:
14588 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14589 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14590 DMA_RWCTRL_WRITE_BNDRY_16);
14591 break;
14592 }
14593 /* fallthrough */
14594 case 32:
14595 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14596 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14597 DMA_RWCTRL_WRITE_BNDRY_32);
14598 break;
14599 }
14600 /* fallthrough */
14601 case 64:
14602 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14603 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14604 DMA_RWCTRL_WRITE_BNDRY_64);
14605 break;
14606 }
14607 /* fallthrough */
14608 case 128:
14609 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14610 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14611 DMA_RWCTRL_WRITE_BNDRY_128);
14612 break;
14613 }
14614 /* fallthrough */
14615 case 256:
14616 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14617 DMA_RWCTRL_WRITE_BNDRY_256);
14618 break;
14619 case 512:
14620 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14621 DMA_RWCTRL_WRITE_BNDRY_512);
14622 break;
14623 case 1024:
14624 default:
14625 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14626 DMA_RWCTRL_WRITE_BNDRY_1024);
14627 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070014628 }
David S. Miller59e6b432005-05-18 22:50:10 -070014629 }
14630
14631out:
14632 return val;
14633}
14634
Linus Torvalds1da177e2005-04-16 15:20:36 -070014635static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14636{
14637 struct tg3_internal_buffer_desc test_desc;
14638 u32 sram_dma_descs;
14639 int i, ret;
14640
14641 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14642
14643 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14644 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14645 tw32(RDMAC_STATUS, 0);
14646 tw32(WDMAC_STATUS, 0);
14647
14648 tw32(BUFMGR_MODE, 0);
14649 tw32(FTQ_RESET, 0);
14650
14651 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14652 test_desc.addr_lo = buf_dma & 0xffffffff;
14653 test_desc.nic_mbuf = 0x00002100;
14654 test_desc.len = size;
14655
14656 /*
14657 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14658 * the *second* time the tg3 driver was getting loaded after an
14659 * initial scan.
14660 *
14661 * Broadcom tells me:
14662 * ...the DMA engine is connected to the GRC block and a DMA
14663 * reset may affect the GRC block in some unpredictable way...
14664 * The behavior of resets to individual blocks has not been tested.
14665 *
14666 * Broadcom noted the GRC reset will also reset all sub-components.
14667 */
14668 if (to_device) {
14669 test_desc.cqid_sqid = (13 << 8) | 2;
14670
14671 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14672 udelay(40);
14673 } else {
14674 test_desc.cqid_sqid = (16 << 8) | 7;
14675
14676 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14677 udelay(40);
14678 }
14679 test_desc.flags = 0x00000005;
14680
14681 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14682 u32 val;
14683
14684 val = *(((u32 *)&test_desc) + i);
14685 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14686 sram_dma_descs + (i * sizeof(u32)));
14687 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14688 }
14689 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14690
Matt Carlson859a588792010-04-05 10:19:28 +000014691 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014692 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000014693 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070014694 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014695
14696 ret = -ENODEV;
14697 for (i = 0; i < 40; i++) {
14698 u32 val;
14699
14700 if (to_device)
14701 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14702 else
14703 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14704 if ((val & 0xffff) == sram_dma_descs) {
14705 ret = 0;
14706 break;
14707 }
14708
14709 udelay(100);
14710 }
14711
14712 return ret;
14713}
14714
David S. Millerded73402005-05-23 13:59:47 -070014715#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070014716
Matt Carlson41434702011-03-09 16:58:22 +000014717static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
Joe Perches895950c2010-12-21 02:16:08 -080014718 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14719 { },
14720};
14721
Linus Torvalds1da177e2005-04-16 15:20:36 -070014722static int __devinit tg3_test_dma(struct tg3 *tp)
14723{
14724 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070014725 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014726 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014727
Matt Carlson4bae65c2010-11-24 08:31:52 +000014728 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14729 &buf_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014730 if (!buf) {
14731 ret = -ENOMEM;
14732 goto out_nofree;
14733 }
14734
14735 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14736 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14737
David S. Miller59e6b432005-05-18 22:50:10 -070014738 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014739
Joe Perches63c3a662011-04-26 08:12:10 +000014740 if (tg3_flag(tp, 57765_PLUS))
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000014741 goto out;
14742
Joe Perches63c3a662011-04-26 08:12:10 +000014743 if (tg3_flag(tp, PCI_EXPRESS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070014744 /* DMA read watermark not used on PCIE */
14745 tp->dma_rwctrl |= 0x00180000;
Joe Perches63c3a662011-04-26 08:12:10 +000014746 } else if (!tg3_flag(tp, PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070014747 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14748 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014749 tp->dma_rwctrl |= 0x003f0000;
14750 else
14751 tp->dma_rwctrl |= 0x003f000f;
14752 } else {
14753 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14754 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14755 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080014756 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014757
Michael Chan4a29cc22006-03-19 13:21:12 -080014758 /* If the 5704 is behind the EPB bridge, we can
14759 * do the less restrictive ONE_DMA workaround for
14760 * better performance.
14761 */
Joe Perches63c3a662011-04-26 08:12:10 +000014762 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
Michael Chan4a29cc22006-03-19 13:21:12 -080014763 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14764 tp->dma_rwctrl |= 0x8000;
14765 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014766 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14767
Michael Chan49afdeb2007-02-13 12:17:03 -080014768 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14769 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070014770 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080014771 tp->dma_rwctrl |=
14772 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14773 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14774 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070014775 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14776 /* 5780 always in PCIX mode */
14777 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070014778 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14779 /* 5714 always in PCIX mode */
14780 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014781 } else {
14782 tp->dma_rwctrl |= 0x001b000f;
14783 }
14784 }
14785
14786 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14787 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14788 tp->dma_rwctrl &= 0xfffffff0;
14789
14790 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14791 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14792 /* Remove this if it causes problems for some boards. */
14793 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14794
14795 /* On 5700/5701 chips, we need to set this bit.
14796 * Otherwise the chip will issue cacheline transactions
14797 * to streamable DMA memory with not all the byte
14798 * enables turned on. This is an error on several
14799 * RISC PCI controllers, in particular sparc64.
14800 *
14801 * On 5703/5704 chips, this bit has been reassigned
14802 * a different meaning. In particular, it is used
14803 * on those chips to enable a PCI-X workaround.
14804 */
14805 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14806 }
14807
14808 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14809
14810#if 0
14811 /* Unneeded, already done by tg3_get_invariants. */
14812 tg3_switch_clocks(tp);
14813#endif
14814
Linus Torvalds1da177e2005-04-16 15:20:36 -070014815 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14816 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14817 goto out;
14818
David S. Miller59e6b432005-05-18 22:50:10 -070014819 /* It is best to perform DMA test with maximum write burst size
14820 * to expose the 5700/5701 write DMA bug.
14821 */
14822 saved_dma_rwctrl = tp->dma_rwctrl;
14823 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14824 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14825
Linus Torvalds1da177e2005-04-16 15:20:36 -070014826 while (1) {
14827 u32 *p = buf, i;
14828
14829 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14830 p[i] = i;
14831
14832 /* Send the buffer to the chip. */
14833 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14834 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014835 dev_err(&tp->pdev->dev,
14836 "%s: Buffer write failed. err = %d\n",
14837 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014838 break;
14839 }
14840
14841#if 0
14842 /* validate data reached card RAM correctly. */
14843 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14844 u32 val;
14845 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14846 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014847 dev_err(&tp->pdev->dev,
14848 "%s: Buffer corrupted on device! "
14849 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014850 /* ret = -ENODEV here? */
14851 }
14852 p[i] = 0;
14853 }
14854#endif
14855 /* Now read it back. */
14856 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14857 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014858 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14859 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014860 break;
14861 }
14862
14863 /* Verify it. */
14864 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14865 if (p[i] == i)
14866 continue;
14867
David S. Miller59e6b432005-05-18 22:50:10 -070014868 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14869 DMA_RWCTRL_WRITE_BNDRY_16) {
14870 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014871 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14872 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14873 break;
14874 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014875 dev_err(&tp->pdev->dev,
14876 "%s: Buffer corrupted on read back! "
14877 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014878 ret = -ENODEV;
14879 goto out;
14880 }
14881 }
14882
14883 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14884 /* Success. */
14885 ret = 0;
14886 break;
14887 }
14888 }
David S. Miller59e6b432005-05-18 22:50:10 -070014889 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14890 DMA_RWCTRL_WRITE_BNDRY_16) {
14891 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014892 * now look for chipsets that are known to expose the
14893 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014894 */
Matt Carlson41434702011-03-09 16:58:22 +000014895 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014896 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14897 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000014898 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014899 /* Safe to use the calculated DMA boundary. */
14900 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000014901 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014902
David S. Miller59e6b432005-05-18 22:50:10 -070014903 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14904 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014905
14906out:
Matt Carlson4bae65c2010-11-24 08:31:52 +000014907 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014908out_nofree:
14909 return ret;
14910}
14911
Linus Torvalds1da177e2005-04-16 15:20:36 -070014912static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14913{
Joe Perches63c3a662011-04-26 08:12:10 +000014914 if (tg3_flag(tp, 57765_PLUS)) {
Matt Carlson666bc832010-01-20 16:58:03 +000014915 tp->bufmgr_config.mbuf_read_dma_low_water =
14916 DEFAULT_MB_RDMA_LOW_WATER_5705;
14917 tp->bufmgr_config.mbuf_mac_rx_low_water =
14918 DEFAULT_MB_MACRX_LOW_WATER_57765;
14919 tp->bufmgr_config.mbuf_high_water =
14920 DEFAULT_MB_HIGH_WATER_57765;
14921
14922 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14923 DEFAULT_MB_RDMA_LOW_WATER_5705;
14924 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14925 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14926 tp->bufmgr_config.mbuf_high_water_jumbo =
14927 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
Joe Perches63c3a662011-04-26 08:12:10 +000014928 } else if (tg3_flag(tp, 5705_PLUS)) {
Michael Chanfdfec1722005-07-25 12:31:48 -070014929 tp->bufmgr_config.mbuf_read_dma_low_water =
14930 DEFAULT_MB_RDMA_LOW_WATER_5705;
14931 tp->bufmgr_config.mbuf_mac_rx_low_water =
14932 DEFAULT_MB_MACRX_LOW_WATER_5705;
14933 tp->bufmgr_config.mbuf_high_water =
14934 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014935 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14936 tp->bufmgr_config.mbuf_mac_rx_low_water =
14937 DEFAULT_MB_MACRX_LOW_WATER_5906;
14938 tp->bufmgr_config.mbuf_high_water =
14939 DEFAULT_MB_HIGH_WATER_5906;
14940 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014941
Michael Chanfdfec1722005-07-25 12:31:48 -070014942 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14943 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14944 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14945 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14946 tp->bufmgr_config.mbuf_high_water_jumbo =
14947 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14948 } else {
14949 tp->bufmgr_config.mbuf_read_dma_low_water =
14950 DEFAULT_MB_RDMA_LOW_WATER;
14951 tp->bufmgr_config.mbuf_mac_rx_low_water =
14952 DEFAULT_MB_MACRX_LOW_WATER;
14953 tp->bufmgr_config.mbuf_high_water =
14954 DEFAULT_MB_HIGH_WATER;
14955
14956 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14957 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14958 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14959 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14960 tp->bufmgr_config.mbuf_high_water_jumbo =
14961 DEFAULT_MB_HIGH_WATER_JUMBO;
14962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014963
14964 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14965 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14966}
14967
14968static char * __devinit tg3_phy_string(struct tg3 *tp)
14969{
Matt Carlson79eb6902010-02-17 15:17:03 +000014970 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14971 case TG3_PHY_ID_BCM5400: return "5400";
14972 case TG3_PHY_ID_BCM5401: return "5401";
14973 case TG3_PHY_ID_BCM5411: return "5411";
14974 case TG3_PHY_ID_BCM5701: return "5701";
14975 case TG3_PHY_ID_BCM5703: return "5703";
14976 case TG3_PHY_ID_BCM5704: return "5704";
14977 case TG3_PHY_ID_BCM5705: return "5705";
14978 case TG3_PHY_ID_BCM5750: return "5750";
14979 case TG3_PHY_ID_BCM5752: return "5752";
14980 case TG3_PHY_ID_BCM5714: return "5714";
14981 case TG3_PHY_ID_BCM5780: return "5780";
14982 case TG3_PHY_ID_BCM5755: return "5755";
14983 case TG3_PHY_ID_BCM5787: return "5787";
14984 case TG3_PHY_ID_BCM5784: return "5784";
14985 case TG3_PHY_ID_BCM5756: return "5722/5756";
14986 case TG3_PHY_ID_BCM5906: return "5906";
14987 case TG3_PHY_ID_BCM5761: return "5761";
14988 case TG3_PHY_ID_BCM5718C: return "5718C";
14989 case TG3_PHY_ID_BCM5718S: return "5718S";
14990 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000014991 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson6418f2c2011-04-05 14:22:49 +000014992 case TG3_PHY_ID_BCM5720C: return "5720C";
Matt Carlson79eb6902010-02-17 15:17:03 +000014993 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070014994 case 0: return "serdes";
14995 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070014996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014997}
14998
Michael Chanf9804dd2005-09-27 12:13:10 -070014999static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
15000{
Joe Perches63c3a662011-04-26 08:12:10 +000015001 if (tg3_flag(tp, PCI_EXPRESS)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015002 strcpy(str, "PCI Express");
15003 return str;
Joe Perches63c3a662011-04-26 08:12:10 +000015004 } else if (tg3_flag(tp, PCIX_MODE)) {
Michael Chanf9804dd2005-09-27 12:13:10 -070015005 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
15006
15007 strcpy(str, "PCIX:");
15008
15009 if ((clock_ctrl == 7) ||
15010 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
15011 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
15012 strcat(str, "133MHz");
15013 else if (clock_ctrl == 0)
15014 strcat(str, "33MHz");
15015 else if (clock_ctrl == 2)
15016 strcat(str, "50MHz");
15017 else if (clock_ctrl == 4)
15018 strcat(str, "66MHz");
15019 else if (clock_ctrl == 6)
15020 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070015021 } else {
15022 strcpy(str, "PCI:");
Joe Perches63c3a662011-04-26 08:12:10 +000015023 if (tg3_flag(tp, PCI_HIGH_SPEED))
Michael Chanf9804dd2005-09-27 12:13:10 -070015024 strcat(str, "66MHz");
15025 else
15026 strcat(str, "33MHz");
15027 }
Joe Perches63c3a662011-04-26 08:12:10 +000015028 if (tg3_flag(tp, PCI_32BIT))
Michael Chanf9804dd2005-09-27 12:13:10 -070015029 strcat(str, ":32-bit");
15030 else
15031 strcat(str, ":64-bit");
15032 return str;
15033}
15034
Michael Chan8c2dc7e2005-12-19 16:26:02 -080015035static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015036{
15037 struct pci_dev *peer;
15038 unsigned int func, devnr = tp->pdev->devfn & ~7;
15039
15040 for (func = 0; func < 8; func++) {
15041 peer = pci_get_slot(tp->pdev->bus, devnr | func);
15042 if (peer && peer != tp->pdev)
15043 break;
15044 pci_dev_put(peer);
15045 }
Michael Chan16fe9d72005-12-13 21:09:54 -080015046 /* 5704 can be configured in single-port mode, set peer to
15047 * tp->pdev in that case.
15048 */
15049 if (!peer) {
15050 peer = tp->pdev;
15051 return peer;
15052 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015053
15054 /*
15055 * We don't need to keep the refcount elevated; there's no way
15056 * to remove one half of this device without removing the other
15057 */
15058 pci_dev_put(peer);
15059
15060 return peer;
15061}
15062
David S. Miller15f98502005-05-18 22:49:26 -070015063static void __devinit tg3_init_coal(struct tg3 *tp)
15064{
15065 struct ethtool_coalesce *ec = &tp->coal;
15066
15067 memset(ec, 0, sizeof(*ec));
15068 ec->cmd = ETHTOOL_GCOALESCE;
15069 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
15070 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
15071 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
15072 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
15073 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
15074 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
15075 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
15076 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
15077 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
15078
15079 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
15080 HOSTCC_MODE_CLRTICK_TXBD)) {
15081 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
15082 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
15083 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
15084 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
15085 }
Michael Chand244c892005-07-05 14:42:33 -070015086
Joe Perches63c3a662011-04-26 08:12:10 +000015087 if (tg3_flag(tp, 5705_PLUS)) {
Michael Chand244c892005-07-05 14:42:33 -070015088 ec->rx_coalesce_usecs_irq = 0;
15089 ec->tx_coalesce_usecs_irq = 0;
15090 ec->stats_block_coalesce_usecs = 0;
15091 }
David S. Miller15f98502005-05-18 22:49:26 -070015092}
15093
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080015094static const struct net_device_ops tg3_netdev_ops = {
15095 .ndo_open = tg3_open,
15096 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080015097 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000015098 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080015099 .ndo_validate_addr = eth_validate_addr,
15100 .ndo_set_multicast_list = tg3_set_rx_mode,
15101 .ndo_set_mac_address = tg3_set_mac_addr,
15102 .ndo_do_ioctl = tg3_ioctl,
15103 .ndo_tx_timeout = tg3_tx_timeout,
15104 .ndo_change_mtu = tg3_change_mtu,
Michał Mirosławdc668912011-04-07 03:35:07 +000015105 .ndo_fix_features = tg3_fix_features,
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015106 .ndo_set_features = tg3_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -080015107#ifdef CONFIG_NET_POLL_CONTROLLER
15108 .ndo_poll_controller = tg3_poll_controller,
15109#endif
15110};
15111
Linus Torvalds1da177e2005-04-16 15:20:36 -070015112static int __devinit tg3_init_one(struct pci_dev *pdev,
15113 const struct pci_device_id *ent)
15114{
Linus Torvalds1da177e2005-04-16 15:20:36 -070015115 struct net_device *dev;
15116 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000015117 int i, err, pm_cap;
15118 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070015119 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080015120 u64 dma_mask, persist_dma_mask;
Matt Carlson0da06062011-05-19 12:12:53 +000015121 u32 features = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015122
Joe Perches05dbe002010-02-17 19:44:19 +000015123 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015124
15125 err = pci_enable_device(pdev);
15126 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015127 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015128 return err;
15129 }
15130
Linus Torvalds1da177e2005-04-16 15:20:36 -070015131 err = pci_request_regions(pdev, DRV_MODULE_NAME);
15132 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000015133 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015134 goto err_out_disable_pdev;
15135 }
15136
15137 pci_set_master(pdev);
15138
15139 /* Find power-management capability. */
15140 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
15141 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000015142 dev_err(&pdev->dev,
15143 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015144 err = -EIO;
15145 goto err_out_free_res;
15146 }
15147
Matt Carlson16821282011-07-13 09:27:28 +000015148 err = pci_set_power_state(pdev, PCI_D0);
15149 if (err) {
15150 dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
15151 goto err_out_free_res;
15152 }
15153
Matt Carlsonfe5f5782009-09-01 13:09:39 +000015154 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015155 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000015156 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015157 err = -ENOMEM;
Matt Carlson16821282011-07-13 09:27:28 +000015158 goto err_out_power_down;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015159 }
15160
Linus Torvalds1da177e2005-04-16 15:20:36 -070015161 SET_NETDEV_DEV(dev, &pdev->dev);
15162
Linus Torvalds1da177e2005-04-16 15:20:36 -070015163 tp = netdev_priv(dev);
15164 tp->pdev = pdev;
15165 tp->dev = dev;
15166 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015167 tp->rx_mode = TG3_DEF_RX_MODE;
15168 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070015169
Linus Torvalds1da177e2005-04-16 15:20:36 -070015170 if (tg3_debug > 0)
15171 tp->msg_enable = tg3_debug;
15172 else
15173 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15174
15175 /* The word/byte swap controls here control register access byte
15176 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15177 * setting below.
15178 */
15179 tp->misc_host_ctrl =
15180 MISC_HOST_CTRL_MASK_PCI_INT |
15181 MISC_HOST_CTRL_WORD_SWAP |
15182 MISC_HOST_CTRL_INDIR_ACCESS |
15183 MISC_HOST_CTRL_PCISTATE_RW;
15184
15185 /* The NONFRM (non-frame) byte/word swap controls take effect
15186 * on descriptor entries, anything which isn't packet data.
15187 *
15188 * The StrongARM chips on the board (one for tx, one for rx)
15189 * are running in big-endian mode.
15190 */
15191 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15192 GRC_MODE_WSWAP_NONFRM_DATA);
15193#ifdef __BIG_ENDIAN
15194 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15195#endif
15196 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015197 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000015198 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015199
Matt Carlsond5fe4882008-11-21 17:20:32 -080015200 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010015201 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015202 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070015203 err = -ENOMEM;
15204 goto err_out_free_dev;
15205 }
15206
Matt Carlsonc9cab242011-07-13 09:27:27 +000015207 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
15208 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
15209 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
15210 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
15211 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
15212 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
15213 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
15214 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
15215 tg3_flag_set(tp, ENABLE_APE);
15216 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
15217 if (!tp->aperegs) {
15218 dev_err(&pdev->dev,
15219 "Cannot map APE registers, aborting\n");
15220 err = -ENOMEM;
15221 goto err_out_iounmap;
15222 }
15223 }
15224
Linus Torvalds1da177e2005-04-16 15:20:36 -070015225 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15226 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015227
Linus Torvalds1da177e2005-04-16 15:20:36 -070015228 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015229 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Matt Carlson2ffcc982011-05-19 12:12:44 +000015230 dev->netdev_ops = &tg3_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015231 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015232
15233 err = tg3_get_invariants(tp);
15234 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015235 dev_err(&pdev->dev,
15236 "Problem fetching invariants of chip, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015237 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015238 }
15239
Michael Chan4a29cc22006-03-19 13:21:12 -080015240 /* The EPB bridge inside 5714, 5715, and 5780 and any
15241 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080015242 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15243 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15244 * do DMA address check in tg3_start_xmit().
15245 */
Joe Perches63c3a662011-04-26 08:12:10 +000015246 if (tg3_flag(tp, IS_5788))
Yang Hongyang284901a2009-04-06 19:01:15 -070015247 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Joe Perches63c3a662011-04-26 08:12:10 +000015248 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070015249 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080015250#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070015251 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015252#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080015253 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070015254 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080015255
15256 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070015257 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080015258 err = pci_set_dma_mask(pdev, dma_mask);
15259 if (!err) {
Matt Carlson0da06062011-05-19 12:12:53 +000015260 features |= NETIF_F_HIGHDMA;
Michael Chan72f2afb2006-03-06 19:28:35 -080015261 err = pci_set_consistent_dma_mask(pdev,
15262 persist_dma_mask);
15263 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015264 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15265 "DMA for consistent allocations\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015266 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015267 }
15268 }
15269 }
Yang Hongyang284901a2009-04-06 19:01:15 -070015270 if (err || dma_mask == DMA_BIT_MASK(32)) {
15271 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080015272 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015273 dev_err(&pdev->dev,
15274 "No usable DMA configuration, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015275 goto err_out_apeunmap;
Michael Chan72f2afb2006-03-06 19:28:35 -080015276 }
15277 }
15278
Michael Chanfdfec1722005-07-25 12:31:48 -070015279 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015280
Matt Carlson0da06062011-05-19 12:12:53 +000015281 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15282
15283 /* 5700 B0 chips do not support checksumming correctly due
15284 * to hardware bugs.
15285 */
15286 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15287 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15288
15289 if (tg3_flag(tp, 5755_PLUS))
15290 features |= NETIF_F_IPV6_CSUM;
15291 }
15292
Michael Chan4e3a7aa2006-03-20 17:47:44 -080015293 /* TSO is on by default on chips that support hardware TSO.
15294 * Firmware TSO on older chips gives lower performance, so it
15295 * is off by default, but can be enabled using ethtool.
15296 */
Joe Perches63c3a662011-04-26 08:12:10 +000015297 if ((tg3_flag(tp, HW_TSO_1) ||
15298 tg3_flag(tp, HW_TSO_2) ||
15299 tg3_flag(tp, HW_TSO_3)) &&
Matt Carlson0da06062011-05-19 12:12:53 +000015300 (features & NETIF_F_IP_CSUM))
15301 features |= NETIF_F_TSO;
Joe Perches63c3a662011-04-26 08:12:10 +000015302 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
Matt Carlson0da06062011-05-19 12:12:53 +000015303 if (features & NETIF_F_IPV6_CSUM)
15304 features |= NETIF_F_TSO6;
Joe Perches63c3a662011-04-26 08:12:10 +000015305 if (tg3_flag(tp, HW_TSO_3) ||
Matt Carlsone849cdc2009-11-13 13:03:38 +000015306 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070015307 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15308 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Joe Perches63c3a662011-04-26 08:12:10 +000015309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Michał Mirosławdc668912011-04-07 03:35:07 +000015310 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson0da06062011-05-19 12:12:53 +000015311 features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070015312 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015313
Matt Carlsond542fe22011-05-19 16:02:43 +000015314 dev->features |= features;
15315 dev->vlan_features |= features;
15316
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015317 /*
15318 * Add loopback capability only for a subset of devices that support
15319 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15320 * loopback for the remaining devices.
15321 */
15322 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15323 !tg3_flag(tp, CPMU_PRESENT))
15324 /* Add the loopback capability */
Matt Carlson0da06062011-05-19 12:12:53 +000015325 features |= NETIF_F_LOOPBACK;
15326
Matt Carlson0da06062011-05-19 12:12:53 +000015327 dev->hw_features |= features;
Mahesh Bandewar06c03c02011-05-08 06:51:48 +000015328
Linus Torvalds1da177e2005-04-16 15:20:36 -070015329 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
Joe Perches63c3a662011-04-26 08:12:10 +000015330 !tg3_flag(tp, TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070015331 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
Joe Perches63c3a662011-04-26 08:12:10 +000015332 tg3_flag_set(tp, MAX_RXPEND_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015333 tp->rx_pending = 63;
15334 }
15335
Linus Torvalds1da177e2005-04-16 15:20:36 -070015336 err = tg3_get_device_address(tp);
15337 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015338 dev_err(&pdev->dev,
15339 "Could not obtain valid ethernet address, aborting\n");
Matt Carlsonc9cab242011-07-13 09:27:27 +000015340 goto err_out_apeunmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070015341 }
15342
Matt Carlsonc88864d2007-11-12 21:07:01 -080015343 /*
15344 * Reset chip in case UNDI or EFI driver did not shutdown
15345 * DMA self test will enable WDMAC and we'll see (spurious)
15346 * pending DMA on the PCI bus at that point.
15347 */
15348 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15349 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
15350 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
15351 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
15352 }
15353
15354 err = tg3_test_dma(tp);
15355 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015356 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080015357 goto err_out_apeunmap;
15358 }
15359
Matt Carlson78f90dc2009-11-13 13:03:42 +000015360 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15361 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15362 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
Matt Carlson6fd45cb2010-09-15 08:59:57 +000015363 for (i = 0; i < tp->irq_max; i++) {
Matt Carlson78f90dc2009-11-13 13:03:42 +000015364 struct tg3_napi *tnapi = &tp->napi[i];
15365
15366 tnapi->tp = tp;
15367 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15368
15369 tnapi->int_mbox = intmbx;
15370 if (i < 4)
15371 intmbx += 0x8;
15372 else
15373 intmbx += 0x4;
15374
15375 tnapi->consmbox = rcvmbx;
15376 tnapi->prodmbox = sndmbx;
15377
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015378 if (i)
Matt Carlson78f90dc2009-11-13 13:03:42 +000015379 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
Matt Carlson66cfd1b2010-09-30 10:34:30 +000015380 else
Matt Carlson78f90dc2009-11-13 13:03:42 +000015381 tnapi->coal_now = HOSTCC_MODE_NOW;
Matt Carlson78f90dc2009-11-13 13:03:42 +000015382
Joe Perches63c3a662011-04-26 08:12:10 +000015383 if (!tg3_flag(tp, SUPPORT_MSIX))
Matt Carlson78f90dc2009-11-13 13:03:42 +000015384 break;
15385
15386 /*
15387 * If we support MSIX, we'll be using RSS. If we're using
15388 * RSS, the first vector only handles link interrupts and the
15389 * remaining vectors handle rx and tx interrupts. Reuse the
15390 * mailbox values for the next iteration. The values we setup
15391 * above are still useful for the single vectored mode.
15392 */
15393 if (!i)
15394 continue;
15395
15396 rcvmbx += 0x8;
15397
15398 if (sndmbx & 0x4)
15399 sndmbx -= 0x4;
15400 else
15401 sndmbx += 0xc;
15402 }
15403
Matt Carlsonc88864d2007-11-12 21:07:01 -080015404 tg3_init_coal(tp);
15405
Michael Chanc49a1562006-12-17 17:07:29 -080015406 pci_set_drvdata(pdev, dev);
15407
Matt Carlsoncd0d7222011-07-13 09:27:33 +000015408 if (tg3_flag(tp, 5717_PLUS)) {
15409 /* Resume a low-power mode */
15410 tg3_frob_aux_power(tp, false);
15411 }
15412
Linus Torvalds1da177e2005-04-16 15:20:36 -070015413 err = register_netdev(dev);
15414 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000015415 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070015416 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015417 }
15418
Joe Perches05dbe002010-02-17 19:44:19 +000015419 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15420 tp->board_part_number,
15421 tp->pci_chip_rev_id,
15422 tg3_bus_string(tp, str),
15423 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015424
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015425 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000015426 struct phy_device *phydev;
15427 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000015428 netdev_info(dev,
15429 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000015430 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015431 } else {
15432 char *ethtype;
15433
15434 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15435 ethtype = "10/100Base-TX";
15436 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15437 ethtype = "1000Base-SX";
15438 else
15439 ethtype = "10/100/1000Base-T";
15440
Matt Carlson5129c3a2010-04-05 10:19:23 +000015441 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
Matt Carlson47007832011-04-20 07:57:43 +000015442 "(WireSpeed[%d], EEE[%d])\n",
15443 tg3_phy_string(tp), ethtype,
15444 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15445 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015446 }
Matt Carlsondf59c942008-11-03 16:52:56 -080015447
Joe Perches05dbe002010-02-17 19:44:19 +000015448 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Michał Mirosławdc668912011-04-07 03:35:07 +000015449 (dev->features & NETIF_F_RXCSUM) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015450 tg3_flag(tp, USE_LINKCHG_REG) != 0,
Matt Carlsonf07e9af2010-08-02 11:26:07 +000015451 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
Joe Perches63c3a662011-04-26 08:12:10 +000015452 tg3_flag(tp, ENABLE_ASF) != 0,
15453 tg3_flag(tp, TSO_CAPABLE) != 0);
Joe Perches05dbe002010-02-17 19:44:19 +000015454 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15455 tp->dma_rwctrl,
15456 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15457 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015458
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015459 pci_save_state(pdev);
15460
Linus Torvalds1da177e2005-04-16 15:20:36 -070015461 return 0;
15462
Matt Carlson0d3031d2007-10-10 18:02:43 -070015463err_out_apeunmap:
15464 if (tp->aperegs) {
15465 iounmap(tp->aperegs);
15466 tp->aperegs = NULL;
15467 }
15468
Linus Torvalds1da177e2005-04-16 15:20:36 -070015469err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070015470 if (tp->regs) {
15471 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015472 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015473 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015474
15475err_out_free_dev:
15476 free_netdev(dev);
15477
Matt Carlson16821282011-07-13 09:27:28 +000015478err_out_power_down:
15479 pci_set_power_state(pdev, PCI_D3hot);
15480
Linus Torvalds1da177e2005-04-16 15:20:36 -070015481err_out_free_res:
15482 pci_release_regions(pdev);
15483
15484err_out_disable_pdev:
15485 pci_disable_device(pdev);
15486 pci_set_drvdata(pdev, NULL);
15487 return err;
15488}
15489
15490static void __devexit tg3_remove_one(struct pci_dev *pdev)
15491{
15492 struct net_device *dev = pci_get_drvdata(pdev);
15493
15494 if (dev) {
15495 struct tg3 *tp = netdev_priv(dev);
15496
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080015497 if (tp->fw)
15498 release_firmware(tp->fw);
15499
Tejun Heo23f333a2010-12-12 16:45:14 +010015500 cancel_work_sync(&tp->reset_task);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015501
Joe Perches63c3a662011-04-26 08:12:10 +000015502 if (!tg3_flag(tp, USE_PHYLIB)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015503 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070015504 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015505 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070015506
Linus Torvalds1da177e2005-04-16 15:20:36 -070015507 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070015508 if (tp->aperegs) {
15509 iounmap(tp->aperegs);
15510 tp->aperegs = NULL;
15511 }
Michael Chan68929142005-08-09 20:17:14 -070015512 if (tp->regs) {
15513 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070015514 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070015515 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070015516 free_netdev(dev);
15517 pci_release_regions(pdev);
15518 pci_disable_device(pdev);
15519 pci_set_drvdata(pdev, NULL);
15520 }
15521}
15522
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015523#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015524static int tg3_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015525{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015526 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015527 struct net_device *dev = pci_get_drvdata(pdev);
15528 struct tg3 *tp = netdev_priv(dev);
15529 int err;
15530
15531 if (!netif_running(dev))
15532 return 0;
15533
Tejun Heo23f333a2010-12-12 16:45:14 +010015534 flush_work_sync(&tp->reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015535 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015536 tg3_netif_stop(tp);
15537
15538 del_timer_sync(&tp->timer);
15539
David S. Millerf47c11e2005-06-24 20:18:35 -070015540 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015541 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070015542 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015543
15544 netif_device_detach(dev);
15545
David S. Millerf47c11e2005-06-24 20:18:35 -070015546 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070015547 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Joe Perches63c3a662011-04-26 08:12:10 +000015548 tg3_flag_clear(tp, INIT_COMPLETE);
David S. Millerf47c11e2005-06-24 20:18:35 -070015549 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015550
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015551 err = tg3_power_down_prepare(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015552 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015553 int err2;
15554
David S. Millerf47c11e2005-06-24 20:18:35 -070015555 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015556
Joe Perches63c3a662011-04-26 08:12:10 +000015557 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015558 err2 = tg3_restart_hw(tp, 1);
15559 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070015560 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015561
15562 tp->timer.expires = jiffies + tp->timer_offset;
15563 add_timer(&tp->timer);
15564
15565 netif_device_attach(dev);
15566 tg3_netif_start(tp);
15567
Michael Chanb9ec6c12006-07-25 16:37:27 -070015568out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015569 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015570
15571 if (!err2)
15572 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015573 }
15574
15575 return err;
15576}
15577
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015578static int tg3_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015579{
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015580 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015581 struct net_device *dev = pci_get_drvdata(pdev);
15582 struct tg3 *tp = netdev_priv(dev);
15583 int err;
15584
15585 if (!netif_running(dev))
15586 return 0;
15587
Linus Torvalds1da177e2005-04-16 15:20:36 -070015588 netif_device_attach(dev);
15589
David S. Millerf47c11e2005-06-24 20:18:35 -070015590 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015591
Joe Perches63c3a662011-04-26 08:12:10 +000015592 tg3_flag_set(tp, INIT_COMPLETE);
Michael Chanb9ec6c12006-07-25 16:37:27 -070015593 err = tg3_restart_hw(tp, 1);
15594 if (err)
15595 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015596
15597 tp->timer.expires = jiffies + tp->timer_offset;
15598 add_timer(&tp->timer);
15599
Linus Torvalds1da177e2005-04-16 15:20:36 -070015600 tg3_netif_start(tp);
15601
Michael Chanb9ec6c12006-07-25 16:37:27 -070015602out:
David S. Millerf47c11e2005-06-24 20:18:35 -070015603 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015604
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070015605 if (!err)
15606 tg3_phy_start(tp);
15607
Michael Chanb9ec6c12006-07-25 16:37:27 -070015608 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015609}
15610
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015611static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015612#define TG3_PM_OPS (&tg3_pm_ops)
15613
15614#else
15615
15616#define TG3_PM_OPS NULL
15617
15618#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysockic866b7e2010-12-25 12:56:23 +000015619
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015620/**
15621 * tg3_io_error_detected - called when PCI error is detected
15622 * @pdev: Pointer to PCI device
15623 * @state: The current pci connection state
15624 *
15625 * This function is called after a PCI bus error affecting
15626 * this device has been detected.
15627 */
15628static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15629 pci_channel_state_t state)
15630{
15631 struct net_device *netdev = pci_get_drvdata(pdev);
15632 struct tg3 *tp = netdev_priv(netdev);
15633 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15634
15635 netdev_info(netdev, "PCI I/O error detected\n");
15636
15637 rtnl_lock();
15638
15639 if (!netif_running(netdev))
15640 goto done;
15641
15642 tg3_phy_stop(tp);
15643
15644 tg3_netif_stop(tp);
15645
15646 del_timer_sync(&tp->timer);
Joe Perches63c3a662011-04-26 08:12:10 +000015647 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015648
15649 /* Want to make sure that the reset task doesn't run */
15650 cancel_work_sync(&tp->reset_task);
Joe Perches63c3a662011-04-26 08:12:10 +000015651 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15652 tg3_flag_clear(tp, RESTART_TIMER);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015653
15654 netif_device_detach(netdev);
15655
15656 /* Clean up software state, even if MMIO is blocked */
15657 tg3_full_lock(tp, 0);
15658 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15659 tg3_full_unlock(tp);
15660
15661done:
15662 if (state == pci_channel_io_perm_failure)
15663 err = PCI_ERS_RESULT_DISCONNECT;
15664 else
15665 pci_disable_device(pdev);
15666
15667 rtnl_unlock();
15668
15669 return err;
15670}
15671
15672/**
15673 * tg3_io_slot_reset - called after the pci bus has been reset.
15674 * @pdev: Pointer to PCI device
15675 *
15676 * Restart the card from scratch, as if from a cold-boot.
15677 * At this point, the card has exprienced a hard reset,
15678 * followed by fixups by BIOS, and has its config space
15679 * set up identically to what it was at cold boot.
15680 */
15681static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15682{
15683 struct net_device *netdev = pci_get_drvdata(pdev);
15684 struct tg3 *tp = netdev_priv(netdev);
15685 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15686 int err;
15687
15688 rtnl_lock();
15689
15690 if (pci_enable_device(pdev)) {
15691 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15692 goto done;
15693 }
15694
15695 pci_set_master(pdev);
15696 pci_restore_state(pdev);
15697 pci_save_state(pdev);
15698
15699 if (!netif_running(netdev)) {
15700 rc = PCI_ERS_RESULT_RECOVERED;
15701 goto done;
15702 }
15703
15704 err = tg3_power_up(tp);
Matt Carlsonbed98292011-07-13 09:27:29 +000015705 if (err)
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015706 goto done;
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015707
15708 rc = PCI_ERS_RESULT_RECOVERED;
15709
15710done:
15711 rtnl_unlock();
15712
15713 return rc;
15714}
15715
15716/**
15717 * tg3_io_resume - called when traffic can start flowing again.
15718 * @pdev: Pointer to PCI device
15719 *
15720 * This callback is called when the error recovery driver tells
15721 * us that its OK to resume normal operation.
15722 */
15723static void tg3_io_resume(struct pci_dev *pdev)
15724{
15725 struct net_device *netdev = pci_get_drvdata(pdev);
15726 struct tg3 *tp = netdev_priv(netdev);
15727 int err;
15728
15729 rtnl_lock();
15730
15731 if (!netif_running(netdev))
15732 goto done;
15733
15734 tg3_full_lock(tp, 0);
Joe Perches63c3a662011-04-26 08:12:10 +000015735 tg3_flag_set(tp, INIT_COMPLETE);
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015736 err = tg3_restart_hw(tp, 1);
15737 tg3_full_unlock(tp);
15738 if (err) {
15739 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15740 goto done;
15741 }
15742
15743 netif_device_attach(netdev);
15744
15745 tp->timer.expires = jiffies + tp->timer_offset;
15746 add_timer(&tp->timer);
15747
15748 tg3_netif_start(tp);
15749
15750 tg3_phy_start(tp);
15751
15752done:
15753 rtnl_unlock();
15754}
15755
15756static struct pci_error_handlers tg3_err_handler = {
15757 .error_detected = tg3_io_error_detected,
15758 .slot_reset = tg3_io_slot_reset,
15759 .resume = tg3_io_resume
15760};
15761
Linus Torvalds1da177e2005-04-16 15:20:36 -070015762static struct pci_driver tg3_driver = {
15763 .name = DRV_MODULE_NAME,
15764 .id_table = tg3_pci_tbl,
15765 .probe = tg3_init_one,
15766 .remove = __devexit_p(tg3_remove_one),
Matt Carlsonb45aa2f2011-04-25 12:42:48 +000015767 .err_handler = &tg3_err_handler,
Eric Dumazetaa6027c2011-01-01 05:22:46 +000015768 .driver.pm = TG3_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -070015769};
15770
15771static int __init tg3_init(void)
15772{
Jeff Garzik29917622006-08-19 17:48:59 -040015773 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070015774}
15775
15776static void __exit tg3_cleanup(void)
15777{
15778 pci_unregister_driver(&tg3_driver);
15779}
15780
15781module_init(tg3_init);
15782module_exit(tg3_cleanup);