blob: 248bce86af5185ddc209f702c5baa3b4e4e25907 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe7e2010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040098 "BONAIRE",
99 "KAVERI",
100 "KABINI",
Alex Deucher3bf599e2013-08-06 15:13:36 -0400101 "HAWAII",
Samuel Lib0a9f222014-04-30 18:40:48 -0400102 "MULLINS",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000103 "LAST",
104};
105
Alex Deucher4807c5a2014-07-18 11:54:20 -0400106#define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
107#define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
108
109struct radeon_px_quirk {
110 u32 chip_vendor;
111 u32 chip_device;
112 u32 subsys_vendor;
113 u32 subsys_device;
114 u32 px_quirk_flags;
115};
116
117static struct radeon_px_quirk radeon_px_quirk_list[] = {
118 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
119 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
120 */
121 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
122 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
123 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
124 */
125 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
126 /* macbook pro 8.2 */
127 { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
128 { 0, 0, 0, 0, 0 },
129};
130
Alex Deucher90c4cde2014-04-10 22:29:01 -0400131bool radeon_is_px(struct drm_device *dev)
132{
133 struct radeon_device *rdev = dev->dev_private;
134
135 if (rdev->flags & RADEON_IS_PX)
136 return true;
137 return false;
138}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000139
Alex Deucher4807c5a2014-07-18 11:54:20 -0400140static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
141{
142 struct radeon_px_quirk *p = radeon_px_quirk_list;
143
144 /* Apply PX quirks */
145 while (p && p->chip_device != 0) {
146 if (rdev->pdev->vendor == p->chip_vendor &&
147 rdev->pdev->device == p->chip_device &&
148 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
149 rdev->pdev->subsystem_device == p->subsys_device) {
150 rdev->px_quirk_flags = p->px_quirk_flags;
151 break;
152 }
153 ++p;
154 }
155
156 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
157 rdev->flags &= ~RADEON_IS_PX;
158}
159
Alex Deucher0c195112012-07-17 14:02:33 -0400160/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500161 * radeon_program_register_sequence - program an array of registers.
162 *
163 * @rdev: radeon_device pointer
164 * @registers: pointer to the register array
165 * @array_size: size of the register array
166 *
167 * Programs an array or registers with and and or masks.
168 * This is a helper for setting golden registers.
169 */
170void radeon_program_register_sequence(struct radeon_device *rdev,
171 const u32 *registers,
172 const u32 array_size)
173{
174 u32 tmp, reg, and_mask, or_mask;
175 int i;
176
177 if (array_size % 3)
178 return;
179
180 for (i = 0; i < array_size; i +=3) {
181 reg = registers[i + 0];
182 and_mask = registers[i + 1];
183 or_mask = registers[i + 2];
184
185 if (and_mask == 0xffffffff) {
186 tmp = or_mask;
187 } else {
188 tmp = RREG32(reg);
189 tmp &= ~and_mask;
190 tmp |= or_mask;
191 }
192 WREG32(reg, tmp);
193 }
194}
195
Alex Deucher1a0041b2013-10-02 13:01:36 -0400196void radeon_pci_config_reset(struct radeon_device *rdev)
197{
198 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
199}
200
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500201/**
Alex Deucher0c195112012-07-17 14:02:33 -0400202 * radeon_surface_init - Clear GPU surface registers.
203 *
204 * @rdev: radeon_device pointer
205 *
206 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200207 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000208void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200209{
210 /* FIXME: check this out */
211 if (rdev->family < CHIP_R600) {
212 int i;
213
Dave Airlie550e2d92009-12-09 14:15:38 +1000214 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
215 if (rdev->surface_regs[i].bo)
216 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
217 else
218 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200219 }
Dave Airliee024e112009-06-24 09:48:08 +1000220 /* enable surfaces */
221 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200222 }
223}
224
225/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 * GPU scratch registers helpers function.
227 */
Alex Deucher0c195112012-07-17 14:02:33 -0400228/**
229 * radeon_scratch_init - Init scratch register driver information.
230 *
231 * @rdev: radeon_device pointer
232 *
233 * Init CP scratch register driver information (r1xx-r5xx)
234 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000235void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236{
237 int i;
238
239 /* FIXME: check this out */
240 if (rdev->family < CHIP_R300) {
241 rdev->scratch.num_reg = 5;
242 } else {
243 rdev->scratch.num_reg = 7;
244 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400245 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 for (i = 0; i < rdev->scratch.num_reg; i++) {
247 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400248 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 }
250}
251
Alex Deucher0c195112012-07-17 14:02:33 -0400252/**
253 * radeon_scratch_get - Allocate a scratch register
254 *
255 * @rdev: radeon_device pointer
256 * @reg: scratch register mmio offset
257 *
258 * Allocate a CP scratch register for use by the driver (all asics).
259 * Returns 0 on success or -EINVAL on failure.
260 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
262{
263 int i;
264
265 for (i = 0; i < rdev->scratch.num_reg; i++) {
266 if (rdev->scratch.free[i]) {
267 rdev->scratch.free[i] = false;
268 *reg = rdev->scratch.reg[i];
269 return 0;
270 }
271 }
272 return -EINVAL;
273}
274
Alex Deucher0c195112012-07-17 14:02:33 -0400275/**
276 * radeon_scratch_free - Free a scratch register
277 *
278 * @rdev: radeon_device pointer
279 * @reg: scratch register mmio offset
280 *
281 * Free a CP scratch register allocated for use by the driver (all asics)
282 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
284{
285 int i;
286
287 for (i = 0; i < rdev->scratch.num_reg; i++) {
288 if (rdev->scratch.reg[i] == reg) {
289 rdev->scratch.free[i] = true;
290 return;
291 }
292 }
293}
294
Alex Deucher0c195112012-07-17 14:02:33 -0400295/*
Alex Deucher75efdee2013-03-04 12:47:46 -0500296 * GPU doorbell aperture helpers function.
297 */
298/**
299 * radeon_doorbell_init - Init doorbell driver information.
300 *
301 * @rdev: radeon_device pointer
302 *
303 * Init doorbell driver information (CIK)
304 * Returns 0 on success, error on failure.
305 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530306static int radeon_doorbell_init(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500307{
Alex Deucher75efdee2013-03-04 12:47:46 -0500308 /* doorbell bar mapping */
309 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
310 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
311
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500312 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
313 if (rdev->doorbell.num_doorbells == 0)
314 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500315
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500316 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
Alex Deucher75efdee2013-03-04 12:47:46 -0500317 if (rdev->doorbell.ptr == NULL) {
318 return -ENOMEM;
319 }
320 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
321 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
322
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500323 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
Alex Deucher75efdee2013-03-04 12:47:46 -0500324
Alex Deucher75efdee2013-03-04 12:47:46 -0500325 return 0;
326}
327
328/**
329 * radeon_doorbell_fini - Tear down doorbell driver information.
330 *
331 * @rdev: radeon_device pointer
332 *
333 * Tear down doorbell driver information (CIK)
334 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530335static void radeon_doorbell_fini(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500336{
337 iounmap(rdev->doorbell.ptr);
338 rdev->doorbell.ptr = NULL;
339}
340
341/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500342 * radeon_doorbell_get - Allocate a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500343 *
344 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500345 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500346 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500347 * Allocate a doorbell for use by the driver (all asics).
Alex Deucher75efdee2013-03-04 12:47:46 -0500348 * Returns 0 on success or -EINVAL on failure.
349 */
350int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
351{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500352 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
353 if (offset < rdev->doorbell.num_doorbells) {
354 __set_bit(offset, rdev->doorbell.used);
355 *doorbell = offset;
356 return 0;
357 } else {
358 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500359 }
Alex Deucher75efdee2013-03-04 12:47:46 -0500360}
361
362/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500363 * radeon_doorbell_free - Free a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500364 *
365 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500366 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500367 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500368 * Free a doorbell allocated for use by the driver (all asics)
Alex Deucher75efdee2013-03-04 12:47:46 -0500369 */
370void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
371{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500372 if (doorbell < rdev->doorbell.num_doorbells)
373 __clear_bit(doorbell, rdev->doorbell.used);
Alex Deucher75efdee2013-03-04 12:47:46 -0500374}
375
376/*
Alex Deucher0c195112012-07-17 14:02:33 -0400377 * radeon_wb_*()
378 * Writeback is the the method by which the the GPU updates special pages
379 * in memory with the status of certain GPU events (fences, ring pointers,
380 * etc.).
381 */
382
383/**
384 * radeon_wb_disable - Disable Writeback
385 *
386 * @rdev: radeon_device pointer
387 *
388 * Disables Writeback (all asics). Used for suspend.
389 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400390void radeon_wb_disable(struct radeon_device *rdev)
391{
Alex Deucher724c80e2010-08-27 18:25:25 -0400392 rdev->wb.enabled = false;
393}
394
Alex Deucher0c195112012-07-17 14:02:33 -0400395/**
396 * radeon_wb_fini - Disable Writeback and free memory
397 *
398 * @rdev: radeon_device pointer
399 *
400 * Disables Writeback and frees the Writeback memory (all asics).
401 * Used at driver shutdown.
402 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400403void radeon_wb_fini(struct radeon_device *rdev)
404{
405 radeon_wb_disable(rdev);
406 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400407 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
408 radeon_bo_kunmap(rdev->wb.wb_obj);
409 radeon_bo_unpin(rdev->wb.wb_obj);
410 radeon_bo_unreserve(rdev->wb.wb_obj);
411 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400412 radeon_bo_unref(&rdev->wb.wb_obj);
413 rdev->wb.wb = NULL;
414 rdev->wb.wb_obj = NULL;
415 }
416}
417
Alex Deucher0c195112012-07-17 14:02:33 -0400418/**
419 * radeon_wb_init- Init Writeback driver info and allocate memory
420 *
421 * @rdev: radeon_device pointer
422 *
423 * Disables Writeback and frees the Writeback memory (all asics).
424 * Used at driver startup.
425 * Returns 0 on success or an -error on failure.
426 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400427int radeon_wb_init(struct radeon_device *rdev)
428{
429 int r;
430
431 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100432 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +0900433 RADEON_GEM_DOMAIN_GTT, 0, NULL,
434 &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400435 if (r) {
436 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
437 return r;
438 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400439 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
440 if (unlikely(r != 0)) {
441 radeon_wb_fini(rdev);
442 return r;
443 }
444 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
445 &rdev->wb.gpu_addr);
446 if (r) {
447 radeon_bo_unreserve(rdev->wb.wb_obj);
448 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
449 radeon_wb_fini(rdev);
450 return r;
451 }
452 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400453 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400454 if (r) {
455 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
456 radeon_wb_fini(rdev);
457 return r;
458 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400459 }
460
Alex Deuchere6ba7592011-06-13 22:02:51 +0000461 /* clear wb memory */
462 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400463 /* disable event_write fences */
464 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400465 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200466 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400467 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200468 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400469 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500470 /* often unreliable on AGP */
471 rdev->wb.enabled = false;
472 } else if (rdev->family < CHIP_R300) {
473 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400474 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400475 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400476 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400477 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200478 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400479 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200480 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400481 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400482 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400483 /* always use writeback/events on NI, APUs */
484 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500485 rdev->wb.enabled = true;
486 rdev->wb.use_event = true;
487 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400488
489 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
490
491 return 0;
492}
493
Jerome Glissed594e462010-02-17 21:54:29 +0000494/**
495 * radeon_vram_location - try to find VRAM location
496 * @rdev: radeon device structure holding all necessary informations
497 * @mc: memory controller structure holding memory informations
498 * @base: base address at which to put VRAM
499 *
500 * Function will place try to place VRAM at base address provided
501 * as parameter (which is so far either PCI aperture address or
502 * for IGP TOM base address).
503 *
504 * If there is not enough space to fit the unvisible VRAM in the 32bits
505 * address space then we limit the VRAM size to the aperture.
506 *
507 * If we are using AGP and if the AGP aperture doesn't allow us to have
508 * room for all the VRAM than we restrict the VRAM to the PCI aperture
509 * size and print a warning.
510 *
511 * This function will never fails, worst case are limiting VRAM.
512 *
513 * Note: GTT start, end, size should be initialized before calling this
514 * function on AGP platform.
515 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300516 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000517 * this shouldn't be a problem as we are using the PCI aperture as a reference.
518 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
519 * not IGP.
520 *
521 * Note: we use mc_vram_size as on some board we need to program the mc to
522 * cover the whole aperture even if VRAM size is inferior to aperture size
523 * Novell bug 204882 + along with lots of ubuntu ones
524 *
525 * Note: when limiting vram it's safe to overwritte real_vram_size because
526 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
527 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
528 * ones)
529 *
530 * Note: IGP TOM addr should be the same as the aperture addr, we don't
531 * explicitly check for that thought.
532 *
533 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 */
Jerome Glissed594e462010-02-17 21:54:29 +0000535void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536{
Christian König1bcb04f2012-10-23 15:53:16 +0200537 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
538
Jerome Glissed594e462010-02-17 21:54:29 +0000539 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400540 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000541 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
542 mc->real_vram_size = mc->aper_size;
543 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 }
Jerome Glissed594e462010-02-17 21:54:29 +0000545 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400546 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000547 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
548 mc->real_vram_size = mc->aper_size;
549 mc->mc_vram_size = mc->aper_size;
550 }
551 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200552 if (limit && limit < mc->real_vram_size)
553 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500554 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000555 mc->mc_vram_size >> 20, mc->vram_start,
556 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557}
558
Jerome Glissed594e462010-02-17 21:54:29 +0000559/**
560 * radeon_gtt_location - try to find GTT location
561 * @rdev: radeon device structure holding all necessary informations
562 * @mc: memory controller structure holding memory informations
563 *
564 * Function will place try to place GTT before or after VRAM.
565 *
566 * If GTT size is bigger than space left then we ajust GTT size.
567 * Thus function will never fails.
568 *
569 * FIXME: when reducing GTT size align new size on power of 2.
570 */
571void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
572{
573 u64 size_af, size_bf;
574
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400575 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400576 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000577 if (size_bf > size_af) {
578 if (mc->gtt_size > size_bf) {
579 dev_warn(rdev->dev, "limiting GTT\n");
580 mc->gtt_size = size_bf;
581 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400582 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000583 } else {
584 if (mc->gtt_size > size_af) {
585 dev_warn(rdev->dev, "limiting GTT\n");
586 mc->gtt_size = size_af;
587 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400588 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000589 }
590 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500591 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000592 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
593}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594
595/*
596 * GPU helpers function.
597 */
Alex Deucher0c195112012-07-17 14:02:33 -0400598/**
599 * radeon_card_posted - check if the hw has already been initialized
600 *
601 * @rdev: radeon_device pointer
602 *
603 * Check if the asic has been initialized (all asics).
604 * Used at driver startup.
605 * Returns true if initialized or false if not.
606 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200607bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608{
609 uint32_t reg;
610
Alex Deucher50a583f2013-05-22 13:29:33 -0400611 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000612 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400613 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
614 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000615 return false;
616
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400617 if (ASIC_IS_NODCE(rdev))
618 goto check_memsize;
619
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400621 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500622 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
623 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400624 if (rdev->num_crtc >= 4) {
625 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
626 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
627 }
628 if (rdev->num_crtc >= 6) {
629 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
630 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
631 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500632 if (reg & EVERGREEN_CRTC_MASTER_EN)
633 return true;
634 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
636 RREG32(AVIVO_D2CRTC_CONTROL);
637 if (reg & AVIVO_CRTC_EN) {
638 return true;
639 }
640 } else {
641 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
642 RREG32(RADEON_CRTC2_GEN_CNTL);
643 if (reg & RADEON_CRTC_EN) {
644 return true;
645 }
646 }
647
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400648check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 /* then check MEM_SIZE, in case the crtcs are off */
650 if (rdev->family >= CHIP_R600)
651 reg = RREG32(R600_CONFIG_MEMSIZE);
652 else
653 reg = RREG32(RADEON_CONFIG_MEMSIZE);
654
655 if (reg)
656 return true;
657
658 return false;
659
660}
661
Alex Deucher0c195112012-07-17 14:02:33 -0400662/**
663 * radeon_update_bandwidth_info - update display bandwidth params
664 *
665 * @rdev: radeon_device pointer
666 *
667 * Used when sclk/mclk are switched or display modes are set.
668 * params are used to calculate display watermarks (all asics)
669 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400670void radeon_update_bandwidth_info(struct radeon_device *rdev)
671{
672 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400673 u32 sclk = rdev->pm.current_sclk;
674 u32 mclk = rdev->pm.current_mclk;
675
676 /* sclk/mclk in Mhz */
677 a.full = dfixed_const(100);
678 rdev->pm.sclk.full = dfixed_const(sclk);
679 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
680 rdev->pm.mclk.full = dfixed_const(mclk);
681 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400682
683 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000684 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400685 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000686 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400687 }
688}
689
Alex Deucher0c195112012-07-17 14:02:33 -0400690/**
691 * radeon_boot_test_post_card - check and possibly initialize the hw
692 *
693 * @rdev: radeon_device pointer
694 *
695 * Check if the asic is initialized and if not, attempt to initialize
696 * it (all asics).
697 * Returns true if initialized or false if not.
698 */
Dave Airlie72542d72009-12-01 14:06:31 +1000699bool radeon_boot_test_post_card(struct radeon_device *rdev)
700{
701 if (radeon_card_posted(rdev))
702 return true;
703
704 if (rdev->bios) {
705 DRM_INFO("GPU not posted. posting now...\n");
706 if (rdev->is_atom_bios)
707 atom_asic_init(rdev->mode_info.atom_context);
708 else
709 radeon_combios_asic_init(rdev->ddev);
710 return true;
711 } else {
712 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
713 return false;
714 }
715}
716
Alex Deucher0c195112012-07-17 14:02:33 -0400717/**
718 * radeon_dummy_page_init - init dummy page used by the driver
719 *
720 * @rdev: radeon_device pointer
721 *
722 * Allocate the dummy page used by the driver (all asics).
723 * This dummy page is used by the driver as a filler for gart entries
724 * when pages are taken out of the GART
725 * Returns 0 on sucess, -ENOMEM on failure.
726 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000727int radeon_dummy_page_init(struct radeon_device *rdev)
728{
Dave Airlie82568562010-02-05 16:00:07 +1000729 if (rdev->dummy_page.page)
730 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000731 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
732 if (rdev->dummy_page.page == NULL)
733 return -ENOMEM;
734 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
735 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000736 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
737 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000738 __free_page(rdev->dummy_page.page);
739 rdev->dummy_page.page = NULL;
740 return -ENOMEM;
741 }
742 return 0;
743}
744
Alex Deucher0c195112012-07-17 14:02:33 -0400745/**
746 * radeon_dummy_page_fini - free dummy page used by the driver
747 *
748 * @rdev: radeon_device pointer
749 *
750 * Frees the dummy page used by the driver (all asics).
751 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000752void radeon_dummy_page_fini(struct radeon_device *rdev)
753{
754 if (rdev->dummy_page.page == NULL)
755 return;
756 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
757 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
758 __free_page(rdev->dummy_page.page);
759 rdev->dummy_page.page = NULL;
760}
761
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200762
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400764/*
765 * ATOM is an interpreted byte code stored in tables in the vbios. The
766 * driver registers callbacks to access registers and the interpreter
767 * in the driver parses the tables and executes then to program specific
768 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
769 * atombios.h, and atom.c
770 */
771
772/**
773 * cail_pll_read - read PLL register
774 *
775 * @info: atom card_info pointer
776 * @reg: PLL register offset
777 *
778 * Provides a PLL register accessor for the atom interpreter (r4xx+).
779 * Returns the value of the PLL register.
780 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
782{
783 struct radeon_device *rdev = info->dev->dev_private;
784 uint32_t r;
785
786 r = rdev->pll_rreg(rdev, reg);
787 return r;
788}
789
Alex Deucher0c195112012-07-17 14:02:33 -0400790/**
791 * cail_pll_write - write PLL register
792 *
793 * @info: atom card_info pointer
794 * @reg: PLL register offset
795 * @val: value to write to the pll register
796 *
797 * Provides a PLL register accessor for the atom interpreter (r4xx+).
798 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
800{
801 struct radeon_device *rdev = info->dev->dev_private;
802
803 rdev->pll_wreg(rdev, reg, val);
804}
805
Alex Deucher0c195112012-07-17 14:02:33 -0400806/**
807 * cail_mc_read - read MC (Memory Controller) register
808 *
809 * @info: atom card_info pointer
810 * @reg: MC register offset
811 *
812 * Provides an MC register accessor for the atom interpreter (r4xx+).
813 * Returns the value of the MC register.
814 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
816{
817 struct radeon_device *rdev = info->dev->dev_private;
818 uint32_t r;
819
820 r = rdev->mc_rreg(rdev, reg);
821 return r;
822}
823
Alex Deucher0c195112012-07-17 14:02:33 -0400824/**
825 * cail_mc_write - write MC (Memory Controller) register
826 *
827 * @info: atom card_info pointer
828 * @reg: MC register offset
829 * @val: value to write to the pll register
830 *
831 * Provides a MC register accessor for the atom interpreter (r4xx+).
832 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
834{
835 struct radeon_device *rdev = info->dev->dev_private;
836
837 rdev->mc_wreg(rdev, reg, val);
838}
839
Alex Deucher0c195112012-07-17 14:02:33 -0400840/**
841 * cail_reg_write - write MMIO register
842 *
843 * @info: atom card_info pointer
844 * @reg: MMIO register offset
845 * @val: value to write to the pll register
846 *
847 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
848 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
850{
851 struct radeon_device *rdev = info->dev->dev_private;
852
853 WREG32(reg*4, val);
854}
855
Alex Deucher0c195112012-07-17 14:02:33 -0400856/**
857 * cail_reg_read - read MMIO register
858 *
859 * @info: atom card_info pointer
860 * @reg: MMIO register offset
861 *
862 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
863 * Returns the value of the MMIO register.
864 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200865static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
866{
867 struct radeon_device *rdev = info->dev->dev_private;
868 uint32_t r;
869
870 r = RREG32(reg*4);
871 return r;
872}
873
Alex Deucher0c195112012-07-17 14:02:33 -0400874/**
875 * cail_ioreg_write - write IO register
876 *
877 * @info: atom card_info pointer
878 * @reg: IO register offset
879 * @val: value to write to the pll register
880 *
881 * Provides a IO register accessor for the atom interpreter (r4xx+).
882 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400883static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
884{
885 struct radeon_device *rdev = info->dev->dev_private;
886
887 WREG32_IO(reg*4, val);
888}
889
Alex Deucher0c195112012-07-17 14:02:33 -0400890/**
891 * cail_ioreg_read - read IO register
892 *
893 * @info: atom card_info pointer
894 * @reg: IO register offset
895 *
896 * Provides an IO register accessor for the atom interpreter (r4xx+).
897 * Returns the value of the IO register.
898 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400899static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
900{
901 struct radeon_device *rdev = info->dev->dev_private;
902 uint32_t r;
903
904 r = RREG32_IO(reg*4);
905 return r;
906}
907
Alex Deucher0c195112012-07-17 14:02:33 -0400908/**
909 * radeon_atombios_init - init the driver info and callbacks for atombios
910 *
911 * @rdev: radeon_device pointer
912 *
913 * Initializes the driver info and register access callbacks for the
914 * ATOM interpreter (r4xx+).
915 * Returns 0 on sucess, -ENOMEM on failure.
916 * Called at driver startup.
917 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918int radeon_atombios_init(struct radeon_device *rdev)
919{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400920 struct card_info *atom_card_info =
921 kzalloc(sizeof(struct card_info), GFP_KERNEL);
922
923 if (!atom_card_info)
924 return -ENOMEM;
925
926 rdev->mode_info.atom_card_info = atom_card_info;
927 atom_card_info->dev = rdev->ddev;
928 atom_card_info->reg_read = cail_reg_read;
929 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400930 /* needed for iio ops */
931 if (rdev->rio_mem) {
932 atom_card_info->ioreg_read = cail_ioreg_read;
933 atom_card_info->ioreg_write = cail_ioreg_write;
934 } else {
935 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
936 atom_card_info->ioreg_read = cail_reg_read;
937 atom_card_info->ioreg_write = cail_reg_write;
938 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400939 atom_card_info->mc_read = cail_mc_read;
940 atom_card_info->mc_write = cail_mc_write;
941 atom_card_info->pll_read = cail_pll_read;
942 atom_card_info->pll_write = cail_pll_write;
943
944 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700945 if (!rdev->mode_info.atom_context) {
946 radeon_atombios_fini(rdev);
947 return -ENOMEM;
948 }
949
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100950 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200951 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000952 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200953 return 0;
954}
955
Alex Deucher0c195112012-07-17 14:02:33 -0400956/**
957 * radeon_atombios_fini - free the driver info and callbacks for atombios
958 *
959 * @rdev: radeon_device pointer
960 *
961 * Frees the driver info and register access callbacks for the ATOM
962 * interpreter (r4xx+).
963 * Called at driver shutdown.
964 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200965void radeon_atombios_fini(struct radeon_device *rdev)
966{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100967 if (rdev->mode_info.atom_context) {
968 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +0100969 }
Tim Gardner0e34d092013-02-11 14:34:32 -0700970 kfree(rdev->mode_info.atom_context);
971 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400972 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -0700973 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974}
975
Alex Deucher0c195112012-07-17 14:02:33 -0400976/* COMBIOS */
977/*
978 * COMBIOS is the bios format prior to ATOM. It provides
979 * command tables similar to ATOM, but doesn't have a unified
980 * parser. See radeon_combios.c
981 */
982
983/**
984 * radeon_combios_init - init the driver info for combios
985 *
986 * @rdev: radeon_device pointer
987 *
988 * Initializes the driver info for combios (r1xx-r3xx).
989 * Returns 0 on sucess.
990 * Called at driver startup.
991 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992int radeon_combios_init(struct radeon_device *rdev)
993{
994 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
995 return 0;
996}
997
Alex Deucher0c195112012-07-17 14:02:33 -0400998/**
999 * radeon_combios_fini - free the driver info for combios
1000 *
1001 * @rdev: radeon_device pointer
1002 *
1003 * Frees the driver info for combios (r1xx-r3xx).
1004 * Called at driver shutdown.
1005 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006void radeon_combios_fini(struct radeon_device *rdev)
1007{
1008}
1009
Alex Deucher0c195112012-07-17 14:02:33 -04001010/* if we get transitioned to only one device, take VGA back */
1011/**
1012 * radeon_vga_set_decode - enable/disable vga decode
1013 *
1014 * @cookie: radeon_device pointer
1015 * @state: enable/disable vga decode
1016 *
1017 * Enable/disable vga decode (all asics).
1018 * Returns VGA resource flags.
1019 */
Dave Airlie28d52042009-09-21 14:33:58 +10001020static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1021{
1022 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +10001023 radeon_vga_set_state(rdev, state);
1024 if (state)
1025 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1026 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1027 else
1028 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1029}
Dave Airliec1176d62009-10-08 14:03:05 +10001030
Alex Deucher0c195112012-07-17 14:02:33 -04001031/**
Christian König1bcb04f2012-10-23 15:53:16 +02001032 * radeon_check_pot_argument - check that argument is a power of two
1033 *
1034 * @arg: value to check
1035 *
1036 * Validates that a certain argument is a power of two (all asics).
1037 * Returns true if argument is valid.
1038 */
1039static bool radeon_check_pot_argument(int arg)
1040{
1041 return (arg & (arg - 1)) == 0;
1042}
1043
1044/**
Alex Deucher0c195112012-07-17 14:02:33 -04001045 * radeon_check_arguments - validate module params
1046 *
1047 * @rdev: radeon_device pointer
1048 *
1049 * Validates certain module parameters and updates
1050 * the associated values used by the driver (all asics).
1051 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001052static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +01001053{
1054 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +02001055 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001056 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1057 radeon_vram_limit);
1058 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +01001059 }
Christian König1bcb04f2012-10-23 15:53:16 +02001060
Alex Deucheredcd26e2013-07-05 17:16:51 -04001061 if (radeon_gart_size == -1) {
1062 /* default to a larger gart size on newer asics */
1063 if (rdev->family >= CHIP_RV770)
1064 radeon_gart_size = 1024;
1065 else
1066 radeon_gart_size = 512;
1067 }
Jerome Glisse36421332009-12-11 21:18:34 +01001068 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +02001069 if (radeon_gart_size < 32) {
Alex Deucheredcd26e2013-07-05 17:16:51 -04001070 dev_warn(rdev->dev, "gart size (%d) too small\n",
Jerome Glisse36421332009-12-11 21:18:34 +01001071 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001072 if (rdev->family >= CHIP_RV770)
1073 radeon_gart_size = 1024;
1074 else
1075 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +02001076 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001077 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1078 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001079 if (rdev->family >= CHIP_RV770)
1080 radeon_gart_size = 1024;
1081 else
1082 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +01001083 }
Christian König1bcb04f2012-10-23 15:53:16 +02001084 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1085
Jerome Glisse36421332009-12-11 21:18:34 +01001086 /* AGP mode can only be -1, 1, 2, 4, 8 */
1087 switch (radeon_agpmode) {
1088 case -1:
1089 case 0:
1090 case 1:
1091 case 2:
1092 case 4:
1093 case 8:
1094 break;
1095 default:
1096 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1097 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1098 radeon_agpmode = 0;
1099 break;
1100 }
Christian Königc1c44132014-06-05 23:47:32 -04001101
1102 if (!radeon_check_pot_argument(radeon_vm_size)) {
1103 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1104 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001105 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001106 }
1107
Christian König20b26562014-07-18 13:56:56 +02001108 if (radeon_vm_size < 1) {
1109 dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001110 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001111 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001112 }
1113
1114 /*
1115 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1116 */
Christian König20b26562014-07-18 13:56:56 +02001117 if (radeon_vm_size > 1024) {
1118 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001119 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001120 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001121 }
Christian König4510fb92014-06-05 23:56:50 -04001122
1123 /* defines number of bits in page table versus page directory,
1124 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1125 * page table and the remaining bits are in the page directory */
1126 if (radeon_vm_block_size < 9) {
Christian König20b26562014-07-18 13:56:56 +02001127 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
Christian König4510fb92014-06-05 23:56:50 -04001128 radeon_vm_block_size);
1129 radeon_vm_block_size = 9;
1130 }
1131
1132 if (radeon_vm_block_size > 24 ||
Christian König20b26562014-07-18 13:56:56 +02001133 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1134 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
Christian König4510fb92014-06-05 23:56:50 -04001135 radeon_vm_block_size);
1136 radeon_vm_block_size = 9;
1137 }
Jerome Glisse36421332009-12-11 21:18:34 +01001138}
1139
Alex Deucher0c195112012-07-17 14:02:33 -04001140/**
1141 * radeon_switcheroo_set_state - set switcheroo state
1142 *
1143 * @pdev: pci dev pointer
1144 * @state: vga switcheroo state
1145 *
1146 * Callback for the switcheroo driver. Suspends or resumes the
1147 * the asics before or after it is powered up using ACPI methods.
1148 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001149static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1150{
1151 struct drm_device *dev = pci_get_drvdata(pdev);
Alex Deucher4807c5a2014-07-18 11:54:20 -04001152 struct radeon_device *rdev = dev->dev_private;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001153
Alex Deucher90c4cde2014-04-10 22:29:01 -04001154 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001155 return;
1156
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001157 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001158 unsigned d3_delay = dev->pdev->d3_delay;
1159
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001160 printk(KERN_INFO "radeon: switched on\n");
1161 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +10001162 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001163
Alex Deucher4807c5a2014-07-18 11:54:20 -04001164 if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001165 dev->pdev->d3_delay = 20;
1166
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001167 radeon_resume_kms(dev, true, true);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001168
1169 dev->pdev->d3_delay = d3_delay;
1170
Dave Airlie5bcf7192010-12-07 09:20:40 +10001171 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +10001172 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001173 } else {
1174 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001175 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001176 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001177 radeon_suspend_kms(dev, true, true);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001178 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001179 }
1180}
1181
Alex Deucher0c195112012-07-17 14:02:33 -04001182/**
1183 * radeon_switcheroo_can_switch - see if switcheroo state can change
1184 *
1185 * @pdev: pci dev pointer
1186 *
1187 * Callback for the switcheroo driver. Check of the switcheroo
1188 * state can be changed.
1189 * Returns true if the state can be changed, false if not.
1190 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001191static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1192{
1193 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001194
Daniel Vetterfc8fd402013-11-03 20:46:34 +01001195 /*
1196 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1197 * locking inversion with the driver load path. And the access here is
1198 * completely racy anyway. So don't bother with locking for now.
1199 */
1200 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001201}
1202
Takashi Iwai26ec6852012-05-11 07:51:17 +02001203static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1204 .set_gpu_state = radeon_switcheroo_set_state,
1205 .reprobe = NULL,
1206 .can_switch = radeon_switcheroo_can_switch,
1207};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001208
Alex Deucher0c195112012-07-17 14:02:33 -04001209/**
1210 * radeon_device_init - initialize the driver
1211 *
1212 * @rdev: radeon_device pointer
1213 * @pdev: drm dev pointer
1214 * @pdev: pci dev pointer
1215 * @flags: driver flags
1216 *
1217 * Initializes the driver info and hw (all asics).
1218 * Returns 0 for success or an error on failure.
1219 * Called at driver startup.
1220 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221int radeon_device_init(struct radeon_device *rdev,
1222 struct drm_device *ddev,
1223 struct pci_dev *pdev,
1224 uint32_t flags)
1225{
Alex Deucher351a52a2010-06-30 11:52:50 -04001226 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001227 int dma_bits;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001228 bool runtime = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001230 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001231 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001232 rdev->ddev = ddev;
1233 rdev->pdev = pdev;
1234 rdev->flags = flags;
1235 rdev->family = flags & RADEON_FAMILY_MASK;
1236 rdev->is_atom_bios = false;
1237 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
Alex Deucheredcd26e2013-07-05 17:16:51 -04001238 rdev->mc.gtt_size = 512 * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001239 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001240 /* set up ring ids */
1241 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1242 rdev->ring[i].idx = i;
1243 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001244
Thomas Reimd522d9c2011-07-29 14:28:59 +00001245 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1246 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1247 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001248
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001249 /* mutex initialization are all done here so we
1250 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001251 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001252 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001253 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001254 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001255 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001256 mutex_init(&rdev->gpu_clock_mutex);
Alex Deucherf61d5b462013-08-06 12:40:16 -04001257 mutex_init(&rdev->srbm_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001258 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001259 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001260 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001261 r = radeon_gem_init(rdev);
1262 if (r)
1263 return r;
Christian König529364e2014-02-20 19:33:15 +01001264
Christian Königc1c44132014-06-05 23:47:32 -04001265 radeon_check_arguments(rdev);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001266 /* Adjust VM size here.
Christian Königc1c44132014-06-05 23:47:32 -04001267 * Max GPUVM size for cayman+ is 40 bits.
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001268 */
Christian König20b26562014-07-18 13:56:56 +02001269 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270
Jerome Glisse4aac0472009-09-14 18:29:49 +02001271 /* Set asic functions */
1272 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001273 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001274 return r;
Jerome Glisse4aac0472009-09-14 18:29:49 +02001275
Alex Deucherf95df9c2010-03-21 14:02:25 -04001276 /* all of the newer IGP chips have an internal gart
1277 * However some rs4xx report as AGP, so remove that here.
1278 */
1279 if ((rdev->family >= CHIP_RS400) &&
1280 (rdev->flags & RADEON_IS_IGP)) {
1281 rdev->flags &= ~RADEON_IS_AGP;
1282 }
1283
Jerome Glisse30256a32009-11-30 17:47:59 +01001284 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001285 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001286 }
1287
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001288 /* Set the internal MC address mask
1289 * This is the max address of the GPU's
1290 * internal address space.
1291 */
1292 if (rdev->family >= CHIP_CAYMAN)
1293 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1294 else if (rdev->family >= CHIP_CEDAR)
1295 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1296 else
1297 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1298
Dave Airliead49f502009-07-10 22:36:26 +10001299 /* set DMA mask + need_dma32 flags.
1300 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001301 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001302 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001303 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001304 */
1305 rdev->need_dma32 = false;
1306 if (rdev->flags & RADEON_IS_AGP)
1307 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001308 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001309 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001310 rdev->need_dma32 = true;
1311
1312 dma_bits = rdev->need_dma32 ? 32 : 40;
1313 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001314 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001315 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001316 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001317 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1318 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001319 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1320 if (r) {
1321 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1322 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1323 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001324
1325 /* Registers mapping */
1326 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001327 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherfe781182013-09-03 18:19:42 -04001328 spin_lock_init(&rdev->smc_idx_lock);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001329 spin_lock_init(&rdev->pll_idx_lock);
1330 spin_lock_init(&rdev->mc_idx_lock);
1331 spin_lock_init(&rdev->pcie_idx_lock);
1332 spin_lock_init(&rdev->pciep_idx_lock);
1333 spin_lock_init(&rdev->pif_idx_lock);
1334 spin_lock_init(&rdev->cg_idx_lock);
1335 spin_lock_init(&rdev->uvd_idx_lock);
1336 spin_lock_init(&rdev->rcu_idx_lock);
1337 spin_lock_init(&rdev->didt_idx_lock);
1338 spin_lock_init(&rdev->end_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001339 if (rdev->family >= CHIP_BONAIRE) {
1340 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1341 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1342 } else {
1343 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1344 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1345 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001346 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1347 if (rdev->rmmio == NULL) {
1348 return -ENOMEM;
1349 }
1350 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1351 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1352
Alex Deucher75efdee2013-03-04 12:47:46 -05001353 /* doorbell bar mapping */
1354 if (rdev->family >= CHIP_BONAIRE)
1355 radeon_doorbell_init(rdev);
1356
Alex Deucher351a52a2010-06-30 11:52:50 -04001357 /* io port mapping */
1358 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1359 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1360 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1361 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1362 break;
1363 }
1364 }
1365 if (rdev->rio_mem == NULL)
1366 DRM_ERROR("Unable to find PCI I/O BAR\n");
1367
Alex Deucher4807c5a2014-07-18 11:54:20 -04001368 if (rdev->flags & RADEON_IS_PX)
1369 radeon_device_handle_px_quirks(rdev);
1370
Dave Airlie28d52042009-09-21 14:33:58 +10001371 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001372 /* this will fail for cards that aren't VGA class devices, just
1373 * ignore it */
1374 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001375
Alex Deucher90c4cde2014-04-10 22:29:01 -04001376 if (rdev->flags & RADEON_IS_PX)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001377 runtime = true;
1378 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1379 if (runtime)
1380 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
Dave Airlie28d52042009-09-21 14:33:58 +10001381
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001382 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001383 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001384 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001385
Christian König04eb2202012-07-07 12:47:58 +02001386 r = radeon_ib_ring_tests(rdev);
1387 if (r)
1388 DRM_ERROR("ib ring test failed (%d).\n", r);
1389
Jerome Glisse409851f2013-04-25 22:29:27 -04001390 r = radeon_gem_debugfs_init(rdev);
1391 if (r) {
1392 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1393 }
1394
Jerome Glisseb574f252009-10-06 19:04:29 +02001395 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1396 /* Acceleration not working on AGP card try again
1397 * with fallback to PCI or PCIE GART
1398 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001399 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001400 radeon_fini(rdev);
1401 radeon_agp_disable(rdev);
1402 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001403 if (r)
1404 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001405 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001406
Christian König60a7e392011-09-27 12:31:00 +02001407 if ((radeon_testing & 1)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001408 if (rdev->accel_working)
1409 radeon_test_moves(rdev);
1410 else
1411 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
Michel Dänzerecc0b322009-07-21 11:23:57 +02001412 }
Christian König60a7e392011-09-27 12:31:00 +02001413 if ((radeon_testing & 2)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001414 if (rdev->accel_working)
1415 radeon_test_syncing(rdev);
1416 else
1417 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
Christian König60a7e392011-09-27 12:31:00 +02001418 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001419 if (radeon_benchmarking) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001420 if (rdev->accel_working)
1421 radeon_benchmark(rdev, radeon_benchmarking);
1422 else
1423 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001424 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001425 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001426}
1427
Christian König4d8bf9a2011-10-24 14:54:54 +02001428static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1429
Alex Deucher0c195112012-07-17 14:02:33 -04001430/**
1431 * radeon_device_fini - tear down the driver
1432 *
1433 * @rdev: radeon_device pointer
1434 *
1435 * Tear down the driver info (all asics).
1436 * Called at driver shutdown.
1437 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001438void radeon_device_fini(struct radeon_device *rdev)
1439{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001440 DRM_INFO("radeon: finishing device.\n");
1441 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001442 /* evict vram memory */
1443 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001444 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001445 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001446 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001447 if (rdev->rio_mem)
1448 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001449 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001450 iounmap(rdev->rmmio);
1451 rdev->rmmio = NULL;
Alex Deucher75efdee2013-03-04 12:47:46 -05001452 if (rdev->family >= CHIP_BONAIRE)
1453 radeon_doorbell_fini(rdev);
Christian König4d8bf9a2011-10-24 14:54:54 +02001454 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001455}
1456
1457
1458/*
1459 * Suspend & resume.
1460 */
Alex Deucher0c195112012-07-17 14:02:33 -04001461/**
1462 * radeon_suspend_kms - initiate device suspend
1463 *
1464 * @pdev: drm dev pointer
1465 * @state: suspend state
1466 *
1467 * Puts the hw in the suspend state (all asics).
1468 * Returns 0 for success or an error on failure.
1469 * Called at driver suspend.
1470 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001471int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472{
Darren Jenkins875c1862009-12-30 12:18:30 +11001473 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001474 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001475 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001476 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001477 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478
Darren Jenkins875c1862009-12-30 12:18:30 +11001479 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001480 return -ENODEV;
1481 }
Dave Airlie7473e832012-09-13 12:02:30 +10001482
Darren Jenkins875c1862009-12-30 12:18:30 +11001483 rdev = dev->dev_private;
1484
Dave Airlie5bcf7192010-12-07 09:20:40 +10001485 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001486 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001487
Seth Forshee86698c22012-01-31 19:06:25 -06001488 drm_kms_helper_poll_disable(dev);
1489
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001490 /* turn off display hw */
1491 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1492 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1493 }
1494
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001495 /* unpin the front buffers */
1496 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07001497 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001498 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001499
1500 if (rfb == NULL || rfb->obj == NULL) {
1501 continue;
1502 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001503 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001504 /* don't unpin kernel fb objects */
1505 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001506 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001507 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001508 radeon_bo_unpin(robj);
1509 radeon_bo_unreserve(robj);
1510 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001511 }
1512 }
1513 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001514 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001515
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001516 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001517 for (i = 0; i < RADEON_NUM_RINGS; i++) {
Christian König37615522014-02-18 15:58:31 +01001518 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001519 if (r) {
1520 /* delay GPU reset to resume */
1521 force_completion = true;
1522 }
1523 }
1524 if (force_completion) {
1525 radeon_fence_driver_force_completion(rdev);
1526 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001527
Yang Zhaof657c2a2009-09-15 12:21:01 +10001528 radeon_save_bios_scratch_regs(rdev);
1529
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001530 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001531 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001532 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001533 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534
Jerome Glisse10b06122010-05-21 18:48:54 +02001535 radeon_agp_suspend(rdev);
1536
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001537 pci_save_state(dev->pdev);
Dave Airlie7473e832012-09-13 12:02:30 +10001538 if (suspend) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539 /* Shut down the device */
1540 pci_disable_device(dev->pdev);
1541 pci_set_power_state(dev->pdev, PCI_D3hot);
1542 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001543
1544 if (fbcon) {
1545 console_lock();
1546 radeon_fbdev_set_suspend(rdev, 1);
1547 console_unlock();
1548 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001549 return 0;
1550}
1551
Alex Deucher0c195112012-07-17 14:02:33 -04001552/**
1553 * radeon_resume_kms - initiate device resume
1554 *
1555 * @pdev: drm dev pointer
1556 *
1557 * Bring the hw back to operating state (all asics).
1558 * Returns 0 for success or an error on failure.
1559 * Called at driver resume.
1560 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001561int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562{
Cedric Godin09bdf592010-06-11 14:40:56 -04001563 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001565 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566
Dave Airlie5bcf7192010-12-07 09:20:40 +10001567 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001568 return 0;
1569
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001570 if (fbcon) {
1571 console_lock();
1572 }
Dave Airlie7473e832012-09-13 12:02:30 +10001573 if (resume) {
1574 pci_set_power_state(dev->pdev, PCI_D0);
1575 pci_restore_state(dev->pdev);
1576 if (pci_enable_device(dev->pdev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001577 if (fbcon)
1578 console_unlock();
Dave Airlie7473e832012-09-13 12:02:30 +10001579 return -1;
1580 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001581 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001582 /* resume AGP if in use */
1583 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001584 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001585
1586 r = radeon_ib_ring_tests(rdev);
1587 if (r)
1588 DRM_ERROR("ib ring test failed (%d).\n", r);
1589
Alex Deucherbc6a6292014-02-25 12:01:28 -05001590 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001591 /* do dpm late init */
1592 r = radeon_pm_late_init(rdev);
1593 if (r) {
1594 rdev->pm.dpm_enabled = false;
1595 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1596 }
Alex Deucherbc6a6292014-02-25 12:01:28 -05001597 } else {
1598 /* resume old pm late */
1599 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001600 }
1601
Yang Zhaof657c2a2009-09-15 12:21:01 +10001602 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001603
Alex Deucher3fa47d92012-01-20 14:56:39 -05001604 /* init dig PHYs, disp eng pll */
1605 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001606 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001607 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001608 /* turn on the BL */
1609 if (rdev->mode_info.bl_encoder) {
1610 u8 bl_level = radeon_get_backlight_level(rdev,
1611 rdev->mode_info.bl_encoder);
1612 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1613 bl_level);
1614 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001615 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001616 /* reset hpd state */
1617 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001618 /* blat the mode back in */
Dave Airlieec9954f2014-03-27 14:09:19 +10001619 if (fbcon) {
1620 drm_helper_resume_force_mode(dev);
1621 /* turn on display hw */
1622 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1623 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1624 }
Alex Deuchera93f3442010-12-20 11:22:29 -05001625 }
Seth Forshee86698c22012-01-31 19:06:25 -06001626
1627 drm_kms_helper_poll_enable(dev);
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001628
Alex Deucher3640da22014-05-30 12:40:15 -04001629 /* set the power state here in case we are a PX system or headless */
1630 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1631 radeon_pm_compute_clocks(rdev);
1632
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001633 if (fbcon) {
1634 radeon_fbdev_set_suspend(rdev, 0);
1635 console_unlock();
1636 }
1637
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001638 return 0;
1639}
1640
Alex Deucher0c195112012-07-17 14:02:33 -04001641/**
1642 * radeon_gpu_reset - reset the asic
1643 *
1644 * @rdev: radeon device pointer
1645 *
1646 * Attempt the reset the GPU if it has hung (all asics).
1647 * Returns 0 for success or an error on failure.
1648 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001649int radeon_gpu_reset(struct radeon_device *rdev)
1650{
Christian König55d7c222012-07-09 11:52:44 +02001651 unsigned ring_sizes[RADEON_NUM_RINGS];
1652 uint32_t *ring_data[RADEON_NUM_RINGS];
1653
1654 bool saved = false;
1655
1656 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001657 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001658
Jerome Glissedee53e72012-07-02 12:45:19 -04001659 down_write(&rdev->exclusive_lock);
Christian Königf9eaf9a2013-10-29 20:14:47 +01001660
1661 if (!rdev->needs_reset) {
1662 up_write(&rdev->exclusive_lock);
1663 return 0;
1664 }
1665
1666 rdev->needs_reset = false;
1667
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001668 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001669 /* block TTM */
1670 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Alex Deucher95f59502013-07-31 09:16:42 -04001671 radeon_pm_suspend(rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001672 radeon_suspend(rdev);
1673
Christian König55d7c222012-07-09 11:52:44 +02001674 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1675 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1676 &ring_data[i]);
1677 if (ring_sizes[i]) {
1678 saved = true;
1679 dev_info(rdev->dev, "Saved %d dwords of commands "
1680 "on ring %d.\n", ring_sizes[i], i);
1681 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001682 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001683
Christian König55d7c222012-07-09 11:52:44 +02001684retry:
1685 r = radeon_asic_reset(rdev);
1686 if (!r) {
1687 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1688 radeon_resume(rdev);
1689 }
1690
1691 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001692
1693 if (!r) {
1694 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1695 radeon_ring_restore(rdev, &rdev->ring[i],
1696 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001697 ring_sizes[i] = 0;
1698 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001699 }
1700
1701 r = radeon_ib_ring_tests(rdev);
1702 if (r) {
1703 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1704 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001705 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001706 radeon_suspend(rdev);
1707 goto retry;
1708 }
1709 }
1710 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001711 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001712 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1713 kfree(ring_data[i]);
1714 }
1715 }
1716
Alex Deucher95f59502013-07-31 09:16:42 -04001717 radeon_pm_resume(rdev);
Jerome Glissed3493572012-12-14 16:20:46 -05001718 drm_helper_resume_force_mode(rdev->ddev);
1719
Christian König55d7c222012-07-09 11:52:44 +02001720 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001721 if (r) {
1722 /* bad news, how to tell it to userspace ? */
1723 dev_info(rdev->dev, "GPU reset failed\n");
1724 }
1725
Jerome Glissedee53e72012-07-02 12:45:19 -04001726 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001727 return r;
1728}
1729
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001730
1731/*
1732 * Debugfs
1733 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001734int radeon_debugfs_add_files(struct radeon_device *rdev,
1735 struct drm_info_list *files,
1736 unsigned nfiles)
1737{
1738 unsigned i;
1739
Christian König4d8bf9a2011-10-24 14:54:54 +02001740 for (i = 0; i < rdev->debugfs_count; i++) {
1741 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001742 /* Already registered */
1743 return 0;
1744 }
1745 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001746
Christian König4d8bf9a2011-10-24 14:54:54 +02001747 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001748 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1749 DRM_ERROR("Reached maximum number of debugfs components.\n");
1750 DRM_ERROR("Report so we increase "
1751 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001752 return -EINVAL;
1753 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001754 rdev->debugfs[rdev->debugfs_count].files = files;
1755 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1756 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001757#if defined(CONFIG_DEBUG_FS)
1758 drm_debugfs_create_files(files, nfiles,
1759 rdev->ddev->control->debugfs_root,
1760 rdev->ddev->control);
1761 drm_debugfs_create_files(files, nfiles,
1762 rdev->ddev->primary->debugfs_root,
1763 rdev->ddev->primary);
1764#endif
1765 return 0;
1766}
1767
Christian König4d8bf9a2011-10-24 14:54:54 +02001768static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1769{
1770#if defined(CONFIG_DEBUG_FS)
1771 unsigned i;
1772
1773 for (i = 0; i < rdev->debugfs_count; i++) {
1774 drm_debugfs_remove_files(rdev->debugfs[i].files,
1775 rdev->debugfs[i].num_files,
1776 rdev->ddev->control);
1777 drm_debugfs_remove_files(rdev->debugfs[i].files,
1778 rdev->debugfs[i].num_files,
1779 rdev->ddev->primary);
1780 }
1781#endif
1782}
1783
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001784#if defined(CONFIG_DEBUG_FS)
1785int radeon_debugfs_init(struct drm_minor *minor)
1786{
1787 return 0;
1788}
1789
1790void radeon_debugfs_cleanup(struct drm_minor *minor)
1791{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001792}
1793#endif