Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include <linux/console.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 30 | #include <drm/drmP.h> |
| 31 | #include <drm/drm_crtc_helper.h> |
| 32 | #include <drm/radeon_drm.h> |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 33 | #include <linux/vgaarb.h> |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 34 | #include <linux/vga_switcheroo.h> |
Matthew Garrett | bcc65fd | 2011-08-08 16:21:16 +0000 | [diff] [blame] | 35 | #include <linux/efi.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 36 | #include "radeon_reg.h" |
| 37 | #include "radeon.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 38 | #include "atom.h" |
| 39 | |
Jerome Glisse | 1b5331d | 2010-04-12 20:21:53 +0000 | [diff] [blame] | 40 | static const char radeon_family_name[][16] = { |
| 41 | "R100", |
| 42 | "RV100", |
| 43 | "RS100", |
| 44 | "RV200", |
| 45 | "RS200", |
| 46 | "R200", |
| 47 | "RV250", |
| 48 | "RS300", |
| 49 | "RV280", |
| 50 | "R300", |
| 51 | "R350", |
| 52 | "RV350", |
| 53 | "RV380", |
| 54 | "R420", |
| 55 | "R423", |
| 56 | "RV410", |
| 57 | "RS400", |
| 58 | "RS480", |
| 59 | "RS600", |
| 60 | "RS690", |
| 61 | "RS740", |
| 62 | "RV515", |
| 63 | "R520", |
| 64 | "RV530", |
| 65 | "RV560", |
| 66 | "RV570", |
| 67 | "R580", |
| 68 | "R600", |
| 69 | "RV610", |
| 70 | "RV630", |
| 71 | "RV670", |
| 72 | "RV620", |
| 73 | "RV635", |
| 74 | "RS780", |
| 75 | "RS880", |
| 76 | "RV770", |
| 77 | "RV730", |
| 78 | "RV710", |
| 79 | "RV740", |
| 80 | "CEDAR", |
| 81 | "REDWOOD", |
| 82 | "JUNIPER", |
| 83 | "CYPRESS", |
| 84 | "HEMLOCK", |
Alex Deucher | b08ebe7e | 2010-12-03 15:34:16 -0500 | [diff] [blame] | 85 | "PALM", |
Alex Deucher | 4df64e6 | 2011-05-31 15:42:46 -0400 | [diff] [blame] | 86 | "SUMO", |
| 87 | "SUMO2", |
Alex Deucher | 1fe1830 | 2011-01-06 21:19:12 -0500 | [diff] [blame] | 88 | "BARTS", |
| 89 | "TURKS", |
| 90 | "CAICOS", |
Alex Deucher | b7cfc9f | 2011-03-02 20:07:27 -0500 | [diff] [blame] | 91 | "CAYMAN", |
Alex Deucher | 8848f75 | 2012-03-20 17:18:28 -0400 | [diff] [blame] | 92 | "ARUBA", |
Alex Deucher | cb28bb3 | 2012-03-20 17:17:59 -0400 | [diff] [blame] | 93 | "TAHITI", |
| 94 | "PITCAIRN", |
| 95 | "VERDE", |
Alex Deucher | 624d352 | 2012-12-18 17:01:35 -0500 | [diff] [blame] | 96 | "OLAND", |
Alex Deucher | b5d9d72 | 2012-07-26 18:53:55 -0400 | [diff] [blame] | 97 | "HAINAN", |
Jerome Glisse | 1b5331d | 2010-04-12 20:21:53 +0000 | [diff] [blame] | 98 | "LAST", |
| 99 | }; |
| 100 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 101 | /** |
Alex Deucher | 2e1b65f | 2013-02-26 11:26:51 -0500 | [diff] [blame] | 102 | * radeon_program_register_sequence - program an array of registers. |
| 103 | * |
| 104 | * @rdev: radeon_device pointer |
| 105 | * @registers: pointer to the register array |
| 106 | * @array_size: size of the register array |
| 107 | * |
| 108 | * Programs an array or registers with and and or masks. |
| 109 | * This is a helper for setting golden registers. |
| 110 | */ |
| 111 | void radeon_program_register_sequence(struct radeon_device *rdev, |
| 112 | const u32 *registers, |
| 113 | const u32 array_size) |
| 114 | { |
| 115 | u32 tmp, reg, and_mask, or_mask; |
| 116 | int i; |
| 117 | |
| 118 | if (array_size % 3) |
| 119 | return; |
| 120 | |
| 121 | for (i = 0; i < array_size; i +=3) { |
| 122 | reg = registers[i + 0]; |
| 123 | and_mask = registers[i + 1]; |
| 124 | or_mask = registers[i + 2]; |
| 125 | |
| 126 | if (and_mask == 0xffffffff) { |
| 127 | tmp = or_mask; |
| 128 | } else { |
| 129 | tmp = RREG32(reg); |
| 130 | tmp &= ~and_mask; |
| 131 | tmp |= or_mask; |
| 132 | } |
| 133 | WREG32(reg, tmp); |
| 134 | } |
| 135 | } |
| 136 | |
| 137 | /** |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 138 | * radeon_surface_init - Clear GPU surface registers. |
| 139 | * |
| 140 | * @rdev: radeon_device pointer |
| 141 | * |
| 142 | * Clear GPU surface registers (r1xx-r5xx). |
Michel Dänzer | b1e3a6d | 2009-06-23 16:12:54 +0200 | [diff] [blame] | 143 | */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 144 | void radeon_surface_init(struct radeon_device *rdev) |
Michel Dänzer | b1e3a6d | 2009-06-23 16:12:54 +0200 | [diff] [blame] | 145 | { |
| 146 | /* FIXME: check this out */ |
| 147 | if (rdev->family < CHIP_R600) { |
| 148 | int i; |
| 149 | |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 150 | for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { |
| 151 | if (rdev->surface_regs[i].bo) |
| 152 | radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); |
| 153 | else |
| 154 | radeon_clear_surface_reg(rdev, i); |
Michel Dänzer | b1e3a6d | 2009-06-23 16:12:54 +0200 | [diff] [blame] | 155 | } |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 156 | /* enable surfaces */ |
| 157 | WREG32(RADEON_SURFACE_CNTL, 0); |
Michel Dänzer | b1e3a6d | 2009-06-23 16:12:54 +0200 | [diff] [blame] | 158 | } |
| 159 | } |
| 160 | |
| 161 | /* |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 162 | * GPU scratch registers helpers function. |
| 163 | */ |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 164 | /** |
| 165 | * radeon_scratch_init - Init scratch register driver information. |
| 166 | * |
| 167 | * @rdev: radeon_device pointer |
| 168 | * |
| 169 | * Init CP scratch register driver information (r1xx-r5xx) |
| 170 | */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 171 | void radeon_scratch_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 172 | { |
| 173 | int i; |
| 174 | |
| 175 | /* FIXME: check this out */ |
| 176 | if (rdev->family < CHIP_R300) { |
| 177 | rdev->scratch.num_reg = 5; |
| 178 | } else { |
| 179 | rdev->scratch.num_reg = 7; |
| 180 | } |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 181 | rdev->scratch.reg_base = RADEON_SCRATCH_REG0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 182 | for (i = 0; i < rdev->scratch.num_reg; i++) { |
| 183 | rdev->scratch.free[i] = true; |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 184 | rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | } |
| 186 | } |
| 187 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 188 | /** |
| 189 | * radeon_scratch_get - Allocate a scratch register |
| 190 | * |
| 191 | * @rdev: radeon_device pointer |
| 192 | * @reg: scratch register mmio offset |
| 193 | * |
| 194 | * Allocate a CP scratch register for use by the driver (all asics). |
| 195 | * Returns 0 on success or -EINVAL on failure. |
| 196 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 197 | int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) |
| 198 | { |
| 199 | int i; |
| 200 | |
| 201 | for (i = 0; i < rdev->scratch.num_reg; i++) { |
| 202 | if (rdev->scratch.free[i]) { |
| 203 | rdev->scratch.free[i] = false; |
| 204 | *reg = rdev->scratch.reg[i]; |
| 205 | return 0; |
| 206 | } |
| 207 | } |
| 208 | return -EINVAL; |
| 209 | } |
| 210 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 211 | /** |
| 212 | * radeon_scratch_free - Free a scratch register |
| 213 | * |
| 214 | * @rdev: radeon_device pointer |
| 215 | * @reg: scratch register mmio offset |
| 216 | * |
| 217 | * Free a CP scratch register allocated for use by the driver (all asics) |
| 218 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 219 | void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) |
| 220 | { |
| 221 | int i; |
| 222 | |
| 223 | for (i = 0; i < rdev->scratch.num_reg; i++) { |
| 224 | if (rdev->scratch.reg[i] == reg) { |
| 225 | rdev->scratch.free[i] = true; |
| 226 | return; |
| 227 | } |
| 228 | } |
| 229 | } |
| 230 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 231 | /* |
| 232 | * radeon_wb_*() |
| 233 | * Writeback is the the method by which the the GPU updates special pages |
| 234 | * in memory with the status of certain GPU events (fences, ring pointers, |
| 235 | * etc.). |
| 236 | */ |
| 237 | |
| 238 | /** |
| 239 | * radeon_wb_disable - Disable Writeback |
| 240 | * |
| 241 | * @rdev: radeon_device pointer |
| 242 | * |
| 243 | * Disables Writeback (all asics). Used for suspend. |
| 244 | */ |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 245 | void radeon_wb_disable(struct radeon_device *rdev) |
| 246 | { |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 247 | rdev->wb.enabled = false; |
| 248 | } |
| 249 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 250 | /** |
| 251 | * radeon_wb_fini - Disable Writeback and free memory |
| 252 | * |
| 253 | * @rdev: radeon_device pointer |
| 254 | * |
| 255 | * Disables Writeback and frees the Writeback memory (all asics). |
| 256 | * Used at driver shutdown. |
| 257 | */ |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 258 | void radeon_wb_fini(struct radeon_device *rdev) |
| 259 | { |
| 260 | radeon_wb_disable(rdev); |
| 261 | if (rdev->wb.wb_obj) { |
Jerome Glisse | 089920f | 2013-06-06 17:51:21 -0400 | [diff] [blame^] | 262 | if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { |
| 263 | radeon_bo_kunmap(rdev->wb.wb_obj); |
| 264 | radeon_bo_unpin(rdev->wb.wb_obj); |
| 265 | radeon_bo_unreserve(rdev->wb.wb_obj); |
| 266 | } |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 267 | radeon_bo_unref(&rdev->wb.wb_obj); |
| 268 | rdev->wb.wb = NULL; |
| 269 | rdev->wb.wb_obj = NULL; |
| 270 | } |
| 271 | } |
| 272 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 273 | /** |
| 274 | * radeon_wb_init- Init Writeback driver info and allocate memory |
| 275 | * |
| 276 | * @rdev: radeon_device pointer |
| 277 | * |
| 278 | * Disables Writeback and frees the Writeback memory (all asics). |
| 279 | * Used at driver startup. |
| 280 | * Returns 0 on success or an -error on failure. |
| 281 | */ |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 282 | int radeon_wb_init(struct radeon_device *rdev) |
| 283 | { |
| 284 | int r; |
| 285 | |
| 286 | if (rdev->wb.wb_obj == NULL) { |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 287 | r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 288 | RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 289 | if (r) { |
| 290 | dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); |
| 291 | return r; |
| 292 | } |
Jerome Glisse | 089920f | 2013-06-06 17:51:21 -0400 | [diff] [blame^] | 293 | r = radeon_bo_reserve(rdev->wb.wb_obj, false); |
| 294 | if (unlikely(r != 0)) { |
| 295 | radeon_wb_fini(rdev); |
| 296 | return r; |
| 297 | } |
| 298 | r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, |
| 299 | &rdev->wb.gpu_addr); |
| 300 | if (r) { |
| 301 | radeon_bo_unreserve(rdev->wb.wb_obj); |
| 302 | dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); |
| 303 | radeon_wb_fini(rdev); |
| 304 | return r; |
| 305 | } |
| 306 | r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 307 | radeon_bo_unreserve(rdev->wb.wb_obj); |
Jerome Glisse | 089920f | 2013-06-06 17:51:21 -0400 | [diff] [blame^] | 308 | if (r) { |
| 309 | dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); |
| 310 | radeon_wb_fini(rdev); |
| 311 | return r; |
| 312 | } |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 313 | } |
| 314 | |
Alex Deucher | e6ba759 | 2011-06-13 22:02:51 +0000 | [diff] [blame] | 315 | /* clear wb memory */ |
| 316 | memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 317 | /* disable event_write fences */ |
| 318 | rdev->wb.use_event = false; |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 319 | /* disabled via module param */ |
Jerome Glisse | 3b7a2b2 | 2012-05-09 15:34:47 +0200 | [diff] [blame] | 320 | if (radeon_no_wb == 1) { |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 321 | rdev->wb.enabled = false; |
Jerome Glisse | 3b7a2b2 | 2012-05-09 15:34:47 +0200 | [diff] [blame] | 322 | } else { |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 323 | if (rdev->flags & RADEON_IS_AGP) { |
Alex Deucher | 28eebb7 | 2012-01-03 09:48:38 -0500 | [diff] [blame] | 324 | /* often unreliable on AGP */ |
| 325 | rdev->wb.enabled = false; |
| 326 | } else if (rdev->family < CHIP_R300) { |
| 327 | /* often unreliable on pre-r300 */ |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 328 | rdev->wb.enabled = false; |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 329 | } else { |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 330 | rdev->wb.enabled = true; |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 331 | /* event_write fences are only available on r600+ */ |
Jerome Glisse | 3b7a2b2 | 2012-05-09 15:34:47 +0200 | [diff] [blame] | 332 | if (rdev->family >= CHIP_R600) { |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 333 | rdev->wb.use_event = true; |
Jerome Glisse | 3b7a2b2 | 2012-05-09 15:34:47 +0200 | [diff] [blame] | 334 | } |
Alex Deucher | d0f8a85 | 2010-09-04 05:04:34 -0400 | [diff] [blame] | 335 | } |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 336 | } |
Alex Deucher | c994ead | 2012-05-03 17:06:28 -0400 | [diff] [blame] | 337 | /* always use writeback/events on NI, APUs */ |
| 338 | if (rdev->family >= CHIP_PALM) { |
Alex Deucher | 7d52785 | 2011-01-06 21:19:27 -0500 | [diff] [blame] | 339 | rdev->wb.enabled = true; |
| 340 | rdev->wb.use_event = true; |
| 341 | } |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 342 | |
| 343 | dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); |
| 344 | |
| 345 | return 0; |
| 346 | } |
| 347 | |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 348 | /** |
| 349 | * radeon_vram_location - try to find VRAM location |
| 350 | * @rdev: radeon device structure holding all necessary informations |
| 351 | * @mc: memory controller structure holding memory informations |
| 352 | * @base: base address at which to put VRAM |
| 353 | * |
| 354 | * Function will place try to place VRAM at base address provided |
| 355 | * as parameter (which is so far either PCI aperture address or |
| 356 | * for IGP TOM base address). |
| 357 | * |
| 358 | * If there is not enough space to fit the unvisible VRAM in the 32bits |
| 359 | * address space then we limit the VRAM size to the aperture. |
| 360 | * |
| 361 | * If we are using AGP and if the AGP aperture doesn't allow us to have |
| 362 | * room for all the VRAM than we restrict the VRAM to the PCI aperture |
| 363 | * size and print a warning. |
| 364 | * |
| 365 | * This function will never fails, worst case are limiting VRAM. |
| 366 | * |
| 367 | * Note: GTT start, end, size should be initialized before calling this |
| 368 | * function on AGP platform. |
| 369 | * |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 370 | * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 371 | * this shouldn't be a problem as we are using the PCI aperture as a reference. |
| 372 | * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but |
| 373 | * not IGP. |
| 374 | * |
| 375 | * Note: we use mc_vram_size as on some board we need to program the mc to |
| 376 | * cover the whole aperture even if VRAM size is inferior to aperture size |
| 377 | * Novell bug 204882 + along with lots of ubuntu ones |
| 378 | * |
| 379 | * Note: when limiting vram it's safe to overwritte real_vram_size because |
| 380 | * we are not in case where real_vram_size is inferior to mc_vram_size (ie |
| 381 | * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu |
| 382 | * ones) |
| 383 | * |
| 384 | * Note: IGP TOM addr should be the same as the aperture addr, we don't |
| 385 | * explicitly check for that thought. |
| 386 | * |
| 387 | * FIXME: when reducing VRAM size align new size on power of 2. |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 388 | */ |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 389 | void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 390 | { |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 391 | uint64_t limit = (uint64_t)radeon_vram_limit << 20; |
| 392 | |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 393 | mc->vram_start = base; |
Alex Deucher | 9ed8b1f | 2013-04-08 11:13:01 -0400 | [diff] [blame] | 394 | if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 395 | dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); |
| 396 | mc->real_vram_size = mc->aper_size; |
| 397 | mc->mc_vram_size = mc->aper_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 398 | } |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 399 | mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; |
Jerome Glisse | 2cbeb4e | 2010-08-16 11:54:36 -0400 | [diff] [blame] | 400 | if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 401 | dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); |
| 402 | mc->real_vram_size = mc->aper_size; |
| 403 | mc->mc_vram_size = mc->aper_size; |
| 404 | } |
| 405 | mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 406 | if (limit && limit < mc->real_vram_size) |
| 407 | mc->real_vram_size = limit; |
Alex Deucher | dd7cc55 | 2010-12-03 14:37:21 -0500 | [diff] [blame] | 408 | dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 409 | mc->mc_vram_size >> 20, mc->vram_start, |
| 410 | mc->vram_end, mc->real_vram_size >> 20); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 411 | } |
| 412 | |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 413 | /** |
| 414 | * radeon_gtt_location - try to find GTT location |
| 415 | * @rdev: radeon device structure holding all necessary informations |
| 416 | * @mc: memory controller structure holding memory informations |
| 417 | * |
| 418 | * Function will place try to place GTT before or after VRAM. |
| 419 | * |
| 420 | * If GTT size is bigger than space left then we ajust GTT size. |
| 421 | * Thus function will never fails. |
| 422 | * |
| 423 | * FIXME: when reducing GTT size align new size on power of 2. |
| 424 | */ |
| 425 | void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) |
| 426 | { |
| 427 | u64 size_af, size_bf; |
| 428 | |
Alex Deucher | 9ed8b1f | 2013-04-08 11:13:01 -0400 | [diff] [blame] | 429 | size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; |
Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 430 | size_bf = mc->vram_start & ~mc->gtt_base_align; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 431 | if (size_bf > size_af) { |
| 432 | if (mc->gtt_size > size_bf) { |
| 433 | dev_warn(rdev->dev, "limiting GTT\n"); |
| 434 | mc->gtt_size = size_bf; |
| 435 | } |
Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 436 | mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 437 | } else { |
| 438 | if (mc->gtt_size > size_af) { |
| 439 | dev_warn(rdev->dev, "limiting GTT\n"); |
| 440 | mc->gtt_size = size_af; |
| 441 | } |
Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 442 | mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 443 | } |
| 444 | mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; |
Alex Deucher | dd7cc55 | 2010-12-03 14:37:21 -0500 | [diff] [blame] | 445 | dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 446 | mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); |
| 447 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 448 | |
| 449 | /* |
| 450 | * GPU helpers function. |
| 451 | */ |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 452 | /** |
| 453 | * radeon_card_posted - check if the hw has already been initialized |
| 454 | * |
| 455 | * @rdev: radeon_device pointer |
| 456 | * |
| 457 | * Check if the asic has been initialized (all asics). |
| 458 | * Used at driver startup. |
| 459 | * Returns true if initialized or false if not. |
| 460 | */ |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 461 | bool radeon_card_posted(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 462 | { |
| 463 | uint32_t reg; |
| 464 | |
Alex Deucher | 50a583f | 2013-05-22 13:29:33 -0400 | [diff] [blame] | 465 | /* required for EFI mode on macbook2,1 which uses an r5xx asic */ |
Matt Fleming | 83e6818 | 2012-11-14 09:42:35 +0000 | [diff] [blame] | 466 | if (efi_enabled(EFI_BOOT) && |
Alex Deucher | 50a583f | 2013-05-22 13:29:33 -0400 | [diff] [blame] | 467 | (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && |
| 468 | (rdev->family < CHIP_R600)) |
Matthew Garrett | bcc65fd | 2011-08-08 16:21:16 +0000 | [diff] [blame] | 469 | return false; |
| 470 | |
Alex Deucher | 2cf3a4f | 2013-05-22 11:30:34 -0400 | [diff] [blame] | 471 | if (ASIC_IS_NODCE(rdev)) |
| 472 | goto check_memsize; |
| 473 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 474 | /* first check CRTCs */ |
Alex Deucher | 09fb8bd | 2013-05-22 11:22:51 -0400 | [diff] [blame] | 475 | if (ASIC_IS_DCE4(rdev)) { |
Alex Deucher | 1800740 | 2010-11-22 17:56:28 -0500 | [diff] [blame] | 476 | reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | |
| 477 | RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); |
Alex Deucher | 09fb8bd | 2013-05-22 11:22:51 -0400 | [diff] [blame] | 478 | if (rdev->num_crtc >= 4) { |
| 479 | reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | |
| 480 | RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); |
| 481 | } |
| 482 | if (rdev->num_crtc >= 6) { |
| 483 | reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | |
| 484 | RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); |
| 485 | } |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 486 | if (reg & EVERGREEN_CRTC_MASTER_EN) |
| 487 | return true; |
| 488 | } else if (ASIC_IS_AVIVO(rdev)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 489 | reg = RREG32(AVIVO_D1CRTC_CONTROL) | |
| 490 | RREG32(AVIVO_D2CRTC_CONTROL); |
| 491 | if (reg & AVIVO_CRTC_EN) { |
| 492 | return true; |
| 493 | } |
| 494 | } else { |
| 495 | reg = RREG32(RADEON_CRTC_GEN_CNTL) | |
| 496 | RREG32(RADEON_CRTC2_GEN_CNTL); |
| 497 | if (reg & RADEON_CRTC_EN) { |
| 498 | return true; |
| 499 | } |
| 500 | } |
| 501 | |
Alex Deucher | 2cf3a4f | 2013-05-22 11:30:34 -0400 | [diff] [blame] | 502 | check_memsize: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 503 | /* then check MEM_SIZE, in case the crtcs are off */ |
| 504 | if (rdev->family >= CHIP_R600) |
| 505 | reg = RREG32(R600_CONFIG_MEMSIZE); |
| 506 | else |
| 507 | reg = RREG32(RADEON_CONFIG_MEMSIZE); |
| 508 | |
| 509 | if (reg) |
| 510 | return true; |
| 511 | |
| 512 | return false; |
| 513 | |
| 514 | } |
| 515 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 516 | /** |
| 517 | * radeon_update_bandwidth_info - update display bandwidth params |
| 518 | * |
| 519 | * @rdev: radeon_device pointer |
| 520 | * |
| 521 | * Used when sclk/mclk are switched or display modes are set. |
| 522 | * params are used to calculate display watermarks (all asics) |
| 523 | */ |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 524 | void radeon_update_bandwidth_info(struct radeon_device *rdev) |
| 525 | { |
| 526 | fixed20_12 a; |
Alex Deucher | 8807286 | 2010-08-10 12:33:20 -0400 | [diff] [blame] | 527 | u32 sclk = rdev->pm.current_sclk; |
| 528 | u32 mclk = rdev->pm.current_mclk; |
| 529 | |
| 530 | /* sclk/mclk in Mhz */ |
| 531 | a.full = dfixed_const(100); |
| 532 | rdev->pm.sclk.full = dfixed_const(sclk); |
| 533 | rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); |
| 534 | rdev->pm.mclk.full = dfixed_const(mclk); |
| 535 | rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 536 | |
| 537 | if (rdev->flags & RADEON_IS_IGP) { |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 538 | a.full = dfixed_const(16); |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 539 | /* core_bandwidth = sclk(Mhz) * 16 */ |
Ben Skeggs | 68adac5 | 2010-04-28 11:46:42 +1000 | [diff] [blame] | 540 | rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 541 | } |
| 542 | } |
| 543 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 544 | /** |
| 545 | * radeon_boot_test_post_card - check and possibly initialize the hw |
| 546 | * |
| 547 | * @rdev: radeon_device pointer |
| 548 | * |
| 549 | * Check if the asic is initialized and if not, attempt to initialize |
| 550 | * it (all asics). |
| 551 | * Returns true if initialized or false if not. |
| 552 | */ |
Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 553 | bool radeon_boot_test_post_card(struct radeon_device *rdev) |
| 554 | { |
| 555 | if (radeon_card_posted(rdev)) |
| 556 | return true; |
| 557 | |
| 558 | if (rdev->bios) { |
| 559 | DRM_INFO("GPU not posted. posting now...\n"); |
| 560 | if (rdev->is_atom_bios) |
| 561 | atom_asic_init(rdev->mode_info.atom_context); |
| 562 | else |
| 563 | radeon_combios_asic_init(rdev->ddev); |
| 564 | return true; |
| 565 | } else { |
| 566 | dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); |
| 567 | return false; |
| 568 | } |
| 569 | } |
| 570 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 571 | /** |
| 572 | * radeon_dummy_page_init - init dummy page used by the driver |
| 573 | * |
| 574 | * @rdev: radeon_device pointer |
| 575 | * |
| 576 | * Allocate the dummy page used by the driver (all asics). |
| 577 | * This dummy page is used by the driver as a filler for gart entries |
| 578 | * when pages are taken out of the GART |
| 579 | * Returns 0 on sucess, -ENOMEM on failure. |
| 580 | */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 581 | int radeon_dummy_page_init(struct radeon_device *rdev) |
| 582 | { |
Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 583 | if (rdev->dummy_page.page) |
| 584 | return 0; |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 585 | rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); |
| 586 | if (rdev->dummy_page.page == NULL) |
| 587 | return -ENOMEM; |
| 588 | rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, |
| 589 | 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
Benjamin Herrenschmidt | a30f6fb7 | 2010-08-10 14:48:58 +1000 | [diff] [blame] | 590 | if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { |
| 591 | dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 592 | __free_page(rdev->dummy_page.page); |
| 593 | rdev->dummy_page.page = NULL; |
| 594 | return -ENOMEM; |
| 595 | } |
| 596 | return 0; |
| 597 | } |
| 598 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 599 | /** |
| 600 | * radeon_dummy_page_fini - free dummy page used by the driver |
| 601 | * |
| 602 | * @rdev: radeon_device pointer |
| 603 | * |
| 604 | * Frees the dummy page used by the driver (all asics). |
| 605 | */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 606 | void radeon_dummy_page_fini(struct radeon_device *rdev) |
| 607 | { |
| 608 | if (rdev->dummy_page.page == NULL) |
| 609 | return; |
| 610 | pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, |
| 611 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
| 612 | __free_page(rdev->dummy_page.page); |
| 613 | rdev->dummy_page.page = NULL; |
| 614 | } |
| 615 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 616 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 617 | /* ATOM accessor methods */ |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 618 | /* |
| 619 | * ATOM is an interpreted byte code stored in tables in the vbios. The |
| 620 | * driver registers callbacks to access registers and the interpreter |
| 621 | * in the driver parses the tables and executes then to program specific |
| 622 | * actions (set display modes, asic init, etc.). See radeon_atombios.c, |
| 623 | * atombios.h, and atom.c |
| 624 | */ |
| 625 | |
| 626 | /** |
| 627 | * cail_pll_read - read PLL register |
| 628 | * |
| 629 | * @info: atom card_info pointer |
| 630 | * @reg: PLL register offset |
| 631 | * |
| 632 | * Provides a PLL register accessor for the atom interpreter (r4xx+). |
| 633 | * Returns the value of the PLL register. |
| 634 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 635 | static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) |
| 636 | { |
| 637 | struct radeon_device *rdev = info->dev->dev_private; |
| 638 | uint32_t r; |
| 639 | |
| 640 | r = rdev->pll_rreg(rdev, reg); |
| 641 | return r; |
| 642 | } |
| 643 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 644 | /** |
| 645 | * cail_pll_write - write PLL register |
| 646 | * |
| 647 | * @info: atom card_info pointer |
| 648 | * @reg: PLL register offset |
| 649 | * @val: value to write to the pll register |
| 650 | * |
| 651 | * Provides a PLL register accessor for the atom interpreter (r4xx+). |
| 652 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 653 | static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 654 | { |
| 655 | struct radeon_device *rdev = info->dev->dev_private; |
| 656 | |
| 657 | rdev->pll_wreg(rdev, reg, val); |
| 658 | } |
| 659 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 660 | /** |
| 661 | * cail_mc_read - read MC (Memory Controller) register |
| 662 | * |
| 663 | * @info: atom card_info pointer |
| 664 | * @reg: MC register offset |
| 665 | * |
| 666 | * Provides an MC register accessor for the atom interpreter (r4xx+). |
| 667 | * Returns the value of the MC register. |
| 668 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 669 | static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) |
| 670 | { |
| 671 | struct radeon_device *rdev = info->dev->dev_private; |
| 672 | uint32_t r; |
| 673 | |
| 674 | r = rdev->mc_rreg(rdev, reg); |
| 675 | return r; |
| 676 | } |
| 677 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 678 | /** |
| 679 | * cail_mc_write - write MC (Memory Controller) register |
| 680 | * |
| 681 | * @info: atom card_info pointer |
| 682 | * @reg: MC register offset |
| 683 | * @val: value to write to the pll register |
| 684 | * |
| 685 | * Provides a MC register accessor for the atom interpreter (r4xx+). |
| 686 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 687 | static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 688 | { |
| 689 | struct radeon_device *rdev = info->dev->dev_private; |
| 690 | |
| 691 | rdev->mc_wreg(rdev, reg, val); |
| 692 | } |
| 693 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 694 | /** |
| 695 | * cail_reg_write - write MMIO register |
| 696 | * |
| 697 | * @info: atom card_info pointer |
| 698 | * @reg: MMIO register offset |
| 699 | * @val: value to write to the pll register |
| 700 | * |
| 701 | * Provides a MMIO register accessor for the atom interpreter (r4xx+). |
| 702 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 703 | static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 704 | { |
| 705 | struct radeon_device *rdev = info->dev->dev_private; |
| 706 | |
| 707 | WREG32(reg*4, val); |
| 708 | } |
| 709 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 710 | /** |
| 711 | * cail_reg_read - read MMIO register |
| 712 | * |
| 713 | * @info: atom card_info pointer |
| 714 | * @reg: MMIO register offset |
| 715 | * |
| 716 | * Provides an MMIO register accessor for the atom interpreter (r4xx+). |
| 717 | * Returns the value of the MMIO register. |
| 718 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 719 | static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) |
| 720 | { |
| 721 | struct radeon_device *rdev = info->dev->dev_private; |
| 722 | uint32_t r; |
| 723 | |
| 724 | r = RREG32(reg*4); |
| 725 | return r; |
| 726 | } |
| 727 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 728 | /** |
| 729 | * cail_ioreg_write - write IO register |
| 730 | * |
| 731 | * @info: atom card_info pointer |
| 732 | * @reg: IO register offset |
| 733 | * @val: value to write to the pll register |
| 734 | * |
| 735 | * Provides a IO register accessor for the atom interpreter (r4xx+). |
| 736 | */ |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 737 | static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) |
| 738 | { |
| 739 | struct radeon_device *rdev = info->dev->dev_private; |
| 740 | |
| 741 | WREG32_IO(reg*4, val); |
| 742 | } |
| 743 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 744 | /** |
| 745 | * cail_ioreg_read - read IO register |
| 746 | * |
| 747 | * @info: atom card_info pointer |
| 748 | * @reg: IO register offset |
| 749 | * |
| 750 | * Provides an IO register accessor for the atom interpreter (r4xx+). |
| 751 | * Returns the value of the IO register. |
| 752 | */ |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 753 | static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) |
| 754 | { |
| 755 | struct radeon_device *rdev = info->dev->dev_private; |
| 756 | uint32_t r; |
| 757 | |
| 758 | r = RREG32_IO(reg*4); |
| 759 | return r; |
| 760 | } |
| 761 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 762 | /** |
| 763 | * radeon_atombios_init - init the driver info and callbacks for atombios |
| 764 | * |
| 765 | * @rdev: radeon_device pointer |
| 766 | * |
| 767 | * Initializes the driver info and register access callbacks for the |
| 768 | * ATOM interpreter (r4xx+). |
| 769 | * Returns 0 on sucess, -ENOMEM on failure. |
| 770 | * Called at driver startup. |
| 771 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 772 | int radeon_atombios_init(struct radeon_device *rdev) |
| 773 | { |
Mathias Fröhlich | 61c4b24 | 2009-10-27 15:08:01 -0400 | [diff] [blame] | 774 | struct card_info *atom_card_info = |
| 775 | kzalloc(sizeof(struct card_info), GFP_KERNEL); |
| 776 | |
| 777 | if (!atom_card_info) |
| 778 | return -ENOMEM; |
| 779 | |
| 780 | rdev->mode_info.atom_card_info = atom_card_info; |
| 781 | atom_card_info->dev = rdev->ddev; |
| 782 | atom_card_info->reg_read = cail_reg_read; |
| 783 | atom_card_info->reg_write = cail_reg_write; |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 784 | /* needed for iio ops */ |
| 785 | if (rdev->rio_mem) { |
| 786 | atom_card_info->ioreg_read = cail_ioreg_read; |
| 787 | atom_card_info->ioreg_write = cail_ioreg_write; |
| 788 | } else { |
| 789 | DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); |
| 790 | atom_card_info->ioreg_read = cail_reg_read; |
| 791 | atom_card_info->ioreg_write = cail_reg_write; |
| 792 | } |
Mathias Fröhlich | 61c4b24 | 2009-10-27 15:08:01 -0400 | [diff] [blame] | 793 | atom_card_info->mc_read = cail_mc_read; |
| 794 | atom_card_info->mc_write = cail_mc_write; |
| 795 | atom_card_info->pll_read = cail_pll_read; |
| 796 | atom_card_info->pll_write = cail_pll_write; |
| 797 | |
| 798 | rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); |
Tim Gardner | 0e34d09 | 2013-02-11 14:34:32 -0700 | [diff] [blame] | 799 | if (!rdev->mode_info.atom_context) { |
| 800 | radeon_atombios_fini(rdev); |
| 801 | return -ENOMEM; |
| 802 | } |
| 803 | |
Rafał Miłecki | c31ad97 | 2009-12-17 00:00:46 +0100 | [diff] [blame] | 804 | mutex_init(&rdev->mode_info.atom_context->mutex); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 805 | radeon_atom_initialize_bios_scratch_regs(rdev->ddev); |
Dave Airlie | d904ef9 | 2009-11-17 06:29:46 +1000 | [diff] [blame] | 806 | atom_allocate_fb_scratch(rdev->mode_info.atom_context); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 807 | return 0; |
| 808 | } |
| 809 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 810 | /** |
| 811 | * radeon_atombios_fini - free the driver info and callbacks for atombios |
| 812 | * |
| 813 | * @rdev: radeon_device pointer |
| 814 | * |
| 815 | * Frees the driver info and register access callbacks for the ATOM |
| 816 | * interpreter (r4xx+). |
| 817 | * Called at driver shutdown. |
| 818 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 819 | void radeon_atombios_fini(struct radeon_device *rdev) |
| 820 | { |
Jerome Glisse | 4a04a84 | 2009-12-09 17:39:16 +0100 | [diff] [blame] | 821 | if (rdev->mode_info.atom_context) { |
| 822 | kfree(rdev->mode_info.atom_context->scratch); |
Jerome Glisse | 4a04a84 | 2009-12-09 17:39:16 +0100 | [diff] [blame] | 823 | } |
Tim Gardner | 0e34d09 | 2013-02-11 14:34:32 -0700 | [diff] [blame] | 824 | kfree(rdev->mode_info.atom_context); |
| 825 | rdev->mode_info.atom_context = NULL; |
Mathias Fröhlich | 61c4b24 | 2009-10-27 15:08:01 -0400 | [diff] [blame] | 826 | kfree(rdev->mode_info.atom_card_info); |
Tim Gardner | 0e34d09 | 2013-02-11 14:34:32 -0700 | [diff] [blame] | 827 | rdev->mode_info.atom_card_info = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 828 | } |
| 829 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 830 | /* COMBIOS */ |
| 831 | /* |
| 832 | * COMBIOS is the bios format prior to ATOM. It provides |
| 833 | * command tables similar to ATOM, but doesn't have a unified |
| 834 | * parser. See radeon_combios.c |
| 835 | */ |
| 836 | |
| 837 | /** |
| 838 | * radeon_combios_init - init the driver info for combios |
| 839 | * |
| 840 | * @rdev: radeon_device pointer |
| 841 | * |
| 842 | * Initializes the driver info for combios (r1xx-r3xx). |
| 843 | * Returns 0 on sucess. |
| 844 | * Called at driver startup. |
| 845 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 846 | int radeon_combios_init(struct radeon_device *rdev) |
| 847 | { |
| 848 | radeon_combios_initialize_bios_scratch_regs(rdev->ddev); |
| 849 | return 0; |
| 850 | } |
| 851 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 852 | /** |
| 853 | * radeon_combios_fini - free the driver info for combios |
| 854 | * |
| 855 | * @rdev: radeon_device pointer |
| 856 | * |
| 857 | * Frees the driver info for combios (r1xx-r3xx). |
| 858 | * Called at driver shutdown. |
| 859 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 860 | void radeon_combios_fini(struct radeon_device *rdev) |
| 861 | { |
| 862 | } |
| 863 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 864 | /* if we get transitioned to only one device, take VGA back */ |
| 865 | /** |
| 866 | * radeon_vga_set_decode - enable/disable vga decode |
| 867 | * |
| 868 | * @cookie: radeon_device pointer |
| 869 | * @state: enable/disable vga decode |
| 870 | * |
| 871 | * Enable/disable vga decode (all asics). |
| 872 | * Returns VGA resource flags. |
| 873 | */ |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 874 | static unsigned int radeon_vga_set_decode(void *cookie, bool state) |
| 875 | { |
| 876 | struct radeon_device *rdev = cookie; |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 877 | radeon_vga_set_state(rdev, state); |
| 878 | if (state) |
| 879 | return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | |
| 880 | VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 881 | else |
| 882 | return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; |
| 883 | } |
Dave Airlie | c1176d6 | 2009-10-08 14:03:05 +1000 | [diff] [blame] | 884 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 885 | /** |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 886 | * radeon_check_pot_argument - check that argument is a power of two |
| 887 | * |
| 888 | * @arg: value to check |
| 889 | * |
| 890 | * Validates that a certain argument is a power of two (all asics). |
| 891 | * Returns true if argument is valid. |
| 892 | */ |
| 893 | static bool radeon_check_pot_argument(int arg) |
| 894 | { |
| 895 | return (arg & (arg - 1)) == 0; |
| 896 | } |
| 897 | |
| 898 | /** |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 899 | * radeon_check_arguments - validate module params |
| 900 | * |
| 901 | * @rdev: radeon_device pointer |
| 902 | * |
| 903 | * Validates certain module parameters and updates |
| 904 | * the associated values used by the driver (all asics). |
| 905 | */ |
Lauri Kasanen | 1109ca0 | 2012-08-31 13:43:50 -0400 | [diff] [blame] | 906 | static void radeon_check_arguments(struct radeon_device *rdev) |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 907 | { |
| 908 | /* vramlimit must be a power of two */ |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 909 | if (!radeon_check_pot_argument(radeon_vram_limit)) { |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 910 | dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", |
| 911 | radeon_vram_limit); |
| 912 | radeon_vram_limit = 0; |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 913 | } |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 914 | |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 915 | /* gtt size must be power of two and greater or equal to 32M */ |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 916 | if (radeon_gart_size < 32) { |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 917 | dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", |
| 918 | radeon_gart_size); |
| 919 | radeon_gart_size = 512; |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 920 | |
| 921 | } else if (!radeon_check_pot_argument(radeon_gart_size)) { |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 922 | dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", |
| 923 | radeon_gart_size); |
| 924 | radeon_gart_size = 512; |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 925 | } |
Christian König | 1bcb04f | 2012-10-23 15:53:16 +0200 | [diff] [blame] | 926 | rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; |
| 927 | |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 928 | /* AGP mode can only be -1, 1, 2, 4, 8 */ |
| 929 | switch (radeon_agpmode) { |
| 930 | case -1: |
| 931 | case 0: |
| 932 | case 1: |
| 933 | case 2: |
| 934 | case 4: |
| 935 | case 8: |
| 936 | break; |
| 937 | default: |
| 938 | dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " |
| 939 | "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); |
| 940 | radeon_agpmode = 0; |
| 941 | break; |
| 942 | } |
| 943 | } |
| 944 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 945 | /** |
Maarten Lankhorst | d1f9809 | 2013-01-07 15:18:47 +0100 | [diff] [blame] | 946 | * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is |
| 947 | * needed for waking up. |
| 948 | * |
| 949 | * @pdev: pci dev pointer |
| 950 | */ |
| 951 | static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev) |
| 952 | { |
| 953 | |
| 954 | /* 6600m in a macbook pro */ |
| 955 | if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE && |
| 956 | pdev->subsystem_device == 0x00e2) { |
| 957 | printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n"); |
| 958 | return true; |
| 959 | } |
| 960 | |
| 961 | return false; |
| 962 | } |
| 963 | |
| 964 | /** |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 965 | * radeon_switcheroo_set_state - set switcheroo state |
| 966 | * |
| 967 | * @pdev: pci dev pointer |
| 968 | * @state: vga switcheroo state |
| 969 | * |
| 970 | * Callback for the switcheroo driver. Suspends or resumes the |
| 971 | * the asics before or after it is powered up using ACPI methods. |
| 972 | */ |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 973 | static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) |
| 974 | { |
| 975 | struct drm_device *dev = pci_get_drvdata(pdev); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 976 | pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; |
| 977 | if (state == VGA_SWITCHEROO_ON) { |
Maarten Lankhorst | d1f9809 | 2013-01-07 15:18:47 +0100 | [diff] [blame] | 978 | unsigned d3_delay = dev->pdev->d3_delay; |
| 979 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 980 | printk(KERN_INFO "radeon: switched on\n"); |
| 981 | /* don't suspend or resume card normally */ |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 982 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Maarten Lankhorst | d1f9809 | 2013-01-07 15:18:47 +0100 | [diff] [blame] | 983 | |
| 984 | if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev)) |
| 985 | dev->pdev->d3_delay = 20; |
| 986 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 987 | radeon_resume_kms(dev); |
Maarten Lankhorst | d1f9809 | 2013-01-07 15:18:47 +0100 | [diff] [blame] | 988 | |
| 989 | dev->pdev->d3_delay = d3_delay; |
| 990 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 991 | dev->switch_power_state = DRM_SWITCH_POWER_ON; |
Dave Airlie | fbf8176 | 2010-06-01 09:09:06 +1000 | [diff] [blame] | 992 | drm_kms_helper_poll_enable(dev); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 993 | } else { |
| 994 | printk(KERN_INFO "radeon: switched off\n"); |
Dave Airlie | fbf8176 | 2010-06-01 09:09:06 +1000 | [diff] [blame] | 995 | drm_kms_helper_poll_disable(dev); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 996 | dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 997 | radeon_suspend_kms(dev, pmm); |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 998 | dev->switch_power_state = DRM_SWITCH_POWER_OFF; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 999 | } |
| 1000 | } |
| 1001 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 1002 | /** |
| 1003 | * radeon_switcheroo_can_switch - see if switcheroo state can change |
| 1004 | * |
| 1005 | * @pdev: pci dev pointer |
| 1006 | * |
| 1007 | * Callback for the switcheroo driver. Check of the switcheroo |
| 1008 | * state can be changed. |
| 1009 | * Returns true if the state can be changed, false if not. |
| 1010 | */ |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1011 | static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) |
| 1012 | { |
| 1013 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 1014 | bool can_switch; |
| 1015 | |
| 1016 | spin_lock(&dev->count_lock); |
| 1017 | can_switch = (dev->open_count == 0); |
| 1018 | spin_unlock(&dev->count_lock); |
| 1019 | return can_switch; |
| 1020 | } |
| 1021 | |
Takashi Iwai | 26ec685 | 2012-05-11 07:51:17 +0200 | [diff] [blame] | 1022 | static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { |
| 1023 | .set_gpu_state = radeon_switcheroo_set_state, |
| 1024 | .reprobe = NULL, |
| 1025 | .can_switch = radeon_switcheroo_can_switch, |
| 1026 | }; |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1027 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 1028 | /** |
| 1029 | * radeon_device_init - initialize the driver |
| 1030 | * |
| 1031 | * @rdev: radeon_device pointer |
| 1032 | * @pdev: drm dev pointer |
| 1033 | * @pdev: pci dev pointer |
| 1034 | * @flags: driver flags |
| 1035 | * |
| 1036 | * Initializes the driver info and hw (all asics). |
| 1037 | * Returns 0 for success or an error on failure. |
| 1038 | * Called at driver startup. |
| 1039 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1040 | int radeon_device_init(struct radeon_device *rdev, |
| 1041 | struct drm_device *ddev, |
| 1042 | struct pci_dev *pdev, |
| 1043 | uint32_t flags) |
| 1044 | { |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1045 | int r, i; |
Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1046 | int dma_bits; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1047 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1048 | rdev->shutdown = false; |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1049 | rdev->dev = &pdev->dev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1050 | rdev->ddev = ddev; |
| 1051 | rdev->pdev = pdev; |
| 1052 | rdev->flags = flags; |
| 1053 | rdev->family = flags & RADEON_FAMILY_MASK; |
| 1054 | rdev->is_atom_bios = false; |
| 1055 | rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; |
| 1056 | rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; |
Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 1057 | rdev->accel_working = false; |
Alex Deucher | 8b25ed3 | 2012-07-17 14:02:30 -0400 | [diff] [blame] | 1058 | /* set up ring ids */ |
| 1059 | for (i = 0; i < RADEON_NUM_RINGS; i++) { |
| 1060 | rdev->ring[i].idx = i; |
| 1061 | } |
Jerome Glisse | 1b5331d | 2010-04-12 20:21:53 +0000 | [diff] [blame] | 1062 | |
Thomas Reim | d522d9c | 2011-07-29 14:28:59 +0000 | [diff] [blame] | 1063 | DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n", |
| 1064 | radeon_family_name[rdev->family], pdev->vendor, pdev->device, |
| 1065 | pdev->subsystem_vendor, pdev->subsystem_device); |
Jerome Glisse | 1b5331d | 2010-04-12 20:21:53 +0000 | [diff] [blame] | 1066 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1067 | /* mutex initialization are all done here so we |
| 1068 | * can recall function without having locking issues */ |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 1069 | mutex_init(&rdev->ring_lock); |
Alex Deucher | 40bacf1 | 2009-12-23 03:23:21 -0500 | [diff] [blame] | 1070 | mutex_init(&rdev->dc_hw_i2c_mutex); |
Christian Koenig | c20dc36 | 2012-05-16 21:45:24 +0200 | [diff] [blame] | 1071 | atomic_set(&rdev->ih.lock, 0); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1072 | mutex_init(&rdev->gem.mutex); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1073 | mutex_init(&rdev->pm.mutex); |
Marek Olšák | 6759a0a | 2012-08-09 16:34:17 +0200 | [diff] [blame] | 1074 | mutex_init(&rdev->gpu_clock_mutex); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 1075 | init_rwsem(&rdev->pm.mclk_lock); |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 1076 | init_rwsem(&rdev->exclusive_lock); |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 1077 | init_waitqueue_head(&rdev->irq.vblank_queue); |
Alex Deucher | 1b9c3dd | 2012-05-10 13:00:06 -0400 | [diff] [blame] | 1078 | r = radeon_gem_init(rdev); |
| 1079 | if (r) |
| 1080 | return r; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1081 | /* initialize vm here */ |
Christian König | 36ff39c | 2012-05-09 10:07:08 +0200 | [diff] [blame] | 1082 | mutex_init(&rdev->vm_manager.lock); |
Alex Deucher | 23d4f1f | 2012-10-08 09:45:46 -0400 | [diff] [blame] | 1083 | /* Adjust VM size here. |
| 1084 | * Currently set to 4GB ((1 << 20) 4k pages). |
| 1085 | * Max GPUVM size for cayman and SI is 40 bits. |
| 1086 | */ |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1087 | rdev->vm_manager.max_pfn = 1 << 20; |
| 1088 | INIT_LIST_HEAD(&rdev->vm_manager.lru_vm); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1089 | |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1090 | /* Set asic functions */ |
| 1091 | r = radeon_asic_init(rdev); |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 1092 | if (r) |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1093 | return r; |
Jerome Glisse | 3642133 | 2009-12-11 21:18:34 +0100 | [diff] [blame] | 1094 | radeon_check_arguments(rdev); |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1095 | |
Alex Deucher | f95df9c | 2010-03-21 14:02:25 -0400 | [diff] [blame] | 1096 | /* all of the newer IGP chips have an internal gart |
| 1097 | * However some rs4xx report as AGP, so remove that here. |
| 1098 | */ |
| 1099 | if ((rdev->family >= CHIP_RS400) && |
| 1100 | (rdev->flags & RADEON_IS_IGP)) { |
| 1101 | rdev->flags &= ~RADEON_IS_AGP; |
| 1102 | } |
| 1103 | |
Jerome Glisse | 30256a3 | 2009-11-30 17:47:59 +0100 | [diff] [blame] | 1104 | if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { |
Jerome Glisse | b574f25 | 2009-10-06 19:04:29 +0200 | [diff] [blame] | 1105 | radeon_agp_disable(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1106 | } |
| 1107 | |
Alex Deucher | 9ed8b1f | 2013-04-08 11:13:01 -0400 | [diff] [blame] | 1108 | /* Set the internal MC address mask |
| 1109 | * This is the max address of the GPU's |
| 1110 | * internal address space. |
| 1111 | */ |
| 1112 | if (rdev->family >= CHIP_CAYMAN) |
| 1113 | rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ |
| 1114 | else if (rdev->family >= CHIP_CEDAR) |
| 1115 | rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ |
| 1116 | else |
| 1117 | rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ |
| 1118 | |
Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1119 | /* set DMA mask + need_dma32 flags. |
| 1120 | * PCIE - can handle 40-bits. |
Alex Deucher | 005a83f | 2011-10-05 10:02:57 -0400 | [diff] [blame] | 1121 | * IGP - can handle 40-bits |
Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1122 | * AGP - generally dma32 is safest |
Alex Deucher | 005a83f | 2011-10-05 10:02:57 -0400 | [diff] [blame] | 1123 | * PCI - dma32 for legacy pci gart, 40 bits on newer asics |
Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1124 | */ |
| 1125 | rdev->need_dma32 = false; |
| 1126 | if (rdev->flags & RADEON_IS_AGP) |
| 1127 | rdev->need_dma32 = true; |
Alex Deucher | 005a83f | 2011-10-05 10:02:57 -0400 | [diff] [blame] | 1128 | if ((rdev->flags & RADEON_IS_PCI) && |
Jerome Glisse | 4a2b666 | 2012-08-28 16:50:22 -0400 | [diff] [blame] | 1129 | (rdev->family <= CHIP_RS740)) |
Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1130 | rdev->need_dma32 = true; |
| 1131 | |
| 1132 | dma_bits = rdev->need_dma32 ? 32 : 40; |
| 1133 | r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1134 | if (r) { |
Daniel Haid | 62fff81 | 2011-06-08 20:04:45 +1000 | [diff] [blame] | 1135 | rdev->need_dma32 = true; |
Konrad Rzeszutek Wilk | c52494f | 2011-10-17 17:15:08 -0400 | [diff] [blame] | 1136 | dma_bits = 32; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1137 | printk(KERN_WARNING "radeon: No suitable DMA available.\n"); |
| 1138 | } |
Konrad Rzeszutek Wilk | c52494f | 2011-10-17 17:15:08 -0400 | [diff] [blame] | 1139 | r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); |
| 1140 | if (r) { |
| 1141 | pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); |
| 1142 | printk(KERN_WARNING "radeon: No coherent DMA available.\n"); |
| 1143 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1144 | |
| 1145 | /* Registers mapping */ |
| 1146 | /* TODO: block userspace mapping of io register */ |
Daniel Vetter | 2c38515 | 2012-12-02 14:06:15 +0100 | [diff] [blame] | 1147 | spin_lock_init(&rdev->mmio_idx_lock); |
Jordan Crouse | 01d73a6 | 2010-05-27 13:40:24 -0600 | [diff] [blame] | 1148 | rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); |
| 1149 | rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1150 | rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); |
| 1151 | if (rdev->rmmio == NULL) { |
| 1152 | return -ENOMEM; |
| 1153 | } |
| 1154 | DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); |
| 1155 | DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); |
| 1156 | |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1157 | /* io port mapping */ |
| 1158 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { |
| 1159 | if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { |
| 1160 | rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); |
| 1161 | rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); |
| 1162 | break; |
| 1163 | } |
| 1164 | } |
| 1165 | if (rdev->rio_mem == NULL) |
| 1166 | DRM_ERROR("Unable to find PCI I/O BAR\n"); |
| 1167 | |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1168 | /* if we have > 1 VGA cards, then disable the radeon VGA resources */ |
Dave Airlie | 93239ea | 2009-10-28 11:09:58 +1000 | [diff] [blame] | 1169 | /* this will fail for cards that aren't VGA class devices, just |
| 1170 | * ignore it */ |
| 1171 | vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); |
Takashi Iwai | 26ec685 | 2012-05-11 07:51:17 +0200 | [diff] [blame] | 1172 | vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1173 | |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1174 | r = radeon_init(rdev); |
Jerome Glisse | b574f25 | 2009-10-06 19:04:29 +0200 | [diff] [blame] | 1175 | if (r) |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1176 | return r; |
Michel Dänzer | b1e3a6d | 2009-06-23 16:12:54 +0200 | [diff] [blame] | 1177 | |
Christian König | 04eb220 | 2012-07-07 12:47:58 +0200 | [diff] [blame] | 1178 | r = radeon_ib_ring_tests(rdev); |
| 1179 | if (r) |
| 1180 | DRM_ERROR("ib ring test failed (%d).\n", r); |
| 1181 | |
Jerome Glisse | 409851f | 2013-04-25 22:29:27 -0400 | [diff] [blame] | 1182 | r = radeon_gem_debugfs_init(rdev); |
| 1183 | if (r) { |
| 1184 | DRM_ERROR("registering gem debugfs failed (%d).\n", r); |
| 1185 | } |
| 1186 | |
Jerome Glisse | b574f25 | 2009-10-06 19:04:29 +0200 | [diff] [blame] | 1187 | if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { |
| 1188 | /* Acceleration not working on AGP card try again |
| 1189 | * with fallback to PCI or PCIE GART |
| 1190 | */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 1191 | radeon_asic_reset(rdev); |
Jerome Glisse | b574f25 | 2009-10-06 19:04:29 +0200 | [diff] [blame] | 1192 | radeon_fini(rdev); |
| 1193 | radeon_agp_disable(rdev); |
| 1194 | r = radeon_init(rdev); |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1195 | if (r) |
| 1196 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1197 | } |
Christian König | 60a7e39 | 2011-09-27 12:31:00 +0200 | [diff] [blame] | 1198 | if ((radeon_testing & 1)) { |
Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 1199 | radeon_test_moves(rdev); |
| 1200 | } |
Christian König | 60a7e39 | 2011-09-27 12:31:00 +0200 | [diff] [blame] | 1201 | if ((radeon_testing & 2)) { |
| 1202 | radeon_test_syncing(rdev); |
| 1203 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1204 | if (radeon_benchmarking) { |
Ilija Hadzic | 638dd7d | 2011-10-12 23:29:39 -0400 | [diff] [blame] | 1205 | radeon_benchmark(rdev, radeon_benchmarking); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1206 | } |
Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 1207 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1208 | } |
| 1209 | |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1210 | static void radeon_debugfs_remove_files(struct radeon_device *rdev); |
| 1211 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 1212 | /** |
| 1213 | * radeon_device_fini - tear down the driver |
| 1214 | * |
| 1215 | * @rdev: radeon_device pointer |
| 1216 | * |
| 1217 | * Tear down the driver info (all asics). |
| 1218 | * Called at driver shutdown. |
| 1219 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1220 | void radeon_device_fini(struct radeon_device *rdev) |
| 1221 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1222 | DRM_INFO("radeon: finishing device.\n"); |
| 1223 | rdev->shutdown = true; |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1224 | /* evict vram memory */ |
| 1225 | radeon_bo_evict_vram(rdev); |
Jerome Glisse | 62a8ea3 | 2009-10-01 18:02:11 +0200 | [diff] [blame] | 1226 | radeon_fini(rdev); |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1227 | vga_switcheroo_unregister_client(rdev->pdev); |
Dave Airlie | c1176d6 | 2009-10-08 14:03:05 +1000 | [diff] [blame] | 1228 | vga_client_register(rdev->pdev, NULL, NULL, NULL); |
Alex Deucher | e0a2ca7 | 2010-07-08 12:24:52 -0400 | [diff] [blame] | 1229 | if (rdev->rio_mem) |
| 1230 | pci_iounmap(rdev->pdev, rdev->rio_mem); |
Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1231 | rdev->rio_mem = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1232 | iounmap(rdev->rmmio); |
| 1233 | rdev->rmmio = NULL; |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1234 | radeon_debugfs_remove_files(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1235 | } |
| 1236 | |
| 1237 | |
| 1238 | /* |
| 1239 | * Suspend & resume. |
| 1240 | */ |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 1241 | /** |
| 1242 | * radeon_suspend_kms - initiate device suspend |
| 1243 | * |
| 1244 | * @pdev: drm dev pointer |
| 1245 | * @state: suspend state |
| 1246 | * |
| 1247 | * Puts the hw in the suspend state (all asics). |
| 1248 | * Returns 0 for success or an error on failure. |
| 1249 | * Called at driver suspend. |
| 1250 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1251 | int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) |
| 1252 | { |
Darren Jenkins | 875c186 | 2009-12-30 12:18:30 +1100 | [diff] [blame] | 1253 | struct radeon_device *rdev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1254 | struct drm_crtc *crtc; |
Alex Deucher | d8dcaa1 | 2010-06-02 12:08:41 -0400 | [diff] [blame] | 1255 | struct drm_connector *connector; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 1256 | int i, r; |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 1257 | bool force_completion = false; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1258 | |
Darren Jenkins | 875c186 | 2009-12-30 12:18:30 +1100 | [diff] [blame] | 1259 | if (dev == NULL || dev->dev_private == NULL) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1260 | return -ENODEV; |
| 1261 | } |
| 1262 | if (state.event == PM_EVENT_PRETHAW) { |
| 1263 | return 0; |
| 1264 | } |
Darren Jenkins | 875c186 | 2009-12-30 12:18:30 +1100 | [diff] [blame] | 1265 | rdev = dev->dev_private; |
| 1266 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 1267 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1268 | return 0; |
Alex Deucher | d8dcaa1 | 2010-06-02 12:08:41 -0400 | [diff] [blame] | 1269 | |
Seth Forshee | 86698c2 | 2012-01-31 19:06:25 -0600 | [diff] [blame] | 1270 | drm_kms_helper_poll_disable(dev); |
| 1271 | |
Alex Deucher | d8dcaa1 | 2010-06-02 12:08:41 -0400 | [diff] [blame] | 1272 | /* turn off display hw */ |
| 1273 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 1274 | drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); |
| 1275 | } |
| 1276 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1277 | /* unpin the front buffers */ |
| 1278 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
| 1279 | struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1280 | struct radeon_bo *robj; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1281 | |
| 1282 | if (rfb == NULL || rfb->obj == NULL) { |
| 1283 | continue; |
| 1284 | } |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 1285 | robj = gem_to_radeon_bo(rfb->obj); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1286 | /* don't unpin kernel fb objects */ |
| 1287 | if (!radeon_fbdev_robj_is_fb(rdev, robj)) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1288 | r = radeon_bo_reserve(robj, false); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1289 | if (r == 0) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1290 | radeon_bo_unpin(robj); |
| 1291 | radeon_bo_unreserve(robj); |
| 1292 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1293 | } |
| 1294 | } |
| 1295 | /* evict vram memory */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1296 | radeon_bo_evict_vram(rdev); |
Christian König | 8a47cc9 | 2012-05-09 15:34:48 +0200 | [diff] [blame] | 1297 | |
| 1298 | mutex_lock(&rdev->ring_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1299 | /* wait for gpu to finish processing current batch */ |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 1300 | for (i = 0; i < RADEON_NUM_RINGS; i++) { |
| 1301 | r = radeon_fence_wait_empty_locked(rdev, i); |
| 1302 | if (r) { |
| 1303 | /* delay GPU reset to resume */ |
| 1304 | force_completion = true; |
| 1305 | } |
| 1306 | } |
| 1307 | if (force_completion) { |
| 1308 | radeon_fence_driver_force_completion(rdev); |
| 1309 | } |
Christian König | 8a47cc9 | 2012-05-09 15:34:48 +0200 | [diff] [blame] | 1310 | mutex_unlock(&rdev->ring_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1311 | |
Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 1312 | radeon_save_bios_scratch_regs(rdev); |
| 1313 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1314 | radeon_pm_suspend(rdev); |
Jerome Glisse | 62a8ea3 | 2009-10-01 18:02:11 +0200 | [diff] [blame] | 1315 | radeon_suspend(rdev); |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 1316 | radeon_hpd_fini(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1317 | /* evict remaining vram memory */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1318 | radeon_bo_evict_vram(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1319 | |
Jerome Glisse | 10b0612 | 2010-05-21 18:48:54 +0200 | [diff] [blame] | 1320 | radeon_agp_suspend(rdev); |
| 1321 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1322 | pci_save_state(dev->pdev); |
| 1323 | if (state.event == PM_EVENT_SUSPEND) { |
| 1324 | /* Shut down the device */ |
| 1325 | pci_disable_device(dev->pdev); |
| 1326 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 1327 | } |
Torben Hohn | ac751ef | 2011-01-25 15:07:35 -0800 | [diff] [blame] | 1328 | console_lock(); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1329 | radeon_fbdev_set_suspend(rdev, 1); |
Torben Hohn | ac751ef | 2011-01-25 15:07:35 -0800 | [diff] [blame] | 1330 | console_unlock(); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1331 | return 0; |
| 1332 | } |
| 1333 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 1334 | /** |
| 1335 | * radeon_resume_kms - initiate device resume |
| 1336 | * |
| 1337 | * @pdev: drm dev pointer |
| 1338 | * |
| 1339 | * Bring the hw back to operating state (all asics). |
| 1340 | * Returns 0 for success or an error on failure. |
| 1341 | * Called at driver resume. |
| 1342 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1343 | int radeon_resume_kms(struct drm_device *dev) |
| 1344 | { |
Cedric Godin | 09bdf59 | 2010-06-11 14:40:56 -0400 | [diff] [blame] | 1345 | struct drm_connector *connector; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1346 | struct radeon_device *rdev = dev->dev_private; |
Christian König | 04eb220 | 2012-07-07 12:47:58 +0200 | [diff] [blame] | 1347 | int r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1348 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 1349 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1350 | return 0; |
| 1351 | |
Torben Hohn | ac751ef | 2011-01-25 15:07:35 -0800 | [diff] [blame] | 1352 | console_lock(); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1353 | pci_set_power_state(dev->pdev, PCI_D0); |
| 1354 | pci_restore_state(dev->pdev); |
| 1355 | if (pci_enable_device(dev->pdev)) { |
Torben Hohn | ac751ef | 2011-01-25 15:07:35 -0800 | [diff] [blame] | 1356 | console_unlock(); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1357 | return -1; |
| 1358 | } |
Dave Airlie | 0ebf171 | 2009-11-05 15:39:10 +1000 | [diff] [blame] | 1359 | /* resume AGP if in use */ |
| 1360 | radeon_agp_resume(rdev); |
Jerome Glisse | 62a8ea3 | 2009-10-01 18:02:11 +0200 | [diff] [blame] | 1361 | radeon_resume(rdev); |
Christian König | 04eb220 | 2012-07-07 12:47:58 +0200 | [diff] [blame] | 1362 | |
| 1363 | r = radeon_ib_ring_tests(rdev); |
| 1364 | if (r) |
| 1365 | DRM_ERROR("ib ring test failed (%d).\n", r); |
| 1366 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1367 | radeon_pm_resume(rdev); |
Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 1368 | radeon_restore_bios_scratch_regs(rdev); |
Cedric Godin | 09bdf59 | 2010-06-11 14:40:56 -0400 | [diff] [blame] | 1369 | |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 1370 | radeon_fbdev_set_suspend(rdev, 0); |
Torben Hohn | ac751ef | 2011-01-25 15:07:35 -0800 | [diff] [blame] | 1371 | console_unlock(); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1372 | |
Alex Deucher | 3fa47d9 | 2012-01-20 14:56:39 -0500 | [diff] [blame] | 1373 | /* init dig PHYs, disp eng pll */ |
| 1374 | if (rdev->is_atom_bios) { |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 1375 | radeon_atom_encoder_init(rdev); |
Alex Deucher | f3f1f03 | 2012-03-20 17:18:04 -0400 | [diff] [blame] | 1376 | radeon_atom_disp_eng_pll_init(rdev); |
Alex Deucher | bced76f | 2012-09-14 09:45:50 -0400 | [diff] [blame] | 1377 | /* turn on the BL */ |
| 1378 | if (rdev->mode_info.bl_encoder) { |
| 1379 | u8 bl_level = radeon_get_backlight_level(rdev, |
| 1380 | rdev->mode_info.bl_encoder); |
| 1381 | radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, |
| 1382 | bl_level); |
| 1383 | } |
Alex Deucher | 3fa47d9 | 2012-01-20 14:56:39 -0500 | [diff] [blame] | 1384 | } |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 1385 | /* reset hpd state */ |
| 1386 | radeon_hpd_init(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1387 | /* blat the mode back in */ |
| 1388 | drm_helper_resume_force_mode(dev); |
Alex Deucher | a93f344 | 2010-12-20 11:22:29 -0500 | [diff] [blame] | 1389 | /* turn on display hw */ |
| 1390 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 1391 | drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); |
| 1392 | } |
Seth Forshee | 86698c2 | 2012-01-31 19:06:25 -0600 | [diff] [blame] | 1393 | |
| 1394 | drm_kms_helper_poll_enable(dev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1395 | return 0; |
| 1396 | } |
| 1397 | |
Alex Deucher | 0c19511 | 2012-07-17 14:02:33 -0400 | [diff] [blame] | 1398 | /** |
| 1399 | * radeon_gpu_reset - reset the asic |
| 1400 | * |
| 1401 | * @rdev: radeon device pointer |
| 1402 | * |
| 1403 | * Attempt the reset the GPU if it has hung (all asics). |
| 1404 | * Returns 0 for success or an error on failure. |
| 1405 | */ |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1406 | int radeon_gpu_reset(struct radeon_device *rdev) |
| 1407 | { |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1408 | unsigned ring_sizes[RADEON_NUM_RINGS]; |
| 1409 | uint32_t *ring_data[RADEON_NUM_RINGS]; |
| 1410 | |
| 1411 | bool saved = false; |
| 1412 | |
| 1413 | int i, r; |
Dave Airlie | 8fd1b84 | 2011-02-10 14:46:06 +1000 | [diff] [blame] | 1414 | int resched; |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1415 | |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 1416 | down_write(&rdev->exclusive_lock); |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1417 | radeon_save_bios_scratch_regs(rdev); |
Dave Airlie | 8fd1b84 | 2011-02-10 14:46:06 +1000 | [diff] [blame] | 1418 | /* block TTM */ |
| 1419 | resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1420 | radeon_suspend(rdev); |
| 1421 | |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1422 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
| 1423 | ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], |
| 1424 | &ring_data[i]); |
| 1425 | if (ring_sizes[i]) { |
| 1426 | saved = true; |
| 1427 | dev_info(rdev->dev, "Saved %d dwords of commands " |
| 1428 | "on ring %d.\n", ring_sizes[i], i); |
| 1429 | } |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1430 | } |
Michel Dänzer | 7a1619b | 2011-11-10 18:57:26 +0100 | [diff] [blame] | 1431 | |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1432 | retry: |
| 1433 | r = radeon_asic_reset(rdev); |
| 1434 | if (!r) { |
| 1435 | dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); |
| 1436 | radeon_resume(rdev); |
| 1437 | } |
| 1438 | |
| 1439 | radeon_restore_bios_scratch_regs(rdev); |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1440 | |
| 1441 | if (!r) { |
| 1442 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
| 1443 | radeon_ring_restore(rdev, &rdev->ring[i], |
| 1444 | ring_sizes[i], ring_data[i]); |
Christian König | f54b350 | 2012-08-29 13:24:15 +0200 | [diff] [blame] | 1445 | ring_sizes[i] = 0; |
| 1446 | ring_data[i] = NULL; |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1447 | } |
| 1448 | |
| 1449 | r = radeon_ib_ring_tests(rdev); |
| 1450 | if (r) { |
| 1451 | dev_err(rdev->dev, "ib ring test failed (%d).\n", r); |
| 1452 | if (saved) { |
Christian König | f54b350 | 2012-08-29 13:24:15 +0200 | [diff] [blame] | 1453 | saved = false; |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1454 | radeon_suspend(rdev); |
| 1455 | goto retry; |
| 1456 | } |
| 1457 | } |
| 1458 | } else { |
Jerome Glisse | 76903b9 | 2012-12-17 10:29:06 -0500 | [diff] [blame] | 1459 | radeon_fence_driver_force_completion(rdev); |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1460 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
| 1461 | kfree(ring_data[i]); |
| 1462 | } |
| 1463 | } |
| 1464 | |
Jerome Glisse | d349357 | 2012-12-14 16:20:46 -0500 | [diff] [blame] | 1465 | drm_helper_resume_force_mode(rdev->ddev); |
| 1466 | |
Christian König | 55d7c22 | 2012-07-09 11:52:44 +0200 | [diff] [blame] | 1467 | ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); |
Michel Dänzer | 7a1619b | 2011-11-10 18:57:26 +0100 | [diff] [blame] | 1468 | if (r) { |
| 1469 | /* bad news, how to tell it to userspace ? */ |
| 1470 | dev_info(rdev->dev, "GPU reset failed\n"); |
| 1471 | } |
| 1472 | |
Jerome Glisse | dee53e7 | 2012-07-02 12:45:19 -0400 | [diff] [blame] | 1473 | up_write(&rdev->exclusive_lock); |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1474 | return r; |
| 1475 | } |
| 1476 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1477 | |
| 1478 | /* |
| 1479 | * Debugfs |
| 1480 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1481 | int radeon_debugfs_add_files(struct radeon_device *rdev, |
| 1482 | struct drm_info_list *files, |
| 1483 | unsigned nfiles) |
| 1484 | { |
| 1485 | unsigned i; |
| 1486 | |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1487 | for (i = 0; i < rdev->debugfs_count; i++) { |
| 1488 | if (rdev->debugfs[i].files == files) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1489 | /* Already registered */ |
| 1490 | return 0; |
| 1491 | } |
| 1492 | } |
Michael Witten | c245cb9 | 2011-09-16 20:45:30 +0000 | [diff] [blame] | 1493 | |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1494 | i = rdev->debugfs_count + 1; |
Michael Witten | c245cb9 | 2011-09-16 20:45:30 +0000 | [diff] [blame] | 1495 | if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { |
| 1496 | DRM_ERROR("Reached maximum number of debugfs components.\n"); |
| 1497 | DRM_ERROR("Report so we increase " |
| 1498 | "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1499 | return -EINVAL; |
| 1500 | } |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1501 | rdev->debugfs[rdev->debugfs_count].files = files; |
| 1502 | rdev->debugfs[rdev->debugfs_count].num_files = nfiles; |
| 1503 | rdev->debugfs_count = i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1504 | #if defined(CONFIG_DEBUG_FS) |
| 1505 | drm_debugfs_create_files(files, nfiles, |
| 1506 | rdev->ddev->control->debugfs_root, |
| 1507 | rdev->ddev->control); |
| 1508 | drm_debugfs_create_files(files, nfiles, |
| 1509 | rdev->ddev->primary->debugfs_root, |
| 1510 | rdev->ddev->primary); |
| 1511 | #endif |
| 1512 | return 0; |
| 1513 | } |
| 1514 | |
Christian König | 4d8bf9a | 2011-10-24 14:54:54 +0200 | [diff] [blame] | 1515 | static void radeon_debugfs_remove_files(struct radeon_device *rdev) |
| 1516 | { |
| 1517 | #if defined(CONFIG_DEBUG_FS) |
| 1518 | unsigned i; |
| 1519 | |
| 1520 | for (i = 0; i < rdev->debugfs_count; i++) { |
| 1521 | drm_debugfs_remove_files(rdev->debugfs[i].files, |
| 1522 | rdev->debugfs[i].num_files, |
| 1523 | rdev->ddev->control); |
| 1524 | drm_debugfs_remove_files(rdev->debugfs[i].files, |
| 1525 | rdev->debugfs[i].num_files, |
| 1526 | rdev->ddev->primary); |
| 1527 | } |
| 1528 | #endif |
| 1529 | } |
| 1530 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1531 | #if defined(CONFIG_DEBUG_FS) |
| 1532 | int radeon_debugfs_init(struct drm_minor *minor) |
| 1533 | { |
| 1534 | return 0; |
| 1535 | } |
| 1536 | |
| 1537 | void radeon_debugfs_cleanup(struct drm_minor *minor) |
| 1538 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1539 | } |
| 1540 | #endif |