blob: 9aa1afd1786e3261d59eb7c52e2a5e1c3d5b9bcb [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe7e2010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040098 "BONAIRE",
99 "KAVERI",
100 "KABINI",
Alex Deucher3bf599e2013-08-06 15:13:36 -0400101 "HAWAII",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000102 "LAST",
103};
104
Alex Deucher90c4cde2014-04-10 22:29:01 -0400105bool radeon_is_px(struct drm_device *dev)
106{
107 struct radeon_device *rdev = dev->dev_private;
108
109 if (rdev->flags & RADEON_IS_PX)
110 return true;
111 return false;
112}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000113
Alex Deucher0c195112012-07-17 14:02:33 -0400114/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500115 * radeon_program_register_sequence - program an array of registers.
116 *
117 * @rdev: radeon_device pointer
118 * @registers: pointer to the register array
119 * @array_size: size of the register array
120 *
121 * Programs an array or registers with and and or masks.
122 * This is a helper for setting golden registers.
123 */
124void radeon_program_register_sequence(struct radeon_device *rdev,
125 const u32 *registers,
126 const u32 array_size)
127{
128 u32 tmp, reg, and_mask, or_mask;
129 int i;
130
131 if (array_size % 3)
132 return;
133
134 for (i = 0; i < array_size; i +=3) {
135 reg = registers[i + 0];
136 and_mask = registers[i + 1];
137 or_mask = registers[i + 2];
138
139 if (and_mask == 0xffffffff) {
140 tmp = or_mask;
141 } else {
142 tmp = RREG32(reg);
143 tmp &= ~and_mask;
144 tmp |= or_mask;
145 }
146 WREG32(reg, tmp);
147 }
148}
149
Alex Deucher1a0041b2013-10-02 13:01:36 -0400150void radeon_pci_config_reset(struct radeon_device *rdev)
151{
152 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
153}
154
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500155/**
Alex Deucher0c195112012-07-17 14:02:33 -0400156 * radeon_surface_init - Clear GPU surface registers.
157 *
158 * @rdev: radeon_device pointer
159 *
160 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200161 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000162void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200163{
164 /* FIXME: check this out */
165 if (rdev->family < CHIP_R600) {
166 int i;
167
Dave Airlie550e2d92009-12-09 14:15:38 +1000168 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
169 if (rdev->surface_regs[i].bo)
170 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
171 else
172 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200173 }
Dave Airliee024e112009-06-24 09:48:08 +1000174 /* enable surfaces */
175 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200176 }
177}
178
179/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180 * GPU scratch registers helpers function.
181 */
Alex Deucher0c195112012-07-17 14:02:33 -0400182/**
183 * radeon_scratch_init - Init scratch register driver information.
184 *
185 * @rdev: radeon_device pointer
186 *
187 * Init CP scratch register driver information (r1xx-r5xx)
188 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000189void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190{
191 int i;
192
193 /* FIXME: check this out */
194 if (rdev->family < CHIP_R300) {
195 rdev->scratch.num_reg = 5;
196 } else {
197 rdev->scratch.num_reg = 7;
198 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400199 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 for (i = 0; i < rdev->scratch.num_reg; i++) {
201 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400202 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203 }
204}
205
Alex Deucher0c195112012-07-17 14:02:33 -0400206/**
207 * radeon_scratch_get - Allocate a scratch register
208 *
209 * @rdev: radeon_device pointer
210 * @reg: scratch register mmio offset
211 *
212 * Allocate a CP scratch register for use by the driver (all asics).
213 * Returns 0 on success or -EINVAL on failure.
214 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
216{
217 int i;
218
219 for (i = 0; i < rdev->scratch.num_reg; i++) {
220 if (rdev->scratch.free[i]) {
221 rdev->scratch.free[i] = false;
222 *reg = rdev->scratch.reg[i];
223 return 0;
224 }
225 }
226 return -EINVAL;
227}
228
Alex Deucher0c195112012-07-17 14:02:33 -0400229/**
230 * radeon_scratch_free - Free a scratch register
231 *
232 * @rdev: radeon_device pointer
233 * @reg: scratch register mmio offset
234 *
235 * Free a CP scratch register allocated for use by the driver (all asics)
236 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
238{
239 int i;
240
241 for (i = 0; i < rdev->scratch.num_reg; i++) {
242 if (rdev->scratch.reg[i] == reg) {
243 rdev->scratch.free[i] = true;
244 return;
245 }
246 }
247}
248
Alex Deucher0c195112012-07-17 14:02:33 -0400249/*
Alex Deucher75efdee2013-03-04 12:47:46 -0500250 * GPU doorbell aperture helpers function.
251 */
252/**
253 * radeon_doorbell_init - Init doorbell driver information.
254 *
255 * @rdev: radeon_device pointer
256 *
257 * Init doorbell driver information (CIK)
258 * Returns 0 on success, error on failure.
259 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530260static int radeon_doorbell_init(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500261{
Alex Deucher75efdee2013-03-04 12:47:46 -0500262 /* doorbell bar mapping */
263 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
264 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
265
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500266 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
267 if (rdev->doorbell.num_doorbells == 0)
268 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500269
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500270 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
Alex Deucher75efdee2013-03-04 12:47:46 -0500271 if (rdev->doorbell.ptr == NULL) {
272 return -ENOMEM;
273 }
274 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
275 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
276
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500277 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
Alex Deucher75efdee2013-03-04 12:47:46 -0500278
Alex Deucher75efdee2013-03-04 12:47:46 -0500279 return 0;
280}
281
282/**
283 * radeon_doorbell_fini - Tear down doorbell driver information.
284 *
285 * @rdev: radeon_device pointer
286 *
287 * Tear down doorbell driver information (CIK)
288 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530289static void radeon_doorbell_fini(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500290{
291 iounmap(rdev->doorbell.ptr);
292 rdev->doorbell.ptr = NULL;
293}
294
295/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500296 * radeon_doorbell_get - Allocate a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500297 *
298 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500299 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500300 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500301 * Allocate a doorbell for use by the driver (all asics).
Alex Deucher75efdee2013-03-04 12:47:46 -0500302 * Returns 0 on success or -EINVAL on failure.
303 */
304int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
305{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500306 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
307 if (offset < rdev->doorbell.num_doorbells) {
308 __set_bit(offset, rdev->doorbell.used);
309 *doorbell = offset;
310 return 0;
311 } else {
312 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500313 }
Alex Deucher75efdee2013-03-04 12:47:46 -0500314}
315
316/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500317 * radeon_doorbell_free - Free a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500318 *
319 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500320 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500321 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500322 * Free a doorbell allocated for use by the driver (all asics)
Alex Deucher75efdee2013-03-04 12:47:46 -0500323 */
324void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
325{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500326 if (doorbell < rdev->doorbell.num_doorbells)
327 __clear_bit(doorbell, rdev->doorbell.used);
Alex Deucher75efdee2013-03-04 12:47:46 -0500328}
329
330/*
Alex Deucher0c195112012-07-17 14:02:33 -0400331 * radeon_wb_*()
332 * Writeback is the the method by which the the GPU updates special pages
333 * in memory with the status of certain GPU events (fences, ring pointers,
334 * etc.).
335 */
336
337/**
338 * radeon_wb_disable - Disable Writeback
339 *
340 * @rdev: radeon_device pointer
341 *
342 * Disables Writeback (all asics). Used for suspend.
343 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400344void radeon_wb_disable(struct radeon_device *rdev)
345{
Alex Deucher724c80e2010-08-27 18:25:25 -0400346 rdev->wb.enabled = false;
347}
348
Alex Deucher0c195112012-07-17 14:02:33 -0400349/**
350 * radeon_wb_fini - Disable Writeback and free memory
351 *
352 * @rdev: radeon_device pointer
353 *
354 * Disables Writeback and frees the Writeback memory (all asics).
355 * Used at driver shutdown.
356 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400357void radeon_wb_fini(struct radeon_device *rdev)
358{
359 radeon_wb_disable(rdev);
360 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400361 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
362 radeon_bo_kunmap(rdev->wb.wb_obj);
363 radeon_bo_unpin(rdev->wb.wb_obj);
364 radeon_bo_unreserve(rdev->wb.wb_obj);
365 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400366 radeon_bo_unref(&rdev->wb.wb_obj);
367 rdev->wb.wb = NULL;
368 rdev->wb.wb_obj = NULL;
369 }
370}
371
Alex Deucher0c195112012-07-17 14:02:33 -0400372/**
373 * radeon_wb_init- Init Writeback driver info and allocate memory
374 *
375 * @rdev: radeon_device pointer
376 *
377 * Disables Writeback and frees the Writeback memory (all asics).
378 * Used at driver startup.
379 * Returns 0 on success or an -error on failure.
380 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400381int radeon_wb_init(struct radeon_device *rdev)
382{
383 int r;
384
385 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100386 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400387 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400388 if (r) {
389 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
390 return r;
391 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400392 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
393 if (unlikely(r != 0)) {
394 radeon_wb_fini(rdev);
395 return r;
396 }
397 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
398 &rdev->wb.gpu_addr);
399 if (r) {
400 radeon_bo_unreserve(rdev->wb.wb_obj);
401 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
402 radeon_wb_fini(rdev);
403 return r;
404 }
405 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400406 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400407 if (r) {
408 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
409 radeon_wb_fini(rdev);
410 return r;
411 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400412 }
413
Alex Deuchere6ba7592011-06-13 22:02:51 +0000414 /* clear wb memory */
415 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400416 /* disable event_write fences */
417 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400418 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200419 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400420 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200421 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400422 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500423 /* often unreliable on AGP */
424 rdev->wb.enabled = false;
425 } else if (rdev->family < CHIP_R300) {
426 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400427 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400428 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400429 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400430 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200431 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400432 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200433 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400434 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400435 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400436 /* always use writeback/events on NI, APUs */
437 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500438 rdev->wb.enabled = true;
439 rdev->wb.use_event = true;
440 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400441
442 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
443
444 return 0;
445}
446
Jerome Glissed594e462010-02-17 21:54:29 +0000447/**
448 * radeon_vram_location - try to find VRAM location
449 * @rdev: radeon device structure holding all necessary informations
450 * @mc: memory controller structure holding memory informations
451 * @base: base address at which to put VRAM
452 *
453 * Function will place try to place VRAM at base address provided
454 * as parameter (which is so far either PCI aperture address or
455 * for IGP TOM base address).
456 *
457 * If there is not enough space to fit the unvisible VRAM in the 32bits
458 * address space then we limit the VRAM size to the aperture.
459 *
460 * If we are using AGP and if the AGP aperture doesn't allow us to have
461 * room for all the VRAM than we restrict the VRAM to the PCI aperture
462 * size and print a warning.
463 *
464 * This function will never fails, worst case are limiting VRAM.
465 *
466 * Note: GTT start, end, size should be initialized before calling this
467 * function on AGP platform.
468 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300469 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000470 * this shouldn't be a problem as we are using the PCI aperture as a reference.
471 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
472 * not IGP.
473 *
474 * Note: we use mc_vram_size as on some board we need to program the mc to
475 * cover the whole aperture even if VRAM size is inferior to aperture size
476 * Novell bug 204882 + along with lots of ubuntu ones
477 *
478 * Note: when limiting vram it's safe to overwritte real_vram_size because
479 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
480 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
481 * ones)
482 *
483 * Note: IGP TOM addr should be the same as the aperture addr, we don't
484 * explicitly check for that thought.
485 *
486 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 */
Jerome Glissed594e462010-02-17 21:54:29 +0000488void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489{
Christian König1bcb04f2012-10-23 15:53:16 +0200490 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
491
Jerome Glissed594e462010-02-17 21:54:29 +0000492 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400493 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000494 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
495 mc->real_vram_size = mc->aper_size;
496 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 }
Jerome Glissed594e462010-02-17 21:54:29 +0000498 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400499 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000500 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
501 mc->real_vram_size = mc->aper_size;
502 mc->mc_vram_size = mc->aper_size;
503 }
504 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200505 if (limit && limit < mc->real_vram_size)
506 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500507 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000508 mc->mc_vram_size >> 20, mc->vram_start,
509 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200510}
511
Jerome Glissed594e462010-02-17 21:54:29 +0000512/**
513 * radeon_gtt_location - try to find GTT location
514 * @rdev: radeon device structure holding all necessary informations
515 * @mc: memory controller structure holding memory informations
516 *
517 * Function will place try to place GTT before or after VRAM.
518 *
519 * If GTT size is bigger than space left then we ajust GTT size.
520 * Thus function will never fails.
521 *
522 * FIXME: when reducing GTT size align new size on power of 2.
523 */
524void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
525{
526 u64 size_af, size_bf;
527
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400528 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400529 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000530 if (size_bf > size_af) {
531 if (mc->gtt_size > size_bf) {
532 dev_warn(rdev->dev, "limiting GTT\n");
533 mc->gtt_size = size_bf;
534 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400535 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000536 } else {
537 if (mc->gtt_size > size_af) {
538 dev_warn(rdev->dev, "limiting GTT\n");
539 mc->gtt_size = size_af;
540 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400541 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000542 }
543 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500544 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000545 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
546}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547
548/*
549 * GPU helpers function.
550 */
Alex Deucher0c195112012-07-17 14:02:33 -0400551/**
552 * radeon_card_posted - check if the hw has already been initialized
553 *
554 * @rdev: radeon_device pointer
555 *
556 * Check if the asic has been initialized (all asics).
557 * Used at driver startup.
558 * Returns true if initialized or false if not.
559 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200560bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200561{
562 uint32_t reg;
563
Alex Deucher50a583f2013-05-22 13:29:33 -0400564 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000565 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400566 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
567 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000568 return false;
569
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400570 if (ASIC_IS_NODCE(rdev))
571 goto check_memsize;
572
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400574 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500575 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
576 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400577 if (rdev->num_crtc >= 4) {
578 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
579 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
580 }
581 if (rdev->num_crtc >= 6) {
582 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
583 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
584 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500585 if (reg & EVERGREEN_CRTC_MASTER_EN)
586 return true;
587 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
589 RREG32(AVIVO_D2CRTC_CONTROL);
590 if (reg & AVIVO_CRTC_EN) {
591 return true;
592 }
593 } else {
594 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
595 RREG32(RADEON_CRTC2_GEN_CNTL);
596 if (reg & RADEON_CRTC_EN) {
597 return true;
598 }
599 }
600
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400601check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602 /* then check MEM_SIZE, in case the crtcs are off */
603 if (rdev->family >= CHIP_R600)
604 reg = RREG32(R600_CONFIG_MEMSIZE);
605 else
606 reg = RREG32(RADEON_CONFIG_MEMSIZE);
607
608 if (reg)
609 return true;
610
611 return false;
612
613}
614
Alex Deucher0c195112012-07-17 14:02:33 -0400615/**
616 * radeon_update_bandwidth_info - update display bandwidth params
617 *
618 * @rdev: radeon_device pointer
619 *
620 * Used when sclk/mclk are switched or display modes are set.
621 * params are used to calculate display watermarks (all asics)
622 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400623void radeon_update_bandwidth_info(struct radeon_device *rdev)
624{
625 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400626 u32 sclk = rdev->pm.current_sclk;
627 u32 mclk = rdev->pm.current_mclk;
628
629 /* sclk/mclk in Mhz */
630 a.full = dfixed_const(100);
631 rdev->pm.sclk.full = dfixed_const(sclk);
632 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
633 rdev->pm.mclk.full = dfixed_const(mclk);
634 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400635
636 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000637 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400638 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000639 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400640 }
641}
642
Alex Deucher0c195112012-07-17 14:02:33 -0400643/**
644 * radeon_boot_test_post_card - check and possibly initialize the hw
645 *
646 * @rdev: radeon_device pointer
647 *
648 * Check if the asic is initialized and if not, attempt to initialize
649 * it (all asics).
650 * Returns true if initialized or false if not.
651 */
Dave Airlie72542d72009-12-01 14:06:31 +1000652bool radeon_boot_test_post_card(struct radeon_device *rdev)
653{
654 if (radeon_card_posted(rdev))
655 return true;
656
657 if (rdev->bios) {
658 DRM_INFO("GPU not posted. posting now...\n");
659 if (rdev->is_atom_bios)
660 atom_asic_init(rdev->mode_info.atom_context);
661 else
662 radeon_combios_asic_init(rdev->ddev);
663 return true;
664 } else {
665 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
666 return false;
667 }
668}
669
Alex Deucher0c195112012-07-17 14:02:33 -0400670/**
671 * radeon_dummy_page_init - init dummy page used by the driver
672 *
673 * @rdev: radeon_device pointer
674 *
675 * Allocate the dummy page used by the driver (all asics).
676 * This dummy page is used by the driver as a filler for gart entries
677 * when pages are taken out of the GART
678 * Returns 0 on sucess, -ENOMEM on failure.
679 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000680int radeon_dummy_page_init(struct radeon_device *rdev)
681{
Dave Airlie82568562010-02-05 16:00:07 +1000682 if (rdev->dummy_page.page)
683 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000684 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
685 if (rdev->dummy_page.page == NULL)
686 return -ENOMEM;
687 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
688 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000689 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
690 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000691 __free_page(rdev->dummy_page.page);
692 rdev->dummy_page.page = NULL;
693 return -ENOMEM;
694 }
695 return 0;
696}
697
Alex Deucher0c195112012-07-17 14:02:33 -0400698/**
699 * radeon_dummy_page_fini - free dummy page used by the driver
700 *
701 * @rdev: radeon_device pointer
702 *
703 * Frees the dummy page used by the driver (all asics).
704 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000705void radeon_dummy_page_fini(struct radeon_device *rdev)
706{
707 if (rdev->dummy_page.page == NULL)
708 return;
709 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
710 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
711 __free_page(rdev->dummy_page.page);
712 rdev->dummy_page.page = NULL;
713}
714
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400717/*
718 * ATOM is an interpreted byte code stored in tables in the vbios. The
719 * driver registers callbacks to access registers and the interpreter
720 * in the driver parses the tables and executes then to program specific
721 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
722 * atombios.h, and atom.c
723 */
724
725/**
726 * cail_pll_read - read PLL register
727 *
728 * @info: atom card_info pointer
729 * @reg: PLL register offset
730 *
731 * Provides a PLL register accessor for the atom interpreter (r4xx+).
732 * Returns the value of the PLL register.
733 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
735{
736 struct radeon_device *rdev = info->dev->dev_private;
737 uint32_t r;
738
739 r = rdev->pll_rreg(rdev, reg);
740 return r;
741}
742
Alex Deucher0c195112012-07-17 14:02:33 -0400743/**
744 * cail_pll_write - write PLL register
745 *
746 * @info: atom card_info pointer
747 * @reg: PLL register offset
748 * @val: value to write to the pll register
749 *
750 * Provides a PLL register accessor for the atom interpreter (r4xx+).
751 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200752static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
753{
754 struct radeon_device *rdev = info->dev->dev_private;
755
756 rdev->pll_wreg(rdev, reg, val);
757}
758
Alex Deucher0c195112012-07-17 14:02:33 -0400759/**
760 * cail_mc_read - read MC (Memory Controller) register
761 *
762 * @info: atom card_info pointer
763 * @reg: MC register offset
764 *
765 * Provides an MC register accessor for the atom interpreter (r4xx+).
766 * Returns the value of the MC register.
767 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200768static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
769{
770 struct radeon_device *rdev = info->dev->dev_private;
771 uint32_t r;
772
773 r = rdev->mc_rreg(rdev, reg);
774 return r;
775}
776
Alex Deucher0c195112012-07-17 14:02:33 -0400777/**
778 * cail_mc_write - write MC (Memory Controller) register
779 *
780 * @info: atom card_info pointer
781 * @reg: MC register offset
782 * @val: value to write to the pll register
783 *
784 * Provides a MC register accessor for the atom interpreter (r4xx+).
785 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
787{
788 struct radeon_device *rdev = info->dev->dev_private;
789
790 rdev->mc_wreg(rdev, reg, val);
791}
792
Alex Deucher0c195112012-07-17 14:02:33 -0400793/**
794 * cail_reg_write - write MMIO register
795 *
796 * @info: atom card_info pointer
797 * @reg: MMIO register offset
798 * @val: value to write to the pll register
799 *
800 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
801 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
803{
804 struct radeon_device *rdev = info->dev->dev_private;
805
806 WREG32(reg*4, val);
807}
808
Alex Deucher0c195112012-07-17 14:02:33 -0400809/**
810 * cail_reg_read - read MMIO register
811 *
812 * @info: atom card_info pointer
813 * @reg: MMIO register offset
814 *
815 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
816 * Returns the value of the MMIO register.
817 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
819{
820 struct radeon_device *rdev = info->dev->dev_private;
821 uint32_t r;
822
823 r = RREG32(reg*4);
824 return r;
825}
826
Alex Deucher0c195112012-07-17 14:02:33 -0400827/**
828 * cail_ioreg_write - write IO register
829 *
830 * @info: atom card_info pointer
831 * @reg: IO register offset
832 * @val: value to write to the pll register
833 *
834 * Provides a IO register accessor for the atom interpreter (r4xx+).
835 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400836static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
837{
838 struct radeon_device *rdev = info->dev->dev_private;
839
840 WREG32_IO(reg*4, val);
841}
842
Alex Deucher0c195112012-07-17 14:02:33 -0400843/**
844 * cail_ioreg_read - read IO register
845 *
846 * @info: atom card_info pointer
847 * @reg: IO register offset
848 *
849 * Provides an IO register accessor for the atom interpreter (r4xx+).
850 * Returns the value of the IO register.
851 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400852static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
853{
854 struct radeon_device *rdev = info->dev->dev_private;
855 uint32_t r;
856
857 r = RREG32_IO(reg*4);
858 return r;
859}
860
Alex Deucher0c195112012-07-17 14:02:33 -0400861/**
862 * radeon_atombios_init - init the driver info and callbacks for atombios
863 *
864 * @rdev: radeon_device pointer
865 *
866 * Initializes the driver info and register access callbacks for the
867 * ATOM interpreter (r4xx+).
868 * Returns 0 on sucess, -ENOMEM on failure.
869 * Called at driver startup.
870 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871int radeon_atombios_init(struct radeon_device *rdev)
872{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400873 struct card_info *atom_card_info =
874 kzalloc(sizeof(struct card_info), GFP_KERNEL);
875
876 if (!atom_card_info)
877 return -ENOMEM;
878
879 rdev->mode_info.atom_card_info = atom_card_info;
880 atom_card_info->dev = rdev->ddev;
881 atom_card_info->reg_read = cail_reg_read;
882 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400883 /* needed for iio ops */
884 if (rdev->rio_mem) {
885 atom_card_info->ioreg_read = cail_ioreg_read;
886 atom_card_info->ioreg_write = cail_ioreg_write;
887 } else {
888 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
889 atom_card_info->ioreg_read = cail_reg_read;
890 atom_card_info->ioreg_write = cail_reg_write;
891 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400892 atom_card_info->mc_read = cail_mc_read;
893 atom_card_info->mc_write = cail_mc_write;
894 atom_card_info->pll_read = cail_pll_read;
895 atom_card_info->pll_write = cail_pll_write;
896
897 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700898 if (!rdev->mode_info.atom_context) {
899 radeon_atombios_fini(rdev);
900 return -ENOMEM;
901 }
902
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100903 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000905 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200906 return 0;
907}
908
Alex Deucher0c195112012-07-17 14:02:33 -0400909/**
910 * radeon_atombios_fini - free the driver info and callbacks for atombios
911 *
912 * @rdev: radeon_device pointer
913 *
914 * Frees the driver info and register access callbacks for the ATOM
915 * interpreter (r4xx+).
916 * Called at driver shutdown.
917 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918void radeon_atombios_fini(struct radeon_device *rdev)
919{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100920 if (rdev->mode_info.atom_context) {
921 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +0100922 }
Tim Gardner0e34d092013-02-11 14:34:32 -0700923 kfree(rdev->mode_info.atom_context);
924 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400925 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -0700926 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927}
928
Alex Deucher0c195112012-07-17 14:02:33 -0400929/* COMBIOS */
930/*
931 * COMBIOS is the bios format prior to ATOM. It provides
932 * command tables similar to ATOM, but doesn't have a unified
933 * parser. See radeon_combios.c
934 */
935
936/**
937 * radeon_combios_init - init the driver info for combios
938 *
939 * @rdev: radeon_device pointer
940 *
941 * Initializes the driver info for combios (r1xx-r3xx).
942 * Returns 0 on sucess.
943 * Called at driver startup.
944 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945int radeon_combios_init(struct radeon_device *rdev)
946{
947 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
948 return 0;
949}
950
Alex Deucher0c195112012-07-17 14:02:33 -0400951/**
952 * radeon_combios_fini - free the driver info for combios
953 *
954 * @rdev: radeon_device pointer
955 *
956 * Frees the driver info for combios (r1xx-r3xx).
957 * Called at driver shutdown.
958 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959void radeon_combios_fini(struct radeon_device *rdev)
960{
961}
962
Alex Deucher0c195112012-07-17 14:02:33 -0400963/* if we get transitioned to only one device, take VGA back */
964/**
965 * radeon_vga_set_decode - enable/disable vga decode
966 *
967 * @cookie: radeon_device pointer
968 * @state: enable/disable vga decode
969 *
970 * Enable/disable vga decode (all asics).
971 * Returns VGA resource flags.
972 */
Dave Airlie28d52042009-09-21 14:33:58 +1000973static unsigned int radeon_vga_set_decode(void *cookie, bool state)
974{
975 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000976 radeon_vga_set_state(rdev, state);
977 if (state)
978 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
979 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
980 else
981 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
982}
Dave Airliec1176d62009-10-08 14:03:05 +1000983
Alex Deucher0c195112012-07-17 14:02:33 -0400984/**
Christian König1bcb04f2012-10-23 15:53:16 +0200985 * radeon_check_pot_argument - check that argument is a power of two
986 *
987 * @arg: value to check
988 *
989 * Validates that a certain argument is a power of two (all asics).
990 * Returns true if argument is valid.
991 */
992static bool radeon_check_pot_argument(int arg)
993{
994 return (arg & (arg - 1)) == 0;
995}
996
997/**
Alex Deucher0c195112012-07-17 14:02:33 -0400998 * radeon_check_arguments - validate module params
999 *
1000 * @rdev: radeon_device pointer
1001 *
1002 * Validates certain module parameters and updates
1003 * the associated values used by the driver (all asics).
1004 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001005static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +01001006{
1007 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +02001008 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001009 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1010 radeon_vram_limit);
1011 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +01001012 }
Christian König1bcb04f2012-10-23 15:53:16 +02001013
Alex Deucheredcd26e2013-07-05 17:16:51 -04001014 if (radeon_gart_size == -1) {
1015 /* default to a larger gart size on newer asics */
1016 if (rdev->family >= CHIP_RV770)
1017 radeon_gart_size = 1024;
1018 else
1019 radeon_gart_size = 512;
1020 }
Jerome Glisse36421332009-12-11 21:18:34 +01001021 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +02001022 if (radeon_gart_size < 32) {
Alex Deucheredcd26e2013-07-05 17:16:51 -04001023 dev_warn(rdev->dev, "gart size (%d) too small\n",
Jerome Glisse36421332009-12-11 21:18:34 +01001024 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001025 if (rdev->family >= CHIP_RV770)
1026 radeon_gart_size = 1024;
1027 else
1028 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +02001029 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001030 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1031 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001032 if (rdev->family >= CHIP_RV770)
1033 radeon_gart_size = 1024;
1034 else
1035 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +01001036 }
Christian König1bcb04f2012-10-23 15:53:16 +02001037 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1038
Jerome Glisse36421332009-12-11 21:18:34 +01001039 /* AGP mode can only be -1, 1, 2, 4, 8 */
1040 switch (radeon_agpmode) {
1041 case -1:
1042 case 0:
1043 case 1:
1044 case 2:
1045 case 4:
1046 case 8:
1047 break;
1048 default:
1049 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1050 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1051 radeon_agpmode = 0;
1052 break;
1053 }
1054}
1055
Alex Deucher0c195112012-07-17 14:02:33 -04001056/**
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001057 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
1058 * needed for waking up.
1059 *
1060 * @pdev: pci dev pointer
1061 */
1062static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
1063{
1064
1065 /* 6600m in a macbook pro */
1066 if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1067 pdev->subsystem_device == 0x00e2) {
1068 printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
1069 return true;
1070 }
1071
1072 return false;
1073}
1074
1075/**
Alex Deucher0c195112012-07-17 14:02:33 -04001076 * radeon_switcheroo_set_state - set switcheroo state
1077 *
1078 * @pdev: pci dev pointer
1079 * @state: vga switcheroo state
1080 *
1081 * Callback for the switcheroo driver. Suspends or resumes the
1082 * the asics before or after it is powered up using ACPI methods.
1083 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001084static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1085{
1086 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001087
Alex Deucher90c4cde2014-04-10 22:29:01 -04001088 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001089 return;
1090
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001091 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001092 unsigned d3_delay = dev->pdev->d3_delay;
1093
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001094 printk(KERN_INFO "radeon: switched on\n");
1095 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +10001096 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001097
1098 if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
1099 dev->pdev->d3_delay = 20;
1100
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001101 radeon_resume_kms(dev, true, true);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001102
1103 dev->pdev->d3_delay = d3_delay;
1104
Dave Airlie5bcf7192010-12-07 09:20:40 +10001105 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +10001106 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001107 } else {
1108 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001109 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001110 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001111 radeon_suspend_kms(dev, true, true);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001112 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001113 }
1114}
1115
Alex Deucher0c195112012-07-17 14:02:33 -04001116/**
1117 * radeon_switcheroo_can_switch - see if switcheroo state can change
1118 *
1119 * @pdev: pci dev pointer
1120 *
1121 * Callback for the switcheroo driver. Check of the switcheroo
1122 * state can be changed.
1123 * Returns true if the state can be changed, false if not.
1124 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001125static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1126{
1127 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001128
Daniel Vetterfc8fd402013-11-03 20:46:34 +01001129 /*
1130 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1131 * locking inversion with the driver load path. And the access here is
1132 * completely racy anyway. So don't bother with locking for now.
1133 */
1134 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001135}
1136
Takashi Iwai26ec6852012-05-11 07:51:17 +02001137static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1138 .set_gpu_state = radeon_switcheroo_set_state,
1139 .reprobe = NULL,
1140 .can_switch = radeon_switcheroo_can_switch,
1141};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001142
Alex Deucher0c195112012-07-17 14:02:33 -04001143/**
1144 * radeon_device_init - initialize the driver
1145 *
1146 * @rdev: radeon_device pointer
1147 * @pdev: drm dev pointer
1148 * @pdev: pci dev pointer
1149 * @flags: driver flags
1150 *
1151 * Initializes the driver info and hw (all asics).
1152 * Returns 0 for success or an error on failure.
1153 * Called at driver startup.
1154 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001155int radeon_device_init(struct radeon_device *rdev,
1156 struct drm_device *ddev,
1157 struct pci_dev *pdev,
1158 uint32_t flags)
1159{
Alex Deucher351a52a2010-06-30 11:52:50 -04001160 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001161 int dma_bits;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001162 bool runtime = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001163
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001165 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166 rdev->ddev = ddev;
1167 rdev->pdev = pdev;
1168 rdev->flags = flags;
1169 rdev->family = flags & RADEON_FAMILY_MASK;
1170 rdev->is_atom_bios = false;
1171 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
Alex Deucheredcd26e2013-07-05 17:16:51 -04001172 rdev->mc.gtt_size = 512 * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001173 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001174 /* set up ring ids */
1175 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1176 rdev->ring[i].idx = i;
1177 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001178
Thomas Reimd522d9c2011-07-29 14:28:59 +00001179 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1180 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1181 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001182
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001183 /* mutex initialization are all done here so we
1184 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001185 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001186 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001187 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001188 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001189 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001190 mutex_init(&rdev->gpu_clock_mutex);
Alex Deucherf61d5b462013-08-06 12:40:16 -04001191 mutex_init(&rdev->srbm_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001192 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001193 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001194 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001195 r = radeon_gem_init(rdev);
1196 if (r)
1197 return r;
Christian König529364e2014-02-20 19:33:15 +01001198
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001199 /* Adjust VM size here.
1200 * Currently set to 4GB ((1 << 20) 4k pages).
1201 * Max GPUVM size for cayman and SI is 40 bits.
1202 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001203 rdev->vm_manager.max_pfn = 1 << 20;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204
Jerome Glisse4aac0472009-09-14 18:29:49 +02001205 /* Set asic functions */
1206 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001207 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001208 return r;
Jerome Glisse36421332009-12-11 21:18:34 +01001209 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001210
Alex Deucherf95df9c2010-03-21 14:02:25 -04001211 /* all of the newer IGP chips have an internal gart
1212 * However some rs4xx report as AGP, so remove that here.
1213 */
1214 if ((rdev->family >= CHIP_RS400) &&
1215 (rdev->flags & RADEON_IS_IGP)) {
1216 rdev->flags &= ~RADEON_IS_AGP;
1217 }
1218
Jerome Glisse30256a32009-11-30 17:47:59 +01001219 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001220 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 }
1222
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001223 /* Set the internal MC address mask
1224 * This is the max address of the GPU's
1225 * internal address space.
1226 */
1227 if (rdev->family >= CHIP_CAYMAN)
1228 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1229 else if (rdev->family >= CHIP_CEDAR)
1230 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1231 else
1232 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1233
Dave Airliead49f502009-07-10 22:36:26 +10001234 /* set DMA mask + need_dma32 flags.
1235 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001236 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001237 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001238 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001239 */
1240 rdev->need_dma32 = false;
1241 if (rdev->flags & RADEON_IS_AGP)
1242 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001243 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001244 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001245 rdev->need_dma32 = true;
1246
1247 dma_bits = rdev->need_dma32 ? 32 : 40;
1248 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001249 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001250 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001251 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1253 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001254 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1255 if (r) {
1256 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1257 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1258 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259
1260 /* Registers mapping */
1261 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001262 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherfe781182013-09-03 18:19:42 -04001263 spin_lock_init(&rdev->smc_idx_lock);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001264 spin_lock_init(&rdev->pll_idx_lock);
1265 spin_lock_init(&rdev->mc_idx_lock);
1266 spin_lock_init(&rdev->pcie_idx_lock);
1267 spin_lock_init(&rdev->pciep_idx_lock);
1268 spin_lock_init(&rdev->pif_idx_lock);
1269 spin_lock_init(&rdev->cg_idx_lock);
1270 spin_lock_init(&rdev->uvd_idx_lock);
1271 spin_lock_init(&rdev->rcu_idx_lock);
1272 spin_lock_init(&rdev->didt_idx_lock);
1273 spin_lock_init(&rdev->end_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001274 if (rdev->family >= CHIP_BONAIRE) {
1275 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1276 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1277 } else {
1278 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1279 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1280 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001281 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1282 if (rdev->rmmio == NULL) {
1283 return -ENOMEM;
1284 }
1285 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1286 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1287
Alex Deucher75efdee2013-03-04 12:47:46 -05001288 /* doorbell bar mapping */
1289 if (rdev->family >= CHIP_BONAIRE)
1290 radeon_doorbell_init(rdev);
1291
Alex Deucher351a52a2010-06-30 11:52:50 -04001292 /* io port mapping */
1293 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1294 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1295 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1296 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1297 break;
1298 }
1299 }
1300 if (rdev->rio_mem == NULL)
1301 DRM_ERROR("Unable to find PCI I/O BAR\n");
1302
Dave Airlie28d52042009-09-21 14:33:58 +10001303 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001304 /* this will fail for cards that aren't VGA class devices, just
1305 * ignore it */
1306 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001307
Alex Deucher90c4cde2014-04-10 22:29:01 -04001308 if (rdev->flags & RADEON_IS_PX)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001309 runtime = true;
1310 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1311 if (runtime)
1312 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
Dave Airlie28d52042009-09-21 14:33:58 +10001313
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001314 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001315 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001316 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001317
Christian König04eb2202012-07-07 12:47:58 +02001318 r = radeon_ib_ring_tests(rdev);
1319 if (r)
1320 DRM_ERROR("ib ring test failed (%d).\n", r);
1321
Jerome Glisse409851f2013-04-25 22:29:27 -04001322 r = radeon_gem_debugfs_init(rdev);
1323 if (r) {
1324 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1325 }
1326
Jerome Glisseb574f252009-10-06 19:04:29 +02001327 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1328 /* Acceleration not working on AGP card try again
1329 * with fallback to PCI or PCIE GART
1330 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001331 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001332 radeon_fini(rdev);
1333 radeon_agp_disable(rdev);
1334 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001335 if (r)
1336 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001337 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001338
Christian König60a7e392011-09-27 12:31:00 +02001339 if ((radeon_testing & 1)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001340 if (rdev->accel_working)
1341 radeon_test_moves(rdev);
1342 else
1343 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
Michel Dänzerecc0b322009-07-21 11:23:57 +02001344 }
Christian König60a7e392011-09-27 12:31:00 +02001345 if ((radeon_testing & 2)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001346 if (rdev->accel_working)
1347 radeon_test_syncing(rdev);
1348 else
1349 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
Christian König60a7e392011-09-27 12:31:00 +02001350 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351 if (radeon_benchmarking) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001352 if (rdev->accel_working)
1353 radeon_benchmark(rdev, radeon_benchmarking);
1354 else
1355 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001356 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001357 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358}
1359
Christian König4d8bf9a2011-10-24 14:54:54 +02001360static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1361
Alex Deucher0c195112012-07-17 14:02:33 -04001362/**
1363 * radeon_device_fini - tear down the driver
1364 *
1365 * @rdev: radeon_device pointer
1366 *
1367 * Tear down the driver info (all asics).
1368 * Called at driver shutdown.
1369 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001370void radeon_device_fini(struct radeon_device *rdev)
1371{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001372 DRM_INFO("radeon: finishing device.\n");
1373 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001374 /* evict vram memory */
1375 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001376 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001377 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001378 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001379 if (rdev->rio_mem)
1380 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001381 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001382 iounmap(rdev->rmmio);
1383 rdev->rmmio = NULL;
Alex Deucher75efdee2013-03-04 12:47:46 -05001384 if (rdev->family >= CHIP_BONAIRE)
1385 radeon_doorbell_fini(rdev);
Christian König4d8bf9a2011-10-24 14:54:54 +02001386 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387}
1388
1389
1390/*
1391 * Suspend & resume.
1392 */
Alex Deucher0c195112012-07-17 14:02:33 -04001393/**
1394 * radeon_suspend_kms - initiate device suspend
1395 *
1396 * @pdev: drm dev pointer
1397 * @state: suspend state
1398 *
1399 * Puts the hw in the suspend state (all asics).
1400 * Returns 0 for success or an error on failure.
1401 * Called at driver suspend.
1402 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001403int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001404{
Darren Jenkins875c1862009-12-30 12:18:30 +11001405 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001407 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001408 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001409 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410
Darren Jenkins875c1862009-12-30 12:18:30 +11001411 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001412 return -ENODEV;
1413 }
Dave Airlie7473e832012-09-13 12:02:30 +10001414
Darren Jenkins875c1862009-12-30 12:18:30 +11001415 rdev = dev->dev_private;
1416
Dave Airlie5bcf7192010-12-07 09:20:40 +10001417 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001418 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001419
Seth Forshee86698c22012-01-31 19:06:25 -06001420 drm_kms_helper_poll_disable(dev);
1421
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001422 /* turn off display hw */
1423 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1424 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1425 }
1426
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427 /* unpin the front buffers */
1428 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07001429 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001430 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001431
1432 if (rfb == NULL || rfb->obj == NULL) {
1433 continue;
1434 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001435 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001436 /* don't unpin kernel fb objects */
1437 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001438 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001439 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001440 radeon_bo_unpin(robj);
1441 radeon_bo_unreserve(robj);
1442 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001443 }
1444 }
1445 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001446 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001447
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001448 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001449 for (i = 0; i < RADEON_NUM_RINGS; i++) {
Christian König37615522014-02-18 15:58:31 +01001450 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001451 if (r) {
1452 /* delay GPU reset to resume */
1453 force_completion = true;
1454 }
1455 }
1456 if (force_completion) {
1457 radeon_fence_driver_force_completion(rdev);
1458 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459
Yang Zhaof657c2a2009-09-15 12:21:01 +10001460 radeon_save_bios_scratch_regs(rdev);
1461
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001462 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001463 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001464 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001465 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001466
Jerome Glisse10b06122010-05-21 18:48:54 +02001467 radeon_agp_suspend(rdev);
1468
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001469 pci_save_state(dev->pdev);
Dave Airlie7473e832012-09-13 12:02:30 +10001470 if (suspend) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001471 /* Shut down the device */
1472 pci_disable_device(dev->pdev);
1473 pci_set_power_state(dev->pdev, PCI_D3hot);
1474 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001475
1476 if (fbcon) {
1477 console_lock();
1478 radeon_fbdev_set_suspend(rdev, 1);
1479 console_unlock();
1480 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481 return 0;
1482}
1483
Alex Deucher0c195112012-07-17 14:02:33 -04001484/**
1485 * radeon_resume_kms - initiate device resume
1486 *
1487 * @pdev: drm dev pointer
1488 *
1489 * Bring the hw back to operating state (all asics).
1490 * Returns 0 for success or an error on failure.
1491 * Called at driver resume.
1492 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001493int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001494{
Cedric Godin09bdf592010-06-11 14:40:56 -04001495 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001496 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001497 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498
Dave Airlie5bcf7192010-12-07 09:20:40 +10001499 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001500 return 0;
1501
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001502 if (fbcon) {
1503 console_lock();
1504 }
Dave Airlie7473e832012-09-13 12:02:30 +10001505 if (resume) {
1506 pci_set_power_state(dev->pdev, PCI_D0);
1507 pci_restore_state(dev->pdev);
1508 if (pci_enable_device(dev->pdev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001509 if (fbcon)
1510 console_unlock();
Dave Airlie7473e832012-09-13 12:02:30 +10001511 return -1;
1512 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001513 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001514 /* resume AGP if in use */
1515 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001516 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001517
1518 r = radeon_ib_ring_tests(rdev);
1519 if (r)
1520 DRM_ERROR("ib ring test failed (%d).\n", r);
1521
Alex Deucherbc6a6292014-02-25 12:01:28 -05001522 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001523 /* do dpm late init */
1524 r = radeon_pm_late_init(rdev);
1525 if (r) {
1526 rdev->pm.dpm_enabled = false;
1527 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1528 }
Alex Deucherbc6a6292014-02-25 12:01:28 -05001529 } else {
1530 /* resume old pm late */
1531 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001532 }
1533
Yang Zhaof657c2a2009-09-15 12:21:01 +10001534 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001535
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001536 if (fbcon) {
1537 radeon_fbdev_set_suspend(rdev, 0);
1538 console_unlock();
1539 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001540
Alex Deucher3fa47d92012-01-20 14:56:39 -05001541 /* init dig PHYs, disp eng pll */
1542 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001543 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001544 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001545 /* turn on the BL */
1546 if (rdev->mode_info.bl_encoder) {
1547 u8 bl_level = radeon_get_backlight_level(rdev,
1548 rdev->mode_info.bl_encoder);
1549 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1550 bl_level);
1551 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001552 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001553 /* reset hpd state */
1554 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001555 /* blat the mode back in */
Dave Airlieec9954f2014-03-27 14:09:19 +10001556 if (fbcon) {
1557 drm_helper_resume_force_mode(dev);
1558 /* turn on display hw */
1559 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1560 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1561 }
Alex Deuchera93f3442010-12-20 11:22:29 -05001562 }
Seth Forshee86698c22012-01-31 19:06:25 -06001563
1564 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565 return 0;
1566}
1567
Alex Deucher0c195112012-07-17 14:02:33 -04001568/**
1569 * radeon_gpu_reset - reset the asic
1570 *
1571 * @rdev: radeon device pointer
1572 *
1573 * Attempt the reset the GPU if it has hung (all asics).
1574 * Returns 0 for success or an error on failure.
1575 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001576int radeon_gpu_reset(struct radeon_device *rdev)
1577{
Christian König55d7c222012-07-09 11:52:44 +02001578 unsigned ring_sizes[RADEON_NUM_RINGS];
1579 uint32_t *ring_data[RADEON_NUM_RINGS];
1580
1581 bool saved = false;
1582
1583 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001584 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001585
Jerome Glissedee53e72012-07-02 12:45:19 -04001586 down_write(&rdev->exclusive_lock);
Christian Königf9eaf9a2013-10-29 20:14:47 +01001587
1588 if (!rdev->needs_reset) {
1589 up_write(&rdev->exclusive_lock);
1590 return 0;
1591 }
1592
1593 rdev->needs_reset = false;
1594
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001595 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001596 /* block TTM */
1597 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Alex Deucher95f59502013-07-31 09:16:42 -04001598 radeon_pm_suspend(rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001599 radeon_suspend(rdev);
1600
Christian König55d7c222012-07-09 11:52:44 +02001601 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1602 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1603 &ring_data[i]);
1604 if (ring_sizes[i]) {
1605 saved = true;
1606 dev_info(rdev->dev, "Saved %d dwords of commands "
1607 "on ring %d.\n", ring_sizes[i], i);
1608 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001609 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001610
Christian König55d7c222012-07-09 11:52:44 +02001611retry:
1612 r = radeon_asic_reset(rdev);
1613 if (!r) {
1614 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1615 radeon_resume(rdev);
1616 }
1617
1618 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001619
1620 if (!r) {
1621 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1622 radeon_ring_restore(rdev, &rdev->ring[i],
1623 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001624 ring_sizes[i] = 0;
1625 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001626 }
1627
1628 r = radeon_ib_ring_tests(rdev);
1629 if (r) {
1630 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1631 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001632 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001633 radeon_suspend(rdev);
1634 goto retry;
1635 }
1636 }
1637 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001638 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001639 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1640 kfree(ring_data[i]);
1641 }
1642 }
1643
Alex Deucher95f59502013-07-31 09:16:42 -04001644 radeon_pm_resume(rdev);
Jerome Glissed3493572012-12-14 16:20:46 -05001645 drm_helper_resume_force_mode(rdev->ddev);
1646
Christian König55d7c222012-07-09 11:52:44 +02001647 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001648 if (r) {
1649 /* bad news, how to tell it to userspace ? */
1650 dev_info(rdev->dev, "GPU reset failed\n");
1651 }
1652
Jerome Glissedee53e72012-07-02 12:45:19 -04001653 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001654 return r;
1655}
1656
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001657
1658/*
1659 * Debugfs
1660 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001661int radeon_debugfs_add_files(struct radeon_device *rdev,
1662 struct drm_info_list *files,
1663 unsigned nfiles)
1664{
1665 unsigned i;
1666
Christian König4d8bf9a2011-10-24 14:54:54 +02001667 for (i = 0; i < rdev->debugfs_count; i++) {
1668 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001669 /* Already registered */
1670 return 0;
1671 }
1672 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001673
Christian König4d8bf9a2011-10-24 14:54:54 +02001674 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001675 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1676 DRM_ERROR("Reached maximum number of debugfs components.\n");
1677 DRM_ERROR("Report so we increase "
1678 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001679 return -EINVAL;
1680 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001681 rdev->debugfs[rdev->debugfs_count].files = files;
1682 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1683 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001684#if defined(CONFIG_DEBUG_FS)
1685 drm_debugfs_create_files(files, nfiles,
1686 rdev->ddev->control->debugfs_root,
1687 rdev->ddev->control);
1688 drm_debugfs_create_files(files, nfiles,
1689 rdev->ddev->primary->debugfs_root,
1690 rdev->ddev->primary);
1691#endif
1692 return 0;
1693}
1694
Christian König4d8bf9a2011-10-24 14:54:54 +02001695static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1696{
1697#if defined(CONFIG_DEBUG_FS)
1698 unsigned i;
1699
1700 for (i = 0; i < rdev->debugfs_count; i++) {
1701 drm_debugfs_remove_files(rdev->debugfs[i].files,
1702 rdev->debugfs[i].num_files,
1703 rdev->ddev->control);
1704 drm_debugfs_remove_files(rdev->debugfs[i].files,
1705 rdev->debugfs[i].num_files,
1706 rdev->ddev->primary);
1707 }
1708#endif
1709}
1710
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001711#if defined(CONFIG_DEBUG_FS)
1712int radeon_debugfs_init(struct drm_minor *minor)
1713{
1714 return 0;
1715}
1716
1717void radeon_debugfs_cleanup(struct drm_minor *minor)
1718{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001719}
1720#endif