blob: e4ed1bc9a7345626d316bd1192dfdbf5bf1db8b0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
James Hoganf359a112017-03-14 10:15:09 +000037#define _U64CAST_
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#else
39#define _ULCAST_ (unsigned long)
James Hoganf359a112017-03-14 10:15:09 +000040#define _U64CAST_ (u64)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#endif
42
43/*
44 * Coprocessor 0 register names
45 */
46#define CP0_INDEX $0
47#define CP0_RANDOM $1
48#define CP0_ENTRYLO0 $2
49#define CP0_ENTRYLO1 $3
50#define CP0_CONF $3
Paul Burtonc6593dd2017-08-12 19:49:33 -070051#define CP0_GLOBALNUMBER $3, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define CP0_CONTEXT $4
53#define CP0_PAGEMASK $5
Matt Redfearn5c33f8b2016-05-18 17:12:35 +010054#define CP0_SEGCTL0 $5, 2
55#define CP0_SEGCTL1 $5, 3
56#define CP0_SEGCTL2 $5, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define CP0_WIRED $6
58#define CP0_INFO $7
James Hoganaff565a2016-06-15 19:29:52 +010059#define CP0_HWRENA $7
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define CP0_BADVADDR $8
Paul Burton609cf6f2015-09-22 11:12:11 -070061#define CP0_BADINSTR $8, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#define CP0_COUNT $9
63#define CP0_ENTRYHI $10
James Hoganf913e9e2016-05-11 15:50:28 +010064#define CP0_GUESTCTL1 $10, 4
65#define CP0_GUESTCTL2 $10, 5
66#define CP0_GUESTCTL3 $10, 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define CP0_COMPARE $11
James Hoganf913e9e2016-05-11 15:50:28 +010068#define CP0_GUESTCTL0EXT $11, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define CP0_STATUS $12
James Hoganf913e9e2016-05-11 15:50:28 +010070#define CP0_GUESTCTL0 $12, 6
71#define CP0_GTOFFSET $12, 7
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define CP0_CAUSE $13
73#define CP0_EPC $14
74#define CP0_PRID $15
Paul Burton609cf6f2015-09-22 11:12:11 -070075#define CP0_EBASE $15, 1
76#define CP0_CMGCRBASE $15, 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define CP0_CONFIG $16
James Hogan195cee92015-11-10 17:06:37 +000078#define CP0_CONFIG3 $16, 3
79#define CP0_CONFIG5 $16, 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define CP0_LLADDR $17
81#define CP0_WATCHLO $18
82#define CP0_WATCHHI $19
83#define CP0_XCONTEXT $20
84#define CP0_FRAMEMASK $21
85#define CP0_DIAGNOSTIC $22
86#define CP0_DEBUG $23
87#define CP0_DEPC $24
88#define CP0_PERFORMANCE $25
89#define CP0_ECC $26
90#define CP0_CACHEERR $27
91#define CP0_TAGLO $28
92#define CP0_TAGHI $29
93#define CP0_ERROREPC $30
94#define CP0_DESAVE $31
95
96/*
97 * R4640/R4650 cp0 register names. These registers are listed
98 * here only for completeness; without MMU these CPUs are not useable
99 * by Linux. A future ELKS port might take make Linux run on them
100 * though ...
101 */
102#define CP0_IBASE $0
103#define CP0_IBOUND $1
104#define CP0_DBASE $2
105#define CP0_DBOUND $3
106#define CP0_CALG $17
107#define CP0_IWATCH $18
108#define CP0_DWATCH $19
109
110/*
111 * Coprocessor 0 Set 1 register names
112 */
113#define CP0_S1_DERRADDR0 $26
114#define CP0_S1_DERRADDR1 $27
115#define CP0_S1_INTCONTROL $20
116
117/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000118 * Coprocessor 0 Set 2 register names
119 */
120#define CP0_S2_SRSCTL $12 /* MIPSR2 */
121
122/*
123 * Coprocessor 0 Set 3 register names
124 */
125#define CP0_S3_SRSMAP $12 /* MIPSR2 */
126
127/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 * TX39 Series
129 */
130#define CP0_TX39_CACHE $7
131
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
James Hoganbae637a2015-07-15 16:17:47 +0100133/* Generic EntryLo bit definitions */
134#define ENTRYLO_G (_ULCAST_(1) << 0)
135#define ENTRYLO_V (_ULCAST_(1) << 1)
136#define ENTRYLO_D (_ULCAST_(1) << 2)
137#define ENTRYLO_C_SHIFT 3
138#define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
139
140/* R3000 EntryLo bit definitions */
141#define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
142#define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
143#define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
144#define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
145
146/* MIPS32/64 EntryLo bit definitions */
Paul Burtonc69567282015-09-22 11:42:51 -0700147#define MIPS_ENTRYLO_PFN_SHIFT 6
148#define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
149#define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
James Hoganbae637a2015-07-15 16:17:47 +0100150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/*
Paul Burtonc6593dd2017-08-12 19:49:33 -0700152 * MIPSr6+ GlobalNumber register definitions
153 */
154#define MIPS_GLOBALNUMBER_VP_SHF 0
155#define MIPS_GLOBALNUMBER_VP (_ULCAST_(0xff) << MIPS_GLOBALNUMBER_VP_SHF)
156#define MIPS_GLOBALNUMBER_CORE_SHF 8
157#define MIPS_GLOBALNUMBER_CORE (_ULCAST_(0xff) << MIPS_GLOBALNUMBER_CORE_SHF)
158#define MIPS_GLOBALNUMBER_CLUSTER_SHF 16
159#define MIPS_GLOBALNUMBER_CLUSTER (_ULCAST_(0xf) << MIPS_GLOBALNUMBER_CLUSTER_SHF)
160
161/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 * Values for PageMask register
163 */
164#ifdef CONFIG_CPU_VR41XX
165
166/* Why doesn't stupidity hurt ... */
167
168#define PM_1K 0x00000000
169#define PM_4K 0x00001800
170#define PM_16K 0x00007800
171#define PM_64K 0x0001f800
172#define PM_256K 0x0007f800
173
174#else
175
176#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200177#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200179#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200181#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200183#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200185#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200187#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200189#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#define PM_64M 0x07ffe000
191#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900192#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
194#endif
195
196/*
197 * Default page size for a given kernel configuration
198 */
199#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100200#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200201#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100202#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100204#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200205#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100206#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100208#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#else
210#error Bad page size configuration!
211#endif
212
David Daneydd794392009-05-27 17:47:43 -0700213/*
214 * Default huge tlb size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
217#define PM_HUGE_MASK PM_1M
218#elif defined(CONFIG_PAGE_SIZE_8KB)
219#define PM_HUGE_MASK PM_4M
220#elif defined(CONFIG_PAGE_SIZE_16KB)
221#define PM_HUGE_MASK PM_16M
222#elif defined(CONFIG_PAGE_SIZE_32KB)
223#define PM_HUGE_MASK PM_64M
224#elif defined(CONFIG_PAGE_SIZE_64KB)
225#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200226#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700227#error Bad page size configuration for hugetlbfs!
228#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230/*
Paul Burton10313982016-11-12 01:26:07 +0000231 * Wired register bits
232 */
James Hoganeb0bab32017-03-14 10:15:12 +0000233#define MIPSR6_WIRED_LIMIT_SHIFT 16
234#define MIPSR6_WIRED_LIMIT (_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT)
235#define MIPSR6_WIRED_WIRED_SHIFT 0
236#define MIPSR6_WIRED_WIRED (_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT)
Paul Burton10313982016-11-12 01:26:07 +0000237
238/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 * Values used for computation of new tlb entries
240 */
241#define PL_4K 12
242#define PL_16K 14
243#define PL_64K 16
244#define PL_256K 18
245#define PL_1M 20
246#define PL_4M 22
247#define PL_16M 24
248#define PL_64M 26
249#define PL_256M 28
250
251/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800252 * PageGrain bits
253 */
Ralf Baechle70342282013-01-22 12:59:30 +0100254#define PG_RIE (_ULCAST_(1) << 31)
255#define PG_XIE (_ULCAST_(1) << 30)
256#define PG_ELPA (_ULCAST_(1) << 29)
257#define PG_ESP (_ULCAST_(1) << 28)
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100258#define PG_IEC (_ULCAST_(1) << 27)
David Daney9fe2e9d2010-02-10 15:12:45 -0800259
James Hoganbae637a2015-07-15 16:17:47 +0100260/* MIPS32/64 EntryHI bit definitions */
261#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
James Hogan9b5c3392016-05-06 14:36:19 +0100262#define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
263#define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
James Hoganbae637a2015-07-15 16:17:47 +0100264
David Daney9fe2e9d2010-02-10 15:12:45 -0800265/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 * R4x00 interrupt enable / cause bits
267 */
Ralf Baechle70342282013-01-22 12:59:30 +0100268#define IE_SW0 (_ULCAST_(1) << 8)
269#define IE_SW1 (_ULCAST_(1) << 9)
270#define IE_IRQ0 (_ULCAST_(1) << 10)
271#define IE_IRQ1 (_ULCAST_(1) << 11)
272#define IE_IRQ2 (_ULCAST_(1) << 12)
273#define IE_IRQ3 (_ULCAST_(1) << 13)
274#define IE_IRQ4 (_ULCAST_(1) << 14)
275#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
277/*
278 * R4x00 interrupt cause bits
279 */
Ralf Baechle70342282013-01-22 12:59:30 +0100280#define C_SW0 (_ULCAST_(1) << 8)
281#define C_SW1 (_ULCAST_(1) << 9)
282#define C_IRQ0 (_ULCAST_(1) << 10)
283#define C_IRQ1 (_ULCAST_(1) << 11)
284#define C_IRQ2 (_ULCAST_(1) << 12)
285#define C_IRQ3 (_ULCAST_(1) << 13)
286#define C_IRQ4 (_ULCAST_(1) << 14)
287#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/*
290 * Bitfields in the R4xx0 cp0 status register
291 */
292#define ST0_IE 0x00000001
293#define ST0_EXL 0x00000002
294#define ST0_ERL 0x00000004
295#define ST0_KSU 0x00000018
296# define KSU_USER 0x00000010
297# define KSU_SUPERVISOR 0x00000008
298# define KSU_KERNEL 0x00000000
299#define ST0_UX 0x00000020
300#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100301#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302#define ST0_DE 0x00010000
303#define ST0_CE 0x00020000
304
305/*
306 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
307 * cacheops in userspace. This bit exists only on RM7000 and RM9000
308 * processors.
309 */
310#define ST0_CO 0x08000000
311
312/*
313 * Bitfields in the R[23]000 cp0 status register.
314 */
Ralf Baechle70342282013-01-22 12:59:30 +0100315#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316#define ST0_KUC 0x00000002
317#define ST0_IEP 0x00000004
318#define ST0_KUP 0x00000008
319#define ST0_IEO 0x00000010
320#define ST0_KUO 0x00000020
321/* bits 6 & 7 are reserved on R[23]000 */
322#define ST0_ISC 0x00010000
323#define ST0_SWC 0x00020000
324#define ST0_CM 0x00080000
325
326/*
327 * Bits specific to the R4640/R4650
328 */
Ralf Baechle70342282013-01-22 12:59:30 +0100329#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330#define ST0_IL (_ULCAST_(1) << 23)
331#define ST0_DL (_ULCAST_(1) << 24)
332
333/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100334 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000335 */
336#define ST0_MX 0x01000000
337
338/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 * Status register bits available in all MIPS CPUs.
340 */
341#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100342#define STATUSB_IP0 8
343#define STATUSF_IP0 (_ULCAST_(1) << 8)
344#define STATUSB_IP1 9
345#define STATUSF_IP1 (_ULCAST_(1) << 9)
346#define STATUSB_IP2 10
347#define STATUSF_IP2 (_ULCAST_(1) << 10)
348#define STATUSB_IP3 11
349#define STATUSF_IP3 (_ULCAST_(1) << 11)
350#define STATUSB_IP4 12
351#define STATUSF_IP4 (_ULCAST_(1) << 12)
352#define STATUSB_IP5 13
353#define STATUSF_IP5 (_ULCAST_(1) << 13)
354#define STATUSB_IP6 14
355#define STATUSF_IP6 (_ULCAST_(1) << 14)
356#define STATUSB_IP7 15
357#define STATUSF_IP7 (_ULCAST_(1) << 15)
358#define STATUSB_IP8 0
359#define STATUSF_IP8 (_ULCAST_(1) << 0)
360#define STATUSB_IP9 1
361#define STATUSF_IP9 (_ULCAST_(1) << 1)
362#define STATUSB_IP10 2
363#define STATUSF_IP10 (_ULCAST_(1) << 2)
364#define STATUSB_IP11 3
365#define STATUSF_IP11 (_ULCAST_(1) << 3)
366#define STATUSB_IP12 4
367#define STATUSF_IP12 (_ULCAST_(1) << 4)
368#define STATUSB_IP13 5
369#define STATUSF_IP13 (_ULCAST_(1) << 5)
370#define STATUSB_IP14 6
371#define STATUSF_IP14 (_ULCAST_(1) << 6)
372#define STATUSB_IP15 7
373#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700375#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376#define ST0_SR 0x00100000
377#define ST0_TS 0x00200000
378#define ST0_BEV 0x00400000
379#define ST0_RE 0x02000000
380#define ST0_FR 0x04000000
381#define ST0_CU 0xf0000000
382#define ST0_CU0 0x10000000
383#define ST0_CU1 0x20000000
384#define ST0_CU2 0x40000000
385#define ST0_CU3 0x80000000
386#define ST0_XX 0x80000000 /* MIPS IV naming */
387
388/*
David VomLehn010c1082009-12-21 17:49:22 -0800389 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
David VomLehn010c1082009-12-21 17:49:22 -0800390 */
James Hogan9323f842015-01-29 11:14:06 +0000391#define INTCTLB_IPFDC 23
392#define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
David VomLehn010c1082009-12-21 17:49:22 -0800393#define INTCTLB_IPPCI 26
394#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
395#define INTCTLB_IPTI 29
396#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
397
398/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 * Bitfields and bit numbers in the coprocessor 0 cause register.
400 *
401 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
402 */
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100403#define CAUSEB_EXCCODE 2
404#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
405#define CAUSEB_IP 8
406#define CAUSEF_IP (_ULCAST_(255) << 8)
Ralf Baechle70342282013-01-22 12:59:30 +0100407#define CAUSEB_IP0 8
408#define CAUSEF_IP0 (_ULCAST_(1) << 8)
409#define CAUSEB_IP1 9
410#define CAUSEF_IP1 (_ULCAST_(1) << 9)
411#define CAUSEB_IP2 10
412#define CAUSEF_IP2 (_ULCAST_(1) << 10)
413#define CAUSEB_IP3 11
414#define CAUSEF_IP3 (_ULCAST_(1) << 11)
415#define CAUSEB_IP4 12
416#define CAUSEF_IP4 (_ULCAST_(1) << 12)
417#define CAUSEB_IP5 13
418#define CAUSEF_IP5 (_ULCAST_(1) << 13)
419#define CAUSEB_IP6 14
420#define CAUSEF_IP6 (_ULCAST_(1) << 14)
421#define CAUSEB_IP7 15
422#define CAUSEF_IP7 (_ULCAST_(1) << 15)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100423#define CAUSEB_FDCI 21
424#define CAUSEF_FDCI (_ULCAST_(1) << 21)
James Hogane233c732016-03-01 22:19:38 +0000425#define CAUSEB_WP 22
426#define CAUSEF_WP (_ULCAST_(1) << 22)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100427#define CAUSEB_IV 23
428#define CAUSEF_IV (_ULCAST_(1) << 23)
429#define CAUSEB_PCI 26
430#define CAUSEF_PCI (_ULCAST_(1) << 26)
James Hogan9fd4af62015-12-16 23:49:28 +0000431#define CAUSEB_DC 27
432#define CAUSEF_DC (_ULCAST_(1) << 27)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100433#define CAUSEB_CE 28
434#define CAUSEF_CE (_ULCAST_(3) << 28)
435#define CAUSEB_TI 30
436#define CAUSEF_TI (_ULCAST_(1) << 30)
437#define CAUSEB_BD 31
438#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440/*
James Hogan16d100db2015-12-16 23:49:33 +0000441 * Cause.ExcCode trap codes.
442 */
443#define EXCCODE_INT 0 /* Interrupt pending */
444#define EXCCODE_MOD 1 /* TLB modified fault */
445#define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
446#define EXCCODE_TLBS 3 /* TLB miss on a store */
447#define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
448#define EXCCODE_ADES 5 /* Address error on a store */
449#define EXCCODE_IBE 6 /* Bus error on an ifetch */
450#define EXCCODE_DBE 7 /* Bus error on a load or store */
451#define EXCCODE_SYS 8 /* System call */
452#define EXCCODE_BP 9 /* Breakpoint */
453#define EXCCODE_RI 10 /* Reserved instruction exception */
454#define EXCCODE_CPU 11 /* Coprocessor unusable */
455#define EXCCODE_OV 12 /* Arithmetic overflow */
456#define EXCCODE_TR 13 /* Trap instruction */
James Hogan16d100db2015-12-16 23:49:33 +0000457#define EXCCODE_MSAFPE 14 /* MSA floating point exception */
458#define EXCCODE_FPE 15 /* Floating point exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000459#define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
460#define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
James Hogan16d100db2015-12-16 23:49:33 +0000461#define EXCCODE_MSADIS 21 /* MSA disabled exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000462#define EXCCODE_MDMX 22 /* MDMX unusable exception */
James Hogan16d100db2015-12-16 23:49:33 +0000463#define EXCCODE_WATCH 23 /* Watch address reference */
James Hogan044c9bb2015-12-16 23:49:34 +0000464#define EXCCODE_MCHECK 24 /* Machine check */
465#define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
466#define EXCCODE_DSPDIS 26 /* DSP disabled exception */
467#define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
468
469/* Implementation specific trap codes used by MIPS cores */
470#define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
James Hogan16d100db2015-12-16 23:49:33 +0000471
472/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 * Bits in the coprocessor 0 config register.
474 */
475/* Generic bits. */
476#define CONF_CM_CACHABLE_NO_WA 0
477#define CONF_CM_CACHABLE_WA 1
478#define CONF_CM_UNCACHED 2
479#define CONF_CM_CACHABLE_NONCOHERENT 3
480#define CONF_CM_CACHABLE_CE 4
481#define CONF_CM_CACHABLE_COW 5
482#define CONF_CM_CACHABLE_CUW 6
483#define CONF_CM_CACHABLE_ACCELERATED 7
484#define CONF_CM_CMASK 7
485#define CONF_BE (_ULCAST_(1) << 15)
486
487/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100488#define CONF_CU (_ULCAST_(1) << 3)
489#define CONF_DB (_ULCAST_(1) << 4)
490#define CONF_IB (_ULCAST_(1) << 5)
491#define CONF_DC (_ULCAST_(7) << 6)
492#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493#define CONF_EB (_ULCAST_(1) << 13)
494#define CONF_EM (_ULCAST_(1) << 14)
495#define CONF_SM (_ULCAST_(1) << 16)
496#define CONF_SC (_ULCAST_(1) << 17)
497#define CONF_EW (_ULCAST_(3) << 18)
498#define CONF_EP (_ULCAST_(15)<< 24)
499#define CONF_EC (_ULCAST_(7) << 28)
500#define CONF_CM (_ULCAST_(1) << 31)
501
Ralf Baechle70342282013-01-22 12:59:30 +0100502/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503#define R4K_CONF_SW (_ULCAST_(1) << 20)
504#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000505#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Ralf Baechle70342282013-01-22 12:59:30 +0100507/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508#define R5K_CONF_SE (_ULCAST_(1) << 12)
509#define R5K_CONF_SS (_ULCAST_(3) << 20)
510
Ralf Baechle70342282013-01-22 12:59:30 +0100511/* Bits specific to the RM7000. */
512#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000513#define RM7K_CONF_TE (_ULCAST_(1) << 12)
514#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
515#define RM7K_CONF_TC (_ULCAST_(1) << 17)
516#define RM7K_CONF_SI (_ULCAST_(3) << 20)
517#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000518
Ralf Baechle70342282013-01-22 12:59:30 +0100519/* Bits specific to the R10000. */
520#define R10K_CONF_DN (_ULCAST_(3) << 3)
521#define R10K_CONF_CT (_ULCAST_(1) << 5)
522#define R10K_CONF_PE (_ULCAST_(1) << 6)
523#define R10K_CONF_PM (_ULCAST_(3) << 7)
524#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525#define R10K_CONF_SB (_ULCAST_(1) << 13)
526#define R10K_CONF_SK (_ULCAST_(1) << 14)
527#define R10K_CONF_SS (_ULCAST_(7) << 16)
528#define R10K_CONF_SC (_ULCAST_(7) << 19)
529#define R10K_CONF_DC (_ULCAST_(7) << 26)
530#define R10K_CONF_IC (_ULCAST_(7) << 29)
531
Ralf Baechle70342282013-01-22 12:59:30 +0100532/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900534#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900535#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536#define VR41_CONF_M16 (_ULCAST_(1) << 20)
537#define VR41_CONF_AD (_ULCAST_(1) << 23)
538
Ralf Baechle70342282013-01-22 12:59:30 +0100539/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
541#define R30XX_CONF_REV (_ULCAST_(1) << 22)
542#define R30XX_CONF_AC (_ULCAST_(1) << 23)
543#define R30XX_CONF_RF (_ULCAST_(1) << 24)
544#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
545#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
546#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
547#define R30XX_CONF_SB (_ULCAST_(1) << 30)
548#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
549
550/* Bits specific to the TX49. */
551#define TX49_CONF_DC (_ULCAST_(1) << 16)
552#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
553#define TX49_CONF_HALT (_ULCAST_(1) << 18)
554#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
555
Ralf Baechle70342282013-01-22 12:59:30 +0100556/* Bits specific to the MIPS32/64 PRA. */
James Hogan4b34bca2016-06-15 19:29:59 +0100557#define MIPS_CONF_VI (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100558#define MIPS_CONF_MT (_ULCAST_(7) << 7)
James Hogan2f6f3132015-09-17 17:49:20 +0100559#define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
560#define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561#define MIPS_CONF_AR (_ULCAST_(7) << 10)
562#define MIPS_CONF_AT (_ULCAST_(3) << 13)
563#define MIPS_CONF_M (_ULCAST_(1) << 31)
564
565/*
Ralf Baechle41943182005-05-05 16:45:59 +0000566 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
567 */
Ralf Baechle70342282013-01-22 12:59:30 +0100568#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
569#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
570#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
571#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
572#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
573#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
574#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000575#define MIPS_CONF1_DA_SHF 7
576#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100577#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000578#define MIPS_CONF1_DL_SHF 10
579#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000580#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000581#define MIPS_CONF1_DS_SHF 13
582#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000583#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000584#define MIPS_CONF1_IA_SHF 16
585#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000586#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000587#define MIPS_CONF1_IL_SHF 19
588#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000589#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000590#define MIPS_CONF1_IS_SHF 22
591#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000592#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000593#define MIPS_CONF1_TLBS_SHIFT (25)
594#define MIPS_CONF1_TLBS_SIZE (6)
595#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000596
Ralf Baechle70342282013-01-22 12:59:30 +0100597#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
598#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
599#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000600#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
601#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
602#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
603#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
604#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
605
Ralf Baechle70342282013-01-22 12:59:30 +0100606#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
607#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
608#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000609#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100610#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
611#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
612#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
613#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000614#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
615#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000616#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500617#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500618#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100619#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000620#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000621#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000622#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
623#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
624#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100625#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000626#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
627#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
628#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
629#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
630#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
631#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
632#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000633
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000634#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800635#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000636#define MIPS_CONF4_FTLBSETS_SHIFT (0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000637#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
638#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
639#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
640#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
641/* bits 10:8 in FTLB-only configurations */
642#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
643/* bits 12:8 in VTLB-FTLB only configurations */
644#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800645#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
646#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000647#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
648#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
James Hogan9e575f72016-05-11 15:50:27 +0100649#define MIPS_CONF4_KSCREXIST_SHIFT (16)
650#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000651#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
652#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
653#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
654#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
655#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800656
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200657#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
658#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
Paul Burtone19d5db2014-07-14 10:32:13 +0100659#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000660#define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
Steven J. Hill23d06e42014-11-13 09:51:59 -0600661#define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
Paul Burtonf270d882016-02-03 03:15:21 +0000662#define MIPS_CONF5_VP (_ULCAST_(1) << 7)
James Hoganeb0bab32017-03-14 10:15:12 +0000663#define MIPS_CONF5_SBRI (_ULCAST_(1) << 6)
Paul Burton5ff04a82014-09-11 08:30:17 +0100664#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
665#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
Maciej W. Rozycki8d1630f2017-05-23 13:37:05 +0100666#define MIPS_CONF5_CA2 (_ULCAST_(1) << 14)
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200667#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
668#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
669#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
670#define MIPS_CONF5_K (_ULCAST_(1) << 30)
671
Steven J. Hill006a8512012-06-26 04:11:03 +0000672#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000673/* proAptiv FTLB on/off bit */
674#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800675/* Loongson-3 FTLB on/off bit */
676#define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000677/* FTLB probability bits */
678#define MIPS_CONF6_FTLBP_SHIFT (16)
Steven J. Hill006a8512012-06-26 04:11:03 +0000679
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100680#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
681
Marc St-Jean9267a302007-06-14 15:55:31 -0600682#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
683
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000684#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
685#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
686
James Hogan50af5012016-03-01 22:19:39 +0000687/* WatchLo* register definitions */
688#define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
689
690/* WatchHi* register definitions */
691#define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
692#define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
693#define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
694#define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
695#define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
696#define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
697#define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
698#define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
699#define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
700#define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
701#define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
702#define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
703#define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
704
James Hogan26542942017-02-06 12:37:45 +0000705/* PerfCnt control register definitions */
706#define MIPS_PERFCTRL_EXL (_ULCAST_(1) << 0)
707#define MIPS_PERFCTRL_K (_ULCAST_(1) << 1)
708#define MIPS_PERFCTRL_S (_ULCAST_(1) << 2)
709#define MIPS_PERFCTRL_U (_ULCAST_(1) << 3)
710#define MIPS_PERFCTRL_IE (_ULCAST_(1) << 4)
711#define MIPS_PERFCTRL_EVENT_S 5
712#define MIPS_PERFCTRL_EVENT (_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S)
713#define MIPS_PERFCTRL_PCTD (_ULCAST_(1) << 15)
714#define MIPS_PERFCTRL_EC (_ULCAST_(0x3) << 23)
715#define MIPS_PERFCTRL_EC_R (_ULCAST_(0) << 23)
716#define MIPS_PERFCTRL_EC_RI (_ULCAST_(1) << 23)
717#define MIPS_PERFCTRL_EC_G (_ULCAST_(2) << 23)
718#define MIPS_PERFCTRL_EC_GRI (_ULCAST_(3) << 23)
719#define MIPS_PERFCTRL_W (_ULCAST_(1) << 30)
720#define MIPS_PERFCTRL_M (_ULCAST_(1) << 31)
721
722/* PerfCnt control register MT extensions used by MIPS cores */
723#define MIPS_PERFCTRL_VPEID_S 16
724#define MIPS_PERFCTRL_VPEID (_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S)
725#define MIPS_PERFCTRL_TCID_S 22
726#define MIPS_PERFCTRL_TCID (_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S)
727#define MIPS_PERFCTRL_MT_EN (_ULCAST_(0x3) << 20)
728#define MIPS_PERFCTRL_MT_EN_ALL (_ULCAST_(0) << 20)
729#define MIPS_PERFCTRL_MT_EN_VPE (_ULCAST_(1) << 20)
730#define MIPS_PERFCTRL_MT_EN_TC (_ULCAST_(2) << 20)
731
732/* PerfCnt control register MT extensions used by BMIPS5000 */
733#define BRCM_PERFCTRL_TC (_ULCAST_(1) << 30)
734
735/* PerfCnt control register MT extensions used by Netlogic XLR */
736#define XLR_PERFCTRL_ALLTHREADS (_ULCAST_(1) << 13)
737
Paul Burtone19d5db2014-07-14 10:32:13 +0100738/* MAAR bit definitions */
James Hoganf359a112017-03-14 10:15:09 +0000739#define MIPS_MAAR_VH (_U64CAST_(1) << 63)
Paul Burtone19d5db2014-07-14 10:32:13 +0100740#define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
741#define MIPS_MAAR_ADDR_SHIFT 12
742#define MIPS_MAAR_S (_ULCAST_(1) << 1)
James Hoganf359a112017-03-14 10:15:09 +0000743#define MIPS_MAAR_VL (_ULCAST_(1) << 0)
744
745/* MAARI bit definitions */
746#define MIPS_MAARI_INDEX (_ULCAST_(0x3f) << 0)
Paul Burtone19d5db2014-07-14 10:32:13 +0100747
James Hogan37af2f32016-05-11 13:50:49 +0100748/* EBase bit definitions */
749#define MIPS_EBASE_CPUNUM_SHIFT 0
750#define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
751#define MIPS_EBASE_WG_SHIFT 11
752#define MIPS_EBASE_WG (_ULCAST_(1) << 11)
753#define MIPS_EBASE_BASE_SHIFT 12
754#define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
755
Paul Burton4dd8ee52014-01-15 10:31:47 +0000756/* CMGCRBase bit definitions */
757#define MIPS_CMGCRB_BASE 11
758#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
759
James Hoganeb0bab32017-03-14 10:15:12 +0000760/* LLAddr bit definitions */
761#define MIPS_LLADDR_LLB_SHIFT 0
762#define MIPS_LLADDR_LLB (_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT)
763
Ralf Baechle41943182005-05-05 16:45:59 +0000764/*
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000765 * Bits in the MIPS32 Memory Segmentation registers.
766 */
767#define MIPS_SEGCFG_PA_SHIFT 9
768#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
769#define MIPS_SEGCFG_AM_SHIFT 4
770#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
771#define MIPS_SEGCFG_EU_SHIFT 3
772#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
773#define MIPS_SEGCFG_C_SHIFT 0
774#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
775
776#define MIPS_SEGCFG_UUSK _ULCAST_(7)
777#define MIPS_SEGCFG_USK _ULCAST_(5)
778#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
779#define MIPS_SEGCFG_MUSK _ULCAST_(3)
780#define MIPS_SEGCFG_MSK _ULCAST_(2)
781#define MIPS_SEGCFG_MK _ULCAST_(1)
782#define MIPS_SEGCFG_UK _ULCAST_(0)
783
Markos Chandras87d08bc2014-07-14 10:14:04 +0100784#define MIPS_PWFIELD_GDI_SHIFT 24
785#define MIPS_PWFIELD_GDI_MASK 0x3f000000
786#define MIPS_PWFIELD_UDI_SHIFT 18
787#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
788#define MIPS_PWFIELD_MDI_SHIFT 12
789#define MIPS_PWFIELD_MDI_MASK 0x0003f000
790#define MIPS_PWFIELD_PTI_SHIFT 6
791#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
792#define MIPS_PWFIELD_PTEI_SHIFT 0
793#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
794
James Hogan6446e6c2016-05-27 22:25:22 +0100795#define MIPS_PWSIZE_PS_SHIFT 30
796#define MIPS_PWSIZE_PS_MASK 0x40000000
Markos Chandras87d08bc2014-07-14 10:14:04 +0100797#define MIPS_PWSIZE_GDW_SHIFT 24
798#define MIPS_PWSIZE_GDW_MASK 0x3f000000
799#define MIPS_PWSIZE_UDW_SHIFT 18
800#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
801#define MIPS_PWSIZE_MDW_SHIFT 12
802#define MIPS_PWSIZE_MDW_MASK 0x0003f000
803#define MIPS_PWSIZE_PTW_SHIFT 6
804#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
805#define MIPS_PWSIZE_PTEW_SHIFT 0
806#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
807
808#define MIPS_PWCTL_PWEN_SHIFT 31
809#define MIPS_PWCTL_PWEN_MASK 0x80000000
James Hogan6446e6c2016-05-27 22:25:22 +0100810#define MIPS_PWCTL_XK_SHIFT 28
811#define MIPS_PWCTL_XK_MASK 0x10000000
812#define MIPS_PWCTL_XS_SHIFT 27
813#define MIPS_PWCTL_XS_MASK 0x08000000
814#define MIPS_PWCTL_XU_SHIFT 26
815#define MIPS_PWCTL_XU_MASK 0x04000000
Markos Chandras87d08bc2014-07-14 10:14:04 +0100816#define MIPS_PWCTL_DPH_SHIFT 7
817#define MIPS_PWCTL_DPH_MASK 0x00000080
818#define MIPS_PWCTL_HUGEPG_SHIFT 6
819#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
820#define MIPS_PWCTL_PSN_SHIFT 0
821#define MIPS_PWCTL_PSN_MASK 0x0000003f
822
James Hoganf913e9e2016-05-11 15:50:28 +0100823/* GuestCtl0 fields */
824#define MIPS_GCTL0_GM_SHIFT 31
825#define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
826#define MIPS_GCTL0_RI_SHIFT 30
827#define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
828#define MIPS_GCTL0_MC_SHIFT 29
829#define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
830#define MIPS_GCTL0_CP0_SHIFT 28
831#define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
832#define MIPS_GCTL0_AT_SHIFT 26
833#define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
834#define MIPS_GCTL0_GT_SHIFT 25
835#define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
836#define MIPS_GCTL0_CG_SHIFT 24
837#define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
838#define MIPS_GCTL0_CF_SHIFT 23
839#define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
840#define MIPS_GCTL0_G1_SHIFT 22
841#define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
842#define MIPS_GCTL0_G0E_SHIFT 19
843#define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
844#define MIPS_GCTL0_PT_SHIFT 18
845#define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
846#define MIPS_GCTL0_RAD_SHIFT 9
847#define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
848#define MIPS_GCTL0_DRG_SHIFT 8
849#define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
850#define MIPS_GCTL0_G2_SHIFT 7
851#define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
852#define MIPS_GCTL0_GEXC_SHIFT 2
853#define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
854#define MIPS_GCTL0_SFC2_SHIFT 1
855#define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
856#define MIPS_GCTL0_SFC1_SHIFT 0
857#define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
858
859/* GuestCtl0.AT Guest address translation control */
860#define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
861#define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
862
863/* GuestCtl0.GExcCode Hypervisor exception cause codes */
864#define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
865#define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
866#define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
867#define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
868#define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
869#define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
870#define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
871
872/* GuestCtl0Ext fields */
873#define MIPS_GCTL0EXT_RPW_SHIFT 8
874#define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
875#define MIPS_GCTL0EXT_NCC_SHIFT 6
876#define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
877#define MIPS_GCTL0EXT_CGI_SHIFT 4
878#define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
879#define MIPS_GCTL0EXT_FCD_SHIFT 3
880#define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
881#define MIPS_GCTL0EXT_OG_SHIFT 2
882#define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
883#define MIPS_GCTL0EXT_BG_SHIFT 1
884#define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
885#define MIPS_GCTL0EXT_MG_SHIFT 0
886#define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
887
888/* GuestCtl0Ext.RPW Root page walk configuration */
889#define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
890#define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
891#define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
892
893/* GuestCtl0Ext.NCC Nested cache coherency attributes */
894#define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
895#define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
896
897/* GuestCtl1 fields */
898#define MIPS_GCTL1_ID_SHIFT 0
899#define MIPS_GCTL1_ID_WIDTH 8
900#define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
901#define MIPS_GCTL1_RID_SHIFT 16
902#define MIPS_GCTL1_RID_WIDTH 8
903#define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
904#define MIPS_GCTL1_EID_SHIFT 24
905#define MIPS_GCTL1_EID_WIDTH 8
906#define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
907
908/* GuestID reserved for root context */
909#define MIPS_GCTL1_ROOT_GUESTID 0
910
James Hogan9b3274b2015-02-02 11:45:08 +0000911/* CDMMBase register bit definitions */
912#define MIPS_CDMMBASE_SIZE_SHIFT 0
913#define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
914#define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
915#define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
916#define MIPS_CDMMBASE_ADDR_SHIFT 11
917#define MIPS_CDMMBASE_ADDR_START 15
918
James Hoganaff565a2016-06-15 19:29:52 +0100919/* RDHWR register numbers */
920#define MIPS_HWR_CPUNUM 0 /* CPU number */
921#define MIPS_HWR_SYNCISTEP 1 /* SYNCI step size */
922#define MIPS_HWR_CC 2 /* Cycle counter */
923#define MIPS_HWR_CCRES 3 /* Cycle counter resolution */
924#define MIPS_HWR_ULR 29 /* UserLocal */
925#define MIPS_HWR_IMPL1 30 /* Implementation dependent */
926#define MIPS_HWR_IMPL2 31 /* Implementation dependent */
927
928/* Bits in HWREna register */
929#define MIPS_HWRENA_CPUNUM (_ULCAST_(1) << MIPS_HWR_CPUNUM)
930#define MIPS_HWRENA_SYNCISTEP (_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
931#define MIPS_HWRENA_CC (_ULCAST_(1) << MIPS_HWR_CC)
932#define MIPS_HWRENA_CCRES (_ULCAST_(1) << MIPS_HWR_CCRES)
933#define MIPS_HWRENA_ULR (_ULCAST_(1) << MIPS_HWR_ULR)
934#define MIPS_HWRENA_IMPL1 (_ULCAST_(1) << MIPS_HWR_IMPL1)
935#define MIPS_HWRENA_IMPL2 (_ULCAST_(1) << MIPS_HWR_IMPL2)
936
Maciej W. Rozyckie08384c2015-04-03 23:23:50 +0100937/*
938 * Bitfields in the TX39 family CP0 Configuration Register 3
939 */
940#define TX39_CONF_ICS_SHIFT 19
941#define TX39_CONF_ICS_MASK 0x00380000
942#define TX39_CONF_ICS_1KB 0x00000000
943#define TX39_CONF_ICS_2KB 0x00080000
944#define TX39_CONF_ICS_4KB 0x00100000
945#define TX39_CONF_ICS_8KB 0x00180000
946#define TX39_CONF_ICS_16KB 0x00200000
947
948#define TX39_CONF_DCS_SHIFT 16
949#define TX39_CONF_DCS_MASK 0x00070000
950#define TX39_CONF_DCS_1KB 0x00000000
951#define TX39_CONF_DCS_2KB 0x00010000
952#define TX39_CONF_DCS_4KB 0x00020000
953#define TX39_CONF_DCS_8KB 0x00030000
954#define TX39_CONF_DCS_16KB 0x00040000
955
956#define TX39_CONF_CWFON 0x00004000
957#define TX39_CONF_WBON 0x00002000
958#define TX39_CONF_RF_SHIFT 10
959#define TX39_CONF_RF_MASK 0x00000c00
960#define TX39_CONF_DOZE 0x00000200
961#define TX39_CONF_HALT 0x00000100
962#define TX39_CONF_LOCK 0x00000080
963#define TX39_CONF_ICE 0x00000020
964#define TX39_CONF_DCE 0x00000010
965#define TX39_CONF_IRSIZE_SHIFT 2
966#define TX39_CONF_IRSIZE_MASK 0x0000000c
967#define TX39_CONF_DRSIZE_SHIFT 0
968#define TX39_CONF_DRSIZE_MASK 0x00000003
969
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400970/*
971 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
972 */
973/* Disable Branch Target Address Cache */
974#define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
975/* Enable Branch Prediction Global History */
976#define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
977/* Disable Branch Return Cache */
978#define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100979
Huacai Chen06e48142016-03-03 09:45:11 +0800980/* Flush ITLB */
981#define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
982/* Flush DTLB */
983#define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
984/* Flush VTLB */
985#define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
986/* Flush FTLB */
987#define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
988
James Hogan7d8a5282017-03-14 10:25:44 +0000989/* CvmCtl register field definitions */
990#define CVMCTL_IPPCI_SHIFT 7
991#define CVMCTL_IPPCI (_U64CAST_(0x7) << CVMCTL_IPPCI_SHIFT)
992#define CVMCTL_IPTI_SHIFT 4
993#define CVMCTL_IPTI (_U64CAST_(0x7) << CVMCTL_IPTI_SHIFT)
994
995/* CvmMemCtl2 register field definitions */
996#define CVMMEMCTL2_INHIBITTS (_U64CAST_(1) << 17)
997
998/* CvmVMConfig register field definitions */
999#define CVMVMCONF_DGHT (_U64CAST_(1) << 60)
1000#define CVMVMCONF_MMUSIZEM1_S 12
1001#define CVMVMCONF_MMUSIZEM1 (_U64CAST_(0xff) << CVMVMCONF_MMUSIZEM1_S)
1002#define CVMVMCONF_RMMUSIZEM1_S 0
1003#define CVMVMCONF_RMMUSIZEM1 (_U64CAST_(0xff) << CVMVMCONF_RMMUSIZEM1_S)
1004
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001005/*
1006 * Coprocessor 1 (FPU) register names
1007 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +01001008#define CP1_REVISION $0
1009#define CP1_UFR $1
1010#define CP1_UNFR $4
1011#define CP1_FCCR $25
1012#define CP1_FEXR $26
1013#define CP1_FENR $28
1014#define CP1_STATUS $31
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001015
1016
1017/*
1018 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
1019 */
1020#define MIPS_FPIR_S (_ULCAST_(1) << 16)
1021#define MIPS_FPIR_D (_ULCAST_(1) << 17)
1022#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
1023#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
1024#define MIPS_FPIR_W (_ULCAST_(1) << 20)
1025#define MIPS_FPIR_L (_ULCAST_(1) << 21)
1026#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001027#define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
1028#define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001029#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
1030
1031/*
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +01001032 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
1033 */
1034#define MIPS_FCCR_CONDX_S 0
1035#define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
1036#define MIPS_FCCR_COND0_S 0
1037#define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
1038#define MIPS_FCCR_COND1_S 1
1039#define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
1040#define MIPS_FCCR_COND2_S 2
1041#define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
1042#define MIPS_FCCR_COND3_S 3
1043#define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
1044#define MIPS_FCCR_COND4_S 4
1045#define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
1046#define MIPS_FCCR_COND5_S 5
1047#define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
1048#define MIPS_FCCR_COND6_S 6
1049#define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
1050#define MIPS_FCCR_COND7_S 7
1051#define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
1052
1053/*
1054 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
1055 */
1056#define MIPS_FENR_FS_S 2
1057#define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
1058
1059/*
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001060 * FPU Status Register Values
1061 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +01001062#define FPU_CSR_COND_S 23 /* $fcc0 */
1063#define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
1064
1065#define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
1066#define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
1067
1068#define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
1069#define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
1070#define FPU_CSR_COND1_S 25 /* $fcc1 */
1071#define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
1072#define FPU_CSR_COND2_S 26 /* $fcc2 */
1073#define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
1074#define FPU_CSR_COND3_S 27 /* $fcc3 */
1075#define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
1076#define FPU_CSR_COND4_S 28 /* $fcc4 */
1077#define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
1078#define FPU_CSR_COND5_S 29 /* $fcc5 */
1079#define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
1080#define FPU_CSR_COND6_S 30 /* $fcc6 */
1081#define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
1082#define FPU_CSR_COND7_S 31 /* $fcc7 */
1083#define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001084
1085/*
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001086 * Bits 22:20 of the FPU Status Register will be read as 0,
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001087 * and should be written as zero.
1088 */
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001089#define FPU_CSR_RSVD (_ULCAST_(7) << 20)
1090
1091#define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
1092#define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001093
1094/*
1095 * X the exception cause indicator
1096 * E the exception enable
1097 * S the sticky/flag bit
1098*/
1099#define FPU_CSR_ALL_X 0x0003f000
1100#define FPU_CSR_UNI_X 0x00020000
1101#define FPU_CSR_INV_X 0x00010000
1102#define FPU_CSR_DIV_X 0x00008000
1103#define FPU_CSR_OVF_X 0x00004000
1104#define FPU_CSR_UDF_X 0x00002000
1105#define FPU_CSR_INE_X 0x00001000
1106
1107#define FPU_CSR_ALL_E 0x00000f80
1108#define FPU_CSR_INV_E 0x00000800
1109#define FPU_CSR_DIV_E 0x00000400
1110#define FPU_CSR_OVF_E 0x00000200
1111#define FPU_CSR_UDF_E 0x00000100
1112#define FPU_CSR_INE_E 0x00000080
1113
1114#define FPU_CSR_ALL_S 0x0000007c
1115#define FPU_CSR_INV_S 0x00000040
1116#define FPU_CSR_DIV_S 0x00000020
1117#define FPU_CSR_OVF_S 0x00000010
1118#define FPU_CSR_UDF_S 0x00000008
1119#define FPU_CSR_INE_S 0x00000004
1120
1121/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1122#define FPU_CSR_RM 0x00000003
1123#define FPU_CSR_RN 0x0 /* nearest */
1124#define FPU_CSR_RZ 0x1 /* towards zero */
1125#define FPU_CSR_RU 0x2 /* towards +Infinity */
1126#define FPU_CSR_RD 0x3 /* towards -Infinity */
1127
1128
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129#ifndef __ASSEMBLY__
1130
1131/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001132 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001133 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001134#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1135 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001136#define get_isa16_mode(x) ((x) & 0x1)
1137#define msk_isa16_mode(x) ((x) & ~0x1)
1138#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001139#else
1140#define get_isa16_mode(x) 0
1141#define msk_isa16_mode(x) (x)
1142#define set_isa16_mode(x) do { } while(0)
1143#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001144
1145/*
1146 * microMIPS instructions can be 16-bit or 32-bit in length. This
1147 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1148 */
1149static inline int mm_insn_16bit(u16 insn)
1150{
1151 u16 opcode = (insn >> 10) & 0x7;
1152
1153 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1154}
1155
1156/*
James Hogan0dfa1c12016-05-20 23:28:37 +01001157 * Helper macros for generating raw instruction encodings in inline asm.
1158 */
1159#ifdef CONFIG_CPU_MICROMIPS
1160#define _ASM_INSN16_IF_MM(_enc) \
1161 ".insn\n\t" \
1162 ".hword (" #_enc ")\n\t"
1163#define _ASM_INSN32_IF_MM(_enc) \
1164 ".insn\n\t" \
1165 ".hword ((" #_enc ") >> 16)\n\t" \
1166 ".hword ((" #_enc ") & 0xffff)\n\t"
1167#else
1168#define _ASM_INSN_IF_MIPS(_enc) \
1169 ".insn\n\t" \
1170 ".word (" #_enc ")\n\t"
1171#endif
1172
1173#ifndef _ASM_INSN16_IF_MM
1174#define _ASM_INSN16_IF_MM(_enc)
1175#endif
1176#ifndef _ASM_INSN32_IF_MM
1177#define _ASM_INSN32_IF_MM(_enc)
1178#endif
1179#ifndef _ASM_INSN_IF_MIPS
1180#define _ASM_INSN_IF_MIPS(_enc)
1181#endif
1182
1183/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001184 * TLB Invalidate Flush
1185 */
1186static inline void tlbinvf(void)
1187{
1188 __asm__ __volatile__(
1189 ".set push\n\t"
1190 ".set noreorder\n\t"
James Hoganc84700c2016-05-20 23:28:40 +01001191 "# tlbinvf\n\t"
1192 _ASM_INSN_IF_MIPS(0x42000004)
1193 _ASM_INSN32_IF_MM(0x0000537c)
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001194 ".set pop");
1195}
1196
1197
1198/*
Ralf Baechle70342282013-01-22 12:59:30 +01001199 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1201 * performance counter number encoded into bits 1 ... 5 of the instruction.
1202 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1203 * disassembler these will look like an access to sel 0 or 1.
1204 */
1205#define read_r10k_perf_cntr(counter) \
1206({ \
1207 unsigned int __res; \
1208 __asm__ __volatile__( \
1209 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001210 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 : "i" (counter)); \
1212 \
Ralf Baechle70342282013-01-22 12:59:30 +01001213 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214})
1215
Ralf Baechle70342282013-01-22 12:59:30 +01001216#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217do { \
1218 __asm__ __volatile__( \
1219 "mtpc\t%0, %1" \
1220 : \
1221 : "r" (val), "i" (counter)); \
1222} while (0)
1223
1224#define read_r10k_perf_event(counter) \
1225({ \
1226 unsigned int __res; \
1227 __asm__ __volatile__( \
1228 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001229 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 : "i" (counter)); \
1231 \
Ralf Baechle70342282013-01-22 12:59:30 +01001232 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233})
1234
Ralf Baechle70342282013-01-22 12:59:30 +01001235#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236do { \
1237 __asm__ __volatile__( \
1238 "mtps\t%0, %1" \
1239 : \
1240 : "r" (val), "i" (counter)); \
1241} while (0)
1242
1243
1244/*
1245 * Macros to access the system control coprocessor
1246 */
1247
1248#define __read_32bit_c0_register(source, sel) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001249({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 if (sel == 0) \
1251 __asm__ __volatile__( \
1252 "mfc0\t%0, " #source "\n\t" \
1253 : "=r" (__res)); \
1254 else \
1255 __asm__ __volatile__( \
1256 ".set\tmips32\n\t" \
1257 "mfc0\t%0, " #source ", " #sel "\n\t" \
1258 ".set\tmips0\n\t" \
1259 : "=r" (__res)); \
1260 __res; \
1261})
1262
1263#define __read_64bit_c0_register(source, sel) \
1264({ unsigned long long __res; \
1265 if (sizeof(unsigned long) == 4) \
1266 __res = __read_64bit_c0_split(source, sel); \
1267 else if (sel == 0) \
1268 __asm__ __volatile__( \
1269 ".set\tmips3\n\t" \
1270 "dmfc0\t%0, " #source "\n\t" \
1271 ".set\tmips0" \
1272 : "=r" (__res)); \
1273 else \
1274 __asm__ __volatile__( \
1275 ".set\tmips64\n\t" \
1276 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1277 ".set\tmips0" \
1278 : "=r" (__res)); \
1279 __res; \
1280})
1281
1282#define __write_32bit_c0_register(register, sel, value) \
1283do { \
1284 if (sel == 0) \
1285 __asm__ __volatile__( \
1286 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001287 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 else \
1289 __asm__ __volatile__( \
1290 ".set\tmips32\n\t" \
1291 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1292 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001293 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294} while (0)
1295
1296#define __write_64bit_c0_register(register, sel, value) \
1297do { \
1298 if (sizeof(unsigned long) == 4) \
1299 __write_64bit_c0_split(register, sel, value); \
1300 else if (sel == 0) \
1301 __asm__ __volatile__( \
1302 ".set\tmips3\n\t" \
1303 "dmtc0\t%z0, " #register "\n\t" \
1304 ".set\tmips0" \
1305 : : "Jr" (value)); \
1306 else \
1307 __asm__ __volatile__( \
1308 ".set\tmips64\n\t" \
1309 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1310 ".set\tmips0" \
1311 : : "Jr" (value)); \
1312} while (0)
1313
1314#define __read_ulong_c0_register(reg, sel) \
1315 ((sizeof(unsigned long) == 4) ? \
1316 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1317 (unsigned long) __read_64bit_c0_register(reg, sel))
1318
1319#define __write_ulong_c0_register(reg, sel, val) \
1320do { \
1321 if (sizeof(unsigned long) == 4) \
1322 __write_32bit_c0_register(reg, sel, val); \
1323 else \
1324 __write_64bit_c0_register(reg, sel, val); \
1325} while (0)
1326
1327/*
1328 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1329 */
1330#define __read_32bit_c0_ctrl_register(source) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001331({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 __asm__ __volatile__( \
1333 "cfc0\t%0, " #source "\n\t" \
1334 : "=r" (__res)); \
1335 __res; \
1336})
1337
1338#define __write_32bit_c0_ctrl_register(register, value) \
1339do { \
1340 __asm__ __volatile__( \
1341 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001342 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343} while (0)
1344
1345/*
1346 * These versions are only needed for systems with more than 38 bits of
1347 * physical address space running the 32-bit kernel. That's none atm :-)
1348 */
1349#define __read_64bit_c0_split(source, sel) \
1350({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001351 unsigned long long __val; \
1352 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001354 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 if (sel == 0) \
1356 __asm__ __volatile__( \
1357 ".set\tmips64\n\t" \
1358 "dmfc0\t%M0, " #source "\n\t" \
1359 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001360 "dsra\t%M0, %M0, 32\n\t" \
1361 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001363 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 else \
1365 __asm__ __volatile__( \
1366 ".set\tmips64\n\t" \
1367 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1368 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001369 "dsra\t%M0, %M0, 32\n\t" \
1370 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001372 : "=r" (__val)); \
1373 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001375 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376})
1377
1378#define __write_64bit_c0_split(source, sel, val) \
1379do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001380 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001382 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 if (sel == 0) \
1384 __asm__ __volatile__( \
1385 ".set\tmips64\n\t" \
1386 "dsll\t%L0, %L0, 32\n\t" \
1387 "dsrl\t%L0, %L0, 32\n\t" \
1388 "dsll\t%M0, %M0, 32\n\t" \
1389 "or\t%L0, %L0, %M0\n\t" \
1390 "dmtc0\t%L0, " #source "\n\t" \
1391 ".set\tmips0" \
1392 : : "r" (val)); \
1393 else \
1394 __asm__ __volatile__( \
1395 ".set\tmips64\n\t" \
1396 "dsll\t%L0, %L0, 32\n\t" \
1397 "dsrl\t%L0, %L0, 32\n\t" \
1398 "dsll\t%M0, %M0, 32\n\t" \
1399 "or\t%L0, %L0, %M0\n\t" \
1400 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1401 ".set\tmips0" \
1402 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001403 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404} while (0)
1405
Steven J. Hill23d06e42014-11-13 09:51:59 -06001406#define __readx_32bit_c0_register(source) \
1407({ \
1408 unsigned int __res; \
1409 \
1410 __asm__ __volatile__( \
1411 " .set push \n" \
1412 " .set noat \n" \
1413 " .set mips32r2 \n" \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001414 " # mfhc0 $1, %1 \n" \
James Hoganc84700c2016-05-20 23:28:40 +01001415 _ASM_INSN_IF_MIPS(0x40410000 | ((%1 & 0x1f) << 11)) \
1416 _ASM_INSN32_IF_MM(0x002000f4 | ((%1 & 0x1f) << 16)) \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001417 " move %0, $1 \n" \
1418 " .set pop \n" \
1419 : "=r" (__res) \
1420 : "i" (source)); \
1421 __res; \
1422})
1423
1424#define __writex_32bit_c0_register(register, value) \
1425do { \
1426 __asm__ __volatile__( \
1427 " .set push \n" \
1428 " .set noat \n" \
1429 " .set mips32r2 \n" \
1430 " move $1, %0 \n" \
1431 " # mthc0 $1, %1 \n" \
James Hoganc84700c2016-05-20 23:28:40 +01001432 _ASM_INSN_IF_MIPS(0x40c10000 | ((%1 & 0x1f) << 11)) \
1433 _ASM_INSN32_IF_MM(0x002002f4 | ((%1 & 0x1f) << 16)) \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001434 " .set pop \n" \
1435 : \
1436 : "r" (value), "i" (register)); \
1437} while (0)
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439#define read_c0_index() __read_32bit_c0_register($0, 0)
1440#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1441
Ralf Baechle272bace2008-05-26 09:35:47 +01001442#define read_c0_random() __read_32bit_c0_register($1, 0)
1443#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1444
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1446#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1447
Steven J. Hill23d06e42014-11-13 09:51:59 -06001448#define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1449#define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1450
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1452#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1453
Steven J. Hill23d06e42014-11-13 09:51:59 -06001454#define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1455#define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1456
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457#define read_c0_conf() __read_32bit_c0_register($3, 0)
1458#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1459
Paul Burtonc6593dd2017-08-12 19:49:33 -07001460#define read_c0_globalnumber() __read_32bit_c0_register($3, 1)
1461
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462#define read_c0_context() __read_ulong_c0_register($4, 0)
1463#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1464
James Hoganf18bdfa2016-05-11 13:50:52 +01001465#define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
1466#define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
1467
Ralf Baechlea3692022007-07-10 17:33:02 +01001468#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001469#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001470
James Hoganf18bdfa2016-05-11 13:50:52 +01001471#define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
1472#define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
1473
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1475#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1476
David Daney9fe2e9d2010-02-10 15:12:45 -08001477#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001478#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001479
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480#define read_c0_wired() __read_32bit_c0_register($6, 0)
1481#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1482
1483#define read_c0_info() __read_32bit_c0_register($7, 0)
1484
Ralf Baechle70342282013-01-22 12:59:30 +01001485#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1487
Ralf Baechle15c4f672006-03-29 18:51:06 +01001488#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1489#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1490
James Hogane06a1542016-05-11 13:50:51 +01001491#define read_c0_badinstr() __read_32bit_c0_register($8, 1)
1492#define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
1493
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494#define read_c0_count() __read_32bit_c0_register($9, 0)
1495#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1496
Pete Popovbdf21b12005-07-14 17:47:57 +00001497#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1498#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1499
1500#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1501#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1502
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1504#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1505
James Hoganf913e9e2016-05-11 15:50:28 +01001506#define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
1507#define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
1508
1509#define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
1510#define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
1511
1512#define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
1513#define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
1514
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515#define read_c0_compare() __read_32bit_c0_register($11, 0)
1516#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1517
James Hoganf913e9e2016-05-11 15:50:28 +01001518#define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
1519#define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1520
Pete Popovbdf21b12005-07-14 17:47:57 +00001521#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1522#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1523
1524#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1525#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1526
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb6336482014-05-23 16:29:44 +02001528
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1530
James Hoganf913e9e2016-05-11 15:50:28 +01001531#define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
1532#define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
1533
1534#define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
1535#define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537#define read_c0_cause() __read_32bit_c0_register($13, 0)
1538#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1539
1540#define read_c0_epc() __read_ulong_c0_register($14, 0)
1541#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1542
1543#define read_c0_prid() __read_32bit_c0_register($15, 0)
1544
Paul Burton4dd8ee52014-01-15 10:31:47 +00001545#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547#define read_c0_config() __read_32bit_c0_register($16, 0)
1548#define read_c0_config1() __read_32bit_c0_register($16, 1)
1549#define read_c0_config2() __read_32bit_c0_register($16, 2)
1550#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001551#define read_c0_config4() __read_32bit_c0_register($16, 4)
1552#define read_c0_config5() __read_32bit_c0_register($16, 5)
1553#define read_c0_config6() __read_32bit_c0_register($16, 6)
1554#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1556#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1557#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1558#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001559#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1560#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1561#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1562#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
Markos Chandrasb55b9e22014-12-03 12:31:42 +00001564#define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1565#define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
Paul Burtone19d5db2014-07-14 10:32:13 +01001566#define read_c0_maar() __read_ulong_c0_register($17, 1)
1567#define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1568#define read_c0_maari() __read_32bit_c0_register($17, 2)
1569#define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1570
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001572 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 */
1574#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1575#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1576#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1577#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1578#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1579#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1580#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1581#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1582#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1583#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1584#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1585#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1586#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1587#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1588#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1589#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1590
1591/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001592 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 */
1594#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1595#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1596#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1597#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1598#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1599#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1600#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1601#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1602
1603#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1604#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1605#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1606#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1607#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1608#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1609#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1610#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1611
1612#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1613#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1614
1615#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1616#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1617
1618#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001619#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621#define read_c0_diag() __read_32bit_c0_register($22, 0)
1622#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1623
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001624/* R10K CP0 Branch Diagnostic register is 64bits wide */
1625#define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1626#define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1627
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1629#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1630
1631#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1632#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1633
1634#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1635#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1636
1637#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1638#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1639
1640#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1641#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1642
1643#define read_c0_debug() __read_32bit_c0_register($23, 0)
1644#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1645
1646#define read_c0_depc() __read_ulong_c0_register($24, 0)
1647#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1648
1649/*
1650 * MIPS32 / MIPS64 performance counters
1651 */
1652#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001653#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001655#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001656#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1657#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001659#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001661#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001662#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1663#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001665#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001667#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001668#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1669#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001671#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001673#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001674#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1675#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1678#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1679
1680#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001681#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
1683#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1684
1685#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001686#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
1688#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1689#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1690
Ralf Baechle41c594a2006-04-05 09:45:45 +01001691#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1692#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1693
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001694#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1695#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1696
1697#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1698#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1699
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1701#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1702
1703#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1704#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1705
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001706/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001707#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001708#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1709
1710#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1711#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1712
1713#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1714#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1715
1716#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1717#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1718
Ralf Baechle21a151d2007-10-11 23:46:15 +01001719#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001720#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1721
James Hogan37fb60f2016-05-11 13:50:50 +01001722#define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
1723#define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
1724
James Hogan9b3274b2015-02-02 11:45:08 +00001725#define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1726#define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1727
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001728/* MIPSR3 */
1729#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1730#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1731
1732#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1733#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1734
1735#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1736#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001737
Markos Chandras87d08bc2014-07-14 10:14:04 +01001738/* Hardware Page Table Walker */
1739#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1740#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1741
1742#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1743#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1744
1745#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1746#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1747
1748#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1749#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1750
Huacai Chen380cd582016-03-03 09:45:12 +08001751#define read_c0_pgd() __read_64bit_c0_register($9, 7)
1752#define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1753
1754#define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1755#define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1756
David Daneyed918c22008-12-11 15:33:24 -08001757/* Cavium OCTEON (cnMIPS) */
1758#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1759#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1760
1761#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1762#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1763
1764#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001765#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
James Hogan7d8a5282017-03-14 10:25:44 +00001766
1767#define read_c0_cvmmemctl2() __read_64bit_c0_register($16, 6)
1768#define write_c0_cvmmemctl2(val) __write_64bit_c0_register($16, 6, val)
1769
1770#define read_c0_cvmvmconfig() __read_64bit_c0_register($16, 7)
1771#define write_c0_cvmvmconfig(val) __write_64bit_c0_register($16, 7, val)
1772
David Daneyed918c22008-12-11 15:33:24 -08001773/*
Ralf Baechle70342282013-01-22 12:59:30 +01001774 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001775 * 64 bits wide.
1776 */
1777#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1778#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1779
1780#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1781#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1782
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001783/* BMIPS3300 */
1784#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1785#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1786
1787#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1788#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1789
1790#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1791#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1792
Kevin Cernekee020232f2011-11-16 01:25:44 +00001793/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001794#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1795#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1796
1797#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1798#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1799
1800#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1801#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1802
1803#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1804#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1805
1806#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1807#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1808
1809/* BMIPS5000 */
1810#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1811#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1812
1813#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1814#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1815
1816#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1817#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1818
1819#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1820#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1821
1822#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1823#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1824
1825#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1826#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1827
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828/*
James Hogan7eb91112016-05-11 15:50:29 +01001829 * Macros to access the guest system control coprocessor
1830 */
1831
James Hoganbad50d72016-05-16 12:50:04 +01001832#ifdef TOOLCHAIN_SUPPORTS_VIRT
1833
James Hogan7eb91112016-05-11 15:50:29 +01001834#define __read_32bit_gc0_register(source, sel) \
1835({ int __res; \
1836 __asm__ __volatile__( \
1837 ".set\tpush\n\t" \
1838 ".set\tmips32r2\n\t" \
1839 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001840 "mfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001841 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001842 : "=r" (__res) \
1843 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001844 __res; \
1845})
1846
1847#define __read_64bit_gc0_register(source, sel) \
1848({ unsigned long long __res; \
1849 __asm__ __volatile__( \
1850 ".set\tpush\n\t" \
1851 ".set\tmips64r2\n\t" \
1852 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001853 "dmfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001854 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001855 : "=r" (__res) \
1856 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001857 __res; \
1858})
1859
1860#define __write_32bit_gc0_register(register, sel, value) \
1861do { \
1862 __asm__ __volatile__( \
1863 ".set\tpush\n\t" \
1864 ".set\tmips32r2\n\t" \
1865 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001866 "mtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001867 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001868 : : "Jr" ((unsigned int)(value)), \
1869 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001870} while (0)
1871
1872#define __write_64bit_gc0_register(register, sel, value) \
1873do { \
1874 __asm__ __volatile__( \
1875 ".set\tpush\n\t" \
1876 ".set\tmips64r2\n\t" \
1877 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001878 "dmtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001879 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001880 : : "Jr" (value), \
1881 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001882} while (0)
1883
James Hoganbad50d72016-05-16 12:50:04 +01001884#else /* TOOLCHAIN_SUPPORTS_VIRT */
1885
1886#define __read_32bit_gc0_register(source, sel) \
1887({ int __res; \
1888 __asm__ __volatile__( \
1889 ".set\tpush\n\t" \
1890 ".set\tnoat\n\t" \
1891 "# mfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001892 _ASM_INSN_IF_MIPS(0x40610000 | %1 << 11 | %2) \
1893 _ASM_INSN32_IF_MM(0x002004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001894 "move\t%0, $1\n\t" \
1895 ".set\tpop" \
1896 : "=r" (__res) \
1897 : "i" (source), "i" (sel)); \
1898 __res; \
1899})
1900
1901#define __read_64bit_gc0_register(source, sel) \
1902({ unsigned long long __res; \
1903 __asm__ __volatile__( \
1904 ".set\tpush\n\t" \
1905 ".set\tnoat\n\t" \
1906 "# dmfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001907 _ASM_INSN_IF_MIPS(0x40610100 | %1 << 11 | %2) \
1908 _ASM_INSN32_IF_MM(0x582004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001909 "move\t%0, $1\n\t" \
1910 ".set\tpop" \
1911 : "=r" (__res) \
1912 : "i" (source), "i" (sel)); \
1913 __res; \
1914})
1915
1916#define __write_32bit_gc0_register(register, sel, value) \
1917do { \
1918 __asm__ __volatile__( \
1919 ".set\tpush\n\t" \
1920 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001921 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001922 "# mtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001923 _ASM_INSN_IF_MIPS(0x40610200 | %1 << 11 | %2) \
1924 _ASM_INSN32_IF_MM(0x002006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001925 ".set\tpop" \
1926 : : "Jr" ((unsigned int)(value)), \
1927 "i" (register), "i" (sel)); \
1928} while (0)
1929
1930#define __write_64bit_gc0_register(register, sel, value) \
1931do { \
1932 __asm__ __volatile__( \
1933 ".set\tpush\n\t" \
1934 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001935 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001936 "# dmtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001937 _ASM_INSN_IF_MIPS(0x40610300 | %1 << 11 | %2) \
1938 _ASM_INSN32_IF_MM(0x582006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001939 ".set\tpop" \
1940 : : "Jr" (value), \
1941 "i" (register), "i" (sel)); \
1942} while (0)
1943
1944#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
1945
James Hogan7eb91112016-05-11 15:50:29 +01001946#define __read_ulong_gc0_register(reg, sel) \
1947 ((sizeof(unsigned long) == 4) ? \
1948 (unsigned long) __read_32bit_gc0_register(reg, sel) : \
1949 (unsigned long) __read_64bit_gc0_register(reg, sel))
1950
1951#define __write_ulong_gc0_register(reg, sel, val) \
1952do { \
1953 if (sizeof(unsigned long) == 4) \
1954 __write_32bit_gc0_register(reg, sel, val); \
1955 else \
1956 __write_64bit_gc0_register(reg, sel, val); \
1957} while (0)
1958
James Hoganbad50d72016-05-16 12:50:04 +01001959#define read_gc0_index() __read_32bit_gc0_register(0, 0)
1960#define write_gc0_index(val) __write_32bit_gc0_register(0, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001961
James Hoganbad50d72016-05-16 12:50:04 +01001962#define read_gc0_entrylo0() __read_ulong_gc0_register(2, 0)
1963#define write_gc0_entrylo0(val) __write_ulong_gc0_register(2, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001964
James Hoganbad50d72016-05-16 12:50:04 +01001965#define read_gc0_entrylo1() __read_ulong_gc0_register(3, 0)
1966#define write_gc0_entrylo1(val) __write_ulong_gc0_register(3, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001967
James Hoganbad50d72016-05-16 12:50:04 +01001968#define read_gc0_context() __read_ulong_gc0_register(4, 0)
1969#define write_gc0_context(val) __write_ulong_gc0_register(4, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001970
James Hoganbad50d72016-05-16 12:50:04 +01001971#define read_gc0_contextconfig() __read_32bit_gc0_register(4, 1)
1972#define write_gc0_contextconfig(val) __write_32bit_gc0_register(4, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001973
James Hoganbad50d72016-05-16 12:50:04 +01001974#define read_gc0_userlocal() __read_ulong_gc0_register(4, 2)
1975#define write_gc0_userlocal(val) __write_ulong_gc0_register(4, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001976
James Hoganbad50d72016-05-16 12:50:04 +01001977#define read_gc0_xcontextconfig() __read_ulong_gc0_register(4, 3)
1978#define write_gc0_xcontextconfig(val) __write_ulong_gc0_register(4, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001979
James Hoganbad50d72016-05-16 12:50:04 +01001980#define read_gc0_pagemask() __read_32bit_gc0_register(5, 0)
1981#define write_gc0_pagemask(val) __write_32bit_gc0_register(5, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001982
James Hoganbad50d72016-05-16 12:50:04 +01001983#define read_gc0_pagegrain() __read_32bit_gc0_register(5, 1)
1984#define write_gc0_pagegrain(val) __write_32bit_gc0_register(5, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001985
James Hoganbad50d72016-05-16 12:50:04 +01001986#define read_gc0_segctl0() __read_ulong_gc0_register(5, 2)
1987#define write_gc0_segctl0(val) __write_ulong_gc0_register(5, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001988
James Hoganbad50d72016-05-16 12:50:04 +01001989#define read_gc0_segctl1() __read_ulong_gc0_register(5, 3)
1990#define write_gc0_segctl1(val) __write_ulong_gc0_register(5, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001991
James Hoganbad50d72016-05-16 12:50:04 +01001992#define read_gc0_segctl2() __read_ulong_gc0_register(5, 4)
1993#define write_gc0_segctl2(val) __write_ulong_gc0_register(5, 4, val)
James Hogan7eb91112016-05-11 15:50:29 +01001994
James Hoganbad50d72016-05-16 12:50:04 +01001995#define read_gc0_pwbase() __read_ulong_gc0_register(5, 5)
1996#define write_gc0_pwbase(val) __write_ulong_gc0_register(5, 5, val)
James Hogan7eb91112016-05-11 15:50:29 +01001997
James Hoganbad50d72016-05-16 12:50:04 +01001998#define read_gc0_pwfield() __read_ulong_gc0_register(5, 6)
1999#define write_gc0_pwfield(val) __write_ulong_gc0_register(5, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01002000
James Hoganbad50d72016-05-16 12:50:04 +01002001#define read_gc0_pwsize() __read_ulong_gc0_register(5, 7)
2002#define write_gc0_pwsize(val) __write_ulong_gc0_register(5, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002003
James Hoganbad50d72016-05-16 12:50:04 +01002004#define read_gc0_wired() __read_32bit_gc0_register(6, 0)
2005#define write_gc0_wired(val) __write_32bit_gc0_register(6, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002006
James Hoganbad50d72016-05-16 12:50:04 +01002007#define read_gc0_pwctl() __read_32bit_gc0_register(6, 6)
2008#define write_gc0_pwctl(val) __write_32bit_gc0_register(6, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01002009
James Hoganbad50d72016-05-16 12:50:04 +01002010#define read_gc0_hwrena() __read_32bit_gc0_register(7, 0)
2011#define write_gc0_hwrena(val) __write_32bit_gc0_register(7, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002012
James Hoganbad50d72016-05-16 12:50:04 +01002013#define read_gc0_badvaddr() __read_ulong_gc0_register(8, 0)
2014#define write_gc0_badvaddr(val) __write_ulong_gc0_register(8, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002015
James Hoganbad50d72016-05-16 12:50:04 +01002016#define read_gc0_badinstr() __read_32bit_gc0_register(8, 1)
2017#define write_gc0_badinstr(val) __write_32bit_gc0_register(8, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01002018
James Hoganbad50d72016-05-16 12:50:04 +01002019#define read_gc0_badinstrp() __read_32bit_gc0_register(8, 2)
2020#define write_gc0_badinstrp(val) __write_32bit_gc0_register(8, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01002021
James Hoganbad50d72016-05-16 12:50:04 +01002022#define read_gc0_count() __read_32bit_gc0_register(9, 0)
James Hogan7eb91112016-05-11 15:50:29 +01002023
James Hoganbad50d72016-05-16 12:50:04 +01002024#define read_gc0_entryhi() __read_ulong_gc0_register(10, 0)
2025#define write_gc0_entryhi(val) __write_ulong_gc0_register(10, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002026
James Hoganbad50d72016-05-16 12:50:04 +01002027#define read_gc0_compare() __read_32bit_gc0_register(11, 0)
2028#define write_gc0_compare(val) __write_32bit_gc0_register(11, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002029
James Hoganbad50d72016-05-16 12:50:04 +01002030#define read_gc0_status() __read_32bit_gc0_register(12, 0)
2031#define write_gc0_status(val) __write_32bit_gc0_register(12, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002032
James Hoganbad50d72016-05-16 12:50:04 +01002033#define read_gc0_intctl() __read_32bit_gc0_register(12, 1)
2034#define write_gc0_intctl(val) __write_32bit_gc0_register(12, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01002035
James Hoganbad50d72016-05-16 12:50:04 +01002036#define read_gc0_cause() __read_32bit_gc0_register(13, 0)
2037#define write_gc0_cause(val) __write_32bit_gc0_register(13, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002038
James Hoganbad50d72016-05-16 12:50:04 +01002039#define read_gc0_epc() __read_ulong_gc0_register(14, 0)
2040#define write_gc0_epc(val) __write_ulong_gc0_register(14, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002041
James Hogan1f48f9b2017-03-14 10:25:50 +00002042#define read_gc0_prid() __read_32bit_gc0_register(15, 0)
2043
James Hoganbad50d72016-05-16 12:50:04 +01002044#define read_gc0_ebase() __read_32bit_gc0_register(15, 1)
2045#define write_gc0_ebase(val) __write_32bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01002046
James Hoganbad50d72016-05-16 12:50:04 +01002047#define read_gc0_ebase_64() __read_64bit_gc0_register(15, 1)
2048#define write_gc0_ebase_64(val) __write_64bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01002049
James Hoganbad50d72016-05-16 12:50:04 +01002050#define read_gc0_config() __read_32bit_gc0_register(16, 0)
2051#define read_gc0_config1() __read_32bit_gc0_register(16, 1)
2052#define read_gc0_config2() __read_32bit_gc0_register(16, 2)
2053#define read_gc0_config3() __read_32bit_gc0_register(16, 3)
2054#define read_gc0_config4() __read_32bit_gc0_register(16, 4)
2055#define read_gc0_config5() __read_32bit_gc0_register(16, 5)
2056#define read_gc0_config6() __read_32bit_gc0_register(16, 6)
2057#define read_gc0_config7() __read_32bit_gc0_register(16, 7)
2058#define write_gc0_config(val) __write_32bit_gc0_register(16, 0, val)
2059#define write_gc0_config1(val) __write_32bit_gc0_register(16, 1, val)
2060#define write_gc0_config2(val) __write_32bit_gc0_register(16, 2, val)
2061#define write_gc0_config3(val) __write_32bit_gc0_register(16, 3, val)
2062#define write_gc0_config4(val) __write_32bit_gc0_register(16, 4, val)
2063#define write_gc0_config5(val) __write_32bit_gc0_register(16, 5, val)
2064#define write_gc0_config6(val) __write_32bit_gc0_register(16, 6, val)
2065#define write_gc0_config7(val) __write_32bit_gc0_register(16, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002066
James Hoganeb0bab32017-03-14 10:15:12 +00002067#define read_gc0_lladdr() __read_ulong_gc0_register(17, 0)
2068#define write_gc0_lladdr(val) __write_ulong_gc0_register(17, 0, val)
2069
James Hoganbad50d72016-05-16 12:50:04 +01002070#define read_gc0_watchlo0() __read_ulong_gc0_register(18, 0)
2071#define read_gc0_watchlo1() __read_ulong_gc0_register(18, 1)
2072#define read_gc0_watchlo2() __read_ulong_gc0_register(18, 2)
2073#define read_gc0_watchlo3() __read_ulong_gc0_register(18, 3)
2074#define read_gc0_watchlo4() __read_ulong_gc0_register(18, 4)
2075#define read_gc0_watchlo5() __read_ulong_gc0_register(18, 5)
2076#define read_gc0_watchlo6() __read_ulong_gc0_register(18, 6)
2077#define read_gc0_watchlo7() __read_ulong_gc0_register(18, 7)
2078#define write_gc0_watchlo0(val) __write_ulong_gc0_register(18, 0, val)
2079#define write_gc0_watchlo1(val) __write_ulong_gc0_register(18, 1, val)
2080#define write_gc0_watchlo2(val) __write_ulong_gc0_register(18, 2, val)
2081#define write_gc0_watchlo3(val) __write_ulong_gc0_register(18, 3, val)
2082#define write_gc0_watchlo4(val) __write_ulong_gc0_register(18, 4, val)
2083#define write_gc0_watchlo5(val) __write_ulong_gc0_register(18, 5, val)
2084#define write_gc0_watchlo6(val) __write_ulong_gc0_register(18, 6, val)
2085#define write_gc0_watchlo7(val) __write_ulong_gc0_register(18, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002086
James Hoganbad50d72016-05-16 12:50:04 +01002087#define read_gc0_watchhi0() __read_32bit_gc0_register(19, 0)
2088#define read_gc0_watchhi1() __read_32bit_gc0_register(19, 1)
2089#define read_gc0_watchhi2() __read_32bit_gc0_register(19, 2)
2090#define read_gc0_watchhi3() __read_32bit_gc0_register(19, 3)
2091#define read_gc0_watchhi4() __read_32bit_gc0_register(19, 4)
2092#define read_gc0_watchhi5() __read_32bit_gc0_register(19, 5)
2093#define read_gc0_watchhi6() __read_32bit_gc0_register(19, 6)
2094#define read_gc0_watchhi7() __read_32bit_gc0_register(19, 7)
2095#define write_gc0_watchhi0(val) __write_32bit_gc0_register(19, 0, val)
2096#define write_gc0_watchhi1(val) __write_32bit_gc0_register(19, 1, val)
2097#define write_gc0_watchhi2(val) __write_32bit_gc0_register(19, 2, val)
2098#define write_gc0_watchhi3(val) __write_32bit_gc0_register(19, 3, val)
2099#define write_gc0_watchhi4(val) __write_32bit_gc0_register(19, 4, val)
2100#define write_gc0_watchhi5(val) __write_32bit_gc0_register(19, 5, val)
2101#define write_gc0_watchhi6(val) __write_32bit_gc0_register(19, 6, val)
2102#define write_gc0_watchhi7(val) __write_32bit_gc0_register(19, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002103
James Hoganbad50d72016-05-16 12:50:04 +01002104#define read_gc0_xcontext() __read_ulong_gc0_register(20, 0)
2105#define write_gc0_xcontext(val) __write_ulong_gc0_register(20, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002106
James Hoganbad50d72016-05-16 12:50:04 +01002107#define read_gc0_perfctrl0() __read_32bit_gc0_register(25, 0)
2108#define write_gc0_perfctrl0(val) __write_32bit_gc0_register(25, 0, val)
2109#define read_gc0_perfcntr0() __read_32bit_gc0_register(25, 1)
2110#define write_gc0_perfcntr0(val) __write_32bit_gc0_register(25, 1, val)
2111#define read_gc0_perfcntr0_64() __read_64bit_gc0_register(25, 1)
2112#define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register(25, 1, val)
2113#define read_gc0_perfctrl1() __read_32bit_gc0_register(25, 2)
2114#define write_gc0_perfctrl1(val) __write_32bit_gc0_register(25, 2, val)
2115#define read_gc0_perfcntr1() __read_32bit_gc0_register(25, 3)
2116#define write_gc0_perfcntr1(val) __write_32bit_gc0_register(25, 3, val)
2117#define read_gc0_perfcntr1_64() __read_64bit_gc0_register(25, 3)
2118#define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register(25, 3, val)
2119#define read_gc0_perfctrl2() __read_32bit_gc0_register(25, 4)
2120#define write_gc0_perfctrl2(val) __write_32bit_gc0_register(25, 4, val)
2121#define read_gc0_perfcntr2() __read_32bit_gc0_register(25, 5)
2122#define write_gc0_perfcntr2(val) __write_32bit_gc0_register(25, 5, val)
2123#define read_gc0_perfcntr2_64() __read_64bit_gc0_register(25, 5)
2124#define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register(25, 5, val)
2125#define read_gc0_perfctrl3() __read_32bit_gc0_register(25, 6)
2126#define write_gc0_perfctrl3(val) __write_32bit_gc0_register(25, 6, val)
2127#define read_gc0_perfcntr3() __read_32bit_gc0_register(25, 7)
2128#define write_gc0_perfcntr3(val) __write_32bit_gc0_register(25, 7, val)
2129#define read_gc0_perfcntr3_64() __read_64bit_gc0_register(25, 7)
2130#define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register(25, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002131
James Hoganbad50d72016-05-16 12:50:04 +01002132#define read_gc0_errorepc() __read_ulong_gc0_register(30, 0)
2133#define write_gc0_errorepc(val) __write_ulong_gc0_register(30, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002134
James Hoganbad50d72016-05-16 12:50:04 +01002135#define read_gc0_kscratch1() __read_ulong_gc0_register(31, 2)
2136#define read_gc0_kscratch2() __read_ulong_gc0_register(31, 3)
2137#define read_gc0_kscratch3() __read_ulong_gc0_register(31, 4)
2138#define read_gc0_kscratch4() __read_ulong_gc0_register(31, 5)
2139#define read_gc0_kscratch5() __read_ulong_gc0_register(31, 6)
2140#define read_gc0_kscratch6() __read_ulong_gc0_register(31, 7)
2141#define write_gc0_kscratch1(val) __write_ulong_gc0_register(31, 2, val)
2142#define write_gc0_kscratch2(val) __write_ulong_gc0_register(31, 3, val)
2143#define write_gc0_kscratch3(val) __write_ulong_gc0_register(31, 4, val)
2144#define write_gc0_kscratch4(val) __write_ulong_gc0_register(31, 5, val)
2145#define write_gc0_kscratch5(val) __write_ulong_gc0_register(31, 6, val)
2146#define write_gc0_kscratch6(val) __write_ulong_gc0_register(31, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002147
James Hogan7d8a5282017-03-14 10:25:44 +00002148/* Cavium OCTEON (cnMIPS) */
2149#define read_gc0_cvmcount() __read_ulong_gc0_register(9, 6)
2150#define write_gc0_cvmcount(val) __write_ulong_gc0_register(9, 6, val)
2151
2152#define read_gc0_cvmctl() __read_64bit_gc0_register(9, 7)
2153#define write_gc0_cvmctl(val) __write_64bit_gc0_register(9, 7, val)
2154
2155#define read_gc0_cvmmemctl() __read_64bit_gc0_register(11, 7)
2156#define write_gc0_cvmmemctl(val) __write_64bit_gc0_register(11, 7, val)
2157
2158#define read_gc0_cvmmemctl2() __read_64bit_gc0_register(16, 6)
2159#define write_gc0_cvmmemctl2(val) __write_64bit_gc0_register(16, 6, val)
2160
James Hogan7eb91112016-05-11 15:50:29 +01002161/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 * Macros to access the floating point coprocessor control registers
2163 */
Manuel Lauss842dfc12014-11-07 14:13:54 +01002164#define _read_32bit_cp1_register(source, gas_hardfloat) \
Steven J. Hillb9688312013-01-12 23:29:27 +00002165({ \
Ralf Baechlec46a2f02015-07-15 11:48:15 +02002166 unsigned int __res; \
Steven J. Hillb9688312013-01-12 23:29:27 +00002167 \
2168 __asm__ __volatile__( \
2169 " .set push \n" \
2170 " .set reorder \n" \
2171 " # gas fails to assemble cfc1 for some archs, \n" \
2172 " # like Octeon. \n" \
2173 " .set mips1 \n" \
Manuel Lauss842dfc12014-11-07 14:13:54 +01002174 " "STR(gas_hardfloat)" \n" \
Steven J. Hillb9688312013-01-12 23:29:27 +00002175 " cfc1 %0,"STR(source)" \n" \
2176 " .set pop \n" \
2177 : "=r" (__res)); \
2178 __res; \
2179})
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180
James Hogan5e320332015-01-30 15:40:19 +00002181#define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
2182do { \
2183 __asm__ __volatile__( \
2184 " .set push \n" \
2185 " .set reorder \n" \
2186 " "STR(gas_hardfloat)" \n" \
2187 " ctc1 %0,"STR(dest)" \n" \
2188 " .set pop \n" \
2189 : : "r" (val)); \
2190} while (0)
2191
Manuel Lauss842dfc12014-11-07 14:13:54 +01002192#ifdef GAS_HAS_SET_HARDFLOAT
2193#define read_32bit_cp1_register(source) \
2194 _read_32bit_cp1_register(source, .set hardfloat)
James Hogan5e320332015-01-30 15:40:19 +00002195#define write_32bit_cp1_register(dest, val) \
2196 _write_32bit_cp1_register(dest, val, .set hardfloat)
Manuel Lauss842dfc12014-11-07 14:13:54 +01002197#else
2198#define read_32bit_cp1_register(source) \
2199 _read_32bit_cp1_register(source, )
James Hogan5e320332015-01-30 15:40:19 +00002200#define write_32bit_cp1_register(dest, val) \
2201 _write_32bit_cp1_register(dest, val, )
Manuel Lauss842dfc12014-11-07 14:13:54 +01002202#endif
2203
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002204#ifdef HAVE_AS_DSP
2205#define rddsp(mask) \
2206({ \
2207 unsigned int __dspctl; \
2208 \
2209 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002210 " .set push \n" \
2211 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002212 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002213 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002214 : "=r" (__dspctl) \
2215 : "i" (mask)); \
2216 __dspctl; \
2217})
2218
2219#define wrdsp(val, mask) \
2220do { \
2221 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002222 " .set push \n" \
2223 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002224 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002225 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002226 : \
2227 : "r" (val), "i" (mask)); \
2228} while (0)
2229
Florian Fainelli63c2b682013-03-18 15:56:10 +00002230#define mflo0() \
2231({ \
2232 long mflo0; \
2233 __asm__( \
2234 " .set push \n" \
2235 " .set dsp \n" \
2236 " mflo %0, $ac0 \n" \
2237 " .set pop \n" \
2238 : "=r" (mflo0)); \
2239 mflo0; \
2240})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002241
Florian Fainelli63c2b682013-03-18 15:56:10 +00002242#define mflo1() \
2243({ \
2244 long mflo1; \
2245 __asm__( \
2246 " .set push \n" \
2247 " .set dsp \n" \
2248 " mflo %0, $ac1 \n" \
2249 " .set pop \n" \
2250 : "=r" (mflo1)); \
2251 mflo1; \
2252})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002253
Florian Fainelli63c2b682013-03-18 15:56:10 +00002254#define mflo2() \
2255({ \
2256 long mflo2; \
2257 __asm__( \
2258 " .set push \n" \
2259 " .set dsp \n" \
2260 " mflo %0, $ac2 \n" \
2261 " .set pop \n" \
2262 : "=r" (mflo2)); \
2263 mflo2; \
2264})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002265
Florian Fainelli63c2b682013-03-18 15:56:10 +00002266#define mflo3() \
2267({ \
2268 long mflo3; \
2269 __asm__( \
2270 " .set push \n" \
2271 " .set dsp \n" \
2272 " mflo %0, $ac3 \n" \
2273 " .set pop \n" \
2274 : "=r" (mflo3)); \
2275 mflo3; \
2276})
2277
2278#define mfhi0() \
2279({ \
2280 long mfhi0; \
2281 __asm__( \
2282 " .set push \n" \
2283 " .set dsp \n" \
2284 " mfhi %0, $ac0 \n" \
2285 " .set pop \n" \
2286 : "=r" (mfhi0)); \
2287 mfhi0; \
2288})
2289
2290#define mfhi1() \
2291({ \
2292 long mfhi1; \
2293 __asm__( \
2294 " .set push \n" \
2295 " .set dsp \n" \
2296 " mfhi %0, $ac1 \n" \
2297 " .set pop \n" \
2298 : "=r" (mfhi1)); \
2299 mfhi1; \
2300})
2301
2302#define mfhi2() \
2303({ \
2304 long mfhi2; \
2305 __asm__( \
2306 " .set push \n" \
2307 " .set dsp \n" \
2308 " mfhi %0, $ac2 \n" \
2309 " .set pop \n" \
2310 : "=r" (mfhi2)); \
2311 mfhi2; \
2312})
2313
2314#define mfhi3() \
2315({ \
2316 long mfhi3; \
2317 __asm__( \
2318 " .set push \n" \
2319 " .set dsp \n" \
2320 " mfhi %0, $ac3 \n" \
2321 " .set pop \n" \
2322 : "=r" (mfhi3)); \
2323 mfhi3; \
2324})
2325
2326
2327#define mtlo0(x) \
2328({ \
2329 __asm__( \
2330 " .set push \n" \
2331 " .set dsp \n" \
2332 " mtlo %0, $ac0 \n" \
2333 " .set pop \n" \
2334 : \
2335 : "r" (x)); \
2336})
2337
2338#define mtlo1(x) \
2339({ \
2340 __asm__( \
2341 " .set push \n" \
2342 " .set dsp \n" \
2343 " mtlo %0, $ac1 \n" \
2344 " .set pop \n" \
2345 : \
2346 : "r" (x)); \
2347})
2348
2349#define mtlo2(x) \
2350({ \
2351 __asm__( \
2352 " .set push \n" \
2353 " .set dsp \n" \
2354 " mtlo %0, $ac2 \n" \
2355 " .set pop \n" \
2356 : \
2357 : "r" (x)); \
2358})
2359
2360#define mtlo3(x) \
2361({ \
2362 __asm__( \
2363 " .set push \n" \
2364 " .set dsp \n" \
2365 " mtlo %0, $ac3 \n" \
2366 " .set pop \n" \
2367 : \
2368 : "r" (x)); \
2369})
2370
2371#define mthi0(x) \
2372({ \
2373 __asm__( \
2374 " .set push \n" \
2375 " .set dsp \n" \
2376 " mthi %0, $ac0 \n" \
2377 " .set pop \n" \
2378 : \
2379 : "r" (x)); \
2380})
2381
2382#define mthi1(x) \
2383({ \
2384 __asm__( \
2385 " .set push \n" \
2386 " .set dsp \n" \
2387 " mthi %0, $ac1 \n" \
2388 " .set pop \n" \
2389 : \
2390 : "r" (x)); \
2391})
2392
2393#define mthi2(x) \
2394({ \
2395 __asm__( \
2396 " .set push \n" \
2397 " .set dsp \n" \
2398 " mthi %0, $ac2 \n" \
2399 " .set pop \n" \
2400 : \
2401 : "r" (x)); \
2402})
2403
2404#define mthi3(x) \
2405({ \
2406 __asm__( \
2407 " .set push \n" \
2408 " .set dsp \n" \
2409 " mthi %0, $ac3 \n" \
2410 " .set pop \n" \
2411 : \
2412 : "r" (x)); \
2413})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002414
2415#else
2416
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002417#define rddsp(mask) \
2418({ \
2419 unsigned int __res; \
2420 \
2421 __asm__ __volatile__( \
2422 " .set push \n" \
2423 " .set noat \n" \
2424 " # rddsp $1, %x1 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002425 _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \
2426 _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002427 " move %0, $1 \n" \
2428 " .set pop \n" \
2429 : "=r" (__res) \
2430 : "i" (mask)); \
2431 __res; \
2432})
2433
2434#define wrdsp(val, mask) \
2435do { \
2436 __asm__ __volatile__( \
2437 " .set push \n" \
2438 " .set noat \n" \
2439 " move $1, %0 \n" \
2440 " # wrdsp $1, %x1 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002441 _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \
2442 _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002443 " .set pop \n" \
2444 : \
2445 : "r" (val), "i" (mask)); \
2446} while (0)
2447
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002448#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002449({ \
2450 unsigned long __treg; \
2451 \
2452 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002453 " .set push \n" \
2454 " .set noat \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002455 _ASM_INSN_IF_MIPS(0x00000810 | %X1) \
2456 _ASM_INSN32_IF_MM(0x0001007c | %x1) \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002457 " move %0, $1 \n" \
2458 " .set pop \n" \
2459 : "=r" (__treg) \
2460 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002461 __treg; \
2462})
2463
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002464#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002465do { \
2466 __asm__ __volatile__( \
2467 " .set push \n" \
2468 " .set noat \n" \
2469 " move $1, %0 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002470 _ASM_INSN_IF_MIPS(0x00200011 | %X1) \
2471 _ASM_INSN32_IF_MM(0x0001207c | %x1) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002472 " .set pop \n" \
2473 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002474 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002475} while (0)
2476
James Hogan5aadab02016-05-20 23:28:41 +01002477#ifdef CONFIG_CPU_MICROMIPS
2478
2479#define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2480#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2481
2482#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2483#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2484
2485#else /* !CONFIG_CPU_MICROMIPS */
2486
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002487#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2488#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002489
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002490#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2491#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002492
James Hogan5aadab02016-05-20 23:28:41 +01002493#endif /* CONFIG_CPU_MICROMIPS */
2494
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002495#define mflo0() _dsp_mflo(0)
2496#define mflo1() _dsp_mflo(1)
2497#define mflo2() _dsp_mflo(2)
2498#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002499
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002500#define mfhi0() _dsp_mfhi(0)
2501#define mfhi1() _dsp_mfhi(1)
2502#define mfhi2() _dsp_mfhi(2)
2503#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002504
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002505#define mtlo0(x) _dsp_mtlo(x, 0)
2506#define mtlo1(x) _dsp_mtlo(x, 1)
2507#define mtlo2(x) _dsp_mtlo(x, 2)
2508#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002509
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002510#define mthi0(x) _dsp_mthi(x, 0)
2511#define mthi1(x) _dsp_mthi(x, 1)
2512#define mthi2(x) _dsp_mthi(x, 2)
2513#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002514
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002515#endif
2516
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517/*
2518 * TLB operations.
2519 *
2520 * It is responsibility of the caller to take care of any TLB hazards.
2521 */
2522static inline void tlb_probe(void)
2523{
2524 __asm__ __volatile__(
2525 ".set noreorder\n\t"
2526 "tlbp\n\t"
2527 ".set reorder");
2528}
2529
2530static inline void tlb_read(void)
2531{
Marc St-Jean9267a302007-06-14 15:55:31 -06002532#if MIPS34K_MISSED_ITLB_WAR
2533 int res = 0;
2534
2535 __asm__ __volatile__(
2536 " .set push \n"
2537 " .set noreorder \n"
2538 " .set noat \n"
2539 " .set mips32r2 \n"
2540 " .word 0x41610001 # dvpe $1 \n"
2541 " move %0, $1 \n"
2542 " ehb \n"
2543 " .set pop \n"
2544 : "=r" (res));
2545
2546 instruction_hazard();
2547#endif
2548
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 __asm__ __volatile__(
2550 ".set noreorder\n\t"
2551 "tlbr\n\t"
2552 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06002553
2554#if MIPS34K_MISSED_ITLB_WAR
2555 if ((res & _ULCAST_(1)))
2556 __asm__ __volatile__(
2557 " .set push \n"
2558 " .set noreorder \n"
2559 " .set noat \n"
2560 " .set mips32r2 \n"
2561 " .word 0x41600021 # evpe \n"
2562 " ehb \n"
2563 " .set pop \n");
2564#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565}
2566
2567static inline void tlb_write_indexed(void)
2568{
2569 __asm__ __volatile__(
2570 ".set noreorder\n\t"
2571 "tlbwi\n\t"
2572 ".set reorder");
2573}
2574
2575static inline void tlb_write_random(void)
2576{
2577 __asm__ __volatile__(
2578 ".set noreorder\n\t"
2579 "tlbwr\n\t"
2580 ".set reorder");
2581}
2582
James Hoganbad50d72016-05-16 12:50:04 +01002583#ifdef TOOLCHAIN_SUPPORTS_VIRT
2584
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585/*
James Hogan7eb91112016-05-11 15:50:29 +01002586 * Guest TLB operations.
2587 *
2588 * It is responsibility of the caller to take care of any TLB hazards.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 */
James Hogan7eb91112016-05-11 15:50:29 +01002590static inline void guest_tlb_probe(void)
2591{
2592 __asm__ __volatile__(
2593 ".set push\n\t"
2594 ".set noreorder\n\t"
2595 ".set virt\n\t"
2596 "tlbgp\n\t"
2597 ".set pop");
2598}
2599
2600static inline void guest_tlb_read(void)
2601{
2602 __asm__ __volatile__(
2603 ".set push\n\t"
2604 ".set noreorder\n\t"
2605 ".set virt\n\t"
2606 "tlbgr\n\t"
2607 ".set pop");
2608}
2609
2610static inline void guest_tlb_write_indexed(void)
2611{
2612 __asm__ __volatile__(
2613 ".set push\n\t"
2614 ".set noreorder\n\t"
2615 ".set virt\n\t"
2616 "tlbgwi\n\t"
2617 ".set pop");
2618}
2619
2620static inline void guest_tlb_write_random(void)
2621{
2622 __asm__ __volatile__(
2623 ".set push\n\t"
2624 ".set noreorder\n\t"
2625 ".set virt\n\t"
2626 "tlbgwr\n\t"
2627 ".set pop");
2628}
2629
2630/*
2631 * Guest TLB Invalidate Flush
2632 */
2633static inline void guest_tlbinvf(void)
2634{
2635 __asm__ __volatile__(
2636 ".set push\n\t"
2637 ".set noreorder\n\t"
2638 ".set virt\n\t"
2639 "tlbginvf\n\t"
2640 ".set pop");
2641}
2642
James Hoganbad50d72016-05-16 12:50:04 +01002643#else /* TOOLCHAIN_SUPPORTS_VIRT */
2644
2645/*
2646 * Guest TLB operations.
2647 *
2648 * It is responsibility of the caller to take care of any TLB hazards.
2649 */
2650static inline void guest_tlb_probe(void)
2651{
2652 __asm__ __volatile__(
2653 "# tlbgp\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002654 _ASM_INSN_IF_MIPS(0x42000010)
2655 _ASM_INSN32_IF_MM(0x0000017c));
James Hoganbad50d72016-05-16 12:50:04 +01002656}
2657
2658static inline void guest_tlb_read(void)
2659{
2660 __asm__ __volatile__(
2661 "# tlbgr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002662 _ASM_INSN_IF_MIPS(0x42000009)
2663 _ASM_INSN32_IF_MM(0x0000117c));
James Hoganbad50d72016-05-16 12:50:04 +01002664}
2665
2666static inline void guest_tlb_write_indexed(void)
2667{
2668 __asm__ __volatile__(
2669 "# tlbgwi\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002670 _ASM_INSN_IF_MIPS(0x4200000a)
2671 _ASM_INSN32_IF_MM(0x0000217c));
James Hoganbad50d72016-05-16 12:50:04 +01002672}
2673
2674static inline void guest_tlb_write_random(void)
2675{
2676 __asm__ __volatile__(
2677 "# tlbgwr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002678 _ASM_INSN_IF_MIPS(0x4200000e)
2679 _ASM_INSN32_IF_MM(0x0000317c));
James Hoganbad50d72016-05-16 12:50:04 +01002680}
2681
2682/*
2683 * Guest TLB Invalidate Flush
2684 */
2685static inline void guest_tlbinvf(void)
2686{
2687 __asm__ __volatile__(
2688 "# tlbginvf\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002689 _ASM_INSN_IF_MIPS(0x4200000c)
2690 _ASM_INSN32_IF_MM(0x0000517c));
James Hoganbad50d72016-05-16 12:50:04 +01002691}
2692
2693#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
2694
James Hogan7eb91112016-05-11 15:50:29 +01002695/*
2696 * Manipulate bits in a register.
2697 */
2698#define __BUILD_SET_COMMON(name) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002700set_##name(unsigned int set) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002702 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703 \
James Hogan7eb91112016-05-11 15:50:29 +01002704 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002705 new = res | set; \
James Hogan7eb91112016-05-11 15:50:29 +01002706 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 \
2708 return res; \
2709} \
2710 \
2711static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002712clear_##name(unsigned int clear) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002714 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 \
James Hogan7eb91112016-05-11 15:50:29 +01002716 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002717 new = res & ~clear; \
James Hogan7eb91112016-05-11 15:50:29 +01002718 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719 \
2720 return res; \
2721} \
2722 \
2723static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002724change_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002726 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727 \
James Hogan7eb91112016-05-11 15:50:29 +01002728 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002729 new = res & ~change; \
2730 new |= (val & change); \
James Hogan7eb91112016-05-11 15:50:29 +01002731 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 \
2733 return res; \
2734}
2735
James Hogan7eb91112016-05-11 15:50:29 +01002736/*
2737 * Manipulate bits in a c0 register.
2738 */
2739#define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
2740
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741__BUILD_SET_C0(status)
2742__BUILD_SET_C0(cause)
2743__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00002744__BUILD_SET_C0(config5)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00002746__BUILD_SET_C0(intctl)
2747__BUILD_SET_C0(srsmap)
Steven J. Hilla5770df2015-02-19 10:18:52 -06002748__BUILD_SET_C0(pagegrain)
James Hoganf913e9e2016-05-11 15:50:28 +01002749__BUILD_SET_C0(guestctl0)
2750__BUILD_SET_C0(guestctl0ext)
2751__BUILD_SET_C0(guestctl1)
2752__BUILD_SET_C0(guestctl2)
2753__BUILD_SET_C0(guestctl3)
Kevin Cernekee020232f2011-11-16 01:25:44 +00002754__BUILD_SET_C0(brcm_config_0)
2755__BUILD_SET_C0(brcm_bus_pll)
2756__BUILD_SET_C0(brcm_reset)
2757__BUILD_SET_C0(brcm_cmt_intr)
2758__BUILD_SET_C0(brcm_cmt_ctrl)
2759__BUILD_SET_C0(brcm_config)
2760__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761
David Daney45b585c2014-05-28 23:52:10 +02002762/*
James Hogan7eb91112016-05-11 15:50:29 +01002763 * Manipulate bits in a guest c0 register.
2764 */
2765#define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
2766
James Hoganeb0bab32017-03-14 10:15:12 +00002767__BUILD_SET_GC0(wired)
James Hogan7eb91112016-05-11 15:50:29 +01002768__BUILD_SET_GC0(status)
2769__BUILD_SET_GC0(cause)
2770__BUILD_SET_GC0(ebase)
James Hoganeb0bab32017-03-14 10:15:12 +00002771__BUILD_SET_GC0(config1)
James Hogan7eb91112016-05-11 15:50:29 +01002772
2773/*
David Daney45b585c2014-05-28 23:52:10 +02002774 * Return low 10 bits of ebase.
2775 * Note that under KVM (MIPSVZ) this returns vcpu id.
2776 */
2777static inline unsigned int get_ebase_cpunum(void)
2778{
James Hogan37af2f32016-05-11 13:50:49 +01002779 return read_c0_ebase() & MIPS_EBASE_CPUNUM;
David Daney45b585c2014-05-28 23:52:10 +02002780}
2781
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782#endif /* !__ASSEMBLY__ */
2783
2784#endif /* _ASM_MIPSREGS_H */