blob: 417125548bde992fe7f5b7314a654177ca7b8666 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
37#else
38#define _ULCAST_ (unsigned long)
39#endif
40
41/*
42 * Coprocessor 0 register names
43 */
44#define CP0_INDEX $0
45#define CP0_RANDOM $1
46#define CP0_ENTRYLO0 $2
47#define CP0_ENTRYLO1 $3
48#define CP0_CONF $3
49#define CP0_CONTEXT $4
50#define CP0_PAGEMASK $5
51#define CP0_WIRED $6
52#define CP0_INFO $7
53#define CP0_BADVADDR $8
54#define CP0_COUNT $9
55#define CP0_ENTRYHI $10
56#define CP0_COMPARE $11
57#define CP0_STATUS $12
58#define CP0_CAUSE $13
59#define CP0_EPC $14
60#define CP0_PRID $15
61#define CP0_CONFIG $16
62#define CP0_LLADDR $17
63#define CP0_WATCHLO $18
64#define CP0_WATCHHI $19
65#define CP0_XCONTEXT $20
66#define CP0_FRAMEMASK $21
67#define CP0_DIAGNOSTIC $22
68#define CP0_DEBUG $23
69#define CP0_DEPC $24
70#define CP0_PERFORMANCE $25
71#define CP0_ECC $26
72#define CP0_CACHEERR $27
73#define CP0_TAGLO $28
74#define CP0_TAGHI $29
75#define CP0_ERROREPC $30
76#define CP0_DESAVE $31
77
78/*
79 * R4640/R4650 cp0 register names. These registers are listed
80 * here only for completeness; without MMU these CPUs are not useable
81 * by Linux. A future ELKS port might take make Linux run on them
82 * though ...
83 */
84#define CP0_IBASE $0
85#define CP0_IBOUND $1
86#define CP0_DBASE $2
87#define CP0_DBOUND $3
88#define CP0_CALG $17
89#define CP0_IWATCH $18
90#define CP0_DWATCH $19
91
92/*
93 * Coprocessor 0 Set 1 register names
94 */
95#define CP0_S1_DERRADDR0 $26
96#define CP0_S1_DERRADDR1 $27
97#define CP0_S1_INTCONTROL $20
98
99/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000100 * Coprocessor 0 Set 2 register names
101 */
102#define CP0_S2_SRSCTL $12 /* MIPSR2 */
103
104/*
105 * Coprocessor 0 Set 3 register names
106 */
107#define CP0_S3_SRSMAP $12 /* MIPSR2 */
108
109/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 * TX39 Series
111 */
112#define CP0_TX39_CACHE $7
113
114/*
115 * Coprocessor 1 (FPU) register names
116 */
117#define CP1_REVISION $0
118#define CP1_STATUS $31
119
120/*
121 * FPU Status Register Values
122 */
123/*
124 * Status Register Values
125 */
126
Ralf Baechle70342282013-01-22 12:59:30 +0100127#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
128#define FPU_CSR_COND 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
130#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
131#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
132#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
133#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
134#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
135#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
136#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138/*
Shane McDonald95e8f632010-05-06 23:26:57 -0600139 * Bits 18 - 20 of the FPU Status Register will be read as 0,
140 * and should be written as zero.
141 */
142#define FPU_CSR_RSVD 0x001c0000
143
144/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * X the exception cause indicator
146 * E the exception enable
147 * S the sticky/flag bit
148*/
Ralf Baechle70342282013-01-22 12:59:30 +0100149#define FPU_CSR_ALL_X 0x0003f000
150#define FPU_CSR_UNI_X 0x00020000
151#define FPU_CSR_INV_X 0x00010000
152#define FPU_CSR_DIV_X 0x00008000
153#define FPU_CSR_OVF_X 0x00004000
154#define FPU_CSR_UDF_X 0x00002000
155#define FPU_CSR_INE_X 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Ralf Baechle70342282013-01-22 12:59:30 +0100157#define FPU_CSR_ALL_E 0x00000f80
158#define FPU_CSR_INV_E 0x00000800
159#define FPU_CSR_DIV_E 0x00000400
160#define FPU_CSR_OVF_E 0x00000200
161#define FPU_CSR_UDF_E 0x00000100
162#define FPU_CSR_INE_E 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Ralf Baechle70342282013-01-22 12:59:30 +0100164#define FPU_CSR_ALL_S 0x0000007c
165#define FPU_CSR_INV_S 0x00000040
166#define FPU_CSR_DIV_S 0x00000020
167#define FPU_CSR_OVF_S 0x00000010
168#define FPU_CSR_UDF_S 0x00000008
169#define FPU_CSR_INE_S 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Shane McDonald95e8f632010-05-06 23:26:57 -0600171/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
172#define FPU_CSR_RM 0x00000003
Ralf Baechle70342282013-01-22 12:59:30 +0100173#define FPU_CSR_RN 0x0 /* nearest */
174#define FPU_CSR_RZ 0x1 /* towards zero */
175#define FPU_CSR_RU 0x2 /* towards +Infinity */
176#define FPU_CSR_RD 0x3 /* towards -Infinity */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
178
179/*
180 * Values for PageMask register
181 */
182#ifdef CONFIG_CPU_VR41XX
183
184/* Why doesn't stupidity hurt ... */
185
186#define PM_1K 0x00000000
187#define PM_4K 0x00001800
188#define PM_16K 0x00007800
189#define PM_64K 0x0001f800
190#define PM_256K 0x0007f800
191
192#else
193
194#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200195#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200197#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200199#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200201#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200203#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200205#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200207#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define PM_64M 0x07ffe000
209#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900210#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212#endif
213
214/*
215 * Default page size for a given kernel configuration
216 */
217#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100218#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200219#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100220#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100222#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200223#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100224#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100226#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#else
228#error Bad page size configuration!
229#endif
230
David Daneydd794392009-05-27 17:47:43 -0700231/*
232 * Default huge tlb size for a given kernel configuration
233 */
234#ifdef CONFIG_PAGE_SIZE_4KB
235#define PM_HUGE_MASK PM_1M
236#elif defined(CONFIG_PAGE_SIZE_8KB)
237#define PM_HUGE_MASK PM_4M
238#elif defined(CONFIG_PAGE_SIZE_16KB)
239#define PM_HUGE_MASK PM_16M
240#elif defined(CONFIG_PAGE_SIZE_32KB)
241#define PM_HUGE_MASK PM_64M
242#elif defined(CONFIG_PAGE_SIZE_64KB)
243#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200244#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700245#error Bad page size configuration for hugetlbfs!
246#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/*
249 * Values used for computation of new tlb entries
250 */
251#define PL_4K 12
252#define PL_16K 14
253#define PL_64K 16
254#define PL_256K 18
255#define PL_1M 20
256#define PL_4M 22
257#define PL_16M 24
258#define PL_64M 26
259#define PL_256M 28
260
261/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800262 * PageGrain bits
263 */
Ralf Baechle70342282013-01-22 12:59:30 +0100264#define PG_RIE (_ULCAST_(1) << 31)
265#define PG_XIE (_ULCAST_(1) << 30)
266#define PG_ELPA (_ULCAST_(1) << 29)
267#define PG_ESP (_ULCAST_(1) << 28)
David Daney9fe2e9d2010-02-10 15:12:45 -0800268
269/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 * R4x00 interrupt enable / cause bits
271 */
Ralf Baechle70342282013-01-22 12:59:30 +0100272#define IE_SW0 (_ULCAST_(1) << 8)
273#define IE_SW1 (_ULCAST_(1) << 9)
274#define IE_IRQ0 (_ULCAST_(1) << 10)
275#define IE_IRQ1 (_ULCAST_(1) << 11)
276#define IE_IRQ2 (_ULCAST_(1) << 12)
277#define IE_IRQ3 (_ULCAST_(1) << 13)
278#define IE_IRQ4 (_ULCAST_(1) << 14)
279#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281/*
282 * R4x00 interrupt cause bits
283 */
Ralf Baechle70342282013-01-22 12:59:30 +0100284#define C_SW0 (_ULCAST_(1) << 8)
285#define C_SW1 (_ULCAST_(1) << 9)
286#define C_IRQ0 (_ULCAST_(1) << 10)
287#define C_IRQ1 (_ULCAST_(1) << 11)
288#define C_IRQ2 (_ULCAST_(1) << 12)
289#define C_IRQ3 (_ULCAST_(1) << 13)
290#define C_IRQ4 (_ULCAST_(1) << 14)
291#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293/*
294 * Bitfields in the R4xx0 cp0 status register
295 */
296#define ST0_IE 0x00000001
297#define ST0_EXL 0x00000002
298#define ST0_ERL 0x00000004
299#define ST0_KSU 0x00000018
300# define KSU_USER 0x00000010
301# define KSU_SUPERVISOR 0x00000008
302# define KSU_KERNEL 0x00000000
303#define ST0_UX 0x00000020
304#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100305#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306#define ST0_DE 0x00010000
307#define ST0_CE 0x00020000
308
309/*
310 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
311 * cacheops in userspace. This bit exists only on RM7000 and RM9000
312 * processors.
313 */
314#define ST0_CO 0x08000000
315
316/*
317 * Bitfields in the R[23]000 cp0 status register.
318 */
Ralf Baechle70342282013-01-22 12:59:30 +0100319#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320#define ST0_KUC 0x00000002
321#define ST0_IEP 0x00000004
322#define ST0_KUP 0x00000008
323#define ST0_IEO 0x00000010
324#define ST0_KUO 0x00000020
325/* bits 6 & 7 are reserved on R[23]000 */
326#define ST0_ISC 0x00010000
327#define ST0_SWC 0x00020000
328#define ST0_CM 0x00080000
329
330/*
331 * Bits specific to the R4640/R4650
332 */
Ralf Baechle70342282013-01-22 12:59:30 +0100333#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334#define ST0_IL (_ULCAST_(1) << 23)
335#define ST0_DL (_ULCAST_(1) << 24)
336
337/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100338 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000339 */
340#define ST0_MX 0x01000000
341
342/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 * Bitfields in the TX39 family CP0 Configuration Register 3
344 */
345#define TX39_CONF_ICS_SHIFT 19
346#define TX39_CONF_ICS_MASK 0x00380000
Ralf Baechle70342282013-01-22 12:59:30 +0100347#define TX39_CONF_ICS_1KB 0x00000000
348#define TX39_CONF_ICS_2KB 0x00080000
349#define TX39_CONF_ICS_4KB 0x00100000
350#define TX39_CONF_ICS_8KB 0x00180000
351#define TX39_CONF_ICS_16KB 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353#define TX39_CONF_DCS_SHIFT 16
354#define TX39_CONF_DCS_MASK 0x00070000
Ralf Baechle70342282013-01-22 12:59:30 +0100355#define TX39_CONF_DCS_1KB 0x00000000
356#define TX39_CONF_DCS_2KB 0x00010000
357#define TX39_CONF_DCS_4KB 0x00020000
358#define TX39_CONF_DCS_8KB 0x00030000
359#define TX39_CONF_DCS_16KB 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Ralf Baechle70342282013-01-22 12:59:30 +0100361#define TX39_CONF_CWFON 0x00004000
362#define TX39_CONF_WBON 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363#define TX39_CONF_RF_SHIFT 10
364#define TX39_CONF_RF_MASK 0x00000c00
365#define TX39_CONF_DOZE 0x00000200
366#define TX39_CONF_HALT 0x00000100
367#define TX39_CONF_LOCK 0x00000080
368#define TX39_CONF_ICE 0x00000020
369#define TX39_CONF_DCE 0x00000010
370#define TX39_CONF_IRSIZE_SHIFT 2
371#define TX39_CONF_IRSIZE_MASK 0x0000000c
372#define TX39_CONF_DRSIZE_SHIFT 0
373#define TX39_CONF_DRSIZE_MASK 0x00000003
374
375/*
376 * Status register bits available in all MIPS CPUs.
377 */
378#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100379#define STATUSB_IP0 8
380#define STATUSF_IP0 (_ULCAST_(1) << 8)
381#define STATUSB_IP1 9
382#define STATUSF_IP1 (_ULCAST_(1) << 9)
383#define STATUSB_IP2 10
384#define STATUSF_IP2 (_ULCAST_(1) << 10)
385#define STATUSB_IP3 11
386#define STATUSF_IP3 (_ULCAST_(1) << 11)
387#define STATUSB_IP4 12
388#define STATUSF_IP4 (_ULCAST_(1) << 12)
389#define STATUSB_IP5 13
390#define STATUSF_IP5 (_ULCAST_(1) << 13)
391#define STATUSB_IP6 14
392#define STATUSF_IP6 (_ULCAST_(1) << 14)
393#define STATUSB_IP7 15
394#define STATUSF_IP7 (_ULCAST_(1) << 15)
395#define STATUSB_IP8 0
396#define STATUSF_IP8 (_ULCAST_(1) << 0)
397#define STATUSB_IP9 1
398#define STATUSF_IP9 (_ULCAST_(1) << 1)
399#define STATUSB_IP10 2
400#define STATUSF_IP10 (_ULCAST_(1) << 2)
401#define STATUSB_IP11 3
402#define STATUSF_IP11 (_ULCAST_(1) << 3)
403#define STATUSB_IP12 4
404#define STATUSF_IP12 (_ULCAST_(1) << 4)
405#define STATUSB_IP13 5
406#define STATUSF_IP13 (_ULCAST_(1) << 5)
407#define STATUSB_IP14 6
408#define STATUSF_IP14 (_ULCAST_(1) << 6)
409#define STATUSB_IP15 7
410#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700412#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413#define ST0_SR 0x00100000
414#define ST0_TS 0x00200000
415#define ST0_BEV 0x00400000
416#define ST0_RE 0x02000000
417#define ST0_FR 0x04000000
418#define ST0_CU 0xf0000000
419#define ST0_CU0 0x10000000
420#define ST0_CU1 0x20000000
421#define ST0_CU2 0x40000000
422#define ST0_CU3 0x80000000
423#define ST0_XX 0x80000000 /* MIPS IV naming */
424
425/*
David VomLehn010c1082009-12-21 17:49:22 -0800426 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
427 *
428 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
429 */
430#define INTCTLB_IPPCI 26
431#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
432#define INTCTLB_IPTI 29
433#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
434
435/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 * Bitfields and bit numbers in the coprocessor 0 cause register.
437 *
438 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
439 */
Ralf Baechle70342282013-01-22 12:59:30 +0100440#define CAUSEB_EXCCODE 2
441#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
442#define CAUSEB_IP 8
443#define CAUSEF_IP (_ULCAST_(255) << 8)
444#define CAUSEB_IP0 8
445#define CAUSEF_IP0 (_ULCAST_(1) << 8)
446#define CAUSEB_IP1 9
447#define CAUSEF_IP1 (_ULCAST_(1) << 9)
448#define CAUSEB_IP2 10
449#define CAUSEF_IP2 (_ULCAST_(1) << 10)
450#define CAUSEB_IP3 11
451#define CAUSEF_IP3 (_ULCAST_(1) << 11)
452#define CAUSEB_IP4 12
453#define CAUSEF_IP4 (_ULCAST_(1) << 12)
454#define CAUSEB_IP5 13
455#define CAUSEF_IP5 (_ULCAST_(1) << 13)
456#define CAUSEB_IP6 14
457#define CAUSEF_IP6 (_ULCAST_(1) << 14)
458#define CAUSEB_IP7 15
459#define CAUSEF_IP7 (_ULCAST_(1) << 15)
460#define CAUSEB_IV 23
461#define CAUSEF_IV (_ULCAST_(1) << 23)
462#define CAUSEB_PCI 26
463#define CAUSEF_PCI (_ULCAST_(1) << 26)
464#define CAUSEB_CE 28
465#define CAUSEF_CE (_ULCAST_(3) << 28)
466#define CAUSEB_TI 30
467#define CAUSEF_TI (_ULCAST_(1) << 30)
468#define CAUSEB_BD 31
469#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471/*
472 * Bits in the coprocessor 0 config register.
473 */
474/* Generic bits. */
475#define CONF_CM_CACHABLE_NO_WA 0
476#define CONF_CM_CACHABLE_WA 1
477#define CONF_CM_UNCACHED 2
478#define CONF_CM_CACHABLE_NONCOHERENT 3
479#define CONF_CM_CACHABLE_CE 4
480#define CONF_CM_CACHABLE_COW 5
481#define CONF_CM_CACHABLE_CUW 6
482#define CONF_CM_CACHABLE_ACCELERATED 7
483#define CONF_CM_CMASK 7
484#define CONF_BE (_ULCAST_(1) << 15)
485
486/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100487#define CONF_CU (_ULCAST_(1) << 3)
488#define CONF_DB (_ULCAST_(1) << 4)
489#define CONF_IB (_ULCAST_(1) << 5)
490#define CONF_DC (_ULCAST_(7) << 6)
491#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492#define CONF_EB (_ULCAST_(1) << 13)
493#define CONF_EM (_ULCAST_(1) << 14)
494#define CONF_SM (_ULCAST_(1) << 16)
495#define CONF_SC (_ULCAST_(1) << 17)
496#define CONF_EW (_ULCAST_(3) << 18)
497#define CONF_EP (_ULCAST_(15)<< 24)
498#define CONF_EC (_ULCAST_(7) << 28)
499#define CONF_CM (_ULCAST_(1) << 31)
500
Ralf Baechle70342282013-01-22 12:59:30 +0100501/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502#define R4K_CONF_SW (_ULCAST_(1) << 20)
503#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000504#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Ralf Baechle70342282013-01-22 12:59:30 +0100506/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507#define R5K_CONF_SE (_ULCAST_(1) << 12)
508#define R5K_CONF_SS (_ULCAST_(3) << 20)
509
Ralf Baechle70342282013-01-22 12:59:30 +0100510/* Bits specific to the RM7000. */
511#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000512#define RM7K_CONF_TE (_ULCAST_(1) << 12)
513#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
514#define RM7K_CONF_TC (_ULCAST_(1) << 17)
515#define RM7K_CONF_SI (_ULCAST_(3) << 20)
516#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000517
Ralf Baechle70342282013-01-22 12:59:30 +0100518/* Bits specific to the R10000. */
519#define R10K_CONF_DN (_ULCAST_(3) << 3)
520#define R10K_CONF_CT (_ULCAST_(1) << 5)
521#define R10K_CONF_PE (_ULCAST_(1) << 6)
522#define R10K_CONF_PM (_ULCAST_(3) << 7)
523#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524#define R10K_CONF_SB (_ULCAST_(1) << 13)
525#define R10K_CONF_SK (_ULCAST_(1) << 14)
526#define R10K_CONF_SS (_ULCAST_(7) << 16)
527#define R10K_CONF_SC (_ULCAST_(7) << 19)
528#define R10K_CONF_DC (_ULCAST_(7) << 26)
529#define R10K_CONF_IC (_ULCAST_(7) << 29)
530
Ralf Baechle70342282013-01-22 12:59:30 +0100531/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900533#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900534#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535#define VR41_CONF_M16 (_ULCAST_(1) << 20)
536#define VR41_CONF_AD (_ULCAST_(1) << 23)
537
Ralf Baechle70342282013-01-22 12:59:30 +0100538/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
540#define R30XX_CONF_REV (_ULCAST_(1) << 22)
541#define R30XX_CONF_AC (_ULCAST_(1) << 23)
542#define R30XX_CONF_RF (_ULCAST_(1) << 24)
543#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
544#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
545#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
546#define R30XX_CONF_SB (_ULCAST_(1) << 30)
547#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
548
549/* Bits specific to the TX49. */
550#define TX49_CONF_DC (_ULCAST_(1) << 16)
551#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
552#define TX49_CONF_HALT (_ULCAST_(1) << 18)
553#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
554
Ralf Baechle70342282013-01-22 12:59:30 +0100555/* Bits specific to the MIPS32/64 PRA. */
556#define MIPS_CONF_MT (_ULCAST_(7) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557#define MIPS_CONF_AR (_ULCAST_(7) << 10)
558#define MIPS_CONF_AT (_ULCAST_(3) << 13)
559#define MIPS_CONF_M (_ULCAST_(1) << 31)
560
561/*
Ralf Baechle41943182005-05-05 16:45:59 +0000562 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
563 */
Ralf Baechle70342282013-01-22 12:59:30 +0100564#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
565#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
566#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
567#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
568#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
569#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
570#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000571#define MIPS_CONF1_DA_SHF 7
572#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100573#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000574#define MIPS_CONF1_DL_SHF 10
575#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000576#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000577#define MIPS_CONF1_DS_SHF 13
578#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000579#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000580#define MIPS_CONF1_IA_SHF 16
581#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000582#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000583#define MIPS_CONF1_IL_SHF 19
584#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000585#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000586#define MIPS_CONF1_IS_SHF 22
587#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000588#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000589#define MIPS_CONF1_TLBS_SHIFT (25)
590#define MIPS_CONF1_TLBS_SIZE (6)
591#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000592
Ralf Baechle70342282013-01-22 12:59:30 +0100593#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
594#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
595#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000596#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
597#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
598#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
599#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
600#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
601
Ralf Baechle70342282013-01-22 12:59:30 +0100602#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
603#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
604#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000605#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100606#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
607#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
608#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
609#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000610#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
611#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000612#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500613#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500614#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100615#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000616#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000617#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000618#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
619#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
620#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100621#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000622#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
623#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
624#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
625#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
626#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
627#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
628#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000629
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000630#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800631#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000632#define MIPS_CONF4_FTLBSETS_SHIFT (0)
633#define MIPS_CONF4_FTLBSETS_SHIFT (0)
634#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
635#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
636#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
637#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
638/* bits 10:8 in FTLB-only configurations */
639#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
640/* bits 12:8 in VTLB-FTLB only configurations */
641#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800642#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
643#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000644#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
645#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
646#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << 16)
647#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
648#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
649#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
650#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
651#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800652
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200653#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
654#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
655#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
656#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
657#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
658#define MIPS_CONF5_K (_ULCAST_(1) << 30)
659
Steven J. Hill006a8512012-06-26 04:11:03 +0000660#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000661/* proAptiv FTLB on/off bit */
662#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Steven J. Hill006a8512012-06-26 04:11:03 +0000663
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100664#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
665
Marc St-Jean9267a302007-06-14 15:55:31 -0600666#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
667
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000668#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
669#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
670
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000671/* EntryHI bit definition */
672#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
Marc St-Jean9267a302007-06-14 15:55:31 -0600673
Paul Burton4dd8ee52014-01-15 10:31:47 +0000674/* CMGCRBase bit definitions */
675#define MIPS_CMGCRB_BASE 11
676#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
677
Ralf Baechle41943182005-05-05 16:45:59 +0000678/*
679 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
680 */
681#define MIPS_FPIR_S (_ULCAST_(1) << 16)
682#define MIPS_FPIR_D (_ULCAST_(1) << 17)
683#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
684#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
685#define MIPS_FPIR_W (_ULCAST_(1) << 20)
686#define MIPS_FPIR_L (_ULCAST_(1) << 21)
687#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
688
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000689/*
690 * Bits in the MIPS32 Memory Segmentation registers.
691 */
692#define MIPS_SEGCFG_PA_SHIFT 9
693#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
694#define MIPS_SEGCFG_AM_SHIFT 4
695#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
696#define MIPS_SEGCFG_EU_SHIFT 3
697#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
698#define MIPS_SEGCFG_C_SHIFT 0
699#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
700
701#define MIPS_SEGCFG_UUSK _ULCAST_(7)
702#define MIPS_SEGCFG_USK _ULCAST_(5)
703#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
704#define MIPS_SEGCFG_MUSK _ULCAST_(3)
705#define MIPS_SEGCFG_MSK _ULCAST_(2)
706#define MIPS_SEGCFG_MK _ULCAST_(1)
707#define MIPS_SEGCFG_UK _ULCAST_(0)
708
Markos Chandras87d08bc2014-07-14 10:14:04 +0100709#define MIPS_PWFIELD_GDI_SHIFT 24
710#define MIPS_PWFIELD_GDI_MASK 0x3f000000
711#define MIPS_PWFIELD_UDI_SHIFT 18
712#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
713#define MIPS_PWFIELD_MDI_SHIFT 12
714#define MIPS_PWFIELD_MDI_MASK 0x0003f000
715#define MIPS_PWFIELD_PTI_SHIFT 6
716#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
717#define MIPS_PWFIELD_PTEI_SHIFT 0
718#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
719
720#define MIPS_PWSIZE_GDW_SHIFT 24
721#define MIPS_PWSIZE_GDW_MASK 0x3f000000
722#define MIPS_PWSIZE_UDW_SHIFT 18
723#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
724#define MIPS_PWSIZE_MDW_SHIFT 12
725#define MIPS_PWSIZE_MDW_MASK 0x0003f000
726#define MIPS_PWSIZE_PTW_SHIFT 6
727#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
728#define MIPS_PWSIZE_PTEW_SHIFT 0
729#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
730
731#define MIPS_PWCTL_PWEN_SHIFT 31
732#define MIPS_PWCTL_PWEN_MASK 0x80000000
733#define MIPS_PWCTL_DPH_SHIFT 7
734#define MIPS_PWCTL_DPH_MASK 0x00000080
735#define MIPS_PWCTL_HUGEPG_SHIFT 6
736#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
737#define MIPS_PWCTL_PSN_SHIFT 0
738#define MIPS_PWCTL_PSN_MASK 0x0000003f
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740#ifndef __ASSEMBLY__
741
742/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200743 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600744 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200745#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
746 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600747#define get_isa16_mode(x) ((x) & 0x1)
748#define msk_isa16_mode(x) ((x) & ~0x1)
749#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200750#else
751#define get_isa16_mode(x) 0
752#define msk_isa16_mode(x) (x)
753#define set_isa16_mode(x) do { } while(0)
754#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600755
756/*
757 * microMIPS instructions can be 16-bit or 32-bit in length. This
758 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
759 */
760static inline int mm_insn_16bit(u16 insn)
761{
762 u16 opcode = (insn >> 10) & 0x7;
763
764 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
765}
766
767/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +0000768 * TLB Invalidate Flush
769 */
770static inline void tlbinvf(void)
771{
772 __asm__ __volatile__(
773 ".set push\n\t"
774 ".set noreorder\n\t"
775 ".word 0x42000004\n\t" /* tlbinvf */
776 ".set pop");
777}
778
779
780/*
Ralf Baechle70342282013-01-22 12:59:30 +0100781 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
783 * performance counter number encoded into bits 1 ... 5 of the instruction.
784 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
785 * disassembler these will look like an access to sel 0 or 1.
786 */
787#define read_r10k_perf_cntr(counter) \
788({ \
789 unsigned int __res; \
790 __asm__ __volatile__( \
791 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100792 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 : "i" (counter)); \
794 \
Ralf Baechle70342282013-01-22 12:59:30 +0100795 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796})
797
Ralf Baechle70342282013-01-22 12:59:30 +0100798#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799do { \
800 __asm__ __volatile__( \
801 "mtpc\t%0, %1" \
802 : \
803 : "r" (val), "i" (counter)); \
804} while (0)
805
806#define read_r10k_perf_event(counter) \
807({ \
808 unsigned int __res; \
809 __asm__ __volatile__( \
810 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100811 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 : "i" (counter)); \
813 \
Ralf Baechle70342282013-01-22 12:59:30 +0100814 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815})
816
Ralf Baechle70342282013-01-22 12:59:30 +0100817#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818do { \
819 __asm__ __volatile__( \
820 "mtps\t%0, %1" \
821 : \
822 : "r" (val), "i" (counter)); \
823} while (0)
824
825
826/*
827 * Macros to access the system control coprocessor
828 */
829
830#define __read_32bit_c0_register(source, sel) \
831({ int __res; \
832 if (sel == 0) \
833 __asm__ __volatile__( \
834 "mfc0\t%0, " #source "\n\t" \
835 : "=r" (__res)); \
836 else \
837 __asm__ __volatile__( \
838 ".set\tmips32\n\t" \
839 "mfc0\t%0, " #source ", " #sel "\n\t" \
840 ".set\tmips0\n\t" \
841 : "=r" (__res)); \
842 __res; \
843})
844
845#define __read_64bit_c0_register(source, sel) \
846({ unsigned long long __res; \
847 if (sizeof(unsigned long) == 4) \
848 __res = __read_64bit_c0_split(source, sel); \
849 else if (sel == 0) \
850 __asm__ __volatile__( \
851 ".set\tmips3\n\t" \
852 "dmfc0\t%0, " #source "\n\t" \
853 ".set\tmips0" \
854 : "=r" (__res)); \
855 else \
856 __asm__ __volatile__( \
857 ".set\tmips64\n\t" \
858 "dmfc0\t%0, " #source ", " #sel "\n\t" \
859 ".set\tmips0" \
860 : "=r" (__res)); \
861 __res; \
862})
863
864#define __write_32bit_c0_register(register, sel, value) \
865do { \
866 if (sel == 0) \
867 __asm__ __volatile__( \
868 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000869 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 else \
871 __asm__ __volatile__( \
872 ".set\tmips32\n\t" \
873 "mtc0\t%z0, " #register ", " #sel "\n\t" \
874 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000875 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876} while (0)
877
878#define __write_64bit_c0_register(register, sel, value) \
879do { \
880 if (sizeof(unsigned long) == 4) \
881 __write_64bit_c0_split(register, sel, value); \
882 else if (sel == 0) \
883 __asm__ __volatile__( \
884 ".set\tmips3\n\t" \
885 "dmtc0\t%z0, " #register "\n\t" \
886 ".set\tmips0" \
887 : : "Jr" (value)); \
888 else \
889 __asm__ __volatile__( \
890 ".set\tmips64\n\t" \
891 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
892 ".set\tmips0" \
893 : : "Jr" (value)); \
894} while (0)
895
896#define __read_ulong_c0_register(reg, sel) \
897 ((sizeof(unsigned long) == 4) ? \
898 (unsigned long) __read_32bit_c0_register(reg, sel) : \
899 (unsigned long) __read_64bit_c0_register(reg, sel))
900
901#define __write_ulong_c0_register(reg, sel, val) \
902do { \
903 if (sizeof(unsigned long) == 4) \
904 __write_32bit_c0_register(reg, sel, val); \
905 else \
906 __write_64bit_c0_register(reg, sel, val); \
907} while (0)
908
909/*
910 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
911 */
912#define __read_32bit_c0_ctrl_register(source) \
913({ int __res; \
914 __asm__ __volatile__( \
915 "cfc0\t%0, " #source "\n\t" \
916 : "=r" (__res)); \
917 __res; \
918})
919
920#define __write_32bit_c0_ctrl_register(register, value) \
921do { \
922 __asm__ __volatile__( \
923 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000924 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925} while (0)
926
927/*
928 * These versions are only needed for systems with more than 38 bits of
929 * physical address space running the 32-bit kernel. That's none atm :-)
930 */
931#define __read_64bit_c0_split(source, sel) \
932({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900933 unsigned long long __val; \
934 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900936 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 if (sel == 0) \
938 __asm__ __volatile__( \
939 ".set\tmips64\n\t" \
940 "dmfc0\t%M0, " #source "\n\t" \
941 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200942 "dsra\t%M0, %M0, 32\n\t" \
943 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900945 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 else \
947 __asm__ __volatile__( \
948 ".set\tmips64\n\t" \
949 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
950 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200951 "dsra\t%M0, %M0, 32\n\t" \
952 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900954 : "=r" (__val)); \
955 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900957 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958})
959
960#define __write_64bit_c0_split(source, sel, val) \
961do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900962 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900964 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 if (sel == 0) \
966 __asm__ __volatile__( \
967 ".set\tmips64\n\t" \
968 "dsll\t%L0, %L0, 32\n\t" \
969 "dsrl\t%L0, %L0, 32\n\t" \
970 "dsll\t%M0, %M0, 32\n\t" \
971 "or\t%L0, %L0, %M0\n\t" \
972 "dmtc0\t%L0, " #source "\n\t" \
973 ".set\tmips0" \
974 : : "r" (val)); \
975 else \
976 __asm__ __volatile__( \
977 ".set\tmips64\n\t" \
978 "dsll\t%L0, %L0, 32\n\t" \
979 "dsrl\t%L0, %L0, 32\n\t" \
980 "dsll\t%M0, %M0, 32\n\t" \
981 "or\t%L0, %L0, %M0\n\t" \
982 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
983 ".set\tmips0" \
984 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900985 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986} while (0)
987
988#define read_c0_index() __read_32bit_c0_register($0, 0)
989#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
990
Ralf Baechle272bace2008-05-26 09:35:47 +0100991#define read_c0_random() __read_32bit_c0_register($1, 0)
992#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
995#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
996
997#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
998#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
999
1000#define read_c0_conf() __read_32bit_c0_register($3, 0)
1001#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1002
1003#define read_c0_context() __read_ulong_c0_register($4, 0)
1004#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1005
Ralf Baechlea3692022007-07-10 17:33:02 +01001006#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001007#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1010#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1011
David Daney9fe2e9d2010-02-10 15:12:45 -08001012#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001013#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015#define read_c0_wired() __read_32bit_c0_register($6, 0)
1016#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1017
1018#define read_c0_info() __read_32bit_c0_register($7, 0)
1019
Ralf Baechle70342282013-01-22 12:59:30 +01001020#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1022
Ralf Baechle15c4f672006-03-29 18:51:06 +01001023#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1024#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1025
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026#define read_c0_count() __read_32bit_c0_register($9, 0)
1027#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1028
Pete Popovbdf21b12005-07-14 17:47:57 +00001029#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1030#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1031
1032#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1033#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1036#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1037
1038#define read_c0_compare() __read_32bit_c0_register($11, 0)
1039#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1040
Pete Popovbdf21b12005-07-14 17:47:57 +00001041#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1042#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1043
1044#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1045#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb6336482014-05-23 16:29:44 +02001048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1050
1051#define read_c0_cause() __read_32bit_c0_register($13, 0)
1052#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1053
1054#define read_c0_epc() __read_ulong_c0_register($14, 0)
1055#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1056
1057#define read_c0_prid() __read_32bit_c0_register($15, 0)
1058
Paul Burton4dd8ee52014-01-15 10:31:47 +00001059#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061#define read_c0_config() __read_32bit_c0_register($16, 0)
1062#define read_c0_config1() __read_32bit_c0_register($16, 1)
1063#define read_c0_config2() __read_32bit_c0_register($16, 2)
1064#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001065#define read_c0_config4() __read_32bit_c0_register($16, 4)
1066#define read_c0_config5() __read_32bit_c0_register($16, 5)
1067#define read_c0_config6() __read_32bit_c0_register($16, 6)
1068#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1070#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1071#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1072#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001073#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1074#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1075#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1076#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001079 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 */
1081#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1082#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1083#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1084#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1085#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1086#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1087#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1088#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1089#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1090#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1091#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1092#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1093#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1094#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1095#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1096#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1097
1098/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001099 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 */
1101#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1102#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1103#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1104#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1105#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1106#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1107#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1108#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1109
1110#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1111#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1112#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1113#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1114#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1115#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1116#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1117#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1118
1119#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1120#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1121
1122#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1123#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1124
1125#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001126#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128#define read_c0_diag() __read_32bit_c0_register($22, 0)
1129#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1130
1131#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1132#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1133
1134#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1135#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1136
1137#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1138#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1139
1140#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1141#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1142
1143#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1144#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1145
1146#define read_c0_debug() __read_32bit_c0_register($23, 0)
1147#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1148
1149#define read_c0_depc() __read_ulong_c0_register($24, 0)
1150#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1151
1152/*
1153 * MIPS32 / MIPS64 performance counters
1154 */
1155#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001156#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001158#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001159#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1160#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001162#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001164#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001165#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1166#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001168#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001170#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001171#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1172#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001174#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001176#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001177#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1178#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1181#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1182
1183#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001184#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
1186#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1187
1188#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001189#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
1191#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1192#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1193
Ralf Baechle41c594a2006-04-05 09:45:45 +01001194#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1195#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1196
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001197#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1198#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1199
1200#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1201#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1202
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1204#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1205
1206#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1207#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1208
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001209/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001210#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001211#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1212
1213#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1214#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1215
1216#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1217#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1218
1219#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1220#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1221
Ralf Baechle21a151d2007-10-11 23:46:15 +01001222#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001223#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1224
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001225/* MIPSR3 */
1226#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1227#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1228
1229#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1230#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1231
1232#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1233#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001234
Markos Chandras87d08bc2014-07-14 10:14:04 +01001235/* Hardware Page Table Walker */
1236#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1237#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1238
1239#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1240#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1241
1242#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1243#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1244
1245#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1246#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1247
David Daneyed918c22008-12-11 15:33:24 -08001248/* Cavium OCTEON (cnMIPS) */
1249#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1250#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1251
1252#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1253#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1254
1255#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001256#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001257/*
Ralf Baechle70342282013-01-22 12:59:30 +01001258 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001259 * 64 bits wide.
1260 */
1261#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1262#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1263
1264#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1265#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1266
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001267/* BMIPS3300 */
1268#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1269#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1270
1271#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1272#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1273
1274#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1275#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1276
Kevin Cernekee020232f2011-11-16 01:25:44 +00001277/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001278#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1279#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1280
1281#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1282#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1283
1284#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1285#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1286
1287#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1288#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1289
1290#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1291#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1292
1293/* BMIPS5000 */
1294#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1295#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1296
1297#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1298#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1299
1300#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1301#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1302
1303#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1304#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1305
1306#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1307#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1308
1309#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1310#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312/*
1313 * Macros to access the floating point coprocessor control registers
1314 */
Steven J. Hillb9688312013-01-12 23:29:27 +00001315#define read_32bit_cp1_register(source) \
1316({ \
1317 int __res; \
1318 \
1319 __asm__ __volatile__( \
1320 " .set push \n" \
1321 " .set reorder \n" \
1322 " # gas fails to assemble cfc1 for some archs, \n" \
1323 " # like Octeon. \n" \
1324 " .set mips1 \n" \
1325 " cfc1 %0,"STR(source)" \n" \
1326 " .set pop \n" \
1327 : "=r" (__res)); \
1328 __res; \
1329})
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001331#ifdef HAVE_AS_DSP
1332#define rddsp(mask) \
1333({ \
1334 unsigned int __dspctl; \
1335 \
1336 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001337 " .set push \n" \
1338 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001339 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001340 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001341 : "=r" (__dspctl) \
1342 : "i" (mask)); \
1343 __dspctl; \
1344})
1345
1346#define wrdsp(val, mask) \
1347do { \
1348 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001349 " .set push \n" \
1350 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001351 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001352 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001353 : \
1354 : "r" (val), "i" (mask)); \
1355} while (0)
1356
Florian Fainelli63c2b682013-03-18 15:56:10 +00001357#define mflo0() \
1358({ \
1359 long mflo0; \
1360 __asm__( \
1361 " .set push \n" \
1362 " .set dsp \n" \
1363 " mflo %0, $ac0 \n" \
1364 " .set pop \n" \
1365 : "=r" (mflo0)); \
1366 mflo0; \
1367})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001368
Florian Fainelli63c2b682013-03-18 15:56:10 +00001369#define mflo1() \
1370({ \
1371 long mflo1; \
1372 __asm__( \
1373 " .set push \n" \
1374 " .set dsp \n" \
1375 " mflo %0, $ac1 \n" \
1376 " .set pop \n" \
1377 : "=r" (mflo1)); \
1378 mflo1; \
1379})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001380
Florian Fainelli63c2b682013-03-18 15:56:10 +00001381#define mflo2() \
1382({ \
1383 long mflo2; \
1384 __asm__( \
1385 " .set push \n" \
1386 " .set dsp \n" \
1387 " mflo %0, $ac2 \n" \
1388 " .set pop \n" \
1389 : "=r" (mflo2)); \
1390 mflo2; \
1391})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001392
Florian Fainelli63c2b682013-03-18 15:56:10 +00001393#define mflo3() \
1394({ \
1395 long mflo3; \
1396 __asm__( \
1397 " .set push \n" \
1398 " .set dsp \n" \
1399 " mflo %0, $ac3 \n" \
1400 " .set pop \n" \
1401 : "=r" (mflo3)); \
1402 mflo3; \
1403})
1404
1405#define mfhi0() \
1406({ \
1407 long mfhi0; \
1408 __asm__( \
1409 " .set push \n" \
1410 " .set dsp \n" \
1411 " mfhi %0, $ac0 \n" \
1412 " .set pop \n" \
1413 : "=r" (mfhi0)); \
1414 mfhi0; \
1415})
1416
1417#define mfhi1() \
1418({ \
1419 long mfhi1; \
1420 __asm__( \
1421 " .set push \n" \
1422 " .set dsp \n" \
1423 " mfhi %0, $ac1 \n" \
1424 " .set pop \n" \
1425 : "=r" (mfhi1)); \
1426 mfhi1; \
1427})
1428
1429#define mfhi2() \
1430({ \
1431 long mfhi2; \
1432 __asm__( \
1433 " .set push \n" \
1434 " .set dsp \n" \
1435 " mfhi %0, $ac2 \n" \
1436 " .set pop \n" \
1437 : "=r" (mfhi2)); \
1438 mfhi2; \
1439})
1440
1441#define mfhi3() \
1442({ \
1443 long mfhi3; \
1444 __asm__( \
1445 " .set push \n" \
1446 " .set dsp \n" \
1447 " mfhi %0, $ac3 \n" \
1448 " .set pop \n" \
1449 : "=r" (mfhi3)); \
1450 mfhi3; \
1451})
1452
1453
1454#define mtlo0(x) \
1455({ \
1456 __asm__( \
1457 " .set push \n" \
1458 " .set dsp \n" \
1459 " mtlo %0, $ac0 \n" \
1460 " .set pop \n" \
1461 : \
1462 : "r" (x)); \
1463})
1464
1465#define mtlo1(x) \
1466({ \
1467 __asm__( \
1468 " .set push \n" \
1469 " .set dsp \n" \
1470 " mtlo %0, $ac1 \n" \
1471 " .set pop \n" \
1472 : \
1473 : "r" (x)); \
1474})
1475
1476#define mtlo2(x) \
1477({ \
1478 __asm__( \
1479 " .set push \n" \
1480 " .set dsp \n" \
1481 " mtlo %0, $ac2 \n" \
1482 " .set pop \n" \
1483 : \
1484 : "r" (x)); \
1485})
1486
1487#define mtlo3(x) \
1488({ \
1489 __asm__( \
1490 " .set push \n" \
1491 " .set dsp \n" \
1492 " mtlo %0, $ac3 \n" \
1493 " .set pop \n" \
1494 : \
1495 : "r" (x)); \
1496})
1497
1498#define mthi0(x) \
1499({ \
1500 __asm__( \
1501 " .set push \n" \
1502 " .set dsp \n" \
1503 " mthi %0, $ac0 \n" \
1504 " .set pop \n" \
1505 : \
1506 : "r" (x)); \
1507})
1508
1509#define mthi1(x) \
1510({ \
1511 __asm__( \
1512 " .set push \n" \
1513 " .set dsp \n" \
1514 " mthi %0, $ac1 \n" \
1515 " .set pop \n" \
1516 : \
1517 : "r" (x)); \
1518})
1519
1520#define mthi2(x) \
1521({ \
1522 __asm__( \
1523 " .set push \n" \
1524 " .set dsp \n" \
1525 " mthi %0, $ac2 \n" \
1526 " .set pop \n" \
1527 : \
1528 : "r" (x)); \
1529})
1530
1531#define mthi3(x) \
1532({ \
1533 __asm__( \
1534 " .set push \n" \
1535 " .set dsp \n" \
1536 " mthi %0, $ac3 \n" \
1537 " .set pop \n" \
1538 : \
1539 : "r" (x)); \
1540})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001541
1542#else
1543
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001544#ifdef CONFIG_CPU_MICROMIPS
1545#define rddsp(mask) \
1546({ \
1547 unsigned int __res; \
1548 \
1549 __asm__ __volatile__( \
1550 " .set push \n" \
1551 " .set noat \n" \
1552 " # rddsp $1, %x1 \n" \
1553 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1554 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1555 " move %0, $1 \n" \
1556 " .set pop \n" \
1557 : "=r" (__res) \
1558 : "i" (mask)); \
1559 __res; \
1560})
1561
1562#define wrdsp(val, mask) \
1563do { \
1564 __asm__ __volatile__( \
1565 " .set push \n" \
1566 " .set noat \n" \
1567 " move $1, %0 \n" \
1568 " # wrdsp $1, %x1 \n" \
1569 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1570 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1571 " .set pop \n" \
1572 : \
1573 : "r" (val), "i" (mask)); \
1574} while (0)
1575
1576#define _umips_dsp_mfxxx(ins) \
1577({ \
1578 unsigned long __treg; \
1579 \
1580 __asm__ __volatile__( \
1581 " .set push \n" \
1582 " .set noat \n" \
1583 " .hword 0x0001 \n" \
1584 " .hword %x1 \n" \
1585 " move %0, $1 \n" \
1586 " .set pop \n" \
1587 : "=r" (__treg) \
1588 : "i" (ins)); \
1589 __treg; \
1590})
1591
1592#define _umips_dsp_mtxxx(val, ins) \
1593do { \
1594 __asm__ __volatile__( \
1595 " .set push \n" \
1596 " .set noat \n" \
1597 " move $1, %0 \n" \
1598 " .hword 0x0001 \n" \
1599 " .hword %x1 \n" \
1600 " .set pop \n" \
1601 : \
1602 : "r" (val), "i" (ins)); \
1603} while (0)
1604
1605#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1606#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1607
1608#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1609#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1610
1611#define mflo0() _umips_dsp_mflo(0)
1612#define mflo1() _umips_dsp_mflo(1)
1613#define mflo2() _umips_dsp_mflo(2)
1614#define mflo3() _umips_dsp_mflo(3)
1615
1616#define mfhi0() _umips_dsp_mfhi(0)
1617#define mfhi1() _umips_dsp_mfhi(1)
1618#define mfhi2() _umips_dsp_mfhi(2)
1619#define mfhi3() _umips_dsp_mfhi(3)
1620
1621#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1622#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1623#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1624#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1625
1626#define mthi0(x) _umips_dsp_mthi(x, 0)
1627#define mthi1(x) _umips_dsp_mthi(x, 1)
1628#define mthi2(x) _umips_dsp_mthi(x, 2)
1629#define mthi3(x) _umips_dsp_mthi(x, 3)
1630
1631#else /* !CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001632#define rddsp(mask) \
1633({ \
1634 unsigned int __res; \
1635 \
1636 __asm__ __volatile__( \
1637 " .set push \n" \
1638 " .set noat \n" \
1639 " # rddsp $1, %x1 \n" \
1640 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1641 " move %0, $1 \n" \
1642 " .set pop \n" \
1643 : "=r" (__res) \
1644 : "i" (mask)); \
1645 __res; \
1646})
1647
1648#define wrdsp(val, mask) \
1649do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001650 __asm__ __volatile__( \
1651 " .set push \n" \
1652 " .set noat \n" \
1653 " move $1, %0 \n" \
1654 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00001655 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001656 " .set pop \n" \
1657 : \
1658 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001659} while (0)
1660
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001661#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001662({ \
1663 unsigned long __treg; \
1664 \
1665 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001666 " .set push \n" \
1667 " .set noat \n" \
1668 " .word (0x00000810 | %1) \n" \
1669 " move %0, $1 \n" \
1670 " .set pop \n" \
1671 : "=r" (__treg) \
1672 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001673 __treg; \
1674})
1675
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001676#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001677do { \
1678 __asm__ __volatile__( \
1679 " .set push \n" \
1680 " .set noat \n" \
1681 " move $1, %0 \n" \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001682 " .word (0x00200011 | %1) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001683 " .set pop \n" \
1684 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001685 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001686} while (0)
1687
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001688#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1689#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001690
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001691#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1692#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001693
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001694#define mflo0() _dsp_mflo(0)
1695#define mflo1() _dsp_mflo(1)
1696#define mflo2() _dsp_mflo(2)
1697#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001698
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001699#define mfhi0() _dsp_mfhi(0)
1700#define mfhi1() _dsp_mfhi(1)
1701#define mfhi2() _dsp_mfhi(2)
1702#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001703
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001704#define mtlo0(x) _dsp_mtlo(x, 0)
1705#define mtlo1(x) _dsp_mtlo(x, 1)
1706#define mtlo2(x) _dsp_mtlo(x, 2)
1707#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001708
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001709#define mthi0(x) _dsp_mthi(x, 0)
1710#define mthi1(x) _dsp_mthi(x, 1)
1711#define mthi2(x) _dsp_mthi(x, 2)
1712#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001713
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001714#endif /* CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001715#endif
1716
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717/*
1718 * TLB operations.
1719 *
1720 * It is responsibility of the caller to take care of any TLB hazards.
1721 */
1722static inline void tlb_probe(void)
1723{
1724 __asm__ __volatile__(
1725 ".set noreorder\n\t"
1726 "tlbp\n\t"
1727 ".set reorder");
1728}
1729
1730static inline void tlb_read(void)
1731{
Marc St-Jean9267a302007-06-14 15:55:31 -06001732#if MIPS34K_MISSED_ITLB_WAR
1733 int res = 0;
1734
1735 __asm__ __volatile__(
1736 " .set push \n"
1737 " .set noreorder \n"
1738 " .set noat \n"
1739 " .set mips32r2 \n"
1740 " .word 0x41610001 # dvpe $1 \n"
1741 " move %0, $1 \n"
1742 " ehb \n"
1743 " .set pop \n"
1744 : "=r" (res));
1745
1746 instruction_hazard();
1747#endif
1748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 __asm__ __volatile__(
1750 ".set noreorder\n\t"
1751 "tlbr\n\t"
1752 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06001753
1754#if MIPS34K_MISSED_ITLB_WAR
1755 if ((res & _ULCAST_(1)))
1756 __asm__ __volatile__(
1757 " .set push \n"
1758 " .set noreorder \n"
1759 " .set noat \n"
1760 " .set mips32r2 \n"
1761 " .word 0x41600021 # evpe \n"
1762 " ehb \n"
1763 " .set pop \n");
1764#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765}
1766
1767static inline void tlb_write_indexed(void)
1768{
1769 __asm__ __volatile__(
1770 ".set noreorder\n\t"
1771 "tlbwi\n\t"
1772 ".set reorder");
1773}
1774
1775static inline void tlb_write_random(void)
1776{
1777 __asm__ __volatile__(
1778 ".set noreorder\n\t"
1779 "tlbwr\n\t"
1780 ".set reorder");
1781}
1782
1783/*
1784 * Manipulate bits in a c0 register.
1785 */
1786#define __BUILD_SET_C0(name) \
1787static inline unsigned int \
1788set_c0_##name(unsigned int set) \
1789{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001790 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 \
1792 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001793 new = res | set; \
1794 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 \
1796 return res; \
1797} \
1798 \
1799static inline unsigned int \
1800clear_c0_##name(unsigned int clear) \
1801{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001802 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 \
1804 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001805 new = res & ~clear; \
1806 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 \
1808 return res; \
1809} \
1810 \
1811static inline unsigned int \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001812change_c0_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001814 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 \
1816 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001817 new = res & ~change; \
1818 new |= (val & change); \
1819 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 \
1821 return res; \
1822}
1823
1824__BUILD_SET_C0(status)
1825__BUILD_SET_C0(cause)
1826__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00001827__BUILD_SET_C0(config5)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001829__BUILD_SET_C0(intctl)
1830__BUILD_SET_C0(srsmap)
Kevin Cernekee020232f2011-11-16 01:25:44 +00001831__BUILD_SET_C0(brcm_config_0)
1832__BUILD_SET_C0(brcm_bus_pll)
1833__BUILD_SET_C0(brcm_reset)
1834__BUILD_SET_C0(brcm_cmt_intr)
1835__BUILD_SET_C0(brcm_cmt_ctrl)
1836__BUILD_SET_C0(brcm_config)
1837__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
David Daney45b585c2014-05-28 23:52:10 +02001839/*
1840 * Return low 10 bits of ebase.
1841 * Note that under KVM (MIPSVZ) this returns vcpu id.
1842 */
1843static inline unsigned int get_ebase_cpunum(void)
1844{
1845 return read_c0_ebase() & 0x3ff;
1846}
1847
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848#endif /* !__ASSEMBLY__ */
1849
1850#endif /* _ASM_MIPSREGS_H */