blob: c6b8f96b80f96330370be98c7d4a66769de3bbcd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
Qais Yousef87c99202013-12-09 09:49:45 +000017#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060019#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21/*
22 * The following macros are especially useful for __asm__
23 * inline assembler.
24 */
25#ifndef __STR
26#define __STR(x) #x
27#endif
28#ifndef STR
29#define STR(x) __STR(x)
30#endif
31
32/*
33 * Configure language
34 */
35#ifdef __ASSEMBLY__
36#define _ULCAST_
James Hoganf359a112017-03-14 10:15:09 +000037#define _U64CAST_
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#else
39#define _ULCAST_ (unsigned long)
James Hoganf359a112017-03-14 10:15:09 +000040#define _U64CAST_ (u64)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#endif
42
43/*
44 * Coprocessor 0 register names
45 */
46#define CP0_INDEX $0
47#define CP0_RANDOM $1
48#define CP0_ENTRYLO0 $2
49#define CP0_ENTRYLO1 $3
50#define CP0_CONF $3
51#define CP0_CONTEXT $4
52#define CP0_PAGEMASK $5
Matt Redfearn5c33f8b2016-05-18 17:12:35 +010053#define CP0_SEGCTL0 $5, 2
54#define CP0_SEGCTL1 $5, 3
55#define CP0_SEGCTL2 $5, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define CP0_WIRED $6
57#define CP0_INFO $7
James Hoganaff565a2016-06-15 19:29:52 +010058#define CP0_HWRENA $7
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define CP0_BADVADDR $8
Paul Burton609cf6f2015-09-22 11:12:11 -070060#define CP0_BADINSTR $8, 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define CP0_COUNT $9
62#define CP0_ENTRYHI $10
James Hoganf913e9e2016-05-11 15:50:28 +010063#define CP0_GUESTCTL1 $10, 4
64#define CP0_GUESTCTL2 $10, 5
65#define CP0_GUESTCTL3 $10, 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define CP0_COMPARE $11
James Hoganf913e9e2016-05-11 15:50:28 +010067#define CP0_GUESTCTL0EXT $11, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define CP0_STATUS $12
James Hoganf913e9e2016-05-11 15:50:28 +010069#define CP0_GUESTCTL0 $12, 6
70#define CP0_GTOFFSET $12, 7
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define CP0_CAUSE $13
72#define CP0_EPC $14
73#define CP0_PRID $15
Paul Burton609cf6f2015-09-22 11:12:11 -070074#define CP0_EBASE $15, 1
75#define CP0_CMGCRBASE $15, 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define CP0_CONFIG $16
James Hogan195cee92015-11-10 17:06:37 +000077#define CP0_CONFIG3 $16, 3
78#define CP0_CONFIG5 $16, 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define CP0_LLADDR $17
80#define CP0_WATCHLO $18
81#define CP0_WATCHHI $19
82#define CP0_XCONTEXT $20
83#define CP0_FRAMEMASK $21
84#define CP0_DIAGNOSTIC $22
85#define CP0_DEBUG $23
86#define CP0_DEPC $24
87#define CP0_PERFORMANCE $25
88#define CP0_ECC $26
89#define CP0_CACHEERR $27
90#define CP0_TAGLO $28
91#define CP0_TAGHI $29
92#define CP0_ERROREPC $30
93#define CP0_DESAVE $31
94
95/*
96 * R4640/R4650 cp0 register names. These registers are listed
97 * here only for completeness; without MMU these CPUs are not useable
98 * by Linux. A future ELKS port might take make Linux run on them
99 * though ...
100 */
101#define CP0_IBASE $0
102#define CP0_IBOUND $1
103#define CP0_DBASE $2
104#define CP0_DBOUND $3
105#define CP0_CALG $17
106#define CP0_IWATCH $18
107#define CP0_DWATCH $19
108
109/*
110 * Coprocessor 0 Set 1 register names
111 */
112#define CP0_S1_DERRADDR0 $26
113#define CP0_S1_DERRADDR1 $27
114#define CP0_S1_INTCONTROL $20
115
116/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +0000117 * Coprocessor 0 Set 2 register names
118 */
119#define CP0_S2_SRSCTL $12 /* MIPSR2 */
120
121/*
122 * Coprocessor 0 Set 3 register names
123 */
124#define CP0_S3_SRSMAP $12 /* MIPSR2 */
125
126/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 * TX39 Series
128 */
129#define CP0_TX39_CACHE $7
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
James Hoganbae637a2015-07-15 16:17:47 +0100132/* Generic EntryLo bit definitions */
133#define ENTRYLO_G (_ULCAST_(1) << 0)
134#define ENTRYLO_V (_ULCAST_(1) << 1)
135#define ENTRYLO_D (_ULCAST_(1) << 2)
136#define ENTRYLO_C_SHIFT 3
137#define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT)
138
139/* R3000 EntryLo bit definitions */
140#define R3K_ENTRYLO_G (_ULCAST_(1) << 8)
141#define R3K_ENTRYLO_V (_ULCAST_(1) << 9)
142#define R3K_ENTRYLO_D (_ULCAST_(1) << 10)
143#define R3K_ENTRYLO_N (_ULCAST_(1) << 11)
144
145/* MIPS32/64 EntryLo bit definitions */
Paul Burtonc69567282015-09-22 11:42:51 -0700146#define MIPS_ENTRYLO_PFN_SHIFT 6
147#define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2))
148#define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1))
James Hoganbae637a2015-07-15 16:17:47 +0100149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150/*
151 * Values for PageMask register
152 */
153#ifdef CONFIG_CPU_VR41XX
154
155/* Why doesn't stupidity hurt ... */
156
157#define PM_1K 0x00000000
158#define PM_4K 0x00001800
159#define PM_16K 0x00007800
160#define PM_64K 0x0001f800
161#define PM_256K 0x0007f800
162
163#else
164
165#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200166#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200168#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200170#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200172#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200174#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200176#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200178#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#define PM_64M 0x07ffe000
180#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900181#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183#endif
184
185/*
186 * Default page size for a given kernel configuration
187 */
188#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100189#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200190#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100191#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100193#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200194#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100195#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100197#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#else
199#error Bad page size configuration!
200#endif
201
David Daneydd794392009-05-27 17:47:43 -0700202/*
203 * Default huge tlb size for a given kernel configuration
204 */
205#ifdef CONFIG_PAGE_SIZE_4KB
206#define PM_HUGE_MASK PM_1M
207#elif defined(CONFIG_PAGE_SIZE_8KB)
208#define PM_HUGE_MASK PM_4M
209#elif defined(CONFIG_PAGE_SIZE_16KB)
210#define PM_HUGE_MASK PM_16M
211#elif defined(CONFIG_PAGE_SIZE_32KB)
212#define PM_HUGE_MASK PM_64M
213#elif defined(CONFIG_PAGE_SIZE_64KB)
214#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200215#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700216#error Bad page size configuration for hugetlbfs!
217#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219/*
Paul Burton10313982016-11-12 01:26:07 +0000220 * Wired register bits
221 */
James Hoganeb0bab32017-03-14 10:15:12 +0000222#define MIPSR6_WIRED_LIMIT_SHIFT 16
223#define MIPSR6_WIRED_LIMIT (_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT)
224#define MIPSR6_WIRED_WIRED_SHIFT 0
225#define MIPSR6_WIRED_WIRED (_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT)
Paul Burton10313982016-11-12 01:26:07 +0000226
227/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 * Values used for computation of new tlb entries
229 */
230#define PL_4K 12
231#define PL_16K 14
232#define PL_64K 16
233#define PL_256K 18
234#define PL_1M 20
235#define PL_4M 22
236#define PL_16M 24
237#define PL_64M 26
238#define PL_256M 28
239
240/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800241 * PageGrain bits
242 */
Ralf Baechle70342282013-01-22 12:59:30 +0100243#define PG_RIE (_ULCAST_(1) << 31)
244#define PG_XIE (_ULCAST_(1) << 30)
245#define PG_ELPA (_ULCAST_(1) << 29)
246#define PG_ESP (_ULCAST_(1) << 28)
Leonid Yegoshin6575b1d2014-07-15 14:09:57 +0100247#define PG_IEC (_ULCAST_(1) << 27)
David Daney9fe2e9d2010-02-10 15:12:45 -0800248
James Hoganbae637a2015-07-15 16:17:47 +0100249/* MIPS32/64 EntryHI bit definitions */
250#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
James Hogan9b5c3392016-05-06 14:36:19 +0100251#define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8)
252#define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0)
James Hoganbae637a2015-07-15 16:17:47 +0100253
David Daney9fe2e9d2010-02-10 15:12:45 -0800254/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * R4x00 interrupt enable / cause bits
256 */
Ralf Baechle70342282013-01-22 12:59:30 +0100257#define IE_SW0 (_ULCAST_(1) << 8)
258#define IE_SW1 (_ULCAST_(1) << 9)
259#define IE_IRQ0 (_ULCAST_(1) << 10)
260#define IE_IRQ1 (_ULCAST_(1) << 11)
261#define IE_IRQ2 (_ULCAST_(1) << 12)
262#define IE_IRQ3 (_ULCAST_(1) << 13)
263#define IE_IRQ4 (_ULCAST_(1) << 14)
264#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266/*
267 * R4x00 interrupt cause bits
268 */
Ralf Baechle70342282013-01-22 12:59:30 +0100269#define C_SW0 (_ULCAST_(1) << 8)
270#define C_SW1 (_ULCAST_(1) << 9)
271#define C_IRQ0 (_ULCAST_(1) << 10)
272#define C_IRQ1 (_ULCAST_(1) << 11)
273#define C_IRQ2 (_ULCAST_(1) << 12)
274#define C_IRQ3 (_ULCAST_(1) << 13)
275#define C_IRQ4 (_ULCAST_(1) << 14)
276#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278/*
279 * Bitfields in the R4xx0 cp0 status register
280 */
281#define ST0_IE 0x00000001
282#define ST0_EXL 0x00000002
283#define ST0_ERL 0x00000004
284#define ST0_KSU 0x00000018
285# define KSU_USER 0x00000010
286# define KSU_SUPERVISOR 0x00000008
287# define KSU_KERNEL 0x00000000
288#define ST0_UX 0x00000020
289#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100290#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291#define ST0_DE 0x00010000
292#define ST0_CE 0x00020000
293
294/*
295 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
296 * cacheops in userspace. This bit exists only on RM7000 and RM9000
297 * processors.
298 */
299#define ST0_CO 0x08000000
300
301/*
302 * Bitfields in the R[23]000 cp0 status register.
303 */
Ralf Baechle70342282013-01-22 12:59:30 +0100304#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define ST0_KUC 0x00000002
306#define ST0_IEP 0x00000004
307#define ST0_KUP 0x00000008
308#define ST0_IEO 0x00000010
309#define ST0_KUO 0x00000020
310/* bits 6 & 7 are reserved on R[23]000 */
311#define ST0_ISC 0x00010000
312#define ST0_SWC 0x00020000
313#define ST0_CM 0x00080000
314
315/*
316 * Bits specific to the R4640/R4650
317 */
Ralf Baechle70342282013-01-22 12:59:30 +0100318#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319#define ST0_IL (_ULCAST_(1) << 23)
320#define ST0_DL (_ULCAST_(1) << 24)
321
322/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100323 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000324 */
325#define ST0_MX 0x01000000
326
327/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 * Status register bits available in all MIPS CPUs.
329 */
330#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100331#define STATUSB_IP0 8
332#define STATUSF_IP0 (_ULCAST_(1) << 8)
333#define STATUSB_IP1 9
334#define STATUSF_IP1 (_ULCAST_(1) << 9)
335#define STATUSB_IP2 10
336#define STATUSF_IP2 (_ULCAST_(1) << 10)
337#define STATUSB_IP3 11
338#define STATUSF_IP3 (_ULCAST_(1) << 11)
339#define STATUSB_IP4 12
340#define STATUSF_IP4 (_ULCAST_(1) << 12)
341#define STATUSB_IP5 13
342#define STATUSF_IP5 (_ULCAST_(1) << 13)
343#define STATUSB_IP6 14
344#define STATUSF_IP6 (_ULCAST_(1) << 14)
345#define STATUSB_IP7 15
346#define STATUSF_IP7 (_ULCAST_(1) << 15)
347#define STATUSB_IP8 0
348#define STATUSF_IP8 (_ULCAST_(1) << 0)
349#define STATUSB_IP9 1
350#define STATUSF_IP9 (_ULCAST_(1) << 1)
351#define STATUSB_IP10 2
352#define STATUSF_IP10 (_ULCAST_(1) << 2)
353#define STATUSB_IP11 3
354#define STATUSF_IP11 (_ULCAST_(1) << 3)
355#define STATUSB_IP12 4
356#define STATUSF_IP12 (_ULCAST_(1) << 4)
357#define STATUSB_IP13 5
358#define STATUSF_IP13 (_ULCAST_(1) << 5)
359#define STATUSB_IP14 6
360#define STATUSF_IP14 (_ULCAST_(1) << 6)
361#define STATUSB_IP15 7
362#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700364#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365#define ST0_SR 0x00100000
366#define ST0_TS 0x00200000
367#define ST0_BEV 0x00400000
368#define ST0_RE 0x02000000
369#define ST0_FR 0x04000000
370#define ST0_CU 0xf0000000
371#define ST0_CU0 0x10000000
372#define ST0_CU1 0x20000000
373#define ST0_CU2 0x40000000
374#define ST0_CU3 0x80000000
375#define ST0_XX 0x80000000 /* MIPS IV naming */
376
377/*
David VomLehn010c1082009-12-21 17:49:22 -0800378 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
David VomLehn010c1082009-12-21 17:49:22 -0800379 */
James Hogan9323f842015-01-29 11:14:06 +0000380#define INTCTLB_IPFDC 23
381#define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC)
David VomLehn010c1082009-12-21 17:49:22 -0800382#define INTCTLB_IPPCI 26
383#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
384#define INTCTLB_IPTI 29
385#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
386
387/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 * Bitfields and bit numbers in the coprocessor 0 cause register.
389 *
390 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
391 */
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100392#define CAUSEB_EXCCODE 2
393#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
394#define CAUSEB_IP 8
395#define CAUSEF_IP (_ULCAST_(255) << 8)
Ralf Baechle70342282013-01-22 12:59:30 +0100396#define CAUSEB_IP0 8
397#define CAUSEF_IP0 (_ULCAST_(1) << 8)
398#define CAUSEB_IP1 9
399#define CAUSEF_IP1 (_ULCAST_(1) << 9)
400#define CAUSEB_IP2 10
401#define CAUSEF_IP2 (_ULCAST_(1) << 10)
402#define CAUSEB_IP3 11
403#define CAUSEF_IP3 (_ULCAST_(1) << 11)
404#define CAUSEB_IP4 12
405#define CAUSEF_IP4 (_ULCAST_(1) << 12)
406#define CAUSEB_IP5 13
407#define CAUSEF_IP5 (_ULCAST_(1) << 13)
408#define CAUSEB_IP6 14
409#define CAUSEF_IP6 (_ULCAST_(1) << 14)
410#define CAUSEB_IP7 15
411#define CAUSEF_IP7 (_ULCAST_(1) << 15)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100412#define CAUSEB_FDCI 21
413#define CAUSEF_FDCI (_ULCAST_(1) << 21)
James Hogane233c732016-03-01 22:19:38 +0000414#define CAUSEB_WP 22
415#define CAUSEF_WP (_ULCAST_(1) << 22)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100416#define CAUSEB_IV 23
417#define CAUSEF_IV (_ULCAST_(1) << 23)
418#define CAUSEB_PCI 26
419#define CAUSEF_PCI (_ULCAST_(1) << 26)
James Hogan9fd4af62015-12-16 23:49:28 +0000420#define CAUSEB_DC 27
421#define CAUSEF_DC (_ULCAST_(1) << 27)
Maciej W. Rozycki10545332015-04-03 23:23:56 +0100422#define CAUSEB_CE 28
423#define CAUSEF_CE (_ULCAST_(3) << 28)
424#define CAUSEB_TI 30
425#define CAUSEF_TI (_ULCAST_(1) << 30)
426#define CAUSEB_BD 31
427#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429/*
James Hogan16d100db2015-12-16 23:49:33 +0000430 * Cause.ExcCode trap codes.
431 */
432#define EXCCODE_INT 0 /* Interrupt pending */
433#define EXCCODE_MOD 1 /* TLB modified fault */
434#define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */
435#define EXCCODE_TLBS 3 /* TLB miss on a store */
436#define EXCCODE_ADEL 4 /* Address error on a load or ifetch */
437#define EXCCODE_ADES 5 /* Address error on a store */
438#define EXCCODE_IBE 6 /* Bus error on an ifetch */
439#define EXCCODE_DBE 7 /* Bus error on a load or store */
440#define EXCCODE_SYS 8 /* System call */
441#define EXCCODE_BP 9 /* Breakpoint */
442#define EXCCODE_RI 10 /* Reserved instruction exception */
443#define EXCCODE_CPU 11 /* Coprocessor unusable */
444#define EXCCODE_OV 12 /* Arithmetic overflow */
445#define EXCCODE_TR 13 /* Trap instruction */
James Hogan16d100db2015-12-16 23:49:33 +0000446#define EXCCODE_MSAFPE 14 /* MSA floating point exception */
447#define EXCCODE_FPE 15 /* Floating point exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000448#define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */
449#define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */
James Hogan16d100db2015-12-16 23:49:33 +0000450#define EXCCODE_MSADIS 21 /* MSA disabled exception */
James Hogan044c9bb2015-12-16 23:49:34 +0000451#define EXCCODE_MDMX 22 /* MDMX unusable exception */
James Hogan16d100db2015-12-16 23:49:33 +0000452#define EXCCODE_WATCH 23 /* Watch address reference */
James Hogan044c9bb2015-12-16 23:49:34 +0000453#define EXCCODE_MCHECK 24 /* Machine check */
454#define EXCCODE_THREAD 25 /* Thread exceptions (MT) */
455#define EXCCODE_DSPDIS 26 /* DSP disabled exception */
456#define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */
457
458/* Implementation specific trap codes used by MIPS cores */
459#define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */
James Hogan16d100db2015-12-16 23:49:33 +0000460
461/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 * Bits in the coprocessor 0 config register.
463 */
464/* Generic bits. */
465#define CONF_CM_CACHABLE_NO_WA 0
466#define CONF_CM_CACHABLE_WA 1
467#define CONF_CM_UNCACHED 2
468#define CONF_CM_CACHABLE_NONCOHERENT 3
469#define CONF_CM_CACHABLE_CE 4
470#define CONF_CM_CACHABLE_COW 5
471#define CONF_CM_CACHABLE_CUW 6
472#define CONF_CM_CACHABLE_ACCELERATED 7
473#define CONF_CM_CMASK 7
474#define CONF_BE (_ULCAST_(1) << 15)
475
476/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100477#define CONF_CU (_ULCAST_(1) << 3)
478#define CONF_DB (_ULCAST_(1) << 4)
479#define CONF_IB (_ULCAST_(1) << 5)
480#define CONF_DC (_ULCAST_(7) << 6)
481#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482#define CONF_EB (_ULCAST_(1) << 13)
483#define CONF_EM (_ULCAST_(1) << 14)
484#define CONF_SM (_ULCAST_(1) << 16)
485#define CONF_SC (_ULCAST_(1) << 17)
486#define CONF_EW (_ULCAST_(3) << 18)
487#define CONF_EP (_ULCAST_(15)<< 24)
488#define CONF_EC (_ULCAST_(7) << 28)
489#define CONF_CM (_ULCAST_(1) << 31)
490
Ralf Baechle70342282013-01-22 12:59:30 +0100491/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492#define R4K_CONF_SW (_ULCAST_(1) << 20)
493#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000494#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Ralf Baechle70342282013-01-22 12:59:30 +0100496/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497#define R5K_CONF_SE (_ULCAST_(1) << 12)
498#define R5K_CONF_SS (_ULCAST_(3) << 20)
499
Ralf Baechle70342282013-01-22 12:59:30 +0100500/* Bits specific to the RM7000. */
501#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000502#define RM7K_CONF_TE (_ULCAST_(1) << 12)
503#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
504#define RM7K_CONF_TC (_ULCAST_(1) << 17)
505#define RM7K_CONF_SI (_ULCAST_(3) << 20)
506#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000507
Ralf Baechle70342282013-01-22 12:59:30 +0100508/* Bits specific to the R10000. */
509#define R10K_CONF_DN (_ULCAST_(3) << 3)
510#define R10K_CONF_CT (_ULCAST_(1) << 5)
511#define R10K_CONF_PE (_ULCAST_(1) << 6)
512#define R10K_CONF_PM (_ULCAST_(3) << 7)
513#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514#define R10K_CONF_SB (_ULCAST_(1) << 13)
515#define R10K_CONF_SK (_ULCAST_(1) << 14)
516#define R10K_CONF_SS (_ULCAST_(7) << 16)
517#define R10K_CONF_SC (_ULCAST_(7) << 19)
518#define R10K_CONF_DC (_ULCAST_(7) << 26)
519#define R10K_CONF_IC (_ULCAST_(7) << 29)
520
Ralf Baechle70342282013-01-22 12:59:30 +0100521/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900523#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900524#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525#define VR41_CONF_M16 (_ULCAST_(1) << 20)
526#define VR41_CONF_AD (_ULCAST_(1) << 23)
527
Ralf Baechle70342282013-01-22 12:59:30 +0100528/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
530#define R30XX_CONF_REV (_ULCAST_(1) << 22)
531#define R30XX_CONF_AC (_ULCAST_(1) << 23)
532#define R30XX_CONF_RF (_ULCAST_(1) << 24)
533#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
534#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
535#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
536#define R30XX_CONF_SB (_ULCAST_(1) << 30)
537#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
538
539/* Bits specific to the TX49. */
540#define TX49_CONF_DC (_ULCAST_(1) << 16)
541#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
542#define TX49_CONF_HALT (_ULCAST_(1) << 18)
543#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
544
Ralf Baechle70342282013-01-22 12:59:30 +0100545/* Bits specific to the MIPS32/64 PRA. */
James Hogan4b34bca2016-06-15 19:29:59 +0100546#define MIPS_CONF_VI (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100547#define MIPS_CONF_MT (_ULCAST_(7) << 7)
James Hogan2f6f3132015-09-17 17:49:20 +0100548#define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7)
549#define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550#define MIPS_CONF_AR (_ULCAST_(7) << 10)
551#define MIPS_CONF_AT (_ULCAST_(3) << 13)
552#define MIPS_CONF_M (_ULCAST_(1) << 31)
553
554/*
Ralf Baechle41943182005-05-05 16:45:59 +0000555 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
556 */
Ralf Baechle70342282013-01-22 12:59:30 +0100557#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
558#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
559#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
560#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
561#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
562#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
563#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000564#define MIPS_CONF1_DA_SHF 7
565#define MIPS_CONF1_DA_SZ 3
Ralf Baechle70342282013-01-22 12:59:30 +0100566#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000567#define MIPS_CONF1_DL_SHF 10
568#define MIPS_CONF1_DL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000569#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000570#define MIPS_CONF1_DS_SHF 13
571#define MIPS_CONF1_DS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000572#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000573#define MIPS_CONF1_IA_SHF 16
574#define MIPS_CONF1_IA_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000575#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000576#define MIPS_CONF1_IL_SHF 19
577#define MIPS_CONF1_IL_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000578#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
Paul Burton20a8d5d2014-01-15 10:31:46 +0000579#define MIPS_CONF1_IS_SHF 22
580#define MIPS_CONF1_IS_SZ 3
Ralf Baechle41943182005-05-05 16:45:59 +0000581#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000582#define MIPS_CONF1_TLBS_SHIFT (25)
583#define MIPS_CONF1_TLBS_SIZE (6)
584#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000585
Ralf Baechle70342282013-01-22 12:59:30 +0100586#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
587#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
588#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000589#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
590#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
591#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
592#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
593#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
594
Ralf Baechle70342282013-01-22 12:59:30 +0100595#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
596#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
597#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000598#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100599#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
600#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
601#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
602#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000603#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
604#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000605#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500606#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500607#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100608#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000609#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000610#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000611#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
612#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
613#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100614#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000615#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
616#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
617#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
618#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
619#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
620#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
621#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000622
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000623#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800624#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000625#define MIPS_CONF4_FTLBSETS_SHIFT (0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000626#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
627#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
628#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
629#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
630/* bits 10:8 in FTLB-only configurations */
631#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
632/* bits 12:8 in VTLB-FTLB only configurations */
633#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800634#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
635#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000636#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
637#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
James Hogan9e575f72016-05-11 15:50:27 +0100638#define MIPS_CONF4_KSCREXIST_SHIFT (16)
639#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000640#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
641#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
642#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
643#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
644#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800645
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200646#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
647#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
Paul Burtone19d5db2014-07-14 10:32:13 +0100648#define MIPS_CONF5_MRP (_ULCAST_(1) << 3)
Markos Chandras5aed9da2014-12-02 09:46:19 +0000649#define MIPS_CONF5_LLB (_ULCAST_(1) << 4)
Steven J. Hill23d06e42014-11-13 09:51:59 -0600650#define MIPS_CONF5_MVH (_ULCAST_(1) << 5)
Paul Burtonf270d882016-02-03 03:15:21 +0000651#define MIPS_CONF5_VP (_ULCAST_(1) << 7)
James Hoganeb0bab32017-03-14 10:15:12 +0000652#define MIPS_CONF5_SBRI (_ULCAST_(1) << 6)
Paul Burton5ff04a82014-09-11 08:30:17 +0100653#define MIPS_CONF5_FRE (_ULCAST_(1) << 8)
654#define MIPS_CONF5_UFE (_ULCAST_(1) << 9)
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200655#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
656#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
657#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
658#define MIPS_CONF5_K (_ULCAST_(1) << 30)
659
Steven J. Hill006a8512012-06-26 04:11:03 +0000660#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000661/* proAptiv FTLB on/off bit */
662#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800663/* Loongson-3 FTLB on/off bit */
664#define MIPS_CONF6_FTLBDIS (_ULCAST_(1) << 22)
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000665/* FTLB probability bits */
666#define MIPS_CONF6_FTLBP_SHIFT (16)
Steven J. Hill006a8512012-06-26 04:11:03 +0000667
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100668#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
669
Marc St-Jean9267a302007-06-14 15:55:31 -0600670#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
671
Markos Chandras02dc6bf2014-01-30 17:21:29 +0000672#define MIPS_CONF7_IAR (_ULCAST_(1) << 10)
673#define MIPS_CONF7_AR (_ULCAST_(1) << 16)
674
James Hogan50af5012016-03-01 22:19:39 +0000675/* WatchLo* register definitions */
676#define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0)
677
678/* WatchHi* register definitions */
679#define MIPS_WATCHHI_M (_ULCAST_(1) << 31)
680#define MIPS_WATCHHI_G (_ULCAST_(1) << 30)
681#define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28)
682#define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28)
683#define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28)
684#define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28)
685#define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24)
686#define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16)
687#define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3)
688#define MIPS_WATCHHI_I (_ULCAST_(1) << 2)
689#define MIPS_WATCHHI_R (_ULCAST_(1) << 1)
690#define MIPS_WATCHHI_W (_ULCAST_(1) << 0)
691#define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0)
692
James Hogan26542942017-02-06 12:37:45 +0000693/* PerfCnt control register definitions */
694#define MIPS_PERFCTRL_EXL (_ULCAST_(1) << 0)
695#define MIPS_PERFCTRL_K (_ULCAST_(1) << 1)
696#define MIPS_PERFCTRL_S (_ULCAST_(1) << 2)
697#define MIPS_PERFCTRL_U (_ULCAST_(1) << 3)
698#define MIPS_PERFCTRL_IE (_ULCAST_(1) << 4)
699#define MIPS_PERFCTRL_EVENT_S 5
700#define MIPS_PERFCTRL_EVENT (_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S)
701#define MIPS_PERFCTRL_PCTD (_ULCAST_(1) << 15)
702#define MIPS_PERFCTRL_EC (_ULCAST_(0x3) << 23)
703#define MIPS_PERFCTRL_EC_R (_ULCAST_(0) << 23)
704#define MIPS_PERFCTRL_EC_RI (_ULCAST_(1) << 23)
705#define MIPS_PERFCTRL_EC_G (_ULCAST_(2) << 23)
706#define MIPS_PERFCTRL_EC_GRI (_ULCAST_(3) << 23)
707#define MIPS_PERFCTRL_W (_ULCAST_(1) << 30)
708#define MIPS_PERFCTRL_M (_ULCAST_(1) << 31)
709
710/* PerfCnt control register MT extensions used by MIPS cores */
711#define MIPS_PERFCTRL_VPEID_S 16
712#define MIPS_PERFCTRL_VPEID (_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S)
713#define MIPS_PERFCTRL_TCID_S 22
714#define MIPS_PERFCTRL_TCID (_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S)
715#define MIPS_PERFCTRL_MT_EN (_ULCAST_(0x3) << 20)
716#define MIPS_PERFCTRL_MT_EN_ALL (_ULCAST_(0) << 20)
717#define MIPS_PERFCTRL_MT_EN_VPE (_ULCAST_(1) << 20)
718#define MIPS_PERFCTRL_MT_EN_TC (_ULCAST_(2) << 20)
719
720/* PerfCnt control register MT extensions used by BMIPS5000 */
721#define BRCM_PERFCTRL_TC (_ULCAST_(1) << 30)
722
723/* PerfCnt control register MT extensions used by Netlogic XLR */
724#define XLR_PERFCTRL_ALLTHREADS (_ULCAST_(1) << 13)
725
Paul Burtone19d5db2014-07-14 10:32:13 +0100726/* MAAR bit definitions */
James Hoganf359a112017-03-14 10:15:09 +0000727#define MIPS_MAAR_VH (_U64CAST_(1) << 63)
Paul Burtone19d5db2014-07-14 10:32:13 +0100728#define MIPS_MAAR_ADDR ((BIT_ULL(BITS_PER_LONG - 12) - 1) << 12)
729#define MIPS_MAAR_ADDR_SHIFT 12
730#define MIPS_MAAR_S (_ULCAST_(1) << 1)
James Hoganf359a112017-03-14 10:15:09 +0000731#define MIPS_MAAR_VL (_ULCAST_(1) << 0)
732
733/* MAARI bit definitions */
734#define MIPS_MAARI_INDEX (_ULCAST_(0x3f) << 0)
Paul Burtone19d5db2014-07-14 10:32:13 +0100735
James Hogan37af2f32016-05-11 13:50:49 +0100736/* EBase bit definitions */
737#define MIPS_EBASE_CPUNUM_SHIFT 0
738#define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0)
739#define MIPS_EBASE_WG_SHIFT 11
740#define MIPS_EBASE_WG (_ULCAST_(1) << 11)
741#define MIPS_EBASE_BASE_SHIFT 12
742#define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
743
Paul Burton4dd8ee52014-01-15 10:31:47 +0000744/* CMGCRBase bit definitions */
745#define MIPS_CMGCRB_BASE 11
746#define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
747
James Hoganeb0bab32017-03-14 10:15:12 +0000748/* LLAddr bit definitions */
749#define MIPS_LLADDR_LLB_SHIFT 0
750#define MIPS_LLADDR_LLB (_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT)
751
Ralf Baechle41943182005-05-05 16:45:59 +0000752/*
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000753 * Bits in the MIPS32 Memory Segmentation registers.
754 */
755#define MIPS_SEGCFG_PA_SHIFT 9
756#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
757#define MIPS_SEGCFG_AM_SHIFT 4
758#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
759#define MIPS_SEGCFG_EU_SHIFT 3
760#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
761#define MIPS_SEGCFG_C_SHIFT 0
762#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
763
764#define MIPS_SEGCFG_UUSK _ULCAST_(7)
765#define MIPS_SEGCFG_USK _ULCAST_(5)
766#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
767#define MIPS_SEGCFG_MUSK _ULCAST_(3)
768#define MIPS_SEGCFG_MSK _ULCAST_(2)
769#define MIPS_SEGCFG_MK _ULCAST_(1)
770#define MIPS_SEGCFG_UK _ULCAST_(0)
771
Markos Chandras87d08bc2014-07-14 10:14:04 +0100772#define MIPS_PWFIELD_GDI_SHIFT 24
773#define MIPS_PWFIELD_GDI_MASK 0x3f000000
774#define MIPS_PWFIELD_UDI_SHIFT 18
775#define MIPS_PWFIELD_UDI_MASK 0x00fc0000
776#define MIPS_PWFIELD_MDI_SHIFT 12
777#define MIPS_PWFIELD_MDI_MASK 0x0003f000
778#define MIPS_PWFIELD_PTI_SHIFT 6
779#define MIPS_PWFIELD_PTI_MASK 0x00000fc0
780#define MIPS_PWFIELD_PTEI_SHIFT 0
781#define MIPS_PWFIELD_PTEI_MASK 0x0000003f
782
James Hogan6446e6c2016-05-27 22:25:22 +0100783#define MIPS_PWSIZE_PS_SHIFT 30
784#define MIPS_PWSIZE_PS_MASK 0x40000000
Markos Chandras87d08bc2014-07-14 10:14:04 +0100785#define MIPS_PWSIZE_GDW_SHIFT 24
786#define MIPS_PWSIZE_GDW_MASK 0x3f000000
787#define MIPS_PWSIZE_UDW_SHIFT 18
788#define MIPS_PWSIZE_UDW_MASK 0x00fc0000
789#define MIPS_PWSIZE_MDW_SHIFT 12
790#define MIPS_PWSIZE_MDW_MASK 0x0003f000
791#define MIPS_PWSIZE_PTW_SHIFT 6
792#define MIPS_PWSIZE_PTW_MASK 0x00000fc0
793#define MIPS_PWSIZE_PTEW_SHIFT 0
794#define MIPS_PWSIZE_PTEW_MASK 0x0000003f
795
796#define MIPS_PWCTL_PWEN_SHIFT 31
797#define MIPS_PWCTL_PWEN_MASK 0x80000000
James Hogan6446e6c2016-05-27 22:25:22 +0100798#define MIPS_PWCTL_XK_SHIFT 28
799#define MIPS_PWCTL_XK_MASK 0x10000000
800#define MIPS_PWCTL_XS_SHIFT 27
801#define MIPS_PWCTL_XS_MASK 0x08000000
802#define MIPS_PWCTL_XU_SHIFT 26
803#define MIPS_PWCTL_XU_MASK 0x04000000
Markos Chandras87d08bc2014-07-14 10:14:04 +0100804#define MIPS_PWCTL_DPH_SHIFT 7
805#define MIPS_PWCTL_DPH_MASK 0x00000080
806#define MIPS_PWCTL_HUGEPG_SHIFT 6
807#define MIPS_PWCTL_HUGEPG_MASK 0x00000060
808#define MIPS_PWCTL_PSN_SHIFT 0
809#define MIPS_PWCTL_PSN_MASK 0x0000003f
810
James Hoganf913e9e2016-05-11 15:50:28 +0100811/* GuestCtl0 fields */
812#define MIPS_GCTL0_GM_SHIFT 31
813#define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
814#define MIPS_GCTL0_RI_SHIFT 30
815#define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
816#define MIPS_GCTL0_MC_SHIFT 29
817#define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
818#define MIPS_GCTL0_CP0_SHIFT 28
819#define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
820#define MIPS_GCTL0_AT_SHIFT 26
821#define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
822#define MIPS_GCTL0_GT_SHIFT 25
823#define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
824#define MIPS_GCTL0_CG_SHIFT 24
825#define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
826#define MIPS_GCTL0_CF_SHIFT 23
827#define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
828#define MIPS_GCTL0_G1_SHIFT 22
829#define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
830#define MIPS_GCTL0_G0E_SHIFT 19
831#define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
832#define MIPS_GCTL0_PT_SHIFT 18
833#define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
834#define MIPS_GCTL0_RAD_SHIFT 9
835#define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
836#define MIPS_GCTL0_DRG_SHIFT 8
837#define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
838#define MIPS_GCTL0_G2_SHIFT 7
839#define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
840#define MIPS_GCTL0_GEXC_SHIFT 2
841#define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
842#define MIPS_GCTL0_SFC2_SHIFT 1
843#define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
844#define MIPS_GCTL0_SFC1_SHIFT 0
845#define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
846
847/* GuestCtl0.AT Guest address translation control */
848#define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */
849#define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */
850
851/* GuestCtl0.GExcCode Hypervisor exception cause codes */
852#define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */
853#define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */
854#define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */
855#define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */
856#define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */
857#define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */
858#define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */
859
860/* GuestCtl0Ext fields */
861#define MIPS_GCTL0EXT_RPW_SHIFT 8
862#define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
863#define MIPS_GCTL0EXT_NCC_SHIFT 6
864#define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
865#define MIPS_GCTL0EXT_CGI_SHIFT 4
866#define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
867#define MIPS_GCTL0EXT_FCD_SHIFT 3
868#define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
869#define MIPS_GCTL0EXT_OG_SHIFT 2
870#define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
871#define MIPS_GCTL0EXT_BG_SHIFT 1
872#define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
873#define MIPS_GCTL0EXT_MG_SHIFT 0
874#define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
875
876/* GuestCtl0Ext.RPW Root page walk configuration */
877#define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */
878#define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */
879#define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */
880
881/* GuestCtl0Ext.NCC Nested cache coherency attributes */
882#define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */
883#define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */
884
885/* GuestCtl1 fields */
886#define MIPS_GCTL1_ID_SHIFT 0
887#define MIPS_GCTL1_ID_WIDTH 8
888#define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
889#define MIPS_GCTL1_RID_SHIFT 16
890#define MIPS_GCTL1_RID_WIDTH 8
891#define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
892#define MIPS_GCTL1_EID_SHIFT 24
893#define MIPS_GCTL1_EID_WIDTH 8
894#define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
895
896/* GuestID reserved for root context */
897#define MIPS_GCTL1_ROOT_GUESTID 0
898
James Hogan9b3274b2015-02-02 11:45:08 +0000899/* CDMMBase register bit definitions */
900#define MIPS_CDMMBASE_SIZE_SHIFT 0
901#define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
902#define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9)
903#define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10)
904#define MIPS_CDMMBASE_ADDR_SHIFT 11
905#define MIPS_CDMMBASE_ADDR_START 15
906
James Hoganaff565a2016-06-15 19:29:52 +0100907/* RDHWR register numbers */
908#define MIPS_HWR_CPUNUM 0 /* CPU number */
909#define MIPS_HWR_SYNCISTEP 1 /* SYNCI step size */
910#define MIPS_HWR_CC 2 /* Cycle counter */
911#define MIPS_HWR_CCRES 3 /* Cycle counter resolution */
912#define MIPS_HWR_ULR 29 /* UserLocal */
913#define MIPS_HWR_IMPL1 30 /* Implementation dependent */
914#define MIPS_HWR_IMPL2 31 /* Implementation dependent */
915
916/* Bits in HWREna register */
917#define MIPS_HWRENA_CPUNUM (_ULCAST_(1) << MIPS_HWR_CPUNUM)
918#define MIPS_HWRENA_SYNCISTEP (_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
919#define MIPS_HWRENA_CC (_ULCAST_(1) << MIPS_HWR_CC)
920#define MIPS_HWRENA_CCRES (_ULCAST_(1) << MIPS_HWR_CCRES)
921#define MIPS_HWRENA_ULR (_ULCAST_(1) << MIPS_HWR_ULR)
922#define MIPS_HWRENA_IMPL1 (_ULCAST_(1) << MIPS_HWR_IMPL1)
923#define MIPS_HWRENA_IMPL2 (_ULCAST_(1) << MIPS_HWR_IMPL2)
924
Maciej W. Rozyckie08384c2015-04-03 23:23:50 +0100925/*
926 * Bitfields in the TX39 family CP0 Configuration Register 3
927 */
928#define TX39_CONF_ICS_SHIFT 19
929#define TX39_CONF_ICS_MASK 0x00380000
930#define TX39_CONF_ICS_1KB 0x00000000
931#define TX39_CONF_ICS_2KB 0x00080000
932#define TX39_CONF_ICS_4KB 0x00100000
933#define TX39_CONF_ICS_8KB 0x00180000
934#define TX39_CONF_ICS_16KB 0x00200000
935
936#define TX39_CONF_DCS_SHIFT 16
937#define TX39_CONF_DCS_MASK 0x00070000
938#define TX39_CONF_DCS_1KB 0x00000000
939#define TX39_CONF_DCS_2KB 0x00010000
940#define TX39_CONF_DCS_4KB 0x00020000
941#define TX39_CONF_DCS_8KB 0x00030000
942#define TX39_CONF_DCS_16KB 0x00040000
943
944#define TX39_CONF_CWFON 0x00004000
945#define TX39_CONF_WBON 0x00002000
946#define TX39_CONF_RF_SHIFT 10
947#define TX39_CONF_RF_MASK 0x00000c00
948#define TX39_CONF_DOZE 0x00000200
949#define TX39_CONF_HALT 0x00000100
950#define TX39_CONF_LOCK 0x00000080
951#define TX39_CONF_ICE 0x00000020
952#define TX39_CONF_DCE 0x00000010
953#define TX39_CONF_IRSIZE_SHIFT 2
954#define TX39_CONF_IRSIZE_MASK 0x0000000c
955#define TX39_CONF_DRSIZE_SHIFT 0
956#define TX39_CONF_DRSIZE_MASK 0x00000003
957
Joshua Kinard8d5ded12015-06-02 18:21:33 -0400958/*
959 * Interesting Bits in the R10K CP0 Branch Diagnostic Register
960 */
961/* Disable Branch Target Address Cache */
962#define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27)
963/* Enable Branch Prediction Global History */
964#define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26)
965/* Disable Branch Return Cache */
966#define R10K_DIAG_D_BRC (_ULCAST_(1) << 22)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100967
Huacai Chen06e48142016-03-03 09:45:11 +0800968/* Flush ITLB */
969#define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2)
970/* Flush DTLB */
971#define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3)
972/* Flush VTLB */
973#define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12)
974/* Flush FTLB */
975#define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13)
976
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100977/*
978 * Coprocessor 1 (FPU) register names
979 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100980#define CP1_REVISION $0
981#define CP1_UFR $1
982#define CP1_UNFR $4
983#define CP1_FCCR $25
984#define CP1_FEXR $26
985#define CP1_FENR $28
986#define CP1_STATUS $31
Maciej W. Rozyckifda51902015-04-03 23:23:46 +0100987
988
989/*
990 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
991 */
992#define MIPS_FPIR_S (_ULCAST_(1) << 16)
993#define MIPS_FPIR_D (_ULCAST_(1) << 17)
994#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
995#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
996#define MIPS_FPIR_W (_ULCAST_(1) << 20)
997#define MIPS_FPIR_L (_ULCAST_(1) << 21)
998#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +0100999#define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23)
1000#define MIPS_FPIR_UFRP (_ULCAST_(1) << 28)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001001#define MIPS_FPIR_FREP (_ULCAST_(1) << 29)
1002
1003/*
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +01001004 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
1005 */
1006#define MIPS_FCCR_CONDX_S 0
1007#define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S)
1008#define MIPS_FCCR_COND0_S 0
1009#define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S)
1010#define MIPS_FCCR_COND1_S 1
1011#define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S)
1012#define MIPS_FCCR_COND2_S 2
1013#define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S)
1014#define MIPS_FCCR_COND3_S 3
1015#define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S)
1016#define MIPS_FCCR_COND4_S 4
1017#define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S)
1018#define MIPS_FCCR_COND5_S 5
1019#define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S)
1020#define MIPS_FCCR_COND6_S 6
1021#define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S)
1022#define MIPS_FCCR_COND7_S 7
1023#define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S)
1024
1025/*
1026 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
1027 */
1028#define MIPS_FENR_FS_S 2
1029#define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S)
1030
1031/*
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001032 * FPU Status Register Values
1033 */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +01001034#define FPU_CSR_COND_S 23 /* $fcc0 */
1035#define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S)
1036
1037#define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */
1038#define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S)
1039
1040#define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */
1041#define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S)
1042#define FPU_CSR_COND1_S 25 /* $fcc1 */
1043#define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S)
1044#define FPU_CSR_COND2_S 26 /* $fcc2 */
1045#define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S)
1046#define FPU_CSR_COND3_S 27 /* $fcc3 */
1047#define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S)
1048#define FPU_CSR_COND4_S 28 /* $fcc4 */
1049#define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S)
1050#define FPU_CSR_COND5_S 29 /* $fcc5 */
1051#define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S)
1052#define FPU_CSR_COND6_S 30 /* $fcc6 */
1053#define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S)
1054#define FPU_CSR_COND7_S 31 /* $fcc7 */
1055#define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001056
1057/*
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001058 * Bits 22:20 of the FPU Status Register will be read as 0,
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001059 * and should be written as zero.
1060 */
Maciej W. Rozyckif1f3b7e2015-04-03 23:27:38 +01001061#define FPU_CSR_RSVD (_ULCAST_(7) << 20)
1062
1063#define FPU_CSR_ABS2008 (_ULCAST_(1) << 19)
1064#define FPU_CSR_NAN2008 (_ULCAST_(1) << 18)
Maciej W. Rozyckifda51902015-04-03 23:23:46 +01001065
1066/*
1067 * X the exception cause indicator
1068 * E the exception enable
1069 * S the sticky/flag bit
1070*/
1071#define FPU_CSR_ALL_X 0x0003f000
1072#define FPU_CSR_UNI_X 0x00020000
1073#define FPU_CSR_INV_X 0x00010000
1074#define FPU_CSR_DIV_X 0x00008000
1075#define FPU_CSR_OVF_X 0x00004000
1076#define FPU_CSR_UDF_X 0x00002000
1077#define FPU_CSR_INE_X 0x00001000
1078
1079#define FPU_CSR_ALL_E 0x00000f80
1080#define FPU_CSR_INV_E 0x00000800
1081#define FPU_CSR_DIV_E 0x00000400
1082#define FPU_CSR_OVF_E 0x00000200
1083#define FPU_CSR_UDF_E 0x00000100
1084#define FPU_CSR_INE_E 0x00000080
1085
1086#define FPU_CSR_ALL_S 0x0000007c
1087#define FPU_CSR_INV_S 0x00000040
1088#define FPU_CSR_DIV_S 0x00000020
1089#define FPU_CSR_OVF_S 0x00000010
1090#define FPU_CSR_UDF_S 0x00000008
1091#define FPU_CSR_INE_S 0x00000004
1092
1093/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1094#define FPU_CSR_RM 0x00000003
1095#define FPU_CSR_RN 0x0 /* nearest */
1096#define FPU_CSR_RZ 0x1 /* towards zero */
1097#define FPU_CSR_RU 0x2 /* towards +Infinity */
1098#define FPU_CSR_RD 0x3 /* towards -Infinity */
1099
1100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101#ifndef __ASSEMBLY__
1102
1103/*
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001104 * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001105 */
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001106#if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1107 defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001108#define get_isa16_mode(x) ((x) & 0x1)
1109#define msk_isa16_mode(x) ((x) & ~0x1)
1110#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001111#else
1112#define get_isa16_mode(x) 0
1113#define msk_isa16_mode(x) (x)
1114#define set_isa16_mode(x) do { } while(0)
1115#endif
Steven J. Hillbfd08ba2013-02-05 16:52:03 -06001116
1117/*
1118 * microMIPS instructions can be 16-bit or 32-bit in length. This
1119 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1120 */
1121static inline int mm_insn_16bit(u16 insn)
1122{
1123 u16 opcode = (insn >> 10) & 0x7;
1124
1125 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1126}
1127
1128/*
James Hogan0dfa1c12016-05-20 23:28:37 +01001129 * Helper macros for generating raw instruction encodings in inline asm.
1130 */
1131#ifdef CONFIG_CPU_MICROMIPS
1132#define _ASM_INSN16_IF_MM(_enc) \
1133 ".insn\n\t" \
1134 ".hword (" #_enc ")\n\t"
1135#define _ASM_INSN32_IF_MM(_enc) \
1136 ".insn\n\t" \
1137 ".hword ((" #_enc ") >> 16)\n\t" \
1138 ".hword ((" #_enc ") & 0xffff)\n\t"
1139#else
1140#define _ASM_INSN_IF_MIPS(_enc) \
1141 ".insn\n\t" \
1142 ".word (" #_enc ")\n\t"
1143#endif
1144
1145#ifndef _ASM_INSN16_IF_MM
1146#define _ASM_INSN16_IF_MM(_enc)
1147#endif
1148#ifndef _ASM_INSN32_IF_MM
1149#define _ASM_INSN32_IF_MM(_enc)
1150#endif
1151#ifndef _ASM_INSN_IF_MIPS
1152#define _ASM_INSN_IF_MIPS(_enc)
1153#endif
1154
1155/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001156 * TLB Invalidate Flush
1157 */
1158static inline void tlbinvf(void)
1159{
1160 __asm__ __volatile__(
1161 ".set push\n\t"
1162 ".set noreorder\n\t"
James Hoganc84700c2016-05-20 23:28:40 +01001163 "# tlbinvf\n\t"
1164 _ASM_INSN_IF_MIPS(0x42000004)
1165 _ASM_INSN32_IF_MM(0x0000537c)
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +00001166 ".set pop");
1167}
1168
1169
1170/*
Ralf Baechle70342282013-01-22 12:59:30 +01001171 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1173 * performance counter number encoded into bits 1 ... 5 of the instruction.
1174 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1175 * disassembler these will look like an access to sel 0 or 1.
1176 */
1177#define read_r10k_perf_cntr(counter) \
1178({ \
1179 unsigned int __res; \
1180 __asm__ __volatile__( \
1181 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001182 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 : "i" (counter)); \
1184 \
Ralf Baechle70342282013-01-22 12:59:30 +01001185 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186})
1187
Ralf Baechle70342282013-01-22 12:59:30 +01001188#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189do { \
1190 __asm__ __volatile__( \
1191 "mtpc\t%0, %1" \
1192 : \
1193 : "r" (val), "i" (counter)); \
1194} while (0)
1195
1196#define read_r10k_perf_event(counter) \
1197({ \
1198 unsigned int __res; \
1199 __asm__ __volatile__( \
1200 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +01001201 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 : "i" (counter)); \
1203 \
Ralf Baechle70342282013-01-22 12:59:30 +01001204 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205})
1206
Ralf Baechle70342282013-01-22 12:59:30 +01001207#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208do { \
1209 __asm__ __volatile__( \
1210 "mtps\t%0, %1" \
1211 : \
1212 : "r" (val), "i" (counter)); \
1213} while (0)
1214
1215
1216/*
1217 * Macros to access the system control coprocessor
1218 */
1219
1220#define __read_32bit_c0_register(source, sel) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001221({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 if (sel == 0) \
1223 __asm__ __volatile__( \
1224 "mfc0\t%0, " #source "\n\t" \
1225 : "=r" (__res)); \
1226 else \
1227 __asm__ __volatile__( \
1228 ".set\tmips32\n\t" \
1229 "mfc0\t%0, " #source ", " #sel "\n\t" \
1230 ".set\tmips0\n\t" \
1231 : "=r" (__res)); \
1232 __res; \
1233})
1234
1235#define __read_64bit_c0_register(source, sel) \
1236({ unsigned long long __res; \
1237 if (sizeof(unsigned long) == 4) \
1238 __res = __read_64bit_c0_split(source, sel); \
1239 else if (sel == 0) \
1240 __asm__ __volatile__( \
1241 ".set\tmips3\n\t" \
1242 "dmfc0\t%0, " #source "\n\t" \
1243 ".set\tmips0" \
1244 : "=r" (__res)); \
1245 else \
1246 __asm__ __volatile__( \
1247 ".set\tmips64\n\t" \
1248 "dmfc0\t%0, " #source ", " #sel "\n\t" \
1249 ".set\tmips0" \
1250 : "=r" (__res)); \
1251 __res; \
1252})
1253
1254#define __write_32bit_c0_register(register, sel, value) \
1255do { \
1256 if (sel == 0) \
1257 __asm__ __volatile__( \
1258 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001259 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 else \
1261 __asm__ __volatile__( \
1262 ".set\tmips32\n\t" \
1263 "mtc0\t%z0, " #register ", " #sel "\n\t" \
1264 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001265 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266} while (0)
1267
1268#define __write_64bit_c0_register(register, sel, value) \
1269do { \
1270 if (sizeof(unsigned long) == 4) \
1271 __write_64bit_c0_split(register, sel, value); \
1272 else if (sel == 0) \
1273 __asm__ __volatile__( \
1274 ".set\tmips3\n\t" \
1275 "dmtc0\t%z0, " #register "\n\t" \
1276 ".set\tmips0" \
1277 : : "Jr" (value)); \
1278 else \
1279 __asm__ __volatile__( \
1280 ".set\tmips64\n\t" \
1281 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
1282 ".set\tmips0" \
1283 : : "Jr" (value)); \
1284} while (0)
1285
1286#define __read_ulong_c0_register(reg, sel) \
1287 ((sizeof(unsigned long) == 4) ? \
1288 (unsigned long) __read_32bit_c0_register(reg, sel) : \
1289 (unsigned long) __read_64bit_c0_register(reg, sel))
1290
1291#define __write_ulong_c0_register(reg, sel, val) \
1292do { \
1293 if (sizeof(unsigned long) == 4) \
1294 __write_32bit_c0_register(reg, sel, val); \
1295 else \
1296 __write_64bit_c0_register(reg, sel, val); \
1297} while (0)
1298
1299/*
1300 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1301 */
1302#define __read_32bit_c0_ctrl_register(source) \
Chris Packham82eb8f72015-07-15 10:44:30 +12001303({ unsigned int __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 __asm__ __volatile__( \
1305 "cfc0\t%0, " #source "\n\t" \
1306 : "=r" (__res)); \
1307 __res; \
1308})
1309
1310#define __write_32bit_c0_ctrl_register(register, value) \
1311do { \
1312 __asm__ __volatile__( \
1313 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +00001314 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315} while (0)
1316
1317/*
1318 * These versions are only needed for systems with more than 38 bits of
1319 * physical address space running the 32-bit kernel. That's none atm :-)
1320 */
1321#define __read_64bit_c0_split(source, sel) \
1322({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001323 unsigned long long __val; \
1324 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001326 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 if (sel == 0) \
1328 __asm__ __volatile__( \
1329 ".set\tmips64\n\t" \
1330 "dmfc0\t%M0, " #source "\n\t" \
1331 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001332 "dsra\t%M0, %M0, 32\n\t" \
1333 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001335 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 else \
1337 __asm__ __volatile__( \
1338 ".set\tmips64\n\t" \
1339 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
1340 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +02001341 "dsra\t%M0, %M0, 32\n\t" \
1342 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001344 : "=r" (__val)); \
1345 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001347 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348})
1349
1350#define __write_64bit_c0_split(source, sel, val) \
1351do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001352 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001354 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 if (sel == 0) \
1356 __asm__ __volatile__( \
1357 ".set\tmips64\n\t" \
1358 "dsll\t%L0, %L0, 32\n\t" \
1359 "dsrl\t%L0, %L0, 32\n\t" \
1360 "dsll\t%M0, %M0, 32\n\t" \
1361 "or\t%L0, %L0, %M0\n\t" \
1362 "dmtc0\t%L0, " #source "\n\t" \
1363 ".set\tmips0" \
1364 : : "r" (val)); \
1365 else \
1366 __asm__ __volatile__( \
1367 ".set\tmips64\n\t" \
1368 "dsll\t%L0, %L0, 32\n\t" \
1369 "dsrl\t%L0, %L0, 32\n\t" \
1370 "dsll\t%M0, %M0, 32\n\t" \
1371 "or\t%L0, %L0, %M0\n\t" \
1372 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
1373 ".set\tmips0" \
1374 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +09001375 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376} while (0)
1377
Steven J. Hill23d06e42014-11-13 09:51:59 -06001378#define __readx_32bit_c0_register(source) \
1379({ \
1380 unsigned int __res; \
1381 \
1382 __asm__ __volatile__( \
1383 " .set push \n" \
1384 " .set noat \n" \
1385 " .set mips32r2 \n" \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001386 " # mfhc0 $1, %1 \n" \
James Hoganc84700c2016-05-20 23:28:40 +01001387 _ASM_INSN_IF_MIPS(0x40410000 | ((%1 & 0x1f) << 11)) \
1388 _ASM_INSN32_IF_MM(0x002000f4 | ((%1 & 0x1f) << 16)) \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001389 " move %0, $1 \n" \
1390 " .set pop \n" \
1391 : "=r" (__res) \
1392 : "i" (source)); \
1393 __res; \
1394})
1395
1396#define __writex_32bit_c0_register(register, value) \
1397do { \
1398 __asm__ __volatile__( \
1399 " .set push \n" \
1400 " .set noat \n" \
1401 " .set mips32r2 \n" \
1402 " move $1, %0 \n" \
1403 " # mthc0 $1, %1 \n" \
James Hoganc84700c2016-05-20 23:28:40 +01001404 _ASM_INSN_IF_MIPS(0x40c10000 | ((%1 & 0x1f) << 11)) \
1405 _ASM_INSN32_IF_MM(0x002002f4 | ((%1 & 0x1f) << 16)) \
Steven J. Hill23d06e42014-11-13 09:51:59 -06001406 " .set pop \n" \
1407 : \
1408 : "r" (value), "i" (register)); \
1409} while (0)
1410
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411#define read_c0_index() __read_32bit_c0_register($0, 0)
1412#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
1413
Ralf Baechle272bace2008-05-26 09:35:47 +01001414#define read_c0_random() __read_32bit_c0_register($1, 0)
1415#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
1416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
1418#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
1419
Steven J. Hill23d06e42014-11-13 09:51:59 -06001420#define readx_c0_entrylo0() __readx_32bit_c0_register(2)
1421#define writex_c0_entrylo0(val) __writex_32bit_c0_register(2, val)
1422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
1424#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
1425
Steven J. Hill23d06e42014-11-13 09:51:59 -06001426#define readx_c0_entrylo1() __readx_32bit_c0_register(3)
1427#define writex_c0_entrylo1(val) __writex_32bit_c0_register(3, val)
1428
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429#define read_c0_conf() __read_32bit_c0_register($3, 0)
1430#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
1431
1432#define read_c0_context() __read_ulong_c0_register($4, 0)
1433#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
1434
James Hoganf18bdfa2016-05-11 13:50:52 +01001435#define read_c0_contextconfig() __read_32bit_c0_register($4, 1)
1436#define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val)
1437
Ralf Baechlea3692022007-07-10 17:33:02 +01001438#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001439#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +01001440
James Hoganf18bdfa2016-05-11 13:50:52 +01001441#define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3)
1442#define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val)
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
1445#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
1446
David Daney9fe2e9d2010-02-10 15:12:45 -08001447#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001448#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -08001449
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450#define read_c0_wired() __read_32bit_c0_register($6, 0)
1451#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
1452
1453#define read_c0_info() __read_32bit_c0_register($7, 0)
1454
Ralf Baechle70342282013-01-22 12:59:30 +01001455#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
1457
Ralf Baechle15c4f672006-03-29 18:51:06 +01001458#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
1459#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
1460
James Hogane06a1542016-05-11 13:50:51 +01001461#define read_c0_badinstr() __read_32bit_c0_register($8, 1)
1462#define read_c0_badinstrp() __read_32bit_c0_register($8, 2)
1463
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464#define read_c0_count() __read_32bit_c0_register($9, 0)
1465#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
1466
Pete Popovbdf21b12005-07-14 17:47:57 +00001467#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
1468#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
1469
1470#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
1471#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
1472
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
1474#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
1475
James Hoganf913e9e2016-05-11 15:50:28 +01001476#define read_c0_guestctl1() __read_32bit_c0_register($10, 4)
1477#define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val)
1478
1479#define read_c0_guestctl2() __read_32bit_c0_register($10, 5)
1480#define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val)
1481
1482#define read_c0_guestctl3() __read_32bit_c0_register($10, 6)
1483#define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val)
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485#define read_c0_compare() __read_32bit_c0_register($11, 0)
1486#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
1487
James Hoganf913e9e2016-05-11 15:50:28 +01001488#define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4)
1489#define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1490
Pete Popovbdf21b12005-07-14 17:47:57 +00001491#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
1492#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
1493
1494#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
1495#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
1496
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechleb6336482014-05-23 16:29:44 +02001498
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
1500
James Hoganf913e9e2016-05-11 15:50:28 +01001501#define read_c0_guestctl0() __read_32bit_c0_register($12, 6)
1502#define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val)
1503
1504#define read_c0_gtoffset() __read_32bit_c0_register($12, 7)
1505#define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val)
1506
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507#define read_c0_cause() __read_32bit_c0_register($13, 0)
1508#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1509
1510#define read_c0_epc() __read_ulong_c0_register($14, 0)
1511#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1512
1513#define read_c0_prid() __read_32bit_c0_register($15, 0)
1514
Paul Burton4dd8ee52014-01-15 10:31:47 +00001515#define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3)
1516
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517#define read_c0_config() __read_32bit_c0_register($16, 0)
1518#define read_c0_config1() __read_32bit_c0_register($16, 1)
1519#define read_c0_config2() __read_32bit_c0_register($16, 2)
1520#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001521#define read_c0_config4() __read_32bit_c0_register($16, 4)
1522#define read_c0_config5() __read_32bit_c0_register($16, 5)
1523#define read_c0_config6() __read_32bit_c0_register($16, 6)
1524#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1526#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1527#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1528#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001529#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1530#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1531#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1532#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Markos Chandrasb55b9e22014-12-03 12:31:42 +00001534#define read_c0_lladdr() __read_ulong_c0_register($17, 0)
1535#define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val)
Paul Burtone19d5db2014-07-14 10:32:13 +01001536#define read_c0_maar() __read_ulong_c0_register($17, 1)
1537#define write_c0_maar(val) __write_ulong_c0_register($17, 1, val)
1538#define read_c0_maari() __read_32bit_c0_register($17, 2)
1539#define write_c0_maari(val) __write_32bit_c0_register($17, 2, val)
1540
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001542 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 */
1544#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1545#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1546#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1547#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1548#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1549#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1550#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1551#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1552#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1553#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1554#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1555#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1556#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1557#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1558#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1559#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1560
1561/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001562 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 */
1564#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1565#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1566#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1567#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1568#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1569#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1570#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1571#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1572
1573#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1574#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1575#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1576#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1577#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1578#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1579#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1580#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1581
1582#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1583#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1584
1585#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1586#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1587
1588#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001589#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591#define read_c0_diag() __read_32bit_c0_register($22, 0)
1592#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1593
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001594/* R10K CP0 Branch Diagnostic register is 64bits wide */
1595#define read_c0_r10k_diag() __read_64bit_c0_register($22, 0)
1596#define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val)
1597
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1599#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1600
1601#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1602#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1603
1604#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1605#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1606
1607#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1608#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1609
1610#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1611#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1612
1613#define read_c0_debug() __read_32bit_c0_register($23, 0)
1614#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1615
1616#define read_c0_depc() __read_ulong_c0_register($24, 0)
1617#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1618
1619/*
1620 * MIPS32 / MIPS64 performance counters
1621 */
1622#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001623#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001625#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001626#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1627#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001629#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001631#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001632#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1633#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001635#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001637#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001638#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1639#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001641#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001643#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001644#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1645#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1648#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1649
1650#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001651#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
1653#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1654
1655#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001656#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
1658#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1659#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1660
Ralf Baechle41c594a2006-04-05 09:45:45 +01001661#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1662#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1663
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001664#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1665#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1666
1667#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1668#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1671#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1672
1673#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1674#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1675
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001676/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001677#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001678#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1679
1680#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1681#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1682
1683#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1684#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1685
1686#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1687#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1688
Ralf Baechle21a151d2007-10-11 23:46:15 +01001689#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001690#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1691
James Hogan37fb60f2016-05-11 13:50:50 +01001692#define read_c0_ebase_64() __read_64bit_c0_register($15, 1)
1693#define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val)
1694
James Hogan9b3274b2015-02-02 11:45:08 +00001695#define read_c0_cdmmbase() __read_ulong_c0_register($15, 2)
1696#define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val)
1697
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001698/* MIPSR3 */
1699#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1700#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1701
1702#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1703#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1704
1705#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1706#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001707
Markos Chandras87d08bc2014-07-14 10:14:04 +01001708/* Hardware Page Table Walker */
1709#define read_c0_pwbase() __read_ulong_c0_register($5, 5)
1710#define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val)
1711
1712#define read_c0_pwfield() __read_ulong_c0_register($5, 6)
1713#define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val)
1714
1715#define read_c0_pwsize() __read_ulong_c0_register($5, 7)
1716#define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val)
1717
1718#define read_c0_pwctl() __read_32bit_c0_register($6, 6)
1719#define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val)
1720
Huacai Chen380cd582016-03-03 09:45:12 +08001721#define read_c0_pgd() __read_64bit_c0_register($9, 7)
1722#define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val)
1723
1724#define read_c0_kpgd() __read_64bit_c0_register($31, 7)
1725#define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val)
1726
David Daneyed918c22008-12-11 15:33:24 -08001727/* Cavium OCTEON (cnMIPS) */
1728#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1729#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1730
1731#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1732#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1733
1734#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001735#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001736/*
Ralf Baechle70342282013-01-22 12:59:30 +01001737 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001738 * 64 bits wide.
1739 */
1740#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1741#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1742
1743#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1744#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1745
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001746/* BMIPS3300 */
1747#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1748#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1749
1750#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1751#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1752
1753#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1754#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1755
Kevin Cernekee020232f2011-11-16 01:25:44 +00001756/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001757#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1758#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1759
1760#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1761#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1762
1763#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1764#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1765
1766#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1767#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1768
1769#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1770#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1771
1772/* BMIPS5000 */
1773#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1774#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1775
1776#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1777#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1778
1779#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1780#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1781
1782#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1783#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1784
1785#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1786#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1787
1788#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1789#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1790
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791/*
James Hogan7eb91112016-05-11 15:50:29 +01001792 * Macros to access the guest system control coprocessor
1793 */
1794
James Hoganbad50d72016-05-16 12:50:04 +01001795#ifdef TOOLCHAIN_SUPPORTS_VIRT
1796
James Hogan7eb91112016-05-11 15:50:29 +01001797#define __read_32bit_gc0_register(source, sel) \
1798({ int __res; \
1799 __asm__ __volatile__( \
1800 ".set\tpush\n\t" \
1801 ".set\tmips32r2\n\t" \
1802 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001803 "mfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001804 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001805 : "=r" (__res) \
1806 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001807 __res; \
1808})
1809
1810#define __read_64bit_gc0_register(source, sel) \
1811({ unsigned long long __res; \
1812 __asm__ __volatile__( \
1813 ".set\tpush\n\t" \
1814 ".set\tmips64r2\n\t" \
1815 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001816 "dmfgc0\t%0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001817 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001818 : "=r" (__res) \
1819 : "i" (source), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001820 __res; \
1821})
1822
1823#define __write_32bit_gc0_register(register, sel, value) \
1824do { \
1825 __asm__ __volatile__( \
1826 ".set\tpush\n\t" \
1827 ".set\tmips32r2\n\t" \
1828 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001829 "mtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001830 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001831 : : "Jr" ((unsigned int)(value)), \
1832 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001833} while (0)
1834
1835#define __write_64bit_gc0_register(register, sel, value) \
1836do { \
1837 __asm__ __volatile__( \
1838 ".set\tpush\n\t" \
1839 ".set\tmips64r2\n\t" \
1840 ".set\tvirt\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001841 "dmtgc0\t%z0, $%1, %2\n\t" \
James Hogan7eb91112016-05-11 15:50:29 +01001842 ".set\tpop" \
James Hoganbad50d72016-05-16 12:50:04 +01001843 : : "Jr" (value), \
1844 "i" (register), "i" (sel)); \
James Hogan7eb91112016-05-11 15:50:29 +01001845} while (0)
1846
James Hoganbad50d72016-05-16 12:50:04 +01001847#else /* TOOLCHAIN_SUPPORTS_VIRT */
1848
1849#define __read_32bit_gc0_register(source, sel) \
1850({ int __res; \
1851 __asm__ __volatile__( \
1852 ".set\tpush\n\t" \
1853 ".set\tnoat\n\t" \
1854 "# mfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001855 _ASM_INSN_IF_MIPS(0x40610000 | %1 << 11 | %2) \
1856 _ASM_INSN32_IF_MM(0x002004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001857 "move\t%0, $1\n\t" \
1858 ".set\tpop" \
1859 : "=r" (__res) \
1860 : "i" (source), "i" (sel)); \
1861 __res; \
1862})
1863
1864#define __read_64bit_gc0_register(source, sel) \
1865({ unsigned long long __res; \
1866 __asm__ __volatile__( \
1867 ".set\tpush\n\t" \
1868 ".set\tnoat\n\t" \
1869 "# dmfgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001870 _ASM_INSN_IF_MIPS(0x40610100 | %1 << 11 | %2) \
1871 _ASM_INSN32_IF_MM(0x582004fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001872 "move\t%0, $1\n\t" \
1873 ".set\tpop" \
1874 : "=r" (__res) \
1875 : "i" (source), "i" (sel)); \
1876 __res; \
1877})
1878
1879#define __write_32bit_gc0_register(register, sel, value) \
1880do { \
1881 __asm__ __volatile__( \
1882 ".set\tpush\n\t" \
1883 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001884 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001885 "# mtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001886 _ASM_INSN_IF_MIPS(0x40610200 | %1 << 11 | %2) \
1887 _ASM_INSN32_IF_MM(0x002006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001888 ".set\tpop" \
1889 : : "Jr" ((unsigned int)(value)), \
1890 "i" (register), "i" (sel)); \
1891} while (0)
1892
1893#define __write_64bit_gc0_register(register, sel, value) \
1894do { \
1895 __asm__ __volatile__( \
1896 ".set\tpush\n\t" \
1897 ".set\tnoat\n\t" \
James Hoganf03984c2016-05-18 17:04:38 +01001898 "move\t$1, %z0\n\t" \
James Hoganbad50d72016-05-16 12:50:04 +01001899 "# dmtgc0\t$1, $%1, %2\n\t" \
James Hogan1c48a172016-05-20 23:28:38 +01001900 _ASM_INSN_IF_MIPS(0x40610300 | %1 << 11 | %2) \
1901 _ASM_INSN32_IF_MM(0x582006fc | %1 << 16 | %2 << 11) \
James Hoganbad50d72016-05-16 12:50:04 +01001902 ".set\tpop" \
1903 : : "Jr" (value), \
1904 "i" (register), "i" (sel)); \
1905} while (0)
1906
1907#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
1908
James Hogan7eb91112016-05-11 15:50:29 +01001909#define __read_ulong_gc0_register(reg, sel) \
1910 ((sizeof(unsigned long) == 4) ? \
1911 (unsigned long) __read_32bit_gc0_register(reg, sel) : \
1912 (unsigned long) __read_64bit_gc0_register(reg, sel))
1913
1914#define __write_ulong_gc0_register(reg, sel, val) \
1915do { \
1916 if (sizeof(unsigned long) == 4) \
1917 __write_32bit_gc0_register(reg, sel, val); \
1918 else \
1919 __write_64bit_gc0_register(reg, sel, val); \
1920} while (0)
1921
James Hoganbad50d72016-05-16 12:50:04 +01001922#define read_gc0_index() __read_32bit_gc0_register(0, 0)
1923#define write_gc0_index(val) __write_32bit_gc0_register(0, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001924
James Hoganbad50d72016-05-16 12:50:04 +01001925#define read_gc0_entrylo0() __read_ulong_gc0_register(2, 0)
1926#define write_gc0_entrylo0(val) __write_ulong_gc0_register(2, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001927
James Hoganbad50d72016-05-16 12:50:04 +01001928#define read_gc0_entrylo1() __read_ulong_gc0_register(3, 0)
1929#define write_gc0_entrylo1(val) __write_ulong_gc0_register(3, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001930
James Hoganbad50d72016-05-16 12:50:04 +01001931#define read_gc0_context() __read_ulong_gc0_register(4, 0)
1932#define write_gc0_context(val) __write_ulong_gc0_register(4, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001933
James Hoganbad50d72016-05-16 12:50:04 +01001934#define read_gc0_contextconfig() __read_32bit_gc0_register(4, 1)
1935#define write_gc0_contextconfig(val) __write_32bit_gc0_register(4, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001936
James Hoganbad50d72016-05-16 12:50:04 +01001937#define read_gc0_userlocal() __read_ulong_gc0_register(4, 2)
1938#define write_gc0_userlocal(val) __write_ulong_gc0_register(4, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001939
James Hoganbad50d72016-05-16 12:50:04 +01001940#define read_gc0_xcontextconfig() __read_ulong_gc0_register(4, 3)
1941#define write_gc0_xcontextconfig(val) __write_ulong_gc0_register(4, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001942
James Hoganbad50d72016-05-16 12:50:04 +01001943#define read_gc0_pagemask() __read_32bit_gc0_register(5, 0)
1944#define write_gc0_pagemask(val) __write_32bit_gc0_register(5, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001945
James Hoganbad50d72016-05-16 12:50:04 +01001946#define read_gc0_pagegrain() __read_32bit_gc0_register(5, 1)
1947#define write_gc0_pagegrain(val) __write_32bit_gc0_register(5, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001948
James Hoganbad50d72016-05-16 12:50:04 +01001949#define read_gc0_segctl0() __read_ulong_gc0_register(5, 2)
1950#define write_gc0_segctl0(val) __write_ulong_gc0_register(5, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001951
James Hoganbad50d72016-05-16 12:50:04 +01001952#define read_gc0_segctl1() __read_ulong_gc0_register(5, 3)
1953#define write_gc0_segctl1(val) __write_ulong_gc0_register(5, 3, val)
James Hogan7eb91112016-05-11 15:50:29 +01001954
James Hoganbad50d72016-05-16 12:50:04 +01001955#define read_gc0_segctl2() __read_ulong_gc0_register(5, 4)
1956#define write_gc0_segctl2(val) __write_ulong_gc0_register(5, 4, val)
James Hogan7eb91112016-05-11 15:50:29 +01001957
James Hoganbad50d72016-05-16 12:50:04 +01001958#define read_gc0_pwbase() __read_ulong_gc0_register(5, 5)
1959#define write_gc0_pwbase(val) __write_ulong_gc0_register(5, 5, val)
James Hogan7eb91112016-05-11 15:50:29 +01001960
James Hoganbad50d72016-05-16 12:50:04 +01001961#define read_gc0_pwfield() __read_ulong_gc0_register(5, 6)
1962#define write_gc0_pwfield(val) __write_ulong_gc0_register(5, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01001963
James Hoganbad50d72016-05-16 12:50:04 +01001964#define read_gc0_pwsize() __read_ulong_gc0_register(5, 7)
1965#define write_gc0_pwsize(val) __write_ulong_gc0_register(5, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01001966
James Hoganbad50d72016-05-16 12:50:04 +01001967#define read_gc0_wired() __read_32bit_gc0_register(6, 0)
1968#define write_gc0_wired(val) __write_32bit_gc0_register(6, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001969
James Hoganbad50d72016-05-16 12:50:04 +01001970#define read_gc0_pwctl() __read_32bit_gc0_register(6, 6)
1971#define write_gc0_pwctl(val) __write_32bit_gc0_register(6, 6, val)
James Hogan7eb91112016-05-11 15:50:29 +01001972
James Hoganbad50d72016-05-16 12:50:04 +01001973#define read_gc0_hwrena() __read_32bit_gc0_register(7, 0)
1974#define write_gc0_hwrena(val) __write_32bit_gc0_register(7, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001975
James Hoganbad50d72016-05-16 12:50:04 +01001976#define read_gc0_badvaddr() __read_ulong_gc0_register(8, 0)
1977#define write_gc0_badvaddr(val) __write_ulong_gc0_register(8, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001978
James Hoganbad50d72016-05-16 12:50:04 +01001979#define read_gc0_badinstr() __read_32bit_gc0_register(8, 1)
1980#define write_gc0_badinstr(val) __write_32bit_gc0_register(8, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001981
James Hoganbad50d72016-05-16 12:50:04 +01001982#define read_gc0_badinstrp() __read_32bit_gc0_register(8, 2)
1983#define write_gc0_badinstrp(val) __write_32bit_gc0_register(8, 2, val)
James Hogan7eb91112016-05-11 15:50:29 +01001984
James Hoganbad50d72016-05-16 12:50:04 +01001985#define read_gc0_count() __read_32bit_gc0_register(9, 0)
James Hogan7eb91112016-05-11 15:50:29 +01001986
James Hoganbad50d72016-05-16 12:50:04 +01001987#define read_gc0_entryhi() __read_ulong_gc0_register(10, 0)
1988#define write_gc0_entryhi(val) __write_ulong_gc0_register(10, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001989
James Hoganbad50d72016-05-16 12:50:04 +01001990#define read_gc0_compare() __read_32bit_gc0_register(11, 0)
1991#define write_gc0_compare(val) __write_32bit_gc0_register(11, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001992
James Hoganbad50d72016-05-16 12:50:04 +01001993#define read_gc0_status() __read_32bit_gc0_register(12, 0)
1994#define write_gc0_status(val) __write_32bit_gc0_register(12, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01001995
James Hoganbad50d72016-05-16 12:50:04 +01001996#define read_gc0_intctl() __read_32bit_gc0_register(12, 1)
1997#define write_gc0_intctl(val) __write_32bit_gc0_register(12, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01001998
James Hoganbad50d72016-05-16 12:50:04 +01001999#define read_gc0_cause() __read_32bit_gc0_register(13, 0)
2000#define write_gc0_cause(val) __write_32bit_gc0_register(13, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002001
James Hoganbad50d72016-05-16 12:50:04 +01002002#define read_gc0_epc() __read_ulong_gc0_register(14, 0)
2003#define write_gc0_epc(val) __write_ulong_gc0_register(14, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002004
James Hoganbad50d72016-05-16 12:50:04 +01002005#define read_gc0_ebase() __read_32bit_gc0_register(15, 1)
2006#define write_gc0_ebase(val) __write_32bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01002007
James Hoganbad50d72016-05-16 12:50:04 +01002008#define read_gc0_ebase_64() __read_64bit_gc0_register(15, 1)
2009#define write_gc0_ebase_64(val) __write_64bit_gc0_register(15, 1, val)
James Hogan7eb91112016-05-11 15:50:29 +01002010
James Hoganbad50d72016-05-16 12:50:04 +01002011#define read_gc0_config() __read_32bit_gc0_register(16, 0)
2012#define read_gc0_config1() __read_32bit_gc0_register(16, 1)
2013#define read_gc0_config2() __read_32bit_gc0_register(16, 2)
2014#define read_gc0_config3() __read_32bit_gc0_register(16, 3)
2015#define read_gc0_config4() __read_32bit_gc0_register(16, 4)
2016#define read_gc0_config5() __read_32bit_gc0_register(16, 5)
2017#define read_gc0_config6() __read_32bit_gc0_register(16, 6)
2018#define read_gc0_config7() __read_32bit_gc0_register(16, 7)
2019#define write_gc0_config(val) __write_32bit_gc0_register(16, 0, val)
2020#define write_gc0_config1(val) __write_32bit_gc0_register(16, 1, val)
2021#define write_gc0_config2(val) __write_32bit_gc0_register(16, 2, val)
2022#define write_gc0_config3(val) __write_32bit_gc0_register(16, 3, val)
2023#define write_gc0_config4(val) __write_32bit_gc0_register(16, 4, val)
2024#define write_gc0_config5(val) __write_32bit_gc0_register(16, 5, val)
2025#define write_gc0_config6(val) __write_32bit_gc0_register(16, 6, val)
2026#define write_gc0_config7(val) __write_32bit_gc0_register(16, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002027
James Hoganeb0bab32017-03-14 10:15:12 +00002028#define read_gc0_lladdr() __read_ulong_gc0_register(17, 0)
2029#define write_gc0_lladdr(val) __write_ulong_gc0_register(17, 0, val)
2030
James Hoganbad50d72016-05-16 12:50:04 +01002031#define read_gc0_watchlo0() __read_ulong_gc0_register(18, 0)
2032#define read_gc0_watchlo1() __read_ulong_gc0_register(18, 1)
2033#define read_gc0_watchlo2() __read_ulong_gc0_register(18, 2)
2034#define read_gc0_watchlo3() __read_ulong_gc0_register(18, 3)
2035#define read_gc0_watchlo4() __read_ulong_gc0_register(18, 4)
2036#define read_gc0_watchlo5() __read_ulong_gc0_register(18, 5)
2037#define read_gc0_watchlo6() __read_ulong_gc0_register(18, 6)
2038#define read_gc0_watchlo7() __read_ulong_gc0_register(18, 7)
2039#define write_gc0_watchlo0(val) __write_ulong_gc0_register(18, 0, val)
2040#define write_gc0_watchlo1(val) __write_ulong_gc0_register(18, 1, val)
2041#define write_gc0_watchlo2(val) __write_ulong_gc0_register(18, 2, val)
2042#define write_gc0_watchlo3(val) __write_ulong_gc0_register(18, 3, val)
2043#define write_gc0_watchlo4(val) __write_ulong_gc0_register(18, 4, val)
2044#define write_gc0_watchlo5(val) __write_ulong_gc0_register(18, 5, val)
2045#define write_gc0_watchlo6(val) __write_ulong_gc0_register(18, 6, val)
2046#define write_gc0_watchlo7(val) __write_ulong_gc0_register(18, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002047
James Hoganbad50d72016-05-16 12:50:04 +01002048#define read_gc0_watchhi0() __read_32bit_gc0_register(19, 0)
2049#define read_gc0_watchhi1() __read_32bit_gc0_register(19, 1)
2050#define read_gc0_watchhi2() __read_32bit_gc0_register(19, 2)
2051#define read_gc0_watchhi3() __read_32bit_gc0_register(19, 3)
2052#define read_gc0_watchhi4() __read_32bit_gc0_register(19, 4)
2053#define read_gc0_watchhi5() __read_32bit_gc0_register(19, 5)
2054#define read_gc0_watchhi6() __read_32bit_gc0_register(19, 6)
2055#define read_gc0_watchhi7() __read_32bit_gc0_register(19, 7)
2056#define write_gc0_watchhi0(val) __write_32bit_gc0_register(19, 0, val)
2057#define write_gc0_watchhi1(val) __write_32bit_gc0_register(19, 1, val)
2058#define write_gc0_watchhi2(val) __write_32bit_gc0_register(19, 2, val)
2059#define write_gc0_watchhi3(val) __write_32bit_gc0_register(19, 3, val)
2060#define write_gc0_watchhi4(val) __write_32bit_gc0_register(19, 4, val)
2061#define write_gc0_watchhi5(val) __write_32bit_gc0_register(19, 5, val)
2062#define write_gc0_watchhi6(val) __write_32bit_gc0_register(19, 6, val)
2063#define write_gc0_watchhi7(val) __write_32bit_gc0_register(19, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002064
James Hoganbad50d72016-05-16 12:50:04 +01002065#define read_gc0_xcontext() __read_ulong_gc0_register(20, 0)
2066#define write_gc0_xcontext(val) __write_ulong_gc0_register(20, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002067
James Hoganbad50d72016-05-16 12:50:04 +01002068#define read_gc0_perfctrl0() __read_32bit_gc0_register(25, 0)
2069#define write_gc0_perfctrl0(val) __write_32bit_gc0_register(25, 0, val)
2070#define read_gc0_perfcntr0() __read_32bit_gc0_register(25, 1)
2071#define write_gc0_perfcntr0(val) __write_32bit_gc0_register(25, 1, val)
2072#define read_gc0_perfcntr0_64() __read_64bit_gc0_register(25, 1)
2073#define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register(25, 1, val)
2074#define read_gc0_perfctrl1() __read_32bit_gc0_register(25, 2)
2075#define write_gc0_perfctrl1(val) __write_32bit_gc0_register(25, 2, val)
2076#define read_gc0_perfcntr1() __read_32bit_gc0_register(25, 3)
2077#define write_gc0_perfcntr1(val) __write_32bit_gc0_register(25, 3, val)
2078#define read_gc0_perfcntr1_64() __read_64bit_gc0_register(25, 3)
2079#define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register(25, 3, val)
2080#define read_gc0_perfctrl2() __read_32bit_gc0_register(25, 4)
2081#define write_gc0_perfctrl2(val) __write_32bit_gc0_register(25, 4, val)
2082#define read_gc0_perfcntr2() __read_32bit_gc0_register(25, 5)
2083#define write_gc0_perfcntr2(val) __write_32bit_gc0_register(25, 5, val)
2084#define read_gc0_perfcntr2_64() __read_64bit_gc0_register(25, 5)
2085#define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register(25, 5, val)
2086#define read_gc0_perfctrl3() __read_32bit_gc0_register(25, 6)
2087#define write_gc0_perfctrl3(val) __write_32bit_gc0_register(25, 6, val)
2088#define read_gc0_perfcntr3() __read_32bit_gc0_register(25, 7)
2089#define write_gc0_perfcntr3(val) __write_32bit_gc0_register(25, 7, val)
2090#define read_gc0_perfcntr3_64() __read_64bit_gc0_register(25, 7)
2091#define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register(25, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002092
James Hoganbad50d72016-05-16 12:50:04 +01002093#define read_gc0_errorepc() __read_ulong_gc0_register(30, 0)
2094#define write_gc0_errorepc(val) __write_ulong_gc0_register(30, 0, val)
James Hogan7eb91112016-05-11 15:50:29 +01002095
James Hoganbad50d72016-05-16 12:50:04 +01002096#define read_gc0_kscratch1() __read_ulong_gc0_register(31, 2)
2097#define read_gc0_kscratch2() __read_ulong_gc0_register(31, 3)
2098#define read_gc0_kscratch3() __read_ulong_gc0_register(31, 4)
2099#define read_gc0_kscratch4() __read_ulong_gc0_register(31, 5)
2100#define read_gc0_kscratch5() __read_ulong_gc0_register(31, 6)
2101#define read_gc0_kscratch6() __read_ulong_gc0_register(31, 7)
2102#define write_gc0_kscratch1(val) __write_ulong_gc0_register(31, 2, val)
2103#define write_gc0_kscratch2(val) __write_ulong_gc0_register(31, 3, val)
2104#define write_gc0_kscratch3(val) __write_ulong_gc0_register(31, 4, val)
2105#define write_gc0_kscratch4(val) __write_ulong_gc0_register(31, 5, val)
2106#define write_gc0_kscratch5(val) __write_ulong_gc0_register(31, 6, val)
2107#define write_gc0_kscratch6(val) __write_ulong_gc0_register(31, 7, val)
James Hogan7eb91112016-05-11 15:50:29 +01002108
2109/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 * Macros to access the floating point coprocessor control registers
2111 */
Manuel Lauss842dfc12014-11-07 14:13:54 +01002112#define _read_32bit_cp1_register(source, gas_hardfloat) \
Steven J. Hillb9688312013-01-12 23:29:27 +00002113({ \
Ralf Baechlec46a2f02015-07-15 11:48:15 +02002114 unsigned int __res; \
Steven J. Hillb9688312013-01-12 23:29:27 +00002115 \
2116 __asm__ __volatile__( \
2117 " .set push \n" \
2118 " .set reorder \n" \
2119 " # gas fails to assemble cfc1 for some archs, \n" \
2120 " # like Octeon. \n" \
2121 " .set mips1 \n" \
Manuel Lauss842dfc12014-11-07 14:13:54 +01002122 " "STR(gas_hardfloat)" \n" \
Steven J. Hillb9688312013-01-12 23:29:27 +00002123 " cfc1 %0,"STR(source)" \n" \
2124 " .set pop \n" \
2125 : "=r" (__res)); \
2126 __res; \
2127})
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
James Hogan5e320332015-01-30 15:40:19 +00002129#define _write_32bit_cp1_register(dest, val, gas_hardfloat) \
2130do { \
2131 __asm__ __volatile__( \
2132 " .set push \n" \
2133 " .set reorder \n" \
2134 " "STR(gas_hardfloat)" \n" \
2135 " ctc1 %0,"STR(dest)" \n" \
2136 " .set pop \n" \
2137 : : "r" (val)); \
2138} while (0)
2139
Manuel Lauss842dfc12014-11-07 14:13:54 +01002140#ifdef GAS_HAS_SET_HARDFLOAT
2141#define read_32bit_cp1_register(source) \
2142 _read_32bit_cp1_register(source, .set hardfloat)
James Hogan5e320332015-01-30 15:40:19 +00002143#define write_32bit_cp1_register(dest, val) \
2144 _write_32bit_cp1_register(dest, val, .set hardfloat)
Manuel Lauss842dfc12014-11-07 14:13:54 +01002145#else
2146#define read_32bit_cp1_register(source) \
2147 _read_32bit_cp1_register(source, )
James Hogan5e320332015-01-30 15:40:19 +00002148#define write_32bit_cp1_register(dest, val) \
2149 _write_32bit_cp1_register(dest, val, )
Manuel Lauss842dfc12014-11-07 14:13:54 +01002150#endif
2151
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002152#ifdef HAVE_AS_DSP
2153#define rddsp(mask) \
2154({ \
2155 unsigned int __dspctl; \
2156 \
2157 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002158 " .set push \n" \
2159 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002160 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002161 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002162 : "=r" (__dspctl) \
2163 : "i" (mask)); \
2164 __dspctl; \
2165})
2166
2167#define wrdsp(val, mask) \
2168do { \
2169 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002170 " .set push \n" \
2171 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002172 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00002173 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002174 : \
2175 : "r" (val), "i" (mask)); \
2176} while (0)
2177
Florian Fainelli63c2b682013-03-18 15:56:10 +00002178#define mflo0() \
2179({ \
2180 long mflo0; \
2181 __asm__( \
2182 " .set push \n" \
2183 " .set dsp \n" \
2184 " mflo %0, $ac0 \n" \
2185 " .set pop \n" \
2186 : "=r" (mflo0)); \
2187 mflo0; \
2188})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002189
Florian Fainelli63c2b682013-03-18 15:56:10 +00002190#define mflo1() \
2191({ \
2192 long mflo1; \
2193 __asm__( \
2194 " .set push \n" \
2195 " .set dsp \n" \
2196 " mflo %0, $ac1 \n" \
2197 " .set pop \n" \
2198 : "=r" (mflo1)); \
2199 mflo1; \
2200})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002201
Florian Fainelli63c2b682013-03-18 15:56:10 +00002202#define mflo2() \
2203({ \
2204 long mflo2; \
2205 __asm__( \
2206 " .set push \n" \
2207 " .set dsp \n" \
2208 " mflo %0, $ac2 \n" \
2209 " .set pop \n" \
2210 : "=r" (mflo2)); \
2211 mflo2; \
2212})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002213
Florian Fainelli63c2b682013-03-18 15:56:10 +00002214#define mflo3() \
2215({ \
2216 long mflo3; \
2217 __asm__( \
2218 " .set push \n" \
2219 " .set dsp \n" \
2220 " mflo %0, $ac3 \n" \
2221 " .set pop \n" \
2222 : "=r" (mflo3)); \
2223 mflo3; \
2224})
2225
2226#define mfhi0() \
2227({ \
2228 long mfhi0; \
2229 __asm__( \
2230 " .set push \n" \
2231 " .set dsp \n" \
2232 " mfhi %0, $ac0 \n" \
2233 " .set pop \n" \
2234 : "=r" (mfhi0)); \
2235 mfhi0; \
2236})
2237
2238#define mfhi1() \
2239({ \
2240 long mfhi1; \
2241 __asm__( \
2242 " .set push \n" \
2243 " .set dsp \n" \
2244 " mfhi %0, $ac1 \n" \
2245 " .set pop \n" \
2246 : "=r" (mfhi1)); \
2247 mfhi1; \
2248})
2249
2250#define mfhi2() \
2251({ \
2252 long mfhi2; \
2253 __asm__( \
2254 " .set push \n" \
2255 " .set dsp \n" \
2256 " mfhi %0, $ac2 \n" \
2257 " .set pop \n" \
2258 : "=r" (mfhi2)); \
2259 mfhi2; \
2260})
2261
2262#define mfhi3() \
2263({ \
2264 long mfhi3; \
2265 __asm__( \
2266 " .set push \n" \
2267 " .set dsp \n" \
2268 " mfhi %0, $ac3 \n" \
2269 " .set pop \n" \
2270 : "=r" (mfhi3)); \
2271 mfhi3; \
2272})
2273
2274
2275#define mtlo0(x) \
2276({ \
2277 __asm__( \
2278 " .set push \n" \
2279 " .set dsp \n" \
2280 " mtlo %0, $ac0 \n" \
2281 " .set pop \n" \
2282 : \
2283 : "r" (x)); \
2284})
2285
2286#define mtlo1(x) \
2287({ \
2288 __asm__( \
2289 " .set push \n" \
2290 " .set dsp \n" \
2291 " mtlo %0, $ac1 \n" \
2292 " .set pop \n" \
2293 : \
2294 : "r" (x)); \
2295})
2296
2297#define mtlo2(x) \
2298({ \
2299 __asm__( \
2300 " .set push \n" \
2301 " .set dsp \n" \
2302 " mtlo %0, $ac2 \n" \
2303 " .set pop \n" \
2304 : \
2305 : "r" (x)); \
2306})
2307
2308#define mtlo3(x) \
2309({ \
2310 __asm__( \
2311 " .set push \n" \
2312 " .set dsp \n" \
2313 " mtlo %0, $ac3 \n" \
2314 " .set pop \n" \
2315 : \
2316 : "r" (x)); \
2317})
2318
2319#define mthi0(x) \
2320({ \
2321 __asm__( \
2322 " .set push \n" \
2323 " .set dsp \n" \
2324 " mthi %0, $ac0 \n" \
2325 " .set pop \n" \
2326 : \
2327 : "r" (x)); \
2328})
2329
2330#define mthi1(x) \
2331({ \
2332 __asm__( \
2333 " .set push \n" \
2334 " .set dsp \n" \
2335 " mthi %0, $ac1 \n" \
2336 " .set pop \n" \
2337 : \
2338 : "r" (x)); \
2339})
2340
2341#define mthi2(x) \
2342({ \
2343 __asm__( \
2344 " .set push \n" \
2345 " .set dsp \n" \
2346 " mthi %0, $ac2 \n" \
2347 " .set pop \n" \
2348 : \
2349 : "r" (x)); \
2350})
2351
2352#define mthi3(x) \
2353({ \
2354 __asm__( \
2355 " .set push \n" \
2356 " .set dsp \n" \
2357 " mthi %0, $ac3 \n" \
2358 " .set pop \n" \
2359 : \
2360 : "r" (x)); \
2361})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00002362
2363#else
2364
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002365#define rddsp(mask) \
2366({ \
2367 unsigned int __res; \
2368 \
2369 __asm__ __volatile__( \
2370 " .set push \n" \
2371 " .set noat \n" \
2372 " # rddsp $1, %x1 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002373 _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \
2374 _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002375 " move %0, $1 \n" \
2376 " .set pop \n" \
2377 : "=r" (__res) \
2378 : "i" (mask)); \
2379 __res; \
2380})
2381
2382#define wrdsp(val, mask) \
2383do { \
2384 __asm__ __volatile__( \
2385 " .set push \n" \
2386 " .set noat \n" \
2387 " move $1, %0 \n" \
2388 " # wrdsp $1, %x1 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002389 _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \
2390 _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \
Steven J. Hilld0c1b472012-12-07 03:53:29 +00002391 " .set pop \n" \
2392 : \
2393 : "r" (val), "i" (mask)); \
2394} while (0)
2395
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002396#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002397({ \
2398 unsigned long __treg; \
2399 \
2400 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002401 " .set push \n" \
2402 " .set noat \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002403 _ASM_INSN_IF_MIPS(0x00000810 | %X1) \
2404 _ASM_INSN32_IF_MM(0x0001007c | %x1) \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002405 " move %0, $1 \n" \
2406 " .set pop \n" \
2407 : "=r" (__treg) \
2408 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002409 __treg; \
2410})
2411
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002412#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002413do { \
2414 __asm__ __volatile__( \
2415 " .set push \n" \
2416 " .set noat \n" \
2417 " move $1, %0 \n" \
James Hogan5aadab02016-05-20 23:28:41 +01002418 _ASM_INSN_IF_MIPS(0x00200011 | %X1) \
2419 _ASM_INSN32_IF_MM(0x0001207c | %x1) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002420 " .set pop \n" \
2421 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002422 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002423} while (0)
2424
James Hogan5aadab02016-05-20 23:28:41 +01002425#ifdef CONFIG_CPU_MICROMIPS
2426
2427#define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2428#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2429
2430#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2431#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2432
2433#else /* !CONFIG_CPU_MICROMIPS */
2434
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002435#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2436#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002437
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002438#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2439#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002440
James Hogan5aadab02016-05-20 23:28:41 +01002441#endif /* CONFIG_CPU_MICROMIPS */
2442
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002443#define mflo0() _dsp_mflo(0)
2444#define mflo1() _dsp_mflo(1)
2445#define mflo2() _dsp_mflo(2)
2446#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002447
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002448#define mfhi0() _dsp_mfhi(0)
2449#define mfhi1() _dsp_mfhi(1)
2450#define mfhi2() _dsp_mfhi(2)
2451#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002452
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002453#define mtlo0(x) _dsp_mtlo(x, 0)
2454#define mtlo1(x) _dsp_mtlo(x, 1)
2455#define mtlo2(x) _dsp_mtlo(x, 2)
2456#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002457
Steven J. Hill4cb764b2012-12-07 03:53:52 +00002458#define mthi0(x) _dsp_mthi(x, 0)
2459#define mthi1(x) _dsp_mthi(x, 1)
2460#define mthi2(x) _dsp_mthi(x, 2)
2461#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002462
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002463#endif
2464
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465/*
2466 * TLB operations.
2467 *
2468 * It is responsibility of the caller to take care of any TLB hazards.
2469 */
2470static inline void tlb_probe(void)
2471{
2472 __asm__ __volatile__(
2473 ".set noreorder\n\t"
2474 "tlbp\n\t"
2475 ".set reorder");
2476}
2477
2478static inline void tlb_read(void)
2479{
Marc St-Jean9267a302007-06-14 15:55:31 -06002480#if MIPS34K_MISSED_ITLB_WAR
2481 int res = 0;
2482
2483 __asm__ __volatile__(
2484 " .set push \n"
2485 " .set noreorder \n"
2486 " .set noat \n"
2487 " .set mips32r2 \n"
2488 " .word 0x41610001 # dvpe $1 \n"
2489 " move %0, $1 \n"
2490 " ehb \n"
2491 " .set pop \n"
2492 : "=r" (res));
2493
2494 instruction_hazard();
2495#endif
2496
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 __asm__ __volatile__(
2498 ".set noreorder\n\t"
2499 "tlbr\n\t"
2500 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06002501
2502#if MIPS34K_MISSED_ITLB_WAR
2503 if ((res & _ULCAST_(1)))
2504 __asm__ __volatile__(
2505 " .set push \n"
2506 " .set noreorder \n"
2507 " .set noat \n"
2508 " .set mips32r2 \n"
2509 " .word 0x41600021 # evpe \n"
2510 " ehb \n"
2511 " .set pop \n");
2512#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513}
2514
2515static inline void tlb_write_indexed(void)
2516{
2517 __asm__ __volatile__(
2518 ".set noreorder\n\t"
2519 "tlbwi\n\t"
2520 ".set reorder");
2521}
2522
2523static inline void tlb_write_random(void)
2524{
2525 __asm__ __volatile__(
2526 ".set noreorder\n\t"
2527 "tlbwr\n\t"
2528 ".set reorder");
2529}
2530
James Hoganbad50d72016-05-16 12:50:04 +01002531#ifdef TOOLCHAIN_SUPPORTS_VIRT
2532
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533/*
James Hogan7eb91112016-05-11 15:50:29 +01002534 * Guest TLB operations.
2535 *
2536 * It is responsibility of the caller to take care of any TLB hazards.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 */
James Hogan7eb91112016-05-11 15:50:29 +01002538static inline void guest_tlb_probe(void)
2539{
2540 __asm__ __volatile__(
2541 ".set push\n\t"
2542 ".set noreorder\n\t"
2543 ".set virt\n\t"
2544 "tlbgp\n\t"
2545 ".set pop");
2546}
2547
2548static inline void guest_tlb_read(void)
2549{
2550 __asm__ __volatile__(
2551 ".set push\n\t"
2552 ".set noreorder\n\t"
2553 ".set virt\n\t"
2554 "tlbgr\n\t"
2555 ".set pop");
2556}
2557
2558static inline void guest_tlb_write_indexed(void)
2559{
2560 __asm__ __volatile__(
2561 ".set push\n\t"
2562 ".set noreorder\n\t"
2563 ".set virt\n\t"
2564 "tlbgwi\n\t"
2565 ".set pop");
2566}
2567
2568static inline void guest_tlb_write_random(void)
2569{
2570 __asm__ __volatile__(
2571 ".set push\n\t"
2572 ".set noreorder\n\t"
2573 ".set virt\n\t"
2574 "tlbgwr\n\t"
2575 ".set pop");
2576}
2577
2578/*
2579 * Guest TLB Invalidate Flush
2580 */
2581static inline void guest_tlbinvf(void)
2582{
2583 __asm__ __volatile__(
2584 ".set push\n\t"
2585 ".set noreorder\n\t"
2586 ".set virt\n\t"
2587 "tlbginvf\n\t"
2588 ".set pop");
2589}
2590
James Hoganbad50d72016-05-16 12:50:04 +01002591#else /* TOOLCHAIN_SUPPORTS_VIRT */
2592
2593/*
2594 * Guest TLB operations.
2595 *
2596 * It is responsibility of the caller to take care of any TLB hazards.
2597 */
2598static inline void guest_tlb_probe(void)
2599{
2600 __asm__ __volatile__(
2601 "# tlbgp\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002602 _ASM_INSN_IF_MIPS(0x42000010)
2603 _ASM_INSN32_IF_MM(0x0000017c));
James Hoganbad50d72016-05-16 12:50:04 +01002604}
2605
2606static inline void guest_tlb_read(void)
2607{
2608 __asm__ __volatile__(
2609 "# tlbgr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002610 _ASM_INSN_IF_MIPS(0x42000009)
2611 _ASM_INSN32_IF_MM(0x0000117c));
James Hoganbad50d72016-05-16 12:50:04 +01002612}
2613
2614static inline void guest_tlb_write_indexed(void)
2615{
2616 __asm__ __volatile__(
2617 "# tlbgwi\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002618 _ASM_INSN_IF_MIPS(0x4200000a)
2619 _ASM_INSN32_IF_MM(0x0000217c));
James Hoganbad50d72016-05-16 12:50:04 +01002620}
2621
2622static inline void guest_tlb_write_random(void)
2623{
2624 __asm__ __volatile__(
2625 "# tlbgwr\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002626 _ASM_INSN_IF_MIPS(0x4200000e)
2627 _ASM_INSN32_IF_MM(0x0000317c));
James Hoganbad50d72016-05-16 12:50:04 +01002628}
2629
2630/*
2631 * Guest TLB Invalidate Flush
2632 */
2633static inline void guest_tlbinvf(void)
2634{
2635 __asm__ __volatile__(
2636 "# tlbginvf\n\t"
James Hogan1c48a172016-05-20 23:28:38 +01002637 _ASM_INSN_IF_MIPS(0x4200000c)
2638 _ASM_INSN32_IF_MM(0x0000517c));
James Hoganbad50d72016-05-16 12:50:04 +01002639}
2640
2641#endif /* !TOOLCHAIN_SUPPORTS_VIRT */
2642
James Hogan7eb91112016-05-11 15:50:29 +01002643/*
2644 * Manipulate bits in a register.
2645 */
2646#define __BUILD_SET_COMMON(name) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002648set_##name(unsigned int set) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002650 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 \
James Hogan7eb91112016-05-11 15:50:29 +01002652 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002653 new = res | set; \
James Hogan7eb91112016-05-11 15:50:29 +01002654 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 \
2656 return res; \
2657} \
2658 \
2659static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002660clear_##name(unsigned int clear) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002662 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663 \
James Hogan7eb91112016-05-11 15:50:29 +01002664 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002665 new = res & ~clear; \
James Hogan7eb91112016-05-11 15:50:29 +01002666 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667 \
2668 return res; \
2669} \
2670 \
2671static inline unsigned int \
James Hogan7eb91112016-05-11 15:50:29 +01002672change_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002674 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675 \
James Hogan7eb91112016-05-11 15:50:29 +01002676 res = read_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01002677 new = res & ~change; \
2678 new |= (val & change); \
James Hogan7eb91112016-05-11 15:50:29 +01002679 write_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 \
2681 return res; \
2682}
2683
James Hogan7eb91112016-05-11 15:50:29 +01002684/*
2685 * Manipulate bits in a c0 register.
2686 */
2687#define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name)
2688
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689__BUILD_SET_C0(status)
2690__BUILD_SET_C0(cause)
2691__BUILD_SET_C0(config)
Paul Burton7f65afb2014-01-27 15:23:09 +00002692__BUILD_SET_C0(config5)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00002694__BUILD_SET_C0(intctl)
2695__BUILD_SET_C0(srsmap)
Steven J. Hilla5770df2015-02-19 10:18:52 -06002696__BUILD_SET_C0(pagegrain)
James Hoganf913e9e2016-05-11 15:50:28 +01002697__BUILD_SET_C0(guestctl0)
2698__BUILD_SET_C0(guestctl0ext)
2699__BUILD_SET_C0(guestctl1)
2700__BUILD_SET_C0(guestctl2)
2701__BUILD_SET_C0(guestctl3)
Kevin Cernekee020232f2011-11-16 01:25:44 +00002702__BUILD_SET_C0(brcm_config_0)
2703__BUILD_SET_C0(brcm_bus_pll)
2704__BUILD_SET_C0(brcm_reset)
2705__BUILD_SET_C0(brcm_cmt_intr)
2706__BUILD_SET_C0(brcm_cmt_ctrl)
2707__BUILD_SET_C0(brcm_config)
2708__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709
David Daney45b585c2014-05-28 23:52:10 +02002710/*
James Hogan7eb91112016-05-11 15:50:29 +01002711 * Manipulate bits in a guest c0 register.
2712 */
2713#define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name)
2714
James Hoganeb0bab32017-03-14 10:15:12 +00002715__BUILD_SET_GC0(wired)
James Hogan7eb91112016-05-11 15:50:29 +01002716__BUILD_SET_GC0(status)
2717__BUILD_SET_GC0(cause)
2718__BUILD_SET_GC0(ebase)
James Hoganeb0bab32017-03-14 10:15:12 +00002719__BUILD_SET_GC0(config1)
James Hogan7eb91112016-05-11 15:50:29 +01002720
2721/*
David Daney45b585c2014-05-28 23:52:10 +02002722 * Return low 10 bits of ebase.
2723 * Note that under KVM (MIPSVZ) this returns vcpu id.
2724 */
2725static inline unsigned int get_ebase_cpunum(void)
2726{
James Hogan37af2f32016-05-11 13:50:49 +01002727 return read_c0_ebase() & MIPS_EBASE_CPUNUM;
David Daney45b585c2014-05-28 23:52:10 +02002728}
2729
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730#endif /* !__ASSEMBLY__ */
2731
2732#endif /* _ASM_MIPSREGS_H */