blob: c50c902d009ed8ea634ce073ecff75024ff8cda8 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030069#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030071#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020072#include "xhci-mtk.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070078dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 union xhci_trb *trb)
80{
Sarah Sharp6071d832009-05-14 11:44:14 -070081 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082
Sarah Sharp6071d832009-05-14 11:44:14 -070083 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070085 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030087 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070089 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090}
91
Mathias Nyman0ce57492016-11-11 15:13:14 +020092static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
Mathias Nyman2d98ef42016-06-21 10:58:04 +030097static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
Mathias Nymand0c77d82016-06-21 10:58:07 +0300113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
Mathias Nyman2a721262016-11-11 15:13:24 +0200118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +0200122 return urb_priv->num_tds_done == urb_priv->num_tds;
Mathias Nyman2a721262016-11-11 15:13:24 +0200123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +0200129 urb_priv->num_tds_done++;
Mathias Nyman2a721262016-11-11 15:13:24 +0200130}
131
Mathias Nymanae1e3f02017-01-23 14:20:15 +0200132static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
133{
134 if (trb_is_link(trb)) {
135 /* unchain chained link TRBs */
136 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
137 } else {
138 trb->generic.field[0] = 0;
139 trb->generic.field[1] = 0;
140 trb->generic.field[2] = 0;
141 /* Preserve only the cycle bit of this TRB */
142 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
143 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
144 }
145}
146
Sarah Sharpae636742009-04-29 19:02:31 -0700147/* Updates trb to point to the next TRB in the ring, and updates seg if the next
148 * TRB is in a new segment. This does not skip over link TRBs, and it does not
149 * effect the ring dequeue or enqueue pointers.
150 */
151static void next_trb(struct xhci_hcd *xhci,
152 struct xhci_ring *ring,
153 struct xhci_segment **seg,
154 union xhci_trb **trb)
155{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300156 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700157 *seg = (*seg)->next;
158 *trb = ((*seg)->trbs);
159 } else {
John Youna1669b22010-08-09 13:56:11 -0700160 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700161 }
162}
163
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700164/*
165 * See Cycle bit rules. SW is the consumer for the event ring only.
166 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
167 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800168static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700169{
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300170 /* event ring doesn't have link trbs, check for last trb */
171 if (ring->type == TYPE_EVENT) {
172 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
Sarah Sharp50d02062012-07-26 12:03:59 -0700173 ring->dequeue++;
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300174 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700175 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300176 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
177 ring->cycle_state ^= 1;
178 ring->deq_seg = ring->deq_seg->next;
179 ring->dequeue = ring->deq_seg->trbs;
180 return;
181 }
182
183 /* All other rings have link trbs */
184 if (!trb_is_link(ring->dequeue)) {
185 ring->dequeue++;
186 ring->num_trbs_free++;
187 }
188 while (trb_is_link(ring->dequeue)) {
189 ring->deq_seg = ring->deq_seg->next;
190 ring->dequeue = ring->deq_seg->trbs;
191 }
Lu Baolub2d6edb2017-04-07 17:57:02 +0300192
193 trace_xhci_inc_deq(ring);
194
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300195 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700196}
197
198/*
199 * See Cycle bit rules. SW is the consumer for the event ring only.
200 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
201 *
202 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
203 * chain bit is set), then set the chain bit in all the following link TRBs.
204 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
205 * have their chain bit cleared (so that each Link TRB is a separate TD).
206 *
207 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700208 * set, but other sections talk about dealing with the chain bit set. This was
209 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
210 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700211 *
212 * @more_trbs_coming: Will you enqueue more TRBs before calling
213 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700214 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700215static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800216 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700217{
218 u32 chain;
219 union xhci_trb *next;
220
Matt Evans28ccd292011-03-29 13:40:46 +1100221 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800222 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300223 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800224 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700225 next = ++(ring->enqueue);
226
Mathias Nyman22511982016-06-21 10:58:03 +0300227 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300228 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700229
Mathias Nyman22511982016-06-21 10:58:03 +0300230 /*
231 * If the caller doesn't plan on enqueueing more TDs before
232 * ringing the doorbell, then we don't want to give the link TRB
233 * to the hardware just yet. We'll give the link TRB back in
234 * prepare_ring() just before we enqueue the TD at the top of
235 * the ring.
236 */
237 if (!chain && !more_trbs_coming)
238 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800239
Mathias Nyman22511982016-06-21 10:58:03 +0300240 /* If we're not dealing with 0.95 hardware or isoc rings on
241 * AMD 0.96 host, carry over the chain bit of the previous TRB
242 * (which may mean the chain bit is cleared).
243 */
244 if (!(ring->type == TYPE_ISOC &&
245 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
246 !xhci_link_trb_quirk(xhci)) {
247 next->link.control &= cpu_to_le32(~TRB_CHAIN);
248 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700249 }
Mathias Nyman22511982016-06-21 10:58:03 +0300250 /* Give this link TRB to the hardware */
251 wmb();
252 next->link.control ^= cpu_to_le32(TRB_CYCLE);
253
254 /* Toggle the cycle bit after the last ring segment. */
Mathias Nymand0c77d82016-06-21 10:58:07 +0300255 if (link_trb_toggles_cycle(next))
Mathias Nyman22511982016-06-21 10:58:03 +0300256 ring->cycle_state ^= 1;
257
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
Lu Baolub2d6edb2017-04-07 17:57:02 +0300262
263 trace_xhci_inc_enq(ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700264}
265
266/*
Andiry Xu085deb12012-03-05 17:49:40 +0800267 * Check to see if there's room to enqueue num_trbs on the ring and make sure
268 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 */
Andiry Xub008df62012-03-05 17:49:34 +0800270static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700271 unsigned int num_trbs)
272{
Andiry Xu085deb12012-03-05 17:49:40 +0800273 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800274
Andiry Xu085deb12012-03-05 17:49:40 +0800275 if (ring->num_trbs_free < num_trbs)
276 return 0;
277
278 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
279 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
280 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
281 return 0;
282 }
283
284 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285}
286
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700288void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289{
Elric Fuc181bc52012-06-27 16:30:57 +0800290 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
291 return;
292
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200294 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200296 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700297}
298
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +0200299static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
300{
301 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
302}
303
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200304static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
305{
306 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
307 cmd_list);
308}
309
310/*
311 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
312 * If there are other commands waiting then restart the ring and kick the timer.
313 * This must be called with command ring stopped and xhci->lock held.
314 */
315static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
316 struct xhci_command *cur_cmd)
317{
318 struct xhci_command *i_cmd;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200319
320 /* Turn all aborted commands in list to no-ops, then restart */
321 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
322
Felipe Balbi0b7c1052017-01-23 14:20:06 +0200323 if (i_cmd->status != COMP_COMMAND_ABORTED)
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200324 continue;
325
Mathias Nyman604d02a2017-05-17 18:32:05 +0300326 i_cmd->status = COMP_COMMAND_RING_STOPPED;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200327
328 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
329 i_cmd->command_trb);
Mathias Nyman52782042017-01-23 14:20:16 +0200330
331 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200332
333 /*
334 * caller waiting for completion is called when command
335 * completion event is received for these no-op commands
336 */
337 }
338
339 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
340
341 /* ring command ring doorbell to restart the command ring */
342 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
343 !(xhci->xhc_state & XHCI_STATE_DYING)) {
344 xhci->current_cmd = cur_cmd;
345 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
346 xhci_ring_cmd_db(xhci);
347 }
348}
349
350/* Must be called with xhci->lock held, releases and aquires lock back */
351static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
Elric Fub92cc662012-06-27 16:31:12 +0800352{
353 u64 temp_64;
354 int ret;
355
356 xhci_dbg(xhci, "Abort command ring\n");
357
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200358 reinit_completion(&xhci->cmd_ring_stop_completion);
Mathias Nyman3425aa02016-06-01 18:09:08 +0300359
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200360 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp477632d2014-01-29 14:02:00 -0800361 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
362 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800363
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300364 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
365 * completion of the Command Abort operation. If CRR is not negated in 5
366 * seconds then driver handles it as if host died (-ENODEV).
367 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
368 * and try to recover a -ETIMEDOUT with a host controller reset.
Elric Fub92cc662012-06-27 16:31:12 +0800369 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200370 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800371 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
372 if (ret < 0) {
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300373 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
Lu Baolu1cc6d862017-01-23 14:19:55 +0200374 xhci_halt(xhci);
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300375 xhci_hc_died(xhci);
376 return ret;
Elric Fub92cc662012-06-27 16:31:12 +0800377 }
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +0200378 /*
379 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
380 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
381 * but the completion event in never sent. Wait 2 secs (arbitrary
382 * number) to handle those cases after negation of CMD_RING_RUNNING.
383 */
384 spin_unlock_irqrestore(&xhci->lock, flags);
385 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
386 msecs_to_jiffies(2000));
387 spin_lock_irqsave(&xhci->lock, flags);
388 if (!ret) {
389 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
390 xhci_cleanup_command_queue(xhci);
391 } else {
392 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
393 }
Elric Fub92cc662012-06-27 16:31:12 +0800394 return 0;
395}
396
Andiry Xube88fe42010-10-14 07:22:57 -0700397void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700398 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700399 unsigned int ep_index,
400 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700401{
Matt Evans28ccd292011-03-29 13:40:46 +1100402 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500403 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
404 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700405
Sarah Sharpae636742009-04-29 19:02:31 -0700406 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500407 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700408 * We don't want to restart any stream rings if there's a set dequeue
409 * pointer command pending because the device can choose to start any
410 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700411 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200412 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
Matthew Wilcox50d646762010-12-15 14:18:11 -0500413 (ep_state & EP_HALTED))
414 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200415 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500416 /* The CPU has better things to do at this point than wait for a
417 * write-posting flush. It'll get there soon enough.
418 */
Sarah Sharpae636742009-04-29 19:02:31 -0700419}
420
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700421/* Ring the doorbell for any rings with pending URBs */
422static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
423 unsigned int slot_id,
424 unsigned int ep_index)
425{
426 unsigned int stream_id;
427 struct xhci_virt_ep *ep;
428
429 ep = &xhci->devs[slot_id]->eps[ep_index];
430
431 /* A ring has pending URBs if its TD list is not empty */
432 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200433 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700434 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700435 return;
436 }
437
438 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
439 stream_id++) {
440 struct xhci_stream_info *stream_info = ep->stream_info;
441 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700442 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
443 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700444 }
445}
446
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300447/* Get the right ring for the given slot_id, ep_index and stream_id.
448 * If the endpoint supports streams, boundary check the URB's stream ID.
449 * If the endpoint doesn't support streams, return the singular endpoint ring.
450 */
451struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700452 unsigned int slot_id, unsigned int ep_index,
453 unsigned int stream_id)
454{
455 struct xhci_virt_ep *ep;
456
457 ep = &xhci->devs[slot_id]->eps[ep_index];
458 /* Common case: no streams */
459 if (!(ep->ep_state & EP_HAS_STREAMS))
460 return ep->ring;
461
462 if (stream_id == 0) {
463 xhci_warn(xhci,
464 "WARN: Slot ID %u, ep index %u has streams, "
465 "but URB has no stream ID.\n",
466 slot_id, ep_index);
467 return NULL;
468 }
469
470 if (stream_id < ep->stream_info->num_streams)
471 return ep->stream_info->stream_rings[stream_id];
472
473 xhci_warn(xhci,
474 "WARN: Slot ID %u, ep index %u has "
475 "stream IDs 1 to %u allocated, "
476 "but stream ID %u is requested.\n",
477 slot_id, ep_index,
478 ep->stream_info->num_streams - 1,
479 stream_id);
480 return NULL;
481}
482
Mathias Nymane6b20122017-06-02 16:36:22 +0300483
484/*
485 * Get the hw dequeue pointer xHC stopped on, either directly from the
486 * endpoint context, or if streams are in use from the stream context.
487 * The returned hw_dequeue contains the lowest four bits with cycle state
488 * and possbile stream context type.
489 */
490static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
491 unsigned int ep_index, unsigned int stream_id)
492{
493 struct xhci_ep_ctx *ep_ctx;
494 struct xhci_stream_ctx *st_ctx;
495 struct xhci_virt_ep *ep;
496
497 ep = &vdev->eps[ep_index];
498
499 if (ep->ep_state & EP_HAS_STREAMS) {
500 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
501 return le64_to_cpu(st_ctx->stream_ring);
502 }
503 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
504 return le64_to_cpu(ep_ctx->deq);
505}
506
Sarah Sharpae636742009-04-29 19:02:31 -0700507/*
508 * Move the xHC's endpoint ring dequeue pointer past cur_td.
509 * Record the new state of the xHC's endpoint ring dequeue segment,
Mathias Nyman87907362017-06-02 16:36:23 +0300510 * dequeue pointer, stream id, and new consumer cycle state in state.
Sarah Sharpae636742009-04-29 19:02:31 -0700511 * Update our internal representation of the ring's dequeue pointer.
512 *
513 * We do this in three jumps:
514 * - First we update our new ring state to be the same as when the xHC stopped.
515 * - Then we traverse the ring to find the segment that contains
516 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
517 * any link TRBs with the toggle cycle bit set.
518 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
519 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100520 *
521 * Some of the uses of xhci_generic_trb are grotty, but if they're done
522 * with correct __le32 accesses they should work fine. Only users of this are
523 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700524 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700525void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700526 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700527 unsigned int stream_id, struct xhci_td *cur_td,
528 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700529{
530 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200531 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700532 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300533 struct xhci_segment *new_seg;
534 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700535 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300536 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300537 bool cycle_found = false;
538 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700539
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700540 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
541 ep_index, stream_id);
542 if (!ep_ring) {
543 xhci_warn(xhci, "WARN can't find new dequeue state "
544 "for invalid stream ID %u.\n",
545 stream_id);
546 return;
547 }
Sarah Sharpae636742009-04-29 19:02:31 -0700548 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300549 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
550 "Finding endpoint context");
Sarah Sharpae636742009-04-29 19:02:31 -0700551
Mathias Nymane6b20122017-06-02 16:36:22 +0300552 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
Mathias Nyman365038d2014-08-19 15:17:58 +0300553 new_seg = ep_ring->deq_seg;
554 new_deq = ep_ring->dequeue;
555 state->new_cycle_state = hw_dequeue & 0x1;
Mathias Nyman87907362017-06-02 16:36:23 +0300556 state->stream_id = stream_id;
Mathias Nyman365038d2014-08-19 15:17:58 +0300557
558 /*
559 * We want to find the pointer, segment and cycle state of the new trb
560 * (the one after current TD's last_trb). We know the cycle state at
561 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
562 * found.
563 */
564 do {
565 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
566 == (dma_addr_t)(hw_dequeue & ~0xf)) {
567 cycle_found = true;
568 if (td_last_trb_found)
569 break;
570 }
571 if (new_deq == cur_td->last_trb)
572 td_last_trb_found = true;
573
Mathias Nyman3495e452016-11-11 15:13:13 +0200574 if (cycle_found && trb_is_link(new_deq) &&
575 link_trb_toggles_cycle(new_deq))
Mathias Nyman365038d2014-08-19 15:17:58 +0300576 state->new_cycle_state ^= 0x1;
577
578 next_trb(xhci, ep_ring, &new_seg, &new_deq);
579
580 /* Search wrapped around, bail out */
581 if (new_deq == ep->ring->dequeue) {
582 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
583 state->new_deq_seg = NULL;
584 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300585 return;
586 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300587
Mathias Nyman365038d2014-08-19 15:17:58 +0300588 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700589
Mathias Nyman365038d2014-08-19 15:17:58 +0300590 state->new_deq_seg = new_seg;
591 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700592
Julius Werner1f81b6d2014-04-25 19:20:13 +0300593 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300594 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
595 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800596
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300597 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
598 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700599 state->new_deq_seg);
600 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300601 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
602 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700603 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700604}
605
Sarah Sharp522989a2011-07-29 12:44:32 -0700606/* flip_cycle means flip the cycle bit of all but the first and last TRB.
607 * (The last TRB actually points to the ring enqueue pointer, which is not part
608 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
609 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700610static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200611 struct xhci_td *td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700612{
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200613 struct xhci_segment *seg = td->start_seg;
614 union xhci_trb *trb = td->first_trb;
Sarah Sharpae636742009-04-29 19:02:31 -0700615
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200616 while (1) {
Mathias Nymanae1e3f02017-01-23 14:20:15 +0200617 trb_to_noop(trb, TRB_TR_NOOP);
618
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200619 /* flip cycle if asked to */
620 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
621 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
622
623 if (trb == td->last_trb)
Sarah Sharpae636742009-04-29 19:02:31 -0700624 break;
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200625
626 next_trb(xhci, ep_ring, &seg, &trb);
Sarah Sharpae636742009-04-29 19:02:31 -0700627 }
628}
629
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700630static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700631 struct xhci_virt_ep *ep)
632{
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200633 ep->ep_state &= ~EP_STOP_CMD_PENDING;
Mathias Nymanf9926592017-01-23 14:19:53 +0200634 /* Can't del_timer_sync in interrupt */
635 del_timer(&ep->stop_cmd_timer);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700636}
637
Mathias Nyman446b3142016-11-11 15:13:22 +0200638/*
Mathias Nyman2a721262016-11-11 15:13:24 +0200639 * Must be called with xhci->lock held in interrupt context,
640 * releases and re-acquires xhci->lock
Mathias Nyman446b3142016-11-11 15:13:22 +0200641 */
Mathias Nyman2a721262016-11-11 15:13:24 +0200642static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
643 struct xhci_td *cur_td, int status)
Mathias Nyman446b3142016-11-11 15:13:22 +0200644{
Mathias Nyman2a721262016-11-11 15:13:24 +0200645 struct urb *urb = cur_td->urb;
646 struct urb_priv *urb_priv = urb->hcpriv;
647 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
Mathias Nyman446b3142016-11-11 15:13:22 +0200648
Mathias Nyman2a721262016-11-11 15:13:24 +0200649 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
650 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
651 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
652 if (xhci->quirks & XHCI_AMD_PLL_FIX)
653 usb_amd_quirk_pll_enable();
654 }
655 }
Mathias Nyman446b3142016-11-11 15:13:22 +0200656 xhci_urb_free_priv(urb_priv);
Mathias Nyman2a721262016-11-11 15:13:24 +0200657 usb_hcd_unlink_urb_from_ep(hcd, urb);
Mathias Nyman446b3142016-11-11 15:13:22 +0200658 spin_unlock(&xhci->lock);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +0200659 trace_xhci_urb_giveback(urb);
Mathias Nyman7bc5d5a2017-05-17 18:31:59 +0300660 usb_hcd_giveback_urb(hcd, urb, status);
Mathias Nyman446b3142016-11-11 15:13:22 +0200661 spin_lock(&xhci->lock);
662}
663
Wei Yongjun2d6d5762016-11-11 15:13:21 +0200664static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
665 struct xhci_ring *ring, struct xhci_td *td)
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300666{
667 struct device *dev = xhci_to_hcd(xhci)->self.controller;
668 struct xhci_segment *seg = td->bounce_seg;
669 struct urb *urb = td->urb;
670
Felipe Balbif45e2a02017-01-23 14:20:13 +0200671 if (!ring || !seg || !urb)
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300672 return;
673
674 if (usb_urb_dir_out(urb)) {
675 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
676 DMA_TO_DEVICE);
677 return;
678 }
679
680 /* for in tranfers we need to copy the data from bounce to sg */
681 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
682 seg->bounce_len, seg->bounce_offs);
683 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
684 DMA_FROM_DEVICE);
685 seg->bounce_len = 0;
686 seg->bounce_offs = 0;
687}
688
Sarah Sharpae636742009-04-29 19:02:31 -0700689/*
690 * When we get a command completion for a Stop Endpoint Command, we need to
691 * unlink any cancelled TDs from the ring. There are two ways to do that:
692 *
693 * 1. If the HW was in the middle of processing the TD that needs to be
694 * cancelled, then we must move the ring's dequeue pointer past the last TRB
695 * in the TD with a Set Dequeue Pointer Command.
696 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
697 * bit cleared) so that the HW will skip over them.
698 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300699static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700700 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700701{
Sarah Sharpae636742009-04-29 19:02:31 -0700702 unsigned int ep_index;
703 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700704 struct xhci_virt_ep *ep;
Randy Dunlap326b4812010-04-19 08:53:50 -0700705 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700706 struct xhci_td *last_unlinked_td;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300707 struct xhci_ep_ctx *ep_ctx;
708 struct xhci_virt_device *vdev;
Mathias Nymancdd504e2017-06-02 16:36:24 +0300709 u64 hw_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700710 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700711
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300712 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300713 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700714 xhci_warn(xhci, "Stop endpoint command "
715 "completion for disabled slot %u\n",
716 slot_id);
717 return;
718 }
719
Sarah Sharpae636742009-04-29 19:02:31 -0700720 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100721 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Felipe Balbi19a7d0d62017-04-07 17:56:57 +0300722
723 vdev = xhci->devs[slot_id];
724 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
725 trace_xhci_handle_cmd_stop_ep(ep_ctx);
726
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700727 ep = &xhci->devs[slot_id]->eps[ep_index];
Felipe Balbi04861f82017-01-23 14:20:09 +0200728 last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
729 struct xhci_td, cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700730
Sarah Sharp678539c2009-10-27 10:55:52 -0700731 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700732 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700733 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700734 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700735 }
Sarah Sharpae636742009-04-29 19:02:31 -0700736
737 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
738 * We have the xHCI lock, so nothing can modify this list until we drop
739 * it. We're also in the event handler, so we can't get re-interrupted
740 * if another Stop Endpoint command completes
741 */
Felipe Balbi04861f82017-01-23 14:20:09 +0200742 list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300743 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
744 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800745 (unsigned long long)xhci_trb_virt_to_dma(
746 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700747 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
748 if (!ep_ring) {
749 /* This shouldn't happen unless a driver is mucking
750 * with the stream ID after submission. This will
751 * leave the TD on the hardware ring, and the hardware
752 * will try to execute it, and may access a buffer
753 * that has already been freed. In the best case, the
754 * hardware will execute it, and the event handler will
755 * ignore the completion event for that TD, since it was
756 * removed from the td_list for that endpoint. In
757 * short, don't muck with the stream ID after
758 * submission.
759 */
760 xhci_warn(xhci, "WARN Cancelled URB %p "
761 "has invalid stream ID %u.\n",
762 cur_td->urb,
763 cur_td->urb->stream_id);
764 goto remove_finished_td;
765 }
Sarah Sharpae636742009-04-29 19:02:31 -0700766 /*
767 * If we stopped on the TD we need to cancel, then we have to
768 * move the xHC endpoint ring dequeue pointer past this TD.
769 */
Mathias Nymancdd504e2017-06-02 16:36:24 +0300770 hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
771 cur_td->urb->stream_id);
772 hw_deq &= ~0xf;
773
774 if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
775 cur_td->last_trb, hw_deq, false)) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700776 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
Mathias Nymancdd504e2017-06-02 16:36:24 +0300777 cur_td->urb->stream_id,
778 cur_td, &deq_state);
779 } else {
Sarah Sharp522989a2011-07-29 12:44:32 -0700780 td_to_noop(xhci, ep_ring, cur_td, false);
Mathias Nymancdd504e2017-06-02 16:36:24 +0300781 }
782
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700783remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700784 /*
785 * The event handler won't see a completion for this TD anymore,
786 * so remove it from the endpoint ring's TD list. Keep it in
787 * the cancelled TD list for URB completion later.
788 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700789 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700790 }
Felipe Balbi04861f82017-01-23 14:20:09 +0200791
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700792 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700793
794 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
795 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300796 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
Mathias Nyman87907362017-06-02 16:36:23 +0300797 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700798 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700799 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700800 /* Otherwise ring the doorbell(s) to restart queued transfers */
801 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700802 }
Florian Wolter526867c2013-08-14 10:33:16 +0200803
Sarah Sharpae636742009-04-29 19:02:31 -0700804 /*
805 * Drop the lock and complete the URBs in the cancelled TD list.
806 * New TDs to be cancelled might be added to the end of the list before
807 * we can complete all the URBs for the TDs we already unlinked.
808 * So stop when we've completed the URB for the last TD we unlinked.
809 */
810 do {
Felipe Balbi04861f82017-01-23 14:20:09 +0200811 cur_td = list_first_entry(&ep->cancelled_td_list,
Sarah Sharpae636742009-04-29 19:02:31 -0700812 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700813 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700814
815 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700816 /* Doesn't matter what we pass for status, since the core will
817 * just overwrite it (because the URB has been unlinked).
818 */
Arnd Bergmannf76a28a2016-06-30 14:26:17 +0200819 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
Felipe Balbia60f2f22017-01-23 14:20:14 +0200820 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +0200821 inc_td_cnt(cur_td->urb);
822 if (last_td_in_urb(cur_td))
823 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700824
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700825 /* Stop processing the cancelled list if the watchdog timer is
826 * running.
827 */
828 if (xhci->xhc_state & XHCI_STATE_DYING)
829 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700830 } while (cur_td != last_unlinked_td);
831
832 /* Return to the event handler with xhci->lock re-acquired */
833}
834
Sarah Sharp50e87252014-02-21 09:27:30 -0800835static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
836{
837 struct xhci_td *cur_td;
Felipe Balbia54cfae2017-01-23 14:20:17 +0200838 struct xhci_td *tmp;
Sarah Sharp50e87252014-02-21 09:27:30 -0800839
Felipe Balbia54cfae2017-01-23 14:20:17 +0200840 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
Sarah Sharp50e87252014-02-21 09:27:30 -0800841 list_del_init(&cur_td->td_list);
Felipe Balbia54cfae2017-01-23 14:20:17 +0200842
Sarah Sharp50e87252014-02-21 09:27:30 -0800843 if (!list_empty(&cur_td->cancelled_td_list))
844 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300845
Felipe Balbia60f2f22017-01-23 14:20:14 +0200846 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +0200847
848 inc_td_cnt(cur_td->urb);
849 if (last_td_in_urb(cur_td))
850 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -0800851 }
852}
853
854static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
855 int slot_id, int ep_index)
856{
857 struct xhci_td *cur_td;
Felipe Balbia54cfae2017-01-23 14:20:17 +0200858 struct xhci_td *tmp;
Sarah Sharp50e87252014-02-21 09:27:30 -0800859 struct xhci_virt_ep *ep;
860 struct xhci_ring *ring;
861
862 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800863 if ((ep->ep_state & EP_HAS_STREAMS) ||
864 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
865 int stream_id;
866
867 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
868 stream_id++) {
869 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
870 "Killing URBs for slot ID %u, ep index %u, stream %u",
871 slot_id, ep_index, stream_id + 1);
872 xhci_kill_ring_urbs(xhci,
873 ep->stream_info->stream_rings[stream_id]);
874 }
875 } else {
876 ring = ep->ring;
877 if (!ring)
878 return;
879 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
880 "Killing URBs for slot ID %u, ep index %u",
881 slot_id, ep_index);
882 xhci_kill_ring_urbs(xhci, ring);
883 }
Mathias Nyman2a721262016-11-11 15:13:24 +0200884
Felipe Balbia54cfae2017-01-23 14:20:17 +0200885 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
886 cancelled_td_list) {
887 list_del_init(&cur_td->cancelled_td_list);
Mathias Nyman2a721262016-11-11 15:13:24 +0200888 inc_td_cnt(cur_td->urb);
Felipe Balbia54cfae2017-01-23 14:20:17 +0200889
Mathias Nyman2a721262016-11-11 15:13:24 +0200890 if (last_td_in_urb(cur_td))
891 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -0800892 }
893}
894
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300895/*
896 * host controller died, register read returns 0xffffffff
897 * Complete pending commands, mark them ABORTED.
898 * URBs need to be given back as usb core might be waiting with device locks
899 * held for the URBs to finish during device disconnect, blocking host remove.
900 *
901 * Call with xhci->lock held.
902 * lock is relased and re-acquired while giving back urb.
903 */
904void xhci_hc_died(struct xhci_hcd *xhci)
905{
906 int i, j;
907
908 if (xhci->xhc_state & XHCI_STATE_DYING)
909 return;
910
911 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
912 xhci->xhc_state |= XHCI_STATE_DYING;
913
914 xhci_cleanup_command_queue(xhci);
915
916 /* return any pending urbs, remove may be waiting for them */
917 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
918 if (!xhci->devs[i])
919 continue;
920 for (j = 0; j < 31; j++)
921 xhci_kill_endpoint_urbs(xhci, i, j);
922 }
923
924 /* inform usb core hc died if PCI remove isn't already handling it */
925 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
926 usb_hc_died(xhci_to_hcd(xhci));
927}
928
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700929/* Watchdog timer function for when a stop endpoint command fails to complete.
930 * In this case, we assume the host controller is broken or dying or dead. The
931 * host may still be completing some other events, so we have to be careful to
932 * let the event ring handler and the URB dequeueing/enqueueing functions know
933 * through xhci->state.
934 *
935 * The timer may also fire if the host takes a very long time to respond to the
936 * command, and the stop endpoint command completion handler cannot delete the
937 * timer before the timer function is called. Another endpoint cancellation may
938 * sneak in before the timer function can grab the lock, and that may queue
939 * another stop endpoint command and add the timer back. So we cannot use a
940 * simple flag to say whether there is a pending stop endpoint command for a
941 * particular endpoint.
942 *
Mathias Nymanf9926592017-01-23 14:19:53 +0200943 * Instead we use a combination of that flag and checking if a new timer is
944 * pending.
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700945 */
946void xhci_stop_endpoint_command_watchdog(unsigned long arg)
947{
948 struct xhci_hcd *xhci;
949 struct xhci_virt_ep *ep;
Don Zickusf43d6232011-10-20 23:52:14 -0400950 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700951
952 ep = (struct xhci_virt_ep *) arg;
953 xhci = ep->xhci;
954
Don Zickusf43d6232011-10-20 23:52:14 -0400955 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700956
Mathias Nymanf9926592017-01-23 14:19:53 +0200957 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
958 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
959 timer_pending(&ep->stop_cmd_timer)) {
Don Zickusf43d6232011-10-20 23:52:14 -0400960 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanf9926592017-01-23 14:19:53 +0200961 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700962 return;
963 }
964
965 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
Mathias Nymanf9926592017-01-23 14:19:53 +0200966 ep->ep_state &= ~EP_STOP_CMD_PENDING;
967
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300968 xhci_halt(xhci);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700969
Mathias Nymand9f11ba2017-04-07 17:57:01 +0300970 /*
971 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
972 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
973 * and try to recover a -ETIMEDOUT with a host controller reset
974 */
975 xhci_hc_died(xhci);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700976
Don Zickusf43d6232011-10-20 23:52:14 -0400977 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300978 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300979 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700980}
981
Andiry Xub008df62012-03-05 17:49:34 +0800982static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
983 struct xhci_virt_device *dev,
984 struct xhci_ring *ep_ring,
985 unsigned int ep_index)
986{
987 union xhci_trb *dequeue_temp;
988 int num_trbs_free_temp;
989 bool revert = false;
990
991 num_trbs_free_temp = ep_ring->num_trbs_free;
992 dequeue_temp = ep_ring->dequeue;
993
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700994 /* If we get two back-to-back stalls, and the first stalled transfer
995 * ends just before a link TRB, the dequeue pointer will be left on
996 * the link TRB by the code in the while loop. So we have to update
997 * the dequeue pointer one segment further, or we'll jump off
998 * the segment into la-la-land.
999 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +03001000 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001001 ep_ring->deq_seg = ep_ring->deq_seg->next;
1002 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1003 }
1004
Andiry Xub008df62012-03-05 17:49:34 +08001005 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1006 /* We have more usable TRBs */
1007 ep_ring->num_trbs_free++;
1008 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03001009 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +08001010 if (ep_ring->dequeue ==
1011 dev->eps[ep_index].queued_deq_ptr)
1012 break;
1013 ep_ring->deq_seg = ep_ring->deq_seg->next;
1014 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1015 }
1016 if (ep_ring->dequeue == dequeue_temp) {
1017 revert = true;
1018 break;
1019 }
1020 }
1021
1022 if (revert) {
1023 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1024 ep_ring->num_trbs_free = num_trbs_free_temp;
1025 }
1026}
1027
Sarah Sharpae636742009-04-29 19:02:31 -07001028/*
1029 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1030 * we need to clear the set deq pending flag in the endpoint ring state, so that
1031 * the TD queueing code can ring the doorbell again. We also need to ring the
1032 * endpoint doorbell to restart the ring, but only if there aren't more
1033 * cancellations pending.
1034 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001035static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001036 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001037{
Sarah Sharpae636742009-04-29 19:02:31 -07001038 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001039 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001040 struct xhci_ring *ep_ring;
1041 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001042 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001043 struct xhci_ep_ctx *ep_ctx;
1044 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001045
Matt Evans28ccd292011-03-29 13:40:46 +11001046 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1047 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001048 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +02001049 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001050
1051 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1052 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001053 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001054 stream_id);
1055 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +03001056 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001057 }
1058
John Yound115b042009-07-27 12:05:15 -07001059 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1060 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001061 trace_xhci_handle_cmd_set_deq(slot_ctx);
1062 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001063
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001064 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001065 unsigned int ep_state;
1066 unsigned int slot_state;
1067
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001068 switch (cmd_comp_code) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001069 case COMP_TRB_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001070 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001071 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001072 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001073 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001074 ep_state = GET_EP_CTX_STATE(ep_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001075 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001076 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001077 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1078 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001079 slot_state, ep_state);
1080 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001081 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001082 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1083 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001084 break;
1085 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001086 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1087 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001088 break;
1089 }
1090 /* OK what do we do now? The endpoint state is hosed, and we
1091 * should never get to this point if the synchronization between
1092 * queueing, and endpoint state are correct. This might happen
1093 * if the device gets disconnected after we've finished
1094 * cancelling URBs, which might not be an error...
1095 */
1096 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001097 u64 deq;
1098 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1099 if (ep->ep_state & EP_HAS_STREAMS) {
1100 struct xhci_stream_ctx *ctx =
1101 &ep->stream_info->stream_ctx_array[stream_id];
1102 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1103 } else {
1104 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1105 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001106 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001107 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1108 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1109 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001110 /* Update the ring's dequeue segment and dequeue pointer
1111 * to reflect the new position.
1112 */
Andiry Xub008df62012-03-05 17:49:34 +08001113 update_ring_for_set_deq_completion(xhci, dev,
1114 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001115 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001116 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001117 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001118 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001119 }
Sarah Sharpae636742009-04-29 19:02:31 -07001120 }
1121
Hans de Goede0d4976e2014-08-20 16:41:55 +03001122cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001123 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001124 dev->eps[ep_index].queued_deq_seg = NULL;
1125 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001126 /* Restart any rings with pending URBs */
1127 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001128}
1129
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001130static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001131 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001132{
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001133 struct xhci_virt_device *vdev;
1134 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001135 unsigned int ep_index;
1136
Matt Evans28ccd292011-03-29 13:40:46 +11001137 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001138 vdev = xhci->devs[slot_id];
1139 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1140 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1141
Sarah Sharpa1587d92009-07-27 12:03:15 -07001142 /* This command will only fail if the endpoint wasn't halted,
1143 * but we don't care.
1144 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001145 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001146 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001147
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001148 /* HW with the reset endpoint quirk needs to have a configure endpoint
1149 * command complete before the endpoint can be used. Queue that here
1150 * because the HW can't handle two commands being queued in a row.
1151 */
1152 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001153 struct xhci_command *command;
Lu Baolu74e0b562017-04-07 17:57:05 +03001154
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001155 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Lu Baolu74e0b562017-04-07 17:57:05 +03001156 if (!command)
Hans de Goedea0ee6192014-07-25 22:01:21 +02001157 return;
Lu Baolu74e0b562017-04-07 17:57:05 +03001158
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001159 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1160 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001161 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001162 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1163 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001164 xhci_ring_cmd_db(xhci);
1165 } else {
Mathias Nymanc3492db2014-11-18 11:27:11 +02001166 /* Clear our internal halted state */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001167 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001168 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001169}
Sarah Sharpae636742009-04-29 19:02:31 -07001170
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001171static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
Lu Baoluc2d3d492016-11-11 15:13:31 +02001172 struct xhci_command *command, u32 cmd_comp_code)
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001173{
1174 if (cmd_comp_code == COMP_SUCCESS)
Lu Baoluc2d3d492016-11-11 15:13:31 +02001175 command->slot_id = slot_id;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001176 else
Lu Baoluc2d3d492016-11-11 15:13:31 +02001177 command->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001178}
1179
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001180static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1181{
1182 struct xhci_virt_device *virt_dev;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001183 struct xhci_slot_ctx *slot_ctx;
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001184
1185 virt_dev = xhci->devs[slot_id];
1186 if (!virt_dev)
1187 return;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001188
1189 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1190 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1191
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001192 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1193 /* Delete default control endpoint resources */
1194 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1195 xhci_free_virt_device(xhci, slot_id);
1196}
1197
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001198static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1199 struct xhci_event_cmd *event, u32 cmd_comp_code)
1200{
1201 struct xhci_virt_device *virt_dev;
1202 struct xhci_input_control_ctx *ctrl_ctx;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001203 struct xhci_ep_ctx *ep_ctx;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001204 unsigned int ep_index;
1205 unsigned int ep_state;
1206 u32 add_flags, drop_flags;
1207
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001208 /*
1209 * Configure endpoint commands can come from the USB core
1210 * configuration or alt setting changes, or because the HW
1211 * needed an extra configure endpoint command after a reset
1212 * endpoint command or streams were being configured.
1213 * If the command was for a halted endpoint, the xHCI driver
1214 * is not waiting on the configure endpoint command.
1215 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001216 virt_dev = xhci->devs[slot_id];
Lin Wang4daf9df2015-01-09 16:06:31 +02001217 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001218 if (!ctrl_ctx) {
1219 xhci_warn(xhci, "Could not get input context, bad type.\n");
1220 return;
1221 }
1222
1223 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1224 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1225 /* Input ctx add_flags are the endpoint index plus one */
1226 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1227
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001228 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1229 trace_xhci_handle_cmd_config_ep(ep_ctx);
1230
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001231 /* A usb_set_interface() call directly after clearing a halted
1232 * condition may race on this quirky hardware. Not worth
1233 * worrying about, since this is prototype hardware. Not sure
1234 * if this will work for streams, but streams support was
1235 * untested on this prototype.
1236 */
1237 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1238 ep_index != (unsigned int) -1 &&
1239 add_flags - SLOT_FLAG == drop_flags) {
1240 ep_state = virt_dev->eps[ep_index].ep_state;
1241 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001242 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001243 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1244 "Completed config ep cmd - "
1245 "last ep index = %d, state = %d",
1246 ep_index, ep_state);
1247 /* Clear internal halted state and restart ring(s) */
1248 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1249 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1250 return;
1251 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001252 return;
1253}
1254
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001255static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1256{
1257 struct xhci_virt_device *vdev;
1258 struct xhci_slot_ctx *slot_ctx;
1259
1260 vdev = xhci->devs[slot_id];
1261 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1262 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1263}
1264
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001265static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1266 struct xhci_event_cmd *event)
1267{
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001268 struct xhci_virt_device *vdev;
1269 struct xhci_slot_ctx *slot_ctx;
1270
1271 vdev = xhci->devs[slot_id];
1272 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1273 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1274
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001275 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001276 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001277 xhci_warn(xhci, "Reset device command completion "
1278 "for disabled slot %u\n", slot_id);
1279}
1280
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001281static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1282 struct xhci_event_cmd *event)
1283{
1284 if (!(xhci->quirks & XHCI_NEC_HOST)) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02001285 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001286 return;
1287 }
1288 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1289 "NEC firmware version %2x.%02x",
1290 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1291 NEC_FW_MINOR(le32_to_cpu(event->status)));
1292}
1293
Mathias Nyman9ea18332014-05-08 19:26:02 +03001294static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001295{
1296 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001297
1298 if (cmd->completion) {
1299 cmd->status = status;
1300 complete(cmd->completion);
1301 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001302 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001303 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001304}
1305
1306void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1307{
1308 struct xhci_command *cur_cmd, *tmp_cmd;
1309 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001310 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001311}
1312
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001313void xhci_handle_command_timeout(struct work_struct *work)
Mathias Nymanc311e392014-05-08 19:26:03 +03001314{
1315 struct xhci_hcd *xhci;
Mathias Nymanc311e392014-05-08 19:26:03 +03001316 unsigned long flags;
1317 u64 hw_ring_state;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001318
1319 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001320
Mathias Nymanc311e392014-05-08 19:26:03 +03001321 spin_lock_irqsave(&xhci->lock, flags);
Lu Baolu2b985462017-01-03 18:28:46 +02001322
Mathias Nymana5a1b952017-01-03 18:28:48 +02001323 /*
1324 * If timeout work is pending, or current_cmd is NULL, it means we
1325 * raced with command completion. Command is handled so just return.
1326 */
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001327 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
Lu Baolu2b985462017-01-03 18:28:46 +02001328 spin_unlock_irqrestore(&xhci->lock, flags);
1329 return;
Mathias Nymanc311e392014-05-08 19:26:03 +03001330 }
Lu Baolu2b985462017-01-03 18:28:46 +02001331 /* mark this command to be cancelled */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001332 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
Lu Baolu2b985462017-01-03 18:28:46 +02001333
Mathias Nymanc311e392014-05-08 19:26:03 +03001334 /* Make sure command ring is running before aborting it */
1335 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001336 if (hw_ring_state == ~(u64)0) {
1337 xhci_hc_died(xhci);
1338 goto time_out_completed;
1339 }
1340
Mathias Nymanc311e392014-05-08 19:26:03 +03001341 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1342 (hw_ring_state & CMD_RING_RUNNING)) {
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001343 /* Prevent new doorbell, and start command abort */
1344 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nymanc311e392014-05-08 19:26:03 +03001345 xhci_dbg(xhci, "Command timeout\n");
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001346 xhci_abort_cmd_ring(xhci, flags);
Lu Baolu4dea7072017-01-03 18:28:49 +02001347 goto time_out_completed;
Mathias Nymanc311e392014-05-08 19:26:03 +03001348 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001349
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001350 /* host removed. Bail out */
1351 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1352 xhci_dbg(xhci, "host removed, ring start fail?\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +03001353 xhci_cleanup_command_queue(xhci);
Lu Baolu4dea7072017-01-03 18:28:49 +02001354
1355 goto time_out_completed;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001356 }
1357
Mathias Nymanc311e392014-05-08 19:26:03 +03001358 /* command timeout on stopped ring, ring can't be aborted */
1359 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1360 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
Lu Baolu4dea7072017-01-03 18:28:49 +02001361
1362time_out_completed:
Mathias Nymanc311e392014-05-08 19:26:03 +03001363 spin_unlock_irqrestore(&xhci->lock, flags);
1364 return;
1365}
1366
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001367static void handle_cmd_completion(struct xhci_hcd *xhci,
1368 struct xhci_event_cmd *event)
1369{
Matt Evans28ccd292011-03-29 13:40:46 +11001370 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001371 u64 cmd_dma;
1372 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001373 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001374 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001375 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001376 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001377
Matt Evans28ccd292011-03-29 13:40:46 +11001378 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001379 cmd_trb = xhci->cmd_ring->dequeue;
Felipe Balbia37c3f72017-01-23 14:20:19 +02001380
1381 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1382
Sarah Sharp23e3be12009-04-29 19:05:20 -07001383 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001384 cmd_trb);
Lu Baoluf4c8f032016-11-11 15:13:25 +02001385 /*
1386 * Check whether the completion event is for our internal kept
1387 * command.
1388 */
1389 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1390 xhci_warn(xhci,
1391 "ERROR mismatched command completion event\n");
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001392 return;
1393 }
Elric Fub63f4052012-06-27 16:55:43 +08001394
Felipe Balbi04861f82017-01-23 14:20:09 +02001395 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001396
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001397 cancel_delayed_work(&xhci->cmd_timer);
Mathias Nymanc311e392014-05-08 19:26:03 +03001398
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001399 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001400
1401 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
Mathias Nyman604d02a2017-05-17 18:32:05 +03001402 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001403 complete_all(&xhci->cmd_ring_stop_completion);
Mathias Nymanc311e392014-05-08 19:26:03 +03001404 return;
1405 }
Mathias Nyman33be1262016-08-16 10:18:03 +03001406
1407 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1408 xhci_err(xhci,
1409 "Command completion event does not match command\n");
1410 return;
1411 }
1412
Mathias Nymanc311e392014-05-08 19:26:03 +03001413 /*
1414 * Host aborted the command ring, check if the current command was
1415 * supposed to be aborted, otherwise continue normally.
1416 * The command ring is stopped now, but the xHC will issue a Command
1417 * Ring Stopped event which will cause us to restart it.
1418 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001419 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001420 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001421 if (cmd->status == COMP_COMMAND_ABORTED) {
Baolin Wang2a7cfdf2017-01-03 18:28:47 +02001422 if (xhci->current_cmd == cmd)
1423 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001424 goto event_handled;
Baolin Wang2a7cfdf2017-01-03 18:28:47 +02001425 }
Elric Fub63f4052012-06-27 16:55:43 +08001426 }
1427
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001428 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1429 switch (cmd_type) {
1430 case TRB_ENABLE_SLOT:
Lu Baoluc2d3d492016-11-11 15:13:31 +02001431 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001432 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001433 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001434 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001435 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001436 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001437 if (!cmd->completion)
1438 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1439 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001440 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001441 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001442 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001443 case TRB_ADDR_DEV:
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03001444 xhci_handle_cmd_addr_dev(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001445 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001446 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001447 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1448 le32_to_cpu(cmd_trb->generic.field[3])));
1449 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001450 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001451 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001452 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1453 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001454 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001455 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001456 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001457 /* Is this an aborted command turned to NO-OP? */
Mathias Nyman604d02a2017-05-17 18:32:05 +03001458 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1459 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001460 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001461 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001462 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1463 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001464 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001465 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001466 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001467 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1468 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1469 */
1470 slot_id = TRB_TO_SLOT_ID(
1471 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001472 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001473 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001474 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001475 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001476 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001477 default:
1478 /* Skip over unknown commands on the event ring */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001479 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001480 break;
1481 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001482
Mathias Nymanc311e392014-05-08 19:26:03 +03001483 /* restart timer if this wasn't the last command */
Lu Baoludaa47f22017-01-23 14:20:02 +02001484 if (!list_is_singular(&xhci->cmd_list)) {
Felipe Balbi04861f82017-01-23 14:20:09 +02001485 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1486 struct xhci_command, cmd_list);
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001487 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Lu Baolu2b985462017-01-03 18:28:46 +02001488 } else if (xhci->current_cmd == cmd) {
1489 xhci->current_cmd = NULL;
Mathias Nymanc311e392014-05-08 19:26:03 +03001490 }
1491
1492event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001493 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001494
Andiry Xu3b72fca2012-03-05 17:49:32 +08001495 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001496}
1497
Sarah Sharp02386342010-05-24 13:25:28 -07001498static void handle_vendor_event(struct xhci_hcd *xhci,
1499 union xhci_trb *event)
1500{
1501 u32 trb_type;
1502
Matt Evans28ccd292011-03-29 13:40:46 +11001503 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001504 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1505 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1506 handle_cmd_completion(xhci, &event->event_cmd);
1507}
1508
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001509/* @port_id: the one-based port ID from the hardware (indexed from array of all
1510 * port registers -- USB 3.0 and USB 2.0).
1511 *
1512 * Returns a zero-based port number, which is suitable for indexing into each of
1513 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001514 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001515 */
1516static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1517 struct xhci_hcd *xhci, u32 port_id)
1518{
1519 unsigned int i;
1520 unsigned int num_similar_speed_ports = 0;
1521
1522 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1523 * and usb2_ports are 0-based indexes. Count the number of similar
1524 * speed ports, up to 1 port before this port.
1525 */
1526 for (i = 0; i < (port_id - 1); i++) {
1527 u8 port_speed = xhci->port_array[i];
1528
1529 /*
1530 * Skip ports that don't have known speeds, or have duplicate
1531 * Extended Capabilities port speed entries.
1532 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001533 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001534 continue;
1535
1536 /*
1537 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1538 * 1.1 ports are under the USB 2.0 hub. If the port speed
1539 * matches the device speed, it's a similar speed port.
1540 */
Mathias Nymanb50107b2015-10-01 18:40:38 +03001541 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001542 num_similar_speed_ports++;
1543 }
1544 return num_similar_speed_ports;
1545}
1546
Sarah Sharp623bef92011-11-11 14:57:33 -08001547static void handle_device_notification(struct xhci_hcd *xhci,
1548 union xhci_trb *event)
1549{
1550 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001551 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001552
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001553 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001554 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001555 xhci_warn(xhci, "Device Notification event for "
1556 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001557 return;
1558 }
1559
1560 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1561 slot_id);
1562 udev = xhci->devs[slot_id]->udev;
1563 if (udev && udev->parent)
1564 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001565}
1566
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001567static void handle_port_status(struct xhci_hcd *xhci,
1568 union xhci_trb *event)
1569{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001570 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001571 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001572 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001573 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001574 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001575 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001576 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001577 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001578 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001579 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001580
1581 /* Port status change events always have a successful completion code */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001582 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1583 xhci_warn(xhci,
1584 "WARN: xHC returned failed port status event\n");
1585
Matt Evans28ccd292011-03-29 13:40:46 +11001586 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001587 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1588
Sarah Sharp518e8482010-12-15 11:56:29 -08001589 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1590 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001591 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001592 inc_deq(xhci, xhci->event_ring);
1593 return;
Andiry Xu56192532010-10-14 07:23:00 -07001594 }
1595
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001596 /* Figure out which usb_hcd this port is attached to:
1597 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1598 */
1599 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001600
1601 /* Find the right roothub. */
1602 hcd = xhci_to_hcd(xhci);
Mathias Nymanb50107b2015-10-01 18:40:38 +03001603 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
Peter Chen09ce0c02013-03-20 09:30:00 +08001604 hcd = xhci->shared_hcd;
1605
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001606 if (major_revision == 0) {
1607 xhci_warn(xhci, "Event for port %u not in "
1608 "Extended Capabilities, ignoring.\n",
1609 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001610 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001611 goto cleanup;
1612 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001613 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001614 xhci_warn(xhci, "Event for port %u duplicated in"
1615 "Extended Capabilities, ignoring.\n",
1616 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001617 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001618 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001619 }
1620
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001621 /*
1622 * Hardware port IDs reported by a Port Status Change Event include USB
1623 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1624 * resume event, but we first need to translate the hardware port ID
1625 * into the index into the ports on the correct split roothub, and the
1626 * correct bus_state structure.
1627 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001628 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nymanb50107b2015-10-01 18:40:38 +03001629 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001630 port_array = xhci->usb3_ports;
1631 else
1632 port_array = xhci->usb2_ports;
1633 /* Find the faked port hub number */
1634 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1635 port_id);
1636
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001637 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001638 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001639 xhci_dbg(xhci, "resume root hub\n");
1640 usb_hcd_resume_root_hub(hcd);
1641 }
1642
Mathias Nymanb50107b2015-10-01 18:40:38 +03001643 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001644 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1645
Andiry Xu56192532010-10-14 07:23:00 -07001646 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1647 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1648
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001649 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001650 if (!(temp1 & CMD_RUN)) {
1651 xhci_warn(xhci, "xHC is not running.\n");
1652 goto cleanup;
1653 }
1654
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001655 if (DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001656 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001657 /* Set a flag to say the port signaled remote wakeup,
1658 * so we can tell the difference between the end of
1659 * device and host initiated resume.
1660 */
1661 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001662 xhci_test_and_clear_bit(xhci, port_array,
1663 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001664 xhci_set_link_state(xhci, port_array, faked_port_index,
1665 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001666 /* Need to wait until the next link state change
1667 * indicates the device is actually in U0.
1668 */
1669 bogus_port_status = true;
1670 goto cleanup;
Mathias Nymanf69115f2015-12-11 14:38:06 +02001671 } else if (!test_bit(faked_port_index,
1672 &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001673 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001674 bus_state->resume_done[faked_port_index] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001675 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Andiry Xuf370b992012-04-14 02:54:30 +08001676 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001677 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001678 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001679 /* Do the rest in GetPortStatus */
1680 }
1681 }
1682
Sarah Sharpd93814c2012-01-24 16:39:02 -08001683 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001684 DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001685 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001686 /* We've just brought the device into U0 through either the
1687 * Resume state after a device remote wakeup, or through the
1688 * U3Exit state after a host-initiated resume. If it's a device
1689 * initiated remote wake, don't pass up the link state change,
1690 * so the roothub behavior is consistent with external
1691 * USB 3.0 hub behavior.
1692 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001693 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1694 faked_port_index + 1);
1695 if (slot_id && xhci->devs[slot_id])
1696 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001697 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001698 bus_state->port_remote_wakeup &=
1699 ~(1 << faked_port_index);
1700 xhci_test_and_clear_bit(xhci, port_array,
1701 faked_port_index, PORT_PLC);
1702 usb_wakeup_notification(hcd->self.root_hub,
1703 faked_port_index + 1);
1704 bogus_port_status = true;
1705 goto cleanup;
1706 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001707 }
1708
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001709 /*
1710 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1711 * RExit to a disconnect state). If so, let the the driver know it's
1712 * out of the RExit state.
1713 */
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001714 if (!DEV_SUPERSPEED_ANY(temp) &&
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001715 test_and_clear_bit(faked_port_index,
1716 &bus_state->rexit_ports)) {
1717 complete(&bus_state->rexit_done[faked_port_index]);
1718 bogus_port_status = true;
1719 goto cleanup;
1720 }
1721
Mathias Nymanb50107b2015-10-01 18:40:38 +03001722 if (hcd->speed < HCD_USB3)
Andiry Xu6fd45622011-09-23 14:19:50 -07001723 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1724 PORT_PLC);
1725
Andiry Xu56192532010-10-14 07:23:00 -07001726cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001727 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001728 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001729
Sarah Sharp386139d2011-03-24 08:02:58 -07001730 /* Don't make the USB core poll the roothub if we got a bad port status
1731 * change event. Besides, at that point we can't tell which roothub
1732 * (USB 2.0 or USB 3.0) to kick.
1733 */
1734 if (bogus_port_status)
1735 return;
1736
Sarah Sharpc52804a2012-11-27 12:30:23 -08001737 /*
1738 * xHCI port-status-change events occur when the "or" of all the
1739 * status-change bits in the portsc register changes from 0 to 1.
1740 * New status changes won't cause an event if any other change
1741 * bits are still set. When an event occurs, switch over to
1742 * polling to avoid losing status changes.
1743 */
1744 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1745 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001746 spin_unlock(&xhci->lock);
1747 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001748 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001749 spin_lock(&xhci->lock);
1750}
1751
1752/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001753 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1754 * at end_trb, which may be in another segment. If the suspect DMA address is a
1755 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1756 * returns 0.
1757 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03001758struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1759 struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001760 union xhci_trb *start_trb,
1761 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03001762 dma_addr_t suspect_dma,
1763 bool debug)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001764{
1765 dma_addr_t start_dma;
1766 dma_addr_t end_seg_dma;
1767 dma_addr_t end_trb_dma;
1768 struct xhci_segment *cur_seg;
1769
Sarah Sharp23e3be12009-04-29 19:05:20 -07001770 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001771 cur_seg = start_seg;
1772
1773 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001774 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001775 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001776 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001777 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001778 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001779 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001780 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001781
Hans de Goedecffb9be2014-08-20 16:41:51 +03001782 if (debug)
1783 xhci_warn(xhci,
1784 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1785 (unsigned long long)suspect_dma,
1786 (unsigned long long)start_dma,
1787 (unsigned long long)end_trb_dma,
1788 (unsigned long long)cur_seg->dma,
1789 (unsigned long long)end_seg_dma);
1790
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001791 if (end_trb_dma > 0) {
1792 /* The end TRB is in this segment, so suspect should be here */
1793 if (start_dma <= end_trb_dma) {
1794 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1795 return cur_seg;
1796 } else {
1797 /* Case for one segment with
1798 * a TD wrapped around to the top
1799 */
1800 if ((suspect_dma >= start_dma &&
1801 suspect_dma <= end_seg_dma) ||
1802 (suspect_dma >= cur_seg->dma &&
1803 suspect_dma <= end_trb_dma))
1804 return cur_seg;
1805 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001806 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001807 } else {
1808 /* Might still be somewhere in this segment */
1809 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1810 return cur_seg;
1811 }
1812 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001813 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001814 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001815
Randy Dunlap326b4812010-04-19 08:53:50 -07001816 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001817}
1818
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001819static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1820 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001821 unsigned int stream_id,
Mathias Nyman5eee4b62017-06-15 11:55:45 +03001822 struct xhci_td *td, union xhci_trb *ep_trb,
1823 enum xhci_ep_reset_type reset_type)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001824{
1825 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001826 struct xhci_command *command;
1827 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1828 if (!command)
1829 return;
1830
Mathias Nymand0167ad2015-03-10 19:49:00 +02001831 ep->ep_state |= EP_HALTED;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001832
Mathias Nyman5eee4b62017-06-15 11:55:45 +03001833 xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001834
Mathias Nymand36374f2017-06-15 11:55:47 +03001835 if (reset_type == EP_HARD_RESET)
1836 xhci_cleanup_stalled_ring(xhci, ep_index, stream_id, td);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001837
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001838 xhci_ring_cmd_db(xhci);
1839}
1840
1841/* Check if an error has halted the endpoint ring. The class driver will
1842 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1843 * However, a babble and other errors also halt the endpoint ring, and the class
1844 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1845 * Ring Dequeue Pointer command manually.
1846 */
1847static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1848 struct xhci_ep_ctx *ep_ctx,
1849 unsigned int trb_comp_code)
1850{
1851 /* TRB completion codes that may require a manual halt cleanup */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001852 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1853 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1854 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05301855 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001856 * is not halted. The 0.96 spec says it is. Some HW
1857 * claims to be 0.95 compliant, but it halts the control
1858 * endpoint anyway. Check if a babble halted the
1859 * endpoint.
1860 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001861 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001862 return 1;
1863
1864 return 0;
1865}
1866
Sarah Sharpb45b5062009-12-09 15:59:06 -08001867int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1868{
1869 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1870 /* Vendor defined "informational" completion code,
1871 * treat as not-an-error.
1872 */
1873 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1874 trb_comp_code);
1875 xhci_dbg(xhci, "Treating code as success.\n");
1876 return 1;
1877 }
1878 return 0;
1879}
1880
Felipe Balbi55fa4392017-01-23 14:20:11 +02001881static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1882 struct xhci_ring *ep_ring, int *status)
1883{
1884 struct urb_priv *urb_priv;
1885 struct urb *urb = NULL;
1886
1887 /* Clean up the endpoint's TD list */
1888 urb = td->urb;
1889 urb_priv = urb->hcpriv;
1890
1891 /* if a bounce buffer was used to align this td then unmap it */
Felipe Balbia60f2f22017-01-23 14:20:14 +02001892 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
Felipe Balbi55fa4392017-01-23 14:20:11 +02001893
1894 /* Do one last check of the actual transfer length.
1895 * If the host controller said we transferred more data than the buffer
1896 * length, urb->actual_length will be a very big number (since it's
1897 * unsigned). Play it safe and say we didn't transfer anything.
1898 */
1899 if (urb->actual_length > urb->transfer_buffer_length) {
1900 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1901 urb->transfer_buffer_length, urb->actual_length);
1902 urb->actual_length = 0;
1903 *status = 0;
1904 }
1905 list_del_init(&td->td_list);
1906 /* Was this TD slated to be cancelled but completed anyway? */
1907 if (!list_empty(&td->cancelled_td_list))
1908 list_del_init(&td->cancelled_td_list);
1909
1910 inc_td_cnt(urb);
1911 /* Giveback the urb when all the tds are completed */
1912 if (last_td_in_urb(td)) {
1913 if ((urb->actual_length != urb->transfer_buffer_length &&
1914 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1915 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1916 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1917 urb, urb->actual_length,
1918 urb->transfer_buffer_length, *status);
1919
1920 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1921 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1922 *status = 0;
1923 xhci_giveback_urb_in_irq(xhci, td, *status);
1924 }
1925
1926 return 0;
1927}
1928
Andiry Xu4422da62010-07-22 15:22:55 -07001929static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001930 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Mathias Nyman3134bc92017-06-15 11:55:48 +03001931 struct xhci_virt_ep *ep, int *status)
Andiry Xu4422da62010-07-22 15:22:55 -07001932{
1933 struct xhci_virt_device *xdev;
Andiry Xu4422da62010-07-22 15:22:55 -07001934 struct xhci_ep_ctx *ep_ctx;
Felipe Balbibe0f50c2017-01-23 14:20:10 +02001935 struct xhci_ring *ep_ring;
Felipe Balbibe0f50c2017-01-23 14:20:10 +02001936 unsigned int slot_id;
Andiry Xu4422da62010-07-22 15:22:55 -07001937 u32 trb_comp_code;
Felipe Balbibe0f50c2017-01-23 14:20:10 +02001938 int ep_index;
Andiry Xu4422da62010-07-22 15:22:55 -07001939
Matt Evans28ccd292011-03-29 13:40:46 +11001940 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001941 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001942 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1943 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001944 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001945 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001946
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001947 if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
1948 trb_comp_code == COMP_STOPPED ||
1949 trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
Andiry Xu4422da62010-07-22 15:22:55 -07001950 /* The Endpoint Stop Command completion will take care of any
1951 * stopped TDs. A stopped TD may be restarted, so don't update
1952 * the ring dequeue pointer or take this TD off any lists yet.
1953 */
Andiry Xu4422da62010-07-22 15:22:55 -07001954 return 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001955 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001956 if (trb_comp_code == COMP_STALL_ERROR ||
Mathias Nyman69defe02014-11-27 18:19:14 +02001957 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1958 trb_comp_code)) {
1959 /* Issue a reset endpoint command to clear the host side
1960 * halt, followed by a set dequeue command to move the
1961 * dequeue pointer past the TD.
1962 * The class driver clears the device side halt later.
1963 */
1964 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
Mathias Nyman5eee4b62017-06-15 11:55:45 +03001965 ep_ring->stream_id, td, ep_trb,
1966 EP_HARD_RESET);
Andiry Xu4422da62010-07-22 15:22:55 -07001967 } else {
Mathias Nyman69defe02014-11-27 18:19:14 +02001968 /* Update ring dequeue pointer */
1969 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001970 inc_deq(xhci, ep_ring);
Mathias Nyman69defe02014-11-27 18:19:14 +02001971 inc_deq(xhci, ep_ring);
1972 }
Andiry Xu4422da62010-07-22 15:22:55 -07001973
Felipe Balbi55fa4392017-01-23 14:20:11 +02001974 return xhci_td_cleanup(xhci, td, ep_ring, status);
Andiry Xu4422da62010-07-22 15:22:55 -07001975}
1976
Mathias Nyman30a65b42016-11-11 15:13:17 +02001977/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1978static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1979 union xhci_trb *stop_trb)
1980{
1981 u32 sum;
1982 union xhci_trb *trb = ring->dequeue;
1983 struct xhci_segment *seg = ring->deq_seg;
1984
1985 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1986 if (!trb_is_noop(trb) && !trb_is_link(trb))
1987 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1988 }
1989 return sum;
1990}
1991
Andiry Xu4422da62010-07-22 15:22:55 -07001992/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001993 * Process control tds, update urb status and actual_length.
1994 */
1995static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001996 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu8af56be2010-07-22 15:23:03 -07001997 struct xhci_virt_ep *ep, int *status)
1998{
1999 struct xhci_virt_device *xdev;
2000 struct xhci_ring *ep_ring;
2001 unsigned int slot_id;
2002 int ep_index;
2003 struct xhci_ep_ctx *ep_ctx;
2004 u32 trb_comp_code;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002005 u32 remaining, requested;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002006 u32 trb_type;
Andiry Xu8af56be2010-07-22 15:23:03 -07002007
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002008 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
Matt Evans28ccd292011-03-29 13:40:46 +11002009 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002010 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002011 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2012 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002013 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002014 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002015 requested = td->urb->transfer_buffer_length;
2016 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2017
Andiry Xu8af56be2010-07-22 15:23:03 -07002018 switch (trb_comp_code) {
2019 case COMP_SUCCESS:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002020 if (trb_type != TRB_STATUS) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002021 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002022 (trb_type == TRB_DATA) ? "data" : "setup");
Andiry Xu8af56be2010-07-22 15:23:03 -07002023 *status = -ESHUTDOWN;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002024 break;
Andiry Xu8af56be2010-07-22 15:23:03 -07002025 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002026 *status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002027 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002028 case COMP_SHORT_PACKET:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002029 *status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002030 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002031 case COMP_STOPPED_SHORT_PACKET:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002032 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002033 td->urb->actual_length = remaining;
Lu Baolu40a3b772015-08-06 19:24:01 +03002034 else
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002035 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2036 goto finish_td;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002037 case COMP_STOPPED:
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002038 switch (trb_type) {
2039 case TRB_SETUP:
2040 td->urb->actual_length = 0;
2041 goto finish_td;
2042 case TRB_DATA:
2043 case TRB_NORMAL:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002044 td->urb->actual_length = requested - remaining;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002045 goto finish_td;
Mathias Nyman0ab28812017-03-28 15:55:29 +03002046 case TRB_STATUS:
2047 td->urb->actual_length = requested;
2048 goto finish_td;
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002049 default:
2050 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2051 trb_type);
2052 goto finish_td;
2053 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002054 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002055 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07002056 default:
2057 if (!xhci_requires_manual_halt_cleanup(xhci,
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002058 ep_ctx, trb_comp_code))
Andiry Xu8af56be2010-07-22 15:23:03 -07002059 break;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002060 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2061 trb_comp_code, ep_index);
Andiry Xu8af56be2010-07-22 15:23:03 -07002062 /* else fall through */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002063 case COMP_STALL_ERROR:
Andiry Xu8af56be2010-07-22 15:23:03 -07002064 /* Did we transfer part of the data (middle) phase? */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002065 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002066 td->urb->actual_length = requested - remaining;
Mathias Nyman22ae47e2015-05-29 17:01:53 +03002067 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07002068 td->urb->actual_length = 0;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002069 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07002070 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002071
2072 /* stopped at setup stage, no data transferred */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002073 if (trb_type == TRB_SETUP)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002074 goto finish_td;
2075
Andiry Xu8af56be2010-07-22 15:23:03 -07002076 /*
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002077 * if on data stage then update the actual_length of the URB and flag it
2078 * as set, so it won't be overwritten in the event for the last TRB.
Andiry Xu8af56be2010-07-22 15:23:03 -07002079 */
Felipe Balbi29fc1aa2017-01-03 18:28:53 +02002080 if (trb_type == TRB_DATA ||
2081 trb_type == TRB_NORMAL) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002082 td->urb_length_set = true;
2083 td->urb->actual_length = requested - remaining;
2084 xhci_dbg(xhci, "Waiting for status stage event\n");
2085 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002086 }
2087
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002088 /* at status stage */
2089 if (!td->urb_length_set)
2090 td->urb->actual_length = requested;
2091
2092finish_td:
Mathias Nyman3134bc92017-06-15 11:55:48 +03002093 return finish_td(xhci, td, ep_trb, event, ep, status);
Andiry Xu8af56be2010-07-22 15:23:03 -07002094}
2095
2096/*
Andiry Xu04e51902010-07-22 15:23:39 -07002097 * Process isochronous tds, update urb packet status and actual_length.
2098 */
2099static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002100 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu04e51902010-07-22 15:23:39 -07002101 struct xhci_virt_ep *ep, int *status)
2102{
2103 struct xhci_ring *ep_ring;
2104 struct urb_priv *urb_priv;
2105 int idx;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002106 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002107 u32 trb_comp_code;
Mathias Nyman36da3a12016-11-11 15:13:19 +02002108 bool sum_trbs_for_length = false;
2109 u32 remaining, requested, ep_trb_len;
2110 int short_framestatus;
Andiry Xu04e51902010-07-22 15:23:39 -07002111
Matt Evans28ccd292011-03-29 13:40:46 +11002112 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2113 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002114 urb_priv = td->urb->hcpriv;
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02002115 idx = urb_priv->num_tds_done;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002116 frame = &td->urb->iso_frame_desc[idx];
Mathias Nyman36da3a12016-11-11 15:13:19 +02002117 requested = frame->length;
2118 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2119 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2120 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2121 -EREMOTEIO : 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002122
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002123 /* handle completion code */
2124 switch (trb_comp_code) {
2125 case COMP_SUCCESS:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002126 if (remaining) {
2127 frame->status = short_framestatus;
2128 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2129 sum_trbs_for_length = true;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002130 break;
2131 }
Mathias Nyman36da3a12016-11-11 15:13:19 +02002132 frame->status = 0;
2133 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002134 case COMP_SHORT_PACKET:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002135 frame->status = short_framestatus;
2136 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002137 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002138 case COMP_BANDWIDTH_OVERRUN_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002139 frame->status = -ECOMM;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002140 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002141 case COMP_ISOCH_BUFFER_OVERRUN:
2142 case COMP_BABBLE_DETECTED_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002143 frame->status = -EOVERFLOW;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002144 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002145 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2146 case COMP_STALL_ERROR:
Mathias Nymand104d012015-04-30 17:16:02 +03002147 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002148 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002149 case COMP_USB_TRANSACTION_ERROR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002150 frame->status = -EPROTO;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002151 if (ep_trb != td->last_trb)
Mathias Nymand104d012015-04-30 17:16:02 +03002152 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002153 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002154 case COMP_STOPPED:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002155 sum_trbs_for_length = true;
2156 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002157 case COMP_STOPPED_SHORT_PACKET:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002158 /* field normally containing residue now contains tranferred */
2159 frame->status = short_framestatus;
2160 requested = remaining;
2161 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002162 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002163 requested = 0;
2164 remaining = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002165 break;
2166 default:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002167 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002168 frame->status = -1;
2169 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002170 }
2171
Mathias Nyman36da3a12016-11-11 15:13:19 +02002172 if (sum_trbs_for_length)
2173 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2174 ep_trb_len - remaining;
2175 else
2176 frame->actual_length = requested;
Andiry Xu04e51902010-07-22 15:23:39 -07002177
Mathias Nyman36da3a12016-11-11 15:13:19 +02002178 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002179
Mathias Nyman3134bc92017-06-15 11:55:48 +03002180 return finish_td(xhci, td, ep_trb, event, ep, status);
Andiry Xu04e51902010-07-22 15:23:39 -07002181}
2182
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002183static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2184 struct xhci_transfer_event *event,
2185 struct xhci_virt_ep *ep, int *status)
2186{
2187 struct xhci_ring *ep_ring;
2188 struct urb_priv *urb_priv;
2189 struct usb_iso_packet_descriptor *frame;
2190 int idx;
2191
Matt Evansf6975312011-06-01 13:01:01 +10002192 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002193 urb_priv = td->urb->hcpriv;
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02002194 idx = urb_priv->num_tds_done;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002195 frame = &td->urb->iso_frame_desc[idx];
2196
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002197 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002198 frame->status = -EXDEV;
2199
2200 /* calc actual length */
2201 frame->actual_length = 0;
2202
2203 /* Update ring dequeue pointer */
2204 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002205 inc_deq(xhci, ep_ring);
2206 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002207
Mathias Nyman3134bc92017-06-15 11:55:48 +03002208 return xhci_td_cleanup(xhci, td, ep_ring, status);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002209}
2210
Andiry Xu04e51902010-07-22 15:23:39 -07002211/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002212 * Process bulk and interrupt tds, update urb status and actual_length.
2213 */
2214static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002215 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu22405ed2010-07-22 15:23:08 -07002216 struct xhci_virt_ep *ep, int *status)
2217{
2218 struct xhci_ring *ep_ring;
Andiry Xu22405ed2010-07-22 15:23:08 -07002219 u32 trb_comp_code;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002220 u32 remaining, requested, ep_trb_len;
Andiry Xu22405ed2010-07-22 15:23:08 -07002221
Matt Evans28ccd292011-03-29 13:40:46 +11002222 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2223 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002224 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002225 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002226 requested = td->urb->transfer_buffer_length;
Andiry Xu22405ed2010-07-22 15:23:08 -07002227
2228 switch (trb_comp_code) {
2229 case COMP_SUCCESS:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002230 /* handle success with untransferred data as short packet */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002231 if (ep_trb != td->last_trb || remaining) {
Mathias Nyman52ab8682016-11-11 15:13:15 +02002232 xhci_warn(xhci, "WARN Successful completion on short TX\n");
Mathias Nyman30a65b42016-11-11 15:13:17 +02002233 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2234 td->urb->ep->desc.bEndpointAddress,
2235 requested, remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002236 }
Mathias Nyman52ab8682016-11-11 15:13:15 +02002237 *status = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002238 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002239 case COMP_SHORT_PACKET:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002240 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2241 td->urb->ep->desc.bEndpointAddress,
2242 requested, remaining);
2243 *status = 0;
2244 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002245 case COMP_STOPPED_SHORT_PACKET:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002246 td->urb->actual_length = remaining;
2247 goto finish_td;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002248 case COMP_STOPPED_LENGTH_INVALID:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002249 /* stopped on ep trb with invalid length, exclude it */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002250 ep_trb_len = 0;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002251 remaining = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002252 break;
2253 default:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002254 /* do nothing */
Andiry Xu22405ed2010-07-22 15:23:08 -07002255 break;
2256 }
Mathias Nyman30a65b42016-11-11 15:13:17 +02002257
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002258 if (ep_trb == td->last_trb)
Mathias Nyman30a65b42016-11-11 15:13:17 +02002259 td->urb->actual_length = requested - remaining;
2260 else
Lu Baolu40a3b772015-08-06 19:24:01 +03002261 td->urb->actual_length =
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002262 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2263 ep_trb_len - remaining;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002264finish_td:
2265 if (remaining > requested) {
2266 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2267 remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002268 td->urb->actual_length = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002269 }
Mathias Nyman3134bc92017-06-15 11:55:48 +03002270 return finish_td(xhci, td, ep_trb, event, ep, status);
Andiry Xu22405ed2010-07-22 15:23:08 -07002271}
2272
2273/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002274 * If this function returns an error condition, it means it got a Transfer
2275 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2276 * At this point, the host controller is probably hosed and should be reset.
2277 */
2278static int handle_tx_event(struct xhci_hcd *xhci,
2279 struct xhci_transfer_event *event)
2280{
2281 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002282 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002283 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002284 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002285 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002286 struct xhci_td *td = NULL;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002287 dma_addr_t ep_trb_dma;
2288 struct xhci_segment *ep_seg;
2289 union xhci_trb *ep_trb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002290 int status = -EINPROGRESS;
John Yound115b042009-07-27 12:05:15 -07002291 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002292 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002293 u32 trb_comp_code;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002294 int td_num = 0;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002295 bool handling_skipped_tds = false;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002296
Matt Evans28ccd292011-03-29 13:40:46 +11002297 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Mathias Nymanb3368382017-06-15 11:55:43 +03002298 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2299 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2300 ep_trb_dma = le64_to_cpu(event->buffer);
2301
Sarah Sharp82d10092009-08-07 14:04:52 -07002302 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002303 if (!xdev) {
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002304 xhci_err(xhci, "ERROR Transfer event pointed to bad slot %u\n",
2305 slot_id);
Mathias Nymanb3368382017-06-15 11:55:43 +03002306 goto err_out;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002307 }
2308
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002309 ep = &xdev->eps[ep_index];
Mathias Nymanb3368382017-06-15 11:55:43 +03002310 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
John Yound115b042009-07-27 12:05:15 -07002311 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Mathias Nymanb3368382017-06-15 11:55:43 +03002312
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002313 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002314 xhci_err(xhci,
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002315 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002316 slot_id, ep_index);
Mathias Nymanb3368382017-06-15 11:55:43 +03002317 goto err_out;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002318 }
2319
Mathias Nymanade2e3a2017-06-15 11:55:46 +03002320 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2321 if (!ep_ring) {
2322 switch (trb_comp_code) {
2323 case COMP_STALL_ERROR:
2324 case COMP_USB_TRANSACTION_ERROR:
2325 case COMP_INVALID_STREAM_TYPE_ERROR:
2326 case COMP_INVALID_STREAM_ID_ERROR:
2327 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, 0,
2328 NULL, NULL, EP_SOFT_RESET);
2329 goto cleanup;
2330 case COMP_RING_UNDERRUN:
2331 case COMP_RING_OVERRUN:
2332 goto cleanup;
2333 default:
2334 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2335 slot_id, ep_index);
2336 goto err_out;
2337 }
2338 }
2339
Andiry Xuc2d7b492011-09-19 16:05:12 -07002340 /* Count current td numbers if ep->skip is set */
2341 if (ep->skip) {
2342 list_for_each(tmp, &ep_ring->td_list)
2343 td_num++;
2344 }
2345
Andiry Xu986a92d2010-07-22 15:23:20 -07002346 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002347 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002348 /* Skip codes that require special handling depending on
2349 * transfer type
2350 */
2351 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302352 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002353 break;
2354 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002355 trb_comp_code = COMP_SHORT_PACKET;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002356 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002357 xhci_warn_ratelimited(xhci,
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002358 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2359 slot_id, ep_index);
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002360 case COMP_SHORT_PACKET:
Sarah Sharpb10de142009-04-27 19:58:50 -07002361 break;
Mathias Nymanb3368382017-06-15 11:55:43 +03002362 /* Completion codes for endpoint stopped state */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002363 case COMP_STOPPED:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002364 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2365 slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07002366 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002367 case COMP_STOPPED_LENGTH_INVALID:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002368 xhci_dbg(xhci,
2369 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2370 slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07002371 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002372 case COMP_STOPPED_SHORT_PACKET:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002373 xhci_dbg(xhci,
2374 "Stopped with short packet transfer detected for slot %u ep %u\n",
2375 slot_id, ep_index);
Lu Baolu40a3b772015-08-06 19:24:01 +03002376 break;
Mathias Nymanb3368382017-06-15 11:55:43 +03002377 /* Completion codes for endpoint halted state */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002378 case COMP_STALL_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002379 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2380 ep_index);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002381 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002382 status = -EPIPE;
2383 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002384 case COMP_SPLIT_TRANSACTION_ERROR:
2385 case COMP_USB_TRANSACTION_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002386 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2387 slot_id, ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002388 status = -EPROTO;
2389 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002390 case COMP_BABBLE_DETECTED_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002391 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2392 slot_id, ep_index);
Sarah Sharp4a731432009-07-27 12:04:32 -07002393 status = -EOVERFLOW;
2394 break;
Mathias Nymanb3368382017-06-15 11:55:43 +03002395 /* Completion codes for endpoint error state */
2396 case COMP_TRB_ERROR:
2397 xhci_warn(xhci,
2398 "WARN: TRB error for slot %u ep %u on endpoint\n",
2399 slot_id, ep_index);
2400 status = -EILSEQ;
2401 break;
2402 /* completion codes not indicating endpoint state change */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002403 case COMP_DATA_BUFFER_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002404 xhci_warn(xhci,
2405 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2406 slot_id, ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002407 status = -ENOSR;
2408 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002409 case COMP_BANDWIDTH_OVERRUN_ERROR:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002410 xhci_warn(xhci,
2411 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2412 slot_id, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002413 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002414 case COMP_ISOCH_BUFFER_OVERRUN:
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002415 xhci_warn(xhci,
2416 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2417 slot_id, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002418 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002419 case COMP_RING_UNDERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002420 /*
2421 * When the Isoch ring is empty, the xHC will generate
2422 * a Ring Overrun Event for IN Isoch endpoint or Ring
2423 * Underrun Event for OUT Isoch endpoint.
2424 */
2425 xhci_dbg(xhci, "underrun event on endpoint\n");
2426 if (!list_empty(&ep_ring->td_list))
2427 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2428 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002429 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2430 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002431 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002432 case COMP_RING_OVERRUN:
Andiry Xu986a92d2010-07-22 15:23:20 -07002433 xhci_dbg(xhci, "overrun event on endpoint\n");
2434 if (!list_empty(&ep_ring->td_list))
2435 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2436 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002437 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2438 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002439 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002440 case COMP_MISSED_SERVICE_ERROR:
Andiry Xud18240d2010-07-22 15:23:25 -07002441 /*
2442 * When encounter missed service error, one or more isoc tds
2443 * may be missed by xHC.
2444 * Set skip flag of the ep_ring; Complete the missed tds as
2445 * short transfer when process the ep_ring next time.
2446 */
2447 ep->skip = true;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002448 xhci_dbg(xhci,
2449 "Miss service interval error for slot %u ep %u, set skip flag\n",
2450 slot_id, ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002451 goto cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002452 case COMP_NO_PING_RESPONSE_ERROR:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002453 ep->skip = true;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002454 xhci_dbg(xhci,
2455 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2456 slot_id, ep_index);
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002457 goto cleanup;
Mathias Nymanb3368382017-06-15 11:55:43 +03002458
2459 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2460 /* needs disable slot command to recover */
2461 xhci_warn(xhci,
2462 "WARN: detect an incompatible device for slot %u ep %u",
2463 slot_id, ep_index);
2464 status = -EPROTO;
2465 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002466 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002467 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002468 status = 0;
2469 break;
2470 }
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002471 xhci_warn(xhci,
2472 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2473 trb_comp_code, slot_id, ep_index);
Sarah Sharpb10de142009-04-27 19:58:50 -07002474 goto cleanup;
2475 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002476
Andiry Xud18240d2010-07-22 15:23:25 -07002477 do {
2478 /* This TRB should be in the TD at the head of this ring's
2479 * TD list.
2480 */
2481 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002482 /*
2483 * A stopped endpoint may generate an extra completion
2484 * event if the device was suspended. Don't print
2485 * warnings.
2486 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002487 if (!(trb_comp_code == COMP_STOPPED ||
2488 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002489 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2490 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2491 ep_index);
Sarah Sharpa83d6752013-03-18 10:19:51 -07002492 }
Andiry Xud18240d2010-07-22 15:23:25 -07002493 if (ep->skip) {
2494 ep->skip = false;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002495 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2496 slot_id, ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002497 }
Andiry Xud18240d2010-07-22 15:23:25 -07002498 goto cleanup;
2499 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002500
Andiry Xuc2d7b492011-09-19 16:05:12 -07002501 /* We've skipped all the TDs on the ep ring when ep->skip set */
2502 if (ep->skip && td_num == 0) {
2503 ep->skip = false;
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002504 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2505 slot_id, ep_index);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002506 goto cleanup;
2507 }
2508
Felipe Balbi04861f82017-01-23 14:20:09 +02002509 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2510 td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002511 if (ep->skip)
2512 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002513
Andiry Xud18240d2010-07-22 15:23:25 -07002514 /* Is this a TRB in the currently executing TD? */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002515 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2516 td->last_trb, ep_trb_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002517
2518 /*
2519 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2520 * is not in the current TD pointed by ep_ring->dequeue because
2521 * that the hardware dequeue pointer still at the previous TRB
2522 * of the current TD. The previous TRB maybe a Link TD or the
2523 * last TRB of the previous TD. The command completion handle
2524 * will take care the rest.
2525 */
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002526 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2527 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002528 goto cleanup;
2529 }
2530
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002531 if (!ep_seg) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002532 if (!ep->skip ||
2533 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002534 /* Some host controllers give a spurious
2535 * successful event after a short transfer.
2536 * Ignore it.
2537 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002538 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002539 ep_ring->last_td_was_short) {
2540 ep_ring->last_td_was_short = false;
Sarah Sharpad808332011-05-25 10:43:56 -07002541 goto cleanup;
2542 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002543 /* HC is busted, give up! */
2544 xhci_err(xhci,
2545 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002546 "part of current TD ep_index %d "
2547 "comp_code %u\n", ep_index,
2548 trb_comp_code);
2549 trb_in_td(xhci, ep_ring->deq_seg,
2550 ep_ring->dequeue, td->last_trb,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002551 ep_trb_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002552 return -ESHUTDOWN;
2553 }
2554
Mathias Nyman0c03d892016-11-11 15:13:23 +02002555 skip_isoc_td(xhci, td, event, ep, &status);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002556 goto cleanup;
2557 }
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002558 if (trb_comp_code == COMP_SHORT_PACKET)
Sarah Sharpad808332011-05-25 10:43:56 -07002559 ep_ring->last_td_was_short = true;
2560 else
2561 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002562
2563 if (ep->skip) {
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002564 xhci_dbg(xhci,
2565 "Found td. Clear skip flag for slot %u ep %u.\n",
2566 slot_id, ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002567 ep->skip = false;
2568 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002569
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002570 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2571 sizeof(*ep_trb)];
Felipe Balbia37c3f72017-01-23 14:20:19 +02002572
2573 trace_xhci_handle_transfer(ep_ring,
2574 (struct xhci_generic_trb *) ep_trb);
2575
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002576 /*
2577 * No-op TRB should not trigger interrupts.
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002578 * If ep_trb is a no-op TRB, it means the
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002579 * corresponding TD has been cancelled. Just ignore
2580 * the TD.
2581 */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002582 if (trb_is_noop(ep_trb)) {
Zhengjun Xingb7f769a2017-04-07 17:56:59 +03002583 xhci_dbg(xhci,
2584 "ep_trb is a no-op TRB. Skip it for slot %u ep %u\n",
2585 slot_id, ep_index);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002586 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002587 }
2588
Mathias Nyman0c03d892016-11-11 15:13:23 +02002589 /* update the urb's actual_length and give back to the core */
Andiry Xud18240d2010-07-22 15:23:25 -07002590 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
Mathias Nyman0c03d892016-11-11 15:13:23 +02002591 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002592 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
Mathias Nyman0c03d892016-11-11 15:13:23 +02002593 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002594 else
Mathias Nyman0c03d892016-11-11 15:13:23 +02002595 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2596 &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002597cleanup:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002598 handling_skipped_tds = ep->skip &&
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002599 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2600 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002601
Andiry Xud18240d2010-07-22 15:23:25 -07002602 /*
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002603 * Do not update event ring dequeue pointer if we're in a loop
2604 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002605 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002606 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002607 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002608
Andiry Xud18240d2010-07-22 15:23:25 -07002609 /*
2610 * If ep->skip is set, it means there are missed tds on the
2611 * endpoint ring need to take care of.
2612 * Process them as short transfer until reach the td pointed by
2613 * the event.
2614 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002615 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002616
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002617 return 0;
Mathias Nymanb3368382017-06-15 11:55:43 +03002618
2619err_out:
2620 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2621 (unsigned long long) xhci_trb_virt_to_dma(
2622 xhci->event_ring->deq_seg,
2623 xhci->event_ring->dequeue),
2624 lower_32_bits(le64_to_cpu(event->buffer)),
2625 upper_32_bits(le64_to_cpu(event->buffer)),
2626 le32_to_cpu(event->transfer_len),
2627 le32_to_cpu(event->flags));
2628 return -ENODEV;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002629}
2630
2631/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002632 * This function handles all OS-owned events on the event ring. It may drop
2633 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002634 * Returns >0 for "possibly more events to process" (caller should call again),
2635 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002636 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002637static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002638{
2639 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002640 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002641 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002642
Lu Baoluf4c8f032016-11-11 15:13:25 +02002643 /* Event ring hasn't been allocated yet. */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002644 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02002645 xhci_err(xhci, "ERROR event ring not ready\n");
2646 return -ENOMEM;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002647 }
2648
2649 event = xhci->event_ring->dequeue;
2650 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002651 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
Lu Baoluf4c8f032016-11-11 15:13:25 +02002652 xhci->event_ring->cycle_state)
Matt Evans9dee9a22011-03-29 13:41:02 +11002653 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002654
Felipe Balbia37c3f72017-01-23 14:20:19 +02002655 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2656
Matt Evans92a3da42011-03-29 13:40:51 +11002657 /*
2658 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2659 * speculative reads of the event's flags/data below.
2660 */
2661 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002662 /* FIXME: Handle more event types. */
Lu Baoluf4c8f032016-11-11 15:13:25 +02002663 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002664 case TRB_TYPE(TRB_COMPLETION):
2665 handle_cmd_completion(xhci, &event->event_cmd);
2666 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002667 case TRB_TYPE(TRB_PORT_STATUS):
2668 handle_port_status(xhci, event);
2669 update_ptrs = 0;
2670 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002671 case TRB_TYPE(TRB_TRANSFER):
2672 ret = handle_tx_event(xhci, &event->trans_event);
Lu Baoluf4c8f032016-11-11 15:13:25 +02002673 if (ret >= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002674 update_ptrs = 0;
2675 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002676 case TRB_TYPE(TRB_DEV_NOTE):
2677 handle_device_notification(xhci, event);
2678 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002679 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002680 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2681 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002682 handle_vendor_event(xhci, event);
2683 else
Lu Baoluf4c8f032016-11-11 15:13:25 +02002684 xhci_warn(xhci, "ERROR unknown event type %d\n",
2685 TRB_FIELD_TO_TYPE(
2686 le32_to_cpu(event->event_cmd.flags)));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002687 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002688 /* Any of the above functions may drop and re-acquire the lock, so check
2689 * to make sure a watchdog timer didn't mark the host as non-responsive.
2690 */
2691 if (xhci->xhc_state & XHCI_STATE_DYING) {
2692 xhci_dbg(xhci, "xHCI host dying, returning from "
2693 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002694 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002695 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002696
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002697 if (update_ptrs)
2698 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002699 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002700
Matt Evans9dee9a22011-03-29 13:41:02 +11002701 /* Are there more items on the event ring? Caller will call us again to
2702 * check.
2703 */
2704 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002705}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002706
2707/*
2708 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2709 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2710 * indicators of an event TRB error, but we check the status *first* to be safe.
2711 */
2712irqreturn_t xhci_irq(struct usb_hcd *hcd)
2713{
2714 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002715 union xhci_trb *event_ring_deq;
Felipe Balbi76a35292017-01-23 14:20:07 +02002716 irqreturn_t ret = IRQ_NONE;
Alan Stern63aea0d2017-05-17 18:32:03 +03002717 unsigned long flags;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002718 dma_addr_t deq;
Felipe Balbi76a35292017-01-23 14:20:07 +02002719 u64 temp_64;
2720 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002721
Alan Stern63aea0d2017-05-17 18:32:03 +03002722 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002723 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002724 status = readl(&xhci->op_regs->status);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002725 if (status == ~(u32)0) {
2726 xhci_hc_died(xhci);
Felipe Balbi76a35292017-01-23 14:20:07 +02002727 ret = IRQ_HANDLED;
2728 goto out;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002729 }
Felipe Balbi76a35292017-01-23 14:20:07 +02002730
2731 if (!(status & STS_EINT))
2732 goto out;
2733
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002734 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002735 xhci_warn(xhci, "WARNING: Host System Error\n");
2736 xhci_halt(xhci);
Felipe Balbi76a35292017-01-23 14:20:07 +02002737 ret = IRQ_HANDLED;
2738 goto out;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002739 }
2740
Sarah Sharpbda53142010-07-29 22:12:38 -07002741 /*
2742 * Clear the op reg interrupt status first,
2743 * so we can receive interrupts from other MSI-X interrupters.
2744 * Write 1 to clear the interrupt status.
2745 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002746 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002747 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002748
Peter Chen6a29bee2017-05-17 18:32:02 +03002749 if (!hcd->msi_enabled) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002750 u32 irq_pending;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002751 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002752 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002753 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002754 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002755
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03002756 if (xhci->xhc_state & XHCI_STATE_DYING ||
2757 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002758 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2759 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002760 /* Clear the event handler busy flag (RW1C);
2761 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002762 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002763 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002764 xhci_write_64(xhci, temp_64 | ERST_EHB,
2765 &xhci->ir_set->erst_dequeue);
Felipe Balbi76a35292017-01-23 14:20:07 +02002766 ret = IRQ_HANDLED;
2767 goto out;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002768 }
2769
2770 event_ring_deq = xhci->event_ring->dequeue;
2771 /* FIXME this should be a delayed service routine
2772 * that clears the EHB.
2773 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002774 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002775
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002776 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002777 /* If necessary, update the HW's version of the event ring deq ptr. */
2778 if (event_ring_deq != xhci->event_ring->dequeue) {
2779 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2780 xhci->event_ring->dequeue);
2781 if (deq == 0)
2782 xhci_warn(xhci, "WARN something wrong with SW event "
2783 "ring dequeue ptr.\n");
2784 /* Update HC event ring dequeue pointer */
2785 temp_64 &= ERST_PTR_MASK;
2786 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2787 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002788
2789 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002790 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002791 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Felipe Balbi76a35292017-01-23 14:20:07 +02002792 ret = IRQ_HANDLED;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002793
Felipe Balbi76a35292017-01-23 14:20:07 +02002794out:
Alan Stern63aea0d2017-05-17 18:32:03 +03002795 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002796
Felipe Balbi76a35292017-01-23 14:20:07 +02002797 return ret;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002798}
2799
Alex Shi851ec162013-05-24 10:54:19 +08002800irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002801{
Alan Stern968b8222011-11-03 12:03:38 -04002802 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002803}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002804
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002805/**** Endpoint Ring Operations ****/
2806
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002807/*
2808 * Generic function for queueing a TRB on a ring.
2809 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002810 *
2811 * @more_trbs_coming: Will you enqueue more TRBs before calling
2812 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002813 */
2814static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002815 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002816 u32 field1, u32 field2, u32 field3, u32 field4)
2817{
2818 struct xhci_generic_trb *trb;
2819
2820 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002821 trb->field[0] = cpu_to_le32(field1);
2822 trb->field[1] = cpu_to_le32(field2);
2823 trb->field[2] = cpu_to_le32(field3);
2824 trb->field[3] = cpu_to_le32(field4);
Felipe Balbia37c3f72017-01-23 14:20:19 +02002825
2826 trace_xhci_queue_trb(ring, trb);
2827
Andiry Xu3b72fca2012-03-05 17:49:32 +08002828 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002829}
2830
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002831/*
2832 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2833 * FIXME allocate segments if the ring is full.
2834 */
2835static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002836 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002837{
Andiry Xu8dfec612012-03-05 17:49:37 +08002838 unsigned int num_trbs_needed;
2839
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002840 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002841 switch (ep_state) {
2842 case EP_STATE_DISABLED:
2843 /*
2844 * USB core changed config/interfaces without notifying us,
2845 * or hardware is reporting the wrong state.
2846 */
2847 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2848 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002849 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002850 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002851 /* FIXME event handling code for error needs to clear it */
2852 /* XXX not sure if this should be -ENOENT or not */
2853 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002854 case EP_STATE_HALTED:
2855 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002856 case EP_STATE_STOPPED:
2857 case EP_STATE_RUNNING:
2858 break;
2859 default:
2860 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2861 /*
2862 * FIXME issue Configure Endpoint command to try to get the HC
2863 * back into a known state.
2864 */
2865 return -EINVAL;
2866 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002867
2868 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002869 if (room_on_ring(xhci, ep_ring, num_trbs))
2870 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002871
2872 if (ep_ring == xhci->cmd_ring) {
2873 xhci_err(xhci, "Do not support expand command ring\n");
2874 return -ENOMEM;
2875 }
2876
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002877 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2878 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002879 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2880 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2881 mem_flags)) {
2882 xhci_err(xhci, "Ring expansion failed\n");
2883 return -ENOMEM;
2884 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002885 }
John Youn6c12db92010-05-10 15:33:00 -07002886
Mathias Nymand0c77d82016-06-21 10:58:07 +03002887 while (trb_is_link(ep_ring->enqueue)) {
2888 /* If we're not dealing with 0.95 hardware or isoc rings
2889 * on AMD 0.96 host, clear the chain bit.
2890 */
2891 if (!xhci_link_trb_quirk(xhci) &&
2892 !(ep_ring->type == TYPE_ISOC &&
2893 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2894 ep_ring->enqueue->link.control &=
2895 cpu_to_le32(~TRB_CHAIN);
2896 else
2897 ep_ring->enqueue->link.control |=
2898 cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002899
Mathias Nymand0c77d82016-06-21 10:58:07 +03002900 wmb();
2901 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002902
Mathias Nymand0c77d82016-06-21 10:58:07 +03002903 /* Toggle the cycle bit after the last ring segment. */
2904 if (link_trb_toggles_cycle(ep_ring->enqueue))
2905 ep_ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07002906
Mathias Nymand0c77d82016-06-21 10:58:07 +03002907 ep_ring->enq_seg = ep_ring->enq_seg->next;
2908 ep_ring->enqueue = ep_ring->enq_seg->trbs;
John Youn6c12db92010-05-10 15:33:00 -07002909 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002910 return 0;
2911}
2912
Sarah Sharp23e3be12009-04-29 19:05:20 -07002913static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002914 struct xhci_virt_device *xdev,
2915 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002916 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002917 unsigned int num_trbs,
2918 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002919 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002920 gfp_t mem_flags)
2921{
2922 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002923 struct urb_priv *urb_priv;
2924 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002925 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002926 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002927
2928 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2929 if (!ep_ring) {
2930 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2931 stream_id);
2932 return -EINVAL;
2933 }
2934
Mathias Nyman5071e6b2016-11-11 15:13:28 +02002935 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08002936 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002937 if (ret)
2938 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002939
Andiry Xu8e51adc2010-07-22 15:23:31 -07002940 urb_priv = urb->hcpriv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02002941 td = &urb_priv->td[td_index];
Andiry Xu8e51adc2010-07-22 15:23:31 -07002942
2943 INIT_LIST_HEAD(&td->td_list);
2944 INIT_LIST_HEAD(&td->cancelled_td_list);
2945
2946 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002947 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002948 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002949 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002950 }
2951
Andiry Xu8e51adc2010-07-22 15:23:31 -07002952 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002953 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002954 list_add_tail(&td->td_list, &ep_ring->td_list);
2955 td->start_seg = ep_ring->enq_seg;
2956 td->first_trb = ep_ring->enqueue;
2957
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002958 return 0;
2959}
2960
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002961static unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002962{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002963 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002964
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002965 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2966 TRB_MAX_BUFF_SIZE);
2967 if (num_trbs == 0)
2968 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002969
Sarah Sharp8a96c052009-04-27 19:59:19 -07002970 return num_trbs;
2971}
2972
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002973static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002974{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002975 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2976}
2977
2978static unsigned int count_sg_trbs_needed(struct urb *urb)
2979{
2980 struct scatterlist *sg;
2981 unsigned int i, len, full_len, num_trbs = 0;
2982
2983 full_len = urb->transfer_buffer_length;
2984
2985 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2986 len = sg_dma_len(sg);
2987 num_trbs += count_trbs(sg_dma_address(sg), len);
2988 len = min_t(unsigned int, len, full_len);
2989 full_len -= len;
2990 if (full_len == 0)
2991 break;
2992 }
2993
2994 return num_trbs;
2995}
2996
2997static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2998{
2999 u64 addr, len;
3000
3001 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3002 len = urb->iso_frame_desc[i].length;
3003
3004 return count_trbs(addr, len);
3005}
3006
3007static void check_trb_math(struct urb *urb, int running_total)
3008{
3009 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08003010 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003011 "queued %#x (%d), asked for %#x (%d)\n",
3012 __func__,
3013 urb->ep->desc.bEndpointAddress,
3014 running_total, running_total,
3015 urb->transfer_buffer_length,
3016 urb->transfer_buffer_length);
3017}
3018
Sarah Sharp23e3be12009-04-29 19:05:20 -07003019static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003020 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003021 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003022{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003023 /*
3024 * Pass all the TRBs to the hardware at once and make sure this write
3025 * isn't reordered.
3026 */
3027 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003028 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003029 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003030 else
Matt Evans28ccd292011-03-29 13:40:46 +11003031 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003032 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003033}
3034
Alexandr Ivanov78140152016-04-22 13:17:11 +03003035static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3036 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07003037{
Sarah Sharp624defa2009-09-02 12:14:28 -07003038 int xhci_interval;
3039 int ep_interval;
3040
Matt Evans28ccd292011-03-29 13:40:46 +11003041 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003042 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003043
Sarah Sharp624defa2009-09-02 12:14:28 -07003044 /* Convert to microframes */
3045 if (urb->dev->speed == USB_SPEED_LOW ||
3046 urb->dev->speed == USB_SPEED_FULL)
3047 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03003048
Sarah Sharp624defa2009-09-02 12:14:28 -07003049 /* FIXME change this to a warning and a suggestion to use the new API
3050 * to set the polling interval (once the API is added).
3051 */
3052 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003053 dev_dbg_ratelimited(&urb->dev->dev,
3054 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3055 ep_interval, ep_interval == 1 ? "" : "s",
3056 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003057 urb->interval = xhci_interval;
3058 /* Convert back to frames for LS/FS devices */
3059 if (urb->dev->speed == USB_SPEED_LOW ||
3060 urb->dev->speed == USB_SPEED_FULL)
3061 urb->interval /= 8;
3062 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03003063}
3064
3065/*
3066 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3067 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3068 * (comprised of sg list entries) can take several service intervals to
3069 * transmit.
3070 */
3071int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3072 struct urb *urb, int slot_id, unsigned int ep_index)
3073{
3074 struct xhci_ep_ctx *ep_ctx;
3075
3076 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3077 check_interval(xhci, urb, ep_ctx);
3078
Dan Carpenter3fc82062012-03-28 10:30:26 +03003079 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003080}
3081
Sarah Sharp04dd9502009-11-11 10:28:30 -08003082/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003083 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3084 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003085 *
3086 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003087 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003088 *
3089 * Packets transferred up to and including this TRB = packets_transferred =
3090 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3091 *
3092 * TD size = total_packet_count - packets_transferred
3093 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003094 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3095 * including this TRB, right shifted by 10
3096 *
3097 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3098 * This is taken care of in the TRB_TD_SIZE() macro
3099 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003100 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003101 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003102static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3103 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003104 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003105{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003106 u32 maxp, total_packet_count;
3107
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003108 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3109 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003110 return ((td_total_len - transferred) >> 10);
3111
Sarah Sharp48df4a62011-08-12 10:23:01 -07003112 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03003113 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003114 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07003115 return 0;
3116
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003117 /* for MTK xHCI, TD size doesn't include this TRB */
3118 if (xhci->quirks & XHCI_MTK_HOST)
3119 trb_buff_len = 0;
3120
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003121 maxp = usb_endpoint_maxp(&urb->ep->desc);
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003122 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3123
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003124 /* Queueing functions don't count the current TRB into transferred */
3125 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003126}
3127
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003128
Mathias Nyman474ed232016-06-21 10:58:01 +03003129static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003130 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003131{
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003132 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Mathias Nyman474ed232016-06-21 10:58:01 +03003133 unsigned int unalign;
3134 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003135 u32 new_buff_len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003136
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003137 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
Mathias Nyman474ed232016-06-21 10:58:01 +03003138 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3139
3140 /* we got lucky, last normal TRB data on segment is packet aligned */
3141 if (unalign == 0)
3142 return 0;
3143
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003144 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3145 unalign, *trb_buff_len);
3146
Mathias Nyman474ed232016-06-21 10:58:01 +03003147 /* is the last nornal TRB alignable by splitting it */
3148 if (*trb_buff_len > unalign) {
3149 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003150 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003151 return 0;
3152 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003153
3154 /*
3155 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3156 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3157 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3158 */
3159 new_buff_len = max_pkt - (enqd_len % max_pkt);
3160
3161 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3162 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3163
3164 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3165 if (usb_urb_dir_out(urb)) {
3166 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3167 seg->bounce_buf, new_buff_len, enqd_len);
3168 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3169 max_pkt, DMA_TO_DEVICE);
3170 } else {
3171 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3172 max_pkt, DMA_FROM_DEVICE);
3173 }
3174
3175 if (dma_mapping_error(dev, seg->bounce_dma)) {
3176 /* try without aligning. Some host controllers survive */
3177 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3178 return 0;
3179 }
3180 *trb_buff_len = new_buff_len;
3181 seg->bounce_len = new_buff_len;
3182 seg->bounce_offs = enqd_len;
3183
3184 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3185
Mathias Nyman474ed232016-06-21 10:58:01 +03003186 return 1;
3187}
3188
Sarah Sharpb10de142009-04-27 19:58:50 -07003189/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003190int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003191 struct urb *urb, int slot_id, unsigned int ep_index)
3192{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003193 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003194 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003195 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003196 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003197 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003198 bool more_trbs_coming = true;
3199 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003200 bool first_trb = true;
3201 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003202 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003203 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003204 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003205 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003206 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003207
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003208 ring = xhci_urb_to_transfer_ring(xhci, urb);
3209 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003210 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003211
Mathias Nyman86065c22016-06-21 10:58:00 +03003212 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003213 /* If we have scatter/gather list, we use it. */
3214 if (urb->num_sgs) {
3215 num_sgs = urb->num_mapped_sgs;
3216 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003217 addr = (u64) sg_dma_address(sg);
3218 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003219 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003220 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003221 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003222 addr = (u64) urb->transfer_dma;
3223 block_len = full_len;
3224 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003225 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3226 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003227 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003228 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003229 return ret;
3230
Andiry Xu8e51adc2010-07-22 15:23:31 -07003231 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003232
3233 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02003234 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
Mathias Nyman5a83f042016-06-21 10:57:58 +03003235 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003236
Mathias Nyman7e64b032017-01-23 14:20:26 +02003237 td = &urb_priv->td[0];
Andiry Xu8e51adc2010-07-22 15:23:31 -07003238
Sarah Sharpb10de142009-04-27 19:58:50 -07003239 /*
3240 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3241 * until we've finished creating all the other TRBs. The ring's cycle
3242 * state may change as we enqueue the other TRBs, so save it too.
3243 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003244 start_trb = &ring->enqueue->generic;
3245 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003246 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003247
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003248 /* Queue the TRBs, even if they are zero-length */
Alban Browaeys0d2daad2016-08-16 10:18:04 +03003249 for (enqd_len = 0; first_trb || enqd_len < full_len;
3250 enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003251 field = TRB_TYPE(TRB_NORMAL);
3252
Mathias Nyman86065c22016-06-21 10:58:00 +03003253 /* TRB buffer should not cross 64KB boundaries */
3254 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3255 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003256
Mathias Nyman86065c22016-06-21 10:58:00 +03003257 if (enqd_len + trb_buff_len > full_len)
3258 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003259
3260 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003261 if (first_trb) {
3262 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003263 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003264 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003265 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003266 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003267
3268 /* Chain all the TRBs together; clear the chain bit in the last
3269 * TRB to indicate it's the last TRB in the chain.
3270 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003271 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003272 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003273 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003274 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003275 &trb_buff_len,
3276 ring->enq_seg)) {
3277 send_addr = ring->enq_seg->bounce_dma;
3278 /* assuming TD won't span 2 segs */
3279 td->bounce_seg = ring->enq_seg;
3280 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003281 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003282 }
3283 if (enqd_len + trb_buff_len >= full_len) {
3284 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003285 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003286 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003287 td->last_trb = ring->enqueue;
Sarah Sharpb10de142009-04-27 19:58:50 -07003288 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003289
3290 /* Only set interrupt on short packet for IN endpoints */
3291 if (usb_urb_dir_in(urb))
3292 field |= TRB_ISP;
3293
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003294 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003295 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3296 full_len, urb, more_trbs_coming);
3297
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003298 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003299 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003300 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003301
Mathias Nyman124c3932016-06-21 10:57:59 +03003302 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003303 lower_32_bits(send_addr),
3304 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003305 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003306 field);
3307
Sarah Sharpb10de142009-04-27 19:58:50 -07003308 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003309 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003310
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003311 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003312 /* New sg entry */
3313 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003314 sent_len -= block_len;
Mathias Nyman86065c22016-06-21 10:58:00 +03003315 if (num_sgs != 0) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003316 sg = sg_next(sg);
Mathias Nyman86065c22016-06-21 10:58:00 +03003317 block_len = sg_dma_len(sg);
3318 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003319 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003320 }
3321 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003322 block_len -= sent_len;
3323 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003324 }
3325
Mathias Nyman5a83f042016-06-21 10:57:58 +03003326 if (need_zero_pkt) {
3327 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3328 ep_index, urb->stream_id,
3329 1, urb, 1, mem_flags);
Mathias Nyman7e64b032017-01-23 14:20:26 +02003330 urb_priv->td[1].last_trb = ring->enqueue;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003331 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3332 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3333 }
3334
Mathias Nyman86065c22016-06-21 10:58:00 +03003335 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003336 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003337 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003338 return 0;
3339}
3340
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003341/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003342int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003343 struct urb *urb, int slot_id, unsigned int ep_index)
3344{
3345 struct xhci_ring *ep_ring;
3346 int num_trbs;
3347 int ret;
3348 struct usb_ctrlrequest *setup;
3349 struct xhci_generic_trb *start_trb;
3350 int start_cycle;
Lu Baolufb79a6d2017-01-23 14:20:01 +02003351 u32 field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003352 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003353 struct xhci_td *td;
3354
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003355 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3356 if (!ep_ring)
3357 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003358
3359 /*
3360 * Need to copy setup packet into setup TRB, so we can't use the setup
3361 * DMA address.
3362 */
3363 if (!urb->setup_packet)
3364 return -EINVAL;
3365
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003366 /* 1 TRB for setup, 1 for status */
3367 num_trbs = 2;
3368 /*
3369 * Don't need to check if we need additional event data and normal TRBs,
3370 * since data in control transfers will never get bigger than 16MB
3371 * XXX: can we get a buffer that crosses 64KB boundaries?
3372 */
3373 if (urb->transfer_buffer_length > 0)
3374 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003375 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3376 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003377 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003378 if (ret < 0)
3379 return ret;
3380
Andiry Xu8e51adc2010-07-22 15:23:31 -07003381 urb_priv = urb->hcpriv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02003382 td = &urb_priv->td[0];
Andiry Xu8e51adc2010-07-22 15:23:31 -07003383
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003384 /*
3385 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3386 * until we've finished creating all the other TRBs. The ring's cycle
3387 * state may change as we enqueue the other TRBs, so save it too.
3388 */
3389 start_trb = &ep_ring->enqueue->generic;
3390 start_cycle = ep_ring->cycle_state;
3391
3392 /* Queue setup TRB - see section 6.4.1.2.1 */
3393 /* FIXME better way to translate setup_packet into two u32 fields? */
3394 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003395 field = 0;
3396 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3397 if (start_cycle == 0)
3398 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003399
Mathias Nymandca77942015-09-21 17:46:16 +03003400 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003401 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003402 if (urb->transfer_buffer_length > 0) {
3403 if (setup->bRequestType & USB_DIR_IN)
3404 field |= TRB_TX_TYPE(TRB_DATA_IN);
3405 else
3406 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3407 }
3408 }
3409
Andiry Xu3b72fca2012-03-05 17:49:32 +08003410 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003411 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3412 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3413 TRB_LEN(8) | TRB_INTR_TARGET(0),
3414 /* Immediate data in pointer */
3415 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003416
3417 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003418 /* Only set interrupt on short packet for IN endpoints */
3419 if (usb_urb_dir_in(urb))
3420 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3421 else
3422 field = TRB_TYPE(TRB_DATA);
3423
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003424 if (urb->transfer_buffer_length > 0) {
Lu Baolufb79a6d2017-01-23 14:20:01 +02003425 u32 length_field, remainder;
3426
3427 remainder = xhci_td_remainder(xhci, 0,
3428 urb->transfer_buffer_length,
3429 urb->transfer_buffer_length,
3430 urb, 1);
3431 length_field = TRB_LEN(urb->transfer_buffer_length) |
3432 TRB_TD_SIZE(remainder) |
3433 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003434 if (setup->bRequestType & USB_DIR_IN)
3435 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003436 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003437 lower_32_bits(urb->transfer_dma),
3438 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003439 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003440 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003441 }
3442
3443 /* Save the DMA address of the last TRB in the TD */
3444 td->last_trb = ep_ring->enqueue;
3445
3446 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3447 /* If the device sent data, the status stage is an OUT transfer */
3448 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3449 field = 0;
3450 else
3451 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003452 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003453 0,
3454 0,
3455 TRB_INTR_TARGET(0),
3456 /* Event on completion */
3457 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3458
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003459 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003460 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003461 return 0;
3462}
3463
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003464/*
3465 * The transfer burst count field of the isochronous TRB defines the number of
3466 * bursts that are required to move all packets in this TD. Only SuperSpeed
3467 * devices can burst up to bMaxBurst number of packets per service interval.
3468 * This field is zero based, meaning a value of zero in the field means one
3469 * burst. Basically, for everything but SuperSpeed devices, this field will be
3470 * zero. Only xHCI 1.0 host controllers support this field.
3471 */
3472static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003473 struct urb *urb, unsigned int total_packet_count)
3474{
3475 unsigned int max_burst;
3476
Mathias Nyman09c352e2016-02-12 16:40:17 +02003477 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003478 return 0;
3479
3480 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003481 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003482}
3483
Sarah Sharpb61d3782011-04-19 17:43:33 -07003484/*
3485 * Returns the number of packets in the last "burst" of packets. This field is
3486 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3487 * the last burst packet count is equal to the total number of packets in the
3488 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3489 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3490 * contain 1 to (bMaxBurst + 1) packets.
3491 */
3492static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003493 struct urb *urb, unsigned int total_packet_count)
3494{
3495 unsigned int max_burst;
3496 unsigned int residue;
3497
3498 if (xhci->hci_version < 0x100)
3499 return 0;
3500
Mathias Nyman09c352e2016-02-12 16:40:17 +02003501 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003502 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3503 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3504 residue = total_packet_count % (max_burst + 1);
3505 /* If residue is zero, the last burst contains (max_burst + 1)
3506 * number of packets, but the TLBPC field is zero-based.
3507 */
3508 if (residue == 0)
3509 return max_burst;
3510 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003511 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003512 if (total_packet_count == 0)
3513 return 0;
3514 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003515}
3516
Lu Baolu79b80942015-08-06 19:24:00 +03003517/*
3518 * Calculates Frame ID field of the isochronous TRB identifies the
3519 * target frame that the Interval associated with this Isochronous
3520 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3521 *
3522 * Returns actual frame id on success, negative value on error.
3523 */
3524static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3525 struct urb *urb, int index)
3526{
3527 int start_frame, ist, ret = 0;
3528 int start_frame_id, end_frame_id, current_frame_id;
3529
3530 if (urb->dev->speed == USB_SPEED_LOW ||
3531 urb->dev->speed == USB_SPEED_FULL)
3532 start_frame = urb->start_frame + index * urb->interval;
3533 else
3534 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3535
3536 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3537 *
3538 * If bit [3] of IST is cleared to '0', software can add a TRB no
3539 * later than IST[2:0] Microframes before that TRB is scheduled to
3540 * be executed.
3541 * If bit [3] of IST is set to '1', software can add a TRB no later
3542 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3543 */
3544 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3545 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3546 ist <<= 3;
3547
3548 /* Software shall not schedule an Isoch TD with a Frame ID value that
3549 * is less than the Start Frame ID or greater than the End Frame ID,
3550 * where:
3551 *
3552 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3553 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3554 *
3555 * Both the End Frame ID and Start Frame ID values are calculated
3556 * in microframes. When software determines the valid Frame ID value;
3557 * The End Frame ID value should be rounded down to the nearest Frame
3558 * boundary, and the Start Frame ID value should be rounded up to the
3559 * nearest Frame boundary.
3560 */
3561 current_frame_id = readl(&xhci->run_regs->microframe_index);
3562 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3563 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3564
3565 start_frame &= 0x7ff;
3566 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3567 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3568
3569 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3570 __func__, index, readl(&xhci->run_regs->microframe_index),
3571 start_frame_id, end_frame_id, start_frame);
3572
3573 if (start_frame_id < end_frame_id) {
3574 if (start_frame > end_frame_id ||
3575 start_frame < start_frame_id)
3576 ret = -EINVAL;
3577 } else if (start_frame_id > end_frame_id) {
3578 if ((start_frame > end_frame_id &&
3579 start_frame < start_frame_id))
3580 ret = -EINVAL;
3581 } else {
3582 ret = -EINVAL;
3583 }
3584
3585 if (index == 0) {
3586 if (ret == -EINVAL || start_frame == start_frame_id) {
3587 start_frame = start_frame_id + 1;
3588 if (urb->dev->speed == USB_SPEED_LOW ||
3589 urb->dev->speed == USB_SPEED_FULL)
3590 urb->start_frame = start_frame;
3591 else
3592 urb->start_frame = start_frame << 3;
3593 ret = 0;
3594 }
3595 }
3596
3597 if (ret) {
3598 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3599 start_frame, current_frame_id, index,
3600 start_frame_id, end_frame_id);
3601 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3602 return ret;
3603 }
3604
3605 return start_frame;
3606}
3607
Andiry Xu04e51902010-07-22 15:23:39 -07003608/* This is for isoc transfer */
3609static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3610 struct urb *urb, int slot_id, unsigned int ep_index)
3611{
3612 struct xhci_ring *ep_ring;
3613 struct urb_priv *urb_priv;
3614 struct xhci_td *td;
3615 int num_tds, trbs_per_td;
3616 struct xhci_generic_trb *start_trb;
3617 bool first_trb;
3618 int start_cycle;
3619 u32 field, length_field;
3620 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3621 u64 start_addr, addr;
3622 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003623 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003624 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003625 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003626
Lu Baolu79b80942015-08-06 19:24:00 +03003627 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003628 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3629
3630 num_tds = urb->number_of_packets;
3631 if (num_tds < 1) {
3632 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3633 return -EINVAL;
3634 }
Andiry Xu04e51902010-07-22 15:23:39 -07003635 start_addr = (u64) urb->transfer_dma;
3636 start_trb = &ep_ring->enqueue->generic;
3637 start_cycle = ep_ring->cycle_state;
3638
Sarah Sharp522989a2011-07-29 12:44:32 -07003639 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003640 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07003641 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003642 unsigned int total_pkt_count, max_pkt;
3643 unsigned int burst_count, last_burst_pkt_count;
3644 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003645
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003646 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003647 running_total = 0;
3648 addr = start_addr + urb->iso_frame_desc[i].offset;
3649 td_len = urb->iso_frame_desc[i].length;
3650 td_remain_len = td_len;
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003651 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
Mathias Nyman09c352e2016-02-12 16:40:17 +02003652 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3653
Sarah Sharp48df4a62011-08-12 10:23:01 -07003654 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02003655 if (total_pkt_count == 0)
3656 total_pkt_count++;
3657 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3658 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3659 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003660
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003661 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003662
3663 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003664 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003665 if (ret < 0) {
3666 if (i == 0)
3667 return ret;
3668 goto cleanup;
3669 }
Mathias Nyman7e64b032017-01-23 14:20:26 +02003670 td = &urb_priv->td[i];
Mathias Nyman09c352e2016-02-12 16:40:17 +02003671
3672 /* use SIA as default, if frame id is used overwrite it */
3673 sia_frame_id = TRB_SIA;
3674 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3675 HCC_CFC(xhci->hcc_params)) {
3676 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3677 if (frame_id >= 0)
3678 sia_frame_id = TRB_FRAME_ID(frame_id);
3679 }
3680 /*
3681 * Set isoc specific data for the first TRB in a TD.
3682 * Prevent HW from getting the TRBs by keeping the cycle state
3683 * inverted in the first TDs isoc TRB.
3684 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003685 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02003686 TRB_TLBPC(last_burst_pkt_count) |
3687 sia_frame_id |
3688 (i ? ep_ring->cycle_state : !start_cycle);
3689
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003690 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3691 if (!xep->use_extended_tbc)
3692 field |= TRB_TBC(burst_count);
3693
Mathias Nyman09c352e2016-02-12 16:40:17 +02003694 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07003695 for (j = 0; j < trbs_per_td; j++) {
3696 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003697
Mathias Nyman09c352e2016-02-12 16:40:17 +02003698 /* only first TRB is isoc, overwrite otherwise */
3699 if (!first_trb)
3700 field = TRB_TYPE(TRB_NORMAL) |
3701 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07003702
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003703 /* Only set interrupt on short packet for IN EPs */
3704 if (usb_urb_dir_in(urb))
3705 field |= TRB_ISP;
3706
Mathias Nyman09c352e2016-02-12 16:40:17 +02003707 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07003708 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08003709 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003710 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07003711 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003712 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003713 td->last_trb = ep_ring->enqueue;
3714 field |= TRB_IOC;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003715 /* set BEI, except for the last TD */
3716 if (xhci->hci_version >= 0x100 &&
3717 !(xhci->quirks & XHCI_AVOID_BEI) &&
3718 i < num_tds - 1)
3719 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07003720 }
Andiry Xu04e51902010-07-22 15:23:39 -07003721 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003722 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07003723 if (trb_buff_len > td_remain_len)
3724 trb_buff_len = td_remain_len;
3725
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003726 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003727 remainder = xhci_td_remainder(xhci, running_total,
3728 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003729 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003730
Andiry Xu04e51902010-07-22 15:23:39 -07003731 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07003732 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003733
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003734 /* xhci 1.1 with ETE uses TD Size field for TBC */
3735 if (first_trb && xep->use_extended_tbc)
3736 length_field |= TRB_TD_SIZE_TBC(burst_count);
3737 else
3738 length_field |= TRB_TD_SIZE(remainder);
3739 first_trb = false;
3740
Andiry Xu3b72fca2012-03-05 17:49:32 +08003741 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003742 lower_32_bits(addr),
3743 upper_32_bits(addr),
3744 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003745 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003746 running_total += trb_buff_len;
3747
3748 addr += trb_buff_len;
3749 td_remain_len -= trb_buff_len;
3750 }
3751
3752 /* Check TD length */
3753 if (running_total != td_len) {
3754 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003755 ret = -EINVAL;
3756 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003757 }
3758 }
3759
Lu Baolu79b80942015-08-06 19:24:00 +03003760 /* store the next frame id */
3761 if (HCC_CFC(xhci->hcc_params))
3762 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3763
Andiry Xuc41136b2011-03-22 17:08:14 +08003764 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3765 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3766 usb_amd_quirk_pll_disable();
3767 }
3768 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3769
Andiry Xue1eab2e2011-01-04 16:30:39 -08003770 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3771 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003772 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003773cleanup:
3774 /* Clean up a partially enqueued isoc transfer. */
3775
3776 for (i--; i >= 0; i--)
Mathias Nyman7e64b032017-01-23 14:20:26 +02003777 list_del_init(&urb_priv->td[i].td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003778
3779 /* Use the first TD as a temporary variable to turn the TDs we've queued
3780 * into No-ops with a software-owned cycle bit. That way the hardware
3781 * won't accidentally start executing bogus TDs when we partially
3782 * overwrite them. td->first_trb and td->start_seg are already set.
3783 */
Mathias Nyman7e64b032017-01-23 14:20:26 +02003784 urb_priv->td[0].last_trb = ep_ring->enqueue;
Sarah Sharp522989a2011-07-29 12:44:32 -07003785 /* Every TRB except the first & last will have its cycle bit flipped. */
Mathias Nyman7e64b032017-01-23 14:20:26 +02003786 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
Sarah Sharp522989a2011-07-29 12:44:32 -07003787
3788 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
Mathias Nyman7e64b032017-01-23 14:20:26 +02003789 ep_ring->enqueue = urb_priv->td[0].first_trb;
3790 ep_ring->enq_seg = urb_priv->td[0].start_seg;
Sarah Sharp522989a2011-07-29 12:44:32 -07003791 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003792 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003793 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3794 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003795}
3796
3797/*
3798 * Check transfer ring to guarantee there is enough room for the urb.
3799 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03003800 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3801 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3802 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07003803 */
3804int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3805 struct urb *urb, int slot_id, unsigned int ep_index)
3806{
3807 struct xhci_virt_device *xdev;
3808 struct xhci_ring *ep_ring;
3809 struct xhci_ep_ctx *ep_ctx;
3810 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07003811 int num_tds, num_trbs, i;
3812 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03003813 struct xhci_virt_ep *xep;
3814 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07003815
3816 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03003817 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003818 ep_ring = xdev->eps[ep_index].ring;
3819 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3820
3821 num_trbs = 0;
3822 num_tds = urb->number_of_packets;
3823 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003824 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003825
3826 /* Check the ring to guarantee there is enough room for the whole urb.
3827 * Do not insert any td of the urb to the ring if the check failed.
3828 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003829 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08003830 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003831 if (ret)
3832 return ret;
3833
Lu Baolu79b80942015-08-06 19:24:00 +03003834 /*
3835 * Check interval value. This should be done before we start to
3836 * calculate the start frame value.
3837 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03003838 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03003839
3840 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02003841 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003842 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
Lu Baolu42df7212015-11-18 10:48:21 +02003843 urb->start_frame = xep->next_frame_id;
3844 goto skip_start_over;
3845 }
Lu Baolu79b80942015-08-06 19:24:00 +03003846 }
3847
3848 start_frame = readl(&xhci->run_regs->microframe_index);
3849 start_frame &= 0x3fff;
3850 /*
3851 * Round up to the next frame and consider the time before trb really
3852 * gets scheduled by hardare.
3853 */
3854 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3855 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3856 ist <<= 3;
3857 start_frame += ist + XHCI_CFC_DELAY;
3858 start_frame = roundup(start_frame, 8);
3859
3860 /*
3861 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3862 * is greate than 8 microframes.
3863 */
3864 if (urb->dev->speed == USB_SPEED_LOW ||
3865 urb->dev->speed == USB_SPEED_FULL) {
3866 start_frame = roundup(start_frame, urb->interval << 3);
3867 urb->start_frame = start_frame >> 3;
3868 } else {
3869 start_frame = roundup(start_frame, urb->interval);
3870 urb->start_frame = start_frame;
3871 }
3872
3873skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08003874 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3875
Dan Carpenter3fc82062012-03-28 10:30:26 +03003876 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003877}
3878
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003879/**** Command Ring Operations ****/
3880
Sarah Sharp913a8a32009-09-04 10:53:13 -07003881/* Generic function for queueing a command TRB on the command ring.
3882 * Check to make sure there's room on the command ring for one command TRB.
3883 * Also check that there's room reserved for commands that must not fail.
3884 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3885 * then only check for the number of reserved spots.
3886 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3887 * because the command event handler may want to resubmit a failed command.
3888 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003889static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3890 u32 field1, u32 field2,
3891 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003892{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003893 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003894 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003895
Mathias Nyman98d74f92016-04-08 16:25:10 +03003896 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3897 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003898 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003899 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003900 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003901
Sarah Sharp913a8a32009-09-04 10:53:13 -07003902 if (!command_must_succeed)
3903 reserved_trbs++;
3904
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003905 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003906 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003907 if (ret < 0) {
3908 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003909 if (command_must_succeed)
3910 xhci_err(xhci, "ERR: Reserved TRB counting for "
3911 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003912 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003913 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003914
3915 cmd->command_trb = xhci->cmd_ring->enqueue;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003916
Mathias Nymanc311e392014-05-08 19:26:03 +03003917 /* if there are no other commands queued we start the timeout timer */
Lu Baoludaa47f22017-01-23 14:20:02 +02003918 if (list_empty(&xhci->cmd_list)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003919 xhci->current_cmd = cmd;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02003920 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
Mathias Nymanc311e392014-05-08 19:26:03 +03003921 }
3922
Lu Baoludaa47f22017-01-23 14:20:02 +02003923 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3924
Andiry Xu3b72fca2012-03-05 17:49:32 +08003925 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3926 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003927 return 0;
3928}
3929
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003930/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003931int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3932 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003933{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003934 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003935 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003936}
3937
3938/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003939int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3940 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003941{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003942 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003943 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003944 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3945 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003946}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003947
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003948int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003949 u32 field1, u32 field2, u32 field3, u32 field4)
3950{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003951 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003952}
3953
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003954/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003955int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3956 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003957{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003958 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003959 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3960 false);
3961}
3962
Sarah Sharpf94e01862009-04-27 19:58:38 -07003963/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003964int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3965 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003966 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003967{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003968 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003969 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003970 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3971 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003972}
Sarah Sharpae636742009-04-29 19:02:31 -07003973
Sarah Sharpf2217e82009-08-07 14:04:43 -07003974/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003975int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3976 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003977{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003978 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07003979 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003980 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003981 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003982}
3983
Andiry Xube88fe42010-10-14 07:22:57 -07003984/*
3985 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3986 * activity on an endpoint that is about to be suspended.
3987 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003988int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3989 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003990{
3991 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3992 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3993 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003994 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003995
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003996 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003997 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003998}
3999
Hans de Goeded3a43e62014-08-20 16:41:53 +03004000/* Set Transfer Ring Dequeue Pointer command */
4001void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4002 unsigned int slot_id, unsigned int ep_index,
Hans de Goeded3a43e62014-08-20 16:41:53 +03004003 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07004004{
4005 dma_addr_t addr;
4006 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4007 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Mathias Nyman87907362017-06-02 16:36:23 +03004008 u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02004009 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07004010 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004011 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004012 struct xhci_command *cmd;
4013 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07004014
Hans de Goeded3a43e62014-08-20 16:41:53 +03004015 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4016 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4017 deq_state->new_deq_seg,
4018 (unsigned long long)deq_state->new_deq_seg->dma,
4019 deq_state->new_deq_ptr,
4020 (unsigned long long)xhci_trb_virt_to_dma(
4021 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4022 deq_state->new_cycle_state);
4023
4024 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4025 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004026 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004027 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004028 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03004029 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4030 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004031 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004032 ep = &xhci->devs[slot_id]->eps[ep_index];
4033 if ((ep->ep_state & SET_DEQ_PENDING)) {
4034 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4035 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03004036 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08004037 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03004038
4039 /* This function gets called from contexts where it cannot sleep */
4040 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Lu Baolu74e0b562017-04-07 17:57:05 +03004041 if (!cmd)
Hans de Goeded3a43e62014-08-20 16:41:53 +03004042 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004043
Hans de Goeded3a43e62014-08-20 16:41:53 +03004044 ep->queued_deq_seg = deq_state->new_deq_seg;
4045 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Mathias Nyman87907362017-06-02 16:36:23 +03004046 if (deq_state->stream_id)
Hans de Goede95241db2013-10-04 00:29:48 +02004047 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004048 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03004049 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4050 upper_32_bits(addr), trb_stream_id,
4051 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03004052 if (ret < 0) {
4053 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03004054 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03004055 }
4056
Hans de Goeded3a43e62014-08-20 16:41:53 +03004057 /* Stop the TD queueing code from ringing the doorbell until
4058 * this command completes. The HC won't set the dequeue pointer
4059 * if the ring is running, and ringing the doorbell starts the
4060 * ring running.
4061 */
4062 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07004063}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004064
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004065int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
Mathias Nyman21749142017-06-15 11:55:44 +03004066 int slot_id, unsigned int ep_index,
4067 enum xhci_ep_reset_type reset_type)
Sarah Sharpa1587d92009-07-27 12:03:15 -07004068{
4069 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4070 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4071 u32 type = TRB_TYPE(TRB_RESET_EP);
4072
Mathias Nyman21749142017-06-15 11:55:44 +03004073 if (reset_type == EP_SOFT_RESET)
4074 type |= TRB_TSP;
4075
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004076 return queue_command(xhci, cmd, 0, 0, 0,
4077 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004078}