blob: 3ec1d8fe06faf42828e45f7ea27843c67df12f18 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Mathias Nymanec7e43e2013-08-30 18:25:49 +0300126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
Sarah Sharpae636742009-04-29 19:02:31 -0700136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
John Youna1669b22010-08-09 13:56:11 -0700149 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700150 }
151}
152
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 /*
162 * If this is not event ring, and the dequeue pointer
163 * is not on a link TRB, there is one more usable TRB
164 */
Andiry Xub008df62012-03-05 17:49:34 +0800165 if (ring->type != TYPE_EVENT &&
166 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
167 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800168
Sarah Sharp50d02062012-07-26 12:03:59 -0700169 do {
170 /*
171 * Update the dequeue pointer further if that was a link TRB or
172 * we're at the end of an event ring segment (which doesn't have
173 * link TRBS)
174 */
175 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
176 if (ring->type == TYPE_EVENT &&
177 last_trb_on_last_seg(xhci, ring,
178 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700179 ring->cycle_state ^= 1;
Sarah Sharp50d02062012-07-26 12:03:59 -0700180 }
181 ring->deq_seg = ring->deq_seg->next;
182 ring->dequeue = ring->deq_seg->trbs;
183 } else {
184 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700185 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700186 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700187}
188
189/*
190 * See Cycle bit rules. SW is the consumer for the event ring only.
191 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
192 *
193 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
194 * chain bit is set), then set the chain bit in all the following link TRBs.
195 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
196 * have their chain bit cleared (so that each Link TRB is a separate TD).
197 *
198 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700199 * set, but other sections talk about dealing with the chain bit set. This was
200 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
201 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700202 *
203 * @more_trbs_coming: Will you enqueue more TRBs before calling
204 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700205 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800207 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208{
209 u32 chain;
210 union xhci_trb *next;
211
Matt Evans28ccd292011-03-29 13:40:46 +1100212 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800213 /* If this is not event ring, there is one less usable TRB */
214 if (ring->type != TYPE_EVENT &&
215 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
216 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700217 next = ++(ring->enqueue);
218
219 ring->enq_updates++;
220 /* Update the dequeue pointer further if that was a link TRB or we're at
221 * the end of an event ring segment (which doesn't have link TRBS)
222 */
223 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800224 if (ring->type != TYPE_EVENT) {
225 /*
226 * If the caller doesn't plan on enqueueing more
227 * TDs before ringing the doorbell, then we
228 * don't want to give the link TRB to the
229 * hardware just yet. We'll give the link TRB
230 * back in prepare_ring() just before we enqueue
231 * the TD at the top of the ring.
232 */
233 if (!chain && !more_trbs_coming)
234 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700235
Andiry Xu3b72fca2012-03-05 17:49:32 +0800236 /* If we're not dealing with 0.95 hardware or
237 * isoc rings on AMD 0.96 host,
238 * carry over the chain bit of the previous TRB
239 * (which may mean the chain bit is cleared).
240 */
241 if (!(ring->type == TYPE_ISOC &&
242 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700243 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 next->link.control &=
245 cpu_to_le32(~TRB_CHAIN);
246 next->link.control |=
247 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800249 /* Give this link TRB to the hardware */
250 wmb();
251 next->link.control ^= cpu_to_le32(TRB_CYCLE);
252
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 /* Toggle the cycle bit after the last ring segment. */
254 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
255 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700256 }
257 }
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
262}
263
264/*
Andiry Xu085deb12012-03-05 17:49:40 +0800265 * Check to see if there's room to enqueue num_trbs on the ring and make sure
266 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267 */
Andiry Xub008df62012-03-05 17:49:34 +0800268static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 unsigned int num_trbs)
270{
Andiry Xu085deb12012-03-05 17:49:40 +0800271 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800272
Andiry Xu085deb12012-03-05 17:49:40 +0800273 if (ring->num_trbs_free < num_trbs)
274 return 0;
275
276 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
277 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
278 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
279 return 0;
280 }
281
282 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283}
284
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700286void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287{
Elric Fuc181bc52012-06-27 16:30:57 +0800288 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
289 return;
290
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700291 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200292 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200294 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295}
296
Elric Fub92cc662012-06-27 16:31:12 +0800297static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
298{
299 u64 temp_64;
300 int ret;
301
302 xhci_dbg(xhci, "Abort command ring\n");
303
304 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
305 xhci_dbg(xhci, "The command ring isn't running, "
306 "Have the command ring been stopped?\n");
307 return 0;
308 }
309
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800310 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800311 if (!(temp_64 & CMD_RING_RUNNING)) {
312 xhci_dbg(xhci, "Command ring had been stopped\n");
313 return 0;
314 }
315 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Sarah Sharp477632d2014-01-29 14:02:00 -0800316 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
317 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800318
319 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
320 * time the completion od all xHCI commands, including
321 * the Command Abort operation. If software doesn't see
322 * CRR negated in a timely manner (e.g. longer than 5
323 * seconds), then it should assume that the there are
324 * larger problems with the xHC and assert HCRST.
325 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700326 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800327 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
328 if (ret < 0) {
329 xhci_err(xhci, "Stopped the command ring failed, "
330 "maybe the host is dead\n");
331 xhci->xhc_state |= XHCI_STATE_DYING;
332 xhci_quiesce(xhci);
333 xhci_halt(xhci);
334 return -ESHUTDOWN;
335 }
336
337 return 0;
338}
339
340static int xhci_queue_cd(struct xhci_hcd *xhci,
341 struct xhci_command *command,
342 union xhci_trb *cmd_trb)
343{
344 struct xhci_cd *cd;
345 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
346 if (!cd)
347 return -ENOMEM;
348 INIT_LIST_HEAD(&cd->cancel_cmd_list);
349
350 cd->command = command;
351 cd->cmd_trb = cmd_trb;
352 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
353
354 return 0;
355}
356
357/*
358 * Cancel the command which has issue.
359 *
360 * Some commands may hang due to waiting for acknowledgement from
361 * usb device. It is outside of the xHC's ability to control and
362 * will cause the command ring is blocked. When it occurs software
363 * should intervene to recover the command ring.
364 * See Section 4.6.1.1 and 4.6.1.2
365 */
366int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
367 union xhci_trb *cmd_trb)
368{
369 int retval = 0;
370 unsigned long flags;
371
372 spin_lock_irqsave(&xhci->lock, flags);
373
374 if (xhci->xhc_state & XHCI_STATE_DYING) {
375 xhci_warn(xhci, "Abort the command ring,"
376 " but the xHCI is dead.\n");
377 retval = -ESHUTDOWN;
378 goto fail;
379 }
380
381 /* queue the cmd desriptor to cancel_cmd_list */
382 retval = xhci_queue_cd(xhci, command, cmd_trb);
383 if (retval) {
384 xhci_warn(xhci, "Queuing command descriptor failed.\n");
385 goto fail;
386 }
387
388 /* abort command ring */
389 retval = xhci_abort_cmd_ring(xhci);
390 if (retval) {
391 xhci_err(xhci, "Abort command ring failed\n");
392 if (unlikely(retval == -ESHUTDOWN)) {
393 spin_unlock_irqrestore(&xhci->lock, flags);
394 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
395 xhci_dbg(xhci, "xHCI host controller is dead.\n");
396 return retval;
397 }
398 }
399
400fail:
401 spin_unlock_irqrestore(&xhci->lock, flags);
402 return retval;
403}
404
Andiry Xube88fe42010-10-14 07:22:57 -0700405void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700406 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700407 unsigned int ep_index,
408 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700409{
Matt Evans28ccd292011-03-29 13:40:46 +1100410 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500411 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
412 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700413
Sarah Sharpae636742009-04-29 19:02:31 -0700414 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500415 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700416 * We don't want to restart any stream rings if there's a set dequeue
417 * pointer command pending because the device can choose to start any
418 * stream once the endpoint is on the HW schedule.
419 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700420 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500421 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
422 (ep_state & EP_HALTED))
423 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200424 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500425 /* The CPU has better things to do at this point than wait for a
426 * write-posting flush. It'll get there soon enough.
427 */
Sarah Sharpae636742009-04-29 19:02:31 -0700428}
429
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700430/* Ring the doorbell for any rings with pending URBs */
431static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
432 unsigned int slot_id,
433 unsigned int ep_index)
434{
435 unsigned int stream_id;
436 struct xhci_virt_ep *ep;
437
438 ep = &xhci->devs[slot_id]->eps[ep_index];
439
440 /* A ring has pending URBs if its TD list is not empty */
441 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200442 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700443 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700444 return;
445 }
446
447 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
448 stream_id++) {
449 struct xhci_stream_info *stream_info = ep->stream_info;
450 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700451 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
452 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 }
454}
455
Sarah Sharpae636742009-04-29 19:02:31 -0700456/*
457 * Find the segment that trb is in. Start searching in start_seg.
458 * If we must move past a segment that has a link TRB with a toggle cycle state
459 * bit set, then we will toggle the value pointed at by cycle_state.
460 */
461static struct xhci_segment *find_trb_seg(
462 struct xhci_segment *start_seg,
463 union xhci_trb *trb, int *cycle_state)
464{
465 struct xhci_segment *cur_seg = start_seg;
466 struct xhci_generic_trb *generic_trb;
467
468 while (cur_seg->trbs > trb ||
469 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
470 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000471 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800472 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 cur_seg = cur_seg->next;
474 if (cur_seg == start_seg)
475 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700476 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700477 }
478 return cur_seg;
479}
480
Sarah Sharp021bff92010-07-29 22:12:20 -0700481
482static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
483 unsigned int slot_id, unsigned int ep_index,
484 unsigned int stream_id)
485{
486 struct xhci_virt_ep *ep;
487
488 ep = &xhci->devs[slot_id]->eps[ep_index];
489 /* Common case: no streams */
490 if (!(ep->ep_state & EP_HAS_STREAMS))
491 return ep->ring;
492
493 if (stream_id == 0) {
494 xhci_warn(xhci,
495 "WARN: Slot ID %u, ep index %u has streams, "
496 "but URB has no stream ID.\n",
497 slot_id, ep_index);
498 return NULL;
499 }
500
501 if (stream_id < ep->stream_info->num_streams)
502 return ep->stream_info->stream_rings[stream_id];
503
504 xhci_warn(xhci,
505 "WARN: Slot ID %u, ep index %u has "
506 "stream IDs 1 to %u allocated, "
507 "but stream ID %u is requested.\n",
508 slot_id, ep_index,
509 ep->stream_info->num_streams - 1,
510 stream_id);
511 return NULL;
512}
513
514/* Get the right ring for the given URB.
515 * If the endpoint supports streams, boundary check the URB's stream ID.
516 * If the endpoint doesn't support streams, return the singular endpoint ring.
517 */
518static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
519 struct urb *urb)
520{
521 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
522 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
523}
524
Sarah Sharpae636742009-04-29 19:02:31 -0700525/*
526 * Move the xHC's endpoint ring dequeue pointer past cur_td.
527 * Record the new state of the xHC's endpoint ring dequeue segment,
528 * dequeue pointer, and new consumer cycle state in state.
529 * Update our internal representation of the ring's dequeue pointer.
530 *
531 * We do this in three jumps:
532 * - First we update our new ring state to be the same as when the xHC stopped.
533 * - Then we traverse the ring to find the segment that contains
534 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
535 * any link TRBs with the toggle cycle bit set.
536 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
537 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100538 *
539 * Some of the uses of xhci_generic_trb are grotty, but if they're done
540 * with correct __le32 accesses they should work fine. Only users of this are
541 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700542 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700543void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700544 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 unsigned int stream_id, struct xhci_td *cur_td,
546 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700547{
548 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700549 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700550 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700551 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700552 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700553
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
555 ep_index, stream_id);
556 if (!ep_ring) {
557 xhci_warn(xhci, "WARN can't find new dequeue state "
558 "for invalid stream ID %u.\n",
559 stream_id);
560 return;
561 }
Sarah Sharpae636742009-04-29 19:02:31 -0700562 state->new_cycle_state = 0;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300563 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
564 "Finding segment containing stopped TRB.");
Sarah Sharpae636742009-04-29 19:02:31 -0700565 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700566 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700567 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800568 if (!state->new_deq_seg) {
569 WARN_ON(1);
570 return;
571 }
572
Sarah Sharpae636742009-04-29 19:02:31 -0700573 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300574 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
575 "Finding endpoint context");
John Yound115b042009-07-27 12:05:15 -0700576 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100577 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700578
579 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700582 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
583 state->new_deq_ptr,
584 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800585 if (!state->new_deq_seg) {
586 WARN_ON(1);
587 return;
588 }
Sarah Sharpae636742009-04-29 19:02:31 -0700589
590 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000591 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
592 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800593 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700594 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
595
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800596 /*
597 * If there is only one segment in a ring, find_trb_seg()'s while loop
598 * will not run, and it will return before it has a chance to see if it
599 * needs to toggle the cycle bit. It can't tell if the stalled transfer
600 * ended just before the link TRB on a one-segment ring, or if the TD
601 * wrapped around the top of the ring, because it doesn't have the TD in
602 * question. Look for the one-segment case where stalled TRB's address
603 * is greater than the new dequeue pointer address.
604 */
605 if (ep_ring->first_seg == ep_ring->first_seg->next &&
606 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
607 state->new_cycle_state ^= 0x1;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300608 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
609 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800610
Sarah Sharpae636742009-04-29 19:02:31 -0700611 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300612 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
613 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700614 state->new_deq_seg);
615 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300616 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
617 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700618 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700619}
620
Sarah Sharp522989a2011-07-29 12:44:32 -0700621/* flip_cycle means flip the cycle bit of all but the first and last TRB.
622 * (The last TRB actually points to the ring enqueue pointer, which is not part
623 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
624 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700625static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700626 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700627{
628 struct xhci_segment *cur_seg;
629 union xhci_trb *cur_trb;
630
631 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
632 true;
633 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000634 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700635 /* Unchain any chained Link TRBs, but
636 * leave the pointers intact.
637 */
Matt Evans28ccd292011-03-29 13:40:46 +1100638 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700639 /* Flip the cycle bit (link TRBs can't be the first
640 * or last TRB).
641 */
642 if (flip_cycle)
643 cur_trb->generic.field[3] ^=
644 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300645 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
646 "Cancel (unchain) link TRB");
647 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
648 "Address = %p (0x%llx dma); "
649 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700650 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700651 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700652 cur_seg,
653 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700654 } else {
655 cur_trb->generic.field[0] = 0;
656 cur_trb->generic.field[1] = 0;
657 cur_trb->generic.field[2] = 0;
658 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100659 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700660 /* Flip the cycle bit except on the first or last TRB */
661 if (flip_cycle && cur_trb != cur_td->first_trb &&
662 cur_trb != cur_td->last_trb)
663 cur_trb->generic.field[3] ^=
664 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100665 cur_trb->generic.field[3] |= cpu_to_le32(
666 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300667 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
668 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800669 (unsigned long long)
670 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700671 }
672 if (cur_trb == cur_td->last_trb)
673 break;
674 }
675}
676
677static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700678 unsigned int ep_index, unsigned int stream_id,
679 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700680 union xhci_trb *deq_ptr, u32 cycle_state);
681
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700682void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700683 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700684 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700685 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700686{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700687 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
688
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300689 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
690 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
691 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700692 deq_state->new_deq_seg,
693 (unsigned long long)deq_state->new_deq_seg->dma,
694 deq_state->new_deq_ptr,
695 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
696 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700697 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700698 deq_state->new_deq_seg,
699 deq_state->new_deq_ptr,
700 (u32) deq_state->new_cycle_state);
701 /* Stop the TD queueing code from ringing the doorbell until
702 * this command completes. The HC won't set the dequeue pointer
703 * if the ring is running, and ringing the doorbell starts the
704 * ring running.
705 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700706 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700707}
708
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700709static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700710 struct xhci_virt_ep *ep)
711{
712 ep->ep_state &= ~EP_HALT_PENDING;
713 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
714 * timer is running on another CPU, we don't decrement stop_cmds_pending
715 * (since we didn't successfully stop the watchdog timer).
716 */
717 if (del_timer(&ep->stop_cmd_timer))
718 ep->stop_cmds_pending--;
719}
720
721/* Must be called with xhci->lock held in interrupt context */
722static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300723 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700724{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700725 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700726 struct urb *urb;
727 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700728
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 urb = cur_td->urb;
730 urb_priv = urb->hcpriv;
731 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700732 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700733
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 /* Only giveback urb when this is the last td in urb */
735 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800736 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
737 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
738 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
739 if (xhci->quirks & XHCI_AMD_PLL_FIX)
740 usb_amd_quirk_pll_enable();
741 }
742 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700743 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700744
745 spin_unlock(&xhci->lock);
746 usb_hcd_giveback_urb(hcd, urb, status);
747 xhci_urb_free_priv(xhci, urb_priv);
748 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700749 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700750}
751
Sarah Sharpae636742009-04-29 19:02:31 -0700752/*
753 * When we get a command completion for a Stop Endpoint Command, we need to
754 * unlink any cancelled TDs from the ring. There are two ways to do that:
755 *
756 * 1. If the HW was in the middle of processing the TD that needs to be
757 * cancelled, then we must move the ring's dequeue pointer past the last TRB
758 * in the TD with a Set Dequeue Pointer Command.
759 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
760 * bit cleared) so that the HW will skip over them.
761 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300762static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700763 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700764{
Sarah Sharpae636742009-04-29 19:02:31 -0700765 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700766 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700767 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700768 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700769 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700770 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700771 struct xhci_td *last_unlinked_td;
772
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700773 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700774
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300775 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700776 virt_dev = xhci->devs[slot_id];
777 if (virt_dev)
778 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
779 event);
780 else
781 xhci_warn(xhci, "Stop endpoint command "
782 "completion for disabled slot %u\n",
783 slot_id);
784 return;
785 }
786
Sarah Sharpae636742009-04-29 19:02:31 -0700787 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100788 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700789 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700790
Sarah Sharp678539c2009-10-27 10:55:52 -0700791 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700792 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700793 ep->stopped_td = NULL;
794 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700795 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700796 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700797 }
Sarah Sharpae636742009-04-29 19:02:31 -0700798
799 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
800 * We have the xHCI lock, so nothing can modify this list until we drop
801 * it. We're also in the event handler, so we can't get re-interrupted
802 * if another Stop Endpoint command completes
803 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700804 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700805 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300806 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
807 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800808 (unsigned long long)xhci_trb_virt_to_dma(
809 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700810 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
811 if (!ep_ring) {
812 /* This shouldn't happen unless a driver is mucking
813 * with the stream ID after submission. This will
814 * leave the TD on the hardware ring, and the hardware
815 * will try to execute it, and may access a buffer
816 * that has already been freed. In the best case, the
817 * hardware will execute it, and the event handler will
818 * ignore the completion event for that TD, since it was
819 * removed from the td_list for that endpoint. In
820 * short, don't muck with the stream ID after
821 * submission.
822 */
823 xhci_warn(xhci, "WARN Cancelled URB %p "
824 "has invalid stream ID %u.\n",
825 cur_td->urb,
826 cur_td->urb->stream_id);
827 goto remove_finished_td;
828 }
Sarah Sharpae636742009-04-29 19:02:31 -0700829 /*
830 * If we stopped on the TD we need to cancel, then we have to
831 * move the xHC endpoint ring dequeue pointer past this TD.
832 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700833 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700834 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
835 cur_td->urb->stream_id,
836 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700837 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700838 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700839remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700840 /*
841 * The event handler won't see a completion for this TD anymore,
842 * so remove it from the endpoint ring's TD list. Keep it in
843 * the cancelled TD list for URB completion later.
844 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700845 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700846 }
847 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700848 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700849
850 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
851 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700852 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700853 slot_id, ep_index,
854 ep->stopped_td->urb->stream_id,
855 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700856 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700857 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700858 /* Otherwise ring the doorbell(s) to restart queued transfers */
859 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700860 }
Florian Wolter526867c2013-08-14 10:33:16 +0200861
862 /* Clear stopped_td and stopped_trb if endpoint is not halted */
863 if (!(ep->ep_state & EP_HALTED)) {
864 ep->stopped_td = NULL;
865 ep->stopped_trb = NULL;
866 }
Sarah Sharpae636742009-04-29 19:02:31 -0700867
868 /*
869 * Drop the lock and complete the URBs in the cancelled TD list.
870 * New TDs to be cancelled might be added to the end of the list before
871 * we can complete all the URBs for the TDs we already unlinked.
872 * So stop when we've completed the URB for the last TD we unlinked.
873 */
874 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700875 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700876 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700877 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700878
879 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700880 /* Doesn't matter what we pass for status, since the core will
881 * just overwrite it (because the URB has been unlinked).
882 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300883 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700884
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700885 /* Stop processing the cancelled list if the watchdog timer is
886 * running.
887 */
888 if (xhci->xhc_state & XHCI_STATE_DYING)
889 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700890 } while (cur_td != last_unlinked_td);
891
892 /* Return to the event handler with xhci->lock re-acquired */
893}
894
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700895/* Watchdog timer function for when a stop endpoint command fails to complete.
896 * In this case, we assume the host controller is broken or dying or dead. The
897 * host may still be completing some other events, so we have to be careful to
898 * let the event ring handler and the URB dequeueing/enqueueing functions know
899 * through xhci->state.
900 *
901 * The timer may also fire if the host takes a very long time to respond to the
902 * command, and the stop endpoint command completion handler cannot delete the
903 * timer before the timer function is called. Another endpoint cancellation may
904 * sneak in before the timer function can grab the lock, and that may queue
905 * another stop endpoint command and add the timer back. So we cannot use a
906 * simple flag to say whether there is a pending stop endpoint command for a
907 * particular endpoint.
908 *
909 * Instead we use a combination of that flag and a counter for the number of
910 * pending stop endpoint commands. If the timer is the tail end of the last
911 * stop endpoint command, and the endpoint's command is still pending, we assume
912 * the host is dying.
913 */
914void xhci_stop_endpoint_command_watchdog(unsigned long arg)
915{
916 struct xhci_hcd *xhci;
917 struct xhci_virt_ep *ep;
918 struct xhci_virt_ep *temp_ep;
919 struct xhci_ring *ring;
920 struct xhci_td *cur_td;
921 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400922 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700923
924 ep = (struct xhci_virt_ep *) arg;
925 xhci = ep->xhci;
926
Don Zickusf43d6232011-10-20 23:52:14 -0400927 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700928
929 ep->stop_cmds_pending--;
930 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300931 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
932 "Stop EP timer ran, but another timer marked "
933 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400934 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700935 return;
936 }
937 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300938 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
939 "Stop EP timer ran, but no command pending, "
940 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400941 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700942 return;
943 }
944
945 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
946 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
947 /* Oops, HC is dead or dying or at least not responding to the stop
948 * endpoint command.
949 */
950 xhci->xhc_state |= XHCI_STATE_DYING;
951 /* Disable interrupts from the host controller and start halting it */
952 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400953 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700954
955 ret = xhci_halt(xhci);
956
Don Zickusf43d6232011-10-20 23:52:14 -0400957 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700958 if (ret < 0) {
959 /* This is bad; the host is not responding to commands and it's
960 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800961 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700962 * disconnect all device drivers under this host. Those
963 * disconnect() methods will wait for all URBs to be unlinked,
964 * so we must complete them.
965 */
966 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
967 xhci_warn(xhci, "Completing active URBs anyway.\n");
968 /* We could turn all TDs on the rings to no-ops. This won't
969 * help if the host has cached part of the ring, and is slow if
970 * we want to preserve the cycle bit. Skip it and hope the host
971 * doesn't touch the memory.
972 */
973 }
974 for (i = 0; i < MAX_HC_SLOTS; i++) {
975 if (!xhci->devs[i])
976 continue;
977 for (j = 0; j < 31; j++) {
978 temp_ep = &xhci->devs[i]->eps[j];
979 ring = temp_ep->ring;
980 if (!ring)
981 continue;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300982 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
983 "Killing URBs for slot ID %u, "
984 "ep index %u", i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700985 while (!list_empty(&ring->td_list)) {
986 cur_td = list_first_entry(&ring->td_list,
987 struct xhci_td,
988 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700989 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700990 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700991 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700992 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300993 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700994 }
995 while (!list_empty(&temp_ep->cancelled_td_list)) {
996 cur_td = list_first_entry(
997 &temp_ep->cancelled_td_list,
998 struct xhci_td,
999 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -07001000 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001001 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001002 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001003 }
1004 }
1005 }
Don Zickusf43d6232011-10-20 23:52:14 -04001006 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001007 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1008 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001009 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001010 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1011 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001012}
1013
Andiry Xub008df62012-03-05 17:49:34 +08001014
1015static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1016 struct xhci_virt_device *dev,
1017 struct xhci_ring *ep_ring,
1018 unsigned int ep_index)
1019{
1020 union xhci_trb *dequeue_temp;
1021 int num_trbs_free_temp;
1022 bool revert = false;
1023
1024 num_trbs_free_temp = ep_ring->num_trbs_free;
1025 dequeue_temp = ep_ring->dequeue;
1026
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001027 /* If we get two back-to-back stalls, and the first stalled transfer
1028 * ends just before a link TRB, the dequeue pointer will be left on
1029 * the link TRB by the code in the while loop. So we have to update
1030 * the dequeue pointer one segment further, or we'll jump off
1031 * the segment into la-la-land.
1032 */
1033 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1034 ep_ring->deq_seg = ep_ring->deq_seg->next;
1035 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1036 }
1037
Andiry Xub008df62012-03-05 17:49:34 +08001038 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1039 /* We have more usable TRBs */
1040 ep_ring->num_trbs_free++;
1041 ep_ring->dequeue++;
1042 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1043 ep_ring->dequeue)) {
1044 if (ep_ring->dequeue ==
1045 dev->eps[ep_index].queued_deq_ptr)
1046 break;
1047 ep_ring->deq_seg = ep_ring->deq_seg->next;
1048 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1049 }
1050 if (ep_ring->dequeue == dequeue_temp) {
1051 revert = true;
1052 break;
1053 }
1054 }
1055
1056 if (revert) {
1057 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1058 ep_ring->num_trbs_free = num_trbs_free_temp;
1059 }
1060}
1061
Sarah Sharpae636742009-04-29 19:02:31 -07001062/*
1063 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1064 * we need to clear the set deq pending flag in the endpoint ring state, so that
1065 * the TD queueing code can ring the doorbell again. We also need to ring the
1066 * endpoint doorbell to restart the ring, but only if there aren't more
1067 * cancellations pending.
1068 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001069static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001070 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001071{
Sarah Sharpae636742009-04-29 19:02:31 -07001072 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001073 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001074 struct xhci_ring *ep_ring;
1075 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001076 struct xhci_ep_ctx *ep_ctx;
1077 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001078
Matt Evans28ccd292011-03-29 13:40:46 +11001079 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1080 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001081 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001082
1083 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1084 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001085 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001086 stream_id);
1087 /* XXX: Harmless??? */
1088 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1089 return;
1090 }
1091
John Yound115b042009-07-27 12:05:15 -07001092 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1093 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001094
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001095 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001096 unsigned int ep_state;
1097 unsigned int slot_state;
1098
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001099 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001100 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001101 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001102 break;
1103 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001104 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001105 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001106 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001107 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001108 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001109 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1110 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001111 slot_state, ep_state);
1112 break;
1113 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001114 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1115 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001116 break;
1117 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001118 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1119 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001120 break;
1121 }
1122 /* OK what do we do now? The endpoint state is hosed, and we
1123 * should never get to this point if the synchronization between
1124 * queueing, and endpoint state are correct. This might happen
1125 * if the device gets disconnected after we've finished
1126 * cancelling URBs, which might not be an error...
1127 */
1128 } else {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001129 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1130 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
Matt Evans28ccd292011-03-29 13:40:46 +11001131 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001132 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001133 dev->eps[ep_index].queued_deq_ptr) ==
1134 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001135 /* Update the ring's dequeue segment and dequeue pointer
1136 * to reflect the new position.
1137 */
Andiry Xub008df62012-03-05 17:49:34 +08001138 update_ring_for_set_deq_completion(xhci, dev,
1139 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001140 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001141 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001142 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1143 dev->eps[ep_index].queued_deq_seg,
1144 dev->eps[ep_index].queued_deq_ptr);
1145 }
Sarah Sharpae636742009-04-29 19:02:31 -07001146 }
1147
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001148 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001149 dev->eps[ep_index].queued_deq_seg = NULL;
1150 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001151 /* Restart any rings with pending URBs */
1152 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001153}
1154
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001155static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001156 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001157{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001158 unsigned int ep_index;
1159
Matt Evans28ccd292011-03-29 13:40:46 +11001160 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001161 /* This command will only fail if the endpoint wasn't halted,
1162 * but we don't care.
1163 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001164 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001165 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001166
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001167 /* HW with the reset endpoint quirk needs to have a configure endpoint
1168 * command complete before the endpoint can be used. Queue that here
1169 * because the HW can't handle two commands being queued in a row.
1170 */
1171 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001172 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1173 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001174 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001175 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1176 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001177 xhci_ring_cmd_db(xhci);
1178 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001179 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001180 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001181 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001182 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001183}
Sarah Sharpae636742009-04-29 19:02:31 -07001184
Elric Fub63f4052012-06-27 16:55:43 +08001185/* Complete the command and detele it from the devcie's command queue.
1186 */
1187static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1188 struct xhci_command *command, u32 status)
1189{
1190 command->status = status;
1191 list_del(&command->cmd_list);
1192 if (command->completion)
1193 complete(command->completion);
1194 else
1195 xhci_free_command(xhci, command);
1196}
1197
1198
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001199/* Check to see if a command in the device's command queue matches this one.
1200 * Signal the completion or free the command, and return 1. Return 0 if the
1201 * completed command isn't at the head of the command list.
1202 */
1203static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1204 struct xhci_virt_device *virt_dev,
1205 struct xhci_event_cmd *event)
1206{
1207 struct xhci_command *command;
1208
1209 if (list_empty(&virt_dev->cmd_list))
1210 return 0;
1211
1212 command = list_entry(virt_dev->cmd_list.next,
1213 struct xhci_command, cmd_list);
1214 if (xhci->cmd_ring->dequeue != command->command_trb)
1215 return 0;
1216
Elric Fub63f4052012-06-27 16:55:43 +08001217 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1218 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001219 return 1;
1220}
1221
Elric Fub63f4052012-06-27 16:55:43 +08001222/*
1223 * Finding the command trb need to be cancelled and modifying it to
1224 * NO OP command. And if the command is in device's command wait
1225 * list, finishing and freeing it.
1226 *
1227 * If we can't find the command trb, we think it had already been
1228 * executed.
1229 */
1230static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1231{
1232 struct xhci_segment *cur_seg;
1233 union xhci_trb *cmd_trb;
1234 u32 cycle_state;
1235
1236 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1237 return;
1238
1239 /* find the current segment of command ring */
1240 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1241 xhci->cmd_ring->dequeue, &cycle_state);
1242
Sarah Sharp43a09f72012-10-16 13:17:43 -07001243 if (!cur_seg) {
1244 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1245 xhci->cmd_ring->dequeue,
1246 (unsigned long long)
1247 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1248 xhci->cmd_ring->dequeue));
1249 xhci_debug_ring(xhci, xhci->cmd_ring);
1250 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1251 return;
1252 }
1253
Elric Fub63f4052012-06-27 16:55:43 +08001254 /* find the command trb matched by cd from command ring */
1255 for (cmd_trb = xhci->cmd_ring->dequeue;
1256 cmd_trb != xhci->cmd_ring->enqueue;
1257 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1258 /* If the trb is link trb, continue */
1259 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1260 continue;
1261
1262 if (cur_cd->cmd_trb == cmd_trb) {
1263
1264 /* If the command in device's command list, we should
1265 * finish it and free the command structure.
1266 */
1267 if (cur_cd->command)
1268 xhci_complete_cmd_in_cmd_wait_list(xhci,
1269 cur_cd->command, COMP_CMD_STOP);
1270
1271 /* get cycle state from the origin command trb */
1272 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1273 & TRB_CYCLE;
1274
1275 /* modify the command trb to NO OP command */
1276 cmd_trb->generic.field[0] = 0;
1277 cmd_trb->generic.field[1] = 0;
1278 cmd_trb->generic.field[2] = 0;
1279 cmd_trb->generic.field[3] = cpu_to_le32(
1280 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1281 break;
1282 }
1283 }
1284}
1285
1286static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1287{
1288 struct xhci_cd *cur_cd, *next_cd;
1289
1290 if (list_empty(&xhci->cancel_cmd_list))
1291 return;
1292
1293 list_for_each_entry_safe(cur_cd, next_cd,
1294 &xhci->cancel_cmd_list, cancel_cmd_list) {
1295 xhci_cmd_to_noop(xhci, cur_cd);
1296 list_del(&cur_cd->cancel_cmd_list);
1297 kfree(cur_cd);
1298 }
1299}
1300
1301/*
1302 * traversing the cancel_cmd_list. If the command descriptor according
1303 * to cmd_trb is found, the function free it and return 1, otherwise
1304 * return 0.
1305 */
1306static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1307 union xhci_trb *cmd_trb)
1308{
1309 struct xhci_cd *cur_cd, *next_cd;
1310
1311 if (list_empty(&xhci->cancel_cmd_list))
1312 return 0;
1313
1314 list_for_each_entry_safe(cur_cd, next_cd,
1315 &xhci->cancel_cmd_list, cancel_cmd_list) {
1316 if (cur_cd->cmd_trb == cmd_trb) {
1317 if (cur_cd->command)
1318 xhci_complete_cmd_in_cmd_wait_list(xhci,
1319 cur_cd->command, COMP_CMD_STOP);
1320 list_del(&cur_cd->cancel_cmd_list);
1321 kfree(cur_cd);
1322 return 1;
1323 }
1324 }
1325
1326 return 0;
1327}
1328
1329/*
1330 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1331 * trb pointed by the command ring dequeue pointer is the trb we want to
1332 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1333 * traverse the cancel_cmd_list to trun the all of the commands according
1334 * to command descriptor to NO-OP trb.
1335 */
1336static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1337 int cmd_trb_comp_code)
1338{
1339 int cur_trb_is_good = 0;
1340
1341 /* Searching the cmd trb pointed by the command ring dequeue
1342 * pointer in command descriptor list. If it is found, free it.
1343 */
1344 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1345 xhci->cmd_ring->dequeue);
1346
1347 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1348 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1349 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1350 /* traversing the cancel_cmd_list and canceling
1351 * the command according to command descriptor
1352 */
1353 xhci_cancel_cmd_in_cd_list(xhci);
1354
1355 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1356 /*
1357 * ring command ring doorbell again to restart the
1358 * command ring
1359 */
1360 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1361 xhci_ring_cmd_db(xhci);
1362 }
1363 return cur_trb_is_good;
1364}
1365
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001366static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1367 u32 cmd_comp_code)
1368{
1369 if (cmd_comp_code == COMP_SUCCESS)
1370 xhci->slot_id = slot_id;
1371 else
1372 xhci->slot_id = 0;
1373 complete(&xhci->addr_dev);
1374}
1375
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001376static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1377{
1378 struct xhci_virt_device *virt_dev;
1379
1380 virt_dev = xhci->devs[slot_id];
1381 if (!virt_dev)
1382 return;
1383 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1384 /* Delete default control endpoint resources */
1385 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1386 xhci_free_virt_device(xhci, slot_id);
1387}
1388
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001389static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1390 struct xhci_event_cmd *event, u32 cmd_comp_code)
1391{
1392 struct xhci_virt_device *virt_dev;
1393 struct xhci_input_control_ctx *ctrl_ctx;
1394 unsigned int ep_index;
1395 unsigned int ep_state;
1396 u32 add_flags, drop_flags;
1397
1398 virt_dev = xhci->devs[slot_id];
1399 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1400 return;
1401 /*
1402 * Configure endpoint commands can come from the USB core
1403 * configuration or alt setting changes, or because the HW
1404 * needed an extra configure endpoint command after a reset
1405 * endpoint command or streams were being configured.
1406 * If the command was for a halted endpoint, the xHCI driver
1407 * is not waiting on the configure endpoint command.
1408 */
1409 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1410 if (!ctrl_ctx) {
1411 xhci_warn(xhci, "Could not get input context, bad type.\n");
1412 return;
1413 }
1414
1415 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1416 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1417 /* Input ctx add_flags are the endpoint index plus one */
1418 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1419
1420 /* A usb_set_interface() call directly after clearing a halted
1421 * condition may race on this quirky hardware. Not worth
1422 * worrying about, since this is prototype hardware. Not sure
1423 * if this will work for streams, but streams support was
1424 * untested on this prototype.
1425 */
1426 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1427 ep_index != (unsigned int) -1 &&
1428 add_flags - SLOT_FLAG == drop_flags) {
1429 ep_state = virt_dev->eps[ep_index].ep_state;
1430 if (!(ep_state & EP_HALTED))
1431 goto bandwidth_change;
1432 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1433 "Completed config ep cmd - "
1434 "last ep index = %d, state = %d",
1435 ep_index, ep_state);
1436 /* Clear internal halted state and restart ring(s) */
1437 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1438 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1439 return;
1440 }
1441bandwidth_change:
1442 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1443 "Completed config ep cmd");
1444 virt_dev->cmd_status = cmd_comp_code;
1445 complete(&virt_dev->cmd_completion);
1446 return;
1447}
1448
Xenia Ragiadakou07948a82013-09-09 13:29:53 +03001449static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1450 struct xhci_event_cmd *event, u32 cmd_comp_code)
1451{
1452 struct xhci_virt_device *virt_dev;
1453
1454 virt_dev = xhci->devs[slot_id];
1455 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1456 return;
1457 virt_dev->cmd_status = cmd_comp_code;
1458 complete(&virt_dev->cmd_completion);
1459}
1460
Xenia Ragiadakou9b3103a2013-09-09 13:29:49 +03001461static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1462 u32 cmd_comp_code)
1463{
1464 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1465 complete(&xhci->addr_dev);
1466}
1467
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001468static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1469 struct xhci_event_cmd *event)
1470{
1471 struct xhci_virt_device *virt_dev;
1472
1473 xhci_dbg(xhci, "Completed reset device command.\n");
1474 virt_dev = xhci->devs[slot_id];
1475 if (virt_dev)
1476 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1477 else
1478 xhci_warn(xhci, "Reset device command completion "
1479 "for disabled slot %u\n", slot_id);
1480}
1481
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001482static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1483 struct xhci_event_cmd *event)
1484{
1485 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1486 xhci->error_bitmask |= 1 << 6;
1487 return;
1488 }
1489 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1490 "NEC firmware version %2x.%02x",
1491 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1492 NEC_FW_MINOR(le32_to_cpu(event->status)));
1493}
1494
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001495static void handle_cmd_completion(struct xhci_hcd *xhci,
1496 struct xhci_event_cmd *event)
1497{
Matt Evans28ccd292011-03-29 13:40:46 +11001498 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001499 u64 cmd_dma;
1500 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001501 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001502 union xhci_trb *cmd_trb;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001503 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001504
Matt Evans28ccd292011-03-29 13:40:46 +11001505 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001506 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001507 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001508 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001509 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1510 if (cmd_dequeue_dma == 0) {
1511 xhci->error_bitmask |= 1 << 4;
1512 return;
1513 }
1514 /* Does the DMA address match our internal dequeue pointer address? */
1515 if (cmd_dma != (u64) cmd_dequeue_dma) {
1516 xhci->error_bitmask |= 1 << 5;
1517 return;
1518 }
Elric Fub63f4052012-06-27 16:55:43 +08001519
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001520 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001521
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001522 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1523 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
Elric Fub63f4052012-06-27 16:55:43 +08001524 /* If the return value is 0, we think the trb pointed by
1525 * command ring dequeue pointer is a good trb. The good
1526 * trb means we don't want to cancel the trb, but it have
1527 * been stopped by host. So we should handle it normally.
1528 * Otherwise, driver should invoke inc_deq() and return.
1529 */
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001530 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
Elric Fub63f4052012-06-27 16:55:43 +08001531 inc_deq(xhci, xhci->cmd_ring);
1532 return;
1533 }
Mathias Nyman284d2052013-09-05 11:01:20 +03001534 /* There is no command to handle if we get a stop event when the
1535 * command ring is empty, event->cmd_trb points to the next
1536 * unset command
1537 */
1538 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1539 return;
Elric Fub63f4052012-06-27 16:55:43 +08001540 }
1541
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001542 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1543 switch (cmd_type) {
1544 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001545 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001546 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001547 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001548 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001549 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001550 case TRB_CONFIG_EP:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001551 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001552 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001553 case TRB_EVAL_CONTEXT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001554 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001555 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001556 case TRB_ADDR_DEV:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001557 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001558 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001559 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001560 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1561 le32_to_cpu(cmd_trb->generic.field[3])));
1562 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001563 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001564 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001565 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1566 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001567 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001568 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001569 case TRB_CMD_NOOP:
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001570 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001571 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001572 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1573 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001574 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001575 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001576 case TRB_RESET_DEV:
Xenia Ragiadakou20e7acb2013-09-09 13:29:50 +03001577 WARN_ON(slot_id != TRB_TO_SLOT_ID(
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001578 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001579 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001580 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001581 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001582 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001583 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001584 default:
1585 /* Skip over unknown commands on the event ring */
1586 xhci->error_bitmask |= 1 << 6;
1587 break;
1588 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001589 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001590}
1591
Sarah Sharp02386342010-05-24 13:25:28 -07001592static void handle_vendor_event(struct xhci_hcd *xhci,
1593 union xhci_trb *event)
1594{
1595 u32 trb_type;
1596
Matt Evans28ccd292011-03-29 13:40:46 +11001597 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001598 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1599 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1600 handle_cmd_completion(xhci, &event->event_cmd);
1601}
1602
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001603/* @port_id: the one-based port ID from the hardware (indexed from array of all
1604 * port registers -- USB 3.0 and USB 2.0).
1605 *
1606 * Returns a zero-based port number, which is suitable for indexing into each of
1607 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001608 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001609 */
1610static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1611 struct xhci_hcd *xhci, u32 port_id)
1612{
1613 unsigned int i;
1614 unsigned int num_similar_speed_ports = 0;
1615
1616 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1617 * and usb2_ports are 0-based indexes. Count the number of similar
1618 * speed ports, up to 1 port before this port.
1619 */
1620 for (i = 0; i < (port_id - 1); i++) {
1621 u8 port_speed = xhci->port_array[i];
1622
1623 /*
1624 * Skip ports that don't have known speeds, or have duplicate
1625 * Extended Capabilities port speed entries.
1626 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001627 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001628 continue;
1629
1630 /*
1631 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1632 * 1.1 ports are under the USB 2.0 hub. If the port speed
1633 * matches the device speed, it's a similar speed port.
1634 */
1635 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1636 num_similar_speed_ports++;
1637 }
1638 return num_similar_speed_ports;
1639}
1640
Sarah Sharp623bef92011-11-11 14:57:33 -08001641static void handle_device_notification(struct xhci_hcd *xhci,
1642 union xhci_trb *event)
1643{
1644 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001645 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001646
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001647 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001648 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001649 xhci_warn(xhci, "Device Notification event for "
1650 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001651 return;
1652 }
1653
1654 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1655 slot_id);
1656 udev = xhci->devs[slot_id]->udev;
1657 if (udev && udev->parent)
1658 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001659}
1660
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001661static void handle_port_status(struct xhci_hcd *xhci,
1662 union xhci_trb *event)
1663{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001664 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001665 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001666 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001667 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001668 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001669 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001670 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001671 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001672 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001673 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001674
1675 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001676 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001677 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1678 xhci->error_bitmask |= 1 << 8;
1679 }
Matt Evans28ccd292011-03-29 13:40:46 +11001680 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001681 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1682
Sarah Sharp518e8482010-12-15 11:56:29 -08001683 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1684 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001685 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001686 inc_deq(xhci, xhci->event_ring);
1687 return;
Andiry Xu56192532010-10-14 07:23:00 -07001688 }
1689
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001690 /* Figure out which usb_hcd this port is attached to:
1691 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1692 */
1693 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001694
1695 /* Find the right roothub. */
1696 hcd = xhci_to_hcd(xhci);
1697 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1698 hcd = xhci->shared_hcd;
1699
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001700 if (major_revision == 0) {
1701 xhci_warn(xhci, "Event for port %u not in "
1702 "Extended Capabilities, ignoring.\n",
1703 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001704 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001705 goto cleanup;
1706 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001707 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001708 xhci_warn(xhci, "Event for port %u duplicated in"
1709 "Extended Capabilities, ignoring.\n",
1710 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001711 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001712 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001713 }
1714
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001715 /*
1716 * Hardware port IDs reported by a Port Status Change Event include USB
1717 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1718 * resume event, but we first need to translate the hardware port ID
1719 * into the index into the ports on the correct split roothub, and the
1720 * correct bus_state structure.
1721 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001722 bus_state = &xhci->bus_state[hcd_index(hcd)];
1723 if (hcd->speed == HCD_USB3)
1724 port_array = xhci->usb3_ports;
1725 else
1726 port_array = xhci->usb2_ports;
1727 /* Find the faked port hub number */
1728 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1729 port_id);
1730
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001731 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001732 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001733 xhci_dbg(xhci, "resume root hub\n");
1734 usb_hcd_resume_root_hub(hcd);
1735 }
1736
1737 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1738 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1739
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001740 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001741 if (!(temp1 & CMD_RUN)) {
1742 xhci_warn(xhci, "xHC is not running.\n");
1743 goto cleanup;
1744 }
1745
1746 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001747 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001748 /* Set a flag to say the port signaled remote wakeup,
1749 * so we can tell the difference between the end of
1750 * device and host initiated resume.
1751 */
1752 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001753 xhci_test_and_clear_bit(xhci, port_array,
1754 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001755 xhci_set_link_state(xhci, port_array, faked_port_index,
1756 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001757 /* Need to wait until the next link state change
1758 * indicates the device is actually in U0.
1759 */
1760 bogus_port_status = true;
1761 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001762 } else {
1763 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001764 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001765 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001766 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001767 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001768 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001769 /* Do the rest in GetPortStatus */
1770 }
1771 }
1772
Sarah Sharpd93814c2012-01-24 16:39:02 -08001773 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1774 DEV_SUPERSPEED(temp)) {
1775 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001776 /* We've just brought the device into U0 through either the
1777 * Resume state after a device remote wakeup, or through the
1778 * U3Exit state after a host-initiated resume. If it's a device
1779 * initiated remote wake, don't pass up the link state change,
1780 * so the roothub behavior is consistent with external
1781 * USB 3.0 hub behavior.
1782 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001783 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1784 faked_port_index + 1);
1785 if (slot_id && xhci->devs[slot_id])
1786 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001787 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001788 bus_state->port_remote_wakeup &=
1789 ~(1 << faked_port_index);
1790 xhci_test_and_clear_bit(xhci, port_array,
1791 faked_port_index, PORT_PLC);
1792 usb_wakeup_notification(hcd->self.root_hub,
1793 faked_port_index + 1);
1794 bogus_port_status = true;
1795 goto cleanup;
1796 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001797 }
1798
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001799 /*
1800 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1801 * RExit to a disconnect state). If so, let the the driver know it's
1802 * out of the RExit state.
1803 */
1804 if (!DEV_SUPERSPEED(temp) &&
1805 test_and_clear_bit(faked_port_index,
1806 &bus_state->rexit_ports)) {
1807 complete(&bus_state->rexit_done[faked_port_index]);
1808 bogus_port_status = true;
1809 goto cleanup;
1810 }
1811
Andiry Xu6fd45622011-09-23 14:19:50 -07001812 if (hcd->speed != HCD_USB3)
1813 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1814 PORT_PLC);
1815
Andiry Xu56192532010-10-14 07:23:00 -07001816cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001817 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001818 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001819
Sarah Sharp386139d2011-03-24 08:02:58 -07001820 /* Don't make the USB core poll the roothub if we got a bad port status
1821 * change event. Besides, at that point we can't tell which roothub
1822 * (USB 2.0 or USB 3.0) to kick.
1823 */
1824 if (bogus_port_status)
1825 return;
1826
Sarah Sharpc52804a2012-11-27 12:30:23 -08001827 /*
1828 * xHCI port-status-change events occur when the "or" of all the
1829 * status-change bits in the portsc register changes from 0 to 1.
1830 * New status changes won't cause an event if any other change
1831 * bits are still set. When an event occurs, switch over to
1832 * polling to avoid losing status changes.
1833 */
1834 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1835 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001836 spin_unlock(&xhci->lock);
1837 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001838 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001839 spin_lock(&xhci->lock);
1840}
1841
1842/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001843 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1844 * at end_trb, which may be in another segment. If the suspect DMA address is a
1845 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1846 * returns 0.
1847 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001848struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001849 union xhci_trb *start_trb,
1850 union xhci_trb *end_trb,
1851 dma_addr_t suspect_dma)
1852{
1853 dma_addr_t start_dma;
1854 dma_addr_t end_seg_dma;
1855 dma_addr_t end_trb_dma;
1856 struct xhci_segment *cur_seg;
1857
Sarah Sharp23e3be12009-04-29 19:05:20 -07001858 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001859 cur_seg = start_seg;
1860
1861 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001862 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001863 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001864 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001865 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001866 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001867 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001868 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001869
1870 if (end_trb_dma > 0) {
1871 /* The end TRB is in this segment, so suspect should be here */
1872 if (start_dma <= end_trb_dma) {
1873 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1874 return cur_seg;
1875 } else {
1876 /* Case for one segment with
1877 * a TD wrapped around to the top
1878 */
1879 if ((suspect_dma >= start_dma &&
1880 suspect_dma <= end_seg_dma) ||
1881 (suspect_dma >= cur_seg->dma &&
1882 suspect_dma <= end_trb_dma))
1883 return cur_seg;
1884 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001885 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001886 } else {
1887 /* Might still be somewhere in this segment */
1888 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1889 return cur_seg;
1890 }
1891 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001892 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001893 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001894
Randy Dunlap326b4812010-04-19 08:53:50 -07001895 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001896}
1897
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001898static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1899 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001900 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001901 struct xhci_td *td, union xhci_trb *event_trb)
1902{
1903 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1904 ep->ep_state |= EP_HALTED;
1905 ep->stopped_td = td;
1906 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001907 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001908
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001909 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1910 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001911
1912 ep->stopped_td = NULL;
1913 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001914 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001915
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001916 xhci_ring_cmd_db(xhci);
1917}
1918
1919/* Check if an error has halted the endpoint ring. The class driver will
1920 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1921 * However, a babble and other errors also halt the endpoint ring, and the class
1922 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1923 * Ring Dequeue Pointer command manually.
1924 */
1925static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1926 struct xhci_ep_ctx *ep_ctx,
1927 unsigned int trb_comp_code)
1928{
1929 /* TRB completion codes that may require a manual halt cleanup */
1930 if (trb_comp_code == COMP_TX_ERR ||
1931 trb_comp_code == COMP_BABBLE ||
1932 trb_comp_code == COMP_SPLIT_ERR)
1933 /* The 0.96 spec says a babbling control endpoint
1934 * is not halted. The 0.96 spec says it is. Some HW
1935 * claims to be 0.95 compliant, but it halts the control
1936 * endpoint anyway. Check if a babble halted the
1937 * endpoint.
1938 */
Matt Evansf5960b62011-06-01 10:22:55 +10001939 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1940 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001941 return 1;
1942
1943 return 0;
1944}
1945
Sarah Sharpb45b5062009-12-09 15:59:06 -08001946int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1947{
1948 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1949 /* Vendor defined "informational" completion code,
1950 * treat as not-an-error.
1951 */
1952 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1953 trb_comp_code);
1954 xhci_dbg(xhci, "Treating code as success.\n");
1955 return 1;
1956 }
1957 return 0;
1958}
1959
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001960/*
Andiry Xu4422da62010-07-22 15:22:55 -07001961 * Finish the td processing, remove the td from td list;
1962 * Return 1 if the urb can be given back.
1963 */
1964static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1965 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1966 struct xhci_virt_ep *ep, int *status, bool skip)
1967{
1968 struct xhci_virt_device *xdev;
1969 struct xhci_ring *ep_ring;
1970 unsigned int slot_id;
1971 int ep_index;
1972 struct urb *urb = NULL;
1973 struct xhci_ep_ctx *ep_ctx;
1974 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001975 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001976 u32 trb_comp_code;
1977
Matt Evans28ccd292011-03-29 13:40:46 +11001978 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001979 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001980 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1981 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001982 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001983 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001984
1985 if (skip)
1986 goto td_cleanup;
1987
1988 if (trb_comp_code == COMP_STOP_INVAL ||
1989 trb_comp_code == COMP_STOP) {
1990 /* The Endpoint Stop Command completion will take care of any
1991 * stopped TDs. A stopped TD may be restarted, so don't update
1992 * the ring dequeue pointer or take this TD off any lists yet.
1993 */
1994 ep->stopped_td = td;
1995 ep->stopped_trb = event_trb;
1996 return 0;
1997 } else {
1998 if (trb_comp_code == COMP_STALL) {
1999 /* The transfer is completed from the driver's
2000 * perspective, but we need to issue a set dequeue
2001 * command for this stalled endpoint to move the dequeue
2002 * pointer past the TD. We can't do that here because
2003 * the halt condition must be cleared first. Let the
2004 * USB class driver clear the stall later.
2005 */
2006 ep->stopped_td = td;
2007 ep->stopped_trb = event_trb;
2008 ep->stopped_stream = ep_ring->stream_id;
2009 } else if (xhci_requires_manual_halt_cleanup(xhci,
2010 ep_ctx, trb_comp_code)) {
2011 /* Other types of errors halt the endpoint, but the
2012 * class driver doesn't call usb_reset_endpoint() unless
2013 * the error is -EPIPE. Clear the halted status in the
2014 * xHCI hardware manually.
2015 */
2016 xhci_cleanup_halted_endpoint(xhci,
2017 slot_id, ep_index, ep_ring->stream_id,
2018 td, event_trb);
2019 } else {
2020 /* Update ring dequeue pointer */
2021 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002022 inc_deq(xhci, ep_ring);
2023 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07002024 }
2025
2026td_cleanup:
2027 /* Clean up the endpoint's TD list */
2028 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002029 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07002030
2031 /* Do one last check of the actual transfer length.
2032 * If the host controller said we transferred more data than
2033 * the buffer length, urb->actual_length will be a very big
2034 * number (since it's unsigned). Play it safe and say we didn't
2035 * transfer anything.
2036 */
2037 if (urb->actual_length > urb->transfer_buffer_length) {
2038 xhci_warn(xhci, "URB transfer length is wrong, "
2039 "xHC issue? req. len = %u, "
2040 "act. len = %u\n",
2041 urb->transfer_buffer_length,
2042 urb->actual_length);
2043 urb->actual_length = 0;
2044 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2045 *status = -EREMOTEIO;
2046 else
2047 *status = 0;
2048 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07002049 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002050 /* Was this TD slated to be cancelled but completed anyway? */
2051 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07002052 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002053
Andiry Xu8e51adc2010-07-22 15:23:31 -07002054 urb_priv->td_cnt++;
2055 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08002056 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07002057 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08002058 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2059 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2060 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2061 == 0) {
2062 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2063 usb_amd_quirk_pll_enable();
2064 }
2065 }
2066 }
Andiry Xu4422da62010-07-22 15:22:55 -07002067 }
2068
2069 return ret;
2070}
2071
2072/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002073 * Process control tds, update urb status and actual_length.
2074 */
2075static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2076 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2077 struct xhci_virt_ep *ep, int *status)
2078{
2079 struct xhci_virt_device *xdev;
2080 struct xhci_ring *ep_ring;
2081 unsigned int slot_id;
2082 int ep_index;
2083 struct xhci_ep_ctx *ep_ctx;
2084 u32 trb_comp_code;
2085
Matt Evans28ccd292011-03-29 13:40:46 +11002086 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002087 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002088 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2089 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002090 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002091 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002092
Andiry Xu8af56be2010-07-22 15:23:03 -07002093 switch (trb_comp_code) {
2094 case COMP_SUCCESS:
2095 if (event_trb == ep_ring->dequeue) {
2096 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2097 "without IOC set??\n");
2098 *status = -ESHUTDOWN;
2099 } else if (event_trb != td->last_trb) {
2100 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2101 "without IOC set??\n");
2102 *status = -ESHUTDOWN;
2103 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002104 *status = 0;
2105 }
2106 break;
2107 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002108 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2109 *status = -EREMOTEIO;
2110 else
2111 *status = 0;
2112 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002113 case COMP_STOP_INVAL:
2114 case COMP_STOP:
2115 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002116 default:
2117 if (!xhci_requires_manual_halt_cleanup(xhci,
2118 ep_ctx, trb_comp_code))
2119 break;
2120 xhci_dbg(xhci, "TRB error code %u, "
2121 "halted endpoint index = %u\n",
2122 trb_comp_code, ep_index);
2123 /* else fall through */
2124 case COMP_STALL:
2125 /* Did we transfer part of the data (middle) phase? */
2126 if (event_trb != ep_ring->dequeue &&
2127 event_trb != td->last_trb)
2128 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302129 td->urb->transfer_buffer_length -
2130 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002131 else
2132 td->urb->actual_length = 0;
2133
2134 xhci_cleanup_halted_endpoint(xhci,
2135 slot_id, ep_index, 0, td, event_trb);
2136 return finish_td(xhci, td, event_trb, event, ep, status, true);
2137 }
2138 /*
2139 * Did we transfer any data, despite the errors that might have
2140 * happened? I.e. did we get past the setup stage?
2141 */
2142 if (event_trb != ep_ring->dequeue) {
2143 /* The event was for the status stage */
2144 if (event_trb == td->last_trb) {
2145 if (td->urb->actual_length != 0) {
2146 /* Don't overwrite a previously set error code
2147 */
2148 if ((*status == -EINPROGRESS || *status == 0) &&
2149 (td->urb->transfer_flags
2150 & URB_SHORT_NOT_OK))
2151 /* Did we already see a short data
2152 * stage? */
2153 *status = -EREMOTEIO;
2154 } else {
2155 td->urb->actual_length =
2156 td->urb->transfer_buffer_length;
2157 }
2158 } else {
2159 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002160 td->urb->actual_length =
2161 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302162 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002163 xhci_dbg(xhci, "Waiting for status "
2164 "stage event\n");
2165 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002166 }
2167 }
2168
2169 return finish_td(xhci, td, event_trb, event, ep, status, false);
2170}
2171
2172/*
Andiry Xu04e51902010-07-22 15:23:39 -07002173 * Process isochronous tds, update urb packet status and actual_length.
2174 */
2175static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2176 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2177 struct xhci_virt_ep *ep, int *status)
2178{
2179 struct xhci_ring *ep_ring;
2180 struct urb_priv *urb_priv;
2181 int idx;
2182 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002183 union xhci_trb *cur_trb;
2184 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002185 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002186 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002187 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002188
Matt Evans28ccd292011-03-29 13:40:46 +11002189 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2190 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002191 urb_priv = td->urb->hcpriv;
2192 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002193 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002194
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002195 /* handle completion code */
2196 switch (trb_comp_code) {
2197 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302198 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002199 frame->status = 0;
2200 break;
2201 }
2202 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2203 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002204 case COMP_SHORT_TX:
2205 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2206 -EREMOTEIO : 0;
2207 break;
2208 case COMP_BW_OVER:
2209 frame->status = -ECOMM;
2210 skip_td = true;
2211 break;
2212 case COMP_BUFF_OVER:
2213 case COMP_BABBLE:
2214 frame->status = -EOVERFLOW;
2215 skip_td = true;
2216 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002217 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002218 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002219 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002220 frame->status = -EPROTO;
2221 skip_td = true;
2222 break;
2223 case COMP_STOP:
2224 case COMP_STOP_INVAL:
2225 break;
2226 default:
2227 frame->status = -1;
2228 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002229 }
2230
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002231 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2232 frame->actual_length = frame->length;
2233 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002234 } else {
2235 for (cur_trb = ep_ring->dequeue,
2236 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2237 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002238 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2239 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002240 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002241 }
Matt Evans28ccd292011-03-29 13:40:46 +11002242 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302243 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002244
2245 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002246 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002247 td->urb->actual_length += len;
2248 }
2249 }
2250
Andiry Xu04e51902010-07-22 15:23:39 -07002251 return finish_td(xhci, td, event_trb, event, ep, status, false);
2252}
2253
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002254static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2255 struct xhci_transfer_event *event,
2256 struct xhci_virt_ep *ep, int *status)
2257{
2258 struct xhci_ring *ep_ring;
2259 struct urb_priv *urb_priv;
2260 struct usb_iso_packet_descriptor *frame;
2261 int idx;
2262
Matt Evansf6975312011-06-01 13:01:01 +10002263 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002264 urb_priv = td->urb->hcpriv;
2265 idx = urb_priv->td_cnt;
2266 frame = &td->urb->iso_frame_desc[idx];
2267
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002268 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002269 frame->status = -EXDEV;
2270
2271 /* calc actual length */
2272 frame->actual_length = 0;
2273
2274 /* Update ring dequeue pointer */
2275 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002276 inc_deq(xhci, ep_ring);
2277 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002278
2279 return finish_td(xhci, td, NULL, event, ep, status, true);
2280}
2281
Andiry Xu04e51902010-07-22 15:23:39 -07002282/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002283 * Process bulk and interrupt tds, update urb status and actual_length.
2284 */
2285static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2286 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2287 struct xhci_virt_ep *ep, int *status)
2288{
2289 struct xhci_ring *ep_ring;
2290 union xhci_trb *cur_trb;
2291 struct xhci_segment *cur_seg;
2292 u32 trb_comp_code;
2293
Matt Evans28ccd292011-03-29 13:40:46 +11002294 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2295 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002296
2297 switch (trb_comp_code) {
2298 case COMP_SUCCESS:
2299 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002300 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302301 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002302 xhci_warn(xhci, "WARN Successful completion "
2303 "on short TX\n");
2304 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2305 *status = -EREMOTEIO;
2306 else
2307 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002308 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2309 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002310 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002311 *status = 0;
2312 }
2313 break;
2314 case COMP_SHORT_TX:
2315 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2316 *status = -EREMOTEIO;
2317 else
2318 *status = 0;
2319 break;
2320 default:
2321 /* Others already handled above */
2322 break;
2323 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002324 if (trb_comp_code == COMP_SHORT_TX)
2325 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2326 "%d bytes untransferred\n",
2327 td->urb->ep->desc.bEndpointAddress,
2328 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302329 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002330 /* Fast path - was this the last TRB in the TD for this URB? */
2331 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302332 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002333 td->urb->actual_length =
2334 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302335 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002336 if (td->urb->transfer_buffer_length <
2337 td->urb->actual_length) {
2338 xhci_warn(xhci, "HC gave bad length "
2339 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302340 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002341 td->urb->actual_length = 0;
2342 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2343 *status = -EREMOTEIO;
2344 else
2345 *status = 0;
2346 }
2347 /* Don't overwrite a previously set error code */
2348 if (*status == -EINPROGRESS) {
2349 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2350 *status = -EREMOTEIO;
2351 else
2352 *status = 0;
2353 }
2354 } else {
2355 td->urb->actual_length =
2356 td->urb->transfer_buffer_length;
2357 /* Ignore a short packet completion if the
2358 * untransferred length was zero.
2359 */
2360 if (*status == -EREMOTEIO)
2361 *status = 0;
2362 }
2363 } else {
2364 /* Slow path - walk the list, starting from the dequeue
2365 * pointer, to get the actual length transferred.
2366 */
2367 td->urb->actual_length = 0;
2368 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2369 cur_trb != event_trb;
2370 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002371 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2372 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002373 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002374 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002375 }
2376 /* If the ring didn't stop on a Link or No-op TRB, add
2377 * in the actual bytes transferred from the Normal TRB
2378 */
2379 if (trb_comp_code != COMP_STOP_INVAL)
2380 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002381 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302382 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002383 }
2384
2385 return finish_td(xhci, td, event_trb, event, ep, status, false);
2386}
2387
2388/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002389 * If this function returns an error condition, it means it got a Transfer
2390 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2391 * At this point, the host controller is probably hosed and should be reset.
2392 */
2393static int handle_tx_event(struct xhci_hcd *xhci,
2394 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002395 __releases(&xhci->lock)
2396 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002397{
2398 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002399 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002400 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002401 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002402 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002403 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002404 dma_addr_t event_dma;
2405 struct xhci_segment *event_seg;
2406 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002407 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002408 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002409 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002410 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002411 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002412 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002413 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002414 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002415
Matt Evans28ccd292011-03-29 13:40:46 +11002416 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002417 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002418 if (!xdev) {
2419 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002420 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002421 (unsigned long long) xhci_trb_virt_to_dma(
2422 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002423 xhci->event_ring->dequeue),
2424 lower_32_bits(le64_to_cpu(event->buffer)),
2425 upper_32_bits(le64_to_cpu(event->buffer)),
2426 le32_to_cpu(event->transfer_len),
2427 le32_to_cpu(event->flags));
2428 xhci_dbg(xhci, "Event ring:\n");
2429 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002430 return -ENODEV;
2431 }
2432
2433 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002434 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002435 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002436 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002437 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002438 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002439 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2440 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002441 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2442 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002443 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002444 (unsigned long long) xhci_trb_virt_to_dma(
2445 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002446 xhci->event_ring->dequeue),
2447 lower_32_bits(le64_to_cpu(event->buffer)),
2448 upper_32_bits(le64_to_cpu(event->buffer)),
2449 le32_to_cpu(event->transfer_len),
2450 le32_to_cpu(event->flags));
2451 xhci_dbg(xhci, "Event ring:\n");
2452 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002453 return -ENODEV;
2454 }
2455
Andiry Xuc2d7b492011-09-19 16:05:12 -07002456 /* Count current td numbers if ep->skip is set */
2457 if (ep->skip) {
2458 list_for_each(tmp, &ep_ring->td_list)
2459 td_num++;
2460 }
2461
Matt Evans28ccd292011-03-29 13:40:46 +11002462 event_dma = le64_to_cpu(event->buffer);
2463 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002464 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002465 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002466 /* Skip codes that require special handling depending on
2467 * transfer type
2468 */
2469 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302470 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002471 break;
2472 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2473 trb_comp_code = COMP_SHORT_TX;
2474 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002475 xhci_warn_ratelimited(xhci,
2476 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002477 case COMP_SHORT_TX:
2478 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002479 case COMP_STOP:
2480 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2481 break;
2482 case COMP_STOP_INVAL:
2483 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2484 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002485 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002486 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002487 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002488 status = -EPIPE;
2489 break;
2490 case COMP_TRB_ERR:
2491 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2492 status = -EILSEQ;
2493 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002494 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002495 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002496 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002497 status = -EPROTO;
2498 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002499 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002500 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002501 status = -EOVERFLOW;
2502 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002503 case COMP_DB_ERR:
2504 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2505 status = -ENOSR;
2506 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002507 case COMP_BW_OVER:
2508 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2509 break;
2510 case COMP_BUFF_OVER:
2511 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2512 break;
2513 case COMP_UNDERRUN:
2514 /*
2515 * When the Isoch ring is empty, the xHC will generate
2516 * a Ring Overrun Event for IN Isoch endpoint or Ring
2517 * Underrun Event for OUT Isoch endpoint.
2518 */
2519 xhci_dbg(xhci, "underrun event on endpoint\n");
2520 if (!list_empty(&ep_ring->td_list))
2521 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2522 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002523 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2524 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002525 goto cleanup;
2526 case COMP_OVERRUN:
2527 xhci_dbg(xhci, "overrun event on endpoint\n");
2528 if (!list_empty(&ep_ring->td_list))
2529 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2530 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002531 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2532 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002533 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002534 case COMP_DEV_ERR:
2535 xhci_warn(xhci, "WARN: detect an incompatible device");
2536 status = -EPROTO;
2537 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002538 case COMP_MISSED_INT:
2539 /*
2540 * When encounter missed service error, one or more isoc tds
2541 * may be missed by xHC.
2542 * Set skip flag of the ep_ring; Complete the missed tds as
2543 * short transfer when process the ep_ring next time.
2544 */
2545 ep->skip = true;
2546 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2547 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002548 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002549 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002550 status = 0;
2551 break;
2552 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002553 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2554 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002555 goto cleanup;
2556 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002557
Andiry Xud18240d2010-07-22 15:23:25 -07002558 do {
2559 /* This TRB should be in the TD at the head of this ring's
2560 * TD list.
2561 */
2562 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002563 /*
2564 * A stopped endpoint may generate an extra completion
2565 * event if the device was suspended. Don't print
2566 * warnings.
2567 */
2568 if (!(trb_comp_code == COMP_STOP ||
2569 trb_comp_code == COMP_STOP_INVAL)) {
2570 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2571 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2572 ep_index);
2573 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2574 (le32_to_cpu(event->flags) &
2575 TRB_TYPE_BITMASK)>>10);
2576 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2577 }
Andiry Xud18240d2010-07-22 15:23:25 -07002578 if (ep->skip) {
2579 ep->skip = false;
2580 xhci_dbg(xhci, "td_list is empty while skip "
2581 "flag set. Clear skip flag.\n");
2582 }
2583 ret = 0;
2584 goto cleanup;
2585 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002586
Andiry Xuc2d7b492011-09-19 16:05:12 -07002587 /* We've skipped all the TDs on the ep ring when ep->skip set */
2588 if (ep->skip && td_num == 0) {
2589 ep->skip = false;
2590 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2591 "Clear skip flag.\n");
2592 ret = 0;
2593 goto cleanup;
2594 }
2595
Andiry Xud18240d2010-07-22 15:23:25 -07002596 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002597 if (ep->skip)
2598 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002599
Andiry Xud18240d2010-07-22 15:23:25 -07002600 /* Is this a TRB in the currently executing TD? */
2601 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2602 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002603
2604 /*
2605 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2606 * is not in the current TD pointed by ep_ring->dequeue because
2607 * that the hardware dequeue pointer still at the previous TRB
2608 * of the current TD. The previous TRB maybe a Link TD or the
2609 * last TRB of the previous TD. The command completion handle
2610 * will take care the rest.
2611 */
2612 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2613 ret = 0;
2614 goto cleanup;
2615 }
2616
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002617 if (!event_seg) {
2618 if (!ep->skip ||
2619 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002620 /* Some host controllers give a spurious
2621 * successful event after a short transfer.
2622 * Ignore it.
2623 */
2624 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2625 ep_ring->last_td_was_short) {
2626 ep_ring->last_td_was_short = false;
2627 ret = 0;
2628 goto cleanup;
2629 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002630 /* HC is busted, give up! */
2631 xhci_err(xhci,
2632 "ERROR Transfer event TRB DMA ptr not "
2633 "part of current TD\n");
2634 return -ESHUTDOWN;
2635 }
2636
2637 ret = skip_isoc_td(xhci, td, event, ep, &status);
2638 goto cleanup;
2639 }
Sarah Sharpad808332011-05-25 10:43:56 -07002640 if (trb_comp_code == COMP_SHORT_TX)
2641 ep_ring->last_td_was_short = true;
2642 else
2643 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002644
2645 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002646 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2647 ep->skip = false;
2648 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002649
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002650 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2651 sizeof(*event_trb)];
2652 /*
2653 * No-op TRB should not trigger interrupts.
2654 * If event_trb is a no-op TRB, it means the
2655 * corresponding TD has been cancelled. Just ignore
2656 * the TD.
2657 */
Matt Evansf5960b62011-06-01 10:22:55 +10002658 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002659 xhci_dbg(xhci,
2660 "event_trb is a no-op TRB. Skip it\n");
2661 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002662 }
2663
2664 /* Now update the urb's actual_length and give back to
2665 * the core
2666 */
2667 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2668 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2669 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002670 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2671 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2672 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002673 else
2674 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2675 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002676
2677cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002678 /*
2679 * Do not update event ring dequeue pointer if ep->skip is set.
2680 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002681 */
Andiry Xud18240d2010-07-22 15:23:25 -07002682 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002683 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002684 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002685
Andiry Xud18240d2010-07-22 15:23:25 -07002686 if (ret) {
2687 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002688 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002689 /* Leave the TD around for the reset endpoint function
2690 * to use(but only if it's not a control endpoint,
2691 * since we already queued the Set TR dequeue pointer
2692 * command for stalled control endpoints).
2693 */
2694 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2695 (trb_comp_code != COMP_STALL &&
2696 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002697 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002698 else
2699 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002700
Sarah Sharp214f76f2010-10-26 11:22:02 -07002701 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002702 if ((urb->actual_length != urb->transfer_buffer_length &&
2703 (urb->transfer_flags &
2704 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002705 (status != 0 &&
2706 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002707 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002708 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002709 urb, urb->actual_length,
2710 urb->transfer_buffer_length,
2711 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002712 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002713 /* EHCI, UHCI, and OHCI always unconditionally set the
2714 * urb->status of an isochronous endpoint to 0.
2715 */
2716 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2717 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002718 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002719 spin_lock(&xhci->lock);
2720 }
2721
2722 /*
2723 * If ep->skip is set, it means there are missed tds on the
2724 * endpoint ring need to take care of.
2725 * Process them as short transfer until reach the td pointed by
2726 * the event.
2727 */
2728 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2729
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002730 return 0;
2731}
2732
2733/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002734 * This function handles all OS-owned events on the event ring. It may drop
2735 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002736 * Returns >0 for "possibly more events to process" (caller should call again),
2737 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002738 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002739static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002740{
2741 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002742 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002743 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002744
2745 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2746 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002747 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002748 }
2749
2750 event = xhci->event_ring->dequeue;
2751 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002752 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2753 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002754 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002755 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002756 }
2757
Matt Evans92a3da42011-03-29 13:40:51 +11002758 /*
2759 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2760 * speculative reads of the event's flags/data below.
2761 */
2762 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002763 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002764 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002765 case TRB_TYPE(TRB_COMPLETION):
2766 handle_cmd_completion(xhci, &event->event_cmd);
2767 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002768 case TRB_TYPE(TRB_PORT_STATUS):
2769 handle_port_status(xhci, event);
2770 update_ptrs = 0;
2771 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002772 case TRB_TYPE(TRB_TRANSFER):
2773 ret = handle_tx_event(xhci, &event->trans_event);
2774 if (ret < 0)
2775 xhci->error_bitmask |= 1 << 9;
2776 else
2777 update_ptrs = 0;
2778 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002779 case TRB_TYPE(TRB_DEV_NOTE):
2780 handle_device_notification(xhci, event);
2781 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002782 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002783 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2784 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002785 handle_vendor_event(xhci, event);
2786 else
2787 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002788 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002789 /* Any of the above functions may drop and re-acquire the lock, so check
2790 * to make sure a watchdog timer didn't mark the host as non-responsive.
2791 */
2792 if (xhci->xhc_state & XHCI_STATE_DYING) {
2793 xhci_dbg(xhci, "xHCI host dying, returning from "
2794 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002795 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002796 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002797
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002798 if (update_ptrs)
2799 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002800 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002801
Matt Evans9dee9a22011-03-29 13:41:02 +11002802 /* Are there more items on the event ring? Caller will call us again to
2803 * check.
2804 */
2805 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002806}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002807
2808/*
2809 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2810 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2811 * indicators of an event TRB error, but we check the status *first* to be safe.
2812 */
2813irqreturn_t xhci_irq(struct usb_hcd *hcd)
2814{
2815 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002816 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002817 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002818 union xhci_trb *event_ring_deq;
2819 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002820
2821 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002822 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002823 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002824 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002825 goto hw_died;
2826
Sarah Sharpc21599a2010-07-29 22:13:00 -07002827 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002828 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002829 return IRQ_NONE;
2830 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002831 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002832 xhci_warn(xhci, "WARNING: Host System Error\n");
2833 xhci_halt(xhci);
2834hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002835 spin_unlock(&xhci->lock);
2836 return -ESHUTDOWN;
2837 }
2838
Sarah Sharpbda53142010-07-29 22:12:38 -07002839 /*
2840 * Clear the op reg interrupt status first,
2841 * so we can receive interrupts from other MSI-X interrupters.
2842 * Write 1 to clear the interrupt status.
2843 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002844 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002845 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002846 /* FIXME when MSI-X is supported and there are multiple vectors */
2847 /* Clear the MSI-X event interrupt status */
2848
Felipe Balbicd704692012-02-29 16:46:23 +02002849 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002850 u32 irq_pending;
2851 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002852 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002853 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002854 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002855 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002856
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002857 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002858 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2859 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002860 /* Clear the event handler busy flag (RW1C);
2861 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002862 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002863 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002864 xhci_write_64(xhci, temp_64 | ERST_EHB,
2865 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002866 spin_unlock(&xhci->lock);
2867
2868 return IRQ_HANDLED;
2869 }
2870
2871 event_ring_deq = xhci->event_ring->dequeue;
2872 /* FIXME this should be a delayed service routine
2873 * that clears the EHB.
2874 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002875 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002876
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002877 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002878 /* If necessary, update the HW's version of the event ring deq ptr. */
2879 if (event_ring_deq != xhci->event_ring->dequeue) {
2880 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2881 xhci->event_ring->dequeue);
2882 if (deq == 0)
2883 xhci_warn(xhci, "WARN something wrong with SW event "
2884 "ring dequeue ptr.\n");
2885 /* Update HC event ring dequeue pointer */
2886 temp_64 &= ERST_PTR_MASK;
2887 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2888 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002889
2890 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002891 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002892 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002893
Sarah Sharp9032cd52010-07-29 22:12:29 -07002894 spin_unlock(&xhci->lock);
2895
2896 return IRQ_HANDLED;
2897}
2898
Alex Shi851ec162013-05-24 10:54:19 +08002899irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002900{
Alan Stern968b8222011-11-03 12:03:38 -04002901 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002902}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002903
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002904/**** Endpoint Ring Operations ****/
2905
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002906/*
2907 * Generic function for queueing a TRB on a ring.
2908 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002909 *
2910 * @more_trbs_coming: Will you enqueue more TRBs before calling
2911 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002912 */
2913static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002914 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002915 u32 field1, u32 field2, u32 field3, u32 field4)
2916{
2917 struct xhci_generic_trb *trb;
2918
2919 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002920 trb->field[0] = cpu_to_le32(field1);
2921 trb->field[1] = cpu_to_le32(field2);
2922 trb->field[2] = cpu_to_le32(field3);
2923 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002924 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002925}
2926
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002927/*
2928 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2929 * FIXME allocate segments if the ring is full.
2930 */
2931static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002932 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002933{
Andiry Xu8dfec612012-03-05 17:49:37 +08002934 unsigned int num_trbs_needed;
2935
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002936 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002937 switch (ep_state) {
2938 case EP_STATE_DISABLED:
2939 /*
2940 * USB core changed config/interfaces without notifying us,
2941 * or hardware is reporting the wrong state.
2942 */
2943 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2944 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002945 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002946 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002947 /* FIXME event handling code for error needs to clear it */
2948 /* XXX not sure if this should be -ENOENT or not */
2949 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002950 case EP_STATE_HALTED:
2951 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002952 case EP_STATE_STOPPED:
2953 case EP_STATE_RUNNING:
2954 break;
2955 default:
2956 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2957 /*
2958 * FIXME issue Configure Endpoint command to try to get the HC
2959 * back into a known state.
2960 */
2961 return -EINVAL;
2962 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002963
2964 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002965 if (room_on_ring(xhci, ep_ring, num_trbs))
2966 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002967
2968 if (ep_ring == xhci->cmd_ring) {
2969 xhci_err(xhci, "Do not support expand command ring\n");
2970 return -ENOMEM;
2971 }
2972
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002973 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2974 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002975 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2976 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2977 mem_flags)) {
2978 xhci_err(xhci, "Ring expansion failed\n");
2979 return -ENOMEM;
2980 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002981 }
John Youn6c12db92010-05-10 15:33:00 -07002982
2983 if (enqueue_is_link_trb(ep_ring)) {
2984 struct xhci_ring *ring = ep_ring;
2985 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002986
John Youn6c12db92010-05-10 15:33:00 -07002987 next = ring->enqueue;
2988
2989 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002990 /* If we're not dealing with 0.95 hardware or isoc rings
2991 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002992 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002993 if (!xhci_link_trb_quirk(xhci) &&
2994 !(ring->type == TYPE_ISOC &&
2995 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002996 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002997 else
Matt Evans28ccd292011-03-29 13:40:46 +11002998 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002999
3000 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10003001 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003002
3003 /* Toggle the cycle bit after the last ring segment. */
3004 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3005 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07003006 }
3007 ring->enq_seg = ring->enq_seg->next;
3008 ring->enqueue = ring->enq_seg->trbs;
3009 next = ring->enqueue;
3010 }
3011 }
3012
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003013 return 0;
3014}
3015
Sarah Sharp23e3be12009-04-29 19:05:20 -07003016static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003017 struct xhci_virt_device *xdev,
3018 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003019 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003020 unsigned int num_trbs,
3021 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003022 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003023 gfp_t mem_flags)
3024{
3025 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003026 struct urb_priv *urb_priv;
3027 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003028 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003029 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003030
3031 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3032 if (!ep_ring) {
3033 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3034 stream_id);
3035 return -EINVAL;
3036 }
3037
3038 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11003039 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003040 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003041 if (ret)
3042 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003043
Andiry Xu8e51adc2010-07-22 15:23:31 -07003044 urb_priv = urb->hcpriv;
3045 td = urb_priv->td[td_index];
3046
3047 INIT_LIST_HEAD(&td->td_list);
3048 INIT_LIST_HEAD(&td->cancelled_td_list);
3049
3050 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003051 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003052 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003053 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003054 }
3055
Andiry Xu8e51adc2010-07-22 15:23:31 -07003056 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003057 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003058 list_add_tail(&td->td_list, &ep_ring->td_list);
3059 td->start_seg = ep_ring->enq_seg;
3060 td->first_trb = ep_ring->enqueue;
3061
3062 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003063
3064 return 0;
3065}
3066
Sarah Sharp23e3be12009-04-29 19:05:20 -07003067static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003068{
3069 int num_sgs, num_trbs, running_total, temp, i;
3070 struct scatterlist *sg;
3071
3072 sg = NULL;
Clemens Ladischbc677d5b2011-12-03 23:41:31 +01003073 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003074 temp = urb->transfer_buffer_length;
3075
Sarah Sharp8a96c052009-04-27 19:59:19 -07003076 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003077 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003078 unsigned int len = sg_dma_len(sg);
3079
3080 /* Scatter gather list entries may cross 64KB boundaries */
3081 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003082 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003083 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003084 if (running_total != 0)
3085 num_trbs++;
3086
3087 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003088 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003089 num_trbs++;
3090 running_total += TRB_MAX_BUFF_SIZE;
3091 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003092 len = min_t(int, len, temp);
3093 temp -= len;
3094 if (temp == 0)
3095 break;
3096 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003097 return num_trbs;
3098}
3099
Sarah Sharp23e3be12009-04-29 19:05:20 -07003100static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003101{
3102 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003103 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003104 "TRBs, %d left\n", __func__,
3105 urb->ep->desc.bEndpointAddress, num_trbs);
3106 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003107 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003108 "queued %#x (%d), asked for %#x (%d)\n",
3109 __func__,
3110 urb->ep->desc.bEndpointAddress,
3111 running_total, running_total,
3112 urb->transfer_buffer_length,
3113 urb->transfer_buffer_length);
3114}
3115
Sarah Sharp23e3be12009-04-29 19:05:20 -07003116static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003117 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003118 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003119{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003120 /*
3121 * Pass all the TRBs to the hardware at once and make sure this write
3122 * isn't reordered.
3123 */
3124 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003125 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003126 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003127 else
Matt Evans28ccd292011-03-29 13:40:46 +11003128 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003129 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003130}
3131
Sarah Sharp624defa2009-09-02 12:14:28 -07003132/*
3133 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3134 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3135 * (comprised of sg list entries) can take several service intervals to
3136 * transmit.
3137 */
3138int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3139 struct urb *urb, int slot_id, unsigned int ep_index)
3140{
3141 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3142 xhci->devs[slot_id]->out_ctx, ep_index);
3143 int xhci_interval;
3144 int ep_interval;
3145
Matt Evans28ccd292011-03-29 13:40:46 +11003146 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003147 ep_interval = urb->interval;
3148 /* Convert to microframes */
3149 if (urb->dev->speed == USB_SPEED_LOW ||
3150 urb->dev->speed == USB_SPEED_FULL)
3151 ep_interval *= 8;
3152 /* FIXME change this to a warning and a suggestion to use the new API
3153 * to set the polling interval (once the API is added).
3154 */
3155 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003156 dev_dbg_ratelimited(&urb->dev->dev,
3157 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3158 ep_interval, ep_interval == 1 ? "" : "s",
3159 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003160 urb->interval = xhci_interval;
3161 /* Convert back to frames for LS/FS devices */
3162 if (urb->dev->speed == USB_SPEED_LOW ||
3163 urb->dev->speed == USB_SPEED_FULL)
3164 urb->interval /= 8;
3165 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003166 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003167}
3168
Sarah Sharp04dd9502009-11-11 10:28:30 -08003169/*
3170 * The TD size is the number of bytes remaining in the TD (including this TRB),
3171 * right shifted by 10.
3172 * It must fit in bits 21:17, so it can't be bigger than 31.
3173 */
3174static u32 xhci_td_remainder(unsigned int remainder)
3175{
3176 u32 max = (1 << (21 - 17 + 1)) - 1;
3177
3178 if ((remainder >> 10) >= max)
3179 return max << 17;
3180 else
3181 return (remainder >> 10) << 17;
3182}
3183
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003184/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003185 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3186 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003187 *
3188 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003189 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003190 *
3191 * Packets transferred up to and including this TRB = packets_transferred =
3192 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3193 *
3194 * TD size = total_packet_count - packets_transferred
3195 *
3196 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003197 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003198 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003199static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003200 unsigned int total_packet_count, struct urb *urb,
3201 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003202{
3203 int packets_transferred;
3204
Sarah Sharp48df4a62011-08-12 10:23:01 -07003205 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003206 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003207 return 0;
3208
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003209 /* All the TRB queueing functions don't count the current TRB in
3210 * running_total.
3211 */
3212 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003213 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003214
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003215 if ((total_packet_count - packets_transferred) > 31)
3216 return 31 << 17;
3217 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003218}
3219
Sarah Sharp23e3be12009-04-29 19:05:20 -07003220static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003221 struct urb *urb, int slot_id, unsigned int ep_index)
3222{
3223 struct xhci_ring *ep_ring;
3224 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003225 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003226 struct xhci_td *td;
3227 struct scatterlist *sg;
3228 int num_sgs;
3229 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003230 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003231 bool first_trb;
3232 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003233 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003234
3235 struct xhci_generic_trb *start_trb;
3236 int start_cycle;
3237
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003238 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3239 if (!ep_ring)
3240 return -EINVAL;
3241
Sarah Sharp8a96c052009-04-27 19:59:19 -07003242 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d5b2011-12-03 23:41:31 +01003243 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003244 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003245 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003246
Sarah Sharp23e3be12009-04-29 19:05:20 -07003247 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003248 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003249 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003250 if (trb_buff_len < 0)
3251 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003252
3253 urb_priv = urb->hcpriv;
3254 td = urb_priv->td[0];
3255
Sarah Sharp8a96c052009-04-27 19:59:19 -07003256 /*
3257 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3258 * until we've finished creating all the other TRBs. The ring's cycle
3259 * state may change as we enqueue the other TRBs, so save it too.
3260 */
3261 start_trb = &ep_ring->enqueue->generic;
3262 start_cycle = ep_ring->cycle_state;
3263
3264 running_total = 0;
3265 /*
3266 * How much data is in the first TRB?
3267 *
3268 * There are three forces at work for TRB buffer pointers and lengths:
3269 * 1. We don't want to walk off the end of this sg-list entry buffer.
3270 * 2. The transfer length that the driver requested may be smaller than
3271 * the amount of memory allocated for this scatter-gather list.
3272 * 3. TRBs buffers can't cross 64KB boundaries.
3273 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003274 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003275 addr = (u64) sg_dma_address(sg);
3276 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003277 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003278 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3279 if (trb_buff_len > urb->transfer_buffer_length)
3280 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003281
3282 first_trb = true;
3283 /* Queue the first TRB, even if it's zero-length */
3284 do {
3285 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003286 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003287 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003288
3289 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003290 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003291 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003292 if (start_cycle == 0)
3293 field |= 0x1;
3294 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003295 field |= ep_ring->cycle_state;
3296
3297 /* Chain all the TRBs together; clear the chain bit in the last
3298 * TRB to indicate it's the last TRB in the chain.
3299 */
3300 if (num_trbs > 1) {
3301 field |= TRB_CHAIN;
3302 } else {
3303 /* FIXME - add check for ZERO_PACKET flag before this */
3304 td->last_trb = ep_ring->enqueue;
3305 field |= TRB_IOC;
3306 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003307
3308 /* Only set interrupt on short packet for IN endpoints */
3309 if (usb_urb_dir_in(urb))
3310 field |= TRB_ISP;
3311
Sarah Sharp8a96c052009-04-27 19:59:19 -07003312 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003313 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003314 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3315 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3316 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3317 (unsigned int) addr + trb_buff_len);
3318 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003319
3320 /* Set the TRB length, TD size, and interrupter fields. */
3321 if (xhci->hci_version < 0x100) {
3322 remainder = xhci_td_remainder(
3323 urb->transfer_buffer_length -
3324 running_total);
3325 } else {
3326 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003327 trb_buff_len, total_packet_count, urb,
3328 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003329 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003330 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003331 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003332 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003333
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003334 if (num_trbs > 1)
3335 more_trbs_coming = true;
3336 else
3337 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003338 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003339 lower_32_bits(addr),
3340 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003341 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003342 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003343 --num_trbs;
3344 running_total += trb_buff_len;
3345
3346 /* Calculate length for next transfer --
3347 * Are we done queueing all the TRBs for this sg entry?
3348 */
3349 this_sg_len -= trb_buff_len;
3350 if (this_sg_len == 0) {
3351 --num_sgs;
3352 if (num_sgs == 0)
3353 break;
3354 sg = sg_next(sg);
3355 addr = (u64) sg_dma_address(sg);
3356 this_sg_len = sg_dma_len(sg);
3357 } else {
3358 addr += trb_buff_len;
3359 }
3360
3361 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003362 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003363 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3364 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3365 trb_buff_len =
3366 urb->transfer_buffer_length - running_total;
3367 } while (running_total < urb->transfer_buffer_length);
3368
3369 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003370 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003371 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003372 return 0;
3373}
3374
Sarah Sharpb10de142009-04-27 19:58:50 -07003375/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003376int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003377 struct urb *urb, int slot_id, unsigned int ep_index)
3378{
3379 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003380 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003381 struct xhci_td *td;
3382 int num_trbs;
3383 struct xhci_generic_trb *start_trb;
3384 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003385 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003386 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003387 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003388
3389 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003390 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003391 u64 addr;
3392
Alan Sternff9c8952010-04-02 13:27:28 -04003393 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003394 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3395
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003396 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3397 if (!ep_ring)
3398 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003399
3400 num_trbs = 0;
3401 /* How much data is (potentially) left before the 64KB boundary? */
3402 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003403 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003404 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003405
3406 /* If there's some data on this 64KB chunk, or we have to send a
3407 * zero-length transfer, we need at least one TRB
3408 */
3409 if (running_total != 0 || urb->transfer_buffer_length == 0)
3410 num_trbs++;
3411 /* How many more 64KB chunks to transfer, how many more TRBs? */
3412 while (running_total < urb->transfer_buffer_length) {
3413 num_trbs++;
3414 running_total += TRB_MAX_BUFF_SIZE;
3415 }
3416 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3417
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003418 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3419 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003420 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003421 if (ret < 0)
3422 return ret;
3423
Andiry Xu8e51adc2010-07-22 15:23:31 -07003424 urb_priv = urb->hcpriv;
3425 td = urb_priv->td[0];
3426
Sarah Sharpb10de142009-04-27 19:58:50 -07003427 /*
3428 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3429 * until we've finished creating all the other TRBs. The ring's cycle
3430 * state may change as we enqueue the other TRBs, so save it too.
3431 */
3432 start_trb = &ep_ring->enqueue->generic;
3433 start_cycle = ep_ring->cycle_state;
3434
3435 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003436 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003437 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003438 /* How much data is in the first TRB? */
3439 addr = (u64) urb->transfer_dma;
3440 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003441 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3442 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003443 trb_buff_len = urb->transfer_buffer_length;
3444
3445 first_trb = true;
3446
3447 /* Queue the first TRB, even if it's zero-length */
3448 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003449 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003450 field = 0;
3451
3452 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003453 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003454 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003455 if (start_cycle == 0)
3456 field |= 0x1;
3457 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003458 field |= ep_ring->cycle_state;
3459
3460 /* Chain all the TRBs together; clear the chain bit in the last
3461 * TRB to indicate it's the last TRB in the chain.
3462 */
3463 if (num_trbs > 1) {
3464 field |= TRB_CHAIN;
3465 } else {
3466 /* FIXME - add check for ZERO_PACKET flag before this */
3467 td->last_trb = ep_ring->enqueue;
3468 field |= TRB_IOC;
3469 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003470
3471 /* Only set interrupt on short packet for IN endpoints */
3472 if (usb_urb_dir_in(urb))
3473 field |= TRB_ISP;
3474
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003475 /* Set the TRB length, TD size, and interrupter fields. */
3476 if (xhci->hci_version < 0x100) {
3477 remainder = xhci_td_remainder(
3478 urb->transfer_buffer_length -
3479 running_total);
3480 } else {
3481 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003482 trb_buff_len, total_packet_count, urb,
3483 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003484 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003485 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003486 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003487 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003488
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003489 if (num_trbs > 1)
3490 more_trbs_coming = true;
3491 else
3492 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003493 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003494 lower_32_bits(addr),
3495 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003496 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003497 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003498 --num_trbs;
3499 running_total += trb_buff_len;
3500
3501 /* Calculate length for next transfer */
3502 addr += trb_buff_len;
3503 trb_buff_len = urb->transfer_buffer_length - running_total;
3504 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3505 trb_buff_len = TRB_MAX_BUFF_SIZE;
3506 } while (running_total < urb->transfer_buffer_length);
3507
Sarah Sharp8a96c052009-04-27 19:59:19 -07003508 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003509 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003510 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003511 return 0;
3512}
3513
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003514/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003515int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003516 struct urb *urb, int slot_id, unsigned int ep_index)
3517{
3518 struct xhci_ring *ep_ring;
3519 int num_trbs;
3520 int ret;
3521 struct usb_ctrlrequest *setup;
3522 struct xhci_generic_trb *start_trb;
3523 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003524 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003525 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003526 struct xhci_td *td;
3527
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003528 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3529 if (!ep_ring)
3530 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003531
3532 /*
3533 * Need to copy setup packet into setup TRB, so we can't use the setup
3534 * DMA address.
3535 */
3536 if (!urb->setup_packet)
3537 return -EINVAL;
3538
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003539 /* 1 TRB for setup, 1 for status */
3540 num_trbs = 2;
3541 /*
3542 * Don't need to check if we need additional event data and normal TRBs,
3543 * since data in control transfers will never get bigger than 16MB
3544 * XXX: can we get a buffer that crosses 64KB boundaries?
3545 */
3546 if (urb->transfer_buffer_length > 0)
3547 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003548 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3549 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003550 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003551 if (ret < 0)
3552 return ret;
3553
Andiry Xu8e51adc2010-07-22 15:23:31 -07003554 urb_priv = urb->hcpriv;
3555 td = urb_priv->td[0];
3556
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003557 /*
3558 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3559 * until we've finished creating all the other TRBs. The ring's cycle
3560 * state may change as we enqueue the other TRBs, so save it too.
3561 */
3562 start_trb = &ep_ring->enqueue->generic;
3563 start_cycle = ep_ring->cycle_state;
3564
3565 /* Queue setup TRB - see section 6.4.1.2.1 */
3566 /* FIXME better way to translate setup_packet into two u32 fields? */
3567 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003568 field = 0;
3569 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3570 if (start_cycle == 0)
3571 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003572
3573 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3574 if (xhci->hci_version == 0x100) {
3575 if (urb->transfer_buffer_length > 0) {
3576 if (setup->bRequestType & USB_DIR_IN)
3577 field |= TRB_TX_TYPE(TRB_DATA_IN);
3578 else
3579 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3580 }
3581 }
3582
Andiry Xu3b72fca2012-03-05 17:49:32 +08003583 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003584 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3585 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3586 TRB_LEN(8) | TRB_INTR_TARGET(0),
3587 /* Immediate data in pointer */
3588 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003589
3590 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003591 /* Only set interrupt on short packet for IN endpoints */
3592 if (usb_urb_dir_in(urb))
3593 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3594 else
3595 field = TRB_TYPE(TRB_DATA);
3596
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003597 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003598 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003599 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003600 if (urb->transfer_buffer_length > 0) {
3601 if (setup->bRequestType & USB_DIR_IN)
3602 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003603 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003604 lower_32_bits(urb->transfer_dma),
3605 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003606 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003607 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003608 }
3609
3610 /* Save the DMA address of the last TRB in the TD */
3611 td->last_trb = ep_ring->enqueue;
3612
3613 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3614 /* If the device sent data, the status stage is an OUT transfer */
3615 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3616 field = 0;
3617 else
3618 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003619 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003620 0,
3621 0,
3622 TRB_INTR_TARGET(0),
3623 /* Event on completion */
3624 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3625
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003626 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003627 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003628 return 0;
3629}
3630
Andiry Xu04e51902010-07-22 15:23:39 -07003631static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3632 struct urb *urb, int i)
3633{
3634 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003635 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003636
3637 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3638 td_len = urb->iso_frame_desc[i].length;
3639
Sarah Sharp48df4a62011-08-12 10:23:01 -07003640 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3641 TRB_MAX_BUFF_SIZE);
3642 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003643 num_trbs++;
3644
Andiry Xu04e51902010-07-22 15:23:39 -07003645 return num_trbs;
3646}
3647
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003648/*
3649 * The transfer burst count field of the isochronous TRB defines the number of
3650 * bursts that are required to move all packets in this TD. Only SuperSpeed
3651 * devices can burst up to bMaxBurst number of packets per service interval.
3652 * This field is zero based, meaning a value of zero in the field means one
3653 * burst. Basically, for everything but SuperSpeed devices, this field will be
3654 * zero. Only xHCI 1.0 host controllers support this field.
3655 */
3656static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3657 struct usb_device *udev,
3658 struct urb *urb, unsigned int total_packet_count)
3659{
3660 unsigned int max_burst;
3661
3662 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3663 return 0;
3664
3665 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3666 return roundup(total_packet_count, max_burst + 1) - 1;
3667}
3668
Sarah Sharpb61d3782011-04-19 17:43:33 -07003669/*
3670 * Returns the number of packets in the last "burst" of packets. This field is
3671 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3672 * the last burst packet count is equal to the total number of packets in the
3673 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3674 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3675 * contain 1 to (bMaxBurst + 1) packets.
3676 */
3677static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3678 struct usb_device *udev,
3679 struct urb *urb, unsigned int total_packet_count)
3680{
3681 unsigned int max_burst;
3682 unsigned int residue;
3683
3684 if (xhci->hci_version < 0x100)
3685 return 0;
3686
3687 switch (udev->speed) {
3688 case USB_SPEED_SUPER:
3689 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3690 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3691 residue = total_packet_count % (max_burst + 1);
3692 /* If residue is zero, the last burst contains (max_burst + 1)
3693 * number of packets, but the TLBPC field is zero-based.
3694 */
3695 if (residue == 0)
3696 return max_burst;
3697 return residue - 1;
3698 default:
3699 if (total_packet_count == 0)
3700 return 0;
3701 return total_packet_count - 1;
3702 }
3703}
3704
Andiry Xu04e51902010-07-22 15:23:39 -07003705/* This is for isoc transfer */
3706static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3707 struct urb *urb, int slot_id, unsigned int ep_index)
3708{
3709 struct xhci_ring *ep_ring;
3710 struct urb_priv *urb_priv;
3711 struct xhci_td *td;
3712 int num_tds, trbs_per_td;
3713 struct xhci_generic_trb *start_trb;
3714 bool first_trb;
3715 int start_cycle;
3716 u32 field, length_field;
3717 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3718 u64 start_addr, addr;
3719 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003720 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003721
3722 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3723
3724 num_tds = urb->number_of_packets;
3725 if (num_tds < 1) {
3726 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3727 return -EINVAL;
3728 }
3729
Andiry Xu04e51902010-07-22 15:23:39 -07003730 start_addr = (u64) urb->transfer_dma;
3731 start_trb = &ep_ring->enqueue->generic;
3732 start_cycle = ep_ring->cycle_state;
3733
Sarah Sharp522989a2011-07-29 12:44:32 -07003734 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003735 /* Queue the first TRB, even if it's zero-length */
3736 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003737 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003738 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003739 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003740
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003741 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003742 running_total = 0;
3743 addr = start_addr + urb->iso_frame_desc[i].offset;
3744 td_len = urb->iso_frame_desc[i].length;
3745 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003746 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003747 GET_MAX_PACKET(
3748 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003749 /* A zero-length transfer still involves at least one packet. */
3750 if (total_packet_count == 0)
3751 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003752 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3753 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003754 residue = xhci_get_last_burst_packet_count(xhci,
3755 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003756
3757 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3758
3759 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003760 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003761 if (ret < 0) {
3762 if (i == 0)
3763 return ret;
3764 goto cleanup;
3765 }
Andiry Xu04e51902010-07-22 15:23:39 -07003766
Andiry Xu04e51902010-07-22 15:23:39 -07003767 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003768 for (j = 0; j < trbs_per_td; j++) {
3769 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003770 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003771
3772 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003773 field = TRB_TBC(burst_count) |
3774 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003775 /* Queue the isoc TRB */
3776 field |= TRB_TYPE(TRB_ISOC);
3777 /* Assume URB_ISO_ASAP is set */
3778 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003779 if (i == 0) {
3780 if (start_cycle == 0)
3781 field |= 0x1;
3782 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003783 field |= ep_ring->cycle_state;
3784 first_trb = false;
3785 } else {
3786 /* Queue other normal TRBs */
3787 field |= TRB_TYPE(TRB_NORMAL);
3788 field |= ep_ring->cycle_state;
3789 }
3790
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003791 /* Only set interrupt on short packet for IN EPs */
3792 if (usb_urb_dir_in(urb))
3793 field |= TRB_ISP;
3794
Andiry Xu04e51902010-07-22 15:23:39 -07003795 /* Chain all the TRBs together; clear the chain bit in
3796 * the last TRB to indicate it's the last TRB in the
3797 * chain.
3798 */
3799 if (j < trbs_per_td - 1) {
3800 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003801 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003802 } else {
3803 td->last_trb = ep_ring->enqueue;
3804 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003805 if (xhci->hci_version == 0x100 &&
3806 !(xhci->quirks &
3807 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003808 /* Set BEI bit except for the last td */
3809 if (i < num_tds - 1)
3810 field |= TRB_BEI;
3811 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003812 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003813 }
3814
3815 /* Calculate TRB length */
3816 trb_buff_len = TRB_MAX_BUFF_SIZE -
3817 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3818 if (trb_buff_len > td_remain_len)
3819 trb_buff_len = td_remain_len;
3820
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003821 /* Set the TRB length, TD size, & interrupter fields. */
3822 if (xhci->hci_version < 0x100) {
3823 remainder = xhci_td_remainder(
3824 td_len - running_total);
3825 } else {
3826 remainder = xhci_v1_0_td_remainder(
3827 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003828 total_packet_count, urb,
3829 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003830 }
Andiry Xu04e51902010-07-22 15:23:39 -07003831 length_field = TRB_LEN(trb_buff_len) |
3832 remainder |
3833 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003834
Andiry Xu3b72fca2012-03-05 17:49:32 +08003835 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003836 lower_32_bits(addr),
3837 upper_32_bits(addr),
3838 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003839 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003840 running_total += trb_buff_len;
3841
3842 addr += trb_buff_len;
3843 td_remain_len -= trb_buff_len;
3844 }
3845
3846 /* Check TD length */
3847 if (running_total != td_len) {
3848 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003849 ret = -EINVAL;
3850 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003851 }
3852 }
3853
Andiry Xuc41136b2011-03-22 17:08:14 +08003854 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3855 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3856 usb_amd_quirk_pll_disable();
3857 }
3858 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3859
Andiry Xue1eab2e2011-01-04 16:30:39 -08003860 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3861 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003862 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003863cleanup:
3864 /* Clean up a partially enqueued isoc transfer. */
3865
3866 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003867 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003868
3869 /* Use the first TD as a temporary variable to turn the TDs we've queued
3870 * into No-ops with a software-owned cycle bit. That way the hardware
3871 * won't accidentally start executing bogus TDs when we partially
3872 * overwrite them. td->first_trb and td->start_seg are already set.
3873 */
3874 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3875 /* Every TRB except the first & last will have its cycle bit flipped. */
3876 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3877
3878 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3879 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3880 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3881 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003882 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003883 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3884 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003885}
3886
3887/*
3888 * Check transfer ring to guarantee there is enough room for the urb.
3889 * Update ISO URB start_frame and interval.
3890 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3891 * update the urb->start_frame by now.
3892 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3893 */
3894int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3895 struct urb *urb, int slot_id, unsigned int ep_index)
3896{
3897 struct xhci_virt_device *xdev;
3898 struct xhci_ring *ep_ring;
3899 struct xhci_ep_ctx *ep_ctx;
3900 int start_frame;
3901 int xhci_interval;
3902 int ep_interval;
3903 int num_tds, num_trbs, i;
3904 int ret;
3905
3906 xdev = xhci->devs[slot_id];
3907 ep_ring = xdev->eps[ep_index].ring;
3908 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3909
3910 num_trbs = 0;
3911 num_tds = urb->number_of_packets;
3912 for (i = 0; i < num_tds; i++)
3913 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3914
3915 /* Check the ring to guarantee there is enough room for the whole urb.
3916 * Do not insert any td of the urb to the ring if the check failed.
3917 */
Matt Evans28ccd292011-03-29 13:40:46 +11003918 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003919 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003920 if (ret)
3921 return ret;
3922
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003923 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003924 start_frame &= 0x3fff;
3925
3926 urb->start_frame = start_frame;
3927 if (urb->dev->speed == USB_SPEED_LOW ||
3928 urb->dev->speed == USB_SPEED_FULL)
3929 urb->start_frame >>= 3;
3930
Matt Evans28ccd292011-03-29 13:40:46 +11003931 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003932 ep_interval = urb->interval;
3933 /* Convert to microframes */
3934 if (urb->dev->speed == USB_SPEED_LOW ||
3935 urb->dev->speed == USB_SPEED_FULL)
3936 ep_interval *= 8;
3937 /* FIXME change this to a warning and a suggestion to use the new API
3938 * to set the polling interval (once the API is added).
3939 */
3940 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003941 dev_dbg_ratelimited(&urb->dev->dev,
3942 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3943 ep_interval, ep_interval == 1 ? "" : "s",
3944 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003945 urb->interval = xhci_interval;
3946 /* Convert back to frames for LS/FS devices */
3947 if (urb->dev->speed == USB_SPEED_LOW ||
3948 urb->dev->speed == USB_SPEED_FULL)
3949 urb->interval /= 8;
3950 }
Andiry Xub008df62012-03-05 17:49:34 +08003951 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3952
Dan Carpenter3fc82062012-03-28 10:30:26 +03003953 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003954}
3955
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003956/**** Command Ring Operations ****/
3957
Sarah Sharp913a8a32009-09-04 10:53:13 -07003958/* Generic function for queueing a command TRB on the command ring.
3959 * Check to make sure there's room on the command ring for one command TRB.
3960 * Also check that there's room reserved for commands that must not fail.
3961 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3962 * then only check for the number of reserved spots.
3963 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3964 * because the command event handler may want to resubmit a failed command.
3965 */
3966static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3967 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003968{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003969 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003970 int ret;
3971
Sarah Sharp913a8a32009-09-04 10:53:13 -07003972 if (!command_must_succeed)
3973 reserved_trbs++;
3974
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003975 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003976 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003977 if (ret < 0) {
3978 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003979 if (command_must_succeed)
3980 xhci_err(xhci, "ERR: Reserved TRB counting for "
3981 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003982 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003983 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003984 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3985 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003986 return 0;
3987}
3988
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003989/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003990int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003991{
3992 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003993 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003994}
3995
3996/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003997int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Dan Williams48fc7db2013-12-05 17:07:27 -08003998 u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003999{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004000 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4001 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004002 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4003 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004004}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004005
Sarah Sharp02386342010-05-24 13:25:28 -07004006int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4007 u32 field1, u32 field2, u32 field3, u32 field4)
4008{
4009 return queue_command(xhci, field1, field2, field3, field4, false);
4010}
4011
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004012/* Queue a reset device command TRB */
4013int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4014{
4015 return queue_command(xhci, 0, 0, 0,
4016 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4017 false);
4018}
4019
Sarah Sharpf94e01862009-04-27 19:58:38 -07004020/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004021int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004022 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004023{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004024 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4025 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004026 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4027 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004028}
Sarah Sharpae636742009-04-29 19:02:31 -07004029
Sarah Sharpf2217e82009-08-07 14:04:43 -07004030/* Queue an evaluate context command TRB */
4031int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07004032 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004033{
4034 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4035 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004036 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004037 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004038}
4039
Andiry Xube88fe42010-10-14 07:22:57 -07004040/*
4041 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4042 * activity on an endpoint that is about to be suspended.
4043 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004044int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07004045 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004046{
4047 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4048 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4049 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004050 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004051
4052 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004053 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004054}
4055
4056/* Set Transfer Ring Dequeue Pointer command.
4057 * This should not be used for endpoints that have streams enabled.
4058 */
4059static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004060 unsigned int ep_index, unsigned int stream_id,
4061 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07004062 union xhci_trb *deq_ptr, u32 cycle_state)
4063{
4064 dma_addr_t addr;
4065 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4066 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004067 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07004068 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004069 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07004070
Sarah Sharp23e3be12009-04-29 19:05:20 -07004071 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004072 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004073 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004074 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4075 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004076 return 0;
4077 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004078 ep = &xhci->devs[slot_id]->eps[ep_index];
4079 if ((ep->ep_state & SET_DEQ_PENDING)) {
4080 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4081 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4082 return 0;
4083 }
4084 ep->queued_deq_seg = deq_seg;
4085 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004086 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004087 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004088 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004089}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004090
4091int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4092 unsigned int ep_index)
4093{
4094 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4095 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4096 u32 type = TRB_TYPE(TRB_RESET_EP);
4097
Sarah Sharp913a8a32009-09-04 10:53:13 -07004098 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4099 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004100}