blob: ca38483c9f56ef566518cf55d466965d89d6a5cb [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
147{
148 union xhci_trb *next = ++(ring->dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
152 /* Update the dequeue pointer further if that was a link TRB or we're at
153 * the end of an event ring segment (which doesn't have link TRBS)
154 */
155 while (last_trb(xhci, ring, ring->deq_seg, next)) {
156 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
157 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158 }
159 ring->deq_seg = ring->deq_seg->next;
160 ring->dequeue = ring->deq_seg->trbs;
161 next = ring->dequeue;
162 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700163 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700164}
165
166/*
167 * See Cycle bit rules. SW is the consumer for the event ring only.
168 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
169 *
170 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
171 * chain bit is set), then set the chain bit in all the following link TRBs.
172 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
173 * have their chain bit cleared (so that each Link TRB is a separate TD).
174 *
175 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700176 * set, but other sections talk about dealing with the chain bit set. This was
177 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
178 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700179 *
180 * @more_trbs_coming: Will you enqueue more TRBs before calling
181 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700182 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700183static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu7e393a82011-09-23 14:19:54 -0700184 bool consumer, bool more_trbs_coming, bool isoc)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700185{
186 u32 chain;
187 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700188 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700189
Matt Evans28ccd292011-03-29 13:40:46 +1100190 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191 next = ++(ring->enqueue);
192
193 ring->enq_updates++;
194 /* Update the dequeue pointer further if that was a link TRB or we're at
195 * the end of an event ring segment (which doesn't have link TRBS)
196 */
197 while (last_trb(xhci, ring, ring->enq_seg, next)) {
198 if (!consumer) {
199 if (ring != xhci->event_ring) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700200 /*
201 * If the caller doesn't plan on enqueueing more
202 * TDs before ringing the doorbell, then we
203 * don't want to give the link TRB to the
204 * hardware just yet. We'll give the link TRB
205 * back in prepare_ring() just before we enqueue
206 * the TD at the top of the ring.
207 */
208 if (!chain && !more_trbs_coming)
John Youn6c12db92010-05-10 15:33:00 -0700209 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700210
Andiry Xu7e393a82011-09-23 14:19:54 -0700211 /* If we're not dealing with 0.95 hardware or
212 * isoc rings on AMD 0.96 host,
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700213 * carry over the chain bit of the previous TRB
214 * (which may mean the chain bit is cleared).
215 */
Andiry Xu7e393a82011-09-23 14:19:54 -0700216 if (!(isoc && (xhci->quirks & XHCI_AMD_0x96_HOST))
217 && !xhci_link_trb_quirk(xhci)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100218 next->link.control &=
219 cpu_to_le32(~TRB_CHAIN);
220 next->link.control |=
221 cpu_to_le32(chain);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700222 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700223 /* Give this link TRB to the hardware */
224 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +1100225 next->link.control ^= cpu_to_le32(TRB_CYCLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700226 }
227 /* Toggle the cycle bit after the last ring segment. */
228 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
229 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700230 }
231 }
232 ring->enq_seg = ring->enq_seg->next;
233 ring->enqueue = ring->enq_seg->trbs;
234 next = ring->enqueue;
235 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700236 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700237}
238
239/*
240 * Check to see if there's room to enqueue num_trbs on the ring. See rules
241 * above.
242 * FIXME: this would be simpler and faster if we just kept track of the number
243 * of free TRBs in a ring.
244 */
245static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
246 unsigned int num_trbs)
247{
248 int i;
249 union xhci_trb *enq = ring->enqueue;
250 struct xhci_segment *enq_seg = ring->enq_seg;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700251 struct xhci_segment *cur_seg;
252 unsigned int left_on_ring;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253
John Youn6c12db92010-05-10 15:33:00 -0700254 /* If we are currently pointing to a link TRB, advance the
255 * enqueue pointer before checking for space */
256 while (last_trb(xhci, ring, enq_seg, enq)) {
257 enq_seg = enq_seg->next;
258 enq = enq_seg->trbs;
259 }
260
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261 /* Check if ring is empty */
Sarah Sharp44ebd032010-05-18 16:05:26 -0700262 if (enq == ring->dequeue) {
263 /* Can't use link trbs */
264 left_on_ring = TRBS_PER_SEGMENT - 1;
265 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
266 cur_seg = cur_seg->next)
267 left_on_ring += TRBS_PER_SEGMENT - 1;
268
269 /* Always need one TRB free in the ring. */
270 left_on_ring -= 1;
271 if (num_trbs > left_on_ring) {
272 xhci_warn(xhci, "Not enough room on ring; "
273 "need %u TRBs, %u TRBs left\n",
274 num_trbs, left_on_ring);
275 return 0;
276 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 return 1;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700278 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279 /* Make sure there's an extra empty TRB available */
280 for (i = 0; i <= num_trbs; ++i) {
281 if (enq == ring->dequeue)
282 return 0;
283 enq++;
284 while (last_trb(xhci, ring, enq_seg, enq)) {
285 enq_seg = enq_seg->next;
286 enq = enq_seg->trbs;
287 }
288 }
289 return 1;
290}
291
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700292/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700293void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700294{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d646762010-12-15 14:18:11 -0500296 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700297 /* Flush PCI posted writes */
298 xhci_readl(xhci, &xhci->dba->doorbell[0]);
299}
300
Andiry Xube88fe42010-10-14 07:22:57 -0700301void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700302 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700303 unsigned int ep_index,
304 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700305{
Matt Evans28ccd292011-03-29 13:40:46 +1100306 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500307 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
308 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700309
Sarah Sharpae636742009-04-29 19:02:31 -0700310 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500311 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700312 * We don't want to restart any stream rings if there's a set dequeue
313 * pointer command pending because the device can choose to start any
314 * stream once the endpoint is on the HW schedule.
315 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700316 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500317 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
318 (ep_state & EP_HALTED))
319 return;
320 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
321 /* The CPU has better things to do at this point than wait for a
322 * write-posting flush. It'll get there soon enough.
323 */
Sarah Sharpae636742009-04-29 19:02:31 -0700324}
325
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700326/* Ring the doorbell for any rings with pending URBs */
327static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
328 unsigned int slot_id,
329 unsigned int ep_index)
330{
331 unsigned int stream_id;
332 struct xhci_virt_ep *ep;
333
334 ep = &xhci->devs[slot_id]->eps[ep_index];
335
336 /* A ring has pending URBs if its TD list is not empty */
337 if (!(ep->ep_state & EP_HAS_STREAMS)) {
338 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700339 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700340 return;
341 }
342
343 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
344 stream_id++) {
345 struct xhci_stream_info *stream_info = ep->stream_info;
346 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700347 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
348 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700349 }
350}
351
Sarah Sharpae636742009-04-29 19:02:31 -0700352/*
353 * Find the segment that trb is in. Start searching in start_seg.
354 * If we must move past a segment that has a link TRB with a toggle cycle state
355 * bit set, then we will toggle the value pointed at by cycle_state.
356 */
357static struct xhci_segment *find_trb_seg(
358 struct xhci_segment *start_seg,
359 union xhci_trb *trb, int *cycle_state)
360{
361 struct xhci_segment *cur_seg = start_seg;
362 struct xhci_generic_trb *generic_trb;
363
364 while (cur_seg->trbs > trb ||
365 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
366 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000367 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800368 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700369 cur_seg = cur_seg->next;
370 if (cur_seg == start_seg)
371 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700372 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700373 }
374 return cur_seg;
375}
376
Sarah Sharp021bff92010-07-29 22:12:20 -0700377
378static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
379 unsigned int slot_id, unsigned int ep_index,
380 unsigned int stream_id)
381{
382 struct xhci_virt_ep *ep;
383
384 ep = &xhci->devs[slot_id]->eps[ep_index];
385 /* Common case: no streams */
386 if (!(ep->ep_state & EP_HAS_STREAMS))
387 return ep->ring;
388
389 if (stream_id == 0) {
390 xhci_warn(xhci,
391 "WARN: Slot ID %u, ep index %u has streams, "
392 "but URB has no stream ID.\n",
393 slot_id, ep_index);
394 return NULL;
395 }
396
397 if (stream_id < ep->stream_info->num_streams)
398 return ep->stream_info->stream_rings[stream_id];
399
400 xhci_warn(xhci,
401 "WARN: Slot ID %u, ep index %u has "
402 "stream IDs 1 to %u allocated, "
403 "but stream ID %u is requested.\n",
404 slot_id, ep_index,
405 ep->stream_info->num_streams - 1,
406 stream_id);
407 return NULL;
408}
409
410/* Get the right ring for the given URB.
411 * If the endpoint supports streams, boundary check the URB's stream ID.
412 * If the endpoint doesn't support streams, return the singular endpoint ring.
413 */
414static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
415 struct urb *urb)
416{
417 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
418 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
419}
420
Sarah Sharpae636742009-04-29 19:02:31 -0700421/*
422 * Move the xHC's endpoint ring dequeue pointer past cur_td.
423 * Record the new state of the xHC's endpoint ring dequeue segment,
424 * dequeue pointer, and new consumer cycle state in state.
425 * Update our internal representation of the ring's dequeue pointer.
426 *
427 * We do this in three jumps:
428 * - First we update our new ring state to be the same as when the xHC stopped.
429 * - Then we traverse the ring to find the segment that contains
430 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
431 * any link TRBs with the toggle cycle bit set.
432 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
433 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100434 *
435 * Some of the uses of xhci_generic_trb are grotty, but if they're done
436 * with correct __le32 accesses they should work fine. Only users of this are
437 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700438 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700439void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700440 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700441 unsigned int stream_id, struct xhci_td *cur_td,
442 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700443{
444 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700445 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700446 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700447 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700448 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700449
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700450 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
451 ep_index, stream_id);
452 if (!ep_ring) {
453 xhci_warn(xhci, "WARN can't find new dequeue state "
454 "for invalid stream ID %u.\n",
455 stream_id);
456 return;
457 }
Sarah Sharpae636742009-04-29 19:02:31 -0700458 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700459 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700460 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700461 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700462 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800463 if (!state->new_deq_seg) {
464 WARN_ON(1);
465 return;
466 }
467
Sarah Sharpae636742009-04-29 19:02:31 -0700468 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700469 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700470 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100471 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700472
473 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700474 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700475 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
476 state->new_deq_ptr,
477 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800478 if (!state->new_deq_seg) {
479 WARN_ON(1);
480 return;
481 }
Sarah Sharpae636742009-04-29 19:02:31 -0700482
483 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000484 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
485 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800486 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700487 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
488
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800489 /*
490 * If there is only one segment in a ring, find_trb_seg()'s while loop
491 * will not run, and it will return before it has a chance to see if it
492 * needs to toggle the cycle bit. It can't tell if the stalled transfer
493 * ended just before the link TRB on a one-segment ring, or if the TD
494 * wrapped around the top of the ring, because it doesn't have the TD in
495 * question. Look for the one-segment case where stalled TRB's address
496 * is greater than the new dequeue pointer address.
497 */
498 if (ep_ring->first_seg == ep_ring->first_seg->next &&
499 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
500 state->new_cycle_state ^= 0x1;
501 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
502
Sarah Sharpae636742009-04-29 19:02:31 -0700503 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700504 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
505 state->new_deq_seg);
506 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
507 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
508 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700509}
510
Sarah Sharp522989a2011-07-29 12:44:32 -0700511/* flip_cycle means flip the cycle bit of all but the first and last TRB.
512 * (The last TRB actually points to the ring enqueue pointer, which is not part
513 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
514 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700515static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700516 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700517{
518 struct xhci_segment *cur_seg;
519 union xhci_trb *cur_trb;
520
521 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
522 true;
523 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000524 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700525 /* Unchain any chained Link TRBs, but
526 * leave the pointers intact.
527 */
Matt Evans28ccd292011-03-29 13:40:46 +1100528 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700529 /* Flip the cycle bit (link TRBs can't be the first
530 * or last TRB).
531 */
532 if (flip_cycle)
533 cur_trb->generic.field[3] ^=
534 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700535 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700536 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
537 "in seg %p (0x%llx dma)\n",
538 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700539 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700540 cur_seg,
541 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700542 } else {
543 cur_trb->generic.field[0] = 0;
544 cur_trb->generic.field[1] = 0;
545 cur_trb->generic.field[2] = 0;
546 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100547 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700548 /* Flip the cycle bit except on the first or last TRB */
549 if (flip_cycle && cur_trb != cur_td->first_trb &&
550 cur_trb != cur_td->last_trb)
551 cur_trb->generic.field[3] ^=
552 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100553 cur_trb->generic.field[3] |= cpu_to_le32(
554 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800555 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
556 (unsigned long long)
557 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700558 }
559 if (cur_trb == cur_td->last_trb)
560 break;
561 }
562}
563
564static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700565 unsigned int ep_index, unsigned int stream_id,
566 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700567 union xhci_trb *deq_ptr, u32 cycle_state);
568
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700569void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700570 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700571 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700572 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700574 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
575
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700576 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
577 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
578 deq_state->new_deq_seg,
579 (unsigned long long)deq_state->new_deq_seg->dma,
580 deq_state->new_deq_ptr,
581 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
582 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700583 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700584 deq_state->new_deq_seg,
585 deq_state->new_deq_ptr,
586 (u32) deq_state->new_cycle_state);
587 /* Stop the TD queueing code from ringing the doorbell until
588 * this command completes. The HC won't set the dequeue pointer
589 * if the ring is running, and ringing the doorbell starts the
590 * ring running.
591 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700592 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700593}
594
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700595static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700596 struct xhci_virt_ep *ep)
597{
598 ep->ep_state &= ~EP_HALT_PENDING;
599 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
600 * timer is running on another CPU, we don't decrement stop_cmds_pending
601 * (since we didn't successfully stop the watchdog timer).
602 */
603 if (del_timer(&ep->stop_cmd_timer))
604 ep->stop_cmds_pending--;
605}
606
607/* Must be called with xhci->lock held in interrupt context */
608static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
609 struct xhci_td *cur_td, int status, char *adjective)
610{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700611 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700612 struct urb *urb;
613 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700614
Andiry Xu8e51adc2010-07-22 15:23:31 -0700615 urb = cur_td->urb;
616 urb_priv = urb->hcpriv;
617 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700618 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700619
Andiry Xu8e51adc2010-07-22 15:23:31 -0700620 /* Only giveback urb when this is the last td in urb */
621 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800622 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
623 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
624 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
625 if (xhci->quirks & XHCI_AMD_PLL_FIX)
626 usb_amd_quirk_pll_enable();
627 }
628 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700629 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700630
631 spin_unlock(&xhci->lock);
632 usb_hcd_giveback_urb(hcd, urb, status);
633 xhci_urb_free_priv(xhci, urb_priv);
634 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700635 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700636}
637
Sarah Sharpae636742009-04-29 19:02:31 -0700638/*
639 * When we get a command completion for a Stop Endpoint Command, we need to
640 * unlink any cancelled TDs from the ring. There are two ways to do that:
641 *
642 * 1. If the HW was in the middle of processing the TD that needs to be
643 * cancelled, then we must move the ring's dequeue pointer past the last TRB
644 * in the TD with a Set Dequeue Pointer Command.
645 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
646 * bit cleared) so that the HW will skip over them.
647 */
648static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700649 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700650{
651 unsigned int slot_id;
652 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700653 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700654 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700655 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700656 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700657 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700658 struct xhci_td *last_unlinked_td;
659
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700660 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700661
Andiry Xube88fe42010-10-14 07:22:57 -0700662 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100663 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700664 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100665 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700666 virt_dev = xhci->devs[slot_id];
667 if (virt_dev)
668 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
669 event);
670 else
671 xhci_warn(xhci, "Stop endpoint command "
672 "completion for disabled slot %u\n",
673 slot_id);
674 return;
675 }
676
Sarah Sharpae636742009-04-29 19:02:31 -0700677 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100678 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
679 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700680 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700681
Sarah Sharp678539c2009-10-27 10:55:52 -0700682 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700683 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700684 ep->stopped_td = NULL;
685 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700686 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700687 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700688 }
Sarah Sharpae636742009-04-29 19:02:31 -0700689
690 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
691 * We have the xHCI lock, so nothing can modify this list until we drop
692 * it. We're also in the event handler, so we can't get re-interrupted
693 * if another Stop Endpoint command completes
694 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700695 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700696 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800697 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
698 (unsigned long long)xhci_trb_virt_to_dma(
699 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700700 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
701 if (!ep_ring) {
702 /* This shouldn't happen unless a driver is mucking
703 * with the stream ID after submission. This will
704 * leave the TD on the hardware ring, and the hardware
705 * will try to execute it, and may access a buffer
706 * that has already been freed. In the best case, the
707 * hardware will execute it, and the event handler will
708 * ignore the completion event for that TD, since it was
709 * removed from the td_list for that endpoint. In
710 * short, don't muck with the stream ID after
711 * submission.
712 */
713 xhci_warn(xhci, "WARN Cancelled URB %p "
714 "has invalid stream ID %u.\n",
715 cur_td->urb,
716 cur_td->urb->stream_id);
717 goto remove_finished_td;
718 }
Sarah Sharpae636742009-04-29 19:02:31 -0700719 /*
720 * If we stopped on the TD we need to cancel, then we have to
721 * move the xHC endpoint ring dequeue pointer past this TD.
722 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700723 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700724 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
725 cur_td->urb->stream_id,
726 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700727 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700728 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700729remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700730 /*
731 * The event handler won't see a completion for this TD anymore,
732 * so remove it from the endpoint ring's TD list. Keep it in
733 * the cancelled TD list for URB completion later.
734 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700735 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700736 }
737 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700738 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700739
740 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
741 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700742 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700743 slot_id, ep_index,
744 ep->stopped_td->urb->stream_id,
745 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700746 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700747 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700748 /* Otherwise ring the doorbell(s) to restart queued transfers */
749 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700750 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700751 ep->stopped_td = NULL;
752 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700753
754 /*
755 * Drop the lock and complete the URBs in the cancelled TD list.
756 * New TDs to be cancelled might be added to the end of the list before
757 * we can complete all the URBs for the TDs we already unlinked.
758 * So stop when we've completed the URB for the last TD we unlinked.
759 */
760 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700761 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700762 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700763 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700764
765 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700766 /* Doesn't matter what we pass for status, since the core will
767 * just overwrite it (because the URB has been unlinked).
768 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700769 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700770
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700771 /* Stop processing the cancelled list if the watchdog timer is
772 * running.
773 */
774 if (xhci->xhc_state & XHCI_STATE_DYING)
775 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700776 } while (cur_td != last_unlinked_td);
777
778 /* Return to the event handler with xhci->lock re-acquired */
779}
780
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700781/* Watchdog timer function for when a stop endpoint command fails to complete.
782 * In this case, we assume the host controller is broken or dying or dead. The
783 * host may still be completing some other events, so we have to be careful to
784 * let the event ring handler and the URB dequeueing/enqueueing functions know
785 * through xhci->state.
786 *
787 * The timer may also fire if the host takes a very long time to respond to the
788 * command, and the stop endpoint command completion handler cannot delete the
789 * timer before the timer function is called. Another endpoint cancellation may
790 * sneak in before the timer function can grab the lock, and that may queue
791 * another stop endpoint command and add the timer back. So we cannot use a
792 * simple flag to say whether there is a pending stop endpoint command for a
793 * particular endpoint.
794 *
795 * Instead we use a combination of that flag and a counter for the number of
796 * pending stop endpoint commands. If the timer is the tail end of the last
797 * stop endpoint command, and the endpoint's command is still pending, we assume
798 * the host is dying.
799 */
800void xhci_stop_endpoint_command_watchdog(unsigned long arg)
801{
802 struct xhci_hcd *xhci;
803 struct xhci_virt_ep *ep;
804 struct xhci_virt_ep *temp_ep;
805 struct xhci_ring *ring;
806 struct xhci_td *cur_td;
807 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400808 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700809
810 ep = (struct xhci_virt_ep *) arg;
811 xhci = ep->xhci;
812
Don Zickusf43d6232011-10-20 23:52:14 -0400813 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700814
815 ep->stop_cmds_pending--;
816 if (xhci->xhc_state & XHCI_STATE_DYING) {
817 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
818 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400819 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700820 return;
821 }
822 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
823 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
824 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400825 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700826 return;
827 }
828
829 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
830 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
831 /* Oops, HC is dead or dying or at least not responding to the stop
832 * endpoint command.
833 */
834 xhci->xhc_state |= XHCI_STATE_DYING;
835 /* Disable interrupts from the host controller and start halting it */
836 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400837 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838
839 ret = xhci_halt(xhci);
840
Don Zickusf43d6232011-10-20 23:52:14 -0400841 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700842 if (ret < 0) {
843 /* This is bad; the host is not responding to commands and it's
844 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800845 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700846 * disconnect all device drivers under this host. Those
847 * disconnect() methods will wait for all URBs to be unlinked,
848 * so we must complete them.
849 */
850 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
851 xhci_warn(xhci, "Completing active URBs anyway.\n");
852 /* We could turn all TDs on the rings to no-ops. This won't
853 * help if the host has cached part of the ring, and is slow if
854 * we want to preserve the cycle bit. Skip it and hope the host
855 * doesn't touch the memory.
856 */
857 }
858 for (i = 0; i < MAX_HC_SLOTS; i++) {
859 if (!xhci->devs[i])
860 continue;
861 for (j = 0; j < 31; j++) {
862 temp_ep = &xhci->devs[i]->eps[j];
863 ring = temp_ep->ring;
864 if (!ring)
865 continue;
866 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
867 "ep index %u\n", i, j);
868 while (!list_empty(&ring->td_list)) {
869 cur_td = list_first_entry(&ring->td_list,
870 struct xhci_td,
871 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700872 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700873 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700874 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700875 xhci_giveback_urb_in_irq(xhci, cur_td,
876 -ESHUTDOWN, "killed");
877 }
878 while (!list_empty(&temp_ep->cancelled_td_list)) {
879 cur_td = list_first_entry(
880 &temp_ep->cancelled_td_list,
881 struct xhci_td,
882 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700883 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700884 xhci_giveback_urb_in_irq(xhci, cur_td,
885 -ESHUTDOWN, "killed");
886 }
887 }
888 }
Don Zickusf43d6232011-10-20 23:52:14 -0400889 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700890 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800891 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700892 xhci_dbg(xhci, "xHCI host controller is dead.\n");
893}
894
Sarah Sharpae636742009-04-29 19:02:31 -0700895/*
896 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
897 * we need to clear the set deq pending flag in the endpoint ring state, so that
898 * the TD queueing code can ring the doorbell again. We also need to ring the
899 * endpoint doorbell to restart the ring, but only if there aren't more
900 * cancellations pending.
901 */
902static void handle_set_deq_completion(struct xhci_hcd *xhci,
903 struct xhci_event_cmd *event,
904 union xhci_trb *trb)
905{
906 unsigned int slot_id;
907 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700908 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700909 struct xhci_ring *ep_ring;
910 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700911 struct xhci_ep_ctx *ep_ctx;
912 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700913
Matt Evans28ccd292011-03-29 13:40:46 +1100914 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
915 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
916 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700917 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700918
919 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
920 if (!ep_ring) {
921 xhci_warn(xhci, "WARN Set TR deq ptr command for "
922 "freed stream ID %u\n",
923 stream_id);
924 /* XXX: Harmless??? */
925 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
926 return;
927 }
928
John Yound115b042009-07-27 12:05:15 -0700929 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
930 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700931
Matt Evans28ccd292011-03-29 13:40:46 +1100932 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700933 unsigned int ep_state;
934 unsigned int slot_state;
935
Matt Evans28ccd292011-03-29 13:40:46 +1100936 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700937 case COMP_TRB_ERR:
938 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
939 "of stream ID configuration\n");
940 break;
941 case COMP_CTX_STATE:
942 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
943 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100944 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700945 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100946 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700947 slot_state = GET_SLOT_STATE(slot_state);
948 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
949 slot_state, ep_state);
950 break;
951 case COMP_EBADSLT:
952 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
953 "slot %u was not enabled.\n", slot_id);
954 break;
955 default:
956 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
957 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100958 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700959 break;
960 }
961 /* OK what do we do now? The endpoint state is hosed, and we
962 * should never get to this point if the synchronization between
963 * queueing, and endpoint state are correct. This might happen
964 * if the device gets disconnected after we've finished
965 * cancelling URBs, which might not be an error...
966 */
967 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700968 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100969 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800970 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100971 dev->eps[ep_index].queued_deq_ptr) ==
972 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -0800973 /* Update the ring's dequeue segment and dequeue pointer
974 * to reflect the new position.
975 */
976 ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
977 ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
978 } else {
979 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
980 "Ptr command & xHCI internal state.\n");
981 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
982 dev->eps[ep_index].queued_deq_seg,
983 dev->eps[ep_index].queued_deq_ptr);
984 }
Sarah Sharpae636742009-04-29 19:02:31 -0700985 }
986
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700987 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800988 dev->eps[ep_index].queued_deq_seg = NULL;
989 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700990 /* Restart any rings with pending URBs */
991 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700992}
993
Sarah Sharpa1587d92009-07-27 12:03:15 -0700994static void handle_reset_ep_completion(struct xhci_hcd *xhci,
995 struct xhci_event_cmd *event,
996 union xhci_trb *trb)
997{
998 int slot_id;
999 unsigned int ep_index;
1000
Matt Evans28ccd292011-03-29 13:40:46 +11001001 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1002 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001003 /* This command will only fail if the endpoint wasn't halted,
1004 * but we don't care.
1005 */
1006 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001007 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001008
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001009 /* HW with the reset endpoint quirk needs to have a configure endpoint
1010 * command complete before the endpoint can be used. Queue that here
1011 * because the HW can't handle two commands being queued in a row.
1012 */
1013 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1014 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1015 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001016 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1017 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001018 xhci_ring_cmd_db(xhci);
1019 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001020 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001021 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001022 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001023 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001024}
Sarah Sharpae636742009-04-29 19:02:31 -07001025
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001026/* Check to see if a command in the device's command queue matches this one.
1027 * Signal the completion or free the command, and return 1. Return 0 if the
1028 * completed command isn't at the head of the command list.
1029 */
1030static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1031 struct xhci_virt_device *virt_dev,
1032 struct xhci_event_cmd *event)
1033{
1034 struct xhci_command *command;
1035
1036 if (list_empty(&virt_dev->cmd_list))
1037 return 0;
1038
1039 command = list_entry(virt_dev->cmd_list.next,
1040 struct xhci_command, cmd_list);
1041 if (xhci->cmd_ring->dequeue != command->command_trb)
1042 return 0;
1043
Matt Evans28ccd292011-03-29 13:40:46 +11001044 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001045 list_del(&command->cmd_list);
1046 if (command->completion)
1047 complete(command->completion);
1048 else
1049 xhci_free_command(xhci, command);
1050 return 1;
1051}
1052
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001053static void handle_cmd_completion(struct xhci_hcd *xhci,
1054 struct xhci_event_cmd *event)
1055{
Matt Evans28ccd292011-03-29 13:40:46 +11001056 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001057 u64 cmd_dma;
1058 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001059 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001060 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001061 unsigned int ep_index;
1062 struct xhci_ring *ep_ring;
1063 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001064
Matt Evans28ccd292011-03-29 13:40:46 +11001065 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001066 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001067 xhci->cmd_ring->dequeue);
1068 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1069 if (cmd_dequeue_dma == 0) {
1070 xhci->error_bitmask |= 1 << 4;
1071 return;
1072 }
1073 /* Does the DMA address match our internal dequeue pointer address? */
1074 if (cmd_dma != (u64) cmd_dequeue_dma) {
1075 xhci->error_bitmask |= 1 << 5;
1076 return;
1077 }
Matt Evans28ccd292011-03-29 13:40:46 +11001078 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1079 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001080 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001081 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001082 xhci->slot_id = slot_id;
1083 else
1084 xhci->slot_id = 0;
1085 complete(&xhci->addr_dev);
1086 break;
1087 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001088 if (xhci->devs[slot_id]) {
1089 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1090 /* Delete default control endpoint resources */
1091 xhci_free_device_endpoint_resources(xhci,
1092 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001093 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001094 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001095 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001096 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001097 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001098 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001099 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001100 /*
1101 * Configure endpoint commands can come from the USB core
1102 * configuration or alt setting changes, or because the HW
1103 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001104 * endpoint command or streams were being configured.
1105 * If the command was for a halted endpoint, the xHCI driver
1106 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001107 */
1108 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001109 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001110 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001111 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001112 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001113 * condition may race on this quirky hardware. Not worth
1114 * worrying about, since this is prototype hardware. Not sure
1115 * if this will work for streams, but streams support was
1116 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001117 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001118 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001119 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001120 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1121 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001122 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1123 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1124 if (!(ep_state & EP_HALTED))
1125 goto bandwidth_change;
1126 xhci_dbg(xhci, "Completed config ep cmd - "
1127 "last ep index = %d, state = %d\n",
1128 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001129 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001130 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001131 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001132 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001133 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001134 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001135bandwidth_change:
1136 xhci_dbg(xhci, "Completed config ep cmd\n");
1137 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001138 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001139 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001140 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001141 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001142 virt_dev = xhci->devs[slot_id];
1143 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1144 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001145 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001146 complete(&xhci->devs[slot_id]->cmd_completion);
1147 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001148 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001149 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001150 complete(&xhci->addr_dev);
1151 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001152 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001153 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001154 break;
1155 case TRB_TYPE(TRB_SET_DEQ):
1156 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1157 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001158 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001159 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001160 case TRB_TYPE(TRB_RESET_EP):
1161 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1162 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001163 case TRB_TYPE(TRB_RESET_DEV):
1164 xhci_dbg(xhci, "Completed reset device command.\n");
1165 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001166 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001167 virt_dev = xhci->devs[slot_id];
1168 if (virt_dev)
1169 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1170 else
1171 xhci_warn(xhci, "Reset device command completion "
1172 "for disabled slot %u\n", slot_id);
1173 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001174 case TRB_TYPE(TRB_NEC_GET_FW):
1175 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1176 xhci->error_bitmask |= 1 << 6;
1177 break;
1178 }
1179 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001180 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1181 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001182 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001183 default:
1184 /* Skip over unknown commands on the event ring */
1185 xhci->error_bitmask |= 1 << 6;
1186 break;
1187 }
1188 inc_deq(xhci, xhci->cmd_ring, false);
1189}
1190
Sarah Sharp02386342010-05-24 13:25:28 -07001191static void handle_vendor_event(struct xhci_hcd *xhci,
1192 union xhci_trb *event)
1193{
1194 u32 trb_type;
1195
Matt Evans28ccd292011-03-29 13:40:46 +11001196 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001197 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1198 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1199 handle_cmd_completion(xhci, &event->event_cmd);
1200}
1201
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001202/* @port_id: the one-based port ID from the hardware (indexed from array of all
1203 * port registers -- USB 3.0 and USB 2.0).
1204 *
1205 * Returns a zero-based port number, which is suitable for indexing into each of
1206 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001207 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001208 */
1209static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1210 struct xhci_hcd *xhci, u32 port_id)
1211{
1212 unsigned int i;
1213 unsigned int num_similar_speed_ports = 0;
1214
1215 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1216 * and usb2_ports are 0-based indexes. Count the number of similar
1217 * speed ports, up to 1 port before this port.
1218 */
1219 for (i = 0; i < (port_id - 1); i++) {
1220 u8 port_speed = xhci->port_array[i];
1221
1222 /*
1223 * Skip ports that don't have known speeds, or have duplicate
1224 * Extended Capabilities port speed entries.
1225 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001226 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001227 continue;
1228
1229 /*
1230 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1231 * 1.1 ports are under the USB 2.0 hub. If the port speed
1232 * matches the device speed, it's a similar speed port.
1233 */
1234 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1235 num_similar_speed_ports++;
1236 }
1237 return num_similar_speed_ports;
1238}
1239
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001240static void handle_port_status(struct xhci_hcd *xhci,
1241 union xhci_trb *event)
1242{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001243 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001244 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001245 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001246 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001247 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001248 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001249 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001250 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001251 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001252 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001253
1254 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001255 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001256 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1257 xhci->error_bitmask |= 1 << 8;
1258 }
Matt Evans28ccd292011-03-29 13:40:46 +11001259 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001260 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1261
Sarah Sharp518e8482010-12-15 11:56:29 -08001262 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1263 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001264 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001265 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001266 goto cleanup;
1267 }
1268
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001269 /* Figure out which usb_hcd this port is attached to:
1270 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1271 */
1272 major_revision = xhci->port_array[port_id - 1];
1273 if (major_revision == 0) {
1274 xhci_warn(xhci, "Event for port %u not in "
1275 "Extended Capabilities, ignoring.\n",
1276 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001277 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001278 goto cleanup;
1279 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001280 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001281 xhci_warn(xhci, "Event for port %u duplicated in"
1282 "Extended Capabilities, ignoring.\n",
1283 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001284 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001285 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001286 }
1287
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001288 /*
1289 * Hardware port IDs reported by a Port Status Change Event include USB
1290 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1291 * resume event, but we first need to translate the hardware port ID
1292 * into the index into the ports on the correct split roothub, and the
1293 * correct bus_state structure.
1294 */
1295 /* Find the right roothub. */
1296 hcd = xhci_to_hcd(xhci);
1297 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1298 hcd = xhci->shared_hcd;
1299 bus_state = &xhci->bus_state[hcd_index(hcd)];
1300 if (hcd->speed == HCD_USB3)
1301 port_array = xhci->usb3_ports;
1302 else
1303 port_array = xhci->usb2_ports;
1304 /* Find the faked port hub number */
1305 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1306 port_id);
1307
Sarah Sharp5308a912010-12-01 11:34:59 -08001308 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001309 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001310 xhci_dbg(xhci, "resume root hub\n");
1311 usb_hcd_resume_root_hub(hcd);
1312 }
1313
1314 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1315 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1316
1317 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1318 if (!(temp1 & CMD_RUN)) {
1319 xhci_warn(xhci, "xHC is not running.\n");
1320 goto cleanup;
1321 }
1322
1323 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001324 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1325 xhci_test_and_clear_bit(xhci, port_array,
1326 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001327 xhci_set_link_state(xhci, port_array, faked_port_index,
1328 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001329 /* Need to wait until the next link state change
1330 * indicates the device is actually in U0.
1331 */
1332 bogus_port_status = true;
1333 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001334 } else {
1335 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001336 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001337 msecs_to_jiffies(20);
1338 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001339 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001340 /* Do the rest in GetPortStatus */
1341 }
1342 }
1343
Sarah Sharpd93814c2012-01-24 16:39:02 -08001344 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1345 DEV_SUPERSPEED(temp)) {
1346 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1347 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1348 faked_port_index + 1);
1349 if (slot_id && xhci->devs[slot_id])
1350 xhci_ring_device(xhci, slot_id);
1351 }
1352
Andiry Xu6fd45622011-09-23 14:19:50 -07001353 if (hcd->speed != HCD_USB3)
1354 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1355 PORT_PLC);
1356
Andiry Xu56192532010-10-14 07:23:00 -07001357cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001358 /* Update event ring dequeue pointer before dropping the lock */
1359 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001360
Sarah Sharp386139d2011-03-24 08:02:58 -07001361 /* Don't make the USB core poll the roothub if we got a bad port status
1362 * change event. Besides, at that point we can't tell which roothub
1363 * (USB 2.0 or USB 3.0) to kick.
1364 */
1365 if (bogus_port_status)
1366 return;
1367
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001368 spin_unlock(&xhci->lock);
1369 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001370 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001371 spin_lock(&xhci->lock);
1372}
1373
1374/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001375 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1376 * at end_trb, which may be in another segment. If the suspect DMA address is a
1377 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1378 * returns 0.
1379 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001380struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001381 union xhci_trb *start_trb,
1382 union xhci_trb *end_trb,
1383 dma_addr_t suspect_dma)
1384{
1385 dma_addr_t start_dma;
1386 dma_addr_t end_seg_dma;
1387 dma_addr_t end_trb_dma;
1388 struct xhci_segment *cur_seg;
1389
Sarah Sharp23e3be12009-04-29 19:05:20 -07001390 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001391 cur_seg = start_seg;
1392
1393 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001394 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001395 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001396 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001397 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001398 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001399 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001400 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001401
1402 if (end_trb_dma > 0) {
1403 /* The end TRB is in this segment, so suspect should be here */
1404 if (start_dma <= end_trb_dma) {
1405 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1406 return cur_seg;
1407 } else {
1408 /* Case for one segment with
1409 * a TD wrapped around to the top
1410 */
1411 if ((suspect_dma >= start_dma &&
1412 suspect_dma <= end_seg_dma) ||
1413 (suspect_dma >= cur_seg->dma &&
1414 suspect_dma <= end_trb_dma))
1415 return cur_seg;
1416 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001417 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001418 } else {
1419 /* Might still be somewhere in this segment */
1420 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1421 return cur_seg;
1422 }
1423 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001424 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001425 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001426
Randy Dunlap326b4812010-04-19 08:53:50 -07001427 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001428}
1429
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001430static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1431 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001432 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001433 struct xhci_td *td, union xhci_trb *event_trb)
1434{
1435 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1436 ep->ep_state |= EP_HALTED;
1437 ep->stopped_td = td;
1438 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001439 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001440
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001441 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1442 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001443
1444 ep->stopped_td = NULL;
1445 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001446 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001447
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001448 xhci_ring_cmd_db(xhci);
1449}
1450
1451/* Check if an error has halted the endpoint ring. The class driver will
1452 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1453 * However, a babble and other errors also halt the endpoint ring, and the class
1454 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1455 * Ring Dequeue Pointer command manually.
1456 */
1457static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1458 struct xhci_ep_ctx *ep_ctx,
1459 unsigned int trb_comp_code)
1460{
1461 /* TRB completion codes that may require a manual halt cleanup */
1462 if (trb_comp_code == COMP_TX_ERR ||
1463 trb_comp_code == COMP_BABBLE ||
1464 trb_comp_code == COMP_SPLIT_ERR)
1465 /* The 0.96 spec says a babbling control endpoint
1466 * is not halted. The 0.96 spec says it is. Some HW
1467 * claims to be 0.95 compliant, but it halts the control
1468 * endpoint anyway. Check if a babble halted the
1469 * endpoint.
1470 */
Matt Evansf5960b62011-06-01 10:22:55 +10001471 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1472 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001473 return 1;
1474
1475 return 0;
1476}
1477
Sarah Sharpb45b5062009-12-09 15:59:06 -08001478int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1479{
1480 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1481 /* Vendor defined "informational" completion code,
1482 * treat as not-an-error.
1483 */
1484 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1485 trb_comp_code);
1486 xhci_dbg(xhci, "Treating code as success.\n");
1487 return 1;
1488 }
1489 return 0;
1490}
1491
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001492/*
Andiry Xu4422da62010-07-22 15:22:55 -07001493 * Finish the td processing, remove the td from td list;
1494 * Return 1 if the urb can be given back.
1495 */
1496static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1497 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1498 struct xhci_virt_ep *ep, int *status, bool skip)
1499{
1500 struct xhci_virt_device *xdev;
1501 struct xhci_ring *ep_ring;
1502 unsigned int slot_id;
1503 int ep_index;
1504 struct urb *urb = NULL;
1505 struct xhci_ep_ctx *ep_ctx;
1506 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001507 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001508 u32 trb_comp_code;
1509
Matt Evans28ccd292011-03-29 13:40:46 +11001510 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001511 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001512 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1513 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001514 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001515 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001516
1517 if (skip)
1518 goto td_cleanup;
1519
1520 if (trb_comp_code == COMP_STOP_INVAL ||
1521 trb_comp_code == COMP_STOP) {
1522 /* The Endpoint Stop Command completion will take care of any
1523 * stopped TDs. A stopped TD may be restarted, so don't update
1524 * the ring dequeue pointer or take this TD off any lists yet.
1525 */
1526 ep->stopped_td = td;
1527 ep->stopped_trb = event_trb;
1528 return 0;
1529 } else {
1530 if (trb_comp_code == COMP_STALL) {
1531 /* The transfer is completed from the driver's
1532 * perspective, but we need to issue a set dequeue
1533 * command for this stalled endpoint to move the dequeue
1534 * pointer past the TD. We can't do that here because
1535 * the halt condition must be cleared first. Let the
1536 * USB class driver clear the stall later.
1537 */
1538 ep->stopped_td = td;
1539 ep->stopped_trb = event_trb;
1540 ep->stopped_stream = ep_ring->stream_id;
1541 } else if (xhci_requires_manual_halt_cleanup(xhci,
1542 ep_ctx, trb_comp_code)) {
1543 /* Other types of errors halt the endpoint, but the
1544 * class driver doesn't call usb_reset_endpoint() unless
1545 * the error is -EPIPE. Clear the halted status in the
1546 * xHCI hardware manually.
1547 */
1548 xhci_cleanup_halted_endpoint(xhci,
1549 slot_id, ep_index, ep_ring->stream_id,
1550 td, event_trb);
1551 } else {
1552 /* Update ring dequeue pointer */
1553 while (ep_ring->dequeue != td->last_trb)
1554 inc_deq(xhci, ep_ring, false);
1555 inc_deq(xhci, ep_ring, false);
1556 }
1557
1558td_cleanup:
1559 /* Clean up the endpoint's TD list */
1560 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001561 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001562
1563 /* Do one last check of the actual transfer length.
1564 * If the host controller said we transferred more data than
1565 * the buffer length, urb->actual_length will be a very big
1566 * number (since it's unsigned). Play it safe and say we didn't
1567 * transfer anything.
1568 */
1569 if (urb->actual_length > urb->transfer_buffer_length) {
1570 xhci_warn(xhci, "URB transfer length is wrong, "
1571 "xHC issue? req. len = %u, "
1572 "act. len = %u\n",
1573 urb->transfer_buffer_length,
1574 urb->actual_length);
1575 urb->actual_length = 0;
1576 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1577 *status = -EREMOTEIO;
1578 else
1579 *status = 0;
1580 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001581 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001582 /* Was this TD slated to be cancelled but completed anyway? */
1583 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001584 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001585
Andiry Xu8e51adc2010-07-22 15:23:31 -07001586 urb_priv->td_cnt++;
1587 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001588 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001589 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001590 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1591 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1592 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1593 == 0) {
1594 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1595 usb_amd_quirk_pll_enable();
1596 }
1597 }
1598 }
Andiry Xu4422da62010-07-22 15:22:55 -07001599 }
1600
1601 return ret;
1602}
1603
1604/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001605 * Process control tds, update urb status and actual_length.
1606 */
1607static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1608 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1609 struct xhci_virt_ep *ep, int *status)
1610{
1611 struct xhci_virt_device *xdev;
1612 struct xhci_ring *ep_ring;
1613 unsigned int slot_id;
1614 int ep_index;
1615 struct xhci_ep_ctx *ep_ctx;
1616 u32 trb_comp_code;
1617
Matt Evans28ccd292011-03-29 13:40:46 +11001618 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001619 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001620 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1621 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001622 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001623 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001624
Andiry Xu8af56be2010-07-22 15:23:03 -07001625 switch (trb_comp_code) {
1626 case COMP_SUCCESS:
1627 if (event_trb == ep_ring->dequeue) {
1628 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1629 "without IOC set??\n");
1630 *status = -ESHUTDOWN;
1631 } else if (event_trb != td->last_trb) {
1632 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1633 "without IOC set??\n");
1634 *status = -ESHUTDOWN;
1635 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001636 *status = 0;
1637 }
1638 break;
1639 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001640 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1641 *status = -EREMOTEIO;
1642 else
1643 *status = 0;
1644 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001645 case COMP_STOP_INVAL:
1646 case COMP_STOP:
1647 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001648 default:
1649 if (!xhci_requires_manual_halt_cleanup(xhci,
1650 ep_ctx, trb_comp_code))
1651 break;
1652 xhci_dbg(xhci, "TRB error code %u, "
1653 "halted endpoint index = %u\n",
1654 trb_comp_code, ep_index);
1655 /* else fall through */
1656 case COMP_STALL:
1657 /* Did we transfer part of the data (middle) phase? */
1658 if (event_trb != ep_ring->dequeue &&
1659 event_trb != td->last_trb)
1660 td->urb->actual_length =
1661 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001662 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001663 else
1664 td->urb->actual_length = 0;
1665
1666 xhci_cleanup_halted_endpoint(xhci,
1667 slot_id, ep_index, 0, td, event_trb);
1668 return finish_td(xhci, td, event_trb, event, ep, status, true);
1669 }
1670 /*
1671 * Did we transfer any data, despite the errors that might have
1672 * happened? I.e. did we get past the setup stage?
1673 */
1674 if (event_trb != ep_ring->dequeue) {
1675 /* The event was for the status stage */
1676 if (event_trb == td->last_trb) {
1677 if (td->urb->actual_length != 0) {
1678 /* Don't overwrite a previously set error code
1679 */
1680 if ((*status == -EINPROGRESS || *status == 0) &&
1681 (td->urb->transfer_flags
1682 & URB_SHORT_NOT_OK))
1683 /* Did we already see a short data
1684 * stage? */
1685 *status = -EREMOTEIO;
1686 } else {
1687 td->urb->actual_length =
1688 td->urb->transfer_buffer_length;
1689 }
1690 } else {
1691 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001692 td->urb->actual_length =
1693 td->urb->transfer_buffer_length -
1694 TRB_LEN(le32_to_cpu(event->transfer_len));
1695 xhci_dbg(xhci, "Waiting for status "
1696 "stage event\n");
1697 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001698 }
1699 }
1700
1701 return finish_td(xhci, td, event_trb, event, ep, status, false);
1702}
1703
1704/*
Andiry Xu04e51902010-07-22 15:23:39 -07001705 * Process isochronous tds, update urb packet status and actual_length.
1706 */
1707static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1708 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1709 struct xhci_virt_ep *ep, int *status)
1710{
1711 struct xhci_ring *ep_ring;
1712 struct urb_priv *urb_priv;
1713 int idx;
1714 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001715 union xhci_trb *cur_trb;
1716 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001717 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001718 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001719 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001720
Matt Evans28ccd292011-03-29 13:40:46 +11001721 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1722 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001723 urb_priv = td->urb->hcpriv;
1724 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001725 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001726
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001727 /* handle completion code */
1728 switch (trb_comp_code) {
1729 case COMP_SUCCESS:
1730 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001731 break;
1732 case COMP_SHORT_TX:
1733 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1734 -EREMOTEIO : 0;
1735 break;
1736 case COMP_BW_OVER:
1737 frame->status = -ECOMM;
1738 skip_td = true;
1739 break;
1740 case COMP_BUFF_OVER:
1741 case COMP_BABBLE:
1742 frame->status = -EOVERFLOW;
1743 skip_td = true;
1744 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001745 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001746 case COMP_STALL:
1747 frame->status = -EPROTO;
1748 skip_td = true;
1749 break;
1750 case COMP_STOP:
1751 case COMP_STOP_INVAL:
1752 break;
1753 default:
1754 frame->status = -1;
1755 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001756 }
1757
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001758 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1759 frame->actual_length = frame->length;
1760 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001761 } else {
1762 for (cur_trb = ep_ring->dequeue,
1763 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1764 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001765 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1766 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11001767 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001768 }
Matt Evans28ccd292011-03-29 13:40:46 +11001769 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1770 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001771
1772 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001773 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001774 td->urb->actual_length += len;
1775 }
1776 }
1777
Andiry Xu04e51902010-07-22 15:23:39 -07001778 return finish_td(xhci, td, event_trb, event, ep, status, false);
1779}
1780
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001781static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1782 struct xhci_transfer_event *event,
1783 struct xhci_virt_ep *ep, int *status)
1784{
1785 struct xhci_ring *ep_ring;
1786 struct urb_priv *urb_priv;
1787 struct usb_iso_packet_descriptor *frame;
1788 int idx;
1789
Matt Evansf6975312011-06-01 13:01:01 +10001790 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001791 urb_priv = td->urb->hcpriv;
1792 idx = urb_priv->td_cnt;
1793 frame = &td->urb->iso_frame_desc[idx];
1794
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001795 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001796 frame->status = -EXDEV;
1797
1798 /* calc actual length */
1799 frame->actual_length = 0;
1800
1801 /* Update ring dequeue pointer */
1802 while (ep_ring->dequeue != td->last_trb)
1803 inc_deq(xhci, ep_ring, false);
1804 inc_deq(xhci, ep_ring, false);
1805
1806 return finish_td(xhci, td, NULL, event, ep, status, true);
1807}
1808
Andiry Xu04e51902010-07-22 15:23:39 -07001809/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001810 * Process bulk and interrupt tds, update urb status and actual_length.
1811 */
1812static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1813 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1814 struct xhci_virt_ep *ep, int *status)
1815{
1816 struct xhci_ring *ep_ring;
1817 union xhci_trb *cur_trb;
1818 struct xhci_segment *cur_seg;
1819 u32 trb_comp_code;
1820
Matt Evans28ccd292011-03-29 13:40:46 +11001821 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1822 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001823
1824 switch (trb_comp_code) {
1825 case COMP_SUCCESS:
1826 /* Double check that the HW transferred everything. */
1827 if (event_trb != td->last_trb) {
1828 xhci_warn(xhci, "WARN Successful completion "
1829 "on short TX\n");
1830 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1831 *status = -EREMOTEIO;
1832 else
1833 *status = 0;
1834 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001835 *status = 0;
1836 }
1837 break;
1838 case COMP_SHORT_TX:
1839 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1840 *status = -EREMOTEIO;
1841 else
1842 *status = 0;
1843 break;
1844 default:
1845 /* Others already handled above */
1846 break;
1847 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001848 if (trb_comp_code == COMP_SHORT_TX)
1849 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1850 "%d bytes untransferred\n",
1851 td->urb->ep->desc.bEndpointAddress,
1852 td->urb->transfer_buffer_length,
1853 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001854 /* Fast path - was this the last TRB in the TD for this URB? */
1855 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001856 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001857 td->urb->actual_length =
1858 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001859 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001860 if (td->urb->transfer_buffer_length <
1861 td->urb->actual_length) {
1862 xhci_warn(xhci, "HC gave bad length "
1863 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001864 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001865 td->urb->actual_length = 0;
1866 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1867 *status = -EREMOTEIO;
1868 else
1869 *status = 0;
1870 }
1871 /* Don't overwrite a previously set error code */
1872 if (*status == -EINPROGRESS) {
1873 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1874 *status = -EREMOTEIO;
1875 else
1876 *status = 0;
1877 }
1878 } else {
1879 td->urb->actual_length =
1880 td->urb->transfer_buffer_length;
1881 /* Ignore a short packet completion if the
1882 * untransferred length was zero.
1883 */
1884 if (*status == -EREMOTEIO)
1885 *status = 0;
1886 }
1887 } else {
1888 /* Slow path - walk the list, starting from the dequeue
1889 * pointer, to get the actual length transferred.
1890 */
1891 td->urb->actual_length = 0;
1892 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1893 cur_trb != event_trb;
1894 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001895 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1896 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07001897 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001898 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001899 }
1900 /* If the ring didn't stop on a Link or No-op TRB, add
1901 * in the actual bytes transferred from the Normal TRB
1902 */
1903 if (trb_comp_code != COMP_STOP_INVAL)
1904 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001905 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1906 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001907 }
1908
1909 return finish_td(xhci, td, event_trb, event, ep, status, false);
1910}
1911
1912/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001913 * If this function returns an error condition, it means it got a Transfer
1914 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1915 * At this point, the host controller is probably hosed and should be reset.
1916 */
1917static int handle_tx_event(struct xhci_hcd *xhci,
1918 struct xhci_transfer_event *event)
1919{
1920 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001921 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001922 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001923 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001924 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001925 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001926 dma_addr_t event_dma;
1927 struct xhci_segment *event_seg;
1928 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001929 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001930 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001931 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001932 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001933 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001934 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001935 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001936 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001937
Matt Evans28ccd292011-03-29 13:40:46 +11001938 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07001939 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001940 if (!xdev) {
1941 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08001942 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08001943 (unsigned long long) xhci_trb_virt_to_dma(
1944 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08001945 xhci->event_ring->dequeue),
1946 lower_32_bits(le64_to_cpu(event->buffer)),
1947 upper_32_bits(le64_to_cpu(event->buffer)),
1948 le32_to_cpu(event->transfer_len),
1949 le32_to_cpu(event->flags));
1950 xhci_dbg(xhci, "Event ring:\n");
1951 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001952 return -ENODEV;
1953 }
1954
1955 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11001956 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001957 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11001958 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07001959 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07001960 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11001961 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
1962 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001963 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1964 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08001965 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08001966 (unsigned long long) xhci_trb_virt_to_dma(
1967 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08001968 xhci->event_ring->dequeue),
1969 lower_32_bits(le64_to_cpu(event->buffer)),
1970 upper_32_bits(le64_to_cpu(event->buffer)),
1971 le32_to_cpu(event->transfer_len),
1972 le32_to_cpu(event->flags));
1973 xhci_dbg(xhci, "Event ring:\n");
1974 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001975 return -ENODEV;
1976 }
1977
Andiry Xuc2d7b492011-09-19 16:05:12 -07001978 /* Count current td numbers if ep->skip is set */
1979 if (ep->skip) {
1980 list_for_each(tmp, &ep_ring->td_list)
1981 td_num++;
1982 }
1983
Matt Evans28ccd292011-03-29 13:40:46 +11001984 event_dma = le64_to_cpu(event->buffer);
1985 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07001986 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001987 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07001988 /* Skip codes that require special handling depending on
1989 * transfer type
1990 */
1991 case COMP_SUCCESS:
1992 case COMP_SHORT_TX:
1993 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001994 case COMP_STOP:
1995 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1996 break;
1997 case COMP_STOP_INVAL:
1998 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1999 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002000 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002001 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002002 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002003 status = -EPIPE;
2004 break;
2005 case COMP_TRB_ERR:
2006 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2007 status = -EILSEQ;
2008 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002009 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002010 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002011 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002012 status = -EPROTO;
2013 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002014 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002015 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002016 status = -EOVERFLOW;
2017 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002018 case COMP_DB_ERR:
2019 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2020 status = -ENOSR;
2021 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002022 case COMP_BW_OVER:
2023 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2024 break;
2025 case COMP_BUFF_OVER:
2026 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2027 break;
2028 case COMP_UNDERRUN:
2029 /*
2030 * When the Isoch ring is empty, the xHC will generate
2031 * a Ring Overrun Event for IN Isoch endpoint or Ring
2032 * Underrun Event for OUT Isoch endpoint.
2033 */
2034 xhci_dbg(xhci, "underrun event on endpoint\n");
2035 if (!list_empty(&ep_ring->td_list))
2036 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2037 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002038 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2039 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002040 goto cleanup;
2041 case COMP_OVERRUN:
2042 xhci_dbg(xhci, "overrun event on endpoint\n");
2043 if (!list_empty(&ep_ring->td_list))
2044 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2045 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002046 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2047 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002048 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002049 case COMP_DEV_ERR:
2050 xhci_warn(xhci, "WARN: detect an incompatible device");
2051 status = -EPROTO;
2052 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002053 case COMP_MISSED_INT:
2054 /*
2055 * When encounter missed service error, one or more isoc tds
2056 * may be missed by xHC.
2057 * Set skip flag of the ep_ring; Complete the missed tds as
2058 * short transfer when process the ep_ring next time.
2059 */
2060 ep->skip = true;
2061 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2062 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002063 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002064 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002065 status = 0;
2066 break;
2067 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002068 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2069 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002070 goto cleanup;
2071 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002072
Andiry Xud18240d2010-07-22 15:23:25 -07002073 do {
2074 /* This TRB should be in the TD at the head of this ring's
2075 * TD list.
2076 */
2077 if (list_empty(&ep_ring->td_list)) {
2078 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2079 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002080 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2081 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002082 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10002083 (le32_to_cpu(event->flags) &
2084 TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002085 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2086 if (ep->skip) {
2087 ep->skip = false;
2088 xhci_dbg(xhci, "td_list is empty while skip "
2089 "flag set. Clear skip flag.\n");
2090 }
2091 ret = 0;
2092 goto cleanup;
2093 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002094
Andiry Xuc2d7b492011-09-19 16:05:12 -07002095 /* We've skipped all the TDs on the ep ring when ep->skip set */
2096 if (ep->skip && td_num == 0) {
2097 ep->skip = false;
2098 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2099 "Clear skip flag.\n");
2100 ret = 0;
2101 goto cleanup;
2102 }
2103
Andiry Xud18240d2010-07-22 15:23:25 -07002104 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002105 if (ep->skip)
2106 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002107
Andiry Xud18240d2010-07-22 15:23:25 -07002108 /* Is this a TRB in the currently executing TD? */
2109 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2110 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002111
2112 /*
2113 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2114 * is not in the current TD pointed by ep_ring->dequeue because
2115 * that the hardware dequeue pointer still at the previous TRB
2116 * of the current TD. The previous TRB maybe a Link TD or the
2117 * last TRB of the previous TD. The command completion handle
2118 * will take care the rest.
2119 */
2120 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2121 ret = 0;
2122 goto cleanup;
2123 }
2124
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002125 if (!event_seg) {
2126 if (!ep->skip ||
2127 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002128 /* Some host controllers give a spurious
2129 * successful event after a short transfer.
2130 * Ignore it.
2131 */
2132 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2133 ep_ring->last_td_was_short) {
2134 ep_ring->last_td_was_short = false;
2135 ret = 0;
2136 goto cleanup;
2137 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002138 /* HC is busted, give up! */
2139 xhci_err(xhci,
2140 "ERROR Transfer event TRB DMA ptr not "
2141 "part of current TD\n");
2142 return -ESHUTDOWN;
2143 }
2144
2145 ret = skip_isoc_td(xhci, td, event, ep, &status);
2146 goto cleanup;
2147 }
Sarah Sharpad808332011-05-25 10:43:56 -07002148 if (trb_comp_code == COMP_SHORT_TX)
2149 ep_ring->last_td_was_short = true;
2150 else
2151 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002152
2153 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002154 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2155 ep->skip = false;
2156 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002157
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002158 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2159 sizeof(*event_trb)];
2160 /*
2161 * No-op TRB should not trigger interrupts.
2162 * If event_trb is a no-op TRB, it means the
2163 * corresponding TD has been cancelled. Just ignore
2164 * the TD.
2165 */
Matt Evansf5960b62011-06-01 10:22:55 +10002166 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002167 xhci_dbg(xhci,
2168 "event_trb is a no-op TRB. Skip it\n");
2169 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002170 }
2171
2172 /* Now update the urb's actual_length and give back to
2173 * the core
2174 */
2175 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2176 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2177 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002178 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2179 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2180 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002181 else
2182 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2183 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002184
2185cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002186 /*
2187 * Do not update event ring dequeue pointer if ep->skip is set.
2188 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002189 */
Andiry Xud18240d2010-07-22 15:23:25 -07002190 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2191 inc_deq(xhci, xhci->event_ring, true);
Andiry Xud18240d2010-07-22 15:23:25 -07002192 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002193
Andiry Xud18240d2010-07-22 15:23:25 -07002194 if (ret) {
2195 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002196 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002197 /* Leave the TD around for the reset endpoint function
2198 * to use(but only if it's not a control endpoint,
2199 * since we already queued the Set TR dequeue pointer
2200 * command for stalled control endpoints).
2201 */
2202 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2203 (trb_comp_code != COMP_STALL &&
2204 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002205 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002206
Sarah Sharp214f76f2010-10-26 11:22:02 -07002207 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002208 if ((urb->actual_length != urb->transfer_buffer_length &&
2209 (urb->transfer_flags &
2210 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002211 (status != 0 &&
2212 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002213 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2214 "expected = %x, status = %d\n",
2215 urb, urb->actual_length,
2216 urb->transfer_buffer_length,
2217 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002218 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002219 /* EHCI, UHCI, and OHCI always unconditionally set the
2220 * urb->status of an isochronous endpoint to 0.
2221 */
2222 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2223 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002224 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002225 spin_lock(&xhci->lock);
2226 }
2227
2228 /*
2229 * If ep->skip is set, it means there are missed tds on the
2230 * endpoint ring need to take care of.
2231 * Process them as short transfer until reach the td pointed by
2232 * the event.
2233 */
2234 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2235
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002236 return 0;
2237}
2238
2239/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002240 * This function handles all OS-owned events on the event ring. It may drop
2241 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002242 * Returns >0 for "possibly more events to process" (caller should call again),
2243 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002244 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002245static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002246{
2247 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002248 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002249 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002250
2251 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2252 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002253 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002254 }
2255
2256 event = xhci->event_ring->dequeue;
2257 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002258 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2259 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002260 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002261 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002262 }
2263
Matt Evans92a3da42011-03-29 13:40:51 +11002264 /*
2265 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2266 * speculative reads of the event's flags/data below.
2267 */
2268 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002269 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002270 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002271 case TRB_TYPE(TRB_COMPLETION):
2272 handle_cmd_completion(xhci, &event->event_cmd);
2273 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002274 case TRB_TYPE(TRB_PORT_STATUS):
2275 handle_port_status(xhci, event);
2276 update_ptrs = 0;
2277 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002278 case TRB_TYPE(TRB_TRANSFER):
2279 ret = handle_tx_event(xhci, &event->trans_event);
2280 if (ret < 0)
2281 xhci->error_bitmask |= 1 << 9;
2282 else
2283 update_ptrs = 0;
2284 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002285 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002286 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2287 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002288 handle_vendor_event(xhci, event);
2289 else
2290 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002291 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002292 /* Any of the above functions may drop and re-acquire the lock, so check
2293 * to make sure a watchdog timer didn't mark the host as non-responsive.
2294 */
2295 if (xhci->xhc_state & XHCI_STATE_DYING) {
2296 xhci_dbg(xhci, "xHCI host dying, returning from "
2297 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002298 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002299 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002300
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002301 if (update_ptrs)
2302 /* Update SW event ring dequeue pointer */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002303 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002304
Matt Evans9dee9a22011-03-29 13:41:02 +11002305 /* Are there more items on the event ring? Caller will call us again to
2306 * check.
2307 */
2308 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002309}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002310
2311/*
2312 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2313 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2314 * indicators of an event TRB error, but we check the status *first* to be safe.
2315 */
2316irqreturn_t xhci_irq(struct usb_hcd *hcd)
2317{
2318 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002319 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002320 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002321 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002322 union xhci_trb *event_ring_deq;
2323 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002324
2325 spin_lock(&xhci->lock);
2326 trb = xhci->event_ring->dequeue;
2327 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002328 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002329 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002330 goto hw_died;
2331
Sarah Sharpc21599a2010-07-29 22:13:00 -07002332 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002333 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002334 return IRQ_NONE;
2335 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002336 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002337 xhci_warn(xhci, "WARNING: Host System Error\n");
2338 xhci_halt(xhci);
2339hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002340 spin_unlock(&xhci->lock);
2341 return -ESHUTDOWN;
2342 }
2343
Sarah Sharpbda53142010-07-29 22:12:38 -07002344 /*
2345 * Clear the op reg interrupt status first,
2346 * so we can receive interrupts from other MSI-X interrupters.
2347 * Write 1 to clear the interrupt status.
2348 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002349 status |= STS_EINT;
2350 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002351 /* FIXME when MSI-X is supported and there are multiple vectors */
2352 /* Clear the MSI-X event interrupt status */
2353
Sarah Sharpc21599a2010-07-29 22:13:00 -07002354 if (hcd->irq != -1) {
2355 u32 irq_pending;
2356 /* Acknowledge the PCI interrupt */
2357 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2358 irq_pending |= 0x3;
2359 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2360 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002361
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002362 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002363 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2364 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002365 /* Clear the event handler busy flag (RW1C);
2366 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002367 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002368 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2369 xhci_write_64(xhci, temp_64 | ERST_EHB,
2370 &xhci->ir_set->erst_dequeue);
2371 spin_unlock(&xhci->lock);
2372
2373 return IRQ_HANDLED;
2374 }
2375
2376 event_ring_deq = xhci->event_ring->dequeue;
2377 /* FIXME this should be a delayed service routine
2378 * that clears the EHB.
2379 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002380 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002381
2382 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2383 /* If necessary, update the HW's version of the event ring deq ptr. */
2384 if (event_ring_deq != xhci->event_ring->dequeue) {
2385 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2386 xhci->event_ring->dequeue);
2387 if (deq == 0)
2388 xhci_warn(xhci, "WARN something wrong with SW event "
2389 "ring dequeue ptr.\n");
2390 /* Update HC event ring dequeue pointer */
2391 temp_64 &= ERST_PTR_MASK;
2392 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2393 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002394
2395 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002396 temp_64 |= ERST_EHB;
2397 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2398
Sarah Sharp9032cd52010-07-29 22:12:29 -07002399 spin_unlock(&xhci->lock);
2400
2401 return IRQ_HANDLED;
2402}
2403
2404irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2405{
Alan Stern968b8222011-11-03 12:03:38 -04002406 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002407}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002408
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002409/**** Endpoint Ring Operations ****/
2410
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002411/*
2412 * Generic function for queueing a TRB on a ring.
2413 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002414 *
2415 * @more_trbs_coming: Will you enqueue more TRBs before calling
2416 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002417 */
2418static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu7e393a82011-09-23 14:19:54 -07002419 bool consumer, bool more_trbs_coming, bool isoc,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002420 u32 field1, u32 field2, u32 field3, u32 field4)
2421{
2422 struct xhci_generic_trb *trb;
2423
2424 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002425 trb->field[0] = cpu_to_le32(field1);
2426 trb->field[1] = cpu_to_le32(field2);
2427 trb->field[2] = cpu_to_le32(field3);
2428 trb->field[3] = cpu_to_le32(field4);
Andiry Xu7e393a82011-09-23 14:19:54 -07002429 inc_enq(xhci, ring, consumer, more_trbs_coming, isoc);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002430}
2431
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002432/*
2433 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2434 * FIXME allocate segments if the ring is full.
2435 */
2436static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu7e393a82011-09-23 14:19:54 -07002437 u32 ep_state, unsigned int num_trbs, bool isoc, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002438{
2439 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002440 switch (ep_state) {
2441 case EP_STATE_DISABLED:
2442 /*
2443 * USB core changed config/interfaces without notifying us,
2444 * or hardware is reporting the wrong state.
2445 */
2446 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2447 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002448 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002449 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002450 /* FIXME event handling code for error needs to clear it */
2451 /* XXX not sure if this should be -ENOENT or not */
2452 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002453 case EP_STATE_HALTED:
2454 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002455 case EP_STATE_STOPPED:
2456 case EP_STATE_RUNNING:
2457 break;
2458 default:
2459 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2460 /*
2461 * FIXME issue Configure Endpoint command to try to get the HC
2462 * back into a known state.
2463 */
2464 return -EINVAL;
2465 }
2466 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2467 /* FIXME allocate more room */
2468 xhci_err(xhci, "ERROR no room on ep ring\n");
2469 return -ENOMEM;
2470 }
John Youn6c12db92010-05-10 15:33:00 -07002471
2472 if (enqueue_is_link_trb(ep_ring)) {
2473 struct xhci_ring *ring = ep_ring;
2474 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002475
John Youn6c12db92010-05-10 15:33:00 -07002476 next = ring->enqueue;
2477
2478 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002479 /* If we're not dealing with 0.95 hardware or isoc rings
2480 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002481 */
Andiry Xu7e393a82011-09-23 14:19:54 -07002482 if (!xhci_link_trb_quirk(xhci) && !(isoc &&
2483 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002484 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002485 else
Matt Evans28ccd292011-03-29 13:40:46 +11002486 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002487
2488 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002489 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002490
2491 /* Toggle the cycle bit after the last ring segment. */
2492 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2493 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002494 }
2495 ring->enq_seg = ring->enq_seg->next;
2496 ring->enqueue = ring->enq_seg->trbs;
2497 next = ring->enqueue;
2498 }
2499 }
2500
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002501 return 0;
2502}
2503
Sarah Sharp23e3be12009-04-29 19:05:20 -07002504static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002505 struct xhci_virt_device *xdev,
2506 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002507 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002508 unsigned int num_trbs,
2509 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002510 unsigned int td_index,
Andiry Xu7e393a82011-09-23 14:19:54 -07002511 bool isoc,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002512 gfp_t mem_flags)
2513{
2514 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002515 struct urb_priv *urb_priv;
2516 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002517 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002518 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002519
2520 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2521 if (!ep_ring) {
2522 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2523 stream_id);
2524 return -EINVAL;
2525 }
2526
2527 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002528 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu7e393a82011-09-23 14:19:54 -07002529 num_trbs, isoc, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002530 if (ret)
2531 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002532
Andiry Xu8e51adc2010-07-22 15:23:31 -07002533 urb_priv = urb->hcpriv;
2534 td = urb_priv->td[td_index];
2535
2536 INIT_LIST_HEAD(&td->td_list);
2537 INIT_LIST_HEAD(&td->cancelled_td_list);
2538
2539 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002540 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002541 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002542 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002543 }
2544
Andiry Xu8e51adc2010-07-22 15:23:31 -07002545 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002546 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002547 list_add_tail(&td->td_list, &ep_ring->td_list);
2548 td->start_seg = ep_ring->enq_seg;
2549 td->first_trb = ep_ring->enqueue;
2550
2551 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002552
2553 return 0;
2554}
2555
Sarah Sharp23e3be12009-04-29 19:05:20 -07002556static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002557{
2558 int num_sgs, num_trbs, running_total, temp, i;
2559 struct scatterlist *sg;
2560
2561 sg = NULL;
Clemens Ladischbc677d5b2011-12-03 23:41:31 +01002562 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002563 temp = urb->transfer_buffer_length;
2564
Sarah Sharp8a96c052009-04-27 19:59:19 -07002565 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002566 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002567 unsigned int len = sg_dma_len(sg);
2568
2569 /* Scatter gather list entries may cross 64KB boundaries */
2570 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002571 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002572 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002573 if (running_total != 0)
2574 num_trbs++;
2575
2576 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002577 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002578 num_trbs++;
2579 running_total += TRB_MAX_BUFF_SIZE;
2580 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002581 len = min_t(int, len, temp);
2582 temp -= len;
2583 if (temp == 0)
2584 break;
2585 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002586 return num_trbs;
2587}
2588
Sarah Sharp23e3be12009-04-29 19:05:20 -07002589static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002590{
2591 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002592 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002593 "TRBs, %d left\n", __func__,
2594 urb->ep->desc.bEndpointAddress, num_trbs);
2595 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002596 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002597 "queued %#x (%d), asked for %#x (%d)\n",
2598 __func__,
2599 urb->ep->desc.bEndpointAddress,
2600 running_total, running_total,
2601 urb->transfer_buffer_length,
2602 urb->transfer_buffer_length);
2603}
2604
Sarah Sharp23e3be12009-04-29 19:05:20 -07002605static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002606 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002607 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002608{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002609 /*
2610 * Pass all the TRBs to the hardware at once and make sure this write
2611 * isn't reordered.
2612 */
2613 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002614 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002615 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002616 else
Matt Evans28ccd292011-03-29 13:40:46 +11002617 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002618 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002619}
2620
Sarah Sharp624defa2009-09-02 12:14:28 -07002621/*
2622 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2623 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2624 * (comprised of sg list entries) can take several service intervals to
2625 * transmit.
2626 */
2627int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2628 struct urb *urb, int slot_id, unsigned int ep_index)
2629{
2630 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2631 xhci->devs[slot_id]->out_ctx, ep_index);
2632 int xhci_interval;
2633 int ep_interval;
2634
Matt Evans28ccd292011-03-29 13:40:46 +11002635 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002636 ep_interval = urb->interval;
2637 /* Convert to microframes */
2638 if (urb->dev->speed == USB_SPEED_LOW ||
2639 urb->dev->speed == USB_SPEED_FULL)
2640 ep_interval *= 8;
2641 /* FIXME change this to a warning and a suggestion to use the new API
2642 * to set the polling interval (once the API is added).
2643 */
2644 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002645 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002646 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2647 " (%d microframe%s) than xHCI "
2648 "(%d microframe%s)\n",
2649 ep_interval,
2650 ep_interval == 1 ? "" : "s",
2651 xhci_interval,
2652 xhci_interval == 1 ? "" : "s");
2653 urb->interval = xhci_interval;
2654 /* Convert back to frames for LS/FS devices */
2655 if (urb->dev->speed == USB_SPEED_LOW ||
2656 urb->dev->speed == USB_SPEED_FULL)
2657 urb->interval /= 8;
2658 }
2659 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2660}
2661
Sarah Sharp04dd9502009-11-11 10:28:30 -08002662/*
2663 * The TD size is the number of bytes remaining in the TD (including this TRB),
2664 * right shifted by 10.
2665 * It must fit in bits 21:17, so it can't be bigger than 31.
2666 */
2667static u32 xhci_td_remainder(unsigned int remainder)
2668{
2669 u32 max = (1 << (21 - 17 + 1)) - 1;
2670
2671 if ((remainder >> 10) >= max)
2672 return max << 17;
2673 else
2674 return (remainder >> 10) << 17;
2675}
2676
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002677/*
2678 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2679 * the TD (*not* including this TRB).
2680 *
2681 * Total TD packet count = total_packet_count =
2682 * roundup(TD size in bytes / wMaxPacketSize)
2683 *
2684 * Packets transferred up to and including this TRB = packets_transferred =
2685 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2686 *
2687 * TD size = total_packet_count - packets_transferred
2688 *
2689 * It must fit in bits 21:17, so it can't be bigger than 31.
2690 */
2691
2692static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2693 unsigned int total_packet_count, struct urb *urb)
2694{
2695 int packets_transferred;
2696
Sarah Sharp48df4a62011-08-12 10:23:01 -07002697 /* One TRB with a zero-length data packet. */
2698 if (running_total == 0 && trb_buff_len == 0)
2699 return 0;
2700
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002701 /* All the TRB queueing functions don't count the current TRB in
2702 * running_total.
2703 */
2704 packets_transferred = (running_total + trb_buff_len) /
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002705 usb_endpoint_maxp(&urb->ep->desc);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002706
2707 return xhci_td_remainder(total_packet_count - packets_transferred);
2708}
2709
Sarah Sharp23e3be12009-04-29 19:05:20 -07002710static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002711 struct urb *urb, int slot_id, unsigned int ep_index)
2712{
2713 struct xhci_ring *ep_ring;
2714 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002715 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002716 struct xhci_td *td;
2717 struct scatterlist *sg;
2718 int num_sgs;
2719 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002720 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002721 bool first_trb;
2722 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002723 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002724
2725 struct xhci_generic_trb *start_trb;
2726 int start_cycle;
2727
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002728 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2729 if (!ep_ring)
2730 return -EINVAL;
2731
Sarah Sharp8a96c052009-04-27 19:59:19 -07002732 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d5b2011-12-03 23:41:31 +01002733 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002734 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002735 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002736
Sarah Sharp23e3be12009-04-29 19:05:20 -07002737 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002738 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07002739 num_trbs, urb, 0, false, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002740 if (trb_buff_len < 0)
2741 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002742
2743 urb_priv = urb->hcpriv;
2744 td = urb_priv->td[0];
2745
Sarah Sharp8a96c052009-04-27 19:59:19 -07002746 /*
2747 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2748 * until we've finished creating all the other TRBs. The ring's cycle
2749 * state may change as we enqueue the other TRBs, so save it too.
2750 */
2751 start_trb = &ep_ring->enqueue->generic;
2752 start_cycle = ep_ring->cycle_state;
2753
2754 running_total = 0;
2755 /*
2756 * How much data is in the first TRB?
2757 *
2758 * There are three forces at work for TRB buffer pointers and lengths:
2759 * 1. We don't want to walk off the end of this sg-list entry buffer.
2760 * 2. The transfer length that the driver requested may be smaller than
2761 * the amount of memory allocated for this scatter-gather list.
2762 * 3. TRBs buffers can't cross 64KB boundaries.
2763 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002764 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002765 addr = (u64) sg_dma_address(sg);
2766 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002767 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002768 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2769 if (trb_buff_len > urb->transfer_buffer_length)
2770 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002771
2772 first_trb = true;
2773 /* Queue the first TRB, even if it's zero-length */
2774 do {
2775 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002776 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002777 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002778
2779 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002780 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002781 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002782 if (start_cycle == 0)
2783 field |= 0x1;
2784 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002785 field |= ep_ring->cycle_state;
2786
2787 /* Chain all the TRBs together; clear the chain bit in the last
2788 * TRB to indicate it's the last TRB in the chain.
2789 */
2790 if (num_trbs > 1) {
2791 field |= TRB_CHAIN;
2792 } else {
2793 /* FIXME - add check for ZERO_PACKET flag before this */
2794 td->last_trb = ep_ring->enqueue;
2795 field |= TRB_IOC;
2796 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002797
2798 /* Only set interrupt on short packet for IN endpoints */
2799 if (usb_urb_dir_in(urb))
2800 field |= TRB_ISP;
2801
Sarah Sharp8a96c052009-04-27 19:59:19 -07002802 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002803 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002804 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2805 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2806 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2807 (unsigned int) addr + trb_buff_len);
2808 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002809
2810 /* Set the TRB length, TD size, and interrupter fields. */
2811 if (xhci->hci_version < 0x100) {
2812 remainder = xhci_td_remainder(
2813 urb->transfer_buffer_length -
2814 running_total);
2815 } else {
2816 remainder = xhci_v1_0_td_remainder(running_total,
2817 trb_buff_len, total_packet_count, urb);
2818 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002819 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002820 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002821 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002822
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002823 if (num_trbs > 1)
2824 more_trbs_coming = true;
2825 else
2826 more_trbs_coming = false;
Andiry Xu7e393a82011-09-23 14:19:54 -07002827 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002828 lower_32_bits(addr),
2829 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002830 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002831 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002832 --num_trbs;
2833 running_total += trb_buff_len;
2834
2835 /* Calculate length for next transfer --
2836 * Are we done queueing all the TRBs for this sg entry?
2837 */
2838 this_sg_len -= trb_buff_len;
2839 if (this_sg_len == 0) {
2840 --num_sgs;
2841 if (num_sgs == 0)
2842 break;
2843 sg = sg_next(sg);
2844 addr = (u64) sg_dma_address(sg);
2845 this_sg_len = sg_dma_len(sg);
2846 } else {
2847 addr += trb_buff_len;
2848 }
2849
2850 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002851 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002852 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2853 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2854 trb_buff_len =
2855 urb->transfer_buffer_length - running_total;
2856 } while (running_total < urb->transfer_buffer_length);
2857
2858 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002859 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002860 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002861 return 0;
2862}
2863
Sarah Sharpb10de142009-04-27 19:58:50 -07002864/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002865int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002866 struct urb *urb, int slot_id, unsigned int ep_index)
2867{
2868 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002869 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002870 struct xhci_td *td;
2871 int num_trbs;
2872 struct xhci_generic_trb *start_trb;
2873 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002874 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002875 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002876 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002877
2878 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002879 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002880 u64 addr;
2881
Alan Sternff9c8952010-04-02 13:27:28 -04002882 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002883 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2884
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002885 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2886 if (!ep_ring)
2887 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002888
2889 num_trbs = 0;
2890 /* How much data is (potentially) left before the 64KB boundary? */
2891 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002892 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002893 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002894
2895 /* If there's some data on this 64KB chunk, or we have to send a
2896 * zero-length transfer, we need at least one TRB
2897 */
2898 if (running_total != 0 || urb->transfer_buffer_length == 0)
2899 num_trbs++;
2900 /* How many more 64KB chunks to transfer, how many more TRBs? */
2901 while (running_total < urb->transfer_buffer_length) {
2902 num_trbs++;
2903 running_total += TRB_MAX_BUFF_SIZE;
2904 }
2905 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2906
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002907 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2908 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07002909 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002910 if (ret < 0)
2911 return ret;
2912
Andiry Xu8e51adc2010-07-22 15:23:31 -07002913 urb_priv = urb->hcpriv;
2914 td = urb_priv->td[0];
2915
Sarah Sharpb10de142009-04-27 19:58:50 -07002916 /*
2917 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2918 * until we've finished creating all the other TRBs. The ring's cycle
2919 * state may change as we enqueue the other TRBs, so save it too.
2920 */
2921 start_trb = &ep_ring->enqueue->generic;
2922 start_cycle = ep_ring->cycle_state;
2923
2924 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002925 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002926 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07002927 /* How much data is in the first TRB? */
2928 addr = (u64) urb->transfer_dma;
2929 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002930 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
2931 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07002932 trb_buff_len = urb->transfer_buffer_length;
2933
2934 first_trb = true;
2935
2936 /* Queue the first TRB, even if it's zero-length */
2937 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08002938 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07002939 field = 0;
2940
2941 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002942 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002943 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002944 if (start_cycle == 0)
2945 field |= 0x1;
2946 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07002947 field |= ep_ring->cycle_state;
2948
2949 /* Chain all the TRBs together; clear the chain bit in the last
2950 * TRB to indicate it's the last TRB in the chain.
2951 */
2952 if (num_trbs > 1) {
2953 field |= TRB_CHAIN;
2954 } else {
2955 /* FIXME - add check for ZERO_PACKET flag before this */
2956 td->last_trb = ep_ring->enqueue;
2957 field |= TRB_IOC;
2958 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002959
2960 /* Only set interrupt on short packet for IN endpoints */
2961 if (usb_urb_dir_in(urb))
2962 field |= TRB_ISP;
2963
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002964 /* Set the TRB length, TD size, and interrupter fields. */
2965 if (xhci->hci_version < 0x100) {
2966 remainder = xhci_td_remainder(
2967 urb->transfer_buffer_length -
2968 running_total);
2969 } else {
2970 remainder = xhci_v1_0_td_remainder(running_total,
2971 trb_buff_len, total_packet_count, urb);
2972 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002973 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002974 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002975 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002976
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002977 if (num_trbs > 1)
2978 more_trbs_coming = true;
2979 else
2980 more_trbs_coming = false;
Andiry Xu7e393a82011-09-23 14:19:54 -07002981 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002982 lower_32_bits(addr),
2983 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002984 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002985 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07002986 --num_trbs;
2987 running_total += trb_buff_len;
2988
2989 /* Calculate length for next transfer */
2990 addr += trb_buff_len;
2991 trb_buff_len = urb->transfer_buffer_length - running_total;
2992 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
2993 trb_buff_len = TRB_MAX_BUFF_SIZE;
2994 } while (running_total < urb->transfer_buffer_length);
2995
Sarah Sharp8a96c052009-04-27 19:59:19 -07002996 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002997 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002998 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07002999 return 0;
3000}
3001
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003002/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003003int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003004 struct urb *urb, int slot_id, unsigned int ep_index)
3005{
3006 struct xhci_ring *ep_ring;
3007 int num_trbs;
3008 int ret;
3009 struct usb_ctrlrequest *setup;
3010 struct xhci_generic_trb *start_trb;
3011 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003012 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003013 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003014 struct xhci_td *td;
3015
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003016 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3017 if (!ep_ring)
3018 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003019
3020 /*
3021 * Need to copy setup packet into setup TRB, so we can't use the setup
3022 * DMA address.
3023 */
3024 if (!urb->setup_packet)
3025 return -EINVAL;
3026
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003027 /* 1 TRB for setup, 1 for status */
3028 num_trbs = 2;
3029 /*
3030 * Don't need to check if we need additional event data and normal TRBs,
3031 * since data in control transfers will never get bigger than 16MB
3032 * XXX: can we get a buffer that crosses 64KB boundaries?
3033 */
3034 if (urb->transfer_buffer_length > 0)
3035 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003036 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3037 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07003038 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003039 if (ret < 0)
3040 return ret;
3041
Andiry Xu8e51adc2010-07-22 15:23:31 -07003042 urb_priv = urb->hcpriv;
3043 td = urb_priv->td[0];
3044
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003045 /*
3046 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3047 * until we've finished creating all the other TRBs. The ring's cycle
3048 * state may change as we enqueue the other TRBs, so save it too.
3049 */
3050 start_trb = &ep_ring->enqueue->generic;
3051 start_cycle = ep_ring->cycle_state;
3052
3053 /* Queue setup TRB - see section 6.4.1.2.1 */
3054 /* FIXME better way to translate setup_packet into two u32 fields? */
3055 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003056 field = 0;
3057 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3058 if (start_cycle == 0)
3059 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003060
3061 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3062 if (xhci->hci_version == 0x100) {
3063 if (urb->transfer_buffer_length > 0) {
3064 if (setup->bRequestType & USB_DIR_IN)
3065 field |= TRB_TX_TYPE(TRB_DATA_IN);
3066 else
3067 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3068 }
3069 }
3070
Andiry Xu7e393a82011-09-23 14:19:54 -07003071 queue_trb(xhci, ep_ring, false, true, false,
Matt Evans28ccd292011-03-29 13:40:46 +11003072 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3073 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3074 TRB_LEN(8) | TRB_INTR_TARGET(0),
3075 /* Immediate data in pointer */
3076 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003077
3078 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003079 /* Only set interrupt on short packet for IN endpoints */
3080 if (usb_urb_dir_in(urb))
3081 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3082 else
3083 field = TRB_TYPE(TRB_DATA);
3084
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003085 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003086 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003087 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003088 if (urb->transfer_buffer_length > 0) {
3089 if (setup->bRequestType & USB_DIR_IN)
3090 field |= TRB_DIR_IN;
Andiry Xu7e393a82011-09-23 14:19:54 -07003091 queue_trb(xhci, ep_ring, false, true, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003092 lower_32_bits(urb->transfer_dma),
3093 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003094 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003095 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003096 }
3097
3098 /* Save the DMA address of the last TRB in the TD */
3099 td->last_trb = ep_ring->enqueue;
3100
3101 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3102 /* If the device sent data, the status stage is an OUT transfer */
3103 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3104 field = 0;
3105 else
3106 field = TRB_DIR_IN;
Andiry Xu7e393a82011-09-23 14:19:54 -07003107 queue_trb(xhci, ep_ring, false, false, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003108 0,
3109 0,
3110 TRB_INTR_TARGET(0),
3111 /* Event on completion */
3112 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3113
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003114 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003115 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003116 return 0;
3117}
3118
Andiry Xu04e51902010-07-22 15:23:39 -07003119static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3120 struct urb *urb, int i)
3121{
3122 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003123 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003124
3125 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3126 td_len = urb->iso_frame_desc[i].length;
3127
Sarah Sharp48df4a62011-08-12 10:23:01 -07003128 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3129 TRB_MAX_BUFF_SIZE);
3130 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003131 num_trbs++;
3132
Andiry Xu04e51902010-07-22 15:23:39 -07003133 return num_trbs;
3134}
3135
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003136/*
3137 * The transfer burst count field of the isochronous TRB defines the number of
3138 * bursts that are required to move all packets in this TD. Only SuperSpeed
3139 * devices can burst up to bMaxBurst number of packets per service interval.
3140 * This field is zero based, meaning a value of zero in the field means one
3141 * burst. Basically, for everything but SuperSpeed devices, this field will be
3142 * zero. Only xHCI 1.0 host controllers support this field.
3143 */
3144static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3145 struct usb_device *udev,
3146 struct urb *urb, unsigned int total_packet_count)
3147{
3148 unsigned int max_burst;
3149
3150 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3151 return 0;
3152
3153 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3154 return roundup(total_packet_count, max_burst + 1) - 1;
3155}
3156
Sarah Sharpb61d3782011-04-19 17:43:33 -07003157/*
3158 * Returns the number of packets in the last "burst" of packets. This field is
3159 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3160 * the last burst packet count is equal to the total number of packets in the
3161 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3162 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3163 * contain 1 to (bMaxBurst + 1) packets.
3164 */
3165static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3166 struct usb_device *udev,
3167 struct urb *urb, unsigned int total_packet_count)
3168{
3169 unsigned int max_burst;
3170 unsigned int residue;
3171
3172 if (xhci->hci_version < 0x100)
3173 return 0;
3174
3175 switch (udev->speed) {
3176 case USB_SPEED_SUPER:
3177 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3178 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3179 residue = total_packet_count % (max_burst + 1);
3180 /* If residue is zero, the last burst contains (max_burst + 1)
3181 * number of packets, but the TLBPC field is zero-based.
3182 */
3183 if (residue == 0)
3184 return max_burst;
3185 return residue - 1;
3186 default:
3187 if (total_packet_count == 0)
3188 return 0;
3189 return total_packet_count - 1;
3190 }
3191}
3192
Andiry Xu04e51902010-07-22 15:23:39 -07003193/* This is for isoc transfer */
3194static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3195 struct urb *urb, int slot_id, unsigned int ep_index)
3196{
3197 struct xhci_ring *ep_ring;
3198 struct urb_priv *urb_priv;
3199 struct xhci_td *td;
3200 int num_tds, trbs_per_td;
3201 struct xhci_generic_trb *start_trb;
3202 bool first_trb;
3203 int start_cycle;
3204 u32 field, length_field;
3205 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3206 u64 start_addr, addr;
3207 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003208 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003209
3210 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3211
3212 num_tds = urb->number_of_packets;
3213 if (num_tds < 1) {
3214 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3215 return -EINVAL;
3216 }
3217
Andiry Xu04e51902010-07-22 15:23:39 -07003218 start_addr = (u64) urb->transfer_dma;
3219 start_trb = &ep_ring->enqueue->generic;
3220 start_cycle = ep_ring->cycle_state;
3221
Sarah Sharp522989a2011-07-29 12:44:32 -07003222 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003223 /* Queue the first TRB, even if it's zero-length */
3224 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003225 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003226 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003227 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003228
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003229 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003230 running_total = 0;
3231 addr = start_addr + urb->iso_frame_desc[i].offset;
3232 td_len = urb->iso_frame_desc[i].length;
3233 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003234 total_packet_count = roundup(td_len,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003235 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003236 /* A zero-length transfer still involves at least one packet. */
3237 if (total_packet_count == 0)
3238 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003239 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3240 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003241 residue = xhci_get_last_burst_packet_count(xhci,
3242 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003243
3244 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3245
3246 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu7e393a82011-09-23 14:19:54 -07003247 urb->stream_id, trbs_per_td, urb, i, true,
3248 mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003249 if (ret < 0) {
3250 if (i == 0)
3251 return ret;
3252 goto cleanup;
3253 }
Andiry Xu04e51902010-07-22 15:23:39 -07003254
Andiry Xu04e51902010-07-22 15:23:39 -07003255 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003256 for (j = 0; j < trbs_per_td; j++) {
3257 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003258 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003259
3260 if (first_trb) {
3261 /* Queue the isoc TRB */
3262 field |= TRB_TYPE(TRB_ISOC);
3263 /* Assume URB_ISO_ASAP is set */
3264 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003265 if (i == 0) {
3266 if (start_cycle == 0)
3267 field |= 0x1;
3268 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003269 field |= ep_ring->cycle_state;
3270 first_trb = false;
3271 } else {
3272 /* Queue other normal TRBs */
3273 field |= TRB_TYPE(TRB_NORMAL);
3274 field |= ep_ring->cycle_state;
3275 }
3276
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003277 /* Only set interrupt on short packet for IN EPs */
3278 if (usb_urb_dir_in(urb))
3279 field |= TRB_ISP;
3280
Andiry Xu04e51902010-07-22 15:23:39 -07003281 /* Chain all the TRBs together; clear the chain bit in
3282 * the last TRB to indicate it's the last TRB in the
3283 * chain.
3284 */
3285 if (j < trbs_per_td - 1) {
3286 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003287 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003288 } else {
3289 td->last_trb = ep_ring->enqueue;
3290 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003291 if (xhci->hci_version == 0x100) {
3292 /* Set BEI bit except for the last td */
3293 if (i < num_tds - 1)
3294 field |= TRB_BEI;
3295 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003296 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003297 }
3298
3299 /* Calculate TRB length */
3300 trb_buff_len = TRB_MAX_BUFF_SIZE -
3301 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3302 if (trb_buff_len > td_remain_len)
3303 trb_buff_len = td_remain_len;
3304
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003305 /* Set the TRB length, TD size, & interrupter fields. */
3306 if (xhci->hci_version < 0x100) {
3307 remainder = xhci_td_remainder(
3308 td_len - running_total);
3309 } else {
3310 remainder = xhci_v1_0_td_remainder(
3311 running_total, trb_buff_len,
3312 total_packet_count, urb);
3313 }
Andiry Xu04e51902010-07-22 15:23:39 -07003314 length_field = TRB_LEN(trb_buff_len) |
3315 remainder |
3316 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003317
Andiry Xu7e393a82011-09-23 14:19:54 -07003318 queue_trb(xhci, ep_ring, false, more_trbs_coming, true,
Andiry Xu04e51902010-07-22 15:23:39 -07003319 lower_32_bits(addr),
3320 upper_32_bits(addr),
3321 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003322 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003323 running_total += trb_buff_len;
3324
3325 addr += trb_buff_len;
3326 td_remain_len -= trb_buff_len;
3327 }
3328
3329 /* Check TD length */
3330 if (running_total != td_len) {
3331 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003332 ret = -EINVAL;
3333 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003334 }
3335 }
3336
Andiry Xuc41136b2011-03-22 17:08:14 +08003337 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3338 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3339 usb_amd_quirk_pll_disable();
3340 }
3341 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3342
Andiry Xue1eab2e2011-01-04 16:30:39 -08003343 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3344 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003345 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003346cleanup:
3347 /* Clean up a partially enqueued isoc transfer. */
3348
3349 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003350 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003351
3352 /* Use the first TD as a temporary variable to turn the TDs we've queued
3353 * into No-ops with a software-owned cycle bit. That way the hardware
3354 * won't accidentally start executing bogus TDs when we partially
3355 * overwrite them. td->first_trb and td->start_seg are already set.
3356 */
3357 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3358 /* Every TRB except the first & last will have its cycle bit flipped. */
3359 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3360
3361 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3362 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3363 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3364 ep_ring->cycle_state = start_cycle;
3365 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3366 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003367}
3368
3369/*
3370 * Check transfer ring to guarantee there is enough room for the urb.
3371 * Update ISO URB start_frame and interval.
3372 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3373 * update the urb->start_frame by now.
3374 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3375 */
3376int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3377 struct urb *urb, int slot_id, unsigned int ep_index)
3378{
3379 struct xhci_virt_device *xdev;
3380 struct xhci_ring *ep_ring;
3381 struct xhci_ep_ctx *ep_ctx;
3382 int start_frame;
3383 int xhci_interval;
3384 int ep_interval;
3385 int num_tds, num_trbs, i;
3386 int ret;
3387
3388 xdev = xhci->devs[slot_id];
3389 ep_ring = xdev->eps[ep_index].ring;
3390 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3391
3392 num_trbs = 0;
3393 num_tds = urb->number_of_packets;
3394 for (i = 0; i < num_tds; i++)
3395 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3396
3397 /* Check the ring to guarantee there is enough room for the whole urb.
3398 * Do not insert any td of the urb to the ring if the check failed.
3399 */
Matt Evans28ccd292011-03-29 13:40:46 +11003400 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu7e393a82011-09-23 14:19:54 -07003401 num_trbs, true, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003402 if (ret)
3403 return ret;
3404
3405 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3406 start_frame &= 0x3fff;
3407
3408 urb->start_frame = start_frame;
3409 if (urb->dev->speed == USB_SPEED_LOW ||
3410 urb->dev->speed == USB_SPEED_FULL)
3411 urb->start_frame >>= 3;
3412
Matt Evans28ccd292011-03-29 13:40:46 +11003413 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003414 ep_interval = urb->interval;
3415 /* Convert to microframes */
3416 if (urb->dev->speed == USB_SPEED_LOW ||
3417 urb->dev->speed == USB_SPEED_FULL)
3418 ep_interval *= 8;
3419 /* FIXME change this to a warning and a suggestion to use the new API
3420 * to set the polling interval (once the API is added).
3421 */
3422 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003423 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003424 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3425 " (%d microframe%s) than xHCI "
3426 "(%d microframe%s)\n",
3427 ep_interval,
3428 ep_interval == 1 ? "" : "s",
3429 xhci_interval,
3430 xhci_interval == 1 ? "" : "s");
3431 urb->interval = xhci_interval;
3432 /* Convert back to frames for LS/FS devices */
3433 if (urb->dev->speed == USB_SPEED_LOW ||
3434 urb->dev->speed == USB_SPEED_FULL)
3435 urb->interval /= 8;
3436 }
3437 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3438}
3439
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003440/**** Command Ring Operations ****/
3441
Sarah Sharp913a8a32009-09-04 10:53:13 -07003442/* Generic function for queueing a command TRB on the command ring.
3443 * Check to make sure there's room on the command ring for one command TRB.
3444 * Also check that there's room reserved for commands that must not fail.
3445 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3446 * then only check for the number of reserved spots.
3447 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3448 * because the command event handler may want to resubmit a failed command.
3449 */
3450static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3451 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003452{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003453 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003454 int ret;
3455
Sarah Sharp913a8a32009-09-04 10:53:13 -07003456 if (!command_must_succeed)
3457 reserved_trbs++;
3458
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003459 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu7e393a82011-09-23 14:19:54 -07003460 reserved_trbs, false, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003461 if (ret < 0) {
3462 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003463 if (command_must_succeed)
3464 xhci_err(xhci, "ERR: Reserved TRB counting for "
3465 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003466 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003467 }
Andiry Xu7e393a82011-09-23 14:19:54 -07003468 queue_trb(xhci, xhci->cmd_ring, false, false, false, field1, field2,
3469 field3, field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003470 return 0;
3471}
3472
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003473/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003474int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003475{
3476 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003477 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003478}
3479
3480/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003481int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3482 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003483{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003484 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3485 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003486 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3487 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003488}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003489
Sarah Sharp02386342010-05-24 13:25:28 -07003490int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3491 u32 field1, u32 field2, u32 field3, u32 field4)
3492{
3493 return queue_command(xhci, field1, field2, field3, field4, false);
3494}
3495
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003496/* Queue a reset device command TRB */
3497int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3498{
3499 return queue_command(xhci, 0, 0, 0,
3500 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3501 false);
3502}
3503
Sarah Sharpf94e01862009-04-27 19:58:38 -07003504/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003505int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003506 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003507{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003508 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3509 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003510 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3511 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003512}
Sarah Sharpae636742009-04-29 19:02:31 -07003513
Sarah Sharpf2217e82009-08-07 14:04:43 -07003514/* Queue an evaluate context command TRB */
3515int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3516 u32 slot_id)
3517{
3518 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3519 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003520 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3521 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003522}
3523
Andiry Xube88fe42010-10-14 07:22:57 -07003524/*
3525 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3526 * activity on an endpoint that is about to be suspended.
3527 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003528int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003529 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003530{
3531 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3532 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3533 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003534 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003535
3536 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003537 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003538}
3539
3540/* Set Transfer Ring Dequeue Pointer command.
3541 * This should not be used for endpoints that have streams enabled.
3542 */
3543static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003544 unsigned int ep_index, unsigned int stream_id,
3545 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003546 union xhci_trb *deq_ptr, u32 cycle_state)
3547{
3548 dma_addr_t addr;
3549 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3550 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003551 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003552 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003553 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003554
Sarah Sharp23e3be12009-04-29 19:05:20 -07003555 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003556 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003557 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003558 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3559 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003560 return 0;
3561 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003562 ep = &xhci->devs[slot_id]->eps[ep_index];
3563 if ((ep->ep_state & SET_DEQ_PENDING)) {
3564 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3565 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3566 return 0;
3567 }
3568 ep->queued_deq_seg = deq_seg;
3569 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003570 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003571 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003572 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003573}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003574
3575int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3576 unsigned int ep_index)
3577{
3578 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3579 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3580 u32 type = TRB_TYPE(TRB_RESET_EP);
3581
Sarah Sharp913a8a32009-09-04 10:53:13 -07003582 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3583 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003584}