Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Common interrupt code for 32 and 64 bit |
| 3 | */ |
| 4 | #include <linux/cpu.h> |
| 5 | #include <linux/interrupt.h> |
| 6 | #include <linux/kernel_stat.h> |
Andres Salomon | 4722d19 | 2010-11-12 05:45:26 +0000 | [diff] [blame] | 7 | #include <linux/of.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 8 | #include <linux/seq_file.h> |
Jaswinder Singh Rajput | 6a02e71 | 2009-01-04 16:22:17 +0530 | [diff] [blame] | 9 | #include <linux/smp.h> |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 10 | #include <linux/ftrace.h> |
Jean Delvare | ca444564 | 2011-03-25 15:20:14 +0100 | [diff] [blame] | 11 | #include <linux/delay.h> |
Paul Gortmaker | 69c60c8 | 2011-05-26 12:22:53 -0400 | [diff] [blame] | 12 | #include <linux/export.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 13 | |
Ingo Molnar | 7b6aa33 | 2009-02-17 13:58:15 +0100 | [diff] [blame] | 14 | #include <asm/apic.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 15 | #include <asm/io_apic.h> |
Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 16 | #include <asm/irq.h> |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 17 | #include <asm/idle.h> |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 18 | #include <asm/mce.h> |
Jaswinder Singh Rajput | 2c1b284 | 2009-04-11 00:03:10 +0530 | [diff] [blame] | 19 | #include <asm/hw_irq.h> |
Yinghai Lu | ac2a553 | 2014-05-13 11:39:34 -0400 | [diff] [blame] | 20 | #include <asm/desc.h> |
Steven Rostedt (Red Hat) | 83ab851 | 2013-06-21 10:29:05 -0400 | [diff] [blame] | 21 | |
| 22 | #define CREATE_TRACE_POINTS |
Seiji Aguchi | cf910e8 | 2013-06-20 11:46:53 -0400 | [diff] [blame] | 23 | #include <asm/trace/irq_vectors.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 24 | |
Brian Gerst | c5bde90 | 2015-05-09 11:36:50 -0400 | [diff] [blame] | 25 | DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat); |
| 26 | EXPORT_PER_CPU_SYMBOL(irq_stat); |
| 27 | |
| 28 | DEFINE_PER_CPU(struct pt_regs *, irq_regs); |
| 29 | EXPORT_PER_CPU_SYMBOL(irq_regs); |
| 30 | |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 31 | atomic_t irq_err_count; |
| 32 | |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 33 | /* Function pointer for generic interrupt vector handling */ |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 34 | void (*x86_platform_ipi_callback)(void) = NULL; |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 35 | |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 36 | /* |
| 37 | * 'what should we do if we get a hw irq event on an illegal vector'. |
| 38 | * each architecture has to answer this themselves. |
| 39 | */ |
| 40 | void ack_bad_irq(unsigned int irq) |
| 41 | { |
Cyrill Gorcunov | edea714 | 2009-04-12 20:47:39 +0400 | [diff] [blame] | 42 | if (printk_ratelimit()) |
| 43 | pr_err("unexpected IRQ trap at vector %02x\n", irq); |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 44 | |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 45 | /* |
| 46 | * Currently unexpected vectors happen only on SMP and APIC. |
| 47 | * We _must_ ack these because every local APIC has only N |
| 48 | * irq slots per priority level, and a 'hanging, unacked' IRQ |
| 49 | * holds up an irq slot - in excessive cases (when multiple |
| 50 | * unexpected vectors occur) that might lock up the APIC |
| 51 | * completely. |
| 52 | * But only ack when the APIC is enabled -AK |
| 53 | */ |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 54 | ack_APIC_irq(); |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 55 | } |
| 56 | |
Brian Gerst | 1b437c8 | 2009-01-19 00:38:57 +0900 | [diff] [blame] | 57 | #define irq_stats(x) (&per_cpu(irq_stat, x)) |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 58 | /* |
Thomas Gleixner | 517e498 | 2010-12-16 17:59:57 +0100 | [diff] [blame] | 59 | * /proc/interrupts printing for arch specific interrupts |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 60 | */ |
Thomas Gleixner | 517e498 | 2010-12-16 17:59:57 +0100 | [diff] [blame] | 61 | int arch_show_interrupts(struct seq_file *p, int prec) |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 62 | { |
| 63 | int j; |
| 64 | |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 65 | seq_printf(p, "%*s: ", prec, "NMI"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 66 | for_each_online_cpu(j) |
| 67 | seq_printf(p, "%10u ", irq_stats(j)->__nmi_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 68 | seq_puts(p, " Non-maskable interrupts\n"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 69 | #ifdef CONFIG_X86_LOCAL_APIC |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 70 | seq_printf(p, "%*s: ", prec, "LOC"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 71 | for_each_online_cpu(j) |
| 72 | seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 73 | seq_puts(p, " Local timer interrupts\n"); |
Jaswinder Singh Rajput | 474e56b | 2009-03-23 02:08:34 +0530 | [diff] [blame] | 74 | |
| 75 | seq_printf(p, "%*s: ", prec, "SPU"); |
| 76 | for_each_online_cpu(j) |
| 77 | seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 78 | seq_puts(p, " Spurious interrupts\n"); |
Li Hong | 89ccf46 | 2009-10-14 18:50:39 +0800 | [diff] [blame] | 79 | seq_printf(p, "%*s: ", prec, "PMI"); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 80 | for_each_online_cpu(j) |
| 81 | seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 82 | seq_puts(p, " Performance monitoring interrupts\n"); |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 83 | seq_printf(p, "%*s: ", prec, "IWI"); |
Peter Zijlstra | b6276f3 | 2009-04-06 11:45:03 +0200 | [diff] [blame] | 84 | for_each_online_cpu(j) |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 85 | seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 86 | seq_puts(p, " IRQ work interrupts\n"); |
Fernando Luis Vázquez Cao | 346b46b | 2011-12-13 11:51:53 +0900 | [diff] [blame] | 87 | seq_printf(p, "%*s: ", prec, "RTR"); |
| 88 | for_each_online_cpu(j) |
Fernando Luis Vazquez Cao | b49d7d8 | 2011-12-15 11:32:24 +0900 | [diff] [blame] | 89 | seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 90 | seq_puts(p, " APIC ICR read retries\n"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 91 | #endif |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 92 | if (x86_platform_ipi_callback) { |
Hidetoshi Seto | 59d1381 | 2009-03-25 10:50:34 +0900 | [diff] [blame] | 93 | seq_printf(p, "%*s: ", prec, "PLT"); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 94 | for_each_online_cpu(j) |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 95 | seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 96 | seq_puts(p, " Platform interrupts\n"); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 97 | } |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 98 | #ifdef CONFIG_SMP |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 99 | seq_printf(p, "%*s: ", prec, "RES"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 100 | for_each_online_cpu(j) |
| 101 | seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 102 | seq_puts(p, " Rescheduling interrupts\n"); |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 103 | seq_printf(p, "%*s: ", prec, "CAL"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 104 | for_each_online_cpu(j) |
Aaron Lu | 82ba4fa | 2016-08-11 15:44:30 +0800 | [diff] [blame] | 105 | seq_printf(p, "%10u ", irq_stats(j)->irq_call_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 106 | seq_puts(p, " Function call interrupts\n"); |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 107 | seq_printf(p, "%*s: ", prec, "TLB"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 108 | for_each_online_cpu(j) |
| 109 | seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 110 | seq_puts(p, " TLB shootdowns\n"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 111 | #endif |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 112 | #ifdef CONFIG_X86_THERMAL_VECTOR |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 113 | seq_printf(p, "%*s: ", prec, "TRM"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 114 | for_each_online_cpu(j) |
| 115 | seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 116 | seq_puts(p, " Thermal event interrupts\n"); |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 117 | #endif |
| 118 | #ifdef CONFIG_X86_MCE_THRESHOLD |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 119 | seq_printf(p, "%*s: ", prec, "THR"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 120 | for_each_online_cpu(j) |
| 121 | seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 122 | seq_puts(p, " Threshold APIC interrupts\n"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 123 | #endif |
Aravind Gopalakrishnan | 24fd78a | 2015-05-06 06:58:56 -0500 | [diff] [blame] | 124 | #ifdef CONFIG_X86_MCE_AMD |
| 125 | seq_printf(p, "%*s: ", prec, "DFR"); |
| 126 | for_each_online_cpu(j) |
| 127 | seq_printf(p, "%10u ", irq_stats(j)->irq_deferred_error_count); |
| 128 | seq_puts(p, " Deferred Error APIC interrupts\n"); |
| 129 | #endif |
Andi Kleen | c1ebf83 | 2009-07-09 00:31:41 +0200 | [diff] [blame] | 130 | #ifdef CONFIG_X86_MCE |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 131 | seq_printf(p, "%*s: ", prec, "MCE"); |
| 132 | for_each_online_cpu(j) |
| 133 | seq_printf(p, "%10u ", per_cpu(mce_exception_count, j)); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 134 | seq_puts(p, " Machine check exceptions\n"); |
Andi Kleen | ca84f69 | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 135 | seq_printf(p, "%*s: ", prec, "MCP"); |
| 136 | for_each_online_cpu(j) |
| 137 | seq_printf(p, "%10u ", per_cpu(mce_poll_count, j)); |
Rasmus Villemoes | 3736708 | 2014-11-28 22:03:41 +0100 | [diff] [blame] | 138 | seq_puts(p, " Machine check polls\n"); |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 139 | #endif |
K. Y. Srinivasan | f704a7d | 2014-04-01 23:51:42 -0700 | [diff] [blame] | 140 | #if IS_ENABLED(CONFIG_HYPERV) || defined(CONFIG_XEN) |
Vitaly Kuznetsov | 9d87cd6 | 2015-07-07 18:26:13 +0200 | [diff] [blame] | 141 | if (test_bit(HYPERVISOR_CALLBACK_VECTOR, used_vectors)) { |
| 142 | seq_printf(p, "%*s: ", prec, "HYP"); |
| 143 | for_each_online_cpu(j) |
| 144 | seq_printf(p, "%10u ", |
| 145 | irq_stats(j)->irq_hv_callback_count); |
| 146 | seq_puts(p, " Hypervisor callback interrupts\n"); |
| 147 | } |
Thomas Gleixner | 929320e | 2014-02-23 21:40:20 +0000 | [diff] [blame] | 148 | #endif |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 149 | seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count)); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 150 | #if defined(CONFIG_X86_IO_APIC) |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 151 | seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count)); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 152 | #endif |
Feng Wu | 501b326 | 2015-05-19 17:07:17 +0800 | [diff] [blame] | 153 | #ifdef CONFIG_HAVE_KVM |
| 154 | seq_printf(p, "%*s: ", prec, "PIN"); |
| 155 | for_each_online_cpu(j) |
| 156 | seq_printf(p, "%10u ", irq_stats(j)->kvm_posted_intr_ipis); |
| 157 | seq_puts(p, " Posted-interrupt notification event\n"); |
| 158 | |
| 159 | seq_printf(p, "%*s: ", prec, "PIW"); |
| 160 | for_each_online_cpu(j) |
| 161 | seq_printf(p, "%10u ", |
| 162 | irq_stats(j)->kvm_posted_intr_wakeup_ipis); |
| 163 | seq_puts(p, " Posted-interrupt wakeup event\n"); |
| 164 | #endif |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 165 | return 0; |
| 166 | } |
| 167 | |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 168 | /* |
| 169 | * /proc/stat helpers |
| 170 | */ |
| 171 | u64 arch_irq_stat_cpu(unsigned int cpu) |
| 172 | { |
| 173 | u64 sum = irq_stats(cpu)->__nmi_count; |
| 174 | |
| 175 | #ifdef CONFIG_X86_LOCAL_APIC |
| 176 | sum += irq_stats(cpu)->apic_timer_irqs; |
Jaswinder Singh Rajput | 474e56b | 2009-03-23 02:08:34 +0530 | [diff] [blame] | 177 | sum += irq_stats(cpu)->irq_spurious_count; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 178 | sum += irq_stats(cpu)->apic_perf_irqs; |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 179 | sum += irq_stats(cpu)->apic_irq_work_irqs; |
Fernando Luis Vazquez Cao | b49d7d8 | 2011-12-15 11:32:24 +0900 | [diff] [blame] | 180 | sum += irq_stats(cpu)->icr_read_retry_count; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 181 | #endif |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 182 | if (x86_platform_ipi_callback) |
| 183 | sum += irq_stats(cpu)->x86_platform_ipis; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 184 | #ifdef CONFIG_SMP |
| 185 | sum += irq_stats(cpu)->irq_resched_count; |
| 186 | sum += irq_stats(cpu)->irq_call_count; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 187 | #endif |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 188 | #ifdef CONFIG_X86_THERMAL_VECTOR |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 189 | sum += irq_stats(cpu)->irq_thermal_count; |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 190 | #endif |
| 191 | #ifdef CONFIG_X86_MCE_THRESHOLD |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 192 | sum += irq_stats(cpu)->irq_threshold_count; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 193 | #endif |
Andi Kleen | c1ebf83 | 2009-07-09 00:31:41 +0200 | [diff] [blame] | 194 | #ifdef CONFIG_X86_MCE |
Hidetoshi Seto | 8051dbd | 2009-06-02 16:53:23 +0900 | [diff] [blame] | 195 | sum += per_cpu(mce_exception_count, cpu); |
| 196 | sum += per_cpu(mce_poll_count, cpu); |
| 197 | #endif |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 198 | return sum; |
| 199 | } |
| 200 | |
| 201 | u64 arch_irq_stat(void) |
| 202 | { |
| 203 | u64 sum = atomic_read(&irq_err_count); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 204 | return sum; |
| 205 | } |
Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 206 | |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 207 | |
| 208 | /* |
| 209 | * do_IRQ handles all normal device IRQ's (the special |
| 210 | * SMP cross-CPU interrupts have their own specific |
| 211 | * handlers). |
| 212 | */ |
Andi Kleen | 1d9090e | 2013-08-05 15:02:37 -0700 | [diff] [blame] | 213 | __visible unsigned int __irq_entry do_IRQ(struct pt_regs *regs) |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 214 | { |
| 215 | struct pt_regs *old_regs = set_irq_regs(regs); |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 216 | struct irq_desc * desc; |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 217 | /* high bit used in ret_from_ code */ |
| 218 | unsigned vector = ~regs->orig_ax; |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 219 | |
Andy Lutomirski | 0333a20 | 2015-07-03 12:44:34 -0700 | [diff] [blame] | 220 | /* |
| 221 | * NB: Unlike exception entries, IRQ entries do not reliably |
| 222 | * handle context tracking in the low-level entry code. This is |
| 223 | * because syscall entries execute briefly with IRQs on before |
| 224 | * updating context tracking state, so we can take an IRQ from |
| 225 | * kernel mode with CONTEXT_USER. The low-level entry code only |
| 226 | * updates the context if we came from user mode, so we won't |
| 227 | * switch to CONTEXT_KERNEL. We'll fix that once the syscall |
| 228 | * code is cleaned up enough that we can cleanly defer enabling |
| 229 | * IRQs. |
| 230 | */ |
| 231 | |
Thomas Gleixner | 6af7faf | 2015-05-15 15:48:25 +0200 | [diff] [blame] | 232 | entering_irq(); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 233 | |
Andy Lutomirski | 0333a20 | 2015-07-03 12:44:34 -0700 | [diff] [blame] | 234 | /* entering_irq() tells RCU that we're not quiescent. Check it. */ |
Linus Torvalds | 5778077 | 2015-09-01 08:40:25 -0700 | [diff] [blame] | 235 | RCU_LOCKDEP_WARN(!rcu_is_watching(), "IRQ failed to wake up RCU"); |
Andy Lutomirski | 0333a20 | 2015-07-03 12:44:34 -0700 | [diff] [blame] | 236 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 237 | desc = __this_cpu_read(vector_irq[vector]); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 238 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 239 | if (!handle_irq(desc, regs)) { |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 240 | ack_APIC_irq(); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 241 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 242 | if (desc != VECTOR_RETRIGGERED) { |
| 243 | pr_emerg_ratelimited("%s: %d.%d No irq handler for vector\n", |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 244 | __func__, smp_processor_id(), |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 245 | vector); |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 246 | } else { |
Thomas Gleixner | 7276c6a | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 247 | __this_cpu_write(vector_irq[vector], VECTOR_UNUSED); |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 248 | } |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 249 | } |
| 250 | |
Thomas Gleixner | 6af7faf | 2015-05-15 15:48:25 +0200 | [diff] [blame] | 251 | exiting_irq(); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 252 | |
| 253 | set_irq_regs(old_regs); |
| 254 | return 1; |
| 255 | } |
| 256 | |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 257 | /* |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 258 | * Handler for X86_PLATFORM_IPI_VECTOR. |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 259 | */ |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 260 | void __smp_x86_platform_ipi(void) |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 261 | { |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 262 | inc_irq_stat(x86_platform_ipis); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 263 | |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 264 | if (x86_platform_ipi_callback) |
| 265 | x86_platform_ipi_callback(); |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 266 | } |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 267 | |
Daniel Bristot de Oliveira | d9b035e | 2017-01-04 12:20:33 +0100 | [diff] [blame] | 268 | __visible void __irq_entry smp_x86_platform_ipi(struct pt_regs *regs) |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 269 | { |
| 270 | struct pt_regs *old_regs = set_irq_regs(regs); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 271 | |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 272 | entering_ack_irq(); |
| 273 | __smp_x86_platform_ipi(); |
| 274 | exiting_irq(); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 275 | set_irq_regs(old_regs); |
| 276 | } |
| 277 | |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 278 | #ifdef CONFIG_HAVE_KVM |
Feng Wu | f6b3c72c | 2015-05-19 17:07:16 +0800 | [diff] [blame] | 279 | static void dummy_handler(void) {} |
| 280 | static void (*kvm_posted_intr_wakeup_handler)(void) = dummy_handler; |
| 281 | |
| 282 | void kvm_set_posted_intr_wakeup_handler(void (*handler)(void)) |
| 283 | { |
| 284 | if (handler) |
| 285 | kvm_posted_intr_wakeup_handler = handler; |
| 286 | else |
| 287 | kvm_posted_intr_wakeup_handler = dummy_handler; |
| 288 | } |
| 289 | EXPORT_SYMBOL_GPL(kvm_set_posted_intr_wakeup_handler); |
| 290 | |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 291 | /* |
| 292 | * Handler for POSTED_INTERRUPT_VECTOR. |
| 293 | */ |
Andi Kleen | 1d9090e | 2013-08-05 15:02:37 -0700 | [diff] [blame] | 294 | __visible void smp_kvm_posted_intr_ipi(struct pt_regs *regs) |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 295 | { |
| 296 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 297 | |
Thomas Gleixner | 6af7faf | 2015-05-15 15:48:25 +0200 | [diff] [blame] | 298 | entering_ack_irq(); |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 299 | inc_irq_stat(kvm_posted_intr_ipis); |
Thomas Gleixner | 6af7faf | 2015-05-15 15:48:25 +0200 | [diff] [blame] | 300 | exiting_irq(); |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 301 | set_irq_regs(old_regs); |
| 302 | } |
Feng Wu | f6b3c72c | 2015-05-19 17:07:16 +0800 | [diff] [blame] | 303 | |
| 304 | /* |
| 305 | * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR. |
| 306 | */ |
| 307 | __visible void smp_kvm_posted_intr_wakeup_ipi(struct pt_regs *regs) |
| 308 | { |
| 309 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 310 | |
| 311 | entering_ack_irq(); |
| 312 | inc_irq_stat(kvm_posted_intr_wakeup_ipis); |
| 313 | kvm_posted_intr_wakeup_handler(); |
| 314 | exiting_irq(); |
| 315 | set_irq_regs(old_regs); |
| 316 | } |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 317 | #endif |
| 318 | |
Daniel Bristot de Oliveira | d9b035e | 2017-01-04 12:20:33 +0100 | [diff] [blame] | 319 | __visible void __irq_entry smp_trace_x86_platform_ipi(struct pt_regs *regs) |
Seiji Aguchi | cf910e8 | 2013-06-20 11:46:53 -0400 | [diff] [blame] | 320 | { |
| 321 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 322 | |
| 323 | entering_ack_irq(); |
| 324 | trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR); |
| 325 | __smp_x86_platform_ipi(); |
| 326 | trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR); |
| 327 | exiting_irq(); |
| 328 | set_irq_regs(old_regs); |
| 329 | } |
| 330 | |
Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 331 | EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 332 | |
| 333 | #ifdef CONFIG_HOTPLUG_CPU |
Prarit Bhargava | 39424e8 | 2014-01-28 08:22:11 -0500 | [diff] [blame] | 334 | |
| 335 | /* These two declarations are only used in check_irq_vectors_for_cpu_disable() |
| 336 | * below, which is protected by stop_machine(). Putting them on the stack |
| 337 | * results in a stack frame overflow. Dynamically allocating could result in a |
| 338 | * failure so declare these two cpumasks as global. |
| 339 | */ |
| 340 | static struct cpumask affinity_new, online_new; |
| 341 | |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 342 | /* |
| 343 | * This cpu is going to be removed and its vectors migrated to the remaining |
| 344 | * online cpus. Check to see if there are enough vectors in the remaining cpus. |
| 345 | * This function is protected by stop_machine(). |
| 346 | */ |
| 347 | int check_irq_vectors_for_cpu_disable(void) |
| 348 | { |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 349 | unsigned int this_cpu, vector, this_count, count; |
| 350 | struct irq_desc *desc; |
| 351 | struct irq_data *data; |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 352 | int cpu; |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 353 | |
| 354 | this_cpu = smp_processor_id(); |
| 355 | cpumask_copy(&online_new, cpu_online_mask); |
Rusty Russell | 020b37a | 2015-03-02 22:05:49 +1030 | [diff] [blame] | 356 | cpumask_clear_cpu(this_cpu, &online_new); |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 357 | |
| 358 | this_count = 0; |
| 359 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 360 | desc = __this_cpu_read(vector_irq[vector]); |
| 361 | if (IS_ERR_OR_NULL(desc)) |
Thomas Gleixner | 4482575 | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 362 | continue; |
Thomas Gleixner | 4482575 | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 363 | /* |
| 364 | * Protect against concurrent action removal, affinity |
| 365 | * changes etc. |
| 366 | */ |
| 367 | raw_spin_lock(&desc->lock); |
| 368 | data = irq_desc_get_irq_data(desc); |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 369 | cpumask_copy(&affinity_new, |
| 370 | irq_data_get_affinity_mask(data)); |
Thomas Gleixner | 4482575 | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 371 | cpumask_clear_cpu(this_cpu, &affinity_new); |
Joerg Roedel | d97eb89 | 2015-02-04 13:33:33 +0100 | [diff] [blame] | 372 | |
Thomas Gleixner | 4482575 | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 373 | /* Do not count inactive or per-cpu irqs. */ |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 374 | if (!irq_desc_has_action(desc) || irqd_is_per_cpu(data)) { |
Thomas Gleixner | cbb24dc | 2015-07-05 17:12:33 +0000 | [diff] [blame] | 375 | raw_spin_unlock(&desc->lock); |
Thomas Gleixner | 4482575 | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 376 | continue; |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 377 | } |
Thomas Gleixner | 4482575 | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 378 | |
| 379 | raw_spin_unlock(&desc->lock); |
| 380 | /* |
| 381 | * A single irq may be mapped to multiple cpu's |
| 382 | * vector_irq[] (for example IOAPIC cluster mode). In |
| 383 | * this case we have two possibilities: |
| 384 | * |
| 385 | * 1) the resulting affinity mask is empty; that is |
| 386 | * this the down'd cpu is the last cpu in the irq's |
| 387 | * affinity mask, or |
| 388 | * |
| 389 | * 2) the resulting affinity mask is no longer a |
| 390 | * subset of the online cpus but the affinity mask is |
| 391 | * not zero; that is the down'd cpu is the last online |
| 392 | * cpu in a user set affinity mask. |
| 393 | */ |
| 394 | if (cpumask_empty(&affinity_new) || |
| 395 | !cpumask_subset(&affinity_new, &online_new)) |
| 396 | this_count++; |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 397 | } |
| 398 | |
| 399 | count = 0; |
| 400 | for_each_online_cpu(cpu) { |
| 401 | if (cpu == this_cpu) |
| 402 | continue; |
Yinghai Lu | ac2a553 | 2014-05-13 11:39:34 -0400 | [diff] [blame] | 403 | /* |
| 404 | * We scan from FIRST_EXTERNAL_VECTOR to first system |
| 405 | * vector. If the vector is marked in the used vectors |
| 406 | * bitmap or an irq is assigned to it, we don't count |
| 407 | * it as available. |
Thomas Gleixner | cbb24dc | 2015-07-05 17:12:33 +0000 | [diff] [blame] | 408 | * |
| 409 | * As this is an inaccurate snapshot anyway, we can do |
| 410 | * this w/o holding vector_lock. |
Yinghai Lu | ac2a553 | 2014-05-13 11:39:34 -0400 | [diff] [blame] | 411 | */ |
| 412 | for (vector = FIRST_EXTERNAL_VECTOR; |
| 413 | vector < first_system_vector; vector++) { |
| 414 | if (!test_bit(vector, used_vectors) && |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 415 | IS_ERR_OR_NULL(per_cpu(vector_irq, cpu)[vector])) |
| 416 | count++; |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 417 | } |
| 418 | } |
| 419 | |
| 420 | if (count < this_count) { |
| 421 | pr_warn("CPU %d disable failed: CPU has %u vectors assigned and there are only %u available.\n", |
| 422 | this_cpu, this_count, count); |
| 423 | return -ERANGE; |
| 424 | } |
| 425 | return 0; |
| 426 | } |
| 427 | |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 428 | /* A cpu has been removed from cpu_online_mask. Reset irq affinities. */ |
| 429 | void fixup_irqs(void) |
| 430 | { |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 431 | unsigned int irq, vector; |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 432 | static int warned; |
| 433 | struct irq_desc *desc; |
Thomas Gleixner | a3c08e5 | 2010-10-08 20:24:58 +0200 | [diff] [blame] | 434 | struct irq_data *data; |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 435 | struct irq_chip *chip; |
Prarit Bhargava | fb24da8 | 2014-04-02 08:11:13 -0400 | [diff] [blame] | 436 | int ret; |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 437 | |
| 438 | for_each_irq_desc(irq, desc) { |
| 439 | int break_affinity = 0; |
| 440 | int set_affinity = 1; |
| 441 | const struct cpumask *affinity; |
| 442 | |
| 443 | if (!desc) |
| 444 | continue; |
| 445 | if (irq == 2) |
| 446 | continue; |
| 447 | |
| 448 | /* interrupt's are disabled at this point */ |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 449 | raw_spin_lock(&desc->lock); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 450 | |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 451 | data = irq_desc_get_irq_data(desc); |
Jiang Liu | c149e4c | 2015-06-03 11:46:22 +0800 | [diff] [blame] | 452 | affinity = irq_data_get_affinity_mask(data); |
Tian, Kevin | b87ba87 | 2011-05-06 14:43:36 +0800 | [diff] [blame] | 453 | if (!irq_has_action(irq) || irqd_is_per_cpu(data) || |
Jan Beulich | 58bff94 | 2011-02-17 15:54:26 +0000 | [diff] [blame] | 454 | cpumask_subset(affinity, cpu_online_mask)) { |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 455 | raw_spin_unlock(&desc->lock); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 456 | continue; |
| 457 | } |
| 458 | |
Suresh Siddha | a5e74b8 | 2009-10-26 14:24:34 -0800 | [diff] [blame] | 459 | /* |
| 460 | * Complete the irq move. This cpu is going down and for |
| 461 | * non intr-remapping case, we can't wait till this interrupt |
| 462 | * arrives at this cpu before completing the irq move. |
| 463 | */ |
Thomas Gleixner | 90a2282 | 2015-12-31 16:30:53 +0000 | [diff] [blame] | 464 | irq_force_complete_move(desc); |
Suresh Siddha | a5e74b8 | 2009-10-26 14:24:34 -0800 | [diff] [blame] | 465 | |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 466 | if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) { |
| 467 | break_affinity = 1; |
Liu, Chuansheng | 2530cd4 | 2012-08-14 06:55:01 +0000 | [diff] [blame] | 468 | affinity = cpu_online_mask; |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 469 | } |
| 470 | |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 471 | chip = irq_data_get_irq_chip(data); |
Thomas Gleixner | 36f34c8 | 2015-12-31 16:30:45 +0000 | [diff] [blame] | 472 | /* |
| 473 | * The interrupt descriptor might have been cleaned up |
| 474 | * already, but it is not yet removed from the radix tree |
| 475 | */ |
| 476 | if (!chip) { |
| 477 | raw_spin_unlock(&desc->lock); |
| 478 | continue; |
| 479 | } |
| 480 | |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 481 | if (!irqd_can_move_in_process_context(data) && chip->irq_mask) |
| 482 | chip->irq_mask(data); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 483 | |
Prarit Bhargava | fb24da8 | 2014-04-02 08:11:13 -0400 | [diff] [blame] | 484 | if (chip->irq_set_affinity) { |
| 485 | ret = chip->irq_set_affinity(data, affinity, true); |
| 486 | if (ret == -ENOSPC) |
| 487 | pr_crit("IRQ %d set affinity failed because there are no available vectors. The device assigned to this IRQ is unstable.\n", irq); |
| 488 | } else { |
| 489 | if (!(warned++)) |
| 490 | set_affinity = 0; |
| 491 | } |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 492 | |
Liu, Chuansheng | 99dd549 | 2012-03-26 07:11:50 +0000 | [diff] [blame] | 493 | /* |
| 494 | * We unmask if the irq was not marked masked by the |
| 495 | * core code. That respects the lazy irq disable |
| 496 | * behaviour. |
| 497 | */ |
Tian, Kevin | 983bbf1 | 2011-05-06 14:43:56 +0800 | [diff] [blame] | 498 | if (!irqd_can_move_in_process_context(data) && |
Liu, Chuansheng | 99dd549 | 2012-03-26 07:11:50 +0000 | [diff] [blame] | 499 | !irqd_irq_masked(data) && chip->irq_unmask) |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 500 | chip->irq_unmask(data); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 501 | |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 502 | raw_spin_unlock(&desc->lock); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 503 | |
| 504 | if (break_affinity && set_affinity) |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 505 | pr_notice("Broke affinity for irq %i\n", irq); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 506 | else if (!set_affinity) |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 507 | pr_notice("Cannot set affinity for irq %i\n", irq); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 508 | } |
| 509 | |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 510 | /* |
| 511 | * We can remove mdelay() and then send spuriuous interrupts to |
| 512 | * new cpu targets for all the irqs that were handled previously by |
| 513 | * this cpu. While it works, I have seen spurious interrupt messages |
| 514 | * (nothing wrong but still...). |
| 515 | * |
| 516 | * So for now, retain mdelay(1) and check the IRR and then send those |
| 517 | * interrupts to new targets as this cpu is already offlined... |
| 518 | */ |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 519 | mdelay(1); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 520 | |
Thomas Gleixner | 09cf92b | 2015-07-05 17:12:35 +0000 | [diff] [blame] | 521 | /* |
| 522 | * We can walk the vector array of this cpu without holding |
| 523 | * vector_lock because the cpu is already marked !online, so |
| 524 | * nothing else will touch it. |
| 525 | */ |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 526 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { |
| 527 | unsigned int irr; |
| 528 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 529 | if (IS_ERR_OR_NULL(__this_cpu_read(vector_irq[vector]))) |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 530 | continue; |
| 531 | |
| 532 | irr = apic_read(APIC_IRR + (vector / 32 * 0x10)); |
| 533 | if (irr & (1 << (vector % 32))) { |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 534 | desc = __this_cpu_read(vector_irq[vector]); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 535 | |
Thomas Gleixner | 09cf92b | 2015-07-05 17:12:35 +0000 | [diff] [blame] | 536 | raw_spin_lock(&desc->lock); |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 537 | data = irq_desc_get_irq_data(desc); |
| 538 | chip = irq_data_get_irq_chip(data); |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 539 | if (chip->irq_retrigger) { |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 540 | chip->irq_retrigger(data); |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 541 | __this_cpu_write(vector_irq[vector], VECTOR_RETRIGGERED); |
| 542 | } |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 543 | raw_spin_unlock(&desc->lock); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 544 | } |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 545 | if (__this_cpu_read(vector_irq[vector]) != VECTOR_RETRIGGERED) |
Thomas Gleixner | 7276c6a | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 546 | __this_cpu_write(vector_irq[vector], VECTOR_UNUSED); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 547 | } |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 548 | } |
| 549 | #endif |