Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Common interrupt code for 32 and 64 bit |
| 3 | */ |
| 4 | #include <linux/cpu.h> |
| 5 | #include <linux/interrupt.h> |
| 6 | #include <linux/kernel_stat.h> |
Andres Salomon | 4722d19 | 2010-11-12 05:45:26 +0000 | [diff] [blame] | 7 | #include <linux/of.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 8 | #include <linux/seq_file.h> |
Jaswinder Singh Rajput | 6a02e71 | 2009-01-04 16:22:17 +0530 | [diff] [blame] | 9 | #include <linux/smp.h> |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 10 | #include <linux/ftrace.h> |
Jean Delvare | ca444564 | 2011-03-25 15:20:14 +0100 | [diff] [blame] | 11 | #include <linux/delay.h> |
Paul Gortmaker | 69c60c8 | 2011-05-26 12:22:53 -0400 | [diff] [blame] | 12 | #include <linux/export.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 13 | |
Ingo Molnar | 7b6aa33 | 2009-02-17 13:58:15 +0100 | [diff] [blame] | 14 | #include <asm/apic.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 15 | #include <asm/io_apic.h> |
Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 16 | #include <asm/irq.h> |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 17 | #include <asm/idle.h> |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 18 | #include <asm/mce.h> |
Jaswinder Singh Rajput | 2c1b284 | 2009-04-11 00:03:10 +0530 | [diff] [blame] | 19 | #include <asm/hw_irq.h> |
Steven Rostedt (Red Hat) | 83ab851 | 2013-06-21 10:29:05 -0400 | [diff] [blame] | 20 | |
| 21 | #define CREATE_TRACE_POINTS |
Seiji Aguchi | cf910e8 | 2013-06-20 11:46:53 -0400 | [diff] [blame] | 22 | #include <asm/trace/irq_vectors.h> |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 23 | |
| 24 | atomic_t irq_err_count; |
| 25 | |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 26 | /* Function pointer for generic interrupt vector handling */ |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 27 | void (*x86_platform_ipi_callback)(void) = NULL; |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 28 | |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 29 | /* |
| 30 | * 'what should we do if we get a hw irq event on an illegal vector'. |
| 31 | * each architecture has to answer this themselves. |
| 32 | */ |
| 33 | void ack_bad_irq(unsigned int irq) |
| 34 | { |
Cyrill Gorcunov | edea714 | 2009-04-12 20:47:39 +0400 | [diff] [blame] | 35 | if (printk_ratelimit()) |
| 36 | pr_err("unexpected IRQ trap at vector %02x\n", irq); |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 37 | |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 38 | /* |
| 39 | * Currently unexpected vectors happen only on SMP and APIC. |
| 40 | * We _must_ ack these because every local APIC has only N |
| 41 | * irq slots per priority level, and a 'hanging, unacked' IRQ |
| 42 | * holds up an irq slot - in excessive cases (when multiple |
| 43 | * unexpected vectors occur) that might lock up the APIC |
| 44 | * completely. |
| 45 | * But only ack when the APIC is enabled -AK |
| 46 | */ |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 47 | ack_APIC_irq(); |
Thomas Gleixner | 249f6d9 | 2008-10-16 12:18:50 +0200 | [diff] [blame] | 48 | } |
| 49 | |
Brian Gerst | 1b437c8 | 2009-01-19 00:38:57 +0900 | [diff] [blame] | 50 | #define irq_stats(x) (&per_cpu(irq_stat, x)) |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 51 | /* |
Thomas Gleixner | 517e498 | 2010-12-16 17:59:57 +0100 | [diff] [blame] | 52 | * /proc/interrupts printing for arch specific interrupts |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 53 | */ |
Thomas Gleixner | 517e498 | 2010-12-16 17:59:57 +0100 | [diff] [blame] | 54 | int arch_show_interrupts(struct seq_file *p, int prec) |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 55 | { |
| 56 | int j; |
| 57 | |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 58 | seq_printf(p, "%*s: ", prec, "NMI"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 59 | for_each_online_cpu(j) |
| 60 | seq_printf(p, "%10u ", irq_stats(j)->__nmi_count); |
| 61 | seq_printf(p, " Non-maskable interrupts\n"); |
| 62 | #ifdef CONFIG_X86_LOCAL_APIC |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 63 | seq_printf(p, "%*s: ", prec, "LOC"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 64 | for_each_online_cpu(j) |
| 65 | seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs); |
| 66 | seq_printf(p, " Local timer interrupts\n"); |
Jaswinder Singh Rajput | 474e56b | 2009-03-23 02:08:34 +0530 | [diff] [blame] | 67 | |
| 68 | seq_printf(p, "%*s: ", prec, "SPU"); |
| 69 | for_each_online_cpu(j) |
| 70 | seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count); |
| 71 | seq_printf(p, " Spurious interrupts\n"); |
Li Hong | 89ccf46 | 2009-10-14 18:50:39 +0800 | [diff] [blame] | 72 | seq_printf(p, "%*s: ", prec, "PMI"); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 73 | for_each_online_cpu(j) |
| 74 | seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs); |
Li Hong | 89ccf46 | 2009-10-14 18:50:39 +0800 | [diff] [blame] | 75 | seq_printf(p, " Performance monitoring interrupts\n"); |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 76 | seq_printf(p, "%*s: ", prec, "IWI"); |
Peter Zijlstra | b6276f3 | 2009-04-06 11:45:03 +0200 | [diff] [blame] | 77 | for_each_online_cpu(j) |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 78 | seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs); |
| 79 | seq_printf(p, " IRQ work interrupts\n"); |
Fernando Luis Vázquez Cao | 346b46b | 2011-12-13 11:51:53 +0900 | [diff] [blame] | 80 | seq_printf(p, "%*s: ", prec, "RTR"); |
| 81 | for_each_online_cpu(j) |
Fernando Luis Vazquez Cao | b49d7d8 | 2011-12-15 11:32:24 +0900 | [diff] [blame] | 82 | seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count); |
Fernando Luis Vázquez Cao | 346b46b | 2011-12-13 11:51:53 +0900 | [diff] [blame] | 83 | seq_printf(p, " APIC ICR read retries\n"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 84 | #endif |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 85 | if (x86_platform_ipi_callback) { |
Hidetoshi Seto | 59d1381 | 2009-03-25 10:50:34 +0900 | [diff] [blame] | 86 | seq_printf(p, "%*s: ", prec, "PLT"); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 87 | for_each_online_cpu(j) |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 88 | seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 89 | seq_printf(p, " Platform interrupts\n"); |
| 90 | } |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 91 | #ifdef CONFIG_SMP |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 92 | seq_printf(p, "%*s: ", prec, "RES"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 93 | for_each_online_cpu(j) |
| 94 | seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count); |
| 95 | seq_printf(p, " Rescheduling interrupts\n"); |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 96 | seq_printf(p, "%*s: ", prec, "CAL"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 97 | for_each_online_cpu(j) |
Tomoki Sekiyama | fd0f586 | 2012-09-26 11:11:28 +0900 | [diff] [blame] | 98 | seq_printf(p, "%10u ", irq_stats(j)->irq_call_count - |
| 99 | irq_stats(j)->irq_tlb_count); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 100 | seq_printf(p, " Function call interrupts\n"); |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 101 | seq_printf(p, "%*s: ", prec, "TLB"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 102 | for_each_online_cpu(j) |
| 103 | seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count); |
| 104 | seq_printf(p, " TLB shootdowns\n"); |
| 105 | #endif |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 106 | #ifdef CONFIG_X86_THERMAL_VECTOR |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 107 | seq_printf(p, "%*s: ", prec, "TRM"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 108 | for_each_online_cpu(j) |
| 109 | seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count); |
| 110 | seq_printf(p, " Thermal event interrupts\n"); |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 111 | #endif |
| 112 | #ifdef CONFIG_X86_MCE_THRESHOLD |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 113 | seq_printf(p, "%*s: ", prec, "THR"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 114 | for_each_online_cpu(j) |
| 115 | seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count); |
| 116 | seq_printf(p, " Threshold APIC interrupts\n"); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 117 | #endif |
Andi Kleen | c1ebf83 | 2009-07-09 00:31:41 +0200 | [diff] [blame] | 118 | #ifdef CONFIG_X86_MCE |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 119 | seq_printf(p, "%*s: ", prec, "MCE"); |
| 120 | for_each_online_cpu(j) |
| 121 | seq_printf(p, "%10u ", per_cpu(mce_exception_count, j)); |
| 122 | seq_printf(p, " Machine check exceptions\n"); |
Andi Kleen | ca84f69 | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 123 | seq_printf(p, "%*s: ", prec, "MCP"); |
| 124 | for_each_online_cpu(j) |
| 125 | seq_printf(p, "%10u ", per_cpu(mce_poll_count, j)); |
| 126 | seq_printf(p, " Machine check polls\n"); |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 127 | #endif |
Thomas Gleixner | 929320e | 2014-02-23 21:40:20 +0000 | [diff] [blame^] | 128 | #if defined(CONFIG_HYPERV) || defined(CONFIG_XEN) |
| 129 | seq_printf(p, "%*s: ", prec, "THR"); |
| 130 | for_each_online_cpu(j) |
| 131 | seq_printf(p, "%10u ", irq_stats(j)->irq_hv_callback_count); |
| 132 | seq_printf(p, " Hypervisor callback interrupts\n"); |
| 133 | #endif |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 134 | seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count)); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 135 | #if defined(CONFIG_X86_IO_APIC) |
Jan Beulich | 7a81d9a | 2009-03-12 12:45:15 +0000 | [diff] [blame] | 136 | seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count)); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 137 | #endif |
| 138 | return 0; |
| 139 | } |
| 140 | |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 141 | /* |
| 142 | * /proc/stat helpers |
| 143 | */ |
| 144 | u64 arch_irq_stat_cpu(unsigned int cpu) |
| 145 | { |
| 146 | u64 sum = irq_stats(cpu)->__nmi_count; |
| 147 | |
| 148 | #ifdef CONFIG_X86_LOCAL_APIC |
| 149 | sum += irq_stats(cpu)->apic_timer_irqs; |
Jaswinder Singh Rajput | 474e56b | 2009-03-23 02:08:34 +0530 | [diff] [blame] | 150 | sum += irq_stats(cpu)->irq_spurious_count; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 151 | sum += irq_stats(cpu)->apic_perf_irqs; |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 152 | sum += irq_stats(cpu)->apic_irq_work_irqs; |
Fernando Luis Vazquez Cao | b49d7d8 | 2011-12-15 11:32:24 +0900 | [diff] [blame] | 153 | sum += irq_stats(cpu)->icr_read_retry_count; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 154 | #endif |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 155 | if (x86_platform_ipi_callback) |
| 156 | sum += irq_stats(cpu)->x86_platform_ipis; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 157 | #ifdef CONFIG_SMP |
| 158 | sum += irq_stats(cpu)->irq_resched_count; |
| 159 | sum += irq_stats(cpu)->irq_call_count; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 160 | #endif |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 161 | #ifdef CONFIG_X86_THERMAL_VECTOR |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 162 | sum += irq_stats(cpu)->irq_thermal_count; |
Jan Beulich | 0444c9b | 2009-11-20 14:03:05 +0000 | [diff] [blame] | 163 | #endif |
| 164 | #ifdef CONFIG_X86_MCE_THRESHOLD |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 165 | sum += irq_stats(cpu)->irq_threshold_count; |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 166 | #endif |
Andi Kleen | c1ebf83 | 2009-07-09 00:31:41 +0200 | [diff] [blame] | 167 | #ifdef CONFIG_X86_MCE |
Hidetoshi Seto | 8051dbd | 2009-06-02 16:53:23 +0900 | [diff] [blame] | 168 | sum += per_cpu(mce_exception_count, cpu); |
| 169 | sum += per_cpu(mce_poll_count, cpu); |
| 170 | #endif |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 171 | return sum; |
| 172 | } |
| 173 | |
| 174 | u64 arch_irq_stat(void) |
| 175 | { |
| 176 | u64 sum = atomic_read(&irq_err_count); |
Thomas Gleixner | 6b39ba7 | 2008-10-16 11:32:24 +0200 | [diff] [blame] | 177 | return sum; |
| 178 | } |
Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 179 | |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 180 | |
| 181 | /* |
| 182 | * do_IRQ handles all normal device IRQ's (the special |
| 183 | * SMP cross-CPU interrupts have their own specific |
| 184 | * handlers). |
| 185 | */ |
Andi Kleen | 1d9090e | 2013-08-05 15:02:37 -0700 | [diff] [blame] | 186 | __visible unsigned int __irq_entry do_IRQ(struct pt_regs *regs) |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 187 | { |
| 188 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 189 | |
| 190 | /* high bit used in ret_from_ code */ |
| 191 | unsigned vector = ~regs->orig_ax; |
| 192 | unsigned irq; |
| 193 | |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 194 | irq_enter(); |
Frederic Weisbecker | 98ad1cc | 2011-10-07 18:22:09 +0200 | [diff] [blame] | 195 | exit_idle(); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 196 | |
Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 197 | irq = __this_cpu_read(vector_irq[vector]); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 198 | |
| 199 | if (!handle_irq(irq, regs)) { |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 200 | ack_APIC_irq(); |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 201 | |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 202 | if (irq != VECTOR_RETRIGGERED) { |
| 203 | pr_emerg_ratelimited("%s: %d.%d No irq handler for vector (irq %d)\n", |
| 204 | __func__, smp_processor_id(), |
| 205 | vector, irq); |
| 206 | } else { |
| 207 | __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED); |
| 208 | } |
Jeremy Fitzhardinge | 7c1d7cd | 2009-02-06 14:09:41 -0800 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | irq_exit(); |
| 212 | |
| 213 | set_irq_regs(old_regs); |
| 214 | return 1; |
| 215 | } |
| 216 | |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 217 | /* |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 218 | * Handler for X86_PLATFORM_IPI_VECTOR. |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 219 | */ |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 220 | void __smp_x86_platform_ipi(void) |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 221 | { |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 222 | inc_irq_stat(x86_platform_ipis); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 223 | |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 224 | if (x86_platform_ipi_callback) |
| 225 | x86_platform_ipi_callback(); |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 226 | } |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 227 | |
Andi Kleen | 1d9090e | 2013-08-05 15:02:37 -0700 | [diff] [blame] | 228 | __visible void smp_x86_platform_ipi(struct pt_regs *regs) |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 229 | { |
| 230 | struct pt_regs *old_regs = set_irq_regs(regs); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 231 | |
Seiji Aguchi | eddc0e9 | 2013-06-20 11:45:17 -0400 | [diff] [blame] | 232 | entering_ack_irq(); |
| 233 | __smp_x86_platform_ipi(); |
| 234 | exiting_irq(); |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 235 | set_irq_regs(old_regs); |
| 236 | } |
| 237 | |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 238 | #ifdef CONFIG_HAVE_KVM |
| 239 | /* |
| 240 | * Handler for POSTED_INTERRUPT_VECTOR. |
| 241 | */ |
Andi Kleen | 1d9090e | 2013-08-05 15:02:37 -0700 | [diff] [blame] | 242 | __visible void smp_kvm_posted_intr_ipi(struct pt_regs *regs) |
Yang Zhang | d78f266 | 2013-04-11 19:25:11 +0800 | [diff] [blame] | 243 | { |
| 244 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 245 | |
| 246 | ack_APIC_irq(); |
| 247 | |
| 248 | irq_enter(); |
| 249 | |
| 250 | exit_idle(); |
| 251 | |
| 252 | inc_irq_stat(kvm_posted_intr_ipis); |
| 253 | |
| 254 | irq_exit(); |
| 255 | |
| 256 | set_irq_regs(old_regs); |
| 257 | } |
| 258 | #endif |
| 259 | |
Andi Kleen | 1d9090e | 2013-08-05 15:02:37 -0700 | [diff] [blame] | 260 | __visible void smp_trace_x86_platform_ipi(struct pt_regs *regs) |
Seiji Aguchi | cf910e8 | 2013-06-20 11:46:53 -0400 | [diff] [blame] | 261 | { |
| 262 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 263 | |
| 264 | entering_ack_irq(); |
| 265 | trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR); |
| 266 | __smp_x86_platform_ipi(); |
| 267 | trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR); |
| 268 | exiting_irq(); |
| 269 | set_irq_regs(old_regs); |
| 270 | } |
| 271 | |
Ingo Molnar | c3d8000 | 2008-12-23 15:15:17 +0100 | [diff] [blame] | 272 | EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 273 | |
| 274 | #ifdef CONFIG_HOTPLUG_CPU |
Prarit Bhargava | 39424e8 | 2014-01-28 08:22:11 -0500 | [diff] [blame] | 275 | |
| 276 | /* These two declarations are only used in check_irq_vectors_for_cpu_disable() |
| 277 | * below, which is protected by stop_machine(). Putting them on the stack |
| 278 | * results in a stack frame overflow. Dynamically allocating could result in a |
| 279 | * failure so declare these two cpumasks as global. |
| 280 | */ |
| 281 | static struct cpumask affinity_new, online_new; |
| 282 | |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 283 | /* |
| 284 | * This cpu is going to be removed and its vectors migrated to the remaining |
| 285 | * online cpus. Check to see if there are enough vectors in the remaining cpus. |
| 286 | * This function is protected by stop_machine(). |
| 287 | */ |
| 288 | int check_irq_vectors_for_cpu_disable(void) |
| 289 | { |
| 290 | int irq, cpu; |
| 291 | unsigned int this_cpu, vector, this_count, count; |
| 292 | struct irq_desc *desc; |
| 293 | struct irq_data *data; |
Prarit Bhargava | da6139e | 2014-01-13 06:51:01 -0500 | [diff] [blame] | 294 | |
| 295 | this_cpu = smp_processor_id(); |
| 296 | cpumask_copy(&online_new, cpu_online_mask); |
| 297 | cpu_clear(this_cpu, online_new); |
| 298 | |
| 299 | this_count = 0; |
| 300 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { |
| 301 | irq = __this_cpu_read(vector_irq[vector]); |
| 302 | if (irq >= 0) { |
| 303 | desc = irq_to_desc(irq); |
| 304 | data = irq_desc_get_irq_data(desc); |
| 305 | cpumask_copy(&affinity_new, data->affinity); |
| 306 | cpu_clear(this_cpu, affinity_new); |
| 307 | |
| 308 | /* Do not count inactive or per-cpu irqs. */ |
| 309 | if (!irq_has_action(irq) || irqd_is_per_cpu(data)) |
| 310 | continue; |
| 311 | |
| 312 | /* |
| 313 | * A single irq may be mapped to multiple |
| 314 | * cpu's vector_irq[] (for example IOAPIC cluster |
| 315 | * mode). In this case we have two |
| 316 | * possibilities: |
| 317 | * |
| 318 | * 1) the resulting affinity mask is empty; that is |
| 319 | * this the down'd cpu is the last cpu in the irq's |
| 320 | * affinity mask, or |
| 321 | * |
| 322 | * 2) the resulting affinity mask is no longer |
| 323 | * a subset of the online cpus but the affinity |
| 324 | * mask is not zero; that is the down'd cpu is the |
| 325 | * last online cpu in a user set affinity mask. |
| 326 | */ |
| 327 | if (cpumask_empty(&affinity_new) || |
| 328 | !cpumask_subset(&affinity_new, &online_new)) |
| 329 | this_count++; |
| 330 | } |
| 331 | } |
| 332 | |
| 333 | count = 0; |
| 334 | for_each_online_cpu(cpu) { |
| 335 | if (cpu == this_cpu) |
| 336 | continue; |
| 337 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; |
| 338 | vector++) { |
| 339 | if (per_cpu(vector_irq, cpu)[vector] < 0) |
| 340 | count++; |
| 341 | } |
| 342 | } |
| 343 | |
| 344 | if (count < this_count) { |
| 345 | pr_warn("CPU %d disable failed: CPU has %u vectors assigned and there are only %u available.\n", |
| 346 | this_cpu, this_count, count); |
| 347 | return -ERANGE; |
| 348 | } |
| 349 | return 0; |
| 350 | } |
| 351 | |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 352 | /* A cpu has been removed from cpu_online_mask. Reset irq affinities. */ |
| 353 | void fixup_irqs(void) |
| 354 | { |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 355 | unsigned int irq, vector; |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 356 | static int warned; |
| 357 | struct irq_desc *desc; |
Thomas Gleixner | a3c08e5 | 2010-10-08 20:24:58 +0200 | [diff] [blame] | 358 | struct irq_data *data; |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 359 | struct irq_chip *chip; |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 360 | |
| 361 | for_each_irq_desc(irq, desc) { |
| 362 | int break_affinity = 0; |
| 363 | int set_affinity = 1; |
| 364 | const struct cpumask *affinity; |
| 365 | |
| 366 | if (!desc) |
| 367 | continue; |
| 368 | if (irq == 2) |
| 369 | continue; |
| 370 | |
| 371 | /* interrupt's are disabled at this point */ |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 372 | raw_spin_lock(&desc->lock); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 373 | |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 374 | data = irq_desc_get_irq_data(desc); |
Thomas Gleixner | a3c08e5 | 2010-10-08 20:24:58 +0200 | [diff] [blame] | 375 | affinity = data->affinity; |
Tian, Kevin | b87ba87 | 2011-05-06 14:43:36 +0800 | [diff] [blame] | 376 | if (!irq_has_action(irq) || irqd_is_per_cpu(data) || |
Jan Beulich | 58bff94 | 2011-02-17 15:54:26 +0000 | [diff] [blame] | 377 | cpumask_subset(affinity, cpu_online_mask)) { |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 378 | raw_spin_unlock(&desc->lock); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 379 | continue; |
| 380 | } |
| 381 | |
Suresh Siddha | a5e74b8 | 2009-10-26 14:24:34 -0800 | [diff] [blame] | 382 | /* |
| 383 | * Complete the irq move. This cpu is going down and for |
| 384 | * non intr-remapping case, we can't wait till this interrupt |
| 385 | * arrives at this cpu before completing the irq move. |
| 386 | */ |
| 387 | irq_force_complete_move(irq); |
| 388 | |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 389 | if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) { |
| 390 | break_affinity = 1; |
Liu, Chuansheng | 2530cd4 | 2012-08-14 06:55:01 +0000 | [diff] [blame] | 391 | affinity = cpu_online_mask; |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 392 | } |
| 393 | |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 394 | chip = irq_data_get_irq_chip(data); |
| 395 | if (!irqd_can_move_in_process_context(data) && chip->irq_mask) |
| 396 | chip->irq_mask(data); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 397 | |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 398 | if (chip->irq_set_affinity) |
| 399 | chip->irq_set_affinity(data, affinity, true); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 400 | else if (!(warned++)) |
| 401 | set_affinity = 0; |
| 402 | |
Liu, Chuansheng | 99dd549 | 2012-03-26 07:11:50 +0000 | [diff] [blame] | 403 | /* |
| 404 | * We unmask if the irq was not marked masked by the |
| 405 | * core code. That respects the lazy irq disable |
| 406 | * behaviour. |
| 407 | */ |
Tian, Kevin | 983bbf1 | 2011-05-06 14:43:56 +0800 | [diff] [blame] | 408 | if (!irqd_can_move_in_process_context(data) && |
Liu, Chuansheng | 99dd549 | 2012-03-26 07:11:50 +0000 | [diff] [blame] | 409 | !irqd_irq_masked(data) && chip->irq_unmask) |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 410 | chip->irq_unmask(data); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 411 | |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 412 | raw_spin_unlock(&desc->lock); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 413 | |
| 414 | if (break_affinity && set_affinity) |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 415 | pr_notice("Broke affinity for irq %i\n", irq); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 416 | else if (!set_affinity) |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 417 | pr_notice("Cannot set affinity for irq %i\n", irq); |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 418 | } |
| 419 | |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 420 | /* |
| 421 | * We can remove mdelay() and then send spuriuous interrupts to |
| 422 | * new cpu targets for all the irqs that were handled previously by |
| 423 | * this cpu. While it works, I have seen spurious interrupt messages |
| 424 | * (nothing wrong but still...). |
| 425 | * |
| 426 | * So for now, retain mdelay(1) and check the IRR and then send those |
| 427 | * interrupts to new targets as this cpu is already offlined... |
| 428 | */ |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 429 | mdelay(1); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 430 | |
| 431 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { |
| 432 | unsigned int irr; |
| 433 | |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 434 | if (__this_cpu_read(vector_irq[vector]) <= VECTOR_UNDEFINED) |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 435 | continue; |
| 436 | |
| 437 | irr = apic_read(APIC_IRR + (vector / 32 * 0x10)); |
| 438 | if (irr & (1 << (vector % 32))) { |
Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 439 | irq = __this_cpu_read(vector_irq[vector]); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 440 | |
Thomas Gleixner | 5117348 | 2011-02-12 11:51:03 +0100 | [diff] [blame] | 441 | desc = irq_to_desc(irq); |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 442 | data = irq_desc_get_irq_data(desc); |
| 443 | chip = irq_data_get_irq_chip(data); |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 444 | raw_spin_lock(&desc->lock); |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 445 | if (chip->irq_retrigger) { |
Thomas Gleixner | 51c43ac | 2011-02-10 21:40:36 +0100 | [diff] [blame] | 446 | chip->irq_retrigger(data); |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 447 | __this_cpu_write(vector_irq[vector], VECTOR_RETRIGGERED); |
| 448 | } |
Thomas Gleixner | 239007b | 2009-11-17 16:46:45 +0100 | [diff] [blame] | 449 | raw_spin_unlock(&desc->lock); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 450 | } |
Prarit Bhargava | 9345005 | 2014-01-05 11:10:52 -0500 | [diff] [blame] | 451 | if (__this_cpu_read(vector_irq[vector]) != VECTOR_RETRIGGERED) |
| 452 | __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED); |
Suresh Siddha | 5231a68 | 2009-10-26 14:24:36 -0800 | [diff] [blame] | 453 | } |
Suresh Siddha | 7a7732b | 2009-10-26 14:24:31 -0800 | [diff] [blame] | 454 | } |
| 455 | #endif |