blob: 42805fac009215ac5c70bdd71fdc2ad5d72dfa89 [file] [log] [blame]
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02001/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
Andres Salomon4722d192010-11-12 05:45:26 +00007#include <linux/of.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02008#include <linux/seq_file.h>
Jaswinder Singh Rajput6a02e712009-01-04 16:22:17 +05309#include <linux/smp.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080010#include <linux/ftrace.h>
Jean Delvareca4445642011-03-25 15:20:14 +010011#include <linux/delay.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040012#include <linux/export.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020013
Ingo Molnar7b6aa332009-02-17 13:58:15 +010014#include <asm/apic.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020015#include <asm/io_apic.h>
Ingo Molnarc3d80002008-12-23 15:15:17 +010016#include <asm/irq.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080017#include <asm/idle.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020018#include <asm/mce.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053019#include <asm/hw_irq.h>
Steven Rostedt (Red Hat)83ab8512013-06-21 10:29:05 -040020
21#define CREATE_TRACE_POINTS
Seiji Aguchicf910e82013-06-20 11:46:53 -040022#include <asm/trace/irq_vectors.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020023
24atomic_t irq_err_count;
25
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060026/* Function pointer for generic interrupt vector handling */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050027void (*x86_platform_ipi_callback)(void) = NULL;
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060028
Thomas Gleixner249f6d92008-10-16 12:18:50 +020029/*
30 * 'what should we do if we get a hw irq event on an illegal vector'.
31 * each architecture has to answer this themselves.
32 */
33void ack_bad_irq(unsigned int irq)
34{
Cyrill Gorcunovedea7142009-04-12 20:47:39 +040035 if (printk_ratelimit())
36 pr_err("unexpected IRQ trap at vector %02x\n", irq);
Thomas Gleixner249f6d92008-10-16 12:18:50 +020037
Thomas Gleixner249f6d92008-10-16 12:18:50 +020038 /*
39 * Currently unexpected vectors happen only on SMP and APIC.
40 * We _must_ ack these because every local APIC has only N
41 * irq slots per priority level, and a 'hanging, unacked' IRQ
42 * holds up an irq slot - in excessive cases (when multiple
43 * unexpected vectors occur) that might lock up the APIC
44 * completely.
45 * But only ack when the APIC is enabled -AK
46 */
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +040047 ack_APIC_irq();
Thomas Gleixner249f6d92008-10-16 12:18:50 +020048}
49
Brian Gerst1b437c82009-01-19 00:38:57 +090050#define irq_stats(x) (&per_cpu(irq_stat, x))
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020051/*
Thomas Gleixner517e4982010-12-16 17:59:57 +010052 * /proc/interrupts printing for arch specific interrupts
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020053 */
Thomas Gleixner517e4982010-12-16 17:59:57 +010054int arch_show_interrupts(struct seq_file *p, int prec)
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020055{
56 int j;
57
Jan Beulich7a81d9a2009-03-12 12:45:15 +000058 seq_printf(p, "%*s: ", prec, "NMI");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020059 for_each_online_cpu(j)
60 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
61 seq_printf(p, " Non-maskable interrupts\n");
62#ifdef CONFIG_X86_LOCAL_APIC
Jan Beulich7a81d9a2009-03-12 12:45:15 +000063 seq_printf(p, "%*s: ", prec, "LOC");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020064 for_each_online_cpu(j)
65 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
66 seq_printf(p, " Local timer interrupts\n");
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +053067
68 seq_printf(p, "%*s: ", prec, "SPU");
69 for_each_online_cpu(j)
70 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
71 seq_printf(p, " Spurious interrupts\n");
Li Hong89ccf462009-10-14 18:50:39 +080072 seq_printf(p, "%*s: ", prec, "PMI");
Ingo Molnar241771e2008-12-03 10:39:53 +010073 for_each_online_cpu(j)
74 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
Li Hong89ccf462009-10-14 18:50:39 +080075 seq_printf(p, " Performance monitoring interrupts\n");
Peter Zijlstrae360adb2010-10-14 14:01:34 +080076 seq_printf(p, "%*s: ", prec, "IWI");
Peter Zijlstrab6276f32009-04-06 11:45:03 +020077 for_each_online_cpu(j)
Peter Zijlstrae360adb2010-10-14 14:01:34 +080078 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
79 seq_printf(p, " IRQ work interrupts\n");
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +090080 seq_printf(p, "%*s: ", prec, "RTR");
81 for_each_online_cpu(j)
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +090082 seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count);
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +090083 seq_printf(p, " APIC ICR read retries\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020084#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050085 if (x86_platform_ipi_callback) {
Hidetoshi Seto59d13812009-03-25 10:50:34 +090086 seq_printf(p, "%*s: ", prec, "PLT");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060087 for_each_online_cpu(j)
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050088 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060089 seq_printf(p, " Platform interrupts\n");
90 }
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020091#ifdef CONFIG_SMP
Jan Beulich7a81d9a2009-03-12 12:45:15 +000092 seq_printf(p, "%*s: ", prec, "RES");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020093 for_each_online_cpu(j)
94 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
95 seq_printf(p, " Rescheduling interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000096 seq_printf(p, "%*s: ", prec, "CAL");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020097 for_each_online_cpu(j)
Tomoki Sekiyamafd0f5862012-09-26 11:11:28 +090098 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count -
99 irq_stats(j)->irq_tlb_count);
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200100 seq_printf(p, " Function call interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000101 seq_printf(p, "%*s: ", prec, "TLB");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200102 for_each_online_cpu(j)
103 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
104 seq_printf(p, " TLB shootdowns\n");
105#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000106#ifdef CONFIG_X86_THERMAL_VECTOR
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000107 seq_printf(p, "%*s: ", prec, "TRM");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200108 for_each_online_cpu(j)
109 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
110 seq_printf(p, " Thermal event interrupts\n");
Jan Beulich0444c9b2009-11-20 14:03:05 +0000111#endif
112#ifdef CONFIG_X86_MCE_THRESHOLD
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000113 seq_printf(p, "%*s: ", prec, "THR");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200114 for_each_online_cpu(j)
115 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
116 seq_printf(p, " Threshold APIC interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200117#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200118#ifdef CONFIG_X86_MCE
Andi Kleen01ca79f2009-05-27 21:56:52 +0200119 seq_printf(p, "%*s: ", prec, "MCE");
120 for_each_online_cpu(j)
121 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
122 seq_printf(p, " Machine check exceptions\n");
Andi Kleenca84f692009-05-27 21:56:57 +0200123 seq_printf(p, "%*s: ", prec, "MCP");
124 for_each_online_cpu(j)
125 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
126 seq_printf(p, " Machine check polls\n");
Andi Kleen01ca79f2009-05-27 21:56:52 +0200127#endif
Thomas Gleixner929320e2014-02-23 21:40:20 +0000128#if defined(CONFIG_HYPERV) || defined(CONFIG_XEN)
129 seq_printf(p, "%*s: ", prec, "THR");
130 for_each_online_cpu(j)
131 seq_printf(p, "%10u ", irq_stats(j)->irq_hv_callback_count);
132 seq_printf(p, " Hypervisor callback interrupts\n");
133#endif
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000134 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200135#if defined(CONFIG_X86_IO_APIC)
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000136 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200137#endif
138 return 0;
139}
140
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200141/*
142 * /proc/stat helpers
143 */
144u64 arch_irq_stat_cpu(unsigned int cpu)
145{
146 u64 sum = irq_stats(cpu)->__nmi_count;
147
148#ifdef CONFIG_X86_LOCAL_APIC
149 sum += irq_stats(cpu)->apic_timer_irqs;
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +0530150 sum += irq_stats(cpu)->irq_spurious_count;
Ingo Molnar241771e2008-12-03 10:39:53 +0100151 sum += irq_stats(cpu)->apic_perf_irqs;
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800152 sum += irq_stats(cpu)->apic_irq_work_irqs;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900153 sum += irq_stats(cpu)->icr_read_retry_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200154#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500155 if (x86_platform_ipi_callback)
156 sum += irq_stats(cpu)->x86_platform_ipis;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200157#ifdef CONFIG_SMP
158 sum += irq_stats(cpu)->irq_resched_count;
159 sum += irq_stats(cpu)->irq_call_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200160#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000161#ifdef CONFIG_X86_THERMAL_VECTOR
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200162 sum += irq_stats(cpu)->irq_thermal_count;
Jan Beulich0444c9b2009-11-20 14:03:05 +0000163#endif
164#ifdef CONFIG_X86_MCE_THRESHOLD
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200165 sum += irq_stats(cpu)->irq_threshold_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200166#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200167#ifdef CONFIG_X86_MCE
Hidetoshi Seto8051dbd2009-06-02 16:53:23 +0900168 sum += per_cpu(mce_exception_count, cpu);
169 sum += per_cpu(mce_poll_count, cpu);
170#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200171 return sum;
172}
173
174u64 arch_irq_stat(void)
175{
176 u64 sum = atomic_read(&irq_err_count);
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200177 return sum;
178}
Ingo Molnarc3d80002008-12-23 15:15:17 +0100179
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800180
181/*
182 * do_IRQ handles all normal device IRQ's (the special
183 * SMP cross-CPU interrupts have their own specific
184 * handlers).
185 */
Andi Kleen1d9090e2013-08-05 15:02:37 -0700186__visible unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800187{
188 struct pt_regs *old_regs = set_irq_regs(regs);
189
190 /* high bit used in ret_from_ code */
191 unsigned vector = ~regs->orig_ax;
192 unsigned irq;
193
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800194 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +0200195 exit_idle();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800196
Tejun Heo0a3aee02010-12-18 16:28:55 +0100197 irq = __this_cpu_read(vector_irq[vector]);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800198
199 if (!handle_irq(irq, regs)) {
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400200 ack_APIC_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800201
Prarit Bhargava93450052014-01-05 11:10:52 -0500202 if (irq != VECTOR_RETRIGGERED) {
203 pr_emerg_ratelimited("%s: %d.%d No irq handler for vector (irq %d)\n",
204 __func__, smp_processor_id(),
205 vector, irq);
206 } else {
207 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
208 }
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800209 }
210
211 irq_exit();
212
213 set_irq_regs(old_regs);
214 return 1;
215}
216
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600217/*
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500218 * Handler for X86_PLATFORM_IPI_VECTOR.
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600219 */
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400220void __smp_x86_platform_ipi(void)
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600221{
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500222 inc_irq_stat(x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600223
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500224 if (x86_platform_ipi_callback)
225 x86_platform_ipi_callback();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400226}
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600227
Andi Kleen1d9090e2013-08-05 15:02:37 -0700228__visible void smp_x86_platform_ipi(struct pt_regs *regs)
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400229{
230 struct pt_regs *old_regs = set_irq_regs(regs);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600231
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400232 entering_ack_irq();
233 __smp_x86_platform_ipi();
234 exiting_irq();
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600235 set_irq_regs(old_regs);
236}
237
Yang Zhangd78f2662013-04-11 19:25:11 +0800238#ifdef CONFIG_HAVE_KVM
239/*
240 * Handler for POSTED_INTERRUPT_VECTOR.
241 */
Andi Kleen1d9090e2013-08-05 15:02:37 -0700242__visible void smp_kvm_posted_intr_ipi(struct pt_regs *regs)
Yang Zhangd78f2662013-04-11 19:25:11 +0800243{
244 struct pt_regs *old_regs = set_irq_regs(regs);
245
246 ack_APIC_irq();
247
248 irq_enter();
249
250 exit_idle();
251
252 inc_irq_stat(kvm_posted_intr_ipis);
253
254 irq_exit();
255
256 set_irq_regs(old_regs);
257}
258#endif
259
Andi Kleen1d9090e2013-08-05 15:02:37 -0700260__visible void smp_trace_x86_platform_ipi(struct pt_regs *regs)
Seiji Aguchicf910e82013-06-20 11:46:53 -0400261{
262 struct pt_regs *old_regs = set_irq_regs(regs);
263
264 entering_ack_irq();
265 trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR);
266 __smp_x86_platform_ipi();
267 trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR);
268 exiting_irq();
269 set_irq_regs(old_regs);
270}
271
Ingo Molnarc3d80002008-12-23 15:15:17 +0100272EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800273
274#ifdef CONFIG_HOTPLUG_CPU
Prarit Bhargava39424e82014-01-28 08:22:11 -0500275
276/* These two declarations are only used in check_irq_vectors_for_cpu_disable()
277 * below, which is protected by stop_machine(). Putting them on the stack
278 * results in a stack frame overflow. Dynamically allocating could result in a
279 * failure so declare these two cpumasks as global.
280 */
281static struct cpumask affinity_new, online_new;
282
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500283/*
284 * This cpu is going to be removed and its vectors migrated to the remaining
285 * online cpus. Check to see if there are enough vectors in the remaining cpus.
286 * This function is protected by stop_machine().
287 */
288int check_irq_vectors_for_cpu_disable(void)
289{
290 int irq, cpu;
291 unsigned int this_cpu, vector, this_count, count;
292 struct irq_desc *desc;
293 struct irq_data *data;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500294
295 this_cpu = smp_processor_id();
296 cpumask_copy(&online_new, cpu_online_mask);
297 cpu_clear(this_cpu, online_new);
298
299 this_count = 0;
300 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
301 irq = __this_cpu_read(vector_irq[vector]);
302 if (irq >= 0) {
303 desc = irq_to_desc(irq);
304 data = irq_desc_get_irq_data(desc);
305 cpumask_copy(&affinity_new, data->affinity);
306 cpu_clear(this_cpu, affinity_new);
307
308 /* Do not count inactive or per-cpu irqs. */
309 if (!irq_has_action(irq) || irqd_is_per_cpu(data))
310 continue;
311
312 /*
313 * A single irq may be mapped to multiple
314 * cpu's vector_irq[] (for example IOAPIC cluster
315 * mode). In this case we have two
316 * possibilities:
317 *
318 * 1) the resulting affinity mask is empty; that is
319 * this the down'd cpu is the last cpu in the irq's
320 * affinity mask, or
321 *
322 * 2) the resulting affinity mask is no longer
323 * a subset of the online cpus but the affinity
324 * mask is not zero; that is the down'd cpu is the
325 * last online cpu in a user set affinity mask.
326 */
327 if (cpumask_empty(&affinity_new) ||
328 !cpumask_subset(&affinity_new, &online_new))
329 this_count++;
330 }
331 }
332
333 count = 0;
334 for_each_online_cpu(cpu) {
335 if (cpu == this_cpu)
336 continue;
337 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
338 vector++) {
339 if (per_cpu(vector_irq, cpu)[vector] < 0)
340 count++;
341 }
342 }
343
344 if (count < this_count) {
345 pr_warn("CPU %d disable failed: CPU has %u vectors assigned and there are only %u available.\n",
346 this_cpu, this_count, count);
347 return -ERANGE;
348 }
349 return 0;
350}
351
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800352/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
353void fixup_irqs(void)
354{
Suresh Siddha5231a682009-10-26 14:24:36 -0800355 unsigned int irq, vector;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800356 static int warned;
357 struct irq_desc *desc;
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200358 struct irq_data *data;
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100359 struct irq_chip *chip;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800360
361 for_each_irq_desc(irq, desc) {
362 int break_affinity = 0;
363 int set_affinity = 1;
364 const struct cpumask *affinity;
365
366 if (!desc)
367 continue;
368 if (irq == 2)
369 continue;
370
371 /* interrupt's are disabled at this point */
Thomas Gleixner239007b2009-11-17 16:46:45 +0100372 raw_spin_lock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800373
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100374 data = irq_desc_get_irq_data(desc);
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200375 affinity = data->affinity;
Tian, Kevinb87ba872011-05-06 14:43:36 +0800376 if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
Jan Beulich58bff942011-02-17 15:54:26 +0000377 cpumask_subset(affinity, cpu_online_mask)) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100378 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800379 continue;
380 }
381
Suresh Siddhaa5e74b82009-10-26 14:24:34 -0800382 /*
383 * Complete the irq move. This cpu is going down and for
384 * non intr-remapping case, we can't wait till this interrupt
385 * arrives at this cpu before completing the irq move.
386 */
387 irq_force_complete_move(irq);
388
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800389 if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
390 break_affinity = 1;
Liu, Chuansheng2530cd42012-08-14 06:55:01 +0000391 affinity = cpu_online_mask;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800392 }
393
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100394 chip = irq_data_get_irq_chip(data);
395 if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
396 chip->irq_mask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800397
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100398 if (chip->irq_set_affinity)
399 chip->irq_set_affinity(data, affinity, true);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800400 else if (!(warned++))
401 set_affinity = 0;
402
Liu, Chuansheng99dd5492012-03-26 07:11:50 +0000403 /*
404 * We unmask if the irq was not marked masked by the
405 * core code. That respects the lazy irq disable
406 * behaviour.
407 */
Tian, Kevin983bbf12011-05-06 14:43:56 +0800408 if (!irqd_can_move_in_process_context(data) &&
Liu, Chuansheng99dd5492012-03-26 07:11:50 +0000409 !irqd_irq_masked(data) && chip->irq_unmask)
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100410 chip->irq_unmask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800411
Thomas Gleixner239007b2009-11-17 16:46:45 +0100412 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800413
414 if (break_affinity && set_affinity)
Joe Perchesc767a542012-05-21 19:50:07 -0700415 pr_notice("Broke affinity for irq %i\n", irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800416 else if (!set_affinity)
Joe Perchesc767a542012-05-21 19:50:07 -0700417 pr_notice("Cannot set affinity for irq %i\n", irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800418 }
419
Suresh Siddha5231a682009-10-26 14:24:36 -0800420 /*
421 * We can remove mdelay() and then send spuriuous interrupts to
422 * new cpu targets for all the irqs that were handled previously by
423 * this cpu. While it works, I have seen spurious interrupt messages
424 * (nothing wrong but still...).
425 *
426 * So for now, retain mdelay(1) and check the IRR and then send those
427 * interrupts to new targets as this cpu is already offlined...
428 */
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800429 mdelay(1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800430
431 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
432 unsigned int irr;
433
Prarit Bhargava93450052014-01-05 11:10:52 -0500434 if (__this_cpu_read(vector_irq[vector]) <= VECTOR_UNDEFINED)
Suresh Siddha5231a682009-10-26 14:24:36 -0800435 continue;
436
437 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
438 if (irr & (1 << (vector % 32))) {
Tejun Heo0a3aee02010-12-18 16:28:55 +0100439 irq = __this_cpu_read(vector_irq[vector]);
Suresh Siddha5231a682009-10-26 14:24:36 -0800440
Thomas Gleixner51173482011-02-12 11:51:03 +0100441 desc = irq_to_desc(irq);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100442 data = irq_desc_get_irq_data(desc);
443 chip = irq_data_get_irq_chip(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100444 raw_spin_lock(&desc->lock);
Prarit Bhargava93450052014-01-05 11:10:52 -0500445 if (chip->irq_retrigger) {
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100446 chip->irq_retrigger(data);
Prarit Bhargava93450052014-01-05 11:10:52 -0500447 __this_cpu_write(vector_irq[vector], VECTOR_RETRIGGERED);
448 }
Thomas Gleixner239007b2009-11-17 16:46:45 +0100449 raw_spin_unlock(&desc->lock);
Suresh Siddha5231a682009-10-26 14:24:36 -0800450 }
Prarit Bhargava93450052014-01-05 11:10:52 -0500451 if (__this_cpu_read(vector_irq[vector]) != VECTOR_RETRIGGERED)
452 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
Suresh Siddha5231a682009-10-26 14:24:36 -0800453 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800454}
455#endif