blob: 6233de046c0832e5a236bf5761b04de85b06c86e [file] [log] [blame]
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02001/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
Andres Salomon4722d192010-11-12 05:45:26 +00007#include <linux/of.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02008#include <linux/seq_file.h>
Jaswinder Singh Rajput6a02e712009-01-04 16:22:17 +05309#include <linux/smp.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080010#include <linux/ftrace.h>
Jean Delvareca4445642011-03-25 15:20:14 +010011#include <linux/delay.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040012#include <linux/export.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020013
Ingo Molnar7b6aa332009-02-17 13:58:15 +010014#include <asm/apic.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020015#include <asm/io_apic.h>
Ingo Molnarc3d80002008-12-23 15:15:17 +010016#include <asm/irq.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080017#include <asm/idle.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020018#include <asm/mce.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053019#include <asm/hw_irq.h>
Yinghai Luac2a5532014-05-13 11:39:34 -040020#include <asm/desc.h>
Steven Rostedt (Red Hat)83ab8512013-06-21 10:29:05 -040021
22#define CREATE_TRACE_POINTS
Seiji Aguchicf910e82013-06-20 11:46:53 -040023#include <asm/trace/irq_vectors.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020024
Brian Gerstc5bde902015-05-09 11:36:50 -040025DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
26EXPORT_PER_CPU_SYMBOL(irq_stat);
27
28DEFINE_PER_CPU(struct pt_regs *, irq_regs);
29EXPORT_PER_CPU_SYMBOL(irq_regs);
30
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020031atomic_t irq_err_count;
32
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060033/* Function pointer for generic interrupt vector handling */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050034void (*x86_platform_ipi_callback)(void) = NULL;
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060035
Thomas Gleixner249f6d92008-10-16 12:18:50 +020036/*
37 * 'what should we do if we get a hw irq event on an illegal vector'.
38 * each architecture has to answer this themselves.
39 */
40void ack_bad_irq(unsigned int irq)
41{
Cyrill Gorcunovedea7142009-04-12 20:47:39 +040042 if (printk_ratelimit())
43 pr_err("unexpected IRQ trap at vector %02x\n", irq);
Thomas Gleixner249f6d92008-10-16 12:18:50 +020044
Thomas Gleixner249f6d92008-10-16 12:18:50 +020045 /*
46 * Currently unexpected vectors happen only on SMP and APIC.
47 * We _must_ ack these because every local APIC has only N
48 * irq slots per priority level, and a 'hanging, unacked' IRQ
49 * holds up an irq slot - in excessive cases (when multiple
50 * unexpected vectors occur) that might lock up the APIC
51 * completely.
52 * But only ack when the APIC is enabled -AK
53 */
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +040054 ack_APIC_irq();
Thomas Gleixner249f6d92008-10-16 12:18:50 +020055}
56
Brian Gerst1b437c82009-01-19 00:38:57 +090057#define irq_stats(x) (&per_cpu(irq_stat, x))
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020058/*
Thomas Gleixner517e4982010-12-16 17:59:57 +010059 * /proc/interrupts printing for arch specific interrupts
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020060 */
Thomas Gleixner517e4982010-12-16 17:59:57 +010061int arch_show_interrupts(struct seq_file *p, int prec)
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020062{
63 int j;
64
Jan Beulich7a81d9a2009-03-12 12:45:15 +000065 seq_printf(p, "%*s: ", prec, "NMI");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020066 for_each_online_cpu(j)
67 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010068 seq_puts(p, " Non-maskable interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020069#ifdef CONFIG_X86_LOCAL_APIC
Jan Beulich7a81d9a2009-03-12 12:45:15 +000070 seq_printf(p, "%*s: ", prec, "LOC");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020071 for_each_online_cpu(j)
72 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
Rasmus Villemoes37367082014-11-28 22:03:41 +010073 seq_puts(p, " Local timer interrupts\n");
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +053074
75 seq_printf(p, "%*s: ", prec, "SPU");
76 for_each_online_cpu(j)
77 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010078 seq_puts(p, " Spurious interrupts\n");
Li Hong89ccf462009-10-14 18:50:39 +080079 seq_printf(p, "%*s: ", prec, "PMI");
Ingo Molnar241771e2008-12-03 10:39:53 +010080 for_each_online_cpu(j)
81 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
Rasmus Villemoes37367082014-11-28 22:03:41 +010082 seq_puts(p, " Performance monitoring interrupts\n");
Peter Zijlstrae360adb2010-10-14 14:01:34 +080083 seq_printf(p, "%*s: ", prec, "IWI");
Peter Zijlstrab6276f32009-04-06 11:45:03 +020084 for_each_online_cpu(j)
Peter Zijlstrae360adb2010-10-14 14:01:34 +080085 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
Rasmus Villemoes37367082014-11-28 22:03:41 +010086 seq_puts(p, " IRQ work interrupts\n");
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +090087 seq_printf(p, "%*s: ", prec, "RTR");
88 for_each_online_cpu(j)
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +090089 seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +010090 seq_puts(p, " APIC ICR read retries\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020091#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050092 if (x86_platform_ipi_callback) {
Hidetoshi Seto59d13812009-03-25 10:50:34 +090093 seq_printf(p, "%*s: ", prec, "PLT");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060094 for_each_online_cpu(j)
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050095 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
Rasmus Villemoes37367082014-11-28 22:03:41 +010096 seq_puts(p, " Platform interrupts\n");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060097 }
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020098#ifdef CONFIG_SMP
Jan Beulich7a81d9a2009-03-12 12:45:15 +000099 seq_printf(p, "%*s: ", prec, "RES");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200100 for_each_online_cpu(j)
101 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100102 seq_puts(p, " Rescheduling interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000103 seq_printf(p, "%*s: ", prec, "CAL");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200104 for_each_online_cpu(j)
Tomoki Sekiyamafd0f5862012-09-26 11:11:28 +0900105 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count -
106 irq_stats(j)->irq_tlb_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100107 seq_puts(p, " Function call interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000108 seq_printf(p, "%*s: ", prec, "TLB");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200109 for_each_online_cpu(j)
110 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100111 seq_puts(p, " TLB shootdowns\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200112#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000113#ifdef CONFIG_X86_THERMAL_VECTOR
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000114 seq_printf(p, "%*s: ", prec, "TRM");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200115 for_each_online_cpu(j)
116 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100117 seq_puts(p, " Thermal event interrupts\n");
Jan Beulich0444c9b2009-11-20 14:03:05 +0000118#endif
119#ifdef CONFIG_X86_MCE_THRESHOLD
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000120 seq_printf(p, "%*s: ", prec, "THR");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200121 for_each_online_cpu(j)
122 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100123 seq_puts(p, " Threshold APIC interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200124#endif
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500125#ifdef CONFIG_X86_MCE_AMD
126 seq_printf(p, "%*s: ", prec, "DFR");
127 for_each_online_cpu(j)
128 seq_printf(p, "%10u ", irq_stats(j)->irq_deferred_error_count);
129 seq_puts(p, " Deferred Error APIC interrupts\n");
130#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200131#ifdef CONFIG_X86_MCE
Andi Kleen01ca79f2009-05-27 21:56:52 +0200132 seq_printf(p, "%*s: ", prec, "MCE");
133 for_each_online_cpu(j)
134 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
Rasmus Villemoes37367082014-11-28 22:03:41 +0100135 seq_puts(p, " Machine check exceptions\n");
Andi Kleenca84f692009-05-27 21:56:57 +0200136 seq_printf(p, "%*s: ", prec, "MCP");
137 for_each_online_cpu(j)
138 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
Rasmus Villemoes37367082014-11-28 22:03:41 +0100139 seq_puts(p, " Machine check polls\n");
Andi Kleen01ca79f2009-05-27 21:56:52 +0200140#endif
K. Y. Srinivasanf704a7d2014-04-01 23:51:42 -0700141#if IS_ENABLED(CONFIG_HYPERV) || defined(CONFIG_XEN)
Jan Beulich4a0d3102015-01-16 15:47:07 +0000142 seq_printf(p, "%*s: ", prec, "HYP");
Thomas Gleixner929320e2014-02-23 21:40:20 +0000143 for_each_online_cpu(j)
144 seq_printf(p, "%10u ", irq_stats(j)->irq_hv_callback_count);
Rasmus Villemoes37367082014-11-28 22:03:41 +0100145 seq_puts(p, " Hypervisor callback interrupts\n");
Thomas Gleixner929320e2014-02-23 21:40:20 +0000146#endif
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000147 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200148#if defined(CONFIG_X86_IO_APIC)
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000149 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200150#endif
Feng Wu501b3262015-05-19 17:07:17 +0800151#ifdef CONFIG_HAVE_KVM
152 seq_printf(p, "%*s: ", prec, "PIN");
153 for_each_online_cpu(j)
154 seq_printf(p, "%10u ", irq_stats(j)->kvm_posted_intr_ipis);
155 seq_puts(p, " Posted-interrupt notification event\n");
156
157 seq_printf(p, "%*s: ", prec, "PIW");
158 for_each_online_cpu(j)
159 seq_printf(p, "%10u ",
160 irq_stats(j)->kvm_posted_intr_wakeup_ipis);
161 seq_puts(p, " Posted-interrupt wakeup event\n");
162#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200163 return 0;
164}
165
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200166/*
167 * /proc/stat helpers
168 */
169u64 arch_irq_stat_cpu(unsigned int cpu)
170{
171 u64 sum = irq_stats(cpu)->__nmi_count;
172
173#ifdef CONFIG_X86_LOCAL_APIC
174 sum += irq_stats(cpu)->apic_timer_irqs;
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +0530175 sum += irq_stats(cpu)->irq_spurious_count;
Ingo Molnar241771e2008-12-03 10:39:53 +0100176 sum += irq_stats(cpu)->apic_perf_irqs;
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800177 sum += irq_stats(cpu)->apic_irq_work_irqs;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900178 sum += irq_stats(cpu)->icr_read_retry_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200179#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500180 if (x86_platform_ipi_callback)
181 sum += irq_stats(cpu)->x86_platform_ipis;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200182#ifdef CONFIG_SMP
183 sum += irq_stats(cpu)->irq_resched_count;
184 sum += irq_stats(cpu)->irq_call_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200185#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000186#ifdef CONFIG_X86_THERMAL_VECTOR
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200187 sum += irq_stats(cpu)->irq_thermal_count;
Jan Beulich0444c9b2009-11-20 14:03:05 +0000188#endif
189#ifdef CONFIG_X86_MCE_THRESHOLD
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200190 sum += irq_stats(cpu)->irq_threshold_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200191#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200192#ifdef CONFIG_X86_MCE
Hidetoshi Seto8051dbd2009-06-02 16:53:23 +0900193 sum += per_cpu(mce_exception_count, cpu);
194 sum += per_cpu(mce_poll_count, cpu);
195#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200196 return sum;
197}
198
199u64 arch_irq_stat(void)
200{
201 u64 sum = atomic_read(&irq_err_count);
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200202 return sum;
203}
Ingo Molnarc3d80002008-12-23 15:15:17 +0100204
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800205
206/*
207 * do_IRQ handles all normal device IRQ's (the special
208 * SMP cross-CPU interrupts have their own specific
209 * handlers).
210 */
Andi Kleen1d9090e2013-08-05 15:02:37 -0700211__visible unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800212{
213 struct pt_regs *old_regs = set_irq_regs(regs);
214
215 /* high bit used in ret_from_ code */
216 unsigned vector = ~regs->orig_ax;
217 unsigned irq;
218
Andy Lutomirski0333a202015-07-03 12:44:34 -0700219 /*
220 * NB: Unlike exception entries, IRQ entries do not reliably
221 * handle context tracking in the low-level entry code. This is
222 * because syscall entries execute briefly with IRQs on before
223 * updating context tracking state, so we can take an IRQ from
224 * kernel mode with CONTEXT_USER. The low-level entry code only
225 * updates the context if we came from user mode, so we won't
226 * switch to CONTEXT_KERNEL. We'll fix that once the syscall
227 * code is cleaned up enough that we can cleanly defer enabling
228 * IRQs.
229 */
230
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200231 entering_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800232
Andy Lutomirski0333a202015-07-03 12:44:34 -0700233 /* entering_irq() tells RCU that we're not quiescent. Check it. */
234 rcu_lockdep_assert(rcu_is_watching(), "IRQ failed to wake up RCU");
235
Tejun Heo0a3aee02010-12-18 16:28:55 +0100236 irq = __this_cpu_read(vector_irq[vector]);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800237
238 if (!handle_irq(irq, regs)) {
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400239 ack_APIC_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800240
Prarit Bhargava93450052014-01-05 11:10:52 -0500241 if (irq != VECTOR_RETRIGGERED) {
242 pr_emerg_ratelimited("%s: %d.%d No irq handler for vector (irq %d)\n",
243 __func__, smp_processor_id(),
244 vector, irq);
245 } else {
246 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
247 }
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800248 }
249
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200250 exiting_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800251
252 set_irq_regs(old_regs);
253 return 1;
254}
255
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600256/*
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500257 * Handler for X86_PLATFORM_IPI_VECTOR.
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600258 */
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400259void __smp_x86_platform_ipi(void)
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600260{
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500261 inc_irq_stat(x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600262
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500263 if (x86_platform_ipi_callback)
264 x86_platform_ipi_callback();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400265}
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600266
Andi Kleen1d9090e2013-08-05 15:02:37 -0700267__visible void smp_x86_platform_ipi(struct pt_regs *regs)
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400268{
269 struct pt_regs *old_regs = set_irq_regs(regs);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600270
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400271 entering_ack_irq();
272 __smp_x86_platform_ipi();
273 exiting_irq();
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600274 set_irq_regs(old_regs);
275}
276
Yang Zhangd78f2662013-04-11 19:25:11 +0800277#ifdef CONFIG_HAVE_KVM
Feng Wuf6b3c72c2015-05-19 17:07:16 +0800278static void dummy_handler(void) {}
279static void (*kvm_posted_intr_wakeup_handler)(void) = dummy_handler;
280
281void kvm_set_posted_intr_wakeup_handler(void (*handler)(void))
282{
283 if (handler)
284 kvm_posted_intr_wakeup_handler = handler;
285 else
286 kvm_posted_intr_wakeup_handler = dummy_handler;
287}
288EXPORT_SYMBOL_GPL(kvm_set_posted_intr_wakeup_handler);
289
Yang Zhangd78f2662013-04-11 19:25:11 +0800290/*
291 * Handler for POSTED_INTERRUPT_VECTOR.
292 */
Andi Kleen1d9090e2013-08-05 15:02:37 -0700293__visible void smp_kvm_posted_intr_ipi(struct pt_regs *regs)
Yang Zhangd78f2662013-04-11 19:25:11 +0800294{
295 struct pt_regs *old_regs = set_irq_regs(regs);
296
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200297 entering_ack_irq();
Yang Zhangd78f2662013-04-11 19:25:11 +0800298 inc_irq_stat(kvm_posted_intr_ipis);
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200299 exiting_irq();
Yang Zhangd78f2662013-04-11 19:25:11 +0800300 set_irq_regs(old_regs);
301}
Feng Wuf6b3c72c2015-05-19 17:07:16 +0800302
303/*
304 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
305 */
306__visible void smp_kvm_posted_intr_wakeup_ipi(struct pt_regs *regs)
307{
308 struct pt_regs *old_regs = set_irq_regs(regs);
309
310 entering_ack_irq();
311 inc_irq_stat(kvm_posted_intr_wakeup_ipis);
312 kvm_posted_intr_wakeup_handler();
313 exiting_irq();
314 set_irq_regs(old_regs);
315}
Yang Zhangd78f2662013-04-11 19:25:11 +0800316#endif
317
Andi Kleen1d9090e2013-08-05 15:02:37 -0700318__visible void smp_trace_x86_platform_ipi(struct pt_regs *regs)
Seiji Aguchicf910e82013-06-20 11:46:53 -0400319{
320 struct pt_regs *old_regs = set_irq_regs(regs);
321
322 entering_ack_irq();
323 trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR);
324 __smp_x86_platform_ipi();
325 trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR);
326 exiting_irq();
327 set_irq_regs(old_regs);
328}
329
Ingo Molnarc3d80002008-12-23 15:15:17 +0100330EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800331
332#ifdef CONFIG_HOTPLUG_CPU
Prarit Bhargava39424e82014-01-28 08:22:11 -0500333
334/* These two declarations are only used in check_irq_vectors_for_cpu_disable()
335 * below, which is protected by stop_machine(). Putting them on the stack
336 * results in a stack frame overflow. Dynamically allocating could result in a
337 * failure so declare these two cpumasks as global.
338 */
339static struct cpumask affinity_new, online_new;
340
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500341/*
342 * This cpu is going to be removed and its vectors migrated to the remaining
343 * online cpus. Check to see if there are enough vectors in the remaining cpus.
344 * This function is protected by stop_machine().
345 */
346int check_irq_vectors_for_cpu_disable(void)
347{
348 int irq, cpu;
349 unsigned int this_cpu, vector, this_count, count;
350 struct irq_desc *desc;
351 struct irq_data *data;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500352
353 this_cpu = smp_processor_id();
354 cpumask_copy(&online_new, cpu_online_mask);
Rusty Russell020b37a2015-03-02 22:05:49 +1030355 cpumask_clear_cpu(this_cpu, &online_new);
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500356
357 this_count = 0;
358 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
359 irq = __this_cpu_read(vector_irq[vector]);
360 if (irq >= 0) {
361 desc = irq_to_desc(irq);
Joerg Roedeld97eb892015-02-04 13:33:33 +0100362 if (!desc)
363 continue;
364
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500365 data = irq_desc_get_irq_data(desc);
366 cpumask_copy(&affinity_new, data->affinity);
Rusty Russell020b37a2015-03-02 22:05:49 +1030367 cpumask_clear_cpu(this_cpu, &affinity_new);
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500368
369 /* Do not count inactive or per-cpu irqs. */
370 if (!irq_has_action(irq) || irqd_is_per_cpu(data))
371 continue;
372
373 /*
374 * A single irq may be mapped to multiple
375 * cpu's vector_irq[] (for example IOAPIC cluster
376 * mode). In this case we have two
377 * possibilities:
378 *
379 * 1) the resulting affinity mask is empty; that is
380 * this the down'd cpu is the last cpu in the irq's
381 * affinity mask, or
382 *
383 * 2) the resulting affinity mask is no longer
384 * a subset of the online cpus but the affinity
385 * mask is not zero; that is the down'd cpu is the
386 * last online cpu in a user set affinity mask.
387 */
388 if (cpumask_empty(&affinity_new) ||
389 !cpumask_subset(&affinity_new, &online_new))
390 this_count++;
391 }
392 }
393
394 count = 0;
395 for_each_online_cpu(cpu) {
396 if (cpu == this_cpu)
397 continue;
Yinghai Luac2a5532014-05-13 11:39:34 -0400398 /*
399 * We scan from FIRST_EXTERNAL_VECTOR to first system
400 * vector. If the vector is marked in the used vectors
401 * bitmap or an irq is assigned to it, we don't count
402 * it as available.
403 */
404 for (vector = FIRST_EXTERNAL_VECTOR;
405 vector < first_system_vector; vector++) {
406 if (!test_bit(vector, used_vectors) &&
407 per_cpu(vector_irq, cpu)[vector] < 0)
408 count++;
Prarit Bhargavada6139e2014-01-13 06:51:01 -0500409 }
410 }
411
412 if (count < this_count) {
413 pr_warn("CPU %d disable failed: CPU has %u vectors assigned and there are only %u available.\n",
414 this_cpu, this_count, count);
415 return -ERANGE;
416 }
417 return 0;
418}
419
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800420/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
421void fixup_irqs(void)
422{
Suresh Siddha5231a682009-10-26 14:24:36 -0800423 unsigned int irq, vector;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800424 static int warned;
425 struct irq_desc *desc;
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200426 struct irq_data *data;
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100427 struct irq_chip *chip;
Prarit Bhargavafb24da82014-04-02 08:11:13 -0400428 int ret;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800429
430 for_each_irq_desc(irq, desc) {
431 int break_affinity = 0;
432 int set_affinity = 1;
433 const struct cpumask *affinity;
434
435 if (!desc)
436 continue;
437 if (irq == 2)
438 continue;
439
440 /* interrupt's are disabled at this point */
Thomas Gleixner239007b2009-11-17 16:46:45 +0100441 raw_spin_lock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800442
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100443 data = irq_desc_get_irq_data(desc);
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200444 affinity = data->affinity;
Tian, Kevinb87ba872011-05-06 14:43:36 +0800445 if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
Jan Beulich58bff942011-02-17 15:54:26 +0000446 cpumask_subset(affinity, cpu_online_mask)) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100447 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800448 continue;
449 }
450
Suresh Siddhaa5e74b82009-10-26 14:24:34 -0800451 /*
452 * Complete the irq move. This cpu is going down and for
453 * non intr-remapping case, we can't wait till this interrupt
454 * arrives at this cpu before completing the irq move.
455 */
456 irq_force_complete_move(irq);
457
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800458 if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
459 break_affinity = 1;
Liu, Chuansheng2530cd42012-08-14 06:55:01 +0000460 affinity = cpu_online_mask;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800461 }
462
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100463 chip = irq_data_get_irq_chip(data);
464 if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
465 chip->irq_mask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800466
Prarit Bhargavafb24da82014-04-02 08:11:13 -0400467 if (chip->irq_set_affinity) {
468 ret = chip->irq_set_affinity(data, affinity, true);
469 if (ret == -ENOSPC)
470 pr_crit("IRQ %d set affinity failed because there are no available vectors. The device assigned to this IRQ is unstable.\n", irq);
471 } else {
472 if (!(warned++))
473 set_affinity = 0;
474 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800475
Liu, Chuansheng99dd5492012-03-26 07:11:50 +0000476 /*
477 * We unmask if the irq was not marked masked by the
478 * core code. That respects the lazy irq disable
479 * behaviour.
480 */
Tian, Kevin983bbf12011-05-06 14:43:56 +0800481 if (!irqd_can_move_in_process_context(data) &&
Liu, Chuansheng99dd5492012-03-26 07:11:50 +0000482 !irqd_irq_masked(data) && chip->irq_unmask)
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100483 chip->irq_unmask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800484
Thomas Gleixner239007b2009-11-17 16:46:45 +0100485 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800486
487 if (break_affinity && set_affinity)
Joe Perchesc767a542012-05-21 19:50:07 -0700488 pr_notice("Broke affinity for irq %i\n", irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800489 else if (!set_affinity)
Joe Perchesc767a542012-05-21 19:50:07 -0700490 pr_notice("Cannot set affinity for irq %i\n", irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800491 }
492
Suresh Siddha5231a682009-10-26 14:24:36 -0800493 /*
494 * We can remove mdelay() and then send spuriuous interrupts to
495 * new cpu targets for all the irqs that were handled previously by
496 * this cpu. While it works, I have seen spurious interrupt messages
497 * (nothing wrong but still...).
498 *
499 * So for now, retain mdelay(1) and check the IRR and then send those
500 * interrupts to new targets as this cpu is already offlined...
501 */
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800502 mdelay(1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800503
504 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
505 unsigned int irr;
506
Prarit Bhargava93450052014-01-05 11:10:52 -0500507 if (__this_cpu_read(vector_irq[vector]) <= VECTOR_UNDEFINED)
Suresh Siddha5231a682009-10-26 14:24:36 -0800508 continue;
509
510 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
511 if (irr & (1 << (vector % 32))) {
Tejun Heo0a3aee02010-12-18 16:28:55 +0100512 irq = __this_cpu_read(vector_irq[vector]);
Suresh Siddha5231a682009-10-26 14:24:36 -0800513
Thomas Gleixner51173482011-02-12 11:51:03 +0100514 desc = irq_to_desc(irq);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100515 data = irq_desc_get_irq_data(desc);
516 chip = irq_data_get_irq_chip(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100517 raw_spin_lock(&desc->lock);
Prarit Bhargava93450052014-01-05 11:10:52 -0500518 if (chip->irq_retrigger) {
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100519 chip->irq_retrigger(data);
Prarit Bhargava93450052014-01-05 11:10:52 -0500520 __this_cpu_write(vector_irq[vector], VECTOR_RETRIGGERED);
521 }
Thomas Gleixner239007b2009-11-17 16:46:45 +0100522 raw_spin_unlock(&desc->lock);
Suresh Siddha5231a682009-10-26 14:24:36 -0800523 }
Prarit Bhargava93450052014-01-05 11:10:52 -0500524 if (__this_cpu_read(vector_irq[vector]) != VECTOR_RETRIGGERED)
525 __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED);
Suresh Siddha5231a682009-10-26 14:24:36 -0800526 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800527}
528#endif