blob: f2d269bca78989850483666ba81ecbaa096f973a [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070014#include <linux/irqchip/mips-gic.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080015#include <linux/of_address.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010018
Andrew Brestickera7057272014-11-12 11:43:38 -080019#include <asm/mips-cm.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050020#include <asm/setup.h>
21#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010022
Andrew Brestickera7057272014-11-12 11:43:38 -080023#include <dt-bindings/interrupt-controller/mips-gic.h>
24
25#include "irqchip.h"
26
Steven J. Hillff867142013-04-10 16:27:04 -050027unsigned int gic_present;
Steven J. Hill98b67c32012-08-31 16:18:49 -050028
Jeffrey Deans822350b2014-07-17 09:20:53 +010029struct gic_pcpu_mask {
Andrew Brestickerfbd55242014-09-18 14:47:25 -070030 DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
Jeffrey Deans822350b2014-07-17 09:20:53 +010031};
32
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070033static void __iomem *gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050034static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
Andrew Bresticker95150ae2014-09-18 14:47:21 -070035static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070036static struct irq_domain *gic_irq_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070037static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070038static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070039static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000040static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070041static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Ralf Baechle39b8d522008-04-28 17:14:26 +010042
Andrew Bresticker18743d22014-09-18 14:47:24 -070043static void __gic_irq_dispatch(void);
44
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070045static inline unsigned int gic_read(unsigned int reg)
46{
47 return __raw_readl(gic_base + reg);
48}
49
50static inline void gic_write(unsigned int reg, unsigned int val)
51{
52 __raw_writel(val, gic_base + reg);
53}
54
55static inline void gic_update_bits(unsigned int reg, unsigned int mask,
56 unsigned int val)
57{
58 unsigned int regval;
59
60 regval = gic_read(reg);
61 regval &= ~mask;
62 regval |= val;
63 gic_write(reg, regval);
64}
65
66static inline void gic_reset_mask(unsigned int intr)
67{
68 gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
69 1 << GIC_INTR_BIT(intr));
70}
71
72static inline void gic_set_mask(unsigned int intr)
73{
74 gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
75 1 << GIC_INTR_BIT(intr));
76}
77
78static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
79{
80 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
81 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
82 pol << GIC_INTR_BIT(intr));
83}
84
85static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
86{
87 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
88 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
89 trig << GIC_INTR_BIT(intr));
90}
91
92static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
93{
94 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
95 1 << GIC_INTR_BIT(intr),
96 dual << GIC_INTR_BIT(intr));
97}
98
99static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
100{
101 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
102 GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
103}
104
105static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
106{
107 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
108 GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
109 GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
110}
111
Andrew Brestickera331ce62014-10-20 12:03:59 -0700112#ifdef CONFIG_CLKSRC_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500113cycle_t gic_read_count(void)
114{
115 unsigned int hi, hi2, lo;
116
117 do {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700118 hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
119 lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
120 hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500121 } while (hi2 != hi);
122
123 return (((cycle_t) hi) << 32) + lo;
124}
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500125
Andrew Bresticker387904f2014-10-20 12:03:49 -0700126unsigned int gic_get_count_width(void)
127{
128 unsigned int bits, config;
129
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700130 config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Bresticker387904f2014-10-20 12:03:49 -0700131 bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
132 GIC_SH_CONFIG_COUNTBITS_SHF);
133
134 return bits;
135}
136
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500137void gic_write_compare(cycle_t cnt)
138{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700139 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500140 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700141 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500142 (int)(cnt & 0xffffffff));
143}
144
Paul Burton414408d02014-03-05 11:35:53 +0000145void gic_write_cpu_compare(cycle_t cnt, int cpu)
146{
147 unsigned long flags;
148
149 local_irq_save(flags);
150
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700151 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
152 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
Paul Burton414408d02014-03-05 11:35:53 +0000153 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700154 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
Paul Burton414408d02014-03-05 11:35:53 +0000155 (int)(cnt & 0xffffffff));
156
157 local_irq_restore(flags);
158}
159
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500160cycle_t gic_read_compare(void)
161{
162 unsigned int hi, lo;
163
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700164 hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
165 lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500166
167 return (((cycle_t) hi) << 32) + lo;
168}
Markos Chandrasfa6ed4c2015-03-23 12:32:01 +0000169
170void gic_start_count(void)
171{
172 u32 gicconfig;
173
174 /* Start the counter */
175 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
176 gicconfig &= ~(1 << GIC_SH_CONFIG_COUNTSTOP_SHF);
177 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
178}
179
180void gic_stop_count(void)
181{
182 u32 gicconfig;
183
184 /* Stop the counter */
185 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
186 gicconfig |= 1 << GIC_SH_CONFIG_COUNTSTOP_SHF;
187 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
188}
189
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500190#endif
191
Andrew Brestickere9de6882014-09-18 14:47:27 -0700192static bool gic_local_irq_is_routable(int intr)
193{
194 u32 vpe_ctl;
195
196 /* All local interrupts are routable in EIC mode. */
197 if (cpu_has_veic)
198 return true;
199
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700200 vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700201 switch (intr) {
202 case GIC_LOCAL_INT_TIMER:
203 return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
204 case GIC_LOCAL_INT_PERFCTR:
205 return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
206 case GIC_LOCAL_INT_FDC:
207 return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
208 case GIC_LOCAL_INT_SWINT0:
209 case GIC_LOCAL_INT_SWINT1:
210 return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
211 default:
212 return true;
213 }
214}
215
Andrew Bresticker3263d082014-09-18 14:47:28 -0700216static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -0500217{
218 /* Convert irq vector # to hw int # */
219 irq -= GIC_PIN_TO_VEC_OFFSET;
220
221 /* Set irq to use shadow set */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700222 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
223 GIC_VPE_EIC_SS(irq), set);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500224}
225
Ralf Baechle39b8d522008-04-28 17:14:26 +0100226void gic_send_ipi(unsigned int intr)
227{
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700228 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100229}
230
Andrew Brestickere9de6882014-09-18 14:47:27 -0700231int gic_get_c0_compare_int(void)
232{
233 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
234 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
235 return irq_create_mapping(gic_irq_domain,
236 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
237}
238
239int gic_get_c0_perfcount_int(void)
240{
241 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
242 /* Is the erformance counter shared with the timer? */
243 if (cp0_perfcount_irq < 0)
244 return -1;
245 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
246 }
247 return irq_create_mapping(gic_irq_domain,
248 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
249}
250
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000251static void gic_handle_shared_int(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100252{
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000253 unsigned int i, intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700254 unsigned long *pcpu_mask;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700255 unsigned long pending_reg, intrmask_reg;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700256 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
257 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100258
259 /* Get per-cpu bitmaps */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100260 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
261
Andrew Bresticker824f3f72014-10-20 12:03:54 -0700262 pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
263 intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100264
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700265 for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700266 pending[i] = gic_read(pending_reg);
267 intrmask[i] = gic_read(intrmask_reg);
268 pending_reg += 0x4;
269 intrmask_reg += 0x4;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100270 }
271
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700272 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
273 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100274
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000275 intr = find_first_bit(pending, gic_shared_intrs);
276 while (intr != gic_shared_intrs) {
277 virq = irq_linear_revmap(gic_irq_domain,
278 GIC_SHARED_TO_HWIRQ(intr));
279 do_IRQ(virq);
280
281 /* go to next pending bit */
282 bitmap_clear(pending, intr, 1);
283 intr = find_first_bit(pending, gic_shared_intrs);
284 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100285}
286
Thomas Gleixner161d0492011-03-23 21:08:58 +0000287static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100288{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700289 gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100290}
291
Thomas Gleixner161d0492011-03-23 21:08:58 +0000292static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100293{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700294 gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100295}
296
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700297static void gic_ack_irq(struct irq_data *d)
298{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700299 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700300
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700301 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700302}
303
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700304static int gic_set_type(struct irq_data *d, unsigned int type)
305{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700306 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700307 unsigned long flags;
308 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100309
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700310 spin_lock_irqsave(&gic_lock, flags);
311 switch (type & IRQ_TYPE_SENSE_MASK) {
312 case IRQ_TYPE_EDGE_FALLING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700313 gic_set_polarity(irq, GIC_POL_NEG);
314 gic_set_trigger(irq, GIC_TRIG_EDGE);
315 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700316 is_edge = true;
317 break;
318 case IRQ_TYPE_EDGE_RISING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700319 gic_set_polarity(irq, GIC_POL_POS);
320 gic_set_trigger(irq, GIC_TRIG_EDGE);
321 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700322 is_edge = true;
323 break;
324 case IRQ_TYPE_EDGE_BOTH:
325 /* polarity is irrelevant in this case */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700326 gic_set_trigger(irq, GIC_TRIG_EDGE);
327 gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700328 is_edge = true;
329 break;
330 case IRQ_TYPE_LEVEL_LOW:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700331 gic_set_polarity(irq, GIC_POL_NEG);
332 gic_set_trigger(irq, GIC_TRIG_LEVEL);
333 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700334 is_edge = false;
335 break;
336 case IRQ_TYPE_LEVEL_HIGH:
337 default:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700338 gic_set_polarity(irq, GIC_POL_POS);
339 gic_set_trigger(irq, GIC_TRIG_LEVEL);
340 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700341 is_edge = false;
342 break;
343 }
344
345 if (is_edge) {
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700346 __irq_set_chip_handler_name_locked(d->irq,
347 &gic_edge_irq_controller,
348 handle_edge_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700349 } else {
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700350 __irq_set_chip_handler_name_locked(d->irq,
351 &gic_level_irq_controller,
352 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700353 }
354 spin_unlock_irqrestore(&gic_lock, flags);
355
356 return 0;
357}
358
359#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000360static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
361 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100362{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700363 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100364 cpumask_t tmp = CPU_MASK_NONE;
365 unsigned long flags;
366 int i;
367
Rusty Russell0de26522008-12-13 21:20:26 +1030368 cpumask_and(&tmp, cpumask, cpu_online_mask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100369 if (cpus_empty(tmp))
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700370 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100371
372 /* Assumption : cpumask refers to a single CPU */
373 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100374
Tony Wuc214c032013-06-21 10:13:08 +0000375 /* Re-route this IRQ */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700376 gic_map_to_vpe(irq, first_cpu(tmp));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100377
Tony Wuc214c032013-06-21 10:13:08 +0000378 /* Update the pcpu_masks */
379 for (i = 0; i < NR_CPUS; i++)
380 clear_bit(irq, pcpu_masks[i].pcpu_mask);
381 set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
382
Thomas Gleixner161d0492011-03-23 21:08:58 +0000383 cpumask_copy(d->affinity, cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100384 spin_unlock_irqrestore(&gic_lock, flags);
385
Thomas Gleixner161d0492011-03-23 21:08:58 +0000386 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100387}
388#endif
389
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700390static struct irq_chip gic_level_irq_controller = {
391 .name = "MIPS GIC",
392 .irq_mask = gic_mask_irq,
393 .irq_unmask = gic_unmask_irq,
394 .irq_set_type = gic_set_type,
395#ifdef CONFIG_SMP
396 .irq_set_affinity = gic_set_affinity,
397#endif
398};
399
400static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000401 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700402 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000403 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000404 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700405 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100406#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000407 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100408#endif
409};
410
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000411static void gic_handle_local_int(void)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700412{
413 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000414 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700415
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700416 pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
417 masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700418
419 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
420
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000421 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
422 while (intr != GIC_NUM_LOCAL_INTRS) {
423 virq = irq_linear_revmap(gic_irq_domain,
424 GIC_LOCAL_TO_HWIRQ(intr));
425 do_IRQ(virq);
426
427 /* go to next pending bit */
428 bitmap_clear(&pending, intr, 1);
429 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
430 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700431}
432
433static void gic_mask_local_irq(struct irq_data *d)
434{
435 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
436
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700437 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700438}
439
440static void gic_unmask_local_irq(struct irq_data *d)
441{
442 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
443
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700444 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700445}
446
447static struct irq_chip gic_local_irq_controller = {
448 .name = "MIPS GIC Local",
449 .irq_mask = gic_mask_local_irq,
450 .irq_unmask = gic_unmask_local_irq,
451};
452
453static void gic_mask_local_irq_all_vpes(struct irq_data *d)
454{
455 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
456 int i;
457 unsigned long flags;
458
459 spin_lock_irqsave(&gic_lock, flags);
460 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700461 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
462 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700463 }
464 spin_unlock_irqrestore(&gic_lock, flags);
465}
466
467static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
468{
469 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
470 int i;
471 unsigned long flags;
472
473 spin_lock_irqsave(&gic_lock, flags);
474 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700475 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
476 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700477 }
478 spin_unlock_irqrestore(&gic_lock, flags);
479}
480
481static struct irq_chip gic_all_vpes_local_irq_controller = {
482 .name = "MIPS GIC Local",
483 .irq_mask = gic_mask_local_irq_all_vpes,
484 .irq_unmask = gic_unmask_local_irq_all_vpes,
485};
486
Andrew Bresticker18743d22014-09-18 14:47:24 -0700487static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100488{
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000489 gic_handle_local_int();
490 gic_handle_shared_int();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700491}
492
493static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
494{
495 __gic_irq_dispatch();
496}
497
498#ifdef CONFIG_MIPS_GIC_IPI
499static int gic_resched_int_base;
500static int gic_call_int_base;
501
502unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
503{
504 return gic_resched_int_base + cpu;
505}
506
507unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
508{
509 return gic_call_int_base + cpu;
510}
511
512static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
513{
514 scheduler_ipi();
515
516 return IRQ_HANDLED;
517}
518
519static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
520{
521 smp_call_function_interrupt();
522
523 return IRQ_HANDLED;
524}
525
526static struct irqaction irq_resched = {
527 .handler = ipi_resched_interrupt,
528 .flags = IRQF_PERCPU,
529 .name = "IPI resched"
530};
531
532static struct irqaction irq_call = {
533 .handler = ipi_call_interrupt,
534 .flags = IRQF_PERCPU,
535 .name = "IPI call"
536};
537
538static __init void gic_ipi_init_one(unsigned int intr, int cpu,
539 struct irqaction *action)
540{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700541 int virq = irq_create_mapping(gic_irq_domain,
542 GIC_SHARED_TO_HWIRQ(intr));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700543 int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500544
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700545 gic_map_to_vpe(intr, cpu);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700546 for (i = 0; i < NR_CPUS; i++)
547 clear_bit(intr, pcpu_masks[i].pcpu_mask);
Jeffrey Deansb0a88ae2014-07-17 09:20:55 +0100548 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
549
Andrew Bresticker18743d22014-09-18 14:47:24 -0700550 irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
551
552 irq_set_handler(virq, handle_percpu_irq);
553 setup_irq(virq, action);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100554}
555
Andrew Bresticker18743d22014-09-18 14:47:24 -0700556static __init void gic_ipi_init(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100557{
Andrew Bresticker18743d22014-09-18 14:47:24 -0700558 int i;
559
560 /* Use last 2 * NR_CPUS interrupts as IPIs */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700561 gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700562 gic_call_int_base = gic_resched_int_base - nr_cpu_ids;
563
564 for (i = 0; i < nr_cpu_ids; i++) {
565 gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
566 gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
567 }
568}
569#else
570static inline void gic_ipi_init(void)
571{
572}
573#endif
574
Andrew Brestickere9de6882014-09-18 14:47:27 -0700575static void __init gic_basic_init(void)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700576{
577 unsigned int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500578
579 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100580
581 /* Setup defaults */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700582 for (i = 0; i < gic_shared_intrs; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700583 gic_set_polarity(i, GIC_POL_POS);
584 gic_set_trigger(i, GIC_TRIG_LEVEL);
585 gic_reset_mask(i);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100586 }
587
Andrew Brestickere9de6882014-09-18 14:47:27 -0700588 for (i = 0; i < gic_vpes; i++) {
589 unsigned int j;
590
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700591 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700592 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
593 if (!gic_local_irq_is_routable(j))
594 continue;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700595 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700596 }
597 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100598}
599
Andrew Brestickere9de6882014-09-18 14:47:27 -0700600static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
601 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700602{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700603 int intr = GIC_HWIRQ_TO_LOCAL(hw);
604 int ret = 0;
605 int i;
606 unsigned long flags;
607
608 if (!gic_local_irq_is_routable(intr))
609 return -EPERM;
610
611 /*
612 * HACK: These are all really percpu interrupts, but the rest
613 * of the MIPS kernel code does not use the percpu IRQ API for
614 * the CP0 timer and performance counter interrupts.
615 */
616 if (intr != GIC_LOCAL_INT_TIMER && intr != GIC_LOCAL_INT_PERFCTR) {
617 irq_set_chip_and_handler(virq,
618 &gic_local_irq_controller,
619 handle_percpu_devid_irq);
620 irq_set_percpu_devid(virq);
621 } else {
622 irq_set_chip_and_handler(virq,
623 &gic_all_vpes_local_irq_controller,
624 handle_percpu_irq);
625 }
626
627 spin_lock_irqsave(&gic_lock, flags);
628 for (i = 0; i < gic_vpes; i++) {
629 u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;
630
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700631 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700632
633 switch (intr) {
634 case GIC_LOCAL_INT_WD:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700635 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700636 break;
637 case GIC_LOCAL_INT_COMPARE:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700638 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700639 break;
640 case GIC_LOCAL_INT_TIMER:
James Hogan1b6af712015-01-19 15:38:24 +0000641 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
642 val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700643 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700644 break;
645 case GIC_LOCAL_INT_PERFCTR:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700646 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700647 break;
648 case GIC_LOCAL_INT_SWINT0:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700649 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700650 break;
651 case GIC_LOCAL_INT_SWINT1:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700652 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700653 break;
654 case GIC_LOCAL_INT_FDC:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700655 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700656 break;
657 default:
658 pr_err("Invalid local IRQ %d\n", intr);
659 ret = -EINVAL;
660 break;
661 }
662 }
663 spin_unlock_irqrestore(&gic_lock, flags);
664
665 return ret;
666}
667
668static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
669 irq_hw_number_t hw)
670{
671 int intr = GIC_HWIRQ_TO_SHARED(hw);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700672 unsigned long flags;
673
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700674 irq_set_chip_and_handler(virq, &gic_level_irq_controller,
675 handle_level_irq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700676
677 spin_lock_irqsave(&gic_lock, flags);
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700678 gic_map_to_pin(intr, gic_cpu_pin);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700679 /* Map to VPE 0 by default */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700680 gic_map_to_vpe(intr, 0);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700681 set_bit(intr, pcpu_masks[0].pcpu_mask);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700682 spin_unlock_irqrestore(&gic_lock, flags);
683
684 return 0;
685}
686
Andrew Brestickere9de6882014-09-18 14:47:27 -0700687static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
688 irq_hw_number_t hw)
689{
690 if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
691 return gic_local_irq_domain_map(d, virq, hw);
692 return gic_shared_irq_domain_map(d, virq, hw);
693}
694
Andrew Brestickera7057272014-11-12 11:43:38 -0800695static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
696 const u32 *intspec, unsigned int intsize,
697 irq_hw_number_t *out_hwirq,
698 unsigned int *out_type)
699{
700 if (intsize != 3)
701 return -EINVAL;
702
703 if (intspec[0] == GIC_SHARED)
704 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
705 else if (intspec[0] == GIC_LOCAL)
706 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
707 else
708 return -EINVAL;
709 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
710
711 return 0;
712}
713
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700714static struct irq_domain_ops gic_irq_domain_ops = {
715 .map = gic_irq_domain_map,
Andrew Brestickera7057272014-11-12 11:43:38 -0800716 .xlate = gic_irq_domain_xlate,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700717};
718
Andrew Brestickera7057272014-11-12 11:43:38 -0800719static void __init __gic_init(unsigned long gic_base_addr,
720 unsigned long gic_addrspace_size,
721 unsigned int cpu_vec, unsigned int irqbase,
722 struct device_node *node)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100723{
724 unsigned int gicconfig;
725
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700726 gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100727
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700728 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700729 gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100730 GIC_SH_CONFIG_NUMINTRS_SHF;
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700731 gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100732
Andrew Brestickere9de6882014-09-18 14:47:27 -0700733 gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100734 GIC_SH_CONFIG_NUMVPES_SHF;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700735 gic_vpes = gic_vpes + 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100736
Andrew Bresticker18743d22014-09-18 14:47:24 -0700737 if (cpu_has_veic) {
738 /* Always use vector 1 in EIC mode */
739 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000740 timer_cpu_pin = gic_cpu_pin;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700741 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
742 __gic_irq_dispatch);
743 } else {
744 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
745 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
746 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000747 /*
748 * With the CMP implementation of SMP (deprecated), other CPUs
749 * are started by the bootloader and put into a timer based
750 * waiting poll loop. We must not re-route those CPU's local
751 * timer interrupts as the wait instruction will never finish,
752 * so just handle whatever CPU interrupt it is routed to by
753 * default.
754 *
755 * This workaround should be removed when CMP support is
756 * dropped.
757 */
758 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
759 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
760 timer_cpu_pin = gic_read(GIC_REG(VPE_LOCAL,
761 GIC_VPE_TIMER_MAP)) &
762 GIC_MAP_MSK;
763 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
764 GIC_CPU_PIN_OFFSET +
765 timer_cpu_pin,
766 gic_irq_dispatch);
767 } else {
768 timer_cpu_pin = gic_cpu_pin;
769 }
Andrew Bresticker18743d22014-09-18 14:47:24 -0700770 }
771
Andrew Brestickera7057272014-11-12 11:43:38 -0800772 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Andrew Brestickere9de6882014-09-18 14:47:27 -0700773 gic_shared_intrs, irqbase,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700774 &gic_irq_domain_ops, NULL);
775 if (!gic_irq_domain)
776 panic("Failed to add GIC IRQ domain");
Steven J. Hill0b271f52012-08-31 16:05:37 -0500777
Andrew Brestickere9de6882014-09-18 14:47:27 -0700778 gic_basic_init();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700779
780 gic_ipi_init();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100781}
Andrew Brestickera7057272014-11-12 11:43:38 -0800782
783void __init gic_init(unsigned long gic_base_addr,
784 unsigned long gic_addrspace_size,
785 unsigned int cpu_vec, unsigned int irqbase)
786{
787 __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
788}
789
790static int __init gic_of_init(struct device_node *node,
791 struct device_node *parent)
792{
793 struct resource res;
794 unsigned int cpu_vec, i = 0, reserved = 0;
795 phys_addr_t gic_base;
796 size_t gic_len;
797
798 /* Find the first available CPU vector. */
799 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
800 i++, &cpu_vec))
801 reserved |= BIT(cpu_vec);
802 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
803 if (!(reserved & BIT(cpu_vec)))
804 break;
805 }
806 if (cpu_vec == 8) {
807 pr_err("No CPU vectors available for GIC\n");
808 return -ENODEV;
809 }
810
811 if (of_address_to_resource(node, 0, &res)) {
812 /*
813 * Probe the CM for the GIC base address if not specified
814 * in the device-tree.
815 */
816 if (mips_cm_present()) {
817 gic_base = read_gcr_gic_base() &
818 ~CM_GCR_GIC_BASE_GICEN_MSK;
819 gic_len = 0x20000;
820 } else {
821 pr_err("Failed to get GIC memory range\n");
822 return -ENODEV;
823 }
824 } else {
825 gic_base = res.start;
826 gic_len = resource_size(&res);
827 }
828
829 if (mips_cm_present())
830 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
831 gic_present = true;
832
833 __gic_init(gic_base, gic_len, cpu_vec, 0, node);
834
835 return 0;
836}
837IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);