blob: 5b5ddb231f26927bd99ba469015b1657baea903a [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
10#include <linux/init.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010011#include <linux/smp.h>
David Howellsca4d3e672010-10-07 14:08:54 +010012#include <linux/irq.h>
Steven J. Hilldfa762e2013-04-10 16:28:36 -050013#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010014
15#include <asm/io.h>
16#include <asm/gic.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050017#include <asm/setup.h>
18#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010019#include <asm/gcmpregs.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010020#include <linux/hardirq.h>
21#include <asm-generic/bitops/find.h>
22
Steven J. Hill28ea2152013-04-10 16:27:50 -050023unsigned int gic_frequency;
Steven J. Hillff867142013-04-10 16:27:04 -050024unsigned int gic_present;
Steven J. Hill0b271f52012-08-31 16:05:37 -050025unsigned long _gic_base;
26unsigned int gic_irq_base;
27unsigned int gic_irq_flags[GIC_NUM_INTRS];
Ralf Baechle39b8d522008-04-28 17:14:26 +010028
Steven J. Hill98b67c32012-08-31 16:18:49 -050029/* The index into this array is the vector # of the interrupt. */
30struct gic_shared_intr_map gic_shared_intr_map[GIC_NUM_INTRS];
31
Steven J. Hill0b271f52012-08-31 16:05:37 -050032static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
Ralf Baechle39b8d522008-04-28 17:14:26 +010033static struct gic_pending_regs pending_regs[NR_CPUS];
34static struct gic_intrmask_regs intrmask_regs[NR_CPUS];
35
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -050036#if defined(CONFIG_CSRC_GIC) || defined(CONFIG_CEVT_GIC)
Steven J. Hilldfa762e2013-04-10 16:28:36 -050037cycle_t gic_read_count(void)
38{
39 unsigned int hi, hi2, lo;
40
41 do {
42 GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_63_32), hi);
43 GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_31_00), lo);
44 GICREAD(GIC_REG(SHARED, GIC_SH_COUNTER_63_32), hi2);
45 } while (hi2 != hi);
46
47 return (((cycle_t) hi) << 32) + lo;
48}
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -050049
50void gic_write_compare(cycle_t cnt)
51{
52 GICWRITE(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
53 (int)(cnt >> 32));
54 GICWRITE(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
55 (int)(cnt & 0xffffffff));
56}
57
58cycle_t gic_read_compare(void)
59{
60 unsigned int hi, lo;
61
62 GICREAD(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI), hi);
63 GICREAD(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO), lo);
64
65 return (((cycle_t) hi) << 32) + lo;
66}
Steven J. Hilldfa762e2013-04-10 16:28:36 -050067#endif
68
Steven J. Hill98b67c32012-08-31 16:18:49 -050069unsigned int gic_get_timer_pending(void)
70{
71 unsigned int vpe_pending;
72
73 GICWRITE(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), 0);
74 GICREAD(GIC_REG(VPE_OTHER, GIC_VPE_PEND), vpe_pending);
75 return (vpe_pending & GIC_VPE_PEND_TIMER_MSK);
76}
77
78void gic_bind_eic_interrupt(int irq, int set)
79{
80 /* Convert irq vector # to hw int # */
81 irq -= GIC_PIN_TO_VEC_OFFSET;
82
83 /* Set irq to use shadow set */
84 GICWRITE(GIC_REG_ADDR(VPE_LOCAL, GIC_VPE_EIC_SS(irq)), set);
85}
86
Ralf Baechle39b8d522008-04-28 17:14:26 +010087void gic_send_ipi(unsigned int intr)
88{
Ralf Baechle39b8d522008-04-28 17:14:26 +010089 GICWRITE(GIC_REG(SHARED, GIC_SH_WEDGE), 0x80000000 | intr);
Ralf Baechle39b8d522008-04-28 17:14:26 +010090}
91
Steven J. Hill98b67c32012-08-31 16:18:49 -050092static void gic_eic_irq_dispatch(void)
93{
94 unsigned int cause = read_c0_cause();
95 int irq;
96
97 irq = (cause & ST0_IM) >> STATUSB_IP2;
98 if (irq == 0)
99 irq = -1;
100
101 if (irq >= 0)
102 do_IRQ(gic_irq_base + irq);
103 else
104 spurious_interrupt();
105}
106
Chris Dearman7098f742009-07-10 01:54:09 -0700107static void __init vpe_local_setup(unsigned int numvpes)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100108{
Steven J. Hill98b67c32012-08-31 16:18:49 -0500109 unsigned long timer_intr = GIC_INT_TMR;
110 unsigned long perf_intr = GIC_INT_PERFCTR;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111 unsigned int vpe_ctl;
Steven J. Hill2299c492012-08-31 16:13:07 -0500112 int i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100113
Steven J. Hill98b67c32012-08-31 16:18:49 -0500114 if (cpu_has_veic) {
115 /*
116 * GIC timer interrupt -> CPU HW Int X (vector X+2) ->
117 * map to pin X+2-1 (since GIC adds 1)
118 */
119 timer_intr += (GIC_CPU_TO_VEC_OFFSET - GIC_PIN_TO_VEC_OFFSET);
120 /*
121 * GIC perfcnt interrupt -> CPU HW Int X (vector X+2) ->
122 * map to pin X+2-1 (since GIC adds 1)
123 */
124 perf_intr += (GIC_CPU_TO_VEC_OFFSET - GIC_PIN_TO_VEC_OFFSET);
125 }
126
Ralf Baechle39b8d522008-04-28 17:14:26 +0100127 /*
128 * Setup the default performance counter timer interrupts
129 * for all VPEs
130 */
131 for (i = 0; i < numvpes; i++) {
132 GICWRITE(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
133
134 /* Are Interrupts locally routable? */
135 GICREAD(GIC_REG(VPE_OTHER, GIC_VPE_CTL), vpe_ctl);
136 if (vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK)
137 GICWRITE(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP),
Steven J. Hill98b67c32012-08-31 16:18:49 -0500138 GIC_MAP_TO_PIN_MSK | timer_intr);
139 if (cpu_has_veic) {
140 set_vi_handler(timer_intr + GIC_PIN_TO_VEC_OFFSET,
141 gic_eic_irq_dispatch);
142 gic_shared_intr_map[timer_intr + GIC_PIN_TO_VEC_OFFSET].local_intr_mask |= GIC_VPE_RMASK_TIMER_MSK;
143 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100144
145 if (vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK)
146 GICWRITE(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP),
Steven J. Hill98b67c32012-08-31 16:18:49 -0500147 GIC_MAP_TO_PIN_MSK | perf_intr);
148 if (cpu_has_veic) {
149 set_vi_handler(perf_intr + GIC_PIN_TO_VEC_OFFSET, gic_eic_irq_dispatch);
150 gic_shared_intr_map[perf_intr + GIC_PIN_TO_VEC_OFFSET].local_intr_mask |= GIC_VPE_RMASK_PERFCNT_MSK;
151 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100152 }
153}
154
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500155unsigned int gic_compare_int(void)
156{
157 unsigned int pending;
158
159 GICREAD(GIC_REG(VPE_LOCAL, GIC_VPE_PEND), pending);
160 if (pending & GIC_VPE_PEND_CMP_MSK)
161 return 1;
162 else
163 return 0;
164}
165
Ralf Baechle39b8d522008-04-28 17:14:26 +0100166unsigned int gic_get_int(void)
167{
168 unsigned int i;
169 unsigned long *pending, *intrmask, *pcpu_mask;
170 unsigned long *pending_abs, *intrmask_abs;
171
172 /* Get per-cpu bitmaps */
173 pending = pending_regs[smp_processor_id()].pending;
174 intrmask = intrmask_regs[smp_processor_id()].intrmask;
175 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
176
177 pending_abs = (unsigned long *) GIC_REG_ABS_ADDR(SHARED,
178 GIC_SH_PEND_31_0_OFS);
179 intrmask_abs = (unsigned long *) GIC_REG_ABS_ADDR(SHARED,
180 GIC_SH_MASK_31_0_OFS);
181
182 for (i = 0; i < BITS_TO_LONGS(GIC_NUM_INTRS); i++) {
183 GICREAD(*pending_abs, pending[i]);
184 GICREAD(*intrmask_abs, intrmask[i]);
185 pending_abs++;
186 intrmask_abs++;
187 }
188
189 bitmap_and(pending, pending, intrmask, GIC_NUM_INTRS);
190 bitmap_and(pending, pending, pcpu_mask, GIC_NUM_INTRS);
191
Steven J. Hill2299c492012-08-31 16:13:07 -0500192 return find_first_bit(pending, GIC_NUM_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100193}
194
Thomas Gleixner161d0492011-03-23 21:08:58 +0000195static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100196{
Steven J. Hill2299c492012-08-31 16:13:07 -0500197 GIC_CLR_INTR_MASK(d->irq - gic_irq_base);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100198}
199
Thomas Gleixner161d0492011-03-23 21:08:58 +0000200static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100201{
Steven J. Hill2299c492012-08-31 16:13:07 -0500202 GIC_SET_INTR_MASK(d->irq - gic_irq_base);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100203}
204
205#ifdef CONFIG_SMP
Ralf Baechle39b8d522008-04-28 17:14:26 +0100206static DEFINE_SPINLOCK(gic_lock);
207
Thomas Gleixner161d0492011-03-23 21:08:58 +0000208static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
209 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100210{
Steven J. Hill2299c492012-08-31 16:13:07 -0500211 unsigned int irq = (d->irq - gic_irq_base);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100212 cpumask_t tmp = CPU_MASK_NONE;
213 unsigned long flags;
214 int i;
215
Rusty Russell0de26522008-12-13 21:20:26 +1030216 cpumask_and(&tmp, cpumask, cpu_online_mask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100217 if (cpus_empty(tmp))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700218 return -1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100219
220 /* Assumption : cpumask refers to a single CPU */
221 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100222
Tony Wuc214c032013-06-21 10:13:08 +0000223 /* Re-route this IRQ */
224 GIC_SH_MAP_TO_VPE_SMASK(irq, first_cpu(tmp));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100225
Tony Wuc214c032013-06-21 10:13:08 +0000226 /* Update the pcpu_masks */
227 for (i = 0; i < NR_CPUS; i++)
228 clear_bit(irq, pcpu_masks[i].pcpu_mask);
229 set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
230
Thomas Gleixner161d0492011-03-23 21:08:58 +0000231 cpumask_copy(d->affinity, cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100232 spin_unlock_irqrestore(&gic_lock, flags);
233
Thomas Gleixner161d0492011-03-23 21:08:58 +0000234 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100235}
236#endif
237
238static struct irq_chip gic_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000239 .name = "MIPS GIC",
240 .irq_ack = gic_irq_ack,
241 .irq_mask = gic_mask_irq,
242 .irq_mask_ack = gic_mask_irq,
243 .irq_unmask = gic_unmask_irq,
Steven J. Hillec167f22012-08-31 16:20:08 -0500244 .irq_eoi = gic_finish_irq,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100245#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000246 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100247#endif
248};
249
Chris Dearman7098f742009-07-10 01:54:09 -0700250static void __init gic_setup_intr(unsigned int intr, unsigned int cpu,
251 unsigned int pin, unsigned int polarity, unsigned int trigtype,
252 unsigned int flags)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100253{
Steven J. Hill98b67c32012-08-31 16:18:49 -0500254 struct gic_shared_intr_map *map_ptr;
255
Ralf Baechle39b8d522008-04-28 17:14:26 +0100256 /* Setup Intr to Pin mapping */
257 if (pin & GIC_MAP_TO_NMI_MSK) {
258 GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_PIN(intr)), pin);
259 /* FIXME: hack to route NMI to all cpu's */
260 for (cpu = 0; cpu < NR_CPUS; cpu += 32) {
261 GICWRITE(GIC_REG_ADDR(SHARED,
262 GIC_SH_MAP_TO_VPE_REG_OFF(intr, cpu)),
263 0xffffffff);
264 }
265 } else {
266 GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_PIN(intr)),
267 GIC_MAP_TO_PIN_MSK | pin);
268 /* Setup Intr to CPU mapping */
269 GIC_SH_MAP_TO_VPE_SMASK(intr, cpu);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500270 if (cpu_has_veic) {
271 set_vi_handler(pin + GIC_PIN_TO_VEC_OFFSET,
272 gic_eic_irq_dispatch);
273 map_ptr = &gic_shared_intr_map[pin + GIC_PIN_TO_VEC_OFFSET];
274 if (map_ptr->num_shared_intr >= GIC_MAX_SHARED_INTR)
275 BUG();
276 map_ptr->intr_list[map_ptr->num_shared_intr++] = intr;
277 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100278 }
279
280 /* Setup Intr Polarity */
281 GIC_SET_POLARITY(intr, polarity);
282
283 /* Setup Intr Trigger Type */
284 GIC_SET_TRIGGER(intr, trigtype);
285
286 /* Init Intr Masks */
Chris Dearman7098f742009-07-10 01:54:09 -0700287 GIC_CLR_INTR_MASK(intr);
288 /* Initialise per-cpu Interrupt software masks */
289 if (flags & GIC_FLAG_IPI)
290 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500291 if ((flags & GIC_FLAG_TRANSPARENT) && (cpu_has_veic == 0))
Chris Dearman7098f742009-07-10 01:54:09 -0700292 GIC_SET_INTR_MASK(intr);
293 if (trigtype == GIC_TRIG_EDGE)
Steven J. Hill0b271f52012-08-31 16:05:37 -0500294 gic_irq_flags[intr] |= GIC_TRIG_EDGE;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100295}
296
Chris Dearman7098f742009-07-10 01:54:09 -0700297static void __init gic_basic_init(int numintrs, int numvpes,
298 struct gic_intr_map *intrmap, int mapsize)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100299{
300 unsigned int i, cpu;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500301 unsigned int pin_offset = 0;
302
303 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100304
305 /* Setup defaults */
Chris Dearman7098f742009-07-10 01:54:09 -0700306 for (i = 0; i < numintrs; i++) {
Ralf Baechle39b8d522008-04-28 17:14:26 +0100307 GIC_SET_POLARITY(i, GIC_POL_POS);
308 GIC_SET_TRIGGER(i, GIC_TRIG_LEVEL);
Chris Dearman7098f742009-07-10 01:54:09 -0700309 GIC_CLR_INTR_MASK(i);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500310 if (i < GIC_NUM_INTRS) {
Chris Dearman7098f742009-07-10 01:54:09 -0700311 gic_irq_flags[i] = 0;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500312 gic_shared_intr_map[i].num_shared_intr = 0;
313 gic_shared_intr_map[i].local_intr_mask = 0;
314 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100315 }
316
Steven J. Hill98b67c32012-08-31 16:18:49 -0500317 /*
318 * In EIC mode, the HW_INT# is offset by (2-1). Need to subtract
319 * one because the GIC will add one (since 0=no intr).
320 */
321 if (cpu_has_veic)
322 pin_offset = (GIC_CPU_TO_VEC_OFFSET - GIC_PIN_TO_VEC_OFFSET);
323
Ralf Baechle39b8d522008-04-28 17:14:26 +0100324 /* Setup specifics */
Chris Dearman7098f742009-07-10 01:54:09 -0700325 for (i = 0; i < mapsize; i++) {
326 cpu = intrmap[i].cpunum;
Ralf Baechle863cb9b2010-09-17 17:07:48 +0100327 if (cpu == GIC_UNUSED)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100328 continue;
Chris Dearman7098f742009-07-10 01:54:09 -0700329 if (cpu == 0 && i != 0 && intrmap[i].flags == 0)
Tim Andersona214cef2009-06-17 16:22:25 -0700330 continue;
Chris Dearman7098f742009-07-10 01:54:09 -0700331 gic_setup_intr(i,
332 intrmap[i].cpunum,
Steven J. Hill98b67c32012-08-31 16:18:49 -0500333 intrmap[i].pin + pin_offset,
Chris Dearman7098f742009-07-10 01:54:09 -0700334 intrmap[i].polarity,
335 intrmap[i].trigtype,
336 intrmap[i].flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100337 }
338
339 vpe_local_setup(numvpes);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100340}
341
342void __init gic_init(unsigned long gic_base_addr,
343 unsigned long gic_addrspace_size,
344 struct gic_intr_map *intr_map, unsigned int intr_map_size,
345 unsigned int irqbase)
346{
347 unsigned int gicconfig;
Chris Dearman7098f742009-07-10 01:54:09 -0700348 int numvpes, numintrs;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100349
350 _gic_base = (unsigned long) ioremap_nocache(gic_base_addr,
351 gic_addrspace_size);
Steven J. Hill0b271f52012-08-31 16:05:37 -0500352 gic_irq_base = irqbase;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100353
354 GICREAD(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
355 numintrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
356 GIC_SH_CONFIG_NUMINTRS_SHF;
357 numintrs = ((numintrs + 1) * 8);
358
359 numvpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
360 GIC_SH_CONFIG_NUMVPES_SHF;
Steven J. Hill3234f442012-08-31 16:23:49 -0500361 numvpes = numvpes + 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100362
Chris Dearman7098f742009-07-10 01:54:09 -0700363 gic_basic_init(numintrs, numvpes, intr_map, intr_map_size);
Steven J. Hill0b271f52012-08-31 16:05:37 -0500364
365 gic_platform_init(numintrs, &gic_irq_controller);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100366}