blob: 00ce07e6f2cabd011999274c91ed7296a77e6945 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
190 int cpu;
191 int launched;
192 struct list_head loaded_vmcss_on_cpu_link;
193};
194
Avi Kivity26bb0982009-09-07 11:14:12 +0300195struct shared_msr_entry {
196 unsigned index;
197 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200198 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300199};
200
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300201/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300202 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
203 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
204 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
205 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
206 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
207 * More than one of these structures may exist, if L1 runs multiple L2 guests.
208 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
209 * underlying hardware which will be used to run L2.
210 * This structure is packed to ensure that its layout is identical across
211 * machines (necessary for live migration).
212 * If there are changes in this struct, VMCS12_REVISION must be changed.
213 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215struct __packed vmcs12 {
216 /* According to the Intel spec, a VMCS region must start with the
217 * following two fields. Then follow implementation-specific data.
218 */
219 u32 revision_id;
220 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221
Nadav Har'El27d6c862011-05-25 23:06:59 +0300222 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
223 u32 padding[7]; /* room for future expansion */
224
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 io_bitmap_a;
226 u64 io_bitmap_b;
227 u64 msr_bitmap;
228 u64 vm_exit_msr_store_addr;
229 u64 vm_exit_msr_load_addr;
230 u64 vm_entry_msr_load_addr;
231 u64 tsc_offset;
232 u64 virtual_apic_page_addr;
233 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800234 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800236 u64 eoi_exit_bitmap0;
237 u64 eoi_exit_bitmap1;
238 u64 eoi_exit_bitmap2;
239 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800240 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300241 u64 guest_physical_address;
242 u64 vmcs_link_pointer;
243 u64 guest_ia32_debugctl;
244 u64 guest_ia32_pat;
245 u64 guest_ia32_efer;
246 u64 guest_ia32_perf_global_ctrl;
247 u64 guest_pdptr0;
248 u64 guest_pdptr1;
249 u64 guest_pdptr2;
250 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100251 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 host_ia32_pat;
253 u64 host_ia32_efer;
254 u64 host_ia32_perf_global_ctrl;
255 u64 padding64[8]; /* room for future expansion */
256 /*
257 * To allow migration of L1 (complete with its L2 guests) between
258 * machines of different natural widths (32 or 64 bit), we cannot have
259 * unsigned long fields with no explict size. We use u64 (aliased
260 * natural_width) instead. Luckily, x86 is little-endian.
261 */
262 natural_width cr0_guest_host_mask;
263 natural_width cr4_guest_host_mask;
264 natural_width cr0_read_shadow;
265 natural_width cr4_read_shadow;
266 natural_width cr3_target_value0;
267 natural_width cr3_target_value1;
268 natural_width cr3_target_value2;
269 natural_width cr3_target_value3;
270 natural_width exit_qualification;
271 natural_width guest_linear_address;
272 natural_width guest_cr0;
273 natural_width guest_cr3;
274 natural_width guest_cr4;
275 natural_width guest_es_base;
276 natural_width guest_cs_base;
277 natural_width guest_ss_base;
278 natural_width guest_ds_base;
279 natural_width guest_fs_base;
280 natural_width guest_gs_base;
281 natural_width guest_ldtr_base;
282 natural_width guest_tr_base;
283 natural_width guest_gdtr_base;
284 natural_width guest_idtr_base;
285 natural_width guest_dr7;
286 natural_width guest_rsp;
287 natural_width guest_rip;
288 natural_width guest_rflags;
289 natural_width guest_pending_dbg_exceptions;
290 natural_width guest_sysenter_esp;
291 natural_width guest_sysenter_eip;
292 natural_width host_cr0;
293 natural_width host_cr3;
294 natural_width host_cr4;
295 natural_width host_fs_base;
296 natural_width host_gs_base;
297 natural_width host_tr_base;
298 natural_width host_gdtr_base;
299 natural_width host_idtr_base;
300 natural_width host_ia32_sysenter_esp;
301 natural_width host_ia32_sysenter_eip;
302 natural_width host_rsp;
303 natural_width host_rip;
304 natural_width paddingl[8]; /* room for future expansion */
305 u32 pin_based_vm_exec_control;
306 u32 cpu_based_vm_exec_control;
307 u32 exception_bitmap;
308 u32 page_fault_error_code_mask;
309 u32 page_fault_error_code_match;
310 u32 cr3_target_count;
311 u32 vm_exit_controls;
312 u32 vm_exit_msr_store_count;
313 u32 vm_exit_msr_load_count;
314 u32 vm_entry_controls;
315 u32 vm_entry_msr_load_count;
316 u32 vm_entry_intr_info_field;
317 u32 vm_entry_exception_error_code;
318 u32 vm_entry_instruction_len;
319 u32 tpr_threshold;
320 u32 secondary_vm_exec_control;
321 u32 vm_instruction_error;
322 u32 vm_exit_reason;
323 u32 vm_exit_intr_info;
324 u32 vm_exit_intr_error_code;
325 u32 idt_vectoring_info_field;
326 u32 idt_vectoring_error_code;
327 u32 vm_exit_instruction_len;
328 u32 vmx_instruction_info;
329 u32 guest_es_limit;
330 u32 guest_cs_limit;
331 u32 guest_ss_limit;
332 u32 guest_ds_limit;
333 u32 guest_fs_limit;
334 u32 guest_gs_limit;
335 u32 guest_ldtr_limit;
336 u32 guest_tr_limit;
337 u32 guest_gdtr_limit;
338 u32 guest_idtr_limit;
339 u32 guest_es_ar_bytes;
340 u32 guest_cs_ar_bytes;
341 u32 guest_ss_ar_bytes;
342 u32 guest_ds_ar_bytes;
343 u32 guest_fs_ar_bytes;
344 u32 guest_gs_ar_bytes;
345 u32 guest_ldtr_ar_bytes;
346 u32 guest_tr_ar_bytes;
347 u32 guest_interruptibility_info;
348 u32 guest_activity_state;
349 u32 guest_sysenter_cs;
350 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100351 u32 vmx_preemption_timer_value;
352 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300353 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800354 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 guest_es_selector;
356 u16 guest_cs_selector;
357 u16 guest_ss_selector;
358 u16 guest_ds_selector;
359 u16 guest_fs_selector;
360 u16 guest_gs_selector;
361 u16 guest_ldtr_selector;
362 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800363 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 host_es_selector;
365 u16 host_cs_selector;
366 u16 host_ss_selector;
367 u16 host_ds_selector;
368 u16 host_fs_selector;
369 u16 host_gs_selector;
370 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300371};
372
373/*
374 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
375 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
376 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
377 */
378#define VMCS12_REVISION 0x11e57ed0
379
380/*
381 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
382 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
383 * current implementation, 4K are reserved to avoid future complications.
384 */
385#define VMCS12_SIZE 0x1000
386
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300387/* Used to remember the last vmcs02 used for some recently used vmcs12s */
388struct vmcs02_list {
389 struct list_head list;
390 gpa_t vmptr;
391 struct loaded_vmcs vmcs02;
392};
393
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300394/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300395 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
396 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
397 */
398struct nested_vmx {
399 /* Has the level1 guest done vmxon? */
400 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400401 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300402
403 /* The guest-physical address of the current VMCS L1 keeps for L2 */
404 gpa_t current_vmptr;
405 /* The host-usable pointer to the above */
406 struct page *current_vmcs12_page;
407 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300408 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300409 /*
410 * Indicates if the shadow vmcs must be updated with the
411 * data hold by vmcs12
412 */
413 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300414
415 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
416 struct list_head vmcs02_pool;
417 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300418 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300419 /* L2 must run next, and mustn't decide to exit to L1. */
420 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300421 /*
422 * Guest pages referred to in vmcs02 with host-physical pointers, so
423 * we must keep them pinned while L2 runs.
424 */
425 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800426 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800427 struct page *pi_desc_page;
428 struct pi_desc *pi_desc;
429 bool pi_pending;
430 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100431
432 struct hrtimer preemption_timer;
433 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200434
435 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
436 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800437
Wanpeng Li5c614b32015-10-13 09:18:36 -0700438 u16 vpid02;
439 u16 last_vpid;
440
Wincy Vanb9c237b2015-02-03 23:56:30 +0800441 u32 nested_vmx_procbased_ctls_low;
442 u32 nested_vmx_procbased_ctls_high;
443 u32 nested_vmx_true_procbased_ctls_low;
444 u32 nested_vmx_secondary_ctls_low;
445 u32 nested_vmx_secondary_ctls_high;
446 u32 nested_vmx_pinbased_ctls_low;
447 u32 nested_vmx_pinbased_ctls_high;
448 u32 nested_vmx_exit_ctls_low;
449 u32 nested_vmx_exit_ctls_high;
450 u32 nested_vmx_true_exit_ctls_low;
451 u32 nested_vmx_entry_ctls_low;
452 u32 nested_vmx_entry_ctls_high;
453 u32 nested_vmx_true_entry_ctls_low;
454 u32 nested_vmx_misc_low;
455 u32 nested_vmx_misc_high;
456 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700457 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300458};
459
Yang Zhang01e439b2013-04-11 19:25:12 +0800460#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800461#define POSTED_INTR_SN 1
462
Yang Zhang01e439b2013-04-11 19:25:12 +0800463/* Posted-Interrupt Descriptor */
464struct pi_desc {
465 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800466 union {
467 struct {
468 /* bit 256 - Outstanding Notification */
469 u16 on : 1,
470 /* bit 257 - Suppress Notification */
471 sn : 1,
472 /* bit 271:258 - Reserved */
473 rsvd_1 : 14;
474 /* bit 279:272 - Notification Vector */
475 u8 nv;
476 /* bit 287:280 - Reserved */
477 u8 rsvd_2;
478 /* bit 319:288 - Notification Destination */
479 u32 ndst;
480 };
481 u64 control;
482 };
483 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800484} __aligned(64);
485
Yang Zhanga20ed542013-04-11 19:25:15 +0800486static bool pi_test_and_set_on(struct pi_desc *pi_desc)
487{
488 return test_and_set_bit(POSTED_INTR_ON,
489 (unsigned long *)&pi_desc->control);
490}
491
492static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
493{
494 return test_and_clear_bit(POSTED_INTR_ON,
495 (unsigned long *)&pi_desc->control);
496}
497
498static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
499{
500 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
501}
502
Feng Wuebbfc762015-09-18 22:29:46 +0800503static inline void pi_clear_sn(struct pi_desc *pi_desc)
504{
505 return clear_bit(POSTED_INTR_SN,
506 (unsigned long *)&pi_desc->control);
507}
508
509static inline void pi_set_sn(struct pi_desc *pi_desc)
510{
511 return set_bit(POSTED_INTR_SN,
512 (unsigned long *)&pi_desc->control);
513}
514
515static inline int pi_test_on(struct pi_desc *pi_desc)
516{
517 return test_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static inline int pi_test_sn(struct pi_desc *pi_desc)
522{
523 return test_bit(POSTED_INTR_SN,
524 (unsigned long *)&pi_desc->control);
525}
526
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400527struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000528 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300529 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300530 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200531 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300532 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200533 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200534 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300535 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536 int nmsrs;
537 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800538 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400539#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300540 u64 msr_host_kernel_gs_base;
541 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400542#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200543 u32 vm_entry_controls_shadow;
544 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300545 /*
546 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
547 * non-nested (L1) guest, it always points to vmcs01. For a nested
548 * guest (L2), it points to a different VMCS.
549 */
550 struct loaded_vmcs vmcs01;
551 struct loaded_vmcs *loaded_vmcs;
552 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300553 struct msr_autoload {
554 unsigned nr;
555 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
556 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
557 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400558 struct {
559 int loaded;
560 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300561#ifdef CONFIG_X86_64
562 u16 ds_sel, es_sel;
563#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200564 int gs_ldt_reload_needed;
565 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000566 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700567 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400568 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200569 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300570 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300571 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300572 struct kvm_segment segs[8];
573 } rmode;
574 struct {
575 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300576 struct kvm_save_segment {
577 u16 selector;
578 unsigned long base;
579 u32 limit;
580 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300581 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300582 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800583 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300584 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200585
586 /* Support for vnmi-less CPUs */
587 int soft_vnmi_blocked;
588 ktime_t entry_time;
589 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800590 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800591
Yang Zhang01e439b2013-04-11 19:25:12 +0800592 /* Posted interrupt descriptor */
593 struct pi_desc pi_desc;
594
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300595 /* Support for a guest hypervisor (nested VMX) */
596 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200597
598 /* Dynamic PLE window. */
599 int ple_window;
600 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800601
602 /* Support for PML */
603#define PML_ENTITY_NUM 512
604 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800605
Yunhong Jiang64672c92016-06-13 14:19:59 -0700606 /* apic deadline value in host tsc */
607 u64 hv_deadline_tsc;
608
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800609 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800610
611 bool guest_pkru_valid;
612 u32 guest_pkru;
613 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800614
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800615 /*
616 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
617 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
618 * in msr_ia32_feature_control_valid_bits.
619 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800620 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800621 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400622};
623
Avi Kivity2fb92db2011-04-27 19:42:18 +0300624enum segment_cache_field {
625 SEG_FIELD_SEL = 0,
626 SEG_FIELD_BASE = 1,
627 SEG_FIELD_LIMIT = 2,
628 SEG_FIELD_AR = 3,
629
630 SEG_FIELD_NR = 4
631};
632
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400633static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
634{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000635 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400636}
637
Feng Wuefc64402015-09-18 22:29:51 +0800638static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
639{
640 return &(to_vmx(vcpu)->pi_desc);
641}
642
Nadav Har'El22bd0352011-05-25 23:05:57 +0300643#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
644#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
645#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
646 [number##_HIGH] = VMCS12_OFFSET(name)+4
647
Abel Gordon4607c2d2013-04-18 14:35:55 +0300648
Bandan Dasfe2b2012014-04-21 15:20:14 -0400649static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300650 /*
651 * We do NOT shadow fields that are modified when L0
652 * traps and emulates any vmx instruction (e.g. VMPTRLD,
653 * VMXON...) executed by L1.
654 * For example, VM_INSTRUCTION_ERROR is read
655 * by L1 if a vmx instruction fails (part of the error path).
656 * Note the code assumes this logic. If for some reason
657 * we start shadowing these fields then we need to
658 * force a shadow sync when L0 emulates vmx instructions
659 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
660 * by nested_vmx_failValid)
661 */
662 VM_EXIT_REASON,
663 VM_EXIT_INTR_INFO,
664 VM_EXIT_INSTRUCTION_LEN,
665 IDT_VECTORING_INFO_FIELD,
666 IDT_VECTORING_ERROR_CODE,
667 VM_EXIT_INTR_ERROR_CODE,
668 EXIT_QUALIFICATION,
669 GUEST_LINEAR_ADDRESS,
670 GUEST_PHYSICAL_ADDRESS
671};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400672static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300673 ARRAY_SIZE(shadow_read_only_fields);
674
Bandan Dasfe2b2012014-04-21 15:20:14 -0400675static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800676 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300677 GUEST_RIP,
678 GUEST_RSP,
679 GUEST_CR0,
680 GUEST_CR3,
681 GUEST_CR4,
682 GUEST_INTERRUPTIBILITY_INFO,
683 GUEST_RFLAGS,
684 GUEST_CS_SELECTOR,
685 GUEST_CS_AR_BYTES,
686 GUEST_CS_LIMIT,
687 GUEST_CS_BASE,
688 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100689 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300690 CR0_GUEST_HOST_MASK,
691 CR0_READ_SHADOW,
692 CR4_READ_SHADOW,
693 TSC_OFFSET,
694 EXCEPTION_BITMAP,
695 CPU_BASED_VM_EXEC_CONTROL,
696 VM_ENTRY_EXCEPTION_ERROR_CODE,
697 VM_ENTRY_INTR_INFO_FIELD,
698 VM_ENTRY_INSTRUCTION_LEN,
699 VM_ENTRY_EXCEPTION_ERROR_CODE,
700 HOST_FS_BASE,
701 HOST_GS_BASE,
702 HOST_FS_SELECTOR,
703 HOST_GS_SELECTOR
704};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400705static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300706 ARRAY_SIZE(shadow_read_write_fields);
707
Mathias Krause772e0312012-08-30 01:30:19 +0200708static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300709 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800710 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300711 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
712 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
713 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
714 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
715 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
716 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
717 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
718 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800719 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300720 FIELD(HOST_ES_SELECTOR, host_es_selector),
721 FIELD(HOST_CS_SELECTOR, host_cs_selector),
722 FIELD(HOST_SS_SELECTOR, host_ss_selector),
723 FIELD(HOST_DS_SELECTOR, host_ds_selector),
724 FIELD(HOST_FS_SELECTOR, host_fs_selector),
725 FIELD(HOST_GS_SELECTOR, host_gs_selector),
726 FIELD(HOST_TR_SELECTOR, host_tr_selector),
727 FIELD64(IO_BITMAP_A, io_bitmap_a),
728 FIELD64(IO_BITMAP_B, io_bitmap_b),
729 FIELD64(MSR_BITMAP, msr_bitmap),
730 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
731 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
732 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
733 FIELD64(TSC_OFFSET, tsc_offset),
734 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
735 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800736 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800738 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
739 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
740 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
741 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800742 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300743 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
744 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
745 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
746 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
747 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
748 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
749 FIELD64(GUEST_PDPTR0, guest_pdptr0),
750 FIELD64(GUEST_PDPTR1, guest_pdptr1),
751 FIELD64(GUEST_PDPTR2, guest_pdptr2),
752 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100753 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300754 FIELD64(HOST_IA32_PAT, host_ia32_pat),
755 FIELD64(HOST_IA32_EFER, host_ia32_efer),
756 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
757 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
758 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
759 FIELD(EXCEPTION_BITMAP, exception_bitmap),
760 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
761 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
762 FIELD(CR3_TARGET_COUNT, cr3_target_count),
763 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
764 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
765 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
766 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
767 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
768 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
769 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
770 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
771 FIELD(TPR_THRESHOLD, tpr_threshold),
772 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
773 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
774 FIELD(VM_EXIT_REASON, vm_exit_reason),
775 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
776 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
777 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
778 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
779 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
780 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
781 FIELD(GUEST_ES_LIMIT, guest_es_limit),
782 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
783 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
784 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
785 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
786 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
787 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
788 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
789 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
790 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
791 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
792 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
793 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
794 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
795 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
796 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
797 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
798 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
799 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
800 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
801 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
802 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100803 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300804 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
805 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
806 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
807 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
808 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
809 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
810 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
811 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
812 FIELD(EXIT_QUALIFICATION, exit_qualification),
813 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
814 FIELD(GUEST_CR0, guest_cr0),
815 FIELD(GUEST_CR3, guest_cr3),
816 FIELD(GUEST_CR4, guest_cr4),
817 FIELD(GUEST_ES_BASE, guest_es_base),
818 FIELD(GUEST_CS_BASE, guest_cs_base),
819 FIELD(GUEST_SS_BASE, guest_ss_base),
820 FIELD(GUEST_DS_BASE, guest_ds_base),
821 FIELD(GUEST_FS_BASE, guest_fs_base),
822 FIELD(GUEST_GS_BASE, guest_gs_base),
823 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
824 FIELD(GUEST_TR_BASE, guest_tr_base),
825 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
826 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
827 FIELD(GUEST_DR7, guest_dr7),
828 FIELD(GUEST_RSP, guest_rsp),
829 FIELD(GUEST_RIP, guest_rip),
830 FIELD(GUEST_RFLAGS, guest_rflags),
831 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
832 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
833 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
834 FIELD(HOST_CR0, host_cr0),
835 FIELD(HOST_CR3, host_cr3),
836 FIELD(HOST_CR4, host_cr4),
837 FIELD(HOST_FS_BASE, host_fs_base),
838 FIELD(HOST_GS_BASE, host_gs_base),
839 FIELD(HOST_TR_BASE, host_tr_base),
840 FIELD(HOST_GDTR_BASE, host_gdtr_base),
841 FIELD(HOST_IDTR_BASE, host_idtr_base),
842 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
843 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
844 FIELD(HOST_RSP, host_rsp),
845 FIELD(HOST_RIP, host_rip),
846};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300847
848static inline short vmcs_field_to_offset(unsigned long field)
849{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100850 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
851
852 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
853 vmcs_field_to_offset_table[field] == 0)
854 return -ENOENT;
855
Nadav Har'El22bd0352011-05-25 23:05:57 +0300856 return vmcs_field_to_offset_table[field];
857}
858
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300859static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
860{
861 return to_vmx(vcpu)->nested.current_vmcs12;
862}
863
864static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
865{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200866 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800867 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300868 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800869
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300870 return page;
871}
872
873static void nested_release_page(struct page *page)
874{
875 kvm_release_page_dirty(page);
876}
877
878static void nested_release_page_clean(struct page *page)
879{
880 kvm_release_page_clean(page);
881}
882
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300883static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800884static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800885static void kvm_cpu_vmxon(u64 addr);
886static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800887static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200888static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300889static void vmx_set_segment(struct kvm_vcpu *vcpu,
890 struct kvm_segment *var, int seg);
891static void vmx_get_segment(struct kvm_vcpu *vcpu,
892 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200893static bool guest_state_valid(struct kvm_vcpu *vcpu);
894static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300895static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300896static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800897static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300898
Avi Kivity6aa8b732006-12-10 02:21:36 -0800899static DEFINE_PER_CPU(struct vmcs *, vmxarea);
900static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300901/*
902 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
903 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
904 */
905static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300906static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907
Feng Wubf9f6ac2015-09-18 22:29:55 +0800908/*
909 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
910 * can find which vCPU should be waken up.
911 */
912static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
913static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
914
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200915static unsigned long *vmx_io_bitmap_a;
916static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200917static unsigned long *vmx_msr_bitmap_legacy;
918static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800919static unsigned long *vmx_msr_bitmap_legacy_x2apic;
920static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800921static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300922static unsigned long *vmx_vmread_bitmap;
923static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300924
Avi Kivity110312c2010-12-21 12:54:20 +0200925static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200926static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200927
Sheng Yang2384d2b2008-01-17 15:14:33 +0800928static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
929static DEFINE_SPINLOCK(vmx_vpid_lock);
930
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300931static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800932 int size;
933 int order;
934 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300935 u32 pin_based_exec_ctrl;
936 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800937 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300938 u32 vmexit_ctrl;
939 u32 vmentry_ctrl;
940} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941
Hannes Ederefff9e52008-11-28 17:02:06 +0100942static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800943 u32 ept;
944 u32 vpid;
945} vmx_capability;
946
Avi Kivity6aa8b732006-12-10 02:21:36 -0800947#define VMX_SEGMENT_FIELD(seg) \
948 [VCPU_SREG_##seg] = { \
949 .selector = GUEST_##seg##_SELECTOR, \
950 .base = GUEST_##seg##_BASE, \
951 .limit = GUEST_##seg##_LIMIT, \
952 .ar_bytes = GUEST_##seg##_AR_BYTES, \
953 }
954
Mathias Krause772e0312012-08-30 01:30:19 +0200955static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956 unsigned selector;
957 unsigned base;
958 unsigned limit;
959 unsigned ar_bytes;
960} kvm_vmx_segment_fields[] = {
961 VMX_SEGMENT_FIELD(CS),
962 VMX_SEGMENT_FIELD(DS),
963 VMX_SEGMENT_FIELD(ES),
964 VMX_SEGMENT_FIELD(FS),
965 VMX_SEGMENT_FIELD(GS),
966 VMX_SEGMENT_FIELD(SS),
967 VMX_SEGMENT_FIELD(TR),
968 VMX_SEGMENT_FIELD(LDTR),
969};
970
Avi Kivity26bb0982009-09-07 11:14:12 +0300971static u64 host_efer;
972
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300973static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
974
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300975/*
Brian Gerst8c065852010-07-17 09:03:26 -0400976 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300977 * away by decrementing the array size.
978 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800980#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300981 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800982#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400983 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985
Jan Kiszka5bb16012016-02-09 20:14:21 +0100986static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987{
988 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
989 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100990 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
991}
992
Jan Kiszka6f054852016-02-09 20:15:18 +0100993static inline bool is_debug(u32 intr_info)
994{
995 return is_exception_n(intr_info, DB_VECTOR);
996}
997
998static inline bool is_breakpoint(u32 intr_info)
999{
1000 return is_exception_n(intr_info, BP_VECTOR);
1001}
1002
Jan Kiszka5bb16012016-02-09 20:14:21 +01001003static inline bool is_page_fault(u32 intr_info)
1004{
1005 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006}
1007
Gui Jianfeng31299942010-03-15 17:29:09 +08001008static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001009{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001010 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001011}
1012
Gui Jianfeng31299942010-03-15 17:29:09 +08001013static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001014{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001015 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001016}
1017
Gui Jianfeng31299942010-03-15 17:29:09 +08001018static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001019{
1020 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1021 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1022}
1023
Gui Jianfeng31299942010-03-15 17:29:09 +08001024static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001025{
1026 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1027 INTR_INFO_VALID_MASK)) ==
1028 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1029}
1030
Gui Jianfeng31299942010-03-15 17:29:09 +08001031static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001032{
Sheng Yang04547152009-04-01 15:52:31 +08001033 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001034}
1035
Gui Jianfeng31299942010-03-15 17:29:09 +08001036static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001037{
Sheng Yang04547152009-04-01 15:52:31 +08001038 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001039}
1040
Paolo Bonzini35754c92015-07-29 12:05:37 +02001041static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001042{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001043 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001044}
1045
Gui Jianfeng31299942010-03-15 17:29:09 +08001046static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001047{
Sheng Yang04547152009-04-01 15:52:31 +08001048 return vmcs_config.cpu_based_exec_ctrl &
1049 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001050}
1051
Avi Kivity774ead32007-12-26 13:57:04 +02001052static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001053{
Sheng Yang04547152009-04-01 15:52:31 +08001054 return vmcs_config.cpu_based_2nd_exec_ctrl &
1055 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1056}
1057
Yang Zhang8d146952013-01-25 10:18:50 +08001058static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1059{
1060 return vmcs_config.cpu_based_2nd_exec_ctrl &
1061 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1062}
1063
Yang Zhang83d4c282013-01-25 10:18:49 +08001064static inline bool cpu_has_vmx_apic_register_virt(void)
1065{
1066 return vmcs_config.cpu_based_2nd_exec_ctrl &
1067 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1068}
1069
Yang Zhangc7c9c562013-01-25 10:18:51 +08001070static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1071{
1072 return vmcs_config.cpu_based_2nd_exec_ctrl &
1073 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1074}
1075
Yunhong Jiang64672c92016-06-13 14:19:59 -07001076/*
1077 * Comment's format: document - errata name - stepping - processor name.
1078 * Refer from
1079 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1080 */
1081static u32 vmx_preemption_cpu_tfms[] = {
1082/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10830x000206E6,
1084/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1085/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1086/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10870x00020652,
1088/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10890x00020655,
1090/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1091/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1092/*
1093 * 320767.pdf - AAP86 - B1 -
1094 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1095 */
10960x000106E5,
1097/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
10980x000106A0,
1099/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11000x000106A1,
1101/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11020x000106A4,
1103 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1104 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1105 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11060x000106A5,
1107};
1108
1109static inline bool cpu_has_broken_vmx_preemption_timer(void)
1110{
1111 u32 eax = cpuid_eax(0x00000001), i;
1112
1113 /* Clear the reserved bits */
1114 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001115 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001116 if (eax == vmx_preemption_cpu_tfms[i])
1117 return true;
1118
1119 return false;
1120}
1121
1122static inline bool cpu_has_vmx_preemption_timer(void)
1123{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001124 return vmcs_config.pin_based_exec_ctrl &
1125 PIN_BASED_VMX_PREEMPTION_TIMER;
1126}
1127
Yang Zhang01e439b2013-04-11 19:25:12 +08001128static inline bool cpu_has_vmx_posted_intr(void)
1129{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001130 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1131 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001132}
1133
1134static inline bool cpu_has_vmx_apicv(void)
1135{
1136 return cpu_has_vmx_apic_register_virt() &&
1137 cpu_has_vmx_virtual_intr_delivery() &&
1138 cpu_has_vmx_posted_intr();
1139}
1140
Sheng Yang04547152009-04-01 15:52:31 +08001141static inline bool cpu_has_vmx_flexpriority(void)
1142{
1143 return cpu_has_vmx_tpr_shadow() &&
1144 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001145}
1146
Marcelo Tosattie7997942009-06-11 12:07:40 -03001147static inline bool cpu_has_vmx_ept_execute_only(void)
1148{
Gui Jianfeng31299942010-03-15 17:29:09 +08001149 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001150}
1151
Marcelo Tosattie7997942009-06-11 12:07:40 -03001152static inline bool cpu_has_vmx_ept_2m_page(void)
1153{
Gui Jianfeng31299942010-03-15 17:29:09 +08001154 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001155}
1156
Sheng Yang878403b2010-01-05 19:02:29 +08001157static inline bool cpu_has_vmx_ept_1g_page(void)
1158{
Gui Jianfeng31299942010-03-15 17:29:09 +08001159 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001160}
1161
Sheng Yang4bc9b982010-06-02 14:05:24 +08001162static inline bool cpu_has_vmx_ept_4levels(void)
1163{
1164 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1165}
1166
Xudong Hao83c3a332012-05-28 19:33:35 +08001167static inline bool cpu_has_vmx_ept_ad_bits(void)
1168{
1169 return vmx_capability.ept & VMX_EPT_AD_BIT;
1170}
1171
Gui Jianfeng31299942010-03-15 17:29:09 +08001172static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001173{
Gui Jianfeng31299942010-03-15 17:29:09 +08001174 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001175}
1176
Gui Jianfeng31299942010-03-15 17:29:09 +08001177static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001178{
Gui Jianfeng31299942010-03-15 17:29:09 +08001179 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001180}
1181
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001182static inline bool cpu_has_vmx_invvpid_single(void)
1183{
1184 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1185}
1186
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001187static inline bool cpu_has_vmx_invvpid_global(void)
1188{
1189 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1190}
1191
Gui Jianfeng31299942010-03-15 17:29:09 +08001192static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001193{
Sheng Yang04547152009-04-01 15:52:31 +08001194 return vmcs_config.cpu_based_2nd_exec_ctrl &
1195 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001196}
1197
Gui Jianfeng31299942010-03-15 17:29:09 +08001198static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001199{
1200 return vmcs_config.cpu_based_2nd_exec_ctrl &
1201 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1202}
1203
Gui Jianfeng31299942010-03-15 17:29:09 +08001204static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001205{
1206 return vmcs_config.cpu_based_2nd_exec_ctrl &
1207 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1208}
1209
Paolo Bonzini35754c92015-07-29 12:05:37 +02001210static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001211{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001212 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001213}
1214
Gui Jianfeng31299942010-03-15 17:29:09 +08001215static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001216{
Sheng Yang04547152009-04-01 15:52:31 +08001217 return vmcs_config.cpu_based_2nd_exec_ctrl &
1218 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001219}
1220
Gui Jianfeng31299942010-03-15 17:29:09 +08001221static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001222{
1223 return vmcs_config.cpu_based_2nd_exec_ctrl &
1224 SECONDARY_EXEC_RDTSCP;
1225}
1226
Mao, Junjiead756a12012-07-02 01:18:48 +00001227static inline bool cpu_has_vmx_invpcid(void)
1228{
1229 return vmcs_config.cpu_based_2nd_exec_ctrl &
1230 SECONDARY_EXEC_ENABLE_INVPCID;
1231}
1232
Gui Jianfeng31299942010-03-15 17:29:09 +08001233static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001234{
1235 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1236}
1237
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001238static inline bool cpu_has_vmx_wbinvd_exit(void)
1239{
1240 return vmcs_config.cpu_based_2nd_exec_ctrl &
1241 SECONDARY_EXEC_WBINVD_EXITING;
1242}
1243
Abel Gordonabc4fc52013-04-18 14:35:25 +03001244static inline bool cpu_has_vmx_shadow_vmcs(void)
1245{
1246 u64 vmx_msr;
1247 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1248 /* check if the cpu supports writing r/o exit information fields */
1249 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1250 return false;
1251
1252 return vmcs_config.cpu_based_2nd_exec_ctrl &
1253 SECONDARY_EXEC_SHADOW_VMCS;
1254}
1255
Kai Huang843e4332015-01-28 10:54:28 +08001256static inline bool cpu_has_vmx_pml(void)
1257{
1258 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1259}
1260
Haozhong Zhang64903d62015-10-20 15:39:09 +08001261static inline bool cpu_has_vmx_tsc_scaling(void)
1262{
1263 return vmcs_config.cpu_based_2nd_exec_ctrl &
1264 SECONDARY_EXEC_TSC_SCALING;
1265}
1266
Sheng Yang04547152009-04-01 15:52:31 +08001267static inline bool report_flexpriority(void)
1268{
1269 return flexpriority_enabled;
1270}
1271
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001272static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1273{
1274 return vmcs12->cpu_based_vm_exec_control & bit;
1275}
1276
1277static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1278{
1279 return (vmcs12->cpu_based_vm_exec_control &
1280 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1281 (vmcs12->secondary_vm_exec_control & bit);
1282}
1283
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001284static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001285{
1286 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1287}
1288
Jan Kiszkaf4124502014-03-07 20:03:13 +01001289static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1290{
1291 return vmcs12->pin_based_vm_exec_control &
1292 PIN_BASED_VMX_PREEMPTION_TIMER;
1293}
1294
Nadav Har'El155a97a2013-08-05 11:07:16 +03001295static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1296{
1297 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1298}
1299
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001300static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1301{
1302 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1303 vmx_xsaves_supported();
1304}
1305
Wincy Vanf2b93282015-02-03 23:56:03 +08001306static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1307{
1308 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1309}
1310
Wanpeng Li5c614b32015-10-13 09:18:36 -07001311static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1312{
1313 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1314}
1315
Wincy Van82f0dd42015-02-03 23:57:18 +08001316static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1317{
1318 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1319}
1320
Wincy Van608406e2015-02-03 23:57:51 +08001321static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1322{
1323 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1324}
1325
Wincy Van705699a2015-02-03 23:58:17 +08001326static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1327{
1328 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1329}
1330
Nadav Har'El644d7112011-05-25 23:12:35 +03001331static inline bool is_exception(u32 intr_info)
1332{
1333 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1334 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1335}
1336
Jan Kiszka533558b2014-01-04 18:47:20 +01001337static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1338 u32 exit_intr_info,
1339 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001340static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1341 struct vmcs12 *vmcs12,
1342 u32 reason, unsigned long qualification);
1343
Rusty Russell8b9cf982007-07-30 16:31:43 +10001344static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001345{
1346 int i;
1347
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001348 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001349 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001350 return i;
1351 return -1;
1352}
1353
Sheng Yang2384d2b2008-01-17 15:14:33 +08001354static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1355{
1356 struct {
1357 u64 vpid : 16;
1358 u64 rsvd : 48;
1359 u64 gva;
1360 } operand = { vpid, 0, gva };
1361
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001362 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001363 /* CF==1 or ZF==1 --> rc = -1 */
1364 "; ja 1f ; ud2 ; 1:"
1365 : : "a"(&operand), "c"(ext) : "cc", "memory");
1366}
1367
Sheng Yang14394422008-04-28 12:24:45 +08001368static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1369{
1370 struct {
1371 u64 eptp, gpa;
1372 } operand = {eptp, gpa};
1373
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001374 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001375 /* CF==1 or ZF==1 --> rc = -1 */
1376 "; ja 1f ; ud2 ; 1:\n"
1377 : : "a" (&operand), "c" (ext) : "cc", "memory");
1378}
1379
Avi Kivity26bb0982009-09-07 11:14:12 +03001380static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001381{
1382 int i;
1383
Rusty Russell8b9cf982007-07-30 16:31:43 +10001384 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001385 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001386 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001387 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001388}
1389
Avi Kivity6aa8b732006-12-10 02:21:36 -08001390static void vmcs_clear(struct vmcs *vmcs)
1391{
1392 u64 phys_addr = __pa(vmcs);
1393 u8 error;
1394
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001395 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001396 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397 : "cc", "memory");
1398 if (error)
1399 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1400 vmcs, phys_addr);
1401}
1402
Nadav Har'Eld462b812011-05-24 15:26:10 +03001403static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1404{
1405 vmcs_clear(loaded_vmcs->vmcs);
1406 loaded_vmcs->cpu = -1;
1407 loaded_vmcs->launched = 0;
1408}
1409
Dongxiao Xu7725b892010-05-11 18:29:38 +08001410static void vmcs_load(struct vmcs *vmcs)
1411{
1412 u64 phys_addr = __pa(vmcs);
1413 u8 error;
1414
1415 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001416 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001417 : "cc", "memory");
1418 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001419 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001420 vmcs, phys_addr);
1421}
1422
Dave Young2965faa2015-09-09 15:38:55 -07001423#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001424/*
1425 * This bitmap is used to indicate whether the vmclear
1426 * operation is enabled on all cpus. All disabled by
1427 * default.
1428 */
1429static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1430
1431static inline void crash_enable_local_vmclear(int cpu)
1432{
1433 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1434}
1435
1436static inline void crash_disable_local_vmclear(int cpu)
1437{
1438 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1439}
1440
1441static inline int crash_local_vmclear_enabled(int cpu)
1442{
1443 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1444}
1445
1446static void crash_vmclear_local_loaded_vmcss(void)
1447{
1448 int cpu = raw_smp_processor_id();
1449 struct loaded_vmcs *v;
1450
1451 if (!crash_local_vmclear_enabled(cpu))
1452 return;
1453
1454 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1455 loaded_vmcss_on_cpu_link)
1456 vmcs_clear(v->vmcs);
1457}
1458#else
1459static inline void crash_enable_local_vmclear(int cpu) { }
1460static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001461#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001462
Nadav Har'Eld462b812011-05-24 15:26:10 +03001463static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001464{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001465 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001466 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001467
Nadav Har'Eld462b812011-05-24 15:26:10 +03001468 if (loaded_vmcs->cpu != cpu)
1469 return; /* vcpu migration can race with cpu offline */
1470 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001472 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001473 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001474
1475 /*
1476 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1477 * is before setting loaded_vmcs->vcpu to -1 which is done in
1478 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1479 * then adds the vmcs into percpu list before it is deleted.
1480 */
1481 smp_wmb();
1482
Nadav Har'Eld462b812011-05-24 15:26:10 +03001483 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001484 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001485}
1486
Nadav Har'Eld462b812011-05-24 15:26:10 +03001487static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001488{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001489 int cpu = loaded_vmcs->cpu;
1490
1491 if (cpu != -1)
1492 smp_call_function_single(cpu,
1493 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001494}
1495
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001496static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001497{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001498 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001499 return;
1500
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001501 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001502 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001503}
1504
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001505static inline void vpid_sync_vcpu_global(void)
1506{
1507 if (cpu_has_vmx_invvpid_global())
1508 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1509}
1510
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001511static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001512{
1513 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001514 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001515 else
1516 vpid_sync_vcpu_global();
1517}
1518
Sheng Yang14394422008-04-28 12:24:45 +08001519static inline void ept_sync_global(void)
1520{
1521 if (cpu_has_vmx_invept_global())
1522 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1523}
1524
1525static inline void ept_sync_context(u64 eptp)
1526{
Avi Kivity089d0342009-03-23 18:26:32 +02001527 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001528 if (cpu_has_vmx_invept_context())
1529 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1530 else
1531 ept_sync_global();
1532 }
1533}
1534
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001535static __always_inline void vmcs_check16(unsigned long field)
1536{
1537 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1538 "16-bit accessor invalid for 64-bit field");
1539 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1540 "16-bit accessor invalid for 64-bit high field");
1541 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1542 "16-bit accessor invalid for 32-bit high field");
1543 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1544 "16-bit accessor invalid for natural width field");
1545}
1546
1547static __always_inline void vmcs_check32(unsigned long field)
1548{
1549 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1550 "32-bit accessor invalid for 16-bit field");
1551 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1552 "32-bit accessor invalid for natural width field");
1553}
1554
1555static __always_inline void vmcs_check64(unsigned long field)
1556{
1557 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1558 "64-bit accessor invalid for 16-bit field");
1559 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1560 "64-bit accessor invalid for 64-bit high field");
1561 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1562 "64-bit accessor invalid for 32-bit field");
1563 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1564 "64-bit accessor invalid for natural width field");
1565}
1566
1567static __always_inline void vmcs_checkl(unsigned long field)
1568{
1569 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1570 "Natural width accessor invalid for 16-bit field");
1571 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1572 "Natural width accessor invalid for 64-bit field");
1573 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1574 "Natural width accessor invalid for 64-bit high field");
1575 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1576 "Natural width accessor invalid for 32-bit field");
1577}
1578
1579static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001580{
Avi Kivity5e520e62011-05-15 10:13:12 -04001581 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001582
Avi Kivity5e520e62011-05-15 10:13:12 -04001583 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1584 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001585 return value;
1586}
1587
Avi Kivity96304212011-05-15 10:13:13 -04001588static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001589{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001590 vmcs_check16(field);
1591 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592}
1593
Avi Kivity96304212011-05-15 10:13:13 -04001594static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001595{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001596 vmcs_check32(field);
1597 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598}
1599
Avi Kivity96304212011-05-15 10:13:13 -04001600static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001602 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001603#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001604 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001605#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001606 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001607#endif
1608}
1609
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001610static __always_inline unsigned long vmcs_readl(unsigned long field)
1611{
1612 vmcs_checkl(field);
1613 return __vmcs_readl(field);
1614}
1615
Avi Kivitye52de1b2007-01-05 16:36:56 -08001616static noinline void vmwrite_error(unsigned long field, unsigned long value)
1617{
1618 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1619 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1620 dump_stack();
1621}
1622
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001623static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001624{
1625 u8 error;
1626
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001627 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001628 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001629 if (unlikely(error))
1630 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001631}
1632
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001633static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001634{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001635 vmcs_check16(field);
1636 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001637}
1638
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001639static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001640{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001641 vmcs_check32(field);
1642 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643}
1644
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001645static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001647 vmcs_check64(field);
1648 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001649#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001650 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001651 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652#endif
1653}
1654
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001656{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001657 vmcs_checkl(field);
1658 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001659}
1660
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001661static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001662{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1664 "vmcs_clear_bits does not support 64-bit fields");
1665 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1666}
1667
1668static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1669{
1670 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1671 "vmcs_set_bits does not support 64-bit fields");
1672 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001673}
1674
Gleb Natapov2961e8762013-11-25 15:37:13 +02001675static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1676{
1677 vmcs_write32(VM_ENTRY_CONTROLS, val);
1678 vmx->vm_entry_controls_shadow = val;
1679}
1680
1681static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1682{
1683 if (vmx->vm_entry_controls_shadow != val)
1684 vm_entry_controls_init(vmx, val);
1685}
1686
1687static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1688{
1689 return vmx->vm_entry_controls_shadow;
1690}
1691
1692
1693static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1694{
1695 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1696}
1697
1698static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1699{
1700 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1701}
1702
1703static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1704{
1705 vmcs_write32(VM_EXIT_CONTROLS, val);
1706 vmx->vm_exit_controls_shadow = val;
1707}
1708
1709static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1710{
1711 if (vmx->vm_exit_controls_shadow != val)
1712 vm_exit_controls_init(vmx, val);
1713}
1714
1715static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1716{
1717 return vmx->vm_exit_controls_shadow;
1718}
1719
1720
1721static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1722{
1723 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1724}
1725
1726static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1727{
1728 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1729}
1730
Avi Kivity2fb92db2011-04-27 19:42:18 +03001731static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1732{
1733 vmx->segment_cache.bitmask = 0;
1734}
1735
1736static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1737 unsigned field)
1738{
1739 bool ret;
1740 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1741
1742 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1743 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1744 vmx->segment_cache.bitmask = 0;
1745 }
1746 ret = vmx->segment_cache.bitmask & mask;
1747 vmx->segment_cache.bitmask |= mask;
1748 return ret;
1749}
1750
1751static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1752{
1753 u16 *p = &vmx->segment_cache.seg[seg].selector;
1754
1755 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1756 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1757 return *p;
1758}
1759
1760static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1761{
1762 ulong *p = &vmx->segment_cache.seg[seg].base;
1763
1764 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1765 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1766 return *p;
1767}
1768
1769static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1770{
1771 u32 *p = &vmx->segment_cache.seg[seg].limit;
1772
1773 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1774 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1775 return *p;
1776}
1777
1778static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1779{
1780 u32 *p = &vmx->segment_cache.seg[seg].ar;
1781
1782 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1783 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1784 return *p;
1785}
1786
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001787static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1788{
1789 u32 eb;
1790
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001791 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001792 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001793 if ((vcpu->guest_debug &
1794 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1795 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1796 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001797 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001798 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001799 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001800 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001801 if (vcpu->fpu_active)
1802 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001803
1804 /* When we are running a nested L2 guest and L1 specified for it a
1805 * certain exception bitmap, we must trap the same exceptions and pass
1806 * them to L1. When running L2, we will only handle the exceptions
1807 * specified above if L1 did not want them.
1808 */
1809 if (is_guest_mode(vcpu))
1810 eb |= get_vmcs12(vcpu)->exception_bitmap;
1811
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001812 vmcs_write32(EXCEPTION_BITMAP, eb);
1813}
1814
Gleb Natapov2961e8762013-11-25 15:37:13 +02001815static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1816 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001817{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001818 vm_entry_controls_clearbit(vmx, entry);
1819 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001820}
1821
Avi Kivity61d2ef22010-04-28 16:40:38 +03001822static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1823{
1824 unsigned i;
1825 struct msr_autoload *m = &vmx->msr_autoload;
1826
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001827 switch (msr) {
1828 case MSR_EFER:
1829 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001830 clear_atomic_switch_msr_special(vmx,
1831 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001832 VM_EXIT_LOAD_IA32_EFER);
1833 return;
1834 }
1835 break;
1836 case MSR_CORE_PERF_GLOBAL_CTRL:
1837 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001838 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001839 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1840 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1841 return;
1842 }
1843 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001844 }
1845
Avi Kivity61d2ef22010-04-28 16:40:38 +03001846 for (i = 0; i < m->nr; ++i)
1847 if (m->guest[i].index == msr)
1848 break;
1849
1850 if (i == m->nr)
1851 return;
1852 --m->nr;
1853 m->guest[i] = m->guest[m->nr];
1854 m->host[i] = m->host[m->nr];
1855 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1856 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1857}
1858
Gleb Natapov2961e8762013-11-25 15:37:13 +02001859static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1860 unsigned long entry, unsigned long exit,
1861 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1862 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001863{
1864 vmcs_write64(guest_val_vmcs, guest_val);
1865 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001866 vm_entry_controls_setbit(vmx, entry);
1867 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001868}
1869
Avi Kivity61d2ef22010-04-28 16:40:38 +03001870static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1871 u64 guest_val, u64 host_val)
1872{
1873 unsigned i;
1874 struct msr_autoload *m = &vmx->msr_autoload;
1875
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001876 switch (msr) {
1877 case MSR_EFER:
1878 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001879 add_atomic_switch_msr_special(vmx,
1880 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001881 VM_EXIT_LOAD_IA32_EFER,
1882 GUEST_IA32_EFER,
1883 HOST_IA32_EFER,
1884 guest_val, host_val);
1885 return;
1886 }
1887 break;
1888 case MSR_CORE_PERF_GLOBAL_CTRL:
1889 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001890 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001891 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1892 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1893 GUEST_IA32_PERF_GLOBAL_CTRL,
1894 HOST_IA32_PERF_GLOBAL_CTRL,
1895 guest_val, host_val);
1896 return;
1897 }
1898 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001899 case MSR_IA32_PEBS_ENABLE:
1900 /* PEBS needs a quiescent period after being disabled (to write
1901 * a record). Disabling PEBS through VMX MSR swapping doesn't
1902 * provide that period, so a CPU could write host's record into
1903 * guest's memory.
1904 */
1905 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001906 }
1907
Avi Kivity61d2ef22010-04-28 16:40:38 +03001908 for (i = 0; i < m->nr; ++i)
1909 if (m->guest[i].index == msr)
1910 break;
1911
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001912 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001913 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001914 "Can't add msr %x\n", msr);
1915 return;
1916 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001917 ++m->nr;
1918 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1919 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1920 }
1921
1922 m->guest[i].index = msr;
1923 m->guest[i].value = guest_val;
1924 m->host[i].index = msr;
1925 m->host[i].value = host_val;
1926}
1927
Avi Kivity33ed6322007-05-02 16:54:03 +03001928static void reload_tss(void)
1929{
Avi Kivity33ed6322007-05-02 16:54:03 +03001930 /*
1931 * VT restores TR but not its size. Useless.
1932 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001933 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001934 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001935
Avi Kivityd3591922010-07-26 18:32:39 +03001936 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001937 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1938 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001939}
1940
Avi Kivity92c0d902009-10-29 11:00:16 +02001941static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001942{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001943 u64 guest_efer = vmx->vcpu.arch.efer;
1944 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001945
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001946 if (!enable_ept) {
1947 /*
1948 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1949 * host CPUID is more efficient than testing guest CPUID
1950 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1951 */
1952 if (boot_cpu_has(X86_FEATURE_SMEP))
1953 guest_efer |= EFER_NX;
1954 else if (!(guest_efer & EFER_NX))
1955 ignore_bits |= EFER_NX;
1956 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001957
Avi Kivity51c6cf62007-08-29 03:48:05 +03001958 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001959 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001960 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001961 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001962#ifdef CONFIG_X86_64
1963 ignore_bits |= EFER_LMA | EFER_LME;
1964 /* SCE is meaningful only in long mode on Intel */
1965 if (guest_efer & EFER_LMA)
1966 ignore_bits &= ~(u64)EFER_SCE;
1967#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001968
1969 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001970
1971 /*
1972 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1973 * On CPUs that support "load IA32_EFER", always switch EFER
1974 * atomically, since it's faster than switching it manually.
1975 */
1976 if (cpu_has_load_ia32_efer ||
1977 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001978 if (!(guest_efer & EFER_LMA))
1979 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001980 if (guest_efer != host_efer)
1981 add_atomic_switch_msr(vmx, MSR_EFER,
1982 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001983 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001984 } else {
1985 guest_efer &= ~ignore_bits;
1986 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001987
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001988 vmx->guest_msrs[efer_offset].data = guest_efer;
1989 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1990
1991 return true;
1992 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001993}
1994
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001995static unsigned long segment_base(u16 selector)
1996{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001997 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001998 struct desc_struct *d;
1999 unsigned long table_base;
2000 unsigned long v;
2001
2002 if (!(selector & ~3))
2003 return 0;
2004
Avi Kivityd3591922010-07-26 18:32:39 +03002005 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002006
2007 if (selector & 4) { /* from ldt */
2008 u16 ldt_selector = kvm_read_ldt();
2009
2010 if (!(ldt_selector & ~3))
2011 return 0;
2012
2013 table_base = segment_base(ldt_selector);
2014 }
2015 d = (struct desc_struct *)(table_base + (selector & ~7));
2016 v = get_desc_base(d);
2017#ifdef CONFIG_X86_64
2018 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2019 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2020#endif
2021 return v;
2022}
2023
2024static inline unsigned long kvm_read_tr_base(void)
2025{
2026 u16 tr;
2027 asm("str %0" : "=g"(tr));
2028 return segment_base(tr);
2029}
2030
Avi Kivity04d2cc72007-09-10 18:10:54 +03002031static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002032{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002033 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002034 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002035
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002036 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002037 return;
2038
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002039 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002040 /*
2041 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2042 * allow segment selectors with cpl > 0 or ti == 1.
2043 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002044 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002045 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002046 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002047 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002048 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002049 vmx->host_state.fs_reload_needed = 0;
2050 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002051 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002052 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002053 }
Avi Kivity9581d442010-10-19 16:46:55 +02002054 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002055 if (!(vmx->host_state.gs_sel & 7))
2056 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002057 else {
2058 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002059 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002060 }
2061
2062#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002063 savesegment(ds, vmx->host_state.ds_sel);
2064 savesegment(es, vmx->host_state.es_sel);
2065#endif
2066
2067#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002068 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2069 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2070#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002071 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2072 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002073#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002074
2075#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002076 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2077 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002078 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002079#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002080 if (boot_cpu_has(X86_FEATURE_MPX))
2081 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002082 for (i = 0; i < vmx->save_nmsrs; ++i)
2083 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002084 vmx->guest_msrs[i].data,
2085 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002086}
2087
Avi Kivitya9b21b62008-06-24 11:48:49 +03002088static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002089{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002090 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002091 return;
2092
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002093 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002094 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002095#ifdef CONFIG_X86_64
2096 if (is_long_mode(&vmx->vcpu))
2097 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2098#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002099 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002100 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002101#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002102 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002103#else
2104 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002105#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002106 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002107 if (vmx->host_state.fs_reload_needed)
2108 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002109#ifdef CONFIG_X86_64
2110 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2111 loadsegment(ds, vmx->host_state.ds_sel);
2112 loadsegment(es, vmx->host_state.es_sel);
2113 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002114#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002115 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002116#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002117 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002118#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002119 if (vmx->host_state.msr_host_bndcfgs)
2120 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002121 /*
2122 * If the FPU is not active (through the host task or
2123 * the guest vcpu), then restore the cr0.TS bit.
2124 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002125 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002126 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002127 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002128}
2129
Avi Kivitya9b21b62008-06-24 11:48:49 +03002130static void vmx_load_host_state(struct vcpu_vmx *vmx)
2131{
2132 preempt_disable();
2133 __vmx_load_host_state(vmx);
2134 preempt_enable();
2135}
2136
Feng Wu28b835d2015-09-18 22:29:54 +08002137static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2138{
2139 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2140 struct pi_desc old, new;
2141 unsigned int dest;
2142
2143 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2144 !irq_remapping_cap(IRQ_POSTING_CAP))
2145 return;
2146
2147 do {
2148 old.control = new.control = pi_desc->control;
2149
2150 /*
2151 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2152 * are two possible cases:
2153 * 1. After running 'pre_block', context switch
2154 * happened. For this case, 'sn' was set in
2155 * vmx_vcpu_put(), so we need to clear it here.
2156 * 2. After running 'pre_block', we were blocked,
2157 * and woken up by some other guy. For this case,
2158 * we don't need to do anything, 'pi_post_block'
2159 * will do everything for us. However, we cannot
2160 * check whether it is case #1 or case #2 here
2161 * (maybe, not needed), so we also clear sn here,
2162 * I think it is not a big deal.
2163 */
2164 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2165 if (vcpu->cpu != cpu) {
2166 dest = cpu_physical_id(cpu);
2167
2168 if (x2apic_enabled())
2169 new.ndst = dest;
2170 else
2171 new.ndst = (dest << 8) & 0xFF00;
2172 }
2173
2174 /* set 'NV' to 'notification vector' */
2175 new.nv = POSTED_INTR_VECTOR;
2176 }
2177
2178 /* Allow posting non-urgent interrupts */
2179 new.sn = 0;
2180 } while (cmpxchg(&pi_desc->control, old.control,
2181 new.control) != old.control);
2182}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002183
Avi Kivity6aa8b732006-12-10 02:21:36 -08002184/*
2185 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2186 * vcpu mutex is already taken.
2187 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002188static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002189{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002190 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002191 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002192
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002193 if (!vmm_exclusive)
2194 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002195 else if (vmx->loaded_vmcs->cpu != cpu)
2196 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002197
Nadav Har'Eld462b812011-05-24 15:26:10 +03002198 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2199 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2200 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201 }
2202
Nadav Har'Eld462b812011-05-24 15:26:10 +03002203 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002204 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002205 unsigned long sysenter_esp;
2206
Avi Kivitya8eeb042010-05-10 12:34:53 +03002207 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002208 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002209 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002210
2211 /*
2212 * Read loaded_vmcs->cpu should be before fetching
2213 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2214 * See the comments in __loaded_vmcs_clear().
2215 */
2216 smp_rmb();
2217
Nadav Har'Eld462b812011-05-24 15:26:10 +03002218 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2219 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002220 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002221 local_irq_enable();
2222
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223 /*
2224 * Linux uses per-cpu TSS and GDT, so set these when switching
2225 * processors.
2226 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002227 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002228 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229
2230 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2231 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002232
Nadav Har'Eld462b812011-05-24 15:26:10 +03002233 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002234 }
Feng Wu28b835d2015-09-18 22:29:54 +08002235
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002236 /* Setup TSC multiplier */
2237 if (kvm_has_tsc_control &&
2238 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2239 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2240 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2241 }
2242
Feng Wu28b835d2015-09-18 22:29:54 +08002243 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002244 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002245}
2246
2247static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2248{
2249 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2250
2251 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2252 !irq_remapping_cap(IRQ_POSTING_CAP))
2253 return;
2254
2255 /* Set SN when the vCPU is preempted */
2256 if (vcpu->preempted)
2257 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258}
2259
2260static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2261{
Feng Wu28b835d2015-09-18 22:29:54 +08002262 vmx_vcpu_pi_put(vcpu);
2263
Avi Kivitya9b21b62008-06-24 11:48:49 +03002264 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002265 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002266 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2267 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002268 kvm_cpu_vmxoff();
2269 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270}
2271
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002272static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2273{
Avi Kivity81231c62010-01-24 16:26:40 +02002274 ulong cr0;
2275
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002276 if (vcpu->fpu_active)
2277 return;
2278 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002279 cr0 = vmcs_readl(GUEST_CR0);
2280 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2281 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2282 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002283 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002284 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002285 if (is_guest_mode(vcpu))
2286 vcpu->arch.cr0_guest_owned_bits &=
2287 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002288 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002289}
2290
Avi Kivityedcafe32009-12-30 18:07:40 +02002291static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2292
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002293/*
2294 * Return the cr0 value that a nested guest would read. This is a combination
2295 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2296 * its hypervisor (cr0_read_shadow).
2297 */
2298static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2299{
2300 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2301 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2302}
2303static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2304{
2305 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2306 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2307}
2308
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002309static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2310{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002311 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2312 * set this *before* calling this function.
2313 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002314 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002315 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002316 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002317 vcpu->arch.cr0_guest_owned_bits = 0;
2318 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002319 if (is_guest_mode(vcpu)) {
2320 /*
2321 * L1's specified read shadow might not contain the TS bit,
2322 * so now that we turned on shadowing of this bit, we need to
2323 * set this bit of the shadow. Like in nested_vmx_run we need
2324 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2325 * up-to-date here because we just decached cr0.TS (and we'll
2326 * only update vmcs12->guest_cr0 on nested exit).
2327 */
2328 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2329 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2330 (vcpu->arch.cr0 & X86_CR0_TS);
2331 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2332 } else
2333 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002334}
2335
Avi Kivity6aa8b732006-12-10 02:21:36 -08002336static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2337{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002338 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002339
Avi Kivity6de12732011-03-07 12:51:22 +02002340 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2341 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2342 rflags = vmcs_readl(GUEST_RFLAGS);
2343 if (to_vmx(vcpu)->rmode.vm86_active) {
2344 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2345 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2346 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2347 }
2348 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002349 }
Avi Kivity6de12732011-03-07 12:51:22 +02002350 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002351}
2352
2353static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2354{
Avi Kivity6de12732011-03-07 12:51:22 +02002355 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2356 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002357 if (to_vmx(vcpu)->rmode.vm86_active) {
2358 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002359 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002360 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002361 vmcs_writel(GUEST_RFLAGS, rflags);
2362}
2363
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002364static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2365{
2366 return to_vmx(vcpu)->guest_pkru;
2367}
2368
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002369static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002370{
2371 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2372 int ret = 0;
2373
2374 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002375 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002376 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002377 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002378
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002379 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002380}
2381
2382static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2383{
2384 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2385 u32 interruptibility = interruptibility_old;
2386
2387 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2388
Jan Kiszka48005f62010-02-19 19:38:07 +01002389 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002390 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002391 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002392 interruptibility |= GUEST_INTR_STATE_STI;
2393
2394 if ((interruptibility != interruptibility_old))
2395 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2396}
2397
Avi Kivity6aa8b732006-12-10 02:21:36 -08002398static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2399{
2400 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002401
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002402 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002403 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002404 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002405
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406 /* skipping an emulated instruction also counts */
2407 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002408}
2409
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002410/*
2411 * KVM wants to inject page-faults which it got to the guest. This function
2412 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002413 */
Gleb Natapove011c662013-09-25 12:51:35 +03002414static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002415{
2416 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2417
Gleb Natapove011c662013-09-25 12:51:35 +03002418 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002419 return 0;
2420
Jan Kiszka533558b2014-01-04 18:47:20 +01002421 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2422 vmcs_read32(VM_EXIT_INTR_INFO),
2423 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002424 return 1;
2425}
2426
Avi Kivity298101d2007-11-25 13:41:11 +02002427static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002428 bool has_error_code, u32 error_code,
2429 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002430{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002431 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002432 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002433
Gleb Natapove011c662013-09-25 12:51:35 +03002434 if (!reinject && is_guest_mode(vcpu) &&
2435 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002436 return;
2437
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002438 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002439 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002440 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2441 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002442
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002443 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002444 int inc_eip = 0;
2445 if (kvm_exception_is_soft(nr))
2446 inc_eip = vcpu->arch.event_exit_inst_len;
2447 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002448 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002449 return;
2450 }
2451
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002452 if (kvm_exception_is_soft(nr)) {
2453 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2454 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002455 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2456 } else
2457 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2458
2459 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002460}
2461
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002462static bool vmx_rdtscp_supported(void)
2463{
2464 return cpu_has_vmx_rdtscp();
2465}
2466
Mao, Junjiead756a12012-07-02 01:18:48 +00002467static bool vmx_invpcid_supported(void)
2468{
2469 return cpu_has_vmx_invpcid() && enable_ept;
2470}
2471
Avi Kivity6aa8b732006-12-10 02:21:36 -08002472/*
Eddie Donga75beee2007-05-17 18:55:15 +03002473 * Swap MSR entry in host/guest MSR entry array.
2474 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002475static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002476{
Avi Kivity26bb0982009-09-07 11:14:12 +03002477 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002478
2479 tmp = vmx->guest_msrs[to];
2480 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2481 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002482}
2483
Yang Zhang8d146952013-01-25 10:18:50 +08002484static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2485{
2486 unsigned long *msr_bitmap;
2487
Wincy Van670125b2015-03-04 14:31:56 +08002488 if (is_guest_mode(vcpu))
2489 msr_bitmap = vmx_msr_bitmap_nested;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002490 else if (cpu_has_secondary_exec_ctrls() &&
2491 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2492 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Yang Zhang8d146952013-01-25 10:18:50 +08002493 if (is_long_mode(vcpu))
2494 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2495 else
2496 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2497 } else {
2498 if (is_long_mode(vcpu))
2499 msr_bitmap = vmx_msr_bitmap_longmode;
2500 else
2501 msr_bitmap = vmx_msr_bitmap_legacy;
2502 }
2503
2504 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2505}
2506
Eddie Donga75beee2007-05-17 18:55:15 +03002507/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002508 * Set up the vmcs to automatically save and restore system
2509 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2510 * mode, as fiddling with msrs is very expensive.
2511 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002512static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002513{
Avi Kivity26bb0982009-09-07 11:14:12 +03002514 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002515
Eddie Donga75beee2007-05-17 18:55:15 +03002516 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002517#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002518 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002519 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002520 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002521 move_msr_up(vmx, index, save_nmsrs++);
2522 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002523 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002524 move_msr_up(vmx, index, save_nmsrs++);
2525 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002526 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002527 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002528 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002529 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002530 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002531 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002532 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002533 * if efer.sce is enabled.
2534 */
Brian Gerst8c065852010-07-17 09:03:26 -04002535 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002536 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002537 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002538 }
Eddie Donga75beee2007-05-17 18:55:15 +03002539#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002540 index = __find_msr_index(vmx, MSR_EFER);
2541 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002542 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002543
Avi Kivity26bb0982009-09-07 11:14:12 +03002544 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002545
Yang Zhang8d146952013-01-25 10:18:50 +08002546 if (cpu_has_vmx_msr_bitmap())
2547 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002548}
2549
2550/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002551 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002552 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2553 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002554 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002555static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556{
2557 u64 host_tsc, tsc_offset;
2558
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002559 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002560 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002561 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002562}
2563
2564/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002565 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2566 * counter, even if a nested guest (L2) is currently running.
2567 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002568static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002569{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002570 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002571
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002572 tsc_offset = is_guest_mode(vcpu) ?
2573 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2574 vmcs_read64(TSC_OFFSET);
2575 return host_tsc + tsc_offset;
2576}
2577
Will Auldba904632012-11-29 12:42:50 -08002578static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2579{
2580 return vmcs_read64(TSC_OFFSET);
2581}
2582
Joerg Roedel4051b182011-03-25 09:44:49 +01002583/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002584 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002586static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002588 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002589 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002590 * We're here if L1 chose not to trap WRMSR to TSC. According
2591 * to the spec, this should set L1's TSC; The offset that L1
2592 * set for L2 remains unchanged, and still needs to be added
2593 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002594 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002595 struct vmcs12 *vmcs12;
2596 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2597 /* recalculate vmcs02.TSC_OFFSET: */
2598 vmcs12 = get_vmcs12(vcpu);
2599 vmcs_write64(TSC_OFFSET, offset +
2600 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2601 vmcs12->tsc_offset : 0));
2602 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002603 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2604 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002605 vmcs_write64(TSC_OFFSET, offset);
2606 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607}
2608
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002609static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002610{
2611 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002612
Zachary Amsdene48672f2010-08-19 22:07:23 -10002613 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002614 if (is_guest_mode(vcpu)) {
2615 /* Even when running L2, the adjustment needs to apply to L1 */
2616 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002617 } else
2618 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2619 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002620}
2621
Nadav Har'El801d3422011-05-25 23:02:23 +03002622static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2623{
2624 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2625 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2626}
2627
2628/*
2629 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2630 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2631 * all guests if the "nested" module option is off, and can also be disabled
2632 * for a single guest by disabling its VMX cpuid bit.
2633 */
2634static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2635{
2636 return nested && guest_cpuid_has_vmx(vcpu);
2637}
2638
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002640 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2641 * returned for the various VMX controls MSRs when nested VMX is enabled.
2642 * The same values should also be used to verify that vmcs12 control fields are
2643 * valid during nested entry from L1 to L2.
2644 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2645 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2646 * bit in the high half is on if the corresponding bit in the control field
2647 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002648 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002649static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002650{
2651 /*
2652 * Note that as a general rule, the high half of the MSRs (bits in
2653 * the control fields which may be 1) should be initialized by the
2654 * intersection of the underlying hardware's MSR (i.e., features which
2655 * can be supported) and the list of features we want to expose -
2656 * because they are known to be properly supported in our code.
2657 * Also, usually, the low half of the MSRs (bits which must be 1) can
2658 * be set to 0, meaning that L1 may turn off any of these bits. The
2659 * reason is that if one of these bits is necessary, it will appear
2660 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2661 * fields of vmcs01 and vmcs02, will turn these bits off - and
2662 * nested_vmx_exit_handled() will not pass related exits to L1.
2663 * These rules have exceptions below.
2664 */
2665
2666 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002667 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002668 vmx->nested.nested_vmx_pinbased_ctls_low,
2669 vmx->nested.nested_vmx_pinbased_ctls_high);
2670 vmx->nested.nested_vmx_pinbased_ctls_low |=
2671 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2672 vmx->nested.nested_vmx_pinbased_ctls_high &=
2673 PIN_BASED_EXT_INTR_MASK |
2674 PIN_BASED_NMI_EXITING |
2675 PIN_BASED_VIRTUAL_NMIS;
2676 vmx->nested.nested_vmx_pinbased_ctls_high |=
2677 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002678 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002679 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002680 vmx->nested.nested_vmx_pinbased_ctls_high |=
2681 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002682
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002683 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002684 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002685 vmx->nested.nested_vmx_exit_ctls_low,
2686 vmx->nested.nested_vmx_exit_ctls_high);
2687 vmx->nested.nested_vmx_exit_ctls_low =
2688 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002689
Wincy Vanb9c237b2015-02-03 23:56:30 +08002690 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002692 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002693#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002694 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002695 vmx->nested.nested_vmx_exit_ctls_high |=
2696 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002697 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002698 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2699
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002700 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002701 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002702
Jan Kiszka2996fca2014-06-16 13:59:43 +02002703 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002704 vmx->nested.nested_vmx_true_exit_ctls_low =
2705 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002706 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2707
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002708 /* entry controls */
2709 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002710 vmx->nested.nested_vmx_entry_ctls_low,
2711 vmx->nested.nested_vmx_entry_ctls_high);
2712 vmx->nested.nested_vmx_entry_ctls_low =
2713 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2714 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002715#ifdef CONFIG_X86_64
2716 VM_ENTRY_IA32E_MODE |
2717#endif
2718 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002719 vmx->nested.nested_vmx_entry_ctls_high |=
2720 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002721 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002722 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002723
Jan Kiszka2996fca2014-06-16 13:59:43 +02002724 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002725 vmx->nested.nested_vmx_true_entry_ctls_low =
2726 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002727 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2728
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002729 /* cpu-based controls */
2730 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002731 vmx->nested.nested_vmx_procbased_ctls_low,
2732 vmx->nested.nested_vmx_procbased_ctls_high);
2733 vmx->nested.nested_vmx_procbased_ctls_low =
2734 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2735 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002736 CPU_BASED_VIRTUAL_INTR_PENDING |
2737 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002738 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2739 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2740 CPU_BASED_CR3_STORE_EXITING |
2741#ifdef CONFIG_X86_64
2742 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2743#endif
2744 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002745 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2746 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2747 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2748 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002749 /*
2750 * We can allow some features even when not supported by the
2751 * hardware. For example, L1 can specify an MSR bitmap - and we
2752 * can use it to avoid exits to L1 - even when L0 runs L2
2753 * without MSR bitmaps.
2754 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002755 vmx->nested.nested_vmx_procbased_ctls_high |=
2756 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002757 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002758
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002759 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002760 vmx->nested.nested_vmx_true_procbased_ctls_low =
2761 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002762 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2763
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002764 /* secondary cpu-based controls */
2765 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002766 vmx->nested.nested_vmx_secondary_ctls_low,
2767 vmx->nested.nested_vmx_secondary_ctls_high);
2768 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2769 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002770 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002771 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002772 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002773 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002774 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002775 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002776 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002777 SECONDARY_EXEC_XSAVES |
2778 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002779
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002780 if (enable_ept) {
2781 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002782 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002783 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002784 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002785 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2786 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002787 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002788 /*
Bandan Das4b855072014-04-19 18:17:44 -04002789 * For nested guests, we don't do anything specific
2790 * for single context invalidation. Hence, only advertise
2791 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002792 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002793 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002794 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002795 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002796
Paolo Bonzinief697a72016-03-18 16:58:38 +01002797 /*
2798 * Old versions of KVM use the single-context version without
2799 * checking for support, so declare that it is supported even
2800 * though it is treated as global context. The alternative is
2801 * not failing the single-context invvpid, and it is worse.
2802 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002803 if (enable_vpid)
2804 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002805 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002806 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2807 else
2808 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002809
Radim Krčmář0790ec12015-03-17 14:02:32 +01002810 if (enable_unrestricted_guest)
2811 vmx->nested.nested_vmx_secondary_ctls_high |=
2812 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2813
Jan Kiszkac18911a2013-03-13 16:06:41 +01002814 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002815 rdmsr(MSR_IA32_VMX_MISC,
2816 vmx->nested.nested_vmx_misc_low,
2817 vmx->nested.nested_vmx_misc_high);
2818 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2819 vmx->nested.nested_vmx_misc_low |=
2820 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002821 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002822 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002823}
2824
2825static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2826{
2827 /*
2828 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2829 */
2830 return ((control & high) | low) == control;
2831}
2832
2833static inline u64 vmx_control_msr(u32 low, u32 high)
2834{
2835 return low | ((u64)high << 32);
2836}
2837
Jan Kiszkacae50132014-01-04 18:47:22 +01002838/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002839static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2840{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002841 struct vcpu_vmx *vmx = to_vmx(vcpu);
2842
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002843 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002844 case MSR_IA32_VMX_BASIC:
2845 /*
2846 * This MSR reports some information about VMX support. We
2847 * should return information about the VMX we emulate for the
2848 * guest, and the VMCS structure we give it - not about the
2849 * VMX support of the underlying hardware.
2850 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002851 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002852 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2853 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2854 break;
2855 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2856 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002857 *pdata = vmx_control_msr(
2858 vmx->nested.nested_vmx_pinbased_ctls_low,
2859 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002860 break;
2861 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002862 *pdata = vmx_control_msr(
2863 vmx->nested.nested_vmx_true_procbased_ctls_low,
2864 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002865 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002866 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002867 *pdata = vmx_control_msr(
2868 vmx->nested.nested_vmx_procbased_ctls_low,
2869 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002870 break;
2871 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002872 *pdata = vmx_control_msr(
2873 vmx->nested.nested_vmx_true_exit_ctls_low,
2874 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002875 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002876 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002877 *pdata = vmx_control_msr(
2878 vmx->nested.nested_vmx_exit_ctls_low,
2879 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002880 break;
2881 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002882 *pdata = vmx_control_msr(
2883 vmx->nested.nested_vmx_true_entry_ctls_low,
2884 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002885 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002886 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002887 *pdata = vmx_control_msr(
2888 vmx->nested.nested_vmx_entry_ctls_low,
2889 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002890 break;
2891 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002892 *pdata = vmx_control_msr(
2893 vmx->nested.nested_vmx_misc_low,
2894 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002895 break;
2896 /*
2897 * These MSRs specify bits which the guest must keep fixed (on or off)
2898 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2899 * We picked the standard core2 setting.
2900 */
2901#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2902#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2903 case MSR_IA32_VMX_CR0_FIXED0:
2904 *pdata = VMXON_CR0_ALWAYSON;
2905 break;
2906 case MSR_IA32_VMX_CR0_FIXED1:
2907 *pdata = -1ULL;
2908 break;
2909 case MSR_IA32_VMX_CR4_FIXED0:
2910 *pdata = VMXON_CR4_ALWAYSON;
2911 break;
2912 case MSR_IA32_VMX_CR4_FIXED1:
2913 *pdata = -1ULL;
2914 break;
2915 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002916 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002917 break;
2918 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002919 *pdata = vmx_control_msr(
2920 vmx->nested.nested_vmx_secondary_ctls_low,
2921 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002922 break;
2923 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002924 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002925 *pdata = vmx->nested.nested_vmx_ept_caps |
2926 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002927 break;
2928 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002929 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002930 }
2931
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002932 return 0;
2933}
2934
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002935static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2936 uint64_t val)
2937{
2938 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2939
2940 return !(val & ~valid_bits);
2941}
2942
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002943/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944 * Reads an msr value (of 'msr_index') into 'pdata'.
2945 * Returns 0 on success, non-0 otherwise.
2946 * Assumes vcpu_load() was already called.
2947 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002948static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002949{
Avi Kivity26bb0982009-09-07 11:14:12 +03002950 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002952 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002953#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002954 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002955 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956 break;
2957 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002958 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002960 case MSR_KERNEL_GS_BASE:
2961 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002962 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002963 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002964#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002965 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002966 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302967 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002968 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 break;
2970 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002971 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 break;
2973 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002974 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975 break;
2976 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002977 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002979 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002980 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002981 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002982 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002983 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002984 case MSR_IA32_MCG_EXT_CTL:
2985 if (!msr_info->host_initiated &&
2986 !(to_vmx(vcpu)->msr_ia32_feature_control &
2987 FEATURE_CONTROL_LMCE))
2988 return 1;
2989 msr_info->data = vcpu->arch.mcg_ext_ctl;
2990 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002991 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08002992 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002993 break;
2994 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2995 if (!nested_vmx_allowed(vcpu))
2996 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002997 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002998 case MSR_IA32_XSS:
2999 if (!vmx_xsaves_supported())
3000 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003001 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003002 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003003 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003004 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003005 return 1;
3006 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003007 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003008 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003009 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003010 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003011 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003012 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003013 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003014 }
3015
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016 return 0;
3017}
3018
Jan Kiszkacae50132014-01-04 18:47:22 +01003019static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3020
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021/*
3022 * Writes msr value into into the appropriate "register".
3023 * Returns 0 on success, non-0 otherwise.
3024 * Assumes vcpu_load() was already called.
3025 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003026static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003028 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003029 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003030 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003031 u32 msr_index = msr_info->index;
3032 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003033
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003035 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003036 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003037 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003038#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003039 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003040 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041 vmcs_writel(GUEST_FS_BASE, data);
3042 break;
3043 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003044 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003045 vmcs_writel(GUEST_GS_BASE, data);
3046 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003047 case MSR_KERNEL_GS_BASE:
3048 vmx_load_host_state(vmx);
3049 vmx->msr_guest_kernel_gs_base = data;
3050 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051#endif
3052 case MSR_IA32_SYSENTER_CS:
3053 vmcs_write32(GUEST_SYSENTER_CS, data);
3054 break;
3055 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003056 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003057 break;
3058 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003059 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003060 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003061 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003062 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003063 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003064 vmcs_write64(GUEST_BNDCFGS, data);
3065 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303066 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003067 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003069 case MSR_IA32_CR_PAT:
3070 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003071 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3072 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003073 vmcs_write64(GUEST_IA32_PAT, data);
3074 vcpu->arch.pat = data;
3075 break;
3076 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003077 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003078 break;
Will Auldba904632012-11-29 12:42:50 -08003079 case MSR_IA32_TSC_ADJUST:
3080 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003081 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003082 case MSR_IA32_MCG_EXT_CTL:
3083 if ((!msr_info->host_initiated &&
3084 !(to_vmx(vcpu)->msr_ia32_feature_control &
3085 FEATURE_CONTROL_LMCE)) ||
3086 (data & ~MCG_EXT_CTL_LMCE_EN))
3087 return 1;
3088 vcpu->arch.mcg_ext_ctl = data;
3089 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003090 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003091 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003092 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003093 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3094 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003095 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003096 if (msr_info->host_initiated && data == 0)
3097 vmx_leave_nested(vcpu);
3098 break;
3099 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3100 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003101 case MSR_IA32_XSS:
3102 if (!vmx_xsaves_supported())
3103 return 1;
3104 /*
3105 * The only supported bit as of Skylake is bit 8, but
3106 * it is not supported on KVM.
3107 */
3108 if (data != 0)
3109 return 1;
3110 vcpu->arch.ia32_xss = data;
3111 if (vcpu->arch.ia32_xss != host_xss)
3112 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3113 vcpu->arch.ia32_xss, host_xss);
3114 else
3115 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3116 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003117 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003118 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003119 return 1;
3120 /* Check reserved bit, higher 32 bits should be zero */
3121 if ((data >> 32) != 0)
3122 return 1;
3123 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003125 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003126 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003127 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003128 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003129 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3130 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003131 ret = kvm_set_shared_msr(msr->index, msr->data,
3132 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003133 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003134 if (ret)
3135 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003136 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003137 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003138 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003139 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003140 }
3141
Eddie Dong2cc51562007-05-21 07:28:09 +03003142 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143}
3144
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003145static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003147 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3148 switch (reg) {
3149 case VCPU_REGS_RSP:
3150 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3151 break;
3152 case VCPU_REGS_RIP:
3153 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3154 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003155 case VCPU_EXREG_PDPTR:
3156 if (enable_ept)
3157 ept_save_pdptrs(vcpu);
3158 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003159 default:
3160 break;
3161 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003162}
3163
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164static __init int cpu_has_kvm_support(void)
3165{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003166 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167}
3168
3169static __init int vmx_disabled_by_bios(void)
3170{
3171 u64 msr;
3172
3173 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003174 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003175 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003176 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3177 && tboot_enabled())
3178 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003179 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003180 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003181 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003182 && !tboot_enabled()) {
3183 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003184 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003185 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003186 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003187 /* launched w/o TXT and VMX disabled */
3188 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3189 && !tboot_enabled())
3190 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003191 }
3192
3193 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194}
3195
Dongxiao Xu7725b892010-05-11 18:29:38 +08003196static void kvm_cpu_vmxon(u64 addr)
3197{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003198 intel_pt_handle_vmx(1);
3199
Dongxiao Xu7725b892010-05-11 18:29:38 +08003200 asm volatile (ASM_VMX_VMXON_RAX
3201 : : "a"(&addr), "m"(addr)
3202 : "memory", "cc");
3203}
3204
Radim Krčmář13a34e02014-08-28 15:13:03 +02003205static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206{
3207 int cpu = raw_smp_processor_id();
3208 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003209 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003211 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003212 return -EBUSY;
3213
Nadav Har'Eld462b812011-05-24 15:26:10 +03003214 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003215 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3216 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003217
3218 /*
3219 * Now we can enable the vmclear operation in kdump
3220 * since the loaded_vmcss_on_cpu list on this cpu
3221 * has been initialized.
3222 *
3223 * Though the cpu is not in VMX operation now, there
3224 * is no problem to enable the vmclear operation
3225 * for the loaded_vmcss_on_cpu list is empty!
3226 */
3227 crash_enable_local_vmclear(cpu);
3228
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003230
3231 test_bits = FEATURE_CONTROL_LOCKED;
3232 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3233 if (tboot_enabled())
3234 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3235
3236 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003238 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3239 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003240 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003241
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003242 if (vmm_exclusive) {
3243 kvm_cpu_vmxon(phys_addr);
3244 ept_sync_global();
3245 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003246
Christoph Lameter89cbc762014-08-17 12:30:40 -05003247 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003248
Alexander Graf10474ae2009-09-15 11:37:46 +02003249 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250}
3251
Nadav Har'Eld462b812011-05-24 15:26:10 +03003252static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003253{
3254 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003255 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003256
Nadav Har'Eld462b812011-05-24 15:26:10 +03003257 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3258 loaded_vmcss_on_cpu_link)
3259 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003260}
3261
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003262
3263/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3264 * tricks.
3265 */
3266static void kvm_cpu_vmxoff(void)
3267{
3268 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003269
3270 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003271}
3272
Radim Krčmář13a34e02014-08-28 15:13:03 +02003273static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003275 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003276 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003277 kvm_cpu_vmxoff();
3278 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003279 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280}
3281
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003282static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003283 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003284{
3285 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003286 u32 ctl = ctl_min | ctl_opt;
3287
3288 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3289
3290 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3291 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3292
3293 /* Ensure minimum (required) set of control bits are supported. */
3294 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003295 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003296
3297 *result = ctl;
3298 return 0;
3299}
3300
Avi Kivity110312c2010-12-21 12:54:20 +02003301static __init bool allow_1_setting(u32 msr, u32 ctl)
3302{
3303 u32 vmx_msr_low, vmx_msr_high;
3304
3305 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3306 return vmx_msr_high & ctl;
3307}
3308
Yang, Sheng002c7f72007-07-31 14:23:01 +03003309static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003310{
3311 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003312 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003313 u32 _pin_based_exec_control = 0;
3314 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003315 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003316 u32 _vmexit_control = 0;
3317 u32 _vmentry_control = 0;
3318
Raghavendra K T10166742012-02-07 23:19:20 +05303319 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003320#ifdef CONFIG_X86_64
3321 CPU_BASED_CR8_LOAD_EXITING |
3322 CPU_BASED_CR8_STORE_EXITING |
3323#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003324 CPU_BASED_CR3_LOAD_EXITING |
3325 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003326 CPU_BASED_USE_IO_BITMAPS |
3327 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003328 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003329 CPU_BASED_MWAIT_EXITING |
3330 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003331 CPU_BASED_INVLPG_EXITING |
3332 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003333
Sheng Yangf78e0e22007-10-29 09:40:42 +08003334 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003335 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003336 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003337 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3338 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003339 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003340#ifdef CONFIG_X86_64
3341 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3342 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3343 ~CPU_BASED_CR8_STORE_EXITING;
3344#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003345 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003346 min2 = 0;
3347 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003348 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003349 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003350 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003351 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003352 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003353 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003354 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003355 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003356 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003357 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003358 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003359 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003360 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003361 SECONDARY_EXEC_PCOMMIT |
3362 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003363 if (adjust_vmx_controls(min2, opt2,
3364 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003365 &_cpu_based_2nd_exec_control) < 0)
3366 return -EIO;
3367 }
3368#ifndef CONFIG_X86_64
3369 if (!(_cpu_based_2nd_exec_control &
3370 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3371 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3372#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003373
3374 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3375 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003376 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003377 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3378 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003379
Sheng Yangd56f5462008-04-25 10:13:16 +08003380 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003381 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3382 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003383 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3384 CPU_BASED_CR3_STORE_EXITING |
3385 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003386 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3387 vmx_capability.ept, vmx_capability.vpid);
3388 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003389
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003390 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003391#ifdef CONFIG_X86_64
3392 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3393#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003394 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003395 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003396 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3397 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003398 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003399
Yang Zhang01e439b2013-04-11 19:25:12 +08003400 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003401 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3402 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003403 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3404 &_pin_based_exec_control) < 0)
3405 return -EIO;
3406
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003407 if (cpu_has_broken_vmx_preemption_timer())
3408 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003409 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003410 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003411 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3412
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003413 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003414 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003415 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3416 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003417 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003419 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003420
3421 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3422 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003423 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003424
3425#ifdef CONFIG_X86_64
3426 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3427 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003428 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003429#endif
3430
3431 /* Require Write-Back (WB) memory type for VMCS accesses. */
3432 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003433 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003434
Yang, Sheng002c7f72007-07-31 14:23:01 +03003435 vmcs_conf->size = vmx_msr_high & 0x1fff;
3436 vmcs_conf->order = get_order(vmcs_config.size);
3437 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003438
Yang, Sheng002c7f72007-07-31 14:23:01 +03003439 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3440 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003441 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003442 vmcs_conf->vmexit_ctrl = _vmexit_control;
3443 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003444
Avi Kivity110312c2010-12-21 12:54:20 +02003445 cpu_has_load_ia32_efer =
3446 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3447 VM_ENTRY_LOAD_IA32_EFER)
3448 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3449 VM_EXIT_LOAD_IA32_EFER);
3450
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003451 cpu_has_load_perf_global_ctrl =
3452 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3453 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3454 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3455 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3456
3457 /*
3458 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003459 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003460 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3461 *
3462 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3463 *
3464 * AAK155 (model 26)
3465 * AAP115 (model 30)
3466 * AAT100 (model 37)
3467 * BC86,AAY89,BD102 (model 44)
3468 * BA97 (model 46)
3469 *
3470 */
3471 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3472 switch (boot_cpu_data.x86_model) {
3473 case 26:
3474 case 30:
3475 case 37:
3476 case 44:
3477 case 46:
3478 cpu_has_load_perf_global_ctrl = false;
3479 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3480 "does not work properly. Using workaround\n");
3481 break;
3482 default:
3483 break;
3484 }
3485 }
3486
Borislav Petkov782511b2016-04-04 22:25:03 +02003487 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003488 rdmsrl(MSR_IA32_XSS, host_xss);
3489
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003490 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003491}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003492
3493static struct vmcs *alloc_vmcs_cpu(int cpu)
3494{
3495 int node = cpu_to_node(cpu);
3496 struct page *pages;
3497 struct vmcs *vmcs;
3498
Vlastimil Babka96db8002015-09-08 15:03:50 -07003499 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003500 if (!pages)
3501 return NULL;
3502 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003503 memset(vmcs, 0, vmcs_config.size);
3504 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505 return vmcs;
3506}
3507
3508static struct vmcs *alloc_vmcs(void)
3509{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003510 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511}
3512
3513static void free_vmcs(struct vmcs *vmcs)
3514{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003515 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516}
3517
Nadav Har'Eld462b812011-05-24 15:26:10 +03003518/*
3519 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3520 */
3521static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3522{
3523 if (!loaded_vmcs->vmcs)
3524 return;
3525 loaded_vmcs_clear(loaded_vmcs);
3526 free_vmcs(loaded_vmcs->vmcs);
3527 loaded_vmcs->vmcs = NULL;
3528}
3529
Sam Ravnborg39959582007-06-01 00:47:13 -07003530static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531{
3532 int cpu;
3533
Zachary Amsden3230bb42009-09-29 11:38:37 -10003534 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003536 per_cpu(vmxarea, cpu) = NULL;
3537 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003538}
3539
Bandan Dasfe2b2012014-04-21 15:20:14 -04003540static void init_vmcs_shadow_fields(void)
3541{
3542 int i, j;
3543
3544 /* No checks for read only fields yet */
3545
3546 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3547 switch (shadow_read_write_fields[i]) {
3548 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003549 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003550 continue;
3551 break;
3552 default:
3553 break;
3554 }
3555
3556 if (j < i)
3557 shadow_read_write_fields[j] =
3558 shadow_read_write_fields[i];
3559 j++;
3560 }
3561 max_shadow_read_write_fields = j;
3562
3563 /* shadowed fields guest access without vmexit */
3564 for (i = 0; i < max_shadow_read_write_fields; i++) {
3565 clear_bit(shadow_read_write_fields[i],
3566 vmx_vmwrite_bitmap);
3567 clear_bit(shadow_read_write_fields[i],
3568 vmx_vmread_bitmap);
3569 }
3570 for (i = 0; i < max_shadow_read_only_fields; i++)
3571 clear_bit(shadow_read_only_fields[i],
3572 vmx_vmread_bitmap);
3573}
3574
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575static __init int alloc_kvm_area(void)
3576{
3577 int cpu;
3578
Zachary Amsden3230bb42009-09-29 11:38:37 -10003579 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580 struct vmcs *vmcs;
3581
3582 vmcs = alloc_vmcs_cpu(cpu);
3583 if (!vmcs) {
3584 free_kvm_area();
3585 return -ENOMEM;
3586 }
3587
3588 per_cpu(vmxarea, cpu) = vmcs;
3589 }
3590 return 0;
3591}
3592
Gleb Natapov14168782013-01-21 15:36:49 +02003593static bool emulation_required(struct kvm_vcpu *vcpu)
3594{
3595 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3596}
3597
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003598static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003599 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003601 if (!emulate_invalid_guest_state) {
3602 /*
3603 * CS and SS RPL should be equal during guest entry according
3604 * to VMX spec, but in reality it is not always so. Since vcpu
3605 * is in the middle of the transition from real mode to
3606 * protected mode it is safe to assume that RPL 0 is a good
3607 * default value.
3608 */
3609 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003610 save->selector &= ~SEGMENT_RPL_MASK;
3611 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003612 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003614 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003615}
3616
3617static void enter_pmode(struct kvm_vcpu *vcpu)
3618{
3619 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003620 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003621
Gleb Natapovd99e4152012-12-20 16:57:45 +02003622 /*
3623 * Update real mode segment cache. It may be not up-to-date if sement
3624 * register was written while vcpu was in a guest mode.
3625 */
3626 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3627 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3628 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3629 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3630 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3631 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3632
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003633 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634
Avi Kivity2fb92db2011-04-27 19:42:18 +03003635 vmx_segment_cache_clear(vmx);
3636
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003637 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003638
3639 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003640 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3641 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003642 vmcs_writel(GUEST_RFLAGS, flags);
3643
Rusty Russell66aee912007-07-17 23:34:16 +10003644 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3645 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003646
3647 update_exception_bitmap(vcpu);
3648
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003649 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3650 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3651 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3652 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3653 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3654 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003655}
3656
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003657static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003658{
Mathias Krause772e0312012-08-30 01:30:19 +02003659 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003660 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003661
Gleb Natapovd99e4152012-12-20 16:57:45 +02003662 var.dpl = 0x3;
3663 if (seg == VCPU_SREG_CS)
3664 var.type = 0x3;
3665
3666 if (!emulate_invalid_guest_state) {
3667 var.selector = var.base >> 4;
3668 var.base = var.base & 0xffff0;
3669 var.limit = 0xffff;
3670 var.g = 0;
3671 var.db = 0;
3672 var.present = 1;
3673 var.s = 1;
3674 var.l = 0;
3675 var.unusable = 0;
3676 var.type = 0x3;
3677 var.avl = 0;
3678 if (save->base & 0xf)
3679 printk_once(KERN_WARNING "kvm: segment base is not "
3680 "paragraph aligned when entering "
3681 "protected mode (seg=%d)", seg);
3682 }
3683
3684 vmcs_write16(sf->selector, var.selector);
3685 vmcs_write32(sf->base, var.base);
3686 vmcs_write32(sf->limit, var.limit);
3687 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003688}
3689
3690static void enter_rmode(struct kvm_vcpu *vcpu)
3691{
3692 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003693 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003694
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003695 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3696 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3697 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3698 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3699 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003700 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3701 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003702
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003703 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003704
Gleb Natapov776e58e2011-03-13 12:34:27 +02003705 /*
3706 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003707 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003708 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003709 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003710 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3711 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003712
Avi Kivity2fb92db2011-04-27 19:42:18 +03003713 vmx_segment_cache_clear(vmx);
3714
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003715 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003716 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003717 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3718
3719 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003720 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003721
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003722 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723
3724 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003725 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003726 update_exception_bitmap(vcpu);
3727
Gleb Natapovd99e4152012-12-20 16:57:45 +02003728 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3729 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3730 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3731 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3732 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3733 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003734
Eddie Dong8668a3c2007-10-10 14:26:45 +08003735 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736}
3737
Amit Shah401d10d2009-02-20 22:53:37 +05303738static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3739{
3740 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003741 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3742
3743 if (!msr)
3744 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303745
Avi Kivity44ea2b12009-09-06 15:55:37 +03003746 /*
3747 * Force kernel_gs_base reloading before EFER changes, as control
3748 * of this msr depends on is_long_mode().
3749 */
3750 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003751 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303752 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003753 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303754 msr->data = efer;
3755 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003756 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303757
3758 msr->data = efer & ~EFER_LME;
3759 }
3760 setup_msrs(vmx);
3761}
3762
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003763#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003764
3765static void enter_lmode(struct kvm_vcpu *vcpu)
3766{
3767 u32 guest_tr_ar;
3768
Avi Kivity2fb92db2011-04-27 19:42:18 +03003769 vmx_segment_cache_clear(to_vmx(vcpu));
3770
Avi Kivity6aa8b732006-12-10 02:21:36 -08003771 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003772 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003773 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3774 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003775 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003776 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3777 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003778 }
Avi Kivityda38f432010-07-06 11:30:49 +03003779 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003780}
3781
3782static void exit_lmode(struct kvm_vcpu *vcpu)
3783{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003784 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003785 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786}
3787
3788#endif
3789
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003790static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003791{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003792 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003793 if (enable_ept) {
3794 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3795 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003796 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003797 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003798}
3799
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003800static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3801{
3802 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3803}
3804
Avi Kivitye8467fd2009-12-29 18:43:06 +02003805static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3806{
3807 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3808
3809 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3810 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3811}
3812
Avi Kivityaff48ba2010-12-05 18:56:11 +02003813static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3814{
3815 if (enable_ept && is_paging(vcpu))
3816 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3817 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3818}
3819
Anthony Liguori25c4c272007-04-27 09:29:21 +03003820static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003821{
Avi Kivityfc78f512009-12-07 12:16:48 +02003822 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3823
3824 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3825 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003826}
3827
Sheng Yang14394422008-04-28 12:24:45 +08003828static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3829{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003830 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3831
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003832 if (!test_bit(VCPU_EXREG_PDPTR,
3833 (unsigned long *)&vcpu->arch.regs_dirty))
3834 return;
3835
Sheng Yang14394422008-04-28 12:24:45 +08003836 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003837 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3838 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3839 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3840 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003841 }
3842}
3843
Avi Kivity8f5d5492009-05-31 18:41:29 +03003844static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3845{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003846 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3847
Avi Kivity8f5d5492009-05-31 18:41:29 +03003848 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003849 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3850 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3851 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3852 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003853 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003854
3855 __set_bit(VCPU_EXREG_PDPTR,
3856 (unsigned long *)&vcpu->arch.regs_avail);
3857 __set_bit(VCPU_EXREG_PDPTR,
3858 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003859}
3860
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003861static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003862
3863static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3864 unsigned long cr0,
3865 struct kvm_vcpu *vcpu)
3866{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003867 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3868 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003869 if (!(cr0 & X86_CR0_PG)) {
3870 /* From paging/starting to nonpaging */
3871 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003872 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003873 (CPU_BASED_CR3_LOAD_EXITING |
3874 CPU_BASED_CR3_STORE_EXITING));
3875 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003876 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003877 } else if (!is_paging(vcpu)) {
3878 /* From nonpaging to paging */
3879 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003880 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003881 ~(CPU_BASED_CR3_LOAD_EXITING |
3882 CPU_BASED_CR3_STORE_EXITING));
3883 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003884 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003885 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003886
3887 if (!(cr0 & X86_CR0_WP))
3888 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003889}
3890
Avi Kivity6aa8b732006-12-10 02:21:36 -08003891static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3892{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003893 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003894 unsigned long hw_cr0;
3895
Gleb Natapov50378782013-02-04 16:00:28 +02003896 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003897 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003898 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003899 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003900 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003901
Gleb Natapov218e7632013-01-21 15:36:45 +02003902 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3903 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003904
Gleb Natapov218e7632013-01-21 15:36:45 +02003905 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3906 enter_rmode(vcpu);
3907 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003908
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003909#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003910 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003911 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003912 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003913 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914 exit_lmode(vcpu);
3915 }
3916#endif
3917
Avi Kivity089d0342009-03-23 18:26:32 +02003918 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003919 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3920
Avi Kivity02daab22009-12-30 12:40:26 +02003921 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003922 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003923
Avi Kivity6aa8b732006-12-10 02:21:36 -08003924 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003925 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003926 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003927
3928 /* depends on vcpu->arch.cr0 to be set to a new value */
3929 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930}
3931
Sheng Yang14394422008-04-28 12:24:45 +08003932static u64 construct_eptp(unsigned long root_hpa)
3933{
3934 u64 eptp;
3935
3936 /* TODO write the value reading from MSR */
3937 eptp = VMX_EPT_DEFAULT_MT |
3938 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003939 if (enable_ept_ad_bits)
3940 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003941 eptp |= (root_hpa & PAGE_MASK);
3942
3943 return eptp;
3944}
3945
Avi Kivity6aa8b732006-12-10 02:21:36 -08003946static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3947{
Sheng Yang14394422008-04-28 12:24:45 +08003948 unsigned long guest_cr3;
3949 u64 eptp;
3950
3951 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003952 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003953 eptp = construct_eptp(cr3);
3954 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003955 if (is_paging(vcpu) || is_guest_mode(vcpu))
3956 guest_cr3 = kvm_read_cr3(vcpu);
3957 else
3958 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003959 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003960 }
3961
Sheng Yang2384d2b2008-01-17 15:14:33 +08003962 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003963 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003964}
3965
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003966static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003967{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003968 /*
3969 * Pass through host's Machine Check Enable value to hw_cr4, which
3970 * is in force while we are in guest mode. Do not let guests control
3971 * this bit, even if host CR4.MCE == 0.
3972 */
3973 unsigned long hw_cr4 =
3974 (cr4_read_shadow() & X86_CR4_MCE) |
3975 (cr4 & ~X86_CR4_MCE) |
3976 (to_vmx(vcpu)->rmode.vm86_active ?
3977 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003978
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003979 if (cr4 & X86_CR4_VMXE) {
3980 /*
3981 * To use VMXON (and later other VMX instructions), a guest
3982 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3983 * So basically the check on whether to allow nested VMX
3984 * is here.
3985 */
3986 if (!nested_vmx_allowed(vcpu))
3987 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003988 }
3989 if (to_vmx(vcpu)->nested.vmxon &&
3990 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003991 return 1;
3992
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003993 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003994 if (enable_ept) {
3995 if (!is_paging(vcpu)) {
3996 hw_cr4 &= ~X86_CR4_PAE;
3997 hw_cr4 |= X86_CR4_PSE;
3998 } else if (!(cr4 & X86_CR4_PAE)) {
3999 hw_cr4 &= ~X86_CR4_PAE;
4000 }
4001 }
Sheng Yang14394422008-04-28 12:24:45 +08004002
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004003 if (!enable_unrestricted_guest && !is_paging(vcpu))
4004 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004005 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4006 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4007 * to be manually disabled when guest switches to non-paging
4008 * mode.
4009 *
4010 * If !enable_unrestricted_guest, the CPU is always running
4011 * with CR0.PG=1 and CR4 needs to be modified.
4012 * If enable_unrestricted_guest, the CPU automatically
4013 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004014 */
Huaitong Handdba2622016-03-22 16:51:15 +08004015 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004016
Sheng Yang14394422008-04-28 12:24:45 +08004017 vmcs_writel(CR4_READ_SHADOW, cr4);
4018 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004019 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004020}
4021
Avi Kivity6aa8b732006-12-10 02:21:36 -08004022static void vmx_get_segment(struct kvm_vcpu *vcpu,
4023 struct kvm_segment *var, int seg)
4024{
Avi Kivitya9179492011-01-03 14:28:52 +02004025 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004026 u32 ar;
4027
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004028 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004029 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004030 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004031 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004032 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004033 var->base = vmx_read_guest_seg_base(vmx, seg);
4034 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4035 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004036 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004037 var->base = vmx_read_guest_seg_base(vmx, seg);
4038 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4039 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4040 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004041 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042 var->type = ar & 15;
4043 var->s = (ar >> 4) & 1;
4044 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004045 /*
4046 * Some userspaces do not preserve unusable property. Since usable
4047 * segment has to be present according to VMX spec we can use present
4048 * property to amend userspace bug by making unusable segment always
4049 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4050 * segment as unusable.
4051 */
4052 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053 var->avl = (ar >> 12) & 1;
4054 var->l = (ar >> 13) & 1;
4055 var->db = (ar >> 14) & 1;
4056 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004057}
4058
Avi Kivitya9179492011-01-03 14:28:52 +02004059static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4060{
Avi Kivitya9179492011-01-03 14:28:52 +02004061 struct kvm_segment s;
4062
4063 if (to_vmx(vcpu)->rmode.vm86_active) {
4064 vmx_get_segment(vcpu, &s, seg);
4065 return s.base;
4066 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004067 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004068}
4069
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004070static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004071{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004072 struct vcpu_vmx *vmx = to_vmx(vcpu);
4073
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004074 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004075 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004076 else {
4077 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004078 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004079 }
Avi Kivity69c73022011-03-07 15:26:44 +02004080}
4081
Avi Kivity653e3102007-05-07 10:55:37 +03004082static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004083{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004084 u32 ar;
4085
Avi Kivityf0495f92012-06-07 17:06:10 +03004086 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087 ar = 1 << 16;
4088 else {
4089 ar = var->type & 15;
4090 ar |= (var->s & 1) << 4;
4091 ar |= (var->dpl & 3) << 5;
4092 ar |= (var->present & 1) << 7;
4093 ar |= (var->avl & 1) << 12;
4094 ar |= (var->l & 1) << 13;
4095 ar |= (var->db & 1) << 14;
4096 ar |= (var->g & 1) << 15;
4097 }
Avi Kivity653e3102007-05-07 10:55:37 +03004098
4099 return ar;
4100}
4101
4102static void vmx_set_segment(struct kvm_vcpu *vcpu,
4103 struct kvm_segment *var, int seg)
4104{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004105 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004106 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004107
Avi Kivity2fb92db2011-04-27 19:42:18 +03004108 vmx_segment_cache_clear(vmx);
4109
Gleb Natapov1ecd50a92012-12-12 19:10:54 +02004110 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4111 vmx->rmode.segs[seg] = *var;
4112 if (seg == VCPU_SREG_TR)
4113 vmcs_write16(sf->selector, var->selector);
4114 else if (var->s)
4115 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004116 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004117 }
Gleb Natapov1ecd50a92012-12-12 19:10:54 +02004118
Avi Kivity653e3102007-05-07 10:55:37 +03004119 vmcs_writel(sf->base, var->base);
4120 vmcs_write32(sf->limit, var->limit);
4121 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004122
4123 /*
4124 * Fix the "Accessed" bit in AR field of segment registers for older
4125 * qemu binaries.
4126 * IA32 arch specifies that at the time of processor reset the
4127 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004128 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004129 * state vmexit when "unrestricted guest" mode is turned on.
4130 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4131 * tree. Newer qemu binaries with that qemu fix would not need this
4132 * kvm hack.
4133 */
4134 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004135 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004136
Gleb Natapovf924d662012-12-12 19:10:55 +02004137 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004138
4139out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004140 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004141}
4142
Avi Kivity6aa8b732006-12-10 02:21:36 -08004143static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4144{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004145 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004146
4147 *db = (ar >> 14) & 1;
4148 *l = (ar >> 13) & 1;
4149}
4150
Gleb Natapov89a27f42010-02-16 10:51:48 +02004151static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004152{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004153 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4154 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004155}
4156
Gleb Natapov89a27f42010-02-16 10:51:48 +02004157static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004158{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004159 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4160 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004161}
4162
Gleb Natapov89a27f42010-02-16 10:51:48 +02004163static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004164{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004165 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4166 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004167}
4168
Gleb Natapov89a27f42010-02-16 10:51:48 +02004169static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004170{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004171 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4172 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004173}
4174
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004175static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4176{
4177 struct kvm_segment var;
4178 u32 ar;
4179
4180 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004181 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004182 if (seg == VCPU_SREG_CS)
4183 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004184 ar = vmx_segment_access_rights(&var);
4185
4186 if (var.base != (var.selector << 4))
4187 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004188 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004189 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004190 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004191 return false;
4192
4193 return true;
4194}
4195
4196static bool code_segment_valid(struct kvm_vcpu *vcpu)
4197{
4198 struct kvm_segment cs;
4199 unsigned int cs_rpl;
4200
4201 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004202 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004203
Avi Kivity1872a3f2009-01-04 23:26:52 +02004204 if (cs.unusable)
4205 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004206 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004207 return false;
4208 if (!cs.s)
4209 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004210 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004211 if (cs.dpl > cs_rpl)
4212 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004213 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004214 if (cs.dpl != cs_rpl)
4215 return false;
4216 }
4217 if (!cs.present)
4218 return false;
4219
4220 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4221 return true;
4222}
4223
4224static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4225{
4226 struct kvm_segment ss;
4227 unsigned int ss_rpl;
4228
4229 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004230 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004231
Avi Kivity1872a3f2009-01-04 23:26:52 +02004232 if (ss.unusable)
4233 return true;
4234 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004235 return false;
4236 if (!ss.s)
4237 return false;
4238 if (ss.dpl != ss_rpl) /* DPL != RPL */
4239 return false;
4240 if (!ss.present)
4241 return false;
4242
4243 return true;
4244}
4245
4246static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4247{
4248 struct kvm_segment var;
4249 unsigned int rpl;
4250
4251 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004252 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004253
Avi Kivity1872a3f2009-01-04 23:26:52 +02004254 if (var.unusable)
4255 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004256 if (!var.s)
4257 return false;
4258 if (!var.present)
4259 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004260 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004261 if (var.dpl < rpl) /* DPL < RPL */
4262 return false;
4263 }
4264
4265 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4266 * rights flags
4267 */
4268 return true;
4269}
4270
4271static bool tr_valid(struct kvm_vcpu *vcpu)
4272{
4273 struct kvm_segment tr;
4274
4275 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4276
Avi Kivity1872a3f2009-01-04 23:26:52 +02004277 if (tr.unusable)
4278 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004279 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004280 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004281 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004282 return false;
4283 if (!tr.present)
4284 return false;
4285
4286 return true;
4287}
4288
4289static bool ldtr_valid(struct kvm_vcpu *vcpu)
4290{
4291 struct kvm_segment ldtr;
4292
4293 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4294
Avi Kivity1872a3f2009-01-04 23:26:52 +02004295 if (ldtr.unusable)
4296 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004297 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004298 return false;
4299 if (ldtr.type != 2)
4300 return false;
4301 if (!ldtr.present)
4302 return false;
4303
4304 return true;
4305}
4306
4307static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4308{
4309 struct kvm_segment cs, ss;
4310
4311 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4312 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4313
Nadav Amitb32a9912015-03-29 16:33:04 +03004314 return ((cs.selector & SEGMENT_RPL_MASK) ==
4315 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004316}
4317
4318/*
4319 * Check if guest state is valid. Returns true if valid, false if
4320 * not.
4321 * We assume that registers are always usable
4322 */
4323static bool guest_state_valid(struct kvm_vcpu *vcpu)
4324{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004325 if (enable_unrestricted_guest)
4326 return true;
4327
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004328 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004329 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004330 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4331 return false;
4332 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4333 return false;
4334 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4335 return false;
4336 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4337 return false;
4338 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4339 return false;
4340 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4341 return false;
4342 } else {
4343 /* protected mode guest state checks */
4344 if (!cs_ss_rpl_check(vcpu))
4345 return false;
4346 if (!code_segment_valid(vcpu))
4347 return false;
4348 if (!stack_segment_valid(vcpu))
4349 return false;
4350 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4351 return false;
4352 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4353 return false;
4354 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4355 return false;
4356 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4357 return false;
4358 if (!tr_valid(vcpu))
4359 return false;
4360 if (!ldtr_valid(vcpu))
4361 return false;
4362 }
4363 /* TODO:
4364 * - Add checks on RIP
4365 * - Add checks on RFLAGS
4366 */
4367
4368 return true;
4369}
4370
Mike Dayd77c26f2007-10-08 09:02:08 -04004371static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004372{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004373 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004374 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004375 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004377 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004378 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004379 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4380 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004381 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004382 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004383 r = kvm_write_guest_page(kvm, fn++, &data,
4384 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004385 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004386 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004387 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4388 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004389 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004390 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4391 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004392 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004393 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004394 r = kvm_write_guest_page(kvm, fn, &data,
4395 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4396 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004397out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004398 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004399 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400}
4401
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004402static int init_rmode_identity_map(struct kvm *kvm)
4403{
Tang Chenf51770e2014-09-16 18:41:59 +08004404 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004405 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004406 u32 tmp;
4407
Avi Kivity089d0342009-03-23 18:26:32 +02004408 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004409 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004410
4411 /* Protect kvm->arch.ept_identity_pagetable_done. */
4412 mutex_lock(&kvm->slots_lock);
4413
Tang Chenf51770e2014-09-16 18:41:59 +08004414 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004415 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004416
Sheng Yangb927a3c2009-07-21 10:42:48 +08004417 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004418
4419 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004420 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004421 goto out2;
4422
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004423 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004424 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4425 if (r < 0)
4426 goto out;
4427 /* Set up identity-mapping pagetable for EPT in real mode */
4428 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4429 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4430 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4431 r = kvm_write_guest_page(kvm, identity_map_pfn,
4432 &tmp, i * sizeof(tmp), sizeof(tmp));
4433 if (r < 0)
4434 goto out;
4435 }
4436 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004437
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004438out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004439 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004440
4441out2:
4442 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004443 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004444}
4445
Avi Kivity6aa8b732006-12-10 02:21:36 -08004446static void seg_setup(int seg)
4447{
Mathias Krause772e0312012-08-30 01:30:19 +02004448 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004449 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004450
4451 vmcs_write16(sf->selector, 0);
4452 vmcs_writel(sf->base, 0);
4453 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004454 ar = 0x93;
4455 if (seg == VCPU_SREG_CS)
4456 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004457
4458 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459}
4460
Sheng Yangf78e0e22007-10-29 09:40:42 +08004461static int alloc_apic_access_page(struct kvm *kvm)
4462{
Xiao Guangrong44841412012-09-07 14:14:20 +08004463 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004464 int r = 0;
4465
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004466 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004467 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004468 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004469 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4470 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004471 if (r)
4472 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004473
Tang Chen73a6d942014-09-11 13:38:00 +08004474 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004475 if (is_error_page(page)) {
4476 r = -EFAULT;
4477 goto out;
4478 }
4479
Tang Chenc24ae0d2014-09-24 15:57:58 +08004480 /*
4481 * Do not pin the page in memory, so that memory hot-unplug
4482 * is able to migrate it.
4483 */
4484 put_page(page);
4485 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004486out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004487 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004488 return r;
4489}
4490
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004491static int alloc_identity_pagetable(struct kvm *kvm)
4492{
Tang Chena255d472014-09-16 18:41:58 +08004493 /* Called with kvm->slots_lock held. */
4494
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004495 int r = 0;
4496
Tang Chena255d472014-09-16 18:41:58 +08004497 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4498
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004499 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4500 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004501
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004502 return r;
4503}
4504
Wanpeng Li991e7a02015-09-16 17:30:05 +08004505static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004506{
4507 int vpid;
4508
Avi Kivity919818a2009-03-23 18:01:29 +02004509 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004510 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004511 spin_lock(&vmx_vpid_lock);
4512 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004513 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004514 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004515 else
4516 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004517 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004518 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004519}
4520
Wanpeng Li991e7a02015-09-16 17:30:05 +08004521static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004522{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004523 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004524 return;
4525 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004526 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004527 spin_unlock(&vmx_vpid_lock);
4528}
4529
Yang Zhang8d146952013-01-25 10:18:50 +08004530#define MSR_TYPE_R 1
4531#define MSR_TYPE_W 2
4532static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4533 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004534{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004535 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004536
4537 if (!cpu_has_vmx_msr_bitmap())
4538 return;
4539
4540 /*
4541 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4542 * have the write-low and read-high bitmap offsets the wrong way round.
4543 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4544 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004545 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004546 if (type & MSR_TYPE_R)
4547 /* read-low */
4548 __clear_bit(msr, msr_bitmap + 0x000 / f);
4549
4550 if (type & MSR_TYPE_W)
4551 /* write-low */
4552 __clear_bit(msr, msr_bitmap + 0x800 / f);
4553
Sheng Yang25c5f222008-03-28 13:18:56 +08004554 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4555 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004556 if (type & MSR_TYPE_R)
4557 /* read-high */
4558 __clear_bit(msr, msr_bitmap + 0x400 / f);
4559
4560 if (type & MSR_TYPE_W)
4561 /* write-high */
4562 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4563
4564 }
4565}
4566
4567static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4568 u32 msr, int type)
4569{
4570 int f = sizeof(unsigned long);
4571
4572 if (!cpu_has_vmx_msr_bitmap())
4573 return;
4574
4575 /*
4576 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4577 * have the write-low and read-high bitmap offsets the wrong way round.
4578 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4579 */
4580 if (msr <= 0x1fff) {
4581 if (type & MSR_TYPE_R)
4582 /* read-low */
4583 __set_bit(msr, msr_bitmap + 0x000 / f);
4584
4585 if (type & MSR_TYPE_W)
4586 /* write-low */
4587 __set_bit(msr, msr_bitmap + 0x800 / f);
4588
4589 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4590 msr &= 0x1fff;
4591 if (type & MSR_TYPE_R)
4592 /* read-high */
4593 __set_bit(msr, msr_bitmap + 0x400 / f);
4594
4595 if (type & MSR_TYPE_W)
4596 /* write-high */
4597 __set_bit(msr, msr_bitmap + 0xc00 / f);
4598
Sheng Yang25c5f222008-03-28 13:18:56 +08004599 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004600}
4601
Wincy Vanf2b93282015-02-03 23:56:03 +08004602/*
4603 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4604 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4605 */
4606static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4607 unsigned long *msr_bitmap_nested,
4608 u32 msr, int type)
4609{
4610 int f = sizeof(unsigned long);
4611
4612 if (!cpu_has_vmx_msr_bitmap()) {
4613 WARN_ON(1);
4614 return;
4615 }
4616
4617 /*
4618 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4619 * have the write-low and read-high bitmap offsets the wrong way round.
4620 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4621 */
4622 if (msr <= 0x1fff) {
4623 if (type & MSR_TYPE_R &&
4624 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4625 /* read-low */
4626 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4627
4628 if (type & MSR_TYPE_W &&
4629 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4630 /* write-low */
4631 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4632
4633 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4634 msr &= 0x1fff;
4635 if (type & MSR_TYPE_R &&
4636 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4637 /* read-high */
4638 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4639
4640 if (type & MSR_TYPE_W &&
4641 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4642 /* write-high */
4643 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4644
4645 }
4646}
4647
Avi Kivity58972972009-02-24 22:26:47 +02004648static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4649{
4650 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004651 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4652 msr, MSR_TYPE_R | MSR_TYPE_W);
4653 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4654 msr, MSR_TYPE_R | MSR_TYPE_W);
4655}
4656
4657static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4658{
4659 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4660 msr, MSR_TYPE_R);
4661 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4662 msr, MSR_TYPE_R);
4663}
4664
4665static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4666{
4667 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4668 msr, MSR_TYPE_R);
4669 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4670 msr, MSR_TYPE_R);
4671}
4672
4673static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4674{
4675 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4676 msr, MSR_TYPE_W);
4677 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4678 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004679}
4680
Andrey Smetanind62caab2015-11-10 15:36:33 +03004681static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004682{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004683 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004684}
4685
Wincy Van705699a2015-02-03 23:58:17 +08004686static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4687{
4688 struct vcpu_vmx *vmx = to_vmx(vcpu);
4689 int max_irr;
4690 void *vapic_page;
4691 u16 status;
4692
4693 if (vmx->nested.pi_desc &&
4694 vmx->nested.pi_pending) {
4695 vmx->nested.pi_pending = false;
4696 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4697 return 0;
4698
4699 max_irr = find_last_bit(
4700 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4701
4702 if (max_irr == 256)
4703 return 0;
4704
4705 vapic_page = kmap(vmx->nested.virtual_apic_page);
4706 if (!vapic_page) {
4707 WARN_ON(1);
4708 return -ENOMEM;
4709 }
4710 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4711 kunmap(vmx->nested.virtual_apic_page);
4712
4713 status = vmcs_read16(GUEST_INTR_STATUS);
4714 if ((u8)max_irr > ((u8)status & 0xff)) {
4715 status &= ~0xff;
4716 status |= (u8)max_irr;
4717 vmcs_write16(GUEST_INTR_STATUS, status);
4718 }
4719 }
4720 return 0;
4721}
4722
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004723static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4724{
4725#ifdef CONFIG_SMP
4726 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004727 struct vcpu_vmx *vmx = to_vmx(vcpu);
4728
4729 /*
4730 * Currently, we don't support urgent interrupt,
4731 * all interrupts are recognized as non-urgent
4732 * interrupt, so we cannot post interrupts when
4733 * 'SN' is set.
4734 *
4735 * If the vcpu is in guest mode, it means it is
4736 * running instead of being scheduled out and
4737 * waiting in the run queue, and that's the only
4738 * case when 'SN' is set currently, warning if
4739 * 'SN' is set.
4740 */
4741 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4742
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004743 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4744 POSTED_INTR_VECTOR);
4745 return true;
4746 }
4747#endif
4748 return false;
4749}
4750
Wincy Van705699a2015-02-03 23:58:17 +08004751static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4752 int vector)
4753{
4754 struct vcpu_vmx *vmx = to_vmx(vcpu);
4755
4756 if (is_guest_mode(vcpu) &&
4757 vector == vmx->nested.posted_intr_nv) {
4758 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004759 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004760 /*
4761 * If a posted intr is not recognized by hardware,
4762 * we will accomplish it in the next vmentry.
4763 */
4764 vmx->nested.pi_pending = true;
4765 kvm_make_request(KVM_REQ_EVENT, vcpu);
4766 return 0;
4767 }
4768 return -1;
4769}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004770/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004771 * Send interrupt to vcpu via posted interrupt way.
4772 * 1. If target vcpu is running(non-root mode), send posted interrupt
4773 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4774 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4775 * interrupt from PIR in next vmentry.
4776 */
4777static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4778{
4779 struct vcpu_vmx *vmx = to_vmx(vcpu);
4780 int r;
4781
Wincy Van705699a2015-02-03 23:58:17 +08004782 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4783 if (!r)
4784 return;
4785
Yang Zhanga20ed542013-04-11 19:25:15 +08004786 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4787 return;
4788
4789 r = pi_test_and_set_on(&vmx->pi_desc);
4790 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004791 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004792 kvm_vcpu_kick(vcpu);
4793}
4794
4795static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4796{
4797 struct vcpu_vmx *vmx = to_vmx(vcpu);
4798
4799 if (!pi_test_and_clear_on(&vmx->pi_desc))
4800 return;
4801
4802 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4803}
4804
Avi Kivity6aa8b732006-12-10 02:21:36 -08004805/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004806 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4807 * will not change in the lifetime of the guest.
4808 * Note that host-state that does change is set elsewhere. E.g., host-state
4809 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4810 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004811static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004812{
4813 u32 low32, high32;
4814 unsigned long tmpl;
4815 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004816 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004817
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004818 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004819 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4820
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004821 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004822 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004823 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4824 vmx->host_state.vmcs_host_cr4 = cr4;
4825
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004826 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004827#ifdef CONFIG_X86_64
4828 /*
4829 * Load null selectors, so we can avoid reloading them in
4830 * __vmx_load_host_state(), in case userspace uses the null selectors
4831 * too (the expected case).
4832 */
4833 vmcs_write16(HOST_DS_SELECTOR, 0);
4834 vmcs_write16(HOST_ES_SELECTOR, 0);
4835#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004836 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4837 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004838#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004839 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4840 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4841
4842 native_store_idt(&dt);
4843 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004844 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004845
Avi Kivity83287ea422012-09-16 15:10:57 +03004846 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004847
4848 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4849 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4850 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4851 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4852
4853 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4854 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4855 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4856 }
4857}
4858
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004859static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4860{
4861 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4862 if (enable_ept)
4863 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004864 if (is_guest_mode(&vmx->vcpu))
4865 vmx->vcpu.arch.cr4_guest_owned_bits &=
4866 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004867 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4868}
4869
Yang Zhang01e439b2013-04-11 19:25:12 +08004870static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4871{
4872 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4873
Andrey Smetanind62caab2015-11-10 15:36:33 +03004874 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004875 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004876 /* Enable the preemption timer dynamically */
4877 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004878 return pin_based_exec_ctrl;
4879}
4880
Andrey Smetanind62caab2015-11-10 15:36:33 +03004881static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4882{
4883 struct vcpu_vmx *vmx = to_vmx(vcpu);
4884
4885 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004886 if (cpu_has_secondary_exec_ctrls()) {
4887 if (kvm_vcpu_apicv_active(vcpu))
4888 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4889 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4890 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4891 else
4892 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4893 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4894 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4895 }
4896
4897 if (cpu_has_vmx_msr_bitmap())
4898 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004899}
4900
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004901static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4902{
4903 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004904
4905 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4906 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4907
Paolo Bonzini35754c92015-07-29 12:05:37 +02004908 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004909 exec_control &= ~CPU_BASED_TPR_SHADOW;
4910#ifdef CONFIG_X86_64
4911 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4912 CPU_BASED_CR8_LOAD_EXITING;
4913#endif
4914 }
4915 if (!enable_ept)
4916 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4917 CPU_BASED_CR3_LOAD_EXITING |
4918 CPU_BASED_INVLPG_EXITING;
4919 return exec_control;
4920}
4921
4922static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4923{
4924 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004925 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004926 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4927 if (vmx->vpid == 0)
4928 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4929 if (!enable_ept) {
4930 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4931 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004932 /* Enable INVPCID for non-ept guests may cause performance regression. */
4933 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004934 }
4935 if (!enable_unrestricted_guest)
4936 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4937 if (!ple_gap)
4938 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004939 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004940 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4941 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004942 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004943 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4944 (handle_vmptrld).
4945 We can NOT enable shadow_vmcs here because we don't have yet
4946 a current VMCS12
4947 */
4948 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004949
4950 if (!enable_pml)
4951 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004952
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004953 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4954 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4955
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004956 return exec_control;
4957}
4958
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004959static void ept_set_mmio_spte_mask(void)
4960{
4961 /*
4962 * EPT Misconfigurations can be generated if the value of bits 2:0
4963 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004964 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004965 * spte.
4966 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004967 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004968}
4969
Wanpeng Lif53cd632014-12-02 19:14:58 +08004970#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004971/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972 * Sets up the vmcs for emulated real mode.
4973 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004974static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004975{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004976#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004977 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004978#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004980
Avi Kivity6aa8b732006-12-10 02:21:36 -08004981 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004982 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4983 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004984
Abel Gordon4607c2d2013-04-18 14:35:55 +03004985 if (enable_shadow_vmcs) {
4986 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4987 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4988 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004989 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004990 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004991
Avi Kivity6aa8b732006-12-10 02:21:36 -08004992 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4993
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004995 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004996 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004997
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004998 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004999
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08005000 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005001 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5002 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005003
Andrey Smetanind62caab2015-11-10 15:36:33 +03005004 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005005 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5006 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5007 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5008 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5009
5010 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005011
Li RongQing0bcf2612015-12-03 13:29:34 +08005012 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005013 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005014 }
5015
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005016 if (ple_gap) {
5017 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005018 vmx->ple_window = ple_window;
5019 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005020 }
5021
Xiao Guangrongc3707952011-07-12 03:28:04 +08005022 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5023 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005024 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5025
Avi Kivity9581d442010-10-19 16:46:55 +02005026 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5027 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005028 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005029#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005030 rdmsrl(MSR_FS_BASE, a);
5031 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5032 rdmsrl(MSR_GS_BASE, a);
5033 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5034#else
5035 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5036 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5037#endif
5038
Eddie Dong2cc51562007-05-21 07:28:09 +03005039 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5040 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005041 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005042 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005043 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005044
Radim Krčmář74545702015-04-27 15:11:25 +02005045 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5046 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005047
Paolo Bonzini03916db2014-07-24 14:21:57 +02005048 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005049 u32 index = vmx_msr_index[i];
5050 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005051 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005052
5053 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5054 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005055 if (wrmsr_safe(index, data_low, data_high) < 0)
5056 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005057 vmx->guest_msrs[j].index = i;
5058 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005059 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005060 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005062
Gleb Natapov2961e8762013-11-25 15:37:13 +02005063
5064 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005065
5066 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005067 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005068
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005069 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005070 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005071
Wanpeng Lif53cd632014-12-02 19:14:58 +08005072 if (vmx_xsaves_supported())
5073 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5074
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005075 return 0;
5076}
5077
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005078static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005079{
5080 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005081 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005082 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005083
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005084 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005085
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005086 vmx->soft_vnmi_blocked = 0;
5087
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005088 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005089 kvm_set_cr8(vcpu, 0);
5090
5091 if (!init_event) {
5092 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5093 MSR_IA32_APICBASE_ENABLE;
5094 if (kvm_vcpu_is_reset_bsp(vcpu))
5095 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5096 apic_base_msr.host_initiated = true;
5097 kvm_set_apic_base(vcpu, &apic_base_msr);
5098 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005099
Avi Kivity2fb92db2011-04-27 19:42:18 +03005100 vmx_segment_cache_clear(vmx);
5101
Avi Kivity5706be02008-08-20 15:07:31 +03005102 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005103 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005104 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005105
5106 seg_setup(VCPU_SREG_DS);
5107 seg_setup(VCPU_SREG_ES);
5108 seg_setup(VCPU_SREG_FS);
5109 seg_setup(VCPU_SREG_GS);
5110 seg_setup(VCPU_SREG_SS);
5111
5112 vmcs_write16(GUEST_TR_SELECTOR, 0);
5113 vmcs_writel(GUEST_TR_BASE, 0);
5114 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5115 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5116
5117 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5118 vmcs_writel(GUEST_LDTR_BASE, 0);
5119 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5120 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5121
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005122 if (!init_event) {
5123 vmcs_write32(GUEST_SYSENTER_CS, 0);
5124 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5125 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5126 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5127 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005128
5129 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005130 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005131
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005132 vmcs_writel(GUEST_GDTR_BASE, 0);
5133 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5134
5135 vmcs_writel(GUEST_IDTR_BASE, 0);
5136 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5137
Anthony Liguori443381a2010-12-06 10:53:38 -06005138 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005139 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005140 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005141
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005142 setup_msrs(vmx);
5143
Avi Kivity6aa8b732006-12-10 02:21:36 -08005144 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5145
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005146 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005147 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005148 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005149 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005150 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005151 vmcs_write32(TPR_THRESHOLD, 0);
5152 }
5153
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005154 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005155
Andrey Smetanind62caab2015-11-10 15:36:33 +03005156 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005157 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5158
Sheng Yang2384d2b2008-01-17 15:14:33 +08005159 if (vmx->vpid != 0)
5160 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5161
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005162 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005163 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005164 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005165 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005166 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005167 vmx_fpu_activate(vcpu);
5168 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005169
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005170 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005171}
5172
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005173/*
5174 * In nested virtualization, check if L1 asked to exit on external interrupts.
5175 * For most existing hypervisors, this will always return true.
5176 */
5177static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5178{
5179 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5180 PIN_BASED_EXT_INTR_MASK;
5181}
5182
Bandan Das77b0f5d2014-04-19 18:17:45 -04005183/*
5184 * In nested virtualization, check if L1 has set
5185 * VM_EXIT_ACK_INTR_ON_EXIT
5186 */
5187static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5188{
5189 return get_vmcs12(vcpu)->vm_exit_controls &
5190 VM_EXIT_ACK_INTR_ON_EXIT;
5191}
5192
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005193static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5194{
5195 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5196 PIN_BASED_NMI_EXITING;
5197}
5198
Jan Kiszkac9a79532014-03-07 20:03:15 +01005199static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005200{
5201 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005202
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005203 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5204 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5205 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5206}
5207
Jan Kiszkac9a79532014-03-07 20:03:15 +01005208static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005209{
5210 u32 cpu_based_vm_exec_control;
5211
Jan Kiszkac9a79532014-03-07 20:03:15 +01005212 if (!cpu_has_virtual_nmis() ||
5213 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5214 enable_irq_window(vcpu);
5215 return;
5216 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005217
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005218 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5219 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5220 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5221}
5222
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005223static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005224{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005225 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005226 uint32_t intr;
5227 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005228
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005229 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005230
Avi Kivityfa89a812008-09-01 15:57:51 +03005231 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005232 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005233 int inc_eip = 0;
5234 if (vcpu->arch.interrupt.soft)
5235 inc_eip = vcpu->arch.event_exit_inst_len;
5236 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005237 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005238 return;
5239 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005240 intr = irq | INTR_INFO_VALID_MASK;
5241 if (vcpu->arch.interrupt.soft) {
5242 intr |= INTR_TYPE_SOFT_INTR;
5243 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5244 vmx->vcpu.arch.event_exit_inst_len);
5245 } else
5246 intr |= INTR_TYPE_EXT_INTR;
5247 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005248}
5249
Sheng Yangf08864b2008-05-15 18:23:25 +08005250static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5251{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005252 struct vcpu_vmx *vmx = to_vmx(vcpu);
5253
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005254 if (is_guest_mode(vcpu))
5255 return;
5256
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005257 if (!cpu_has_virtual_nmis()) {
5258 /*
5259 * Tracking the NMI-blocked state in software is built upon
5260 * finding the next open IRQ window. This, in turn, depends on
5261 * well-behaving guests: They have to keep IRQs disabled at
5262 * least as long as the NMI handler runs. Otherwise we may
5263 * cause NMI nesting, maybe breaking the guest. But as this is
5264 * highly unlikely, we can live with the residual risk.
5265 */
5266 vmx->soft_vnmi_blocked = 1;
5267 vmx->vnmi_blocked_time = 0;
5268 }
5269
Jan Kiszka487b3912008-09-26 09:30:56 +02005270 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005271 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005272 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005273 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005274 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005275 return;
5276 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005277 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5278 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005279}
5280
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005281static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5282{
5283 if (!cpu_has_virtual_nmis())
5284 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005285 if (to_vmx(vcpu)->nmi_known_unmasked)
5286 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005287 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005288}
5289
5290static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5291{
5292 struct vcpu_vmx *vmx = to_vmx(vcpu);
5293
5294 if (!cpu_has_virtual_nmis()) {
5295 if (vmx->soft_vnmi_blocked != masked) {
5296 vmx->soft_vnmi_blocked = masked;
5297 vmx->vnmi_blocked_time = 0;
5298 }
5299 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005300 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005301 if (masked)
5302 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5303 GUEST_INTR_STATE_NMI);
5304 else
5305 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5306 GUEST_INTR_STATE_NMI);
5307 }
5308}
5309
Jan Kiszka2505dc92013-04-14 12:12:47 +02005310static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5311{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005312 if (to_vmx(vcpu)->nested.nested_run_pending)
5313 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005314
Jan Kiszka2505dc92013-04-14 12:12:47 +02005315 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5316 return 0;
5317
5318 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5319 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5320 | GUEST_INTR_STATE_NMI));
5321}
5322
Gleb Natapov78646122009-03-23 12:12:11 +02005323static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5324{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005325 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5326 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005327 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5328 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005329}
5330
Izik Eiduscbc94022007-10-25 00:29:55 +02005331static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5332{
5333 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005334
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005335 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5336 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005337 if (ret)
5338 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005339 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005340 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005341}
5342
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005343static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005344{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005345 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005346 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005347 /*
5348 * Update instruction length as we may reinject the exception
5349 * from user space while in guest debugging mode.
5350 */
5351 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5352 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005353 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005354 return false;
5355 /* fall through */
5356 case DB_VECTOR:
5357 if (vcpu->guest_debug &
5358 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5359 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005360 /* fall through */
5361 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005362 case OF_VECTOR:
5363 case BR_VECTOR:
5364 case UD_VECTOR:
5365 case DF_VECTOR:
5366 case SS_VECTOR:
5367 case GP_VECTOR:
5368 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005369 return true;
5370 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005371 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005372 return false;
5373}
5374
5375static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5376 int vec, u32 err_code)
5377{
5378 /*
5379 * Instruction with address size override prefix opcode 0x67
5380 * Cause the #SS fault with 0 error code in VM86 mode.
5381 */
5382 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5383 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5384 if (vcpu->arch.halt_request) {
5385 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005386 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005387 }
5388 return 1;
5389 }
5390 return 0;
5391 }
5392
5393 /*
5394 * Forward all other exceptions that are valid in real mode.
5395 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5396 * the required debugging infrastructure rework.
5397 */
5398 kvm_queue_exception(vcpu, vec);
5399 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005400}
5401
Andi Kleena0861c02009-06-08 17:37:09 +08005402/*
5403 * Trigger machine check on the host. We assume all the MSRs are already set up
5404 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5405 * We pass a fake environment to the machine check handler because we want
5406 * the guest to be always treated like user space, no matter what context
5407 * it used internally.
5408 */
5409static void kvm_machine_check(void)
5410{
5411#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5412 struct pt_regs regs = {
5413 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5414 .flags = X86_EFLAGS_IF,
5415 };
5416
5417 do_machine_check(&regs, 0);
5418#endif
5419}
5420
Avi Kivity851ba692009-08-24 11:10:17 +03005421static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005422{
5423 /* already handled by vcpu_run */
5424 return 1;
5425}
5426
Avi Kivity851ba692009-08-24 11:10:17 +03005427static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005428{
Avi Kivity1155f762007-11-22 11:30:47 +02005429 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005430 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005431 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005432 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005433 u32 vect_info;
5434 enum emulation_result er;
5435
Avi Kivity1155f762007-11-22 11:30:47 +02005436 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005437 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005438
Andi Kleena0861c02009-06-08 17:37:09 +08005439 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005440 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005441
Jan Kiszkae4a41882008-09-26 09:30:46 +02005442 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005443 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005444
5445 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005446 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005447 return 1;
5448 }
5449
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005450 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005451 if (is_guest_mode(vcpu)) {
5452 kvm_queue_exception(vcpu, UD_VECTOR);
5453 return 1;
5454 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005455 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005456 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005457 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005458 return 1;
5459 }
5460
Avi Kivity6aa8b732006-12-10 02:21:36 -08005461 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005462 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005463 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005464
5465 /*
5466 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5467 * MMIO, it is better to report an internal error.
5468 * See the comments in vmx_handle_exit.
5469 */
5470 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5471 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5472 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5473 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005474 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005475 vcpu->run->internal.data[0] = vect_info;
5476 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005477 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005478 return 0;
5479 }
5480
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005482 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005483 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005484 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005485 trace_kvm_page_fault(cr2, error_code);
5486
Gleb Natapov3298b752009-05-11 13:35:46 +03005487 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005488 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005489 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005490 }
5491
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005492 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005493
5494 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5495 return handle_rmode_exception(vcpu, ex_no, error_code);
5496
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005497 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005498 case AC_VECTOR:
5499 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5500 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005501 case DB_VECTOR:
5502 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5503 if (!(vcpu->guest_debug &
5504 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005505 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005506 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005507 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5508 skip_emulated_instruction(vcpu);
5509
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005510 kvm_queue_exception(vcpu, DB_VECTOR);
5511 return 1;
5512 }
5513 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5514 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5515 /* fall through */
5516 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005517 /*
5518 * Update instruction length as we may reinject #BP from
5519 * user space while in guest debugging mode. Reading it for
5520 * #DB as well causes no harm, it is not used in that case.
5521 */
5522 vmx->vcpu.arch.event_exit_inst_len =
5523 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005524 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005525 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005526 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5527 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005528 break;
5529 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005530 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5531 kvm_run->ex.exception = ex_no;
5532 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005533 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005534 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005535 return 0;
5536}
5537
Avi Kivity851ba692009-08-24 11:10:17 +03005538static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005540 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005541 return 1;
5542}
5543
Avi Kivity851ba692009-08-24 11:10:17 +03005544static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005545{
Avi Kivity851ba692009-08-24 11:10:17 +03005546 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005547 return 0;
5548}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005549
Avi Kivity851ba692009-08-24 11:10:17 +03005550static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005551{
He, Qingbfdaab02007-09-12 14:18:28 +08005552 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005553 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005554 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005555
He, Qingbfdaab02007-09-12 14:18:28 +08005556 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005557 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005558 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005559
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005560 ++vcpu->stat.io_exits;
5561
5562 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005563 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005564
5565 port = exit_qualification >> 16;
5566 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005567 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005568
5569 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005570}
5571
Ingo Molnar102d8322007-02-19 14:37:47 +02005572static void
5573vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5574{
5575 /*
5576 * Patch in the VMCALL instruction:
5577 */
5578 hypercall[0] = 0x0f;
5579 hypercall[1] = 0x01;
5580 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005581}
5582
Wincy Vanb9c237b2015-02-03 23:56:30 +08005583static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005584{
5585 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005586 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005587
Wincy Vanb9c237b2015-02-03 23:56:30 +08005588 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005589 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5590 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5591 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5592 return (val & always_on) == always_on;
5593}
5594
Guo Chao0fa06072012-06-28 15:16:19 +08005595/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005596static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5597{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005598 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005599 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5600 unsigned long orig_val = val;
5601
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005602 /*
5603 * We get here when L2 changed cr0 in a way that did not change
5604 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005605 * but did change L0 shadowed bits. So we first calculate the
5606 * effective cr0 value that L1 would like to write into the
5607 * hardware. It consists of the L2-owned bits from the new
5608 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005609 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005610 val = (val & ~vmcs12->cr0_guest_host_mask) |
5611 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5612
Wincy Vanb9c237b2015-02-03 23:56:30 +08005613 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005614 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005615
5616 if (kvm_set_cr0(vcpu, val))
5617 return 1;
5618 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005619 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005620 } else {
5621 if (to_vmx(vcpu)->nested.vmxon &&
5622 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5623 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005624 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005625 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005626}
5627
5628static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5629{
5630 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005631 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5632 unsigned long orig_val = val;
5633
5634 /* analogously to handle_set_cr0 */
5635 val = (val & ~vmcs12->cr4_guest_host_mask) |
5636 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5637 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005638 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005639 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005640 return 0;
5641 } else
5642 return kvm_set_cr4(vcpu, val);
5643}
5644
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005645/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005646static void handle_clts(struct kvm_vcpu *vcpu)
5647{
5648 if (is_guest_mode(vcpu)) {
5649 /*
5650 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5651 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5652 * just pretend it's off (also in arch.cr0 for fpu_activate).
5653 */
5654 vmcs_writel(CR0_READ_SHADOW,
5655 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5656 vcpu->arch.cr0 &= ~X86_CR0_TS;
5657 } else
5658 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5659}
5660
Avi Kivity851ba692009-08-24 11:10:17 +03005661static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005662{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005663 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005664 int cr;
5665 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005666 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005667
He, Qingbfdaab02007-09-12 14:18:28 +08005668 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005669 cr = exit_qualification & 15;
5670 reg = (exit_qualification >> 8) & 15;
5671 switch ((exit_qualification >> 4) & 3) {
5672 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005673 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005674 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005675 switch (cr) {
5676 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005677 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005678 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005679 return 1;
5680 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005681 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005682 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005683 return 1;
5684 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005685 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005686 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005687 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005688 case 8: {
5689 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005690 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005691 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005692 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005693 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005694 return 1;
5695 if (cr8_prev <= cr8)
5696 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005697 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005698 return 0;
5699 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005700 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005701 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005702 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005703 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005704 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005705 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005706 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005707 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005708 case 1: /*mov from cr*/
5709 switch (cr) {
5710 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005711 val = kvm_read_cr3(vcpu);
5712 kvm_register_write(vcpu, reg, val);
5713 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005714 skip_emulated_instruction(vcpu);
5715 return 1;
5716 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005717 val = kvm_get_cr8(vcpu);
5718 kvm_register_write(vcpu, reg, val);
5719 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005720 skip_emulated_instruction(vcpu);
5721 return 1;
5722 }
5723 break;
5724 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005725 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005726 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005727 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005728
5729 skip_emulated_instruction(vcpu);
5730 return 1;
5731 default:
5732 break;
5733 }
Avi Kivity851ba692009-08-24 11:10:17 +03005734 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005735 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005736 (int)(exit_qualification >> 4) & 3, cr);
5737 return 0;
5738}
5739
Avi Kivity851ba692009-08-24 11:10:17 +03005740static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741{
He, Qingbfdaab02007-09-12 14:18:28 +08005742 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005743 int dr, dr7, reg;
5744
5745 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5746 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5747
5748 /* First, if DR does not exist, trigger UD */
5749 if (!kvm_require_dr(vcpu, dr))
5750 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005751
Jan Kiszkaf2483412010-01-20 18:20:20 +01005752 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005753 if (!kvm_require_cpl(vcpu, 0))
5754 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005755 dr7 = vmcs_readl(GUEST_DR7);
5756 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005757 /*
5758 * As the vm-exit takes precedence over the debug trap, we
5759 * need to emulate the latter, either for the host or the
5760 * guest debugging itself.
5761 */
5762 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005763 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005764 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005765 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005766 vcpu->run->debug.arch.exception = DB_VECTOR;
5767 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005768 return 0;
5769 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005770 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005771 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005772 kvm_queue_exception(vcpu, DB_VECTOR);
5773 return 1;
5774 }
5775 }
5776
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005777 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005778 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5779 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005780
5781 /*
5782 * No more DR vmexits; force a reload of the debug registers
5783 * and reenter on this instruction. The next vmexit will
5784 * retrieve the full state of the debug registers.
5785 */
5786 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5787 return 1;
5788 }
5789
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005790 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5791 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005792 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005793
5794 if (kvm_get_dr(vcpu, dr, &val))
5795 return 1;
5796 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005797 } else
Nadav Amit57773922014-06-18 17:19:23 +03005798 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005799 return 1;
5800
Avi Kivity6aa8b732006-12-10 02:21:36 -08005801 skip_emulated_instruction(vcpu);
5802 return 1;
5803}
5804
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005805static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5806{
5807 return vcpu->arch.dr6;
5808}
5809
5810static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5811{
5812}
5813
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005814static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5815{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005816 get_debugreg(vcpu->arch.db[0], 0);
5817 get_debugreg(vcpu->arch.db[1], 1);
5818 get_debugreg(vcpu->arch.db[2], 2);
5819 get_debugreg(vcpu->arch.db[3], 3);
5820 get_debugreg(vcpu->arch.dr6, 6);
5821 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5822
5823 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005824 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005825}
5826
Gleb Natapov020df072010-04-13 10:05:23 +03005827static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5828{
5829 vmcs_writel(GUEST_DR7, val);
5830}
5831
Avi Kivity851ba692009-08-24 11:10:17 +03005832static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005833{
Avi Kivity06465c52007-02-28 20:46:53 +02005834 kvm_emulate_cpuid(vcpu);
5835 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005836}
5837
Avi Kivity851ba692009-08-24 11:10:17 +03005838static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005839{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005840 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005841 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005842
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005843 msr_info.index = ecx;
5844 msr_info.host_initiated = false;
5845 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005846 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005847 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005848 return 1;
5849 }
5850
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005851 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005852
Avi Kivity6aa8b732006-12-10 02:21:36 -08005853 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005854 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5855 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005856 skip_emulated_instruction(vcpu);
5857 return 1;
5858}
5859
Avi Kivity851ba692009-08-24 11:10:17 +03005860static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005861{
Will Auld8fe8ab42012-11-29 12:42:12 -08005862 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005863 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5864 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5865 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005866
Will Auld8fe8ab42012-11-29 12:42:12 -08005867 msr.data = data;
5868 msr.index = ecx;
5869 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005870 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005871 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005872 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005873 return 1;
5874 }
5875
Avi Kivity59200272010-01-25 19:47:02 +02005876 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005877 skip_emulated_instruction(vcpu);
5878 return 1;
5879}
5880
Avi Kivity851ba692009-08-24 11:10:17 +03005881static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005882{
Avi Kivity3842d132010-07-27 12:30:24 +03005883 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005884 return 1;
5885}
5886
Avi Kivity851ba692009-08-24 11:10:17 +03005887static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005888{
Eddie Dong85f455f2007-07-06 12:20:49 +03005889 u32 cpu_based_vm_exec_control;
5890
5891 /* clear pending irq */
5892 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5893 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5894 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005895
Avi Kivity3842d132010-07-27 12:30:24 +03005896 kvm_make_request(KVM_REQ_EVENT, vcpu);
5897
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005898 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005899 return 1;
5900}
5901
Avi Kivity851ba692009-08-24 11:10:17 +03005902static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005903{
Avi Kivityd3bef152007-06-05 15:53:05 +03005904 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005905}
5906
Avi Kivity851ba692009-08-24 11:10:17 +03005907static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005908{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005909 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005910}
5911
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005912static int handle_invd(struct kvm_vcpu *vcpu)
5913{
Andre Przywara51d8b662010-12-21 11:12:02 +01005914 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005915}
5916
Avi Kivity851ba692009-08-24 11:10:17 +03005917static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005918{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005919 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005920
5921 kvm_mmu_invlpg(vcpu, exit_qualification);
5922 skip_emulated_instruction(vcpu);
5923 return 1;
5924}
5925
Avi Kivityfee84b02011-11-10 14:57:25 +02005926static int handle_rdpmc(struct kvm_vcpu *vcpu)
5927{
5928 int err;
5929
5930 err = kvm_rdpmc(vcpu);
5931 kvm_complete_insn_gp(vcpu, err);
5932
5933 return 1;
5934}
5935
Avi Kivity851ba692009-08-24 11:10:17 +03005936static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005937{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005938 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005939 return 1;
5940}
5941
Dexuan Cui2acf9232010-06-10 11:27:12 +08005942static int handle_xsetbv(struct kvm_vcpu *vcpu)
5943{
5944 u64 new_bv = kvm_read_edx_eax(vcpu);
5945 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5946
5947 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5948 skip_emulated_instruction(vcpu);
5949 return 1;
5950}
5951
Wanpeng Lif53cd632014-12-02 19:14:58 +08005952static int handle_xsaves(struct kvm_vcpu *vcpu)
5953{
5954 skip_emulated_instruction(vcpu);
5955 WARN(1, "this should never happen\n");
5956 return 1;
5957}
5958
5959static int handle_xrstors(struct kvm_vcpu *vcpu)
5960{
5961 skip_emulated_instruction(vcpu);
5962 WARN(1, "this should never happen\n");
5963 return 1;
5964}
5965
Avi Kivity851ba692009-08-24 11:10:17 +03005966static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005967{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005968 if (likely(fasteoi)) {
5969 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5970 int access_type, offset;
5971
5972 access_type = exit_qualification & APIC_ACCESS_TYPE;
5973 offset = exit_qualification & APIC_ACCESS_OFFSET;
5974 /*
5975 * Sane guest uses MOV to write EOI, with written value
5976 * not cared. So make a short-circuit here by avoiding
5977 * heavy instruction emulation.
5978 */
5979 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5980 (offset == APIC_EOI)) {
5981 kvm_lapic_set_eoi(vcpu);
5982 skip_emulated_instruction(vcpu);
5983 return 1;
5984 }
5985 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005986 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005987}
5988
Yang Zhangc7c9c562013-01-25 10:18:51 +08005989static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5990{
5991 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5992 int vector = exit_qualification & 0xff;
5993
5994 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5995 kvm_apic_set_eoi_accelerated(vcpu, vector);
5996 return 1;
5997}
5998
Yang Zhang83d4c282013-01-25 10:18:49 +08005999static int handle_apic_write(struct kvm_vcpu *vcpu)
6000{
6001 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6002 u32 offset = exit_qualification & 0xfff;
6003
6004 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6005 kvm_apic_write_nodecode(vcpu, offset);
6006 return 1;
6007}
6008
Avi Kivity851ba692009-08-24 11:10:17 +03006009static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006010{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006011 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006012 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006013 bool has_error_code = false;
6014 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006015 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006016 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006017
6018 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006019 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006020 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006021
6022 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6023
6024 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006025 if (reason == TASK_SWITCH_GATE && idt_v) {
6026 switch (type) {
6027 case INTR_TYPE_NMI_INTR:
6028 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006029 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006030 break;
6031 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006032 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006033 kvm_clear_interrupt_queue(vcpu);
6034 break;
6035 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006036 if (vmx->idt_vectoring_info &
6037 VECTORING_INFO_DELIVER_CODE_MASK) {
6038 has_error_code = true;
6039 error_code =
6040 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6041 }
6042 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006043 case INTR_TYPE_SOFT_EXCEPTION:
6044 kvm_clear_exception_queue(vcpu);
6045 break;
6046 default:
6047 break;
6048 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006049 }
Izik Eidus37817f22008-03-24 23:14:53 +02006050 tss_selector = exit_qualification;
6051
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006052 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6053 type != INTR_TYPE_EXT_INTR &&
6054 type != INTR_TYPE_NMI_INTR))
6055 skip_emulated_instruction(vcpu);
6056
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006057 if (kvm_task_switch(vcpu, tss_selector,
6058 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6059 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006060 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6061 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6062 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006063 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006064 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006065
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006066 /*
6067 * TODO: What about debug traps on tss switch?
6068 * Are we supposed to inject them and update dr6?
6069 */
6070
6071 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006072}
6073
Avi Kivity851ba692009-08-24 11:10:17 +03006074static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006075{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006076 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006077 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006078 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006079 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006080
Sheng Yangf9c617f2009-03-25 10:08:52 +08006081 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006082
Sheng Yang14394422008-04-28 12:24:45 +08006083 gla_validity = (exit_qualification >> 7) & 0x3;
6084 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
6085 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6086 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6087 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006088 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006089 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6090 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006091 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6092 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006093 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006094 }
6095
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006096 /*
6097 * EPT violation happened while executing iret from NMI,
6098 * "blocked by NMI" bit has to be set before next VM entry.
6099 * There are errata that may cause this bit to not be set:
6100 * AAK134, BY25.
6101 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006102 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6103 cpu_has_virtual_nmis() &&
6104 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006105 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6106
Sheng Yang14394422008-04-28 12:24:45 +08006107 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006108 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006109
6110 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006111 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006112 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006113 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006114 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006115 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006116
Yang Zhang25d92082013-08-06 12:00:32 +03006117 vcpu->arch.exit_qualification = exit_qualification;
6118
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006119 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006120}
6121
Avi Kivity851ba692009-08-24 11:10:17 +03006122static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006123{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006124 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006125 gpa_t gpa;
6126
6127 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006128 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006129 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006130 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006131 return 1;
6132 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006133
Paolo Bonzini450869d2015-11-04 13:41:21 +01006134 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006135 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006136 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6137 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006138
6139 if (unlikely(ret == RET_MMIO_PF_INVALID))
6140 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6141
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006142 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006143 return 1;
6144
6145 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006146 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006147
Avi Kivity851ba692009-08-24 11:10:17 +03006148 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6149 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006150
6151 return 0;
6152}
6153
Avi Kivity851ba692009-08-24 11:10:17 +03006154static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006155{
6156 u32 cpu_based_vm_exec_control;
6157
6158 /* clear pending NMI */
6159 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6160 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6161 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6162 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006163 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006164
6165 return 1;
6166}
6167
Mohammed Gamal80ced182009-09-01 12:48:18 +02006168static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006169{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006170 struct vcpu_vmx *vmx = to_vmx(vcpu);
6171 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006172 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006173 u32 cpu_exec_ctrl;
6174 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006175 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006176
6177 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6178 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006179
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006180 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006181 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006182 return handle_interrupt_window(&vmx->vcpu);
6183
Avi Kivityde87dcd2012-06-12 20:21:38 +03006184 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6185 return 1;
6186
Gleb Natapov991eebf2013-04-11 12:10:51 +03006187 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006188
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006189 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006190 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006191 ret = 0;
6192 goto out;
6193 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006194
Avi Kivityde5f70e2012-06-12 20:22:28 +03006195 if (err != EMULATE_DONE) {
6196 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6197 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6198 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006199 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006200 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006201
Gleb Natapov8d76c492013-05-08 18:38:44 +03006202 if (vcpu->arch.halt_request) {
6203 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006204 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006205 goto out;
6206 }
6207
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006208 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006209 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006210 if (need_resched())
6211 schedule();
6212 }
6213
Mohammed Gamal80ced182009-09-01 12:48:18 +02006214out:
6215 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006216}
6217
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006218static int __grow_ple_window(int val)
6219{
6220 if (ple_window_grow < 1)
6221 return ple_window;
6222
6223 val = min(val, ple_window_actual_max);
6224
6225 if (ple_window_grow < ple_window)
6226 val *= ple_window_grow;
6227 else
6228 val += ple_window_grow;
6229
6230 return val;
6231}
6232
6233static int __shrink_ple_window(int val, int modifier, int minimum)
6234{
6235 if (modifier < 1)
6236 return ple_window;
6237
6238 if (modifier < ple_window)
6239 val /= modifier;
6240 else
6241 val -= modifier;
6242
6243 return max(val, minimum);
6244}
6245
6246static void grow_ple_window(struct kvm_vcpu *vcpu)
6247{
6248 struct vcpu_vmx *vmx = to_vmx(vcpu);
6249 int old = vmx->ple_window;
6250
6251 vmx->ple_window = __grow_ple_window(old);
6252
6253 if (vmx->ple_window != old)
6254 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006255
6256 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006257}
6258
6259static void shrink_ple_window(struct kvm_vcpu *vcpu)
6260{
6261 struct vcpu_vmx *vmx = to_vmx(vcpu);
6262 int old = vmx->ple_window;
6263
6264 vmx->ple_window = __shrink_ple_window(old,
6265 ple_window_shrink, ple_window);
6266
6267 if (vmx->ple_window != old)
6268 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006269
6270 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006271}
6272
6273/*
6274 * ple_window_actual_max is computed to be one grow_ple_window() below
6275 * ple_window_max. (See __grow_ple_window for the reason.)
6276 * This prevents overflows, because ple_window_max is int.
6277 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6278 * this process.
6279 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6280 */
6281static void update_ple_window_actual_max(void)
6282{
6283 ple_window_actual_max =
6284 __shrink_ple_window(max(ple_window_max, ple_window),
6285 ple_window_grow, INT_MIN);
6286}
6287
Feng Wubf9f6ac2015-09-18 22:29:55 +08006288/*
6289 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6290 */
6291static void wakeup_handler(void)
6292{
6293 struct kvm_vcpu *vcpu;
6294 int cpu = smp_processor_id();
6295
6296 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6297 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6298 blocked_vcpu_list) {
6299 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6300
6301 if (pi_test_on(pi_desc) == 1)
6302 kvm_vcpu_kick(vcpu);
6303 }
6304 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6305}
6306
Tiejun Chenf2c76482014-10-28 10:14:47 +08006307static __init int hardware_setup(void)
6308{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006309 int r = -ENOMEM, i, msr;
6310
6311 rdmsrl_safe(MSR_EFER, &host_efer);
6312
6313 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6314 kvm_define_shared_msr(i, vmx_msr_index[i]);
6315
6316 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6317 if (!vmx_io_bitmap_a)
6318 return r;
6319
6320 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6321 if (!vmx_io_bitmap_b)
6322 goto out;
6323
6324 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6325 if (!vmx_msr_bitmap_legacy)
6326 goto out1;
6327
6328 vmx_msr_bitmap_legacy_x2apic =
6329 (unsigned long *)__get_free_page(GFP_KERNEL);
6330 if (!vmx_msr_bitmap_legacy_x2apic)
6331 goto out2;
6332
6333 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6334 if (!vmx_msr_bitmap_longmode)
6335 goto out3;
6336
6337 vmx_msr_bitmap_longmode_x2apic =
6338 (unsigned long *)__get_free_page(GFP_KERNEL);
6339 if (!vmx_msr_bitmap_longmode_x2apic)
6340 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006341
6342 if (nested) {
6343 vmx_msr_bitmap_nested =
6344 (unsigned long *)__get_free_page(GFP_KERNEL);
6345 if (!vmx_msr_bitmap_nested)
6346 goto out5;
6347 }
6348
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006349 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6350 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006351 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006352
6353 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6354 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006355 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006356
6357 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6358 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6359
6360 /*
6361 * Allow direct access to the PC debug port (it is often used for I/O
6362 * delays, but the vmexits simply slow things down).
6363 */
6364 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6365 clear_bit(0x80, vmx_io_bitmap_a);
6366
6367 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6368
6369 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6370 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006371 if (nested)
6372 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006373
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006374 if (setup_vmcs_config(&vmcs_config) < 0) {
6375 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006376 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006377 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006378
6379 if (boot_cpu_has(X86_FEATURE_NX))
6380 kvm_enable_efer_bits(EFER_NX);
6381
6382 if (!cpu_has_vmx_vpid())
6383 enable_vpid = 0;
6384 if (!cpu_has_vmx_shadow_vmcs())
6385 enable_shadow_vmcs = 0;
6386 if (enable_shadow_vmcs)
6387 init_vmcs_shadow_fields();
6388
6389 if (!cpu_has_vmx_ept() ||
6390 !cpu_has_vmx_ept_4levels()) {
6391 enable_ept = 0;
6392 enable_unrestricted_guest = 0;
6393 enable_ept_ad_bits = 0;
6394 }
6395
6396 if (!cpu_has_vmx_ept_ad_bits())
6397 enable_ept_ad_bits = 0;
6398
6399 if (!cpu_has_vmx_unrestricted_guest())
6400 enable_unrestricted_guest = 0;
6401
Paolo Bonziniad15a292015-01-30 16:18:49 +01006402 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006403 flexpriority_enabled = 0;
6404
Paolo Bonziniad15a292015-01-30 16:18:49 +01006405 /*
6406 * set_apic_access_page_addr() is used to reload apic access
6407 * page upon invalidation. No need to do anything if not
6408 * using the APIC_ACCESS_ADDR VMCS field.
6409 */
6410 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006411 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006412
6413 if (!cpu_has_vmx_tpr_shadow())
6414 kvm_x86_ops->update_cr8_intercept = NULL;
6415
6416 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6417 kvm_disable_largepages();
6418
6419 if (!cpu_has_vmx_ple())
6420 ple_gap = 0;
6421
6422 if (!cpu_has_vmx_apicv())
6423 enable_apicv = 0;
6424
Haozhong Zhang64903d62015-10-20 15:39:09 +08006425 if (cpu_has_vmx_tsc_scaling()) {
6426 kvm_has_tsc_control = true;
6427 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6428 kvm_tsc_scaling_ratio_frac_bits = 48;
6429 }
6430
Tiejun Chenbaa03522014-12-23 16:21:11 +08006431 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6432 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6433 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6434 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6435 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6436 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6437 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6438
6439 memcpy(vmx_msr_bitmap_legacy_x2apic,
6440 vmx_msr_bitmap_legacy, PAGE_SIZE);
6441 memcpy(vmx_msr_bitmap_longmode_x2apic,
6442 vmx_msr_bitmap_longmode, PAGE_SIZE);
6443
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006444 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6445
Roman Kagan3ce424e2016-05-18 17:48:20 +03006446 for (msr = 0x800; msr <= 0x8ff; msr++)
6447 vmx_disable_intercept_msr_read_x2apic(msr);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006448
Roman Kagan3ce424e2016-05-18 17:48:20 +03006449 /* According SDM, in x2apic mode, the whole id reg is used. But in
6450 * KVM, it only use the highest eight bits. Need to intercept it */
6451 vmx_enable_intercept_msr_read_x2apic(0x802);
6452 /* TMCCT */
6453 vmx_enable_intercept_msr_read_x2apic(0x839);
6454 /* TPR */
6455 vmx_disable_intercept_msr_write_x2apic(0x808);
6456 /* EOI */
6457 vmx_disable_intercept_msr_write_x2apic(0x80b);
6458 /* SELF-IPI */
6459 vmx_disable_intercept_msr_write_x2apic(0x83f);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006460
6461 if (enable_ept) {
6462 kvm_mmu_set_mask_ptes(0ull,
6463 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6464 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6465 0ull, VMX_EPT_EXECUTABLE_MASK);
6466 ept_set_mmio_spte_mask();
6467 kvm_enable_tdp();
6468 } else
6469 kvm_disable_tdp();
6470
6471 update_ple_window_actual_max();
6472
Kai Huang843e4332015-01-28 10:54:28 +08006473 /*
6474 * Only enable PML when hardware supports PML feature, and both EPT
6475 * and EPT A/D bit features are enabled -- PML depends on them to work.
6476 */
6477 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6478 enable_pml = 0;
6479
6480 if (!enable_pml) {
6481 kvm_x86_ops->slot_enable_log_dirty = NULL;
6482 kvm_x86_ops->slot_disable_log_dirty = NULL;
6483 kvm_x86_ops->flush_log_dirty = NULL;
6484 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6485 }
6486
Yunhong Jiang64672c92016-06-13 14:19:59 -07006487 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6488 u64 vmx_msr;
6489
6490 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6491 cpu_preemption_timer_multi =
6492 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6493 } else {
6494 kvm_x86_ops->set_hv_timer = NULL;
6495 kvm_x86_ops->cancel_hv_timer = NULL;
6496 }
6497
Feng Wubf9f6ac2015-09-18 22:29:55 +08006498 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6499
Ashok Rajc45dcc72016-06-22 14:59:56 +08006500 kvm_mce_cap_supported |= MCG_LMCE_P;
6501
Tiejun Chenf2c76482014-10-28 10:14:47 +08006502 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006503
Wincy Van3af18d92015-02-03 23:49:31 +08006504out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006505 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006506out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006507 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006508out6:
6509 if (nested)
6510 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006511out5:
6512 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6513out4:
6514 free_page((unsigned long)vmx_msr_bitmap_longmode);
6515out3:
6516 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6517out2:
6518 free_page((unsigned long)vmx_msr_bitmap_legacy);
6519out1:
6520 free_page((unsigned long)vmx_io_bitmap_b);
6521out:
6522 free_page((unsigned long)vmx_io_bitmap_a);
6523
6524 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006525}
6526
6527static __exit void hardware_unsetup(void)
6528{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006529 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6530 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6531 free_page((unsigned long)vmx_msr_bitmap_legacy);
6532 free_page((unsigned long)vmx_msr_bitmap_longmode);
6533 free_page((unsigned long)vmx_io_bitmap_b);
6534 free_page((unsigned long)vmx_io_bitmap_a);
6535 free_page((unsigned long)vmx_vmwrite_bitmap);
6536 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006537 if (nested)
6538 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006539
Tiejun Chenf2c76482014-10-28 10:14:47 +08006540 free_kvm_area();
6541}
6542
Avi Kivity6aa8b732006-12-10 02:21:36 -08006543/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006544 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6545 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6546 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006547static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006548{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006549 if (ple_gap)
6550 grow_ple_window(vcpu);
6551
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006552 skip_emulated_instruction(vcpu);
6553 kvm_vcpu_on_spin(vcpu);
6554
6555 return 1;
6556}
6557
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006558static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006559{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006560 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006561 return 1;
6562}
6563
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006564static int handle_mwait(struct kvm_vcpu *vcpu)
6565{
6566 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6567 return handle_nop(vcpu);
6568}
6569
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006570static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6571{
6572 return 1;
6573}
6574
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006575static int handle_monitor(struct kvm_vcpu *vcpu)
6576{
6577 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6578 return handle_nop(vcpu);
6579}
6580
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006581/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006582 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6583 * We could reuse a single VMCS for all the L2 guests, but we also want the
6584 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6585 * allows keeping them loaded on the processor, and in the future will allow
6586 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6587 * every entry if they never change.
6588 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6589 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6590 *
6591 * The following functions allocate and free a vmcs02 in this pool.
6592 */
6593
6594/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6595static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6596{
6597 struct vmcs02_list *item;
6598 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6599 if (item->vmptr == vmx->nested.current_vmptr) {
6600 list_move(&item->list, &vmx->nested.vmcs02_pool);
6601 return &item->vmcs02;
6602 }
6603
6604 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6605 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006606 item = list_last_entry(&vmx->nested.vmcs02_pool,
6607 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006608 item->vmptr = vmx->nested.current_vmptr;
6609 list_move(&item->list, &vmx->nested.vmcs02_pool);
6610 return &item->vmcs02;
6611 }
6612
6613 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006614 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006615 if (!item)
6616 return NULL;
6617 item->vmcs02.vmcs = alloc_vmcs();
6618 if (!item->vmcs02.vmcs) {
6619 kfree(item);
6620 return NULL;
6621 }
6622 loaded_vmcs_init(&item->vmcs02);
6623 item->vmptr = vmx->nested.current_vmptr;
6624 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6625 vmx->nested.vmcs02_num++;
6626 return &item->vmcs02;
6627}
6628
6629/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6630static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6631{
6632 struct vmcs02_list *item;
6633 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6634 if (item->vmptr == vmptr) {
6635 free_loaded_vmcs(&item->vmcs02);
6636 list_del(&item->list);
6637 kfree(item);
6638 vmx->nested.vmcs02_num--;
6639 return;
6640 }
6641}
6642
6643/*
6644 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006645 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6646 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006647 */
6648static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6649{
6650 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006651
6652 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006653 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006654 /*
6655 * Something will leak if the above WARN triggers. Better than
6656 * a use-after-free.
6657 */
6658 if (vmx->loaded_vmcs == &item->vmcs02)
6659 continue;
6660
6661 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006662 list_del(&item->list);
6663 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006664 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006665 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006666}
6667
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006668/*
6669 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6670 * set the success or error code of an emulated VMX instruction, as specified
6671 * by Vol 2B, VMX Instruction Reference, "Conventions".
6672 */
6673static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6674{
6675 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6676 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6677 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6678}
6679
6680static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6681{
6682 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6683 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6684 X86_EFLAGS_SF | X86_EFLAGS_OF))
6685 | X86_EFLAGS_CF);
6686}
6687
Abel Gordon145c28d2013-04-18 14:36:55 +03006688static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006689 u32 vm_instruction_error)
6690{
6691 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6692 /*
6693 * failValid writes the error number to the current VMCS, which
6694 * can't be done there isn't a current VMCS.
6695 */
6696 nested_vmx_failInvalid(vcpu);
6697 return;
6698 }
6699 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6700 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6701 X86_EFLAGS_SF | X86_EFLAGS_OF))
6702 | X86_EFLAGS_ZF);
6703 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6704 /*
6705 * We don't need to force a shadow sync because
6706 * VM_INSTRUCTION_ERROR is not shadowed
6707 */
6708}
Abel Gordon145c28d2013-04-18 14:36:55 +03006709
Wincy Vanff651cb2014-12-11 08:52:58 +03006710static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6711{
6712 /* TODO: not to reset guest simply here. */
6713 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6714 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6715}
6716
Jan Kiszkaf4124502014-03-07 20:03:13 +01006717static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6718{
6719 struct vcpu_vmx *vmx =
6720 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6721
6722 vmx->nested.preemption_timer_expired = true;
6723 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6724 kvm_vcpu_kick(&vmx->vcpu);
6725
6726 return HRTIMER_NORESTART;
6727}
6728
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006729/*
Bandan Das19677e32014-05-06 02:19:15 -04006730 * Decode the memory-address operand of a vmx instruction, as recorded on an
6731 * exit caused by such an instruction (run by a guest hypervisor).
6732 * On success, returns 0. When the operand is invalid, returns 1 and throws
6733 * #UD or #GP.
6734 */
6735static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6736 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006737 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006738{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006739 gva_t off;
6740 bool exn;
6741 struct kvm_segment s;
6742
Bandan Das19677e32014-05-06 02:19:15 -04006743 /*
6744 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6745 * Execution", on an exit, vmx_instruction_info holds most of the
6746 * addressing components of the operand. Only the displacement part
6747 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6748 * For how an actual address is calculated from all these components,
6749 * refer to Vol. 1, "Operand Addressing".
6750 */
6751 int scaling = vmx_instruction_info & 3;
6752 int addr_size = (vmx_instruction_info >> 7) & 7;
6753 bool is_reg = vmx_instruction_info & (1u << 10);
6754 int seg_reg = (vmx_instruction_info >> 15) & 7;
6755 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6756 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6757 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6758 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6759
6760 if (is_reg) {
6761 kvm_queue_exception(vcpu, UD_VECTOR);
6762 return 1;
6763 }
6764
6765 /* Addr = segment_base + offset */
6766 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006767 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006768 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006769 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006770 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006771 off += kvm_register_read(vcpu, index_reg)<<scaling;
6772 vmx_get_segment(vcpu, &s, seg_reg);
6773 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006774
6775 if (addr_size == 1) /* 32 bit */
6776 *ret &= 0xffffffff;
6777
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006778 /* Checks for #GP/#SS exceptions. */
6779 exn = false;
6780 if (is_protmode(vcpu)) {
6781 /* Protected mode: apply checks for segment validity in the
6782 * following order:
6783 * - segment type check (#GP(0) may be thrown)
6784 * - usability check (#GP(0)/#SS(0))
6785 * - limit check (#GP(0)/#SS(0))
6786 */
6787 if (wr)
6788 /* #GP(0) if the destination operand is located in a
6789 * read-only data segment or any code segment.
6790 */
6791 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6792 else
6793 /* #GP(0) if the source operand is located in an
6794 * execute-only code segment
6795 */
6796 exn = ((s.type & 0xa) == 8);
6797 }
6798 if (exn) {
6799 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6800 return 1;
6801 }
6802 if (is_long_mode(vcpu)) {
6803 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6804 * non-canonical form. This is an only check for long mode.
6805 */
6806 exn = is_noncanonical_address(*ret);
6807 } else if (is_protmode(vcpu)) {
6808 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6809 */
6810 exn = (s.unusable != 0);
6811 /* Protected mode: #GP(0)/#SS(0) if the memory
6812 * operand is outside the segment limit.
6813 */
6814 exn = exn || (off + sizeof(u64) > s.limit);
6815 }
6816 if (exn) {
6817 kvm_queue_exception_e(vcpu,
6818 seg_reg == VCPU_SREG_SS ?
6819 SS_VECTOR : GP_VECTOR,
6820 0);
6821 return 1;
6822 }
6823
Bandan Das19677e32014-05-06 02:19:15 -04006824 return 0;
6825}
6826
6827/*
Bandan Das3573e222014-05-06 02:19:16 -04006828 * This function performs the various checks including
6829 * - if it's 4KB aligned
6830 * - No bits beyond the physical address width are set
6831 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006832 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006833 */
Bandan Das4291b582014-05-06 02:19:18 -04006834static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6835 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006836{
6837 gva_t gva;
6838 gpa_t vmptr;
6839 struct x86_exception e;
6840 struct page *page;
6841 struct vcpu_vmx *vmx = to_vmx(vcpu);
6842 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6843
6844 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006845 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006846 return 1;
6847
6848 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6849 sizeof(vmptr), &e)) {
6850 kvm_inject_page_fault(vcpu, &e);
6851 return 1;
6852 }
6853
6854 switch (exit_reason) {
6855 case EXIT_REASON_VMON:
6856 /*
6857 * SDM 3: 24.11.5
6858 * The first 4 bytes of VMXON region contain the supported
6859 * VMCS revision identifier
6860 *
6861 * Note - IA32_VMX_BASIC[48] will never be 1
6862 * for the nested case;
6863 * which replaces physical address width with 32
6864 *
6865 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006866 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006867 nested_vmx_failInvalid(vcpu);
6868 skip_emulated_instruction(vcpu);
6869 return 1;
6870 }
6871
6872 page = nested_get_page(vcpu, vmptr);
6873 if (page == NULL ||
6874 *(u32 *)kmap(page) != VMCS12_REVISION) {
6875 nested_vmx_failInvalid(vcpu);
6876 kunmap(page);
6877 skip_emulated_instruction(vcpu);
6878 return 1;
6879 }
6880 kunmap(page);
6881 vmx->nested.vmxon_ptr = vmptr;
6882 break;
Bandan Das4291b582014-05-06 02:19:18 -04006883 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006884 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006885 nested_vmx_failValid(vcpu,
6886 VMXERR_VMCLEAR_INVALID_ADDRESS);
6887 skip_emulated_instruction(vcpu);
6888 return 1;
6889 }
Bandan Das3573e222014-05-06 02:19:16 -04006890
Bandan Das4291b582014-05-06 02:19:18 -04006891 if (vmptr == vmx->nested.vmxon_ptr) {
6892 nested_vmx_failValid(vcpu,
6893 VMXERR_VMCLEAR_VMXON_POINTER);
6894 skip_emulated_instruction(vcpu);
6895 return 1;
6896 }
6897 break;
6898 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006899 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006900 nested_vmx_failValid(vcpu,
6901 VMXERR_VMPTRLD_INVALID_ADDRESS);
6902 skip_emulated_instruction(vcpu);
6903 return 1;
6904 }
6905
6906 if (vmptr == vmx->nested.vmxon_ptr) {
6907 nested_vmx_failValid(vcpu,
6908 VMXERR_VMCLEAR_VMXON_POINTER);
6909 skip_emulated_instruction(vcpu);
6910 return 1;
6911 }
6912 break;
Bandan Das3573e222014-05-06 02:19:16 -04006913 default:
6914 return 1; /* shouldn't happen */
6915 }
6916
Bandan Das4291b582014-05-06 02:19:18 -04006917 if (vmpointer)
6918 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006919 return 0;
6920}
6921
6922/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006923 * Emulate the VMXON instruction.
6924 * Currently, we just remember that VMX is active, and do not save or even
6925 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6926 * do not currently need to store anything in that guest-allocated memory
6927 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6928 * argument is different from the VMXON pointer (which the spec says they do).
6929 */
6930static int handle_vmon(struct kvm_vcpu *vcpu)
6931{
6932 struct kvm_segment cs;
6933 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006934 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006935 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6936 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006937
6938 /* The Intel VMX Instruction Reference lists a bunch of bits that
6939 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6940 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6941 * Otherwise, we should fail with #UD. We test these now:
6942 */
6943 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6944 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6945 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6946 kvm_queue_exception(vcpu, UD_VECTOR);
6947 return 1;
6948 }
6949
6950 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6951 if (is_long_mode(vcpu) && !cs.l) {
6952 kvm_queue_exception(vcpu, UD_VECTOR);
6953 return 1;
6954 }
6955
6956 if (vmx_get_cpl(vcpu)) {
6957 kvm_inject_gp(vcpu, 0);
6958 return 1;
6959 }
Bandan Das3573e222014-05-06 02:19:16 -04006960
Bandan Das4291b582014-05-06 02:19:18 -04006961 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006962 return 1;
6963
Abel Gordon145c28d2013-04-18 14:36:55 +03006964 if (vmx->nested.vmxon) {
6965 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6966 skip_emulated_instruction(vcpu);
6967 return 1;
6968 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006969
Haozhong Zhang3b840802016-06-22 14:59:54 +08006970 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006971 != VMXON_NEEDED_FEATURES) {
6972 kvm_inject_gp(vcpu, 0);
6973 return 1;
6974 }
6975
Abel Gordon8de48832013-04-18 14:37:25 +03006976 if (enable_shadow_vmcs) {
6977 shadow_vmcs = alloc_vmcs();
6978 if (!shadow_vmcs)
6979 return -ENOMEM;
6980 /* mark vmcs as shadow */
6981 shadow_vmcs->revision_id |= (1u << 31);
6982 /* init shadow vmcs */
6983 vmcs_clear(shadow_vmcs);
6984 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6985 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006986
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006987 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6988 vmx->nested.vmcs02_num = 0;
6989
Jan Kiszkaf4124502014-03-07 20:03:13 +01006990 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6991 HRTIMER_MODE_REL);
6992 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6993
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006994 vmx->nested.vmxon = true;
6995
6996 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006997 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006998 return 1;
6999}
7000
7001/*
7002 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7003 * for running VMX instructions (except VMXON, whose prerequisites are
7004 * slightly different). It also specifies what exception to inject otherwise.
7005 */
7006static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7007{
7008 struct kvm_segment cs;
7009 struct vcpu_vmx *vmx = to_vmx(vcpu);
7010
7011 if (!vmx->nested.vmxon) {
7012 kvm_queue_exception(vcpu, UD_VECTOR);
7013 return 0;
7014 }
7015
7016 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7017 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7018 (is_long_mode(vcpu) && !cs.l)) {
7019 kvm_queue_exception(vcpu, UD_VECTOR);
7020 return 0;
7021 }
7022
7023 if (vmx_get_cpl(vcpu)) {
7024 kvm_inject_gp(vcpu, 0);
7025 return 0;
7026 }
7027
7028 return 1;
7029}
7030
Abel Gordone7953d72013-04-18 14:37:55 +03007031static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7032{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007033 if (vmx->nested.current_vmptr == -1ull)
7034 return;
7035
7036 /* current_vmptr and current_vmcs12 are always set/reset together */
7037 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7038 return;
7039
Abel Gordon012f83c2013-04-18 14:39:25 +03007040 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007041 /* copy to memory all shadowed fields in case
7042 they were modified */
7043 copy_shadow_to_vmcs12(vmx);
7044 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007045 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7046 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007047 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007048 }
Wincy Van705699a2015-02-03 23:58:17 +08007049 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03007050 kunmap(vmx->nested.current_vmcs12_page);
7051 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007052 vmx->nested.current_vmptr = -1ull;
7053 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007054}
7055
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007056/*
7057 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7058 * just stops using VMX.
7059 */
7060static void free_nested(struct vcpu_vmx *vmx)
7061{
7062 if (!vmx->nested.vmxon)
7063 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007064
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007065 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007066 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007067 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03007068 if (enable_shadow_vmcs)
7069 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007070 /* Unpin physical memory we referred to in current vmcs02 */
7071 if (vmx->nested.apic_access_page) {
7072 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007073 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007074 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007075 if (vmx->nested.virtual_apic_page) {
7076 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007077 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007078 }
Wincy Van705699a2015-02-03 23:58:17 +08007079 if (vmx->nested.pi_desc_page) {
7080 kunmap(vmx->nested.pi_desc_page);
7081 nested_release_page(vmx->nested.pi_desc_page);
7082 vmx->nested.pi_desc_page = NULL;
7083 vmx->nested.pi_desc = NULL;
7084 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007085
7086 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007087}
7088
7089/* Emulate the VMXOFF instruction */
7090static int handle_vmoff(struct kvm_vcpu *vcpu)
7091{
7092 if (!nested_vmx_check_permission(vcpu))
7093 return 1;
7094 free_nested(to_vmx(vcpu));
7095 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007096 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007097 return 1;
7098}
7099
Nadav Har'El27d6c862011-05-25 23:06:59 +03007100/* Emulate the VMCLEAR instruction */
7101static int handle_vmclear(struct kvm_vcpu *vcpu)
7102{
7103 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007104 gpa_t vmptr;
7105 struct vmcs12 *vmcs12;
7106 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007107
7108 if (!nested_vmx_check_permission(vcpu))
7109 return 1;
7110
Bandan Das4291b582014-05-06 02:19:18 -04007111 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007112 return 1;
7113
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007114 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007115 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007116
7117 page = nested_get_page(vcpu, vmptr);
7118 if (page == NULL) {
7119 /*
7120 * For accurate processor emulation, VMCLEAR beyond available
7121 * physical memory should do nothing at all. However, it is
7122 * possible that a nested vmx bug, not a guest hypervisor bug,
7123 * resulted in this case, so let's shut down before doing any
7124 * more damage:
7125 */
7126 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7127 return 1;
7128 }
7129 vmcs12 = kmap(page);
7130 vmcs12->launch_state = 0;
7131 kunmap(page);
7132 nested_release_page(page);
7133
7134 nested_free_vmcs02(vmx, vmptr);
7135
7136 skip_emulated_instruction(vcpu);
7137 nested_vmx_succeed(vcpu);
7138 return 1;
7139}
7140
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007141static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7142
7143/* Emulate the VMLAUNCH instruction */
7144static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7145{
7146 return nested_vmx_run(vcpu, true);
7147}
7148
7149/* Emulate the VMRESUME instruction */
7150static int handle_vmresume(struct kvm_vcpu *vcpu)
7151{
7152
7153 return nested_vmx_run(vcpu, false);
7154}
7155
Nadav Har'El49f705c2011-05-25 23:08:30 +03007156enum vmcs_field_type {
7157 VMCS_FIELD_TYPE_U16 = 0,
7158 VMCS_FIELD_TYPE_U64 = 1,
7159 VMCS_FIELD_TYPE_U32 = 2,
7160 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7161};
7162
7163static inline int vmcs_field_type(unsigned long field)
7164{
7165 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7166 return VMCS_FIELD_TYPE_U32;
7167 return (field >> 13) & 0x3 ;
7168}
7169
7170static inline int vmcs_field_readonly(unsigned long field)
7171{
7172 return (((field >> 10) & 0x3) == 1);
7173}
7174
7175/*
7176 * Read a vmcs12 field. Since these can have varying lengths and we return
7177 * one type, we chose the biggest type (u64) and zero-extend the return value
7178 * to that size. Note that the caller, handle_vmread, might need to use only
7179 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7180 * 64-bit fields are to be returned).
7181 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007182static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7183 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007184{
7185 short offset = vmcs_field_to_offset(field);
7186 char *p;
7187
7188 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007189 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007190
7191 p = ((char *)(get_vmcs12(vcpu))) + offset;
7192
7193 switch (vmcs_field_type(field)) {
7194 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7195 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007196 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007197 case VMCS_FIELD_TYPE_U16:
7198 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007199 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007200 case VMCS_FIELD_TYPE_U32:
7201 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007202 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007203 case VMCS_FIELD_TYPE_U64:
7204 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007205 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007206 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007207 WARN_ON(1);
7208 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007209 }
7210}
7211
Abel Gordon20b97fe2013-04-18 14:36:25 +03007212
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007213static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7214 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007215 short offset = vmcs_field_to_offset(field);
7216 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7217 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007218 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007219
7220 switch (vmcs_field_type(field)) {
7221 case VMCS_FIELD_TYPE_U16:
7222 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007223 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007224 case VMCS_FIELD_TYPE_U32:
7225 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007226 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007227 case VMCS_FIELD_TYPE_U64:
7228 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007229 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007230 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7231 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007232 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007233 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007234 WARN_ON(1);
7235 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007236 }
7237
7238}
7239
Abel Gordon16f5b902013-04-18 14:38:25 +03007240static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7241{
7242 int i;
7243 unsigned long field;
7244 u64 field_value;
7245 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007246 const unsigned long *fields = shadow_read_write_fields;
7247 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007248
Jan Kiszka282da872014-10-08 18:05:39 +02007249 preempt_disable();
7250
Abel Gordon16f5b902013-04-18 14:38:25 +03007251 vmcs_load(shadow_vmcs);
7252
7253 for (i = 0; i < num_fields; i++) {
7254 field = fields[i];
7255 switch (vmcs_field_type(field)) {
7256 case VMCS_FIELD_TYPE_U16:
7257 field_value = vmcs_read16(field);
7258 break;
7259 case VMCS_FIELD_TYPE_U32:
7260 field_value = vmcs_read32(field);
7261 break;
7262 case VMCS_FIELD_TYPE_U64:
7263 field_value = vmcs_read64(field);
7264 break;
7265 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7266 field_value = vmcs_readl(field);
7267 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007268 default:
7269 WARN_ON(1);
7270 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007271 }
7272 vmcs12_write_any(&vmx->vcpu, field, field_value);
7273 }
7274
7275 vmcs_clear(shadow_vmcs);
7276 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007277
7278 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007279}
7280
Abel Gordonc3114422013-04-18 14:38:55 +03007281static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7282{
Mathias Krausec2bae892013-06-26 20:36:21 +02007283 const unsigned long *fields[] = {
7284 shadow_read_write_fields,
7285 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007286 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007287 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007288 max_shadow_read_write_fields,
7289 max_shadow_read_only_fields
7290 };
7291 int i, q;
7292 unsigned long field;
7293 u64 field_value = 0;
7294 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7295
7296 vmcs_load(shadow_vmcs);
7297
Mathias Krausec2bae892013-06-26 20:36:21 +02007298 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007299 for (i = 0; i < max_fields[q]; i++) {
7300 field = fields[q][i];
7301 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7302
7303 switch (vmcs_field_type(field)) {
7304 case VMCS_FIELD_TYPE_U16:
7305 vmcs_write16(field, (u16)field_value);
7306 break;
7307 case VMCS_FIELD_TYPE_U32:
7308 vmcs_write32(field, (u32)field_value);
7309 break;
7310 case VMCS_FIELD_TYPE_U64:
7311 vmcs_write64(field, (u64)field_value);
7312 break;
7313 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7314 vmcs_writel(field, (long)field_value);
7315 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007316 default:
7317 WARN_ON(1);
7318 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007319 }
7320 }
7321 }
7322
7323 vmcs_clear(shadow_vmcs);
7324 vmcs_load(vmx->loaded_vmcs->vmcs);
7325}
7326
Nadav Har'El49f705c2011-05-25 23:08:30 +03007327/*
7328 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7329 * used before) all generate the same failure when it is missing.
7330 */
7331static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7332{
7333 struct vcpu_vmx *vmx = to_vmx(vcpu);
7334 if (vmx->nested.current_vmptr == -1ull) {
7335 nested_vmx_failInvalid(vcpu);
7336 skip_emulated_instruction(vcpu);
7337 return 0;
7338 }
7339 return 1;
7340}
7341
7342static int handle_vmread(struct kvm_vcpu *vcpu)
7343{
7344 unsigned long field;
7345 u64 field_value;
7346 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7347 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7348 gva_t gva = 0;
7349
7350 if (!nested_vmx_check_permission(vcpu) ||
7351 !nested_vmx_check_vmcs12(vcpu))
7352 return 1;
7353
7354 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007355 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007356 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007357 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007358 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7359 skip_emulated_instruction(vcpu);
7360 return 1;
7361 }
7362 /*
7363 * Now copy part of this value to register or memory, as requested.
7364 * Note that the number of bits actually copied is 32 or 64 depending
7365 * on the guest's mode (32 or 64 bit), not on the given field's length.
7366 */
7367 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007368 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007369 field_value);
7370 } else {
7371 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007372 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007373 return 1;
7374 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7375 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7376 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7377 }
7378
7379 nested_vmx_succeed(vcpu);
7380 skip_emulated_instruction(vcpu);
7381 return 1;
7382}
7383
7384
7385static int handle_vmwrite(struct kvm_vcpu *vcpu)
7386{
7387 unsigned long field;
7388 gva_t gva;
7389 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7390 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007391 /* The value to write might be 32 or 64 bits, depending on L1's long
7392 * mode, and eventually we need to write that into a field of several
7393 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007394 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007395 * bits into the vmcs12 field.
7396 */
7397 u64 field_value = 0;
7398 struct x86_exception e;
7399
7400 if (!nested_vmx_check_permission(vcpu) ||
7401 !nested_vmx_check_vmcs12(vcpu))
7402 return 1;
7403
7404 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007405 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007406 (((vmx_instruction_info) >> 3) & 0xf));
7407 else {
7408 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007409 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007410 return 1;
7411 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007412 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007413 kvm_inject_page_fault(vcpu, &e);
7414 return 1;
7415 }
7416 }
7417
7418
Nadav Amit27e6fb52014-06-18 17:19:26 +03007419 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007420 if (vmcs_field_readonly(field)) {
7421 nested_vmx_failValid(vcpu,
7422 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7423 skip_emulated_instruction(vcpu);
7424 return 1;
7425 }
7426
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007427 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007428 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7429 skip_emulated_instruction(vcpu);
7430 return 1;
7431 }
7432
7433 nested_vmx_succeed(vcpu);
7434 skip_emulated_instruction(vcpu);
7435 return 1;
7436}
7437
Nadav Har'El63846662011-05-25 23:07:29 +03007438/* Emulate the VMPTRLD instruction */
7439static int handle_vmptrld(struct kvm_vcpu *vcpu)
7440{
7441 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007442 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007443
7444 if (!nested_vmx_check_permission(vcpu))
7445 return 1;
7446
Bandan Das4291b582014-05-06 02:19:18 -04007447 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007448 return 1;
7449
Nadav Har'El63846662011-05-25 23:07:29 +03007450 if (vmx->nested.current_vmptr != vmptr) {
7451 struct vmcs12 *new_vmcs12;
7452 struct page *page;
7453 page = nested_get_page(vcpu, vmptr);
7454 if (page == NULL) {
7455 nested_vmx_failInvalid(vcpu);
7456 skip_emulated_instruction(vcpu);
7457 return 1;
7458 }
7459 new_vmcs12 = kmap(page);
7460 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7461 kunmap(page);
7462 nested_release_page_clean(page);
7463 nested_vmx_failValid(vcpu,
7464 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7465 skip_emulated_instruction(vcpu);
7466 return 1;
7467 }
Nadav Har'El63846662011-05-25 23:07:29 +03007468
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007469 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007470 vmx->nested.current_vmptr = vmptr;
7471 vmx->nested.current_vmcs12 = new_vmcs12;
7472 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007473 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007474 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7475 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007476 vmcs_write64(VMCS_LINK_POINTER,
7477 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007478 vmx->nested.sync_shadow_vmcs = true;
7479 }
Nadav Har'El63846662011-05-25 23:07:29 +03007480 }
7481
7482 nested_vmx_succeed(vcpu);
7483 skip_emulated_instruction(vcpu);
7484 return 1;
7485}
7486
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007487/* Emulate the VMPTRST instruction */
7488static int handle_vmptrst(struct kvm_vcpu *vcpu)
7489{
7490 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7491 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7492 gva_t vmcs_gva;
7493 struct x86_exception e;
7494
7495 if (!nested_vmx_check_permission(vcpu))
7496 return 1;
7497
7498 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007499 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007500 return 1;
7501 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7502 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7503 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7504 sizeof(u64), &e)) {
7505 kvm_inject_page_fault(vcpu, &e);
7506 return 1;
7507 }
7508 nested_vmx_succeed(vcpu);
7509 skip_emulated_instruction(vcpu);
7510 return 1;
7511}
7512
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007513/* Emulate the INVEPT instruction */
7514static int handle_invept(struct kvm_vcpu *vcpu)
7515{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007516 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007517 u32 vmx_instruction_info, types;
7518 unsigned long type;
7519 gva_t gva;
7520 struct x86_exception e;
7521 struct {
7522 u64 eptp, gpa;
7523 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007524
Wincy Vanb9c237b2015-02-03 23:56:30 +08007525 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7526 SECONDARY_EXEC_ENABLE_EPT) ||
7527 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007528 kvm_queue_exception(vcpu, UD_VECTOR);
7529 return 1;
7530 }
7531
7532 if (!nested_vmx_check_permission(vcpu))
7533 return 1;
7534
7535 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7536 kvm_queue_exception(vcpu, UD_VECTOR);
7537 return 1;
7538 }
7539
7540 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007541 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007542
Wincy Vanb9c237b2015-02-03 23:56:30 +08007543 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007544
7545 if (!(types & (1UL << type))) {
7546 nested_vmx_failValid(vcpu,
7547 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007548 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007549 return 1;
7550 }
7551
7552 /* According to the Intel VMX instruction reference, the memory
7553 * operand is read even if it isn't needed (e.g., for type==global)
7554 */
7555 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007556 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007557 return 1;
7558 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7559 sizeof(operand), &e)) {
7560 kvm_inject_page_fault(vcpu, &e);
7561 return 1;
7562 }
7563
7564 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007565 case VMX_EPT_EXTENT_GLOBAL:
7566 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007567 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007568 nested_vmx_succeed(vcpu);
7569 break;
7570 default:
Bandan Das4b855072014-04-19 18:17:44 -04007571 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007572 BUG_ON(1);
7573 break;
7574 }
7575
7576 skip_emulated_instruction(vcpu);
7577 return 1;
7578}
7579
Petr Matouseka642fc32014-09-23 20:22:30 +02007580static int handle_invvpid(struct kvm_vcpu *vcpu)
7581{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007582 struct vcpu_vmx *vmx = to_vmx(vcpu);
7583 u32 vmx_instruction_info;
7584 unsigned long type, types;
7585 gva_t gva;
7586 struct x86_exception e;
7587 int vpid;
7588
7589 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7590 SECONDARY_EXEC_ENABLE_VPID) ||
7591 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7592 kvm_queue_exception(vcpu, UD_VECTOR);
7593 return 1;
7594 }
7595
7596 if (!nested_vmx_check_permission(vcpu))
7597 return 1;
7598
7599 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7600 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7601
7602 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7603
7604 if (!(types & (1UL << type))) {
7605 nested_vmx_failValid(vcpu,
7606 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007607 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007608 return 1;
7609 }
7610
7611 /* according to the intel vmx instruction reference, the memory
7612 * operand is read even if it isn't needed (e.g., for type==global)
7613 */
7614 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7615 vmx_instruction_info, false, &gva))
7616 return 1;
7617 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7618 sizeof(u32), &e)) {
7619 kvm_inject_page_fault(vcpu, &e);
7620 return 1;
7621 }
7622
7623 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007624 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7625 /*
7626 * Old versions of KVM use the single-context version so we
7627 * have to support it; just treat it the same as all-context.
7628 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007629 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007630 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007631 nested_vmx_succeed(vcpu);
7632 break;
7633 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007634 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007635 BUG_ON(1);
7636 break;
7637 }
7638
7639 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007640 return 1;
7641}
7642
Kai Huang843e4332015-01-28 10:54:28 +08007643static int handle_pml_full(struct kvm_vcpu *vcpu)
7644{
7645 unsigned long exit_qualification;
7646
7647 trace_kvm_pml_full(vcpu->vcpu_id);
7648
7649 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7650
7651 /*
7652 * PML buffer FULL happened while executing iret from NMI,
7653 * "blocked by NMI" bit has to be set before next VM entry.
7654 */
7655 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7656 cpu_has_virtual_nmis() &&
7657 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7658 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7659 GUEST_INTR_STATE_NMI);
7660
7661 /*
7662 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7663 * here.., and there's no userspace involvement needed for PML.
7664 */
7665 return 1;
7666}
7667
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007668static int handle_pcommit(struct kvm_vcpu *vcpu)
7669{
7670 /* we never catch pcommit instruct for L1 guest. */
7671 WARN_ON(1);
7672 return 1;
7673}
7674
Yunhong Jiang64672c92016-06-13 14:19:59 -07007675static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7676{
7677 kvm_lapic_expired_hv_timer(vcpu);
7678 return 1;
7679}
7680
Nadav Har'El0140cae2011-05-25 23:06:28 +03007681/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007682 * The exit handlers return 1 if the exit was handled fully and guest execution
7683 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7684 * to be done to userspace and return 0.
7685 */
Mathias Krause772e0312012-08-30 01:30:19 +02007686static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007687 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7688 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007689 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007690 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007691 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007692 [EXIT_REASON_CR_ACCESS] = handle_cr,
7693 [EXIT_REASON_DR_ACCESS] = handle_dr,
7694 [EXIT_REASON_CPUID] = handle_cpuid,
7695 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7696 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7697 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7698 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007699 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007700 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007701 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007702 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007703 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007704 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007705 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007706 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007707 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007708 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007709 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007710 [EXIT_REASON_VMOFF] = handle_vmoff,
7711 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007712 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7713 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007714 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007715 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007716 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007717 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007718 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007719 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007720 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7721 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007722 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007723 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007724 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007725 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007726 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007727 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007728 [EXIT_REASON_XSAVES] = handle_xsaves,
7729 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007730 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007731 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007732 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007733};
7734
7735static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007736 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007737
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007738static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7739 struct vmcs12 *vmcs12)
7740{
7741 unsigned long exit_qualification;
7742 gpa_t bitmap, last_bitmap;
7743 unsigned int port;
7744 int size;
7745 u8 b;
7746
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007747 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007748 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007749
7750 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7751
7752 port = exit_qualification >> 16;
7753 size = (exit_qualification & 7) + 1;
7754
7755 last_bitmap = (gpa_t)-1;
7756 b = -1;
7757
7758 while (size > 0) {
7759 if (port < 0x8000)
7760 bitmap = vmcs12->io_bitmap_a;
7761 else if (port < 0x10000)
7762 bitmap = vmcs12->io_bitmap_b;
7763 else
Joe Perches1d804d02015-03-30 16:46:09 -07007764 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007765 bitmap += (port & 0x7fff) / 8;
7766
7767 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007768 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007769 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007770 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007771 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007772
7773 port++;
7774 size--;
7775 last_bitmap = bitmap;
7776 }
7777
Joe Perches1d804d02015-03-30 16:46:09 -07007778 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007779}
7780
Nadav Har'El644d7112011-05-25 23:12:35 +03007781/*
7782 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7783 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7784 * disinterest in the current event (read or write a specific MSR) by using an
7785 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7786 */
7787static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7788 struct vmcs12 *vmcs12, u32 exit_reason)
7789{
7790 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7791 gpa_t bitmap;
7792
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007793 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007794 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007795
7796 /*
7797 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7798 * for the four combinations of read/write and low/high MSR numbers.
7799 * First we need to figure out which of the four to use:
7800 */
7801 bitmap = vmcs12->msr_bitmap;
7802 if (exit_reason == EXIT_REASON_MSR_WRITE)
7803 bitmap += 2048;
7804 if (msr_index >= 0xc0000000) {
7805 msr_index -= 0xc0000000;
7806 bitmap += 1024;
7807 }
7808
7809 /* Then read the msr_index'th bit from this bitmap: */
7810 if (msr_index < 1024*8) {
7811 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007812 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007813 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007814 return 1 & (b >> (msr_index & 7));
7815 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007816 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007817}
7818
7819/*
7820 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7821 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7822 * intercept (via guest_host_mask etc.) the current event.
7823 */
7824static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7825 struct vmcs12 *vmcs12)
7826{
7827 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7828 int cr = exit_qualification & 15;
7829 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007830 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007831
7832 switch ((exit_qualification >> 4) & 3) {
7833 case 0: /* mov to cr */
7834 switch (cr) {
7835 case 0:
7836 if (vmcs12->cr0_guest_host_mask &
7837 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007838 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007839 break;
7840 case 3:
7841 if ((vmcs12->cr3_target_count >= 1 &&
7842 vmcs12->cr3_target_value0 == val) ||
7843 (vmcs12->cr3_target_count >= 2 &&
7844 vmcs12->cr3_target_value1 == val) ||
7845 (vmcs12->cr3_target_count >= 3 &&
7846 vmcs12->cr3_target_value2 == val) ||
7847 (vmcs12->cr3_target_count >= 4 &&
7848 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007849 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007850 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007851 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007852 break;
7853 case 4:
7854 if (vmcs12->cr4_guest_host_mask &
7855 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007856 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007857 break;
7858 case 8:
7859 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007860 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007861 break;
7862 }
7863 break;
7864 case 2: /* clts */
7865 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7866 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007867 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007868 break;
7869 case 1: /* mov from cr */
7870 switch (cr) {
7871 case 3:
7872 if (vmcs12->cpu_based_vm_exec_control &
7873 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007874 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007875 break;
7876 case 8:
7877 if (vmcs12->cpu_based_vm_exec_control &
7878 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007879 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007880 break;
7881 }
7882 break;
7883 case 3: /* lmsw */
7884 /*
7885 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7886 * cr0. Other attempted changes are ignored, with no exit.
7887 */
7888 if (vmcs12->cr0_guest_host_mask & 0xe &
7889 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007890 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007891 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7892 !(vmcs12->cr0_read_shadow & 0x1) &&
7893 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007894 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007895 break;
7896 }
Joe Perches1d804d02015-03-30 16:46:09 -07007897 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007898}
7899
7900/*
7901 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7902 * should handle it ourselves in L0 (and then continue L2). Only call this
7903 * when in is_guest_mode (L2).
7904 */
7905static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7906{
Nadav Har'El644d7112011-05-25 23:12:35 +03007907 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7908 struct vcpu_vmx *vmx = to_vmx(vcpu);
7909 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007910 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007911
Jan Kiszka542060e2014-01-04 18:47:21 +01007912 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7913 vmcs_readl(EXIT_QUALIFICATION),
7914 vmx->idt_vectoring_info,
7915 intr_info,
7916 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7917 KVM_ISA_VMX);
7918
Nadav Har'El644d7112011-05-25 23:12:35 +03007919 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007920 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007921
7922 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007923 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7924 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007925 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007926 }
7927
7928 switch (exit_reason) {
7929 case EXIT_REASON_EXCEPTION_NMI:
7930 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007931 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007932 else if (is_page_fault(intr_info))
7933 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007934 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007935 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007936 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007937 else if (is_debug(intr_info) &&
7938 vcpu->guest_debug &
7939 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7940 return false;
7941 else if (is_breakpoint(intr_info) &&
7942 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7943 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007944 return vmcs12->exception_bitmap &
7945 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7946 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007947 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007948 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007949 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007950 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007951 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007952 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007953 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007954 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007955 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007956 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007957 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007958 return false;
7959 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007960 case EXIT_REASON_HLT:
7961 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7962 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007963 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007964 case EXIT_REASON_INVLPG:
7965 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7966 case EXIT_REASON_RDPMC:
7967 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007968 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007969 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7970 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7971 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7972 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7973 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7974 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007975 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007976 /*
7977 * VMX instructions trap unconditionally. This allows L1 to
7978 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7979 */
Joe Perches1d804d02015-03-30 16:46:09 -07007980 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007981 case EXIT_REASON_CR_ACCESS:
7982 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7983 case EXIT_REASON_DR_ACCESS:
7984 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7985 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007986 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007987 case EXIT_REASON_MSR_READ:
7988 case EXIT_REASON_MSR_WRITE:
7989 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7990 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007991 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007992 case EXIT_REASON_MWAIT_INSTRUCTION:
7993 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007994 case EXIT_REASON_MONITOR_TRAP_FLAG:
7995 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007996 case EXIT_REASON_MONITOR_INSTRUCTION:
7997 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7998 case EXIT_REASON_PAUSE_INSTRUCTION:
7999 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8000 nested_cpu_has2(vmcs12,
8001 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8002 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008003 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008004 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008005 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008006 case EXIT_REASON_APIC_ACCESS:
8007 return nested_cpu_has2(vmcs12,
8008 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008009 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008010 case EXIT_REASON_EOI_INDUCED:
8011 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008012 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008013 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008014 /*
8015 * L0 always deals with the EPT violation. If nested EPT is
8016 * used, and the nested mmu code discovers that the address is
8017 * missing in the guest EPT table (EPT12), the EPT violation
8018 * will be injected with nested_ept_inject_page_fault()
8019 */
Joe Perches1d804d02015-03-30 16:46:09 -07008020 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008021 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008022 /*
8023 * L2 never uses directly L1's EPT, but rather L0's own EPT
8024 * table (shadow on EPT) or a merged EPT table that L0 built
8025 * (EPT on EPT). So any problems with the structure of the
8026 * table is L0's fault.
8027 */
Joe Perches1d804d02015-03-30 16:46:09 -07008028 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008029 case EXIT_REASON_WBINVD:
8030 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8031 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008032 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008033 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8034 /*
8035 * This should never happen, since it is not possible to
8036 * set XSS to a non-zero value---neither in L1 nor in L2.
8037 * If if it were, XSS would have to be checked against
8038 * the XSS exit bitmap in vmcs12.
8039 */
8040 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008041 case EXIT_REASON_PCOMMIT:
8042 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03008043 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008044 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008045 }
8046}
8047
Avi Kivity586f9602010-11-18 13:09:54 +02008048static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8049{
8050 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8051 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8052}
8053
Kai Huanga3eaa862015-11-04 13:46:05 +08008054static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008055{
8056 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08008057
8058 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
8059 if (!pml_pg)
8060 return -ENOMEM;
8061
8062 vmx->pml_pg = pml_pg;
8063
8064 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
8065 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8066
Kai Huang843e4332015-01-28 10:54:28 +08008067 return 0;
8068}
8069
Kai Huanga3eaa862015-11-04 13:46:05 +08008070static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008071{
Kai Huanga3eaa862015-11-04 13:46:05 +08008072 if (vmx->pml_pg) {
8073 __free_page(vmx->pml_pg);
8074 vmx->pml_pg = NULL;
8075 }
Kai Huang843e4332015-01-28 10:54:28 +08008076}
8077
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008078static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008079{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008080 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008081 u64 *pml_buf;
8082 u16 pml_idx;
8083
8084 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8085
8086 /* Do nothing if PML buffer is empty */
8087 if (pml_idx == (PML_ENTITY_NUM - 1))
8088 return;
8089
8090 /* PML index always points to next available PML buffer entity */
8091 if (pml_idx >= PML_ENTITY_NUM)
8092 pml_idx = 0;
8093 else
8094 pml_idx++;
8095
8096 pml_buf = page_address(vmx->pml_pg);
8097 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8098 u64 gpa;
8099
8100 gpa = pml_buf[pml_idx];
8101 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008102 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008103 }
8104
8105 /* reset PML index */
8106 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8107}
8108
8109/*
8110 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8111 * Called before reporting dirty_bitmap to userspace.
8112 */
8113static void kvm_flush_pml_buffers(struct kvm *kvm)
8114{
8115 int i;
8116 struct kvm_vcpu *vcpu;
8117 /*
8118 * We only need to kick vcpu out of guest mode here, as PML buffer
8119 * is flushed at beginning of all VMEXITs, and it's obvious that only
8120 * vcpus running in guest are possible to have unflushed GPAs in PML
8121 * buffer.
8122 */
8123 kvm_for_each_vcpu(i, vcpu, kvm)
8124 kvm_vcpu_kick(vcpu);
8125}
8126
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008127static void vmx_dump_sel(char *name, uint32_t sel)
8128{
8129 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8130 name, vmcs_read32(sel),
8131 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8132 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8133 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8134}
8135
8136static void vmx_dump_dtsel(char *name, uint32_t limit)
8137{
8138 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8139 name, vmcs_read32(limit),
8140 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8141}
8142
8143static void dump_vmcs(void)
8144{
8145 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8146 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8147 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8148 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8149 u32 secondary_exec_control = 0;
8150 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008151 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008152 int i, n;
8153
8154 if (cpu_has_secondary_exec_ctrls())
8155 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8156
8157 pr_err("*** Guest State ***\n");
8158 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8159 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8160 vmcs_readl(CR0_GUEST_HOST_MASK));
8161 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8162 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8163 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8164 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8165 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8166 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008167 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8168 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8169 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8170 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008171 }
8172 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8173 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8174 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8175 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8176 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8177 vmcs_readl(GUEST_SYSENTER_ESP),
8178 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8179 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8180 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8181 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8182 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8183 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8184 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8185 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8186 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8187 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8188 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8189 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8190 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008191 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8192 efer, vmcs_read64(GUEST_IA32_PAT));
8193 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8194 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008195 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8196 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008197 pr_err("PerfGlobCtl = 0x%016llx\n",
8198 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008199 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008200 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008201 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8202 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8203 vmcs_read32(GUEST_ACTIVITY_STATE));
8204 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8205 pr_err("InterruptStatus = %04x\n",
8206 vmcs_read16(GUEST_INTR_STATUS));
8207
8208 pr_err("*** Host State ***\n");
8209 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8210 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8211 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8212 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8213 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8214 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8215 vmcs_read16(HOST_TR_SELECTOR));
8216 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8217 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8218 vmcs_readl(HOST_TR_BASE));
8219 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8220 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8221 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8222 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8223 vmcs_readl(HOST_CR4));
8224 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8225 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8226 vmcs_read32(HOST_IA32_SYSENTER_CS),
8227 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8228 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008229 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8230 vmcs_read64(HOST_IA32_EFER),
8231 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008232 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008233 pr_err("PerfGlobCtl = 0x%016llx\n",
8234 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008235
8236 pr_err("*** Control State ***\n");
8237 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8238 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8239 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8240 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8241 vmcs_read32(EXCEPTION_BITMAP),
8242 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8243 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8244 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8245 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8246 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8247 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8248 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8249 vmcs_read32(VM_EXIT_INTR_INFO),
8250 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8251 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8252 pr_err(" reason=%08x qualification=%016lx\n",
8253 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8254 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8255 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8256 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008257 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008258 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008259 pr_err("TSC Multiplier = 0x%016llx\n",
8260 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008261 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8262 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8263 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8264 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8265 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008266 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008267 n = vmcs_read32(CR3_TARGET_COUNT);
8268 for (i = 0; i + 1 < n; i += 4)
8269 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8270 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8271 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8272 if (i < n)
8273 pr_err("CR3 target%u=%016lx\n",
8274 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8275 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8276 pr_err("PLE Gap=%08x Window=%08x\n",
8277 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8278 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8279 pr_err("Virtual processor ID = 0x%04x\n",
8280 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8281}
8282
Avi Kivity6aa8b732006-12-10 02:21:36 -08008283/*
8284 * The guest has exited. See if we can fix it or if we need userspace
8285 * assistance.
8286 */
Avi Kivity851ba692009-08-24 11:10:17 +03008287static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008288{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008289 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008290 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008291 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008292
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008293 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8294
Kai Huang843e4332015-01-28 10:54:28 +08008295 /*
8296 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8297 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8298 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8299 * mode as if vcpus is in root mode, the PML buffer must has been
8300 * flushed already.
8301 */
8302 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008303 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008304
Mohammed Gamal80ced182009-09-01 12:48:18 +02008305 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008306 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008307 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008308
Nadav Har'El644d7112011-05-25 23:12:35 +03008309 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008310 nested_vmx_vmexit(vcpu, exit_reason,
8311 vmcs_read32(VM_EXIT_INTR_INFO),
8312 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008313 return 1;
8314 }
8315
Mohammed Gamal51207022010-05-31 22:40:54 +03008316 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008317 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008318 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8319 vcpu->run->fail_entry.hardware_entry_failure_reason
8320 = exit_reason;
8321 return 0;
8322 }
8323
Avi Kivity29bd8a72007-09-10 17:27:03 +03008324 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008325 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8326 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008327 = vmcs_read32(VM_INSTRUCTION_ERROR);
8328 return 0;
8329 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008330
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008331 /*
8332 * Note:
8333 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8334 * delivery event since it indicates guest is accessing MMIO.
8335 * The vm-exit can be triggered again after return to guest that
8336 * will cause infinite loop.
8337 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008338 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008339 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008340 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008341 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8342 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8343 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8344 vcpu->run->internal.ndata = 2;
8345 vcpu->run->internal.data[0] = vectoring_info;
8346 vcpu->run->internal.data[1] = exit_reason;
8347 return 0;
8348 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008349
Nadav Har'El644d7112011-05-25 23:12:35 +03008350 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8351 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008352 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008353 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008354 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008355 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008356 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008357 /*
8358 * This CPU don't support us in finding the end of an
8359 * NMI-blocked window if the guest runs with IRQs
8360 * disabled. So we pull the trigger after 1 s of
8361 * futile waiting, but inform the user about this.
8362 */
8363 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8364 "state on VCPU %d after 1 s timeout\n",
8365 __func__, vcpu->vcpu_id);
8366 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008367 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008368 }
8369
Avi Kivity6aa8b732006-12-10 02:21:36 -08008370 if (exit_reason < kvm_vmx_max_exit_handlers
8371 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008372 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008373 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008374 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8375 kvm_queue_exception(vcpu, UD_VECTOR);
8376 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008377 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008378}
8379
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008380static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008381{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008382 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8383
8384 if (is_guest_mode(vcpu) &&
8385 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8386 return;
8387
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008388 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008389 vmcs_write32(TPR_THRESHOLD, 0);
8390 return;
8391 }
8392
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008393 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008394}
8395
Yang Zhang8d146952013-01-25 10:18:50 +08008396static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8397{
8398 u32 sec_exec_control;
8399
8400 /*
8401 * There is not point to enable virtualize x2apic without enable
8402 * apicv
8403 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008404 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008405 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008406 return;
8407
Paolo Bonzini35754c92015-07-29 12:05:37 +02008408 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008409 return;
8410
8411 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8412
8413 if (set) {
8414 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8415 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8416 } else {
8417 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8418 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8419 }
8420 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8421
8422 vmx_set_msr_bitmap(vcpu);
8423}
8424
Tang Chen38b99172014-09-24 15:57:54 +08008425static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8426{
8427 struct vcpu_vmx *vmx = to_vmx(vcpu);
8428
8429 /*
8430 * Currently we do not handle the nested case where L2 has an
8431 * APIC access page of its own; that page is still pinned.
8432 * Hence, we skip the case where the VCPU is in guest mode _and_
8433 * L1 prepared an APIC access page for L2.
8434 *
8435 * For the case where L1 and L2 share the same APIC access page
8436 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8437 * in the vmcs12), this function will only update either the vmcs01
8438 * or the vmcs02. If the former, the vmcs02 will be updated by
8439 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8440 * the next L2->L1 exit.
8441 */
8442 if (!is_guest_mode(vcpu) ||
8443 !nested_cpu_has2(vmx->nested.current_vmcs12,
8444 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8445 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8446}
8447
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008448static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008449{
8450 u16 status;
8451 u8 old;
8452
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008453 if (max_isr == -1)
8454 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008455
8456 status = vmcs_read16(GUEST_INTR_STATUS);
8457 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008458 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008459 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008460 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008461 vmcs_write16(GUEST_INTR_STATUS, status);
8462 }
8463}
8464
8465static void vmx_set_rvi(int vector)
8466{
8467 u16 status;
8468 u8 old;
8469
Wei Wang4114c272014-11-05 10:53:43 +08008470 if (vector == -1)
8471 vector = 0;
8472
Yang Zhangc7c9c562013-01-25 10:18:51 +08008473 status = vmcs_read16(GUEST_INTR_STATUS);
8474 old = (u8)status & 0xff;
8475 if ((u8)vector != old) {
8476 status &= ~0xff;
8477 status |= (u8)vector;
8478 vmcs_write16(GUEST_INTR_STATUS, status);
8479 }
8480}
8481
8482static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8483{
Wanpeng Li963fee12014-07-17 19:03:00 +08008484 if (!is_guest_mode(vcpu)) {
8485 vmx_set_rvi(max_irr);
8486 return;
8487 }
8488
Wei Wang4114c272014-11-05 10:53:43 +08008489 if (max_irr == -1)
8490 return;
8491
Wanpeng Li963fee12014-07-17 19:03:00 +08008492 /*
Wei Wang4114c272014-11-05 10:53:43 +08008493 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8494 * handles it.
8495 */
8496 if (nested_exit_on_intr(vcpu))
8497 return;
8498
8499 /*
8500 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008501 * is run without virtual interrupt delivery.
8502 */
8503 if (!kvm_event_needs_reinjection(vcpu) &&
8504 vmx_interrupt_allowed(vcpu)) {
8505 kvm_queue_interrupt(vcpu, max_irr, false);
8506 vmx_inject_irq(vcpu);
8507 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008508}
8509
Andrey Smetanin63086302015-11-10 15:36:32 +03008510static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008511{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008512 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008513 return;
8514
Yang Zhangc7c9c562013-01-25 10:18:51 +08008515 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8516 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8517 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8518 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8519}
8520
Avi Kivity51aa01d2010-07-20 14:31:20 +03008521static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008522{
Avi Kivity00eba012011-03-07 17:24:54 +02008523 u32 exit_intr_info;
8524
8525 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8526 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8527 return;
8528
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008529 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008530 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008531
8532 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008533 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008534 kvm_machine_check();
8535
Gleb Natapov20f65982009-05-11 13:35:55 +03008536 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008537 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008538 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8539 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008540 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008541 kvm_after_handle_nmi(&vmx->vcpu);
8542 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008543}
Gleb Natapov20f65982009-05-11 13:35:55 +03008544
Yang Zhanga547c6d2013-04-11 19:25:10 +08008545static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8546{
8547 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008548 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008549
8550 /*
8551 * If external interrupt exists, IF bit is set in rflags/eflags on the
8552 * interrupt stack frame, and interrupt will be enabled on a return
8553 * from interrupt handler.
8554 */
8555 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8556 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8557 unsigned int vector;
8558 unsigned long entry;
8559 gate_desc *desc;
8560 struct vcpu_vmx *vmx = to_vmx(vcpu);
8561#ifdef CONFIG_X86_64
8562 unsigned long tmp;
8563#endif
8564
8565 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8566 desc = (gate_desc *)vmx->host_idt_base + vector;
8567 entry = gate_offset(*desc);
8568 asm volatile(
8569#ifdef CONFIG_X86_64
8570 "mov %%" _ASM_SP ", %[sp]\n\t"
8571 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8572 "push $%c[ss]\n\t"
8573 "push %[sp]\n\t"
8574#endif
8575 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008576 __ASM_SIZE(push) " $%c[cs]\n\t"
8577 "call *%[entry]\n\t"
8578 :
8579#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008580 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008581#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008582 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008583 :
8584 [entry]"r"(entry),
8585 [ss]"i"(__KERNEL_DS),
8586 [cs]"i"(__KERNEL_CS)
8587 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008588 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008589}
8590
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008591static bool vmx_has_high_real_mode_segbase(void)
8592{
8593 return enable_unrestricted_guest || emulate_invalid_guest_state;
8594}
8595
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008596static bool vmx_mpx_supported(void)
8597{
8598 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8599 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8600}
8601
Wanpeng Li55412b22014-12-02 19:21:30 +08008602static bool vmx_xsaves_supported(void)
8603{
8604 return vmcs_config.cpu_based_2nd_exec_ctrl &
8605 SECONDARY_EXEC_XSAVES;
8606}
8607
Avi Kivity51aa01d2010-07-20 14:31:20 +03008608static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8609{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008610 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008611 bool unblock_nmi;
8612 u8 vector;
8613 bool idtv_info_valid;
8614
8615 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008616
Avi Kivitycf393f72008-07-01 16:20:21 +03008617 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008618 if (vmx->nmi_known_unmasked)
8619 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008620 /*
8621 * Can't use vmx->exit_intr_info since we're not sure what
8622 * the exit reason is.
8623 */
8624 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008625 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8626 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8627 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008628 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008629 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8630 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008631 * SDM 3: 23.2.2 (September 2008)
8632 * Bit 12 is undefined in any of the following cases:
8633 * If the VM exit sets the valid bit in the IDT-vectoring
8634 * information field.
8635 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008636 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008637 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8638 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008639 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8640 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008641 else
8642 vmx->nmi_known_unmasked =
8643 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8644 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008645 } else if (unlikely(vmx->soft_vnmi_blocked))
8646 vmx->vnmi_blocked_time +=
8647 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008648}
8649
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008650static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008651 u32 idt_vectoring_info,
8652 int instr_len_field,
8653 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008654{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008655 u8 vector;
8656 int type;
8657 bool idtv_info_valid;
8658
8659 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008660
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008661 vcpu->arch.nmi_injected = false;
8662 kvm_clear_exception_queue(vcpu);
8663 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008664
8665 if (!idtv_info_valid)
8666 return;
8667
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008668 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008669
Avi Kivity668f6122008-07-02 09:28:55 +03008670 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8671 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008672
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008673 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008674 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008675 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008676 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008677 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008678 * Clear bit "block by NMI" before VM entry if a NMI
8679 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008680 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008681 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008682 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008683 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008684 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008685 /* fall through */
8686 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008687 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008688 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008689 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008690 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008691 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008692 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008693 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008694 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008695 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008696 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008697 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008698 break;
8699 default:
8700 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008701 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008702}
8703
Avi Kivity83422e12010-07-20 14:43:23 +03008704static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8705{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008706 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008707 VM_EXIT_INSTRUCTION_LEN,
8708 IDT_VECTORING_ERROR_CODE);
8709}
8710
Avi Kivityb463a6f2010-07-20 15:06:17 +03008711static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8712{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008713 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008714 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8715 VM_ENTRY_INSTRUCTION_LEN,
8716 VM_ENTRY_EXCEPTION_ERROR_CODE);
8717
8718 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8719}
8720
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008721static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8722{
8723 int i, nr_msrs;
8724 struct perf_guest_switch_msr *msrs;
8725
8726 msrs = perf_guest_get_msrs(&nr_msrs);
8727
8728 if (!msrs)
8729 return;
8730
8731 for (i = 0; i < nr_msrs; i++)
8732 if (msrs[i].host == msrs[i].guest)
8733 clear_atomic_switch_msr(vmx, msrs[i].msr);
8734 else
8735 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8736 msrs[i].host);
8737}
8738
Yunhong Jiang64672c92016-06-13 14:19:59 -07008739void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8740{
8741 struct vcpu_vmx *vmx = to_vmx(vcpu);
8742 u64 tscl;
8743 u32 delta_tsc;
8744
8745 if (vmx->hv_deadline_tsc == -1)
8746 return;
8747
8748 tscl = rdtsc();
8749 if (vmx->hv_deadline_tsc > tscl)
8750 /* sure to be 32 bit only because checked on set_hv_timer */
8751 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8752 cpu_preemption_timer_multi);
8753 else
8754 delta_tsc = 0;
8755
8756 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8757}
8758
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008759static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008760{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008761 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008762 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008763
8764 /* Record the guest's net vcpu time for enforced NMI injections. */
8765 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8766 vmx->entry_time = ktime_get();
8767
8768 /* Don't enter VMX if guest state is invalid, let the exit handler
8769 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008770 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008771 return;
8772
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008773 if (vmx->ple_window_dirty) {
8774 vmx->ple_window_dirty = false;
8775 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8776 }
8777
Abel Gordon012f83c2013-04-18 14:39:25 +03008778 if (vmx->nested.sync_shadow_vmcs) {
8779 copy_vmcs12_to_shadow(vmx);
8780 vmx->nested.sync_shadow_vmcs = false;
8781 }
8782
Avi Kivity104f2262010-11-18 13:12:52 +02008783 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8784 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8785 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8786 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8787
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008788 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008789 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8790 vmcs_writel(HOST_CR4, cr4);
8791 vmx->host_state.vmcs_host_cr4 = cr4;
8792 }
8793
Avi Kivity104f2262010-11-18 13:12:52 +02008794 /* When single-stepping over STI and MOV SS, we must clear the
8795 * corresponding interruptibility bits in the guest state. Otherwise
8796 * vmentry fails as it then expects bit 14 (BS) in pending debug
8797 * exceptions being set, but that's not correct for the guest debugging
8798 * case. */
8799 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8800 vmx_set_interrupt_shadow(vcpu, 0);
8801
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008802 if (vmx->guest_pkru_valid)
8803 __write_pkru(vmx->guest_pkru);
8804
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008805 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008806 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008807
Yunhong Jiang64672c92016-06-13 14:19:59 -07008808 vmx_arm_hv_timer(vcpu);
8809
Nadav Har'Eld462b812011-05-24 15:26:10 +03008810 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008811 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008812 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03008813 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8814 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8815 "push %%" _ASM_CX " \n\t"
8816 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008817 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03008818 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008819 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008820 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008821 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03008822 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8823 "mov %%cr2, %%" _ASM_DX " \n\t"
8824 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008825 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03008826 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008827 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008828 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008829 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008830 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03008831 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8832 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8833 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8834 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8835 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8836 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008837#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008838 "mov %c[r8](%0), %%r8 \n\t"
8839 "mov %c[r9](%0), %%r9 \n\t"
8840 "mov %c[r10](%0), %%r10 \n\t"
8841 "mov %c[r11](%0), %%r11 \n\t"
8842 "mov %c[r12](%0), %%r12 \n\t"
8843 "mov %c[r13](%0), %%r13 \n\t"
8844 "mov %c[r14](%0), %%r14 \n\t"
8845 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008846#endif
Avi Kivityb188c812012-09-16 15:10:58 +03008847 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008848
Avi Kivity6aa8b732006-12-10 02:21:36 -08008849 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008850 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008851 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008852 "jmp 2f \n\t"
8853 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8854 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008855 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03008856 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008857 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03008858 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8859 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8860 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8861 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8862 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8863 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8864 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008865#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008866 "mov %%r8, %c[r8](%0) \n\t"
8867 "mov %%r9, %c[r9](%0) \n\t"
8868 "mov %%r10, %c[r10](%0) \n\t"
8869 "mov %%r11, %c[r11](%0) \n\t"
8870 "mov %%r12, %c[r12](%0) \n\t"
8871 "mov %%r13, %c[r13](%0) \n\t"
8872 "mov %%r14, %c[r14](%0) \n\t"
8873 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008874#endif
Avi Kivityb188c812012-09-16 15:10:58 +03008875 "mov %%cr2, %%" _ASM_AX " \n\t"
8876 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008877
Avi Kivityb188c812012-09-16 15:10:58 +03008878 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008879 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008880 ".pushsection .rodata \n\t"
8881 ".global vmx_return \n\t"
8882 "vmx_return: " _ASM_PTR " 2b \n\t"
8883 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008884 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008885 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008886 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008887 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008888 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8889 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8890 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8891 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8892 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8893 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8894 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008895#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008896 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8897 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8898 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8899 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8900 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8901 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8902 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8903 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008904#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008905 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8906 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008907 : "cc", "memory"
8908#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03008909 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008910 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03008911#else
8912 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008913#endif
8914 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008915
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008916 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8917 if (debugctlmsr)
8918 update_debugctlmsr(debugctlmsr);
8919
Avi Kivityaa67f602012-08-01 16:48:03 +03008920#ifndef CONFIG_X86_64
8921 /*
8922 * The sysexit path does not restore ds/es, so we must set them to
8923 * a reasonable value ourselves.
8924 *
8925 * We can't defer this to vmx_load_host_state() since that function
8926 * may be executed in interrupt context, which saves and restore segments
8927 * around it, nullifying its effect.
8928 */
8929 loadsegment(ds, __USER_DS);
8930 loadsegment(es, __USER_DS);
8931#endif
8932
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008933 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008934 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008935 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008936 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008937 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008938 vcpu->arch.regs_dirty = 0;
8939
Avi Kivity1155f762007-11-22 11:30:47 +02008940 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8941
Nadav Har'Eld462b812011-05-24 15:26:10 +03008942 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008943
Avi Kivity51aa01d2010-07-20 14:31:20 +03008944 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008945
Gleb Natapove0b890d2013-09-25 12:51:33 +03008946 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008947 * eager fpu is enabled if PKEY is supported and CR4 is switched
8948 * back on host, so it is safe to read guest PKRU from current
8949 * XSAVE.
8950 */
8951 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8952 vmx->guest_pkru = __read_pkru();
8953 if (vmx->guest_pkru != vmx->host_pkru) {
8954 vmx->guest_pkru_valid = true;
8955 __write_pkru(vmx->host_pkru);
8956 } else
8957 vmx->guest_pkru_valid = false;
8958 }
8959
8960 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008961 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8962 * we did not inject a still-pending event to L1 now because of
8963 * nested_run_pending, we need to re-enable this bit.
8964 */
8965 if (vmx->nested.nested_run_pending)
8966 kvm_make_request(KVM_REQ_EVENT, vcpu);
8967
8968 vmx->nested.nested_run_pending = 0;
8969
Avi Kivity51aa01d2010-07-20 14:31:20 +03008970 vmx_complete_atomic_exit(vmx);
8971 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008972 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008973}
8974
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008975static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8976{
8977 struct vcpu_vmx *vmx = to_vmx(vcpu);
8978 int cpu;
8979
8980 if (vmx->loaded_vmcs == &vmx->vmcs01)
8981 return;
8982
8983 cpu = get_cpu();
8984 vmx->loaded_vmcs = &vmx->vmcs01;
8985 vmx_vcpu_put(vcpu);
8986 vmx_vcpu_load(vcpu, cpu);
8987 vcpu->cpu = cpu;
8988 put_cpu();
8989}
8990
Avi Kivity6aa8b732006-12-10 02:21:36 -08008991static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8992{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008993 struct vcpu_vmx *vmx = to_vmx(vcpu);
8994
Kai Huang843e4332015-01-28 10:54:28 +08008995 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008996 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008997 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008998 leave_guest_mode(vcpu);
8999 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02009000 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009001 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009002 kfree(vmx->guest_msrs);
9003 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009004 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009005}
9006
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009007static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009008{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009009 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009010 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009011 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009012
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009013 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009014 return ERR_PTR(-ENOMEM);
9015
Wanpeng Li991e7a02015-09-16 17:30:05 +08009016 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009017
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009018 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9019 if (err)
9020 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009021
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009022 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009023 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9024 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009025
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009026 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009027 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009028 goto uninit_vcpu;
9029 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009030
Nadav Har'Eld462b812011-05-24 15:26:10 +03009031 vmx->loaded_vmcs = &vmx->vmcs01;
9032 vmx->loaded_vmcs->vmcs = alloc_vmcs();
9033 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009034 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009035 if (!vmm_exclusive)
9036 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9037 loaded_vmcs_init(vmx->loaded_vmcs);
9038 if (!vmm_exclusive)
9039 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009040
Avi Kivity15ad7142007-07-11 18:17:21 +03009041 cpu = get_cpu();
9042 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009043 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009044 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009045 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009046 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009047 if (err)
9048 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009049 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009050 err = alloc_apic_access_page(kvm);
9051 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009052 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009053 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009054
Sheng Yangb927a3c2009-07-21 10:42:48 +08009055 if (enable_ept) {
9056 if (!kvm->arch.ept_identity_map_addr)
9057 kvm->arch.ept_identity_map_addr =
9058 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009059 err = init_rmode_identity_map(kvm);
9060 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009061 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009062 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009063
Wanpeng Li5c614b32015-10-13 09:18:36 -07009064 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009065 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009066 vmx->nested.vpid02 = allocate_vpid();
9067 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009068
Wincy Van705699a2015-02-03 23:58:17 +08009069 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009070 vmx->nested.current_vmptr = -1ull;
9071 vmx->nested.current_vmcs12 = NULL;
9072
Kai Huang843e4332015-01-28 10:54:28 +08009073 /*
9074 * If PML is turned on, failure on enabling PML just results in failure
9075 * of creating the vcpu, therefore we can simplify PML logic (by
9076 * avoiding dealing with cases, such as enabling PML partially on vcpus
9077 * for the guest, etc.
9078 */
9079 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08009080 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08009081 if (err)
9082 goto free_vmcs;
9083 }
9084
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009085 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9086
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009087 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009088
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009089free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009090 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009091 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009092free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009093 kfree(vmx->guest_msrs);
9094uninit_vcpu:
9095 kvm_vcpu_uninit(&vmx->vcpu);
9096free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009097 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009098 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009099 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009100}
9101
Yang, Sheng002c7f72007-07-31 14:23:01 +03009102static void __init vmx_check_processor_compat(void *rtn)
9103{
9104 struct vmcs_config vmcs_conf;
9105
9106 *(int *)rtn = 0;
9107 if (setup_vmcs_config(&vmcs_conf) < 0)
9108 *(int *)rtn = -EIO;
9109 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9110 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9111 smp_processor_id());
9112 *(int *)rtn = -EIO;
9113 }
9114}
9115
Sheng Yang67253af2008-04-25 10:20:22 +08009116static int get_ept_level(void)
9117{
9118 return VMX_EPT_DEFAULT_GAW + 1;
9119}
9120
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009121static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009122{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009123 u8 cache;
9124 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009125
Sheng Yang522c68c2009-04-27 20:35:43 +08009126 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009127 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009128 * 2. EPT with VT-d:
9129 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009130 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009131 * b. VT-d with snooping control feature: snooping control feature of
9132 * VT-d engine can guarantee the cache correctness. Just set it
9133 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009134 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009135 * consistent with host MTRR
9136 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009137 if (is_mmio) {
9138 cache = MTRR_TYPE_UNCACHABLE;
9139 goto exit;
9140 }
9141
9142 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009143 ipat = VMX_EPT_IPAT_BIT;
9144 cache = MTRR_TYPE_WRBACK;
9145 goto exit;
9146 }
9147
9148 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9149 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009150 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009151 cache = MTRR_TYPE_WRBACK;
9152 else
9153 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009154 goto exit;
9155 }
9156
Xiao Guangrongff536042015-06-15 16:55:22 +08009157 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009158
9159exit:
9160 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009161}
9162
Sheng Yang17cc3932010-01-05 19:02:27 +08009163static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009164{
Sheng Yang878403b2010-01-05 19:02:29 +08009165 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9166 return PT_DIRECTORY_LEVEL;
9167 else
9168 /* For shadow and EPT supported 1GB page */
9169 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009170}
9171
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009172static void vmcs_set_secondary_exec_control(u32 new_ctl)
9173{
9174 /*
9175 * These bits in the secondary execution controls field
9176 * are dynamic, the others are mostly based on the hypervisor
9177 * architecture and the guest's CPUID. Do not touch the
9178 * dynamic bits.
9179 */
9180 u32 mask =
9181 SECONDARY_EXEC_SHADOW_VMCS |
9182 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9183 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9184
9185 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9186
9187 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9188 (new_ctl & ~mask) | (cur_ctl & mask));
9189}
9190
Sheng Yang0e851882009-12-18 16:48:46 +08009191static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9192{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009193 struct kvm_cpuid_entry2 *best;
9194 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009195 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009196
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009197 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009198 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9199 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009200 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009201
Paolo Bonzini8b972652015-09-15 17:34:42 +02009202 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009203 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009204 vmx->nested.nested_vmx_secondary_ctls_high |=
9205 SECONDARY_EXEC_RDTSCP;
9206 else
9207 vmx->nested.nested_vmx_secondary_ctls_high &=
9208 ~SECONDARY_EXEC_RDTSCP;
9209 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009210 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009211
Mao, Junjiead756a12012-07-02 01:18:48 +00009212 /* Exposing INVPCID only when PCID is exposed */
9213 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9214 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009215 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9216 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009217 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009218
Mao, Junjiead756a12012-07-02 01:18:48 +00009219 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009220 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009221 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009222
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009223 if (cpu_has_secondary_exec_ctrls())
9224 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009225
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009226 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
9227 if (guest_cpuid_has_pcommit(vcpu))
9228 vmx->nested.nested_vmx_secondary_ctls_high |=
9229 SECONDARY_EXEC_PCOMMIT;
9230 else
9231 vmx->nested.nested_vmx_secondary_ctls_high &=
9232 ~SECONDARY_EXEC_PCOMMIT;
9233 }
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009234
9235 if (nested_vmx_allowed(vcpu))
9236 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9237 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9238 else
9239 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9240 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009241}
9242
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009243static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9244{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009245 if (func == 1 && nested)
9246 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009247}
9248
Yang Zhang25d92082013-08-06 12:00:32 +03009249static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9250 struct x86_exception *fault)
9251{
Jan Kiszka533558b2014-01-04 18:47:20 +01009252 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9253 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009254
9255 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009256 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009257 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009258 exit_reason = EXIT_REASON_EPT_VIOLATION;
9259 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009260 vmcs12->guest_physical_address = fault->address;
9261}
9262
Nadav Har'El155a97a2013-08-05 11:07:16 +03009263/* Callbacks for nested_ept_init_mmu_context: */
9264
9265static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9266{
9267 /* return the page table to be shadowed - in our case, EPT12 */
9268 return get_vmcs12(vcpu)->ept_pointer;
9269}
9270
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009271static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009272{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009273 WARN_ON(mmu_is_nested(vcpu));
9274 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009275 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9276 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009277 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9278 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9279 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9280
9281 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009282}
9283
9284static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9285{
9286 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9287}
9288
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009289static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9290 u16 error_code)
9291{
9292 bool inequality, bit;
9293
9294 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9295 inequality =
9296 (error_code & vmcs12->page_fault_error_code_mask) !=
9297 vmcs12->page_fault_error_code_match;
9298 return inequality ^ bit;
9299}
9300
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009301static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9302 struct x86_exception *fault)
9303{
9304 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9305
9306 WARN_ON(!is_guest_mode(vcpu));
9307
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009308 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009309 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9310 vmcs_read32(VM_EXIT_INTR_INFO),
9311 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009312 else
9313 kvm_inject_page_fault(vcpu, fault);
9314}
9315
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009316static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9317 struct vmcs12 *vmcs12)
9318{
9319 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009320 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009321
9322 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009323 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9324 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009325 return false;
9326
9327 /*
9328 * Translate L1 physical address to host physical
9329 * address for vmcs02. Keep the page pinned, so this
9330 * physical address remains valid. We keep a reference
9331 * to it so we can release it later.
9332 */
9333 if (vmx->nested.apic_access_page) /* shouldn't happen */
9334 nested_release_page(vmx->nested.apic_access_page);
9335 vmx->nested.apic_access_page =
9336 nested_get_page(vcpu, vmcs12->apic_access_addr);
9337 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009338
9339 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009340 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9341 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009342 return false;
9343
9344 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9345 nested_release_page(vmx->nested.virtual_apic_page);
9346 vmx->nested.virtual_apic_page =
9347 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9348
9349 /*
9350 * Failing the vm entry is _not_ what the processor does
9351 * but it's basically the only possibility we have.
9352 * We could still enter the guest if CR8 load exits are
9353 * enabled, CR8 store exits are enabled, and virtualize APIC
9354 * access is disabled; in this case the processor would never
9355 * use the TPR shadow and we could simply clear the bit from
9356 * the execution control. But such a configuration is useless,
9357 * so let's keep the code simple.
9358 */
9359 if (!vmx->nested.virtual_apic_page)
9360 return false;
9361 }
9362
Wincy Van705699a2015-02-03 23:58:17 +08009363 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009364 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9365 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009366 return false;
9367
9368 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9369 kunmap(vmx->nested.pi_desc_page);
9370 nested_release_page(vmx->nested.pi_desc_page);
9371 }
9372 vmx->nested.pi_desc_page =
9373 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9374 if (!vmx->nested.pi_desc_page)
9375 return false;
9376
9377 vmx->nested.pi_desc =
9378 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9379 if (!vmx->nested.pi_desc) {
9380 nested_release_page_clean(vmx->nested.pi_desc_page);
9381 return false;
9382 }
9383 vmx->nested.pi_desc =
9384 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9385 (unsigned long)(vmcs12->posted_intr_desc_addr &
9386 (PAGE_SIZE - 1)));
9387 }
9388
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009389 return true;
9390}
9391
Jan Kiszkaf4124502014-03-07 20:03:13 +01009392static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9393{
9394 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9395 struct vcpu_vmx *vmx = to_vmx(vcpu);
9396
9397 if (vcpu->arch.virtual_tsc_khz == 0)
9398 return;
9399
9400 /* Make sure short timeouts reliably trigger an immediate vmexit.
9401 * hrtimer_start does not guarantee this. */
9402 if (preemption_timeout <= 1) {
9403 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9404 return;
9405 }
9406
9407 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9408 preemption_timeout *= 1000000;
9409 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9410 hrtimer_start(&vmx->nested.preemption_timer,
9411 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9412}
9413
Wincy Van3af18d92015-02-03 23:49:31 +08009414static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9415 struct vmcs12 *vmcs12)
9416{
9417 int maxphyaddr;
9418 u64 addr;
9419
9420 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9421 return 0;
9422
9423 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9424 WARN_ON(1);
9425 return -EINVAL;
9426 }
9427 maxphyaddr = cpuid_maxphyaddr(vcpu);
9428
9429 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9430 ((addr + PAGE_SIZE) >> maxphyaddr))
9431 return -EINVAL;
9432
9433 return 0;
9434}
9435
9436/*
9437 * Merge L0's and L1's MSR bitmap, return false to indicate that
9438 * we do not use the hardware.
9439 */
9440static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9441 struct vmcs12 *vmcs12)
9442{
Wincy Van82f0dd42015-02-03 23:57:18 +08009443 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009444 struct page *page;
9445 unsigned long *msr_bitmap;
9446
9447 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9448 return false;
9449
9450 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9451 if (!page) {
9452 WARN_ON(1);
9453 return false;
9454 }
9455 msr_bitmap = (unsigned long *)kmap(page);
9456 if (!msr_bitmap) {
9457 nested_release_page_clean(page);
9458 WARN_ON(1);
9459 return false;
9460 }
9461
9462 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009463 if (nested_cpu_has_apic_reg_virt(vmcs12))
9464 for (msr = 0x800; msr <= 0x8ff; msr++)
9465 nested_vmx_disable_intercept_for_msr(
9466 msr_bitmap,
9467 vmx_msr_bitmap_nested,
9468 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009469 /* TPR is allowed */
9470 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9471 vmx_msr_bitmap_nested,
9472 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9473 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009474 if (nested_cpu_has_vid(vmcs12)) {
9475 /* EOI and self-IPI are allowed */
9476 nested_vmx_disable_intercept_for_msr(
9477 msr_bitmap,
9478 vmx_msr_bitmap_nested,
9479 APIC_BASE_MSR + (APIC_EOI >> 4),
9480 MSR_TYPE_W);
9481 nested_vmx_disable_intercept_for_msr(
9482 msr_bitmap,
9483 vmx_msr_bitmap_nested,
9484 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9485 MSR_TYPE_W);
9486 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009487 } else {
9488 /*
9489 * Enable reading intercept of all the x2apic
9490 * MSRs. We should not rely on vmcs12 to do any
9491 * optimizations here, it may have been modified
9492 * by L1.
9493 */
9494 for (msr = 0x800; msr <= 0x8ff; msr++)
9495 __vmx_enable_intercept_for_msr(
9496 vmx_msr_bitmap_nested,
9497 msr,
9498 MSR_TYPE_R);
9499
Wincy Vanf2b93282015-02-03 23:56:03 +08009500 __vmx_enable_intercept_for_msr(
9501 vmx_msr_bitmap_nested,
9502 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009503 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009504 __vmx_enable_intercept_for_msr(
9505 vmx_msr_bitmap_nested,
9506 APIC_BASE_MSR + (APIC_EOI >> 4),
9507 MSR_TYPE_W);
9508 __vmx_enable_intercept_for_msr(
9509 vmx_msr_bitmap_nested,
9510 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9511 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009512 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009513 kunmap(page);
9514 nested_release_page_clean(page);
9515
9516 return true;
9517}
9518
9519static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9520 struct vmcs12 *vmcs12)
9521{
Wincy Van82f0dd42015-02-03 23:57:18 +08009522 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009523 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009524 !nested_cpu_has_vid(vmcs12) &&
9525 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009526 return 0;
9527
9528 /*
9529 * If virtualize x2apic mode is enabled,
9530 * virtualize apic access must be disabled.
9531 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009532 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9533 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009534 return -EINVAL;
9535
Wincy Van608406e2015-02-03 23:57:51 +08009536 /*
9537 * If virtual interrupt delivery is enabled,
9538 * we must exit on external interrupts.
9539 */
9540 if (nested_cpu_has_vid(vmcs12) &&
9541 !nested_exit_on_intr(vcpu))
9542 return -EINVAL;
9543
Wincy Van705699a2015-02-03 23:58:17 +08009544 /*
9545 * bits 15:8 should be zero in posted_intr_nv,
9546 * the descriptor address has been already checked
9547 * in nested_get_vmcs12_pages.
9548 */
9549 if (nested_cpu_has_posted_intr(vmcs12) &&
9550 (!nested_cpu_has_vid(vmcs12) ||
9551 !nested_exit_intr_ack_set(vcpu) ||
9552 vmcs12->posted_intr_nv & 0xff00))
9553 return -EINVAL;
9554
Wincy Vanf2b93282015-02-03 23:56:03 +08009555 /* tpr shadow is needed by all apicv features. */
9556 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9557 return -EINVAL;
9558
9559 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009560}
9561
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009562static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9563 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009564 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009565{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009566 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009567 u64 count, addr;
9568
9569 if (vmcs12_read_any(vcpu, count_field, &count) ||
9570 vmcs12_read_any(vcpu, addr_field, &addr)) {
9571 WARN_ON(1);
9572 return -EINVAL;
9573 }
9574 if (count == 0)
9575 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009576 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009577 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9578 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9579 pr_warn_ratelimited(
9580 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9581 addr_field, maxphyaddr, count, addr);
9582 return -EINVAL;
9583 }
9584 return 0;
9585}
9586
9587static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9588 struct vmcs12 *vmcs12)
9589{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009590 if (vmcs12->vm_exit_msr_load_count == 0 &&
9591 vmcs12->vm_exit_msr_store_count == 0 &&
9592 vmcs12->vm_entry_msr_load_count == 0)
9593 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009594 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009595 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009596 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009597 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009598 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009599 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009600 return -EINVAL;
9601 return 0;
9602}
9603
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009604static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9605 struct vmx_msr_entry *e)
9606{
9607 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009608 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009609 return -EINVAL;
9610 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9611 e->index == MSR_IA32_UCODE_REV)
9612 return -EINVAL;
9613 if (e->reserved != 0)
9614 return -EINVAL;
9615 return 0;
9616}
9617
9618static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9619 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009620{
9621 if (e->index == MSR_FS_BASE ||
9622 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009623 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9624 nested_vmx_msr_check_common(vcpu, e))
9625 return -EINVAL;
9626 return 0;
9627}
9628
9629static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9630 struct vmx_msr_entry *e)
9631{
9632 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9633 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009634 return -EINVAL;
9635 return 0;
9636}
9637
9638/*
9639 * Load guest's/host's msr at nested entry/exit.
9640 * return 0 for success, entry index for failure.
9641 */
9642static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9643{
9644 u32 i;
9645 struct vmx_msr_entry e;
9646 struct msr_data msr;
9647
9648 msr.host_initiated = false;
9649 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009650 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9651 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009652 pr_warn_ratelimited(
9653 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9654 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009655 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009656 }
9657 if (nested_vmx_load_msr_check(vcpu, &e)) {
9658 pr_warn_ratelimited(
9659 "%s check failed (%u, 0x%x, 0x%x)\n",
9660 __func__, i, e.index, e.reserved);
9661 goto fail;
9662 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009663 msr.index = e.index;
9664 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009665 if (kvm_set_msr(vcpu, &msr)) {
9666 pr_warn_ratelimited(
9667 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9668 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009669 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009670 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009671 }
9672 return 0;
9673fail:
9674 return i + 1;
9675}
9676
9677static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9678{
9679 u32 i;
9680 struct vmx_msr_entry e;
9681
9682 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009683 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009684 if (kvm_vcpu_read_guest(vcpu,
9685 gpa + i * sizeof(e),
9686 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009687 pr_warn_ratelimited(
9688 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9689 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009690 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009691 }
9692 if (nested_vmx_store_msr_check(vcpu, &e)) {
9693 pr_warn_ratelimited(
9694 "%s check failed (%u, 0x%x, 0x%x)\n",
9695 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009696 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009697 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009698 msr_info.host_initiated = false;
9699 msr_info.index = e.index;
9700 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009701 pr_warn_ratelimited(
9702 "%s cannot read MSR (%u, 0x%x)\n",
9703 __func__, i, e.index);
9704 return -EINVAL;
9705 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009706 if (kvm_vcpu_write_guest(vcpu,
9707 gpa + i * sizeof(e) +
9708 offsetof(struct vmx_msr_entry, value),
9709 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009710 pr_warn_ratelimited(
9711 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009712 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009713 return -EINVAL;
9714 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009715 }
9716 return 0;
9717}
9718
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009719/*
9720 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9721 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009722 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009723 * guest in a way that will both be appropriate to L1's requests, and our
9724 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9725 * function also has additional necessary side-effects, like setting various
9726 * vcpu->arch fields.
9727 */
9728static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9729{
9730 struct vcpu_vmx *vmx = to_vmx(vcpu);
9731 u32 exec_control;
9732
9733 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9734 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9735 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9736 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9737 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9738 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9739 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9740 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9741 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9742 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9743 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9744 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9745 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9746 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9747 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9748 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9749 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9750 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9751 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9752 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9753 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9754 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9755 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9756 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9757 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9758 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9759 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9760 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9761 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9762 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9763 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9764 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9765 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9766 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9767 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9768 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9769
Jan Kiszka2996fca2014-06-16 13:59:43 +02009770 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9771 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9772 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9773 } else {
9774 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9775 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9776 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009777 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9778 vmcs12->vm_entry_intr_info_field);
9779 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9780 vmcs12->vm_entry_exception_error_code);
9781 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9782 vmcs12->vm_entry_instruction_len);
9783 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9784 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009785 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009786 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009787 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9788 vmcs12->guest_pending_dbg_exceptions);
9789 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9790 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9791
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009792 if (nested_cpu_has_xsaves(vmcs12))
9793 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009794 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9795
Jan Kiszkaf4124502014-03-07 20:03:13 +01009796 exec_control = vmcs12->pin_based_vm_exec_control;
9797 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009798 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9799
9800 if (nested_cpu_has_posted_intr(vmcs12)) {
9801 /*
9802 * Note that we use L0's vector here and in
9803 * vmx_deliver_nested_posted_interrupt.
9804 */
9805 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9806 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009807 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009808 vmcs_write64(POSTED_INTR_DESC_ADDR,
9809 page_to_phys(vmx->nested.pi_desc_page) +
9810 (unsigned long)(vmcs12->posted_intr_desc_addr &
9811 (PAGE_SIZE - 1)));
9812 } else
9813 exec_control &= ~PIN_BASED_POSTED_INTR;
9814
Jan Kiszkaf4124502014-03-07 20:03:13 +01009815 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009816
Jan Kiszkaf4124502014-03-07 20:03:13 +01009817 vmx->nested.preemption_timer_expired = false;
9818 if (nested_cpu_has_preemption_timer(vmcs12))
9819 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009820
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009821 /*
9822 * Whether page-faults are trapped is determined by a combination of
9823 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9824 * If enable_ept, L0 doesn't care about page faults and we should
9825 * set all of these to L1's desires. However, if !enable_ept, L0 does
9826 * care about (at least some) page faults, and because it is not easy
9827 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9828 * to exit on each and every L2 page fault. This is done by setting
9829 * MASK=MATCH=0 and (see below) EB.PF=1.
9830 * Note that below we don't need special code to set EB.PF beyond the
9831 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9832 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9833 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9834 *
9835 * A problem with this approach (when !enable_ept) is that L1 may be
9836 * injected with more page faults than it asked for. This could have
9837 * caused problems, but in practice existing hypervisors don't care.
9838 * To fix this, we will need to emulate the PFEC checking (on the L1
9839 * page tables), using walk_addr(), when injecting PFs to L1.
9840 */
9841 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9842 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9843 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9844 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9845
9846 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009847 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009848
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009849 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009850 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009851 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009852 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009853 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9854 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009855 if (nested_cpu_has(vmcs12,
9856 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9857 exec_control |= vmcs12->secondary_vm_exec_control;
9858
9859 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9860 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009861 * If translation failed, no matter: This feature asks
9862 * to exit when accessing the given address, and if it
9863 * can never be accessed, this feature won't do
9864 * anything anyway.
9865 */
9866 if (!vmx->nested.apic_access_page)
9867 exec_control &=
9868 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9869 else
9870 vmcs_write64(APIC_ACCESS_ADDR,
9871 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009872 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009873 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009874 exec_control |=
9875 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009876 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009877 }
9878
Wincy Van608406e2015-02-03 23:57:51 +08009879 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9880 vmcs_write64(EOI_EXIT_BITMAP0,
9881 vmcs12->eoi_exit_bitmap0);
9882 vmcs_write64(EOI_EXIT_BITMAP1,
9883 vmcs12->eoi_exit_bitmap1);
9884 vmcs_write64(EOI_EXIT_BITMAP2,
9885 vmcs12->eoi_exit_bitmap2);
9886 vmcs_write64(EOI_EXIT_BITMAP3,
9887 vmcs12->eoi_exit_bitmap3);
9888 vmcs_write16(GUEST_INTR_STATUS,
9889 vmcs12->guest_intr_status);
9890 }
9891
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009892 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9893 }
9894
9895
9896 /*
9897 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9898 * Some constant fields are set here by vmx_set_constant_host_state().
9899 * Other fields are different per CPU, and will be set later when
9900 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9901 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009902 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009903
9904 /*
9905 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9906 * entry, but only if the current (host) sp changed from the value
9907 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9908 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9909 * here we just force the write to happen on entry.
9910 */
9911 vmx->host_rsp = 0;
9912
9913 exec_control = vmx_exec_control(vmx); /* L0's desires */
9914 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9915 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9916 exec_control &= ~CPU_BASED_TPR_SHADOW;
9917 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009918
9919 if (exec_control & CPU_BASED_TPR_SHADOW) {
9920 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9921 page_to_phys(vmx->nested.virtual_apic_page));
9922 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9923 }
9924
Wincy Van3af18d92015-02-03 23:49:31 +08009925 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009926 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9927 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9928 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009929 } else
9930 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9931
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009932 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009933 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009934 * Rather, exit every time.
9935 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009936 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9937 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9938
9939 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9940
9941 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9942 * bitwise-or of what L1 wants to trap for L2, and what we want to
9943 * trap. Note that CR0.TS also needs updating - we do this later.
9944 */
9945 update_exception_bitmap(vcpu);
9946 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9947 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9948
Nadav Har'El8049d652013-08-05 11:07:06 +03009949 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9950 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9951 * bits are further modified by vmx_set_efer() below.
9952 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009953 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009954
9955 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9956 * emulated by vmx_set_efer(), below.
9957 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009958 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009959 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9960 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009961 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9962
Jan Kiszka44811c02013-08-04 17:17:27 +02009963 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009964 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009965 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9966 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009967 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9968
9969
9970 set_cr4_guest_host_mask(vmx);
9971
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009972 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9973 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9974
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009975 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9976 vmcs_write64(TSC_OFFSET,
9977 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9978 else
9979 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009980
9981 if (enable_vpid) {
9982 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009983 * There is no direct mapping between vpid02 and vpid12, the
9984 * vpid02 is per-vCPU for L0 and reused while the value of
9985 * vpid12 is changed w/ one invvpid during nested vmentry.
9986 * The vpid12 is allocated by L1 for L2, so it will not
9987 * influence global bitmap(for vpid01 and vpid02 allocation)
9988 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009989 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009990 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9991 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9992 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9993 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9994 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9995 }
9996 } else {
9997 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9998 vmx_flush_tlb(vcpu);
9999 }
10000
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010001 }
10002
Nadav Har'El155a97a2013-08-05 11:07:16 +030010003 if (nested_cpu_has_ept(vmcs12)) {
10004 kvm_mmu_unload(vcpu);
10005 nested_ept_init_mmu_context(vcpu);
10006 }
10007
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010008 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10009 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010010 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010011 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10012 else
10013 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10014 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10015 vmx_set_efer(vcpu, vcpu->arch.efer);
10016
10017 /*
10018 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10019 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10020 * The CR0_READ_SHADOW is what L2 should have expected to read given
10021 * the specifications by L1; It's not enough to take
10022 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10023 * have more bits than L1 expected.
10024 */
10025 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10026 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10027
10028 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10029 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10030
10031 /* shadow page tables on either EPT or shadow page tables */
10032 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10033 kvm_mmu_reset_context(vcpu);
10034
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010035 if (!enable_ept)
10036 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10037
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010038 /*
10039 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10040 */
10041 if (enable_ept) {
10042 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10043 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10044 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10045 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10046 }
10047
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010048 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10049 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10050}
10051
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010052/*
10053 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10054 * for running an L2 nested guest.
10055 */
10056static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10057{
10058 struct vmcs12 *vmcs12;
10059 struct vcpu_vmx *vmx = to_vmx(vcpu);
10060 int cpu;
10061 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010062 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010063 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010064
10065 if (!nested_vmx_check_permission(vcpu) ||
10066 !nested_vmx_check_vmcs12(vcpu))
10067 return 1;
10068
10069 skip_emulated_instruction(vcpu);
10070 vmcs12 = get_vmcs12(vcpu);
10071
Abel Gordon012f83c2013-04-18 14:39:25 +030010072 if (enable_shadow_vmcs)
10073 copy_shadow_to_vmcs12(vmx);
10074
Nadav Har'El7c177932011-05-25 23:12:04 +030010075 /*
10076 * The nested entry process starts with enforcing various prerequisites
10077 * on vmcs12 as required by the Intel SDM, and act appropriately when
10078 * they fail: As the SDM explains, some conditions should cause the
10079 * instruction to fail, while others will cause the instruction to seem
10080 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10081 * To speed up the normal (success) code path, we should avoid checking
10082 * for misconfigurations which will anyway be caught by the processor
10083 * when using the merged vmcs02.
10084 */
10085 if (vmcs12->launch_state == launch) {
10086 nested_vmx_failValid(vcpu,
10087 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10088 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10089 return 1;
10090 }
10091
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010092 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10093 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010094 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10095 return 1;
10096 }
10097
Wincy Van3af18d92015-02-03 23:49:31 +080010098 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010099 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10100 return 1;
10101 }
10102
Wincy Van3af18d92015-02-03 23:49:31 +080010103 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010104 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10105 return 1;
10106 }
10107
Wincy Vanf2b93282015-02-03 23:56:03 +080010108 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10109 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10110 return 1;
10111 }
10112
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010113 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10114 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10115 return 1;
10116 }
10117
Nadav Har'El7c177932011-05-25 23:12:04 +030010118 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010119 vmx->nested.nested_vmx_true_procbased_ctls_low,
10120 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010121 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010122 vmx->nested.nested_vmx_secondary_ctls_low,
10123 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010124 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010125 vmx->nested.nested_vmx_pinbased_ctls_low,
10126 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010127 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010128 vmx->nested.nested_vmx_true_exit_ctls_low,
10129 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010130 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010131 vmx->nested.nested_vmx_true_entry_ctls_low,
10132 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010133 {
10134 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10135 return 1;
10136 }
10137
10138 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10139 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10140 nested_vmx_failValid(vcpu,
10141 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10142 return 1;
10143 }
10144
Wincy Vanb9c237b2015-02-03 23:56:30 +080010145 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010146 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10147 nested_vmx_entry_failure(vcpu, vmcs12,
10148 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10149 return 1;
10150 }
10151 if (vmcs12->vmcs_link_pointer != -1ull) {
10152 nested_vmx_entry_failure(vcpu, vmcs12,
10153 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10154 return 1;
10155 }
10156
10157 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010158 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010159 * are performed on the field for the IA32_EFER MSR:
10160 * - Bits reserved in the IA32_EFER MSR must be 0.
10161 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10162 * the IA-32e mode guest VM-exit control. It must also be identical
10163 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10164 * CR0.PG) is 1.
10165 */
10166 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10167 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10168 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10169 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10170 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10171 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10172 nested_vmx_entry_failure(vcpu, vmcs12,
10173 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10174 return 1;
10175 }
10176 }
10177
10178 /*
10179 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10180 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10181 * the values of the LMA and LME bits in the field must each be that of
10182 * the host address-space size VM-exit control.
10183 */
10184 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10185 ia32e = (vmcs12->vm_exit_controls &
10186 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10187 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10188 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10189 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10190 nested_vmx_entry_failure(vcpu, vmcs12,
10191 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10192 return 1;
10193 }
10194 }
10195
10196 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010197 * We're finally done with prerequisite checking, and can start with
10198 * the nested entry.
10199 */
10200
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010201 vmcs02 = nested_get_current_vmcs02(vmx);
10202 if (!vmcs02)
10203 return -ENOMEM;
10204
10205 enter_guest_mode(vcpu);
10206
10207 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10208
Jan Kiszka2996fca2014-06-16 13:59:43 +020010209 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10210 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10211
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010212 cpu = get_cpu();
10213 vmx->loaded_vmcs = vmcs02;
10214 vmx_vcpu_put(vcpu);
10215 vmx_vcpu_load(vcpu, cpu);
10216 vcpu->cpu = cpu;
10217 put_cpu();
10218
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010219 vmx_segment_cache_clear(vmx);
10220
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010221 prepare_vmcs02(vcpu, vmcs12);
10222
Wincy Vanff651cb2014-12-11 08:52:58 +030010223 msr_entry_idx = nested_vmx_load_msr(vcpu,
10224 vmcs12->vm_entry_msr_load_addr,
10225 vmcs12->vm_entry_msr_load_count);
10226 if (msr_entry_idx) {
10227 leave_guest_mode(vcpu);
10228 vmx_load_vmcs01(vcpu);
10229 nested_vmx_entry_failure(vcpu, vmcs12,
10230 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10231 return 1;
10232 }
10233
10234 vmcs12->launch_state = 1;
10235
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010236 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010237 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010238
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010239 vmx->nested.nested_run_pending = 1;
10240
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010241 /*
10242 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10243 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10244 * returned as far as L1 is concerned. It will only return (and set
10245 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10246 */
10247 return 1;
10248}
10249
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010250/*
10251 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10252 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10253 * This function returns the new value we should put in vmcs12.guest_cr0.
10254 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10255 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10256 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10257 * didn't trap the bit, because if L1 did, so would L0).
10258 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10259 * been modified by L2, and L1 knows it. So just leave the old value of
10260 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10261 * isn't relevant, because if L0 traps this bit it can set it to anything.
10262 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10263 * changed these bits, and therefore they need to be updated, but L0
10264 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10265 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10266 */
10267static inline unsigned long
10268vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10269{
10270 return
10271 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10272 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10273 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10274 vcpu->arch.cr0_guest_owned_bits));
10275}
10276
10277static inline unsigned long
10278vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10279{
10280 return
10281 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10282 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10283 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10284 vcpu->arch.cr4_guest_owned_bits));
10285}
10286
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010287static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10288 struct vmcs12 *vmcs12)
10289{
10290 u32 idt_vectoring;
10291 unsigned int nr;
10292
Gleb Natapov851eb6672013-09-25 12:51:34 +030010293 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010294 nr = vcpu->arch.exception.nr;
10295 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10296
10297 if (kvm_exception_is_soft(nr)) {
10298 vmcs12->vm_exit_instruction_len =
10299 vcpu->arch.event_exit_inst_len;
10300 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10301 } else
10302 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10303
10304 if (vcpu->arch.exception.has_error_code) {
10305 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10306 vmcs12->idt_vectoring_error_code =
10307 vcpu->arch.exception.error_code;
10308 }
10309
10310 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010311 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010312 vmcs12->idt_vectoring_info_field =
10313 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10314 } else if (vcpu->arch.interrupt.pending) {
10315 nr = vcpu->arch.interrupt.nr;
10316 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10317
10318 if (vcpu->arch.interrupt.soft) {
10319 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10320 vmcs12->vm_entry_instruction_len =
10321 vcpu->arch.event_exit_inst_len;
10322 } else
10323 idt_vectoring |= INTR_TYPE_EXT_INTR;
10324
10325 vmcs12->idt_vectoring_info_field = idt_vectoring;
10326 }
10327}
10328
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010329static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10330{
10331 struct vcpu_vmx *vmx = to_vmx(vcpu);
10332
Jan Kiszkaf4124502014-03-07 20:03:13 +010010333 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10334 vmx->nested.preemption_timer_expired) {
10335 if (vmx->nested.nested_run_pending)
10336 return -EBUSY;
10337 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10338 return 0;
10339 }
10340
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010341 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010342 if (vmx->nested.nested_run_pending ||
10343 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010344 return -EBUSY;
10345 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10346 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10347 INTR_INFO_VALID_MASK, 0);
10348 /*
10349 * The NMI-triggered VM exit counts as injection:
10350 * clear this one and block further NMIs.
10351 */
10352 vcpu->arch.nmi_pending = 0;
10353 vmx_set_nmi_mask(vcpu, true);
10354 return 0;
10355 }
10356
10357 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10358 nested_exit_on_intr(vcpu)) {
10359 if (vmx->nested.nested_run_pending)
10360 return -EBUSY;
10361 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010362 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010363 }
10364
Wincy Van705699a2015-02-03 23:58:17 +080010365 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010366}
10367
Jan Kiszkaf4124502014-03-07 20:03:13 +010010368static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10369{
10370 ktime_t remaining =
10371 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10372 u64 value;
10373
10374 if (ktime_to_ns(remaining) <= 0)
10375 return 0;
10376
10377 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10378 do_div(value, 1000000);
10379 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10380}
10381
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010382/*
10383 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10384 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10385 * and this function updates it to reflect the changes to the guest state while
10386 * L2 was running (and perhaps made some exits which were handled directly by L0
10387 * without going back to L1), and to reflect the exit reason.
10388 * Note that we do not have to copy here all VMCS fields, just those that
10389 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10390 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10391 * which already writes to vmcs12 directly.
10392 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010393static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10394 u32 exit_reason, u32 exit_intr_info,
10395 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010396{
10397 /* update guest state fields: */
10398 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10399 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10400
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010401 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10402 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10403 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10404
10405 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10406 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10407 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10408 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10409 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10410 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10411 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10412 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10413 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10414 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10415 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10416 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10417 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10418 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10419 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10420 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10421 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10422 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10423 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10424 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10425 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10426 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10427 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10428 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10429 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10430 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10431 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10432 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10433 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10434 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10435 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10436 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10437 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10438 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10439 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10440 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10441
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010442 vmcs12->guest_interruptibility_info =
10443 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10444 vmcs12->guest_pending_dbg_exceptions =
10445 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010446 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10447 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10448 else
10449 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010450
Jan Kiszkaf4124502014-03-07 20:03:13 +010010451 if (nested_cpu_has_preemption_timer(vmcs12)) {
10452 if (vmcs12->vm_exit_controls &
10453 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10454 vmcs12->vmx_preemption_timer_value =
10455 vmx_get_preemption_timer_value(vcpu);
10456 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10457 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010458
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010459 /*
10460 * In some cases (usually, nested EPT), L2 is allowed to change its
10461 * own CR3 without exiting. If it has changed it, we must keep it.
10462 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10463 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10464 *
10465 * Additionally, restore L2's PDPTR to vmcs12.
10466 */
10467 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010468 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010469 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10470 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10471 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10472 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10473 }
10474
Wincy Van608406e2015-02-03 23:57:51 +080010475 if (nested_cpu_has_vid(vmcs12))
10476 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10477
Jan Kiszkac18911a2013-03-13 16:06:41 +010010478 vmcs12->vm_entry_controls =
10479 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010480 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010481
Jan Kiszka2996fca2014-06-16 13:59:43 +020010482 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10483 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10484 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10485 }
10486
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010487 /* TODO: These cannot have changed unless we have MSR bitmaps and
10488 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010489 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010490 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010491 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10492 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010493 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10494 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10495 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010496 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010497 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010498 if (nested_cpu_has_xsaves(vmcs12))
10499 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010500
10501 /* update exit information fields: */
10502
Jan Kiszka533558b2014-01-04 18:47:20 +010010503 vmcs12->vm_exit_reason = exit_reason;
10504 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010505
Jan Kiszka533558b2014-01-04 18:47:20 +010010506 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010507 if ((vmcs12->vm_exit_intr_info &
10508 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10509 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10510 vmcs12->vm_exit_intr_error_code =
10511 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010512 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010513 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10514 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10515
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010516 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10517 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10518 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010519 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010520
10521 /*
10522 * Transfer the event that L0 or L1 may wanted to inject into
10523 * L2 to IDT_VECTORING_INFO_FIELD.
10524 */
10525 vmcs12_save_pending_event(vcpu, vmcs12);
10526 }
10527
10528 /*
10529 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10530 * preserved above and would only end up incorrectly in L1.
10531 */
10532 vcpu->arch.nmi_injected = false;
10533 kvm_clear_exception_queue(vcpu);
10534 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010535}
10536
10537/*
10538 * A part of what we need to when the nested L2 guest exits and we want to
10539 * run its L1 parent, is to reset L1's guest state to the host state specified
10540 * in vmcs12.
10541 * This function is to be called not only on normal nested exit, but also on
10542 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10543 * Failures During or After Loading Guest State").
10544 * This function should be called when the active VMCS is L1's (vmcs01).
10545 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010546static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10547 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010548{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010549 struct kvm_segment seg;
10550
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010551 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10552 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010553 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010554 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10555 else
10556 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10557 vmx_set_efer(vcpu, vcpu->arch.efer);
10558
10559 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10560 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010561 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010562 /*
10563 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10564 * actually changed, because it depends on the current state of
10565 * fpu_active (which may have changed).
10566 * Note that vmx_set_cr0 refers to efer set above.
10567 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010568 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010569 /*
10570 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10571 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10572 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10573 */
10574 update_exception_bitmap(vcpu);
10575 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10576 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10577
10578 /*
10579 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10580 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10581 */
10582 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10583 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10584
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010585 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010586
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010587 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10588 kvm_mmu_reset_context(vcpu);
10589
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010590 if (!enable_ept)
10591 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10592
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010593 if (enable_vpid) {
10594 /*
10595 * Trivially support vpid by letting L2s share their parent
10596 * L1's vpid. TODO: move to a more elaborate solution, giving
10597 * each L2 its own vpid and exposing the vpid feature to L1.
10598 */
10599 vmx_flush_tlb(vcpu);
10600 }
10601
10602
10603 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10604 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10605 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10606 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10607 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010608
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010609 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10610 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10611 vmcs_write64(GUEST_BNDCFGS, 0);
10612
Jan Kiszka44811c02013-08-04 17:17:27 +020010613 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010614 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010615 vcpu->arch.pat = vmcs12->host_ia32_pat;
10616 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010617 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10618 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10619 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010620
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010621 /* Set L1 segment info according to Intel SDM
10622 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10623 seg = (struct kvm_segment) {
10624 .base = 0,
10625 .limit = 0xFFFFFFFF,
10626 .selector = vmcs12->host_cs_selector,
10627 .type = 11,
10628 .present = 1,
10629 .s = 1,
10630 .g = 1
10631 };
10632 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10633 seg.l = 1;
10634 else
10635 seg.db = 1;
10636 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10637 seg = (struct kvm_segment) {
10638 .base = 0,
10639 .limit = 0xFFFFFFFF,
10640 .type = 3,
10641 .present = 1,
10642 .s = 1,
10643 .db = 1,
10644 .g = 1
10645 };
10646 seg.selector = vmcs12->host_ds_selector;
10647 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10648 seg.selector = vmcs12->host_es_selector;
10649 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10650 seg.selector = vmcs12->host_ss_selector;
10651 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10652 seg.selector = vmcs12->host_fs_selector;
10653 seg.base = vmcs12->host_fs_base;
10654 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10655 seg.selector = vmcs12->host_gs_selector;
10656 seg.base = vmcs12->host_gs_base;
10657 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10658 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010659 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010660 .limit = 0x67,
10661 .selector = vmcs12->host_tr_selector,
10662 .type = 11,
10663 .present = 1
10664 };
10665 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10666
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010667 kvm_set_dr(vcpu, 7, 0x400);
10668 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010669
Wincy Van3af18d92015-02-03 23:49:31 +080010670 if (cpu_has_vmx_msr_bitmap())
10671 vmx_set_msr_bitmap(vcpu);
10672
Wincy Vanff651cb2014-12-11 08:52:58 +030010673 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10674 vmcs12->vm_exit_msr_load_count))
10675 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010676}
10677
10678/*
10679 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10680 * and modify vmcs12 to make it see what it would expect to see there if
10681 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10682 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010683static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10684 u32 exit_intr_info,
10685 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010686{
10687 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010688 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10689
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010690 /* trying to cancel vmlaunch/vmresume is a bug */
10691 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10692
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010693 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010694 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10695 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010696
Wincy Vanff651cb2014-12-11 08:52:58 +030010697 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10698 vmcs12->vm_exit_msr_store_count))
10699 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10700
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010701 vmx_load_vmcs01(vcpu);
10702
Bandan Das77b0f5d2014-04-19 18:17:45 -040010703 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10704 && nested_exit_intr_ack_set(vcpu)) {
10705 int irq = kvm_cpu_get_interrupt(vcpu);
10706 WARN_ON(irq < 0);
10707 vmcs12->vm_exit_intr_info = irq |
10708 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10709 }
10710
Jan Kiszka542060e2014-01-04 18:47:21 +010010711 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10712 vmcs12->exit_qualification,
10713 vmcs12->idt_vectoring_info_field,
10714 vmcs12->vm_exit_intr_info,
10715 vmcs12->vm_exit_intr_error_code,
10716 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010717
Gleb Natapov2961e8762013-11-25 15:37:13 +020010718 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10719 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010720 vmx_segment_cache_clear(vmx);
10721
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010722 /* if no vmcs02 cache requested, remove the one we used */
10723 if (VMCS02_POOL_SIZE == 0)
10724 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10725
10726 load_vmcs12_host_state(vcpu, vmcs12);
10727
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010728 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010729 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10730
10731 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10732 vmx->host_rsp = 0;
10733
10734 /* Unpin physical memory we referred to in vmcs02 */
10735 if (vmx->nested.apic_access_page) {
10736 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010737 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010738 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010739 if (vmx->nested.virtual_apic_page) {
10740 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010741 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010742 }
Wincy Van705699a2015-02-03 23:58:17 +080010743 if (vmx->nested.pi_desc_page) {
10744 kunmap(vmx->nested.pi_desc_page);
10745 nested_release_page(vmx->nested.pi_desc_page);
10746 vmx->nested.pi_desc_page = NULL;
10747 vmx->nested.pi_desc = NULL;
10748 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010749
10750 /*
Tang Chen38b99172014-09-24 15:57:54 +080010751 * We are now running in L2, mmu_notifier will force to reload the
10752 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10753 */
10754 kvm_vcpu_reload_apic_access_page(vcpu);
10755
10756 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010757 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10758 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10759 * success or failure flag accordingly.
10760 */
10761 if (unlikely(vmx->fail)) {
10762 vmx->fail = 0;
10763 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10764 } else
10765 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010766 if (enable_shadow_vmcs)
10767 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010768
10769 /* in case we halted in L2 */
10770 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010771}
10772
Nadav Har'El7c177932011-05-25 23:12:04 +030010773/*
Jan Kiszka42124922014-01-04 18:47:19 +010010774 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10775 */
10776static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10777{
10778 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010779 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010780 free_nested(to_vmx(vcpu));
10781}
10782
10783/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010784 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10785 * 23.7 "VM-entry failures during or after loading guest state" (this also
10786 * lists the acceptable exit-reason and exit-qualification parameters).
10787 * It should only be called before L2 actually succeeded to run, and when
10788 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10789 */
10790static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10791 struct vmcs12 *vmcs12,
10792 u32 reason, unsigned long qualification)
10793{
10794 load_vmcs12_host_state(vcpu, vmcs12);
10795 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10796 vmcs12->exit_qualification = qualification;
10797 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010798 if (enable_shadow_vmcs)
10799 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010800}
10801
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010802static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10803 struct x86_instruction_info *info,
10804 enum x86_intercept_stage stage)
10805{
10806 return X86EMUL_CONTINUE;
10807}
10808
Yunhong Jiang64672c92016-06-13 14:19:59 -070010809#ifdef CONFIG_X86_64
10810/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10811static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10812 u64 divisor, u64 *result)
10813{
10814 u64 low = a << shift, high = a >> (64 - shift);
10815
10816 /* To avoid the overflow on divq */
10817 if (high >= divisor)
10818 return 1;
10819
10820 /* Low hold the result, high hold rem which is discarded */
10821 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10822 "rm" (divisor), "0" (low), "1" (high));
10823 *result = low;
10824
10825 return 0;
10826}
10827
10828static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10829{
10830 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010831 u64 tscl = rdtsc();
10832 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10833 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010834
10835 /* Convert to host delta tsc if tsc scaling is enabled */
10836 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10837 u64_shl_div_u64(delta_tsc,
10838 kvm_tsc_scaling_ratio_frac_bits,
10839 vcpu->arch.tsc_scaling_ratio,
10840 &delta_tsc))
10841 return -ERANGE;
10842
10843 /*
10844 * If the delta tsc can't fit in the 32 bit after the multi shift,
10845 * we can't use the preemption timer.
10846 * It's possible that it fits on later vmentries, but checking
10847 * on every vmentry is costly so we just use an hrtimer.
10848 */
10849 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10850 return -ERANGE;
10851
10852 vmx->hv_deadline_tsc = tscl + delta_tsc;
10853 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10854 PIN_BASED_VMX_PREEMPTION_TIMER);
10855 return 0;
10856}
10857
10858static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10859{
10860 struct vcpu_vmx *vmx = to_vmx(vcpu);
10861 vmx->hv_deadline_tsc = -1;
10862 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10863 PIN_BASED_VMX_PREEMPTION_TIMER);
10864}
10865#endif
10866
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010867static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010868{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010869 if (ple_gap)
10870 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010871}
10872
Kai Huang843e4332015-01-28 10:54:28 +080010873static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10874 struct kvm_memory_slot *slot)
10875{
10876 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10877 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10878}
10879
10880static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10881 struct kvm_memory_slot *slot)
10882{
10883 kvm_mmu_slot_set_dirty(kvm, slot);
10884}
10885
10886static void vmx_flush_log_dirty(struct kvm *kvm)
10887{
10888 kvm_flush_pml_buffers(kvm);
10889}
10890
10891static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10892 struct kvm_memory_slot *memslot,
10893 gfn_t offset, unsigned long mask)
10894{
10895 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10896}
10897
Feng Wuefc64402015-09-18 22:29:51 +080010898/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010899 * This routine does the following things for vCPU which is going
10900 * to be blocked if VT-d PI is enabled.
10901 * - Store the vCPU to the wakeup list, so when interrupts happen
10902 * we can find the right vCPU to wake up.
10903 * - Change the Posted-interrupt descriptor as below:
10904 * 'NDST' <-- vcpu->pre_pcpu
10905 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10906 * - If 'ON' is set during this process, which means at least one
10907 * interrupt is posted for this vCPU, we cannot block it, in
10908 * this case, return 1, otherwise, return 0.
10909 *
10910 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010911static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010912{
10913 unsigned long flags;
10914 unsigned int dest;
10915 struct pi_desc old, new;
10916 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10917
10918 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10919 !irq_remapping_cap(IRQ_POSTING_CAP))
10920 return 0;
10921
10922 vcpu->pre_pcpu = vcpu->cpu;
10923 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10924 vcpu->pre_pcpu), flags);
10925 list_add_tail(&vcpu->blocked_vcpu_list,
10926 &per_cpu(blocked_vcpu_on_cpu,
10927 vcpu->pre_pcpu));
10928 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10929 vcpu->pre_pcpu), flags);
10930
10931 do {
10932 old.control = new.control = pi_desc->control;
10933
10934 /*
10935 * We should not block the vCPU if
10936 * an interrupt is posted for it.
10937 */
10938 if (pi_test_on(pi_desc) == 1) {
10939 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10940 vcpu->pre_pcpu), flags);
10941 list_del(&vcpu->blocked_vcpu_list);
10942 spin_unlock_irqrestore(
10943 &per_cpu(blocked_vcpu_on_cpu_lock,
10944 vcpu->pre_pcpu), flags);
10945 vcpu->pre_pcpu = -1;
10946
10947 return 1;
10948 }
10949
10950 WARN((pi_desc->sn == 1),
10951 "Warning: SN field of posted-interrupts "
10952 "is set before blocking\n");
10953
10954 /*
10955 * Since vCPU can be preempted during this process,
10956 * vcpu->cpu could be different with pre_pcpu, we
10957 * need to set pre_pcpu as the destination of wakeup
10958 * notification event, then we can find the right vCPU
10959 * to wakeup in wakeup handler if interrupts happen
10960 * when the vCPU is in blocked state.
10961 */
10962 dest = cpu_physical_id(vcpu->pre_pcpu);
10963
10964 if (x2apic_enabled())
10965 new.ndst = dest;
10966 else
10967 new.ndst = (dest << 8) & 0xFF00;
10968
10969 /* set 'NV' to 'wakeup vector' */
10970 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10971 } while (cmpxchg(&pi_desc->control, old.control,
10972 new.control) != old.control);
10973
10974 return 0;
10975}
10976
Yunhong Jiangbc225122016-06-13 14:19:58 -070010977static int vmx_pre_block(struct kvm_vcpu *vcpu)
10978{
10979 if (pi_pre_block(vcpu))
10980 return 1;
10981
Yunhong Jiang64672c92016-06-13 14:19:59 -070010982 if (kvm_lapic_hv_timer_in_use(vcpu))
10983 kvm_lapic_switch_to_sw_timer(vcpu);
10984
Yunhong Jiangbc225122016-06-13 14:19:58 -070010985 return 0;
10986}
10987
10988static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010989{
10990 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10991 struct pi_desc old, new;
10992 unsigned int dest;
10993 unsigned long flags;
10994
10995 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10996 !irq_remapping_cap(IRQ_POSTING_CAP))
10997 return;
10998
10999 do {
11000 old.control = new.control = pi_desc->control;
11001
11002 dest = cpu_physical_id(vcpu->cpu);
11003
11004 if (x2apic_enabled())
11005 new.ndst = dest;
11006 else
11007 new.ndst = (dest << 8) & 0xFF00;
11008
11009 /* Allow posting non-urgent interrupts */
11010 new.sn = 0;
11011
11012 /* set 'NV' to 'notification vector' */
11013 new.nv = POSTED_INTR_VECTOR;
11014 } while (cmpxchg(&pi_desc->control, old.control,
11015 new.control) != old.control);
11016
11017 if(vcpu->pre_pcpu != -1) {
11018 spin_lock_irqsave(
11019 &per_cpu(blocked_vcpu_on_cpu_lock,
11020 vcpu->pre_pcpu), flags);
11021 list_del(&vcpu->blocked_vcpu_list);
11022 spin_unlock_irqrestore(
11023 &per_cpu(blocked_vcpu_on_cpu_lock,
11024 vcpu->pre_pcpu), flags);
11025 vcpu->pre_pcpu = -1;
11026 }
11027}
11028
Yunhong Jiangbc225122016-06-13 14:19:58 -070011029static void vmx_post_block(struct kvm_vcpu *vcpu)
11030{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011031 if (kvm_x86_ops->set_hv_timer)
11032 kvm_lapic_switch_to_hv_timer(vcpu);
11033
Yunhong Jiangbc225122016-06-13 14:19:58 -070011034 pi_post_block(vcpu);
11035}
11036
Feng Wubf9f6ac2015-09-18 22:29:55 +080011037/*
Feng Wuefc64402015-09-18 22:29:51 +080011038 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11039 *
11040 * @kvm: kvm
11041 * @host_irq: host irq of the interrupt
11042 * @guest_irq: gsi of the interrupt
11043 * @set: set or unset PI
11044 * returns 0 on success, < 0 on failure
11045 */
11046static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11047 uint32_t guest_irq, bool set)
11048{
11049 struct kvm_kernel_irq_routing_entry *e;
11050 struct kvm_irq_routing_table *irq_rt;
11051 struct kvm_lapic_irq irq;
11052 struct kvm_vcpu *vcpu;
11053 struct vcpu_data vcpu_info;
11054 int idx, ret = -EINVAL;
11055
11056 if (!kvm_arch_has_assigned_device(kvm) ||
11057 !irq_remapping_cap(IRQ_POSTING_CAP))
11058 return 0;
11059
11060 idx = srcu_read_lock(&kvm->irq_srcu);
11061 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11062 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11063
11064 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11065 if (e->type != KVM_IRQ_ROUTING_MSI)
11066 continue;
11067 /*
11068 * VT-d PI cannot support posting multicast/broadcast
11069 * interrupts to a vCPU, we still use interrupt remapping
11070 * for these kind of interrupts.
11071 *
11072 * For lowest-priority interrupts, we only support
11073 * those with single CPU as the destination, e.g. user
11074 * configures the interrupts via /proc/irq or uses
11075 * irqbalance to make the interrupts single-CPU.
11076 *
11077 * We will support full lowest-priority interrupt later.
11078 */
11079
11080 kvm_set_msi_irq(e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011081 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11082 /*
11083 * Make sure the IRTE is in remapped mode if
11084 * we don't handle it in posted mode.
11085 */
11086 ret = irq_set_vcpu_affinity(host_irq, NULL);
11087 if (ret < 0) {
11088 printk(KERN_INFO
11089 "failed to back to remapped mode, irq: %u\n",
11090 host_irq);
11091 goto out;
11092 }
11093
Feng Wuefc64402015-09-18 22:29:51 +080011094 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011095 }
Feng Wuefc64402015-09-18 22:29:51 +080011096
11097 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11098 vcpu_info.vector = irq.vector;
11099
Feng Wub6ce9782016-01-25 16:53:35 +080011100 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011101 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11102
11103 if (set)
11104 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11105 else {
11106 /* suppress notification event before unposting */
11107 pi_set_sn(vcpu_to_pi_desc(vcpu));
11108 ret = irq_set_vcpu_affinity(host_irq, NULL);
11109 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11110 }
11111
11112 if (ret < 0) {
11113 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11114 __func__);
11115 goto out;
11116 }
11117 }
11118
11119 ret = 0;
11120out:
11121 srcu_read_unlock(&kvm->irq_srcu, idx);
11122 return ret;
11123}
11124
Ashok Rajc45dcc72016-06-22 14:59:56 +080011125static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11126{
11127 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11128 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11129 FEATURE_CONTROL_LMCE;
11130 else
11131 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11132 ~FEATURE_CONTROL_LMCE;
11133}
11134
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030011135static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011136 .cpu_has_kvm_support = cpu_has_kvm_support,
11137 .disabled_by_bios = vmx_disabled_by_bios,
11138 .hardware_setup = hardware_setup,
11139 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011140 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011141 .hardware_enable = hardware_enable,
11142 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011143 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011144 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011145
11146 .vcpu_create = vmx_create_vcpu,
11147 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011148 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011149
Avi Kivity04d2cc72007-09-10 18:10:54 +030011150 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011151 .vcpu_load = vmx_vcpu_load,
11152 .vcpu_put = vmx_vcpu_put,
11153
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011154 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011155 .get_msr = vmx_get_msr,
11156 .set_msr = vmx_set_msr,
11157 .get_segment_base = vmx_get_segment_base,
11158 .get_segment = vmx_get_segment,
11159 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011160 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011161 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011162 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011163 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011164 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011165 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011166 .set_cr3 = vmx_set_cr3,
11167 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011168 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011169 .get_idt = vmx_get_idt,
11170 .set_idt = vmx_set_idt,
11171 .get_gdt = vmx_get_gdt,
11172 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011173 .get_dr6 = vmx_get_dr6,
11174 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011175 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011176 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011177 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011178 .get_rflags = vmx_get_rflags,
11179 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011180
11181 .get_pkru = vmx_get_pkru,
11182
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011183 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011184 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011185
11186 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011187
Avi Kivity6aa8b732006-12-10 02:21:36 -080011188 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011189 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011190 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011191 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11192 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011193 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011194 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011195 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011196 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011197 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011198 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011199 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011200 .get_nmi_mask = vmx_get_nmi_mask,
11201 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011202 .enable_nmi_window = enable_nmi_window,
11203 .enable_irq_window = enable_irq_window,
11204 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011205 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011206 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011207 .get_enable_apicv = vmx_get_enable_apicv,
11208 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011209 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11210 .hwapic_irr_update = vmx_hwapic_irr_update,
11211 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011212 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11213 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011214
Izik Eiduscbc94022007-10-25 00:29:55 +020011215 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011216 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011217 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011218
Avi Kivity586f9602010-11-18 13:09:54 +020011219 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011220
Sheng Yang17cc3932010-01-05 19:02:27 +080011221 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011222
11223 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011224
11225 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011226 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011227
11228 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011229
11230 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011231
Will Auldba904632012-11-29 12:42:50 -080011232 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011233 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080011234 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030011235 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011236
11237 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011238
11239 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011240 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011241 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011242 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011243
11244 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011245
11246 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011247
11248 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11249 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11250 .flush_log_dirty = vmx_flush_log_dirty,
11251 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011252
Feng Wubf9f6ac2015-09-18 22:29:55 +080011253 .pre_block = vmx_pre_block,
11254 .post_block = vmx_post_block,
11255
Wei Huang25462f72015-06-19 15:45:05 +020011256 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011257
11258 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011259
11260#ifdef CONFIG_X86_64
11261 .set_hv_timer = vmx_set_hv_timer,
11262 .cancel_hv_timer = vmx_cancel_hv_timer,
11263#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011264
11265 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011266};
11267
11268static int __init vmx_init(void)
11269{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011270 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11271 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011272 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011273 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011274
Dave Young2965faa2015-09-09 15:38:55 -070011275#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011276 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11277 crash_vmclear_local_loaded_vmcss);
11278#endif
11279
He, Qingfdef3ad2007-04-30 09:45:24 +030011280 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011281}
11282
11283static void __exit vmx_exit(void)
11284{
Dave Young2965faa2015-09-09 15:38:55 -070011285#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011286 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011287 synchronize_rcu();
11288#endif
11289
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011290 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011291}
11292
11293module_init(vmx_init)
11294module_exit(vmx_exit)