blob: a3845b8e2b8003facb28582fc3e80de3d70a2627 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
50
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040052#define __ex_clear(x, reg) \
53 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054
Avi Kivity6aa8b732006-12-10 02:21:36 -080055MODULE_AUTHOR("Qumranet");
56MODULE_LICENSE("GPL");
57
Josh Triplette9bda3b2012-03-20 23:33:51 -070058static const struct x86_cpu_id vmx_cpu_id[] = {
59 X86_FEATURE_MATCH(X86_FEATURE_VMX),
60 {}
61};
62MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
63
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070074module_param_named(unrestricted_guest,
75 enable_unrestricted_guest, bool, S_IRUGO);
76
Xudong Hao83c3a332012-05-28 19:33:35 +080077static bool __read_mostly enable_ept_ad_bits = 1;
78module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
79
Avi Kivitya27685c2012-06-12 20:30:18 +030080static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020081module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080084module_param(vmm_exclusive, bool, S_IRUGO);
85
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030087module_param(fasteoi, bool, S_IRUGO);
88
Yang Zhang5a717852013-04-11 19:25:16 +080089static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080090module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080091
Abel Gordonabc4fc52013-04-18 14:35:25 +030092static bool __read_mostly enable_shadow_vmcs = 1;
93module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030094/*
95 * If nested=1, nested virtualization is supported, i.e., guests may use
96 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
97 * use VMX instructions.
98 */
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300100module_param(nested, bool, S_IRUGO);
101
Gleb Natapov50378782013-02-04 16:00:28 +0200102#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
103#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200104#define KVM_VM_CR0_ALWAYS_ON \
105 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200106#define KVM_CR4_GUEST_OWNED_BITS \
107 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
108 | X86_CR4_OSXMMEXCPT)
109
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
111#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
112
Avi Kivity78ac8b42010-04-08 18:19:35 +0300113#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
114
Jan Kiszkaf4124502014-03-07 20:03:13 +0100115#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
116
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117/*
118 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
119 * ple_gap: upper bound on the amount of time between two successive
120 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122 * ple_window: upper bound on the amount of time a guest is allowed to execute
123 * in a PAUSE loop. Tests indicate that most spinlocks are held for
124 * less than 2^12 cycles
125 * Time is measured based on a counter that runs at the same rate as the TSC,
126 * refer SDM volume 3b section 21.6.13 & 22.1.3.
127 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500128#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800129#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
130static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
131module_param(ple_gap, int, S_IRUGO);
132
133static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
134module_param(ple_window, int, S_IRUGO);
135
Avi Kivity83287ea422012-09-16 15:10:57 +0300136extern const ulong vmx_return;
137
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200138#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300139#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300140
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400141struct vmcs {
142 u32 revision_id;
143 u32 abort;
144 char data[0];
145};
146
Nadav Har'Eld462b812011-05-24 15:26:10 +0300147/*
148 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
149 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
150 * loaded on this CPU (so we can clear them if the CPU goes down).
151 */
152struct loaded_vmcs {
153 struct vmcs *vmcs;
154 int cpu;
155 int launched;
156 struct list_head loaded_vmcss_on_cpu_link;
157};
158
Avi Kivity26bb0982009-09-07 11:14:12 +0300159struct shared_msr_entry {
160 unsigned index;
161 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200162 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300163};
164
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300165/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300166 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
167 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
168 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
169 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
170 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
171 * More than one of these structures may exist, if L1 runs multiple L2 guests.
172 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
173 * underlying hardware which will be used to run L2.
174 * This structure is packed to ensure that its layout is identical across
175 * machines (necessary for live migration).
176 * If there are changes in this struct, VMCS12_REVISION must be changed.
177 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300178typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300179struct __packed vmcs12 {
180 /* According to the Intel spec, a VMCS region must start with the
181 * following two fields. Then follow implementation-specific data.
182 */
183 u32 revision_id;
184 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185
Nadav Har'El27d6c862011-05-25 23:06:59 +0300186 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
187 u32 padding[7]; /* room for future expansion */
188
Nadav Har'El22bd0352011-05-25 23:05:57 +0300189 u64 io_bitmap_a;
190 u64 io_bitmap_b;
191 u64 msr_bitmap;
192 u64 vm_exit_msr_store_addr;
193 u64 vm_exit_msr_load_addr;
194 u64 vm_entry_msr_load_addr;
195 u64 tsc_offset;
196 u64 virtual_apic_page_addr;
197 u64 apic_access_addr;
198 u64 ept_pointer;
199 u64 guest_physical_address;
200 u64 vmcs_link_pointer;
201 u64 guest_ia32_debugctl;
202 u64 guest_ia32_pat;
203 u64 guest_ia32_efer;
204 u64 guest_ia32_perf_global_ctrl;
205 u64 guest_pdptr0;
206 u64 guest_pdptr1;
207 u64 guest_pdptr2;
208 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100209 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300210 u64 host_ia32_pat;
211 u64 host_ia32_efer;
212 u64 host_ia32_perf_global_ctrl;
213 u64 padding64[8]; /* room for future expansion */
214 /*
215 * To allow migration of L1 (complete with its L2 guests) between
216 * machines of different natural widths (32 or 64 bit), we cannot have
217 * unsigned long fields with no explict size. We use u64 (aliased
218 * natural_width) instead. Luckily, x86 is little-endian.
219 */
220 natural_width cr0_guest_host_mask;
221 natural_width cr4_guest_host_mask;
222 natural_width cr0_read_shadow;
223 natural_width cr4_read_shadow;
224 natural_width cr3_target_value0;
225 natural_width cr3_target_value1;
226 natural_width cr3_target_value2;
227 natural_width cr3_target_value3;
228 natural_width exit_qualification;
229 natural_width guest_linear_address;
230 natural_width guest_cr0;
231 natural_width guest_cr3;
232 natural_width guest_cr4;
233 natural_width guest_es_base;
234 natural_width guest_cs_base;
235 natural_width guest_ss_base;
236 natural_width guest_ds_base;
237 natural_width guest_fs_base;
238 natural_width guest_gs_base;
239 natural_width guest_ldtr_base;
240 natural_width guest_tr_base;
241 natural_width guest_gdtr_base;
242 natural_width guest_idtr_base;
243 natural_width guest_dr7;
244 natural_width guest_rsp;
245 natural_width guest_rip;
246 natural_width guest_rflags;
247 natural_width guest_pending_dbg_exceptions;
248 natural_width guest_sysenter_esp;
249 natural_width guest_sysenter_eip;
250 natural_width host_cr0;
251 natural_width host_cr3;
252 natural_width host_cr4;
253 natural_width host_fs_base;
254 natural_width host_gs_base;
255 natural_width host_tr_base;
256 natural_width host_gdtr_base;
257 natural_width host_idtr_base;
258 natural_width host_ia32_sysenter_esp;
259 natural_width host_ia32_sysenter_eip;
260 natural_width host_rsp;
261 natural_width host_rip;
262 natural_width paddingl[8]; /* room for future expansion */
263 u32 pin_based_vm_exec_control;
264 u32 cpu_based_vm_exec_control;
265 u32 exception_bitmap;
266 u32 page_fault_error_code_mask;
267 u32 page_fault_error_code_match;
268 u32 cr3_target_count;
269 u32 vm_exit_controls;
270 u32 vm_exit_msr_store_count;
271 u32 vm_exit_msr_load_count;
272 u32 vm_entry_controls;
273 u32 vm_entry_msr_load_count;
274 u32 vm_entry_intr_info_field;
275 u32 vm_entry_exception_error_code;
276 u32 vm_entry_instruction_len;
277 u32 tpr_threshold;
278 u32 secondary_vm_exec_control;
279 u32 vm_instruction_error;
280 u32 vm_exit_reason;
281 u32 vm_exit_intr_info;
282 u32 vm_exit_intr_error_code;
283 u32 idt_vectoring_info_field;
284 u32 idt_vectoring_error_code;
285 u32 vm_exit_instruction_len;
286 u32 vmx_instruction_info;
287 u32 guest_es_limit;
288 u32 guest_cs_limit;
289 u32 guest_ss_limit;
290 u32 guest_ds_limit;
291 u32 guest_fs_limit;
292 u32 guest_gs_limit;
293 u32 guest_ldtr_limit;
294 u32 guest_tr_limit;
295 u32 guest_gdtr_limit;
296 u32 guest_idtr_limit;
297 u32 guest_es_ar_bytes;
298 u32 guest_cs_ar_bytes;
299 u32 guest_ss_ar_bytes;
300 u32 guest_ds_ar_bytes;
301 u32 guest_fs_ar_bytes;
302 u32 guest_gs_ar_bytes;
303 u32 guest_ldtr_ar_bytes;
304 u32 guest_tr_ar_bytes;
305 u32 guest_interruptibility_info;
306 u32 guest_activity_state;
307 u32 guest_sysenter_cs;
308 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100309 u32 vmx_preemption_timer_value;
310 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300311 u16 virtual_processor_id;
312 u16 guest_es_selector;
313 u16 guest_cs_selector;
314 u16 guest_ss_selector;
315 u16 guest_ds_selector;
316 u16 guest_fs_selector;
317 u16 guest_gs_selector;
318 u16 guest_ldtr_selector;
319 u16 guest_tr_selector;
320 u16 host_es_selector;
321 u16 host_cs_selector;
322 u16 host_ss_selector;
323 u16 host_ds_selector;
324 u16 host_fs_selector;
325 u16 host_gs_selector;
326 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300327};
328
329/*
330 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
331 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
332 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
333 */
334#define VMCS12_REVISION 0x11e57ed0
335
336/*
337 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
338 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
339 * current implementation, 4K are reserved to avoid future complications.
340 */
341#define VMCS12_SIZE 0x1000
342
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300343/* Used to remember the last vmcs02 used for some recently used vmcs12s */
344struct vmcs02_list {
345 struct list_head list;
346 gpa_t vmptr;
347 struct loaded_vmcs vmcs02;
348};
349
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300350/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300351 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
352 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
353 */
354struct nested_vmx {
355 /* Has the level1 guest done vmxon? */
356 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400357 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300358
359 /* The guest-physical address of the current VMCS L1 keeps for L2 */
360 gpa_t current_vmptr;
361 /* The host-usable pointer to the above */
362 struct page *current_vmcs12_page;
363 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300364 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300365 /*
366 * Indicates if the shadow vmcs must be updated with the
367 * data hold by vmcs12
368 */
369 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300370
371 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
372 struct list_head vmcs02_pool;
373 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300374 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300375 /* L2 must run next, and mustn't decide to exit to L1. */
376 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300377 /*
378 * Guest pages referred to in vmcs02 with host-physical pointers, so
379 * we must keep them pinned while L2 runs.
380 */
381 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800382 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100383
384 struct hrtimer preemption_timer;
385 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200386
387 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
388 u64 vmcs01_debugctl;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300389};
390
Yang Zhang01e439b2013-04-11 19:25:12 +0800391#define POSTED_INTR_ON 0
392/* Posted-Interrupt Descriptor */
393struct pi_desc {
394 u32 pir[8]; /* Posted interrupt requested */
395 u32 control; /* bit 0 of control is outstanding notification bit */
396 u32 rsvd[7];
397} __aligned(64);
398
Yang Zhanga20ed542013-04-11 19:25:15 +0800399static bool pi_test_and_set_on(struct pi_desc *pi_desc)
400{
401 return test_and_set_bit(POSTED_INTR_ON,
402 (unsigned long *)&pi_desc->control);
403}
404
405static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
406{
407 return test_and_clear_bit(POSTED_INTR_ON,
408 (unsigned long *)&pi_desc->control);
409}
410
411static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
412{
413 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
414}
415
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400416struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000417 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300418 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300419 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200420 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300421 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200422 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200423 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300424 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400425 int nmsrs;
426 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800427 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400428#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300429 u64 msr_host_kernel_gs_base;
430 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400431#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200432 u32 vm_entry_controls_shadow;
433 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300434 /*
435 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
436 * non-nested (L1) guest, it always points to vmcs01. For a nested
437 * guest (L2), it points to a different VMCS.
438 */
439 struct loaded_vmcs vmcs01;
440 struct loaded_vmcs *loaded_vmcs;
441 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300442 struct msr_autoload {
443 unsigned nr;
444 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
445 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
446 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400447 struct {
448 int loaded;
449 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300450#ifdef CONFIG_X86_64
451 u16 ds_sel, es_sel;
452#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200453 int gs_ldt_reload_needed;
454 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000455 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400456 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200457 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300458 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300459 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300460 struct kvm_segment segs[8];
461 } rmode;
462 struct {
463 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300464 struct kvm_save_segment {
465 u16 selector;
466 unsigned long base;
467 u32 limit;
468 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300469 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300470 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800471 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300472 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200473
474 /* Support for vnmi-less CPUs */
475 int soft_vnmi_blocked;
476 ktime_t entry_time;
477 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800478 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800479
480 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300481
Yang Zhang01e439b2013-04-11 19:25:12 +0800482 /* Posted interrupt descriptor */
483 struct pi_desc pi_desc;
484
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300485 /* Support for a guest hypervisor (nested VMX) */
486 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400487};
488
Avi Kivity2fb92db2011-04-27 19:42:18 +0300489enum segment_cache_field {
490 SEG_FIELD_SEL = 0,
491 SEG_FIELD_BASE = 1,
492 SEG_FIELD_LIMIT = 2,
493 SEG_FIELD_AR = 3,
494
495 SEG_FIELD_NR = 4
496};
497
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400498static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
499{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000500 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400501}
502
Nadav Har'El22bd0352011-05-25 23:05:57 +0300503#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
504#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
505#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
506 [number##_HIGH] = VMCS12_OFFSET(name)+4
507
Abel Gordon4607c2d2013-04-18 14:35:55 +0300508
Bandan Dasfe2b2012014-04-21 15:20:14 -0400509static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300510 /*
511 * We do NOT shadow fields that are modified when L0
512 * traps and emulates any vmx instruction (e.g. VMPTRLD,
513 * VMXON...) executed by L1.
514 * For example, VM_INSTRUCTION_ERROR is read
515 * by L1 if a vmx instruction fails (part of the error path).
516 * Note the code assumes this logic. If for some reason
517 * we start shadowing these fields then we need to
518 * force a shadow sync when L0 emulates vmx instructions
519 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
520 * by nested_vmx_failValid)
521 */
522 VM_EXIT_REASON,
523 VM_EXIT_INTR_INFO,
524 VM_EXIT_INSTRUCTION_LEN,
525 IDT_VECTORING_INFO_FIELD,
526 IDT_VECTORING_ERROR_CODE,
527 VM_EXIT_INTR_ERROR_CODE,
528 EXIT_QUALIFICATION,
529 GUEST_LINEAR_ADDRESS,
530 GUEST_PHYSICAL_ADDRESS
531};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400532static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300533 ARRAY_SIZE(shadow_read_only_fields);
534
Bandan Dasfe2b2012014-04-21 15:20:14 -0400535static unsigned long shadow_read_write_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300536 GUEST_RIP,
537 GUEST_RSP,
538 GUEST_CR0,
539 GUEST_CR3,
540 GUEST_CR4,
541 GUEST_INTERRUPTIBILITY_INFO,
542 GUEST_RFLAGS,
543 GUEST_CS_SELECTOR,
544 GUEST_CS_AR_BYTES,
545 GUEST_CS_LIMIT,
546 GUEST_CS_BASE,
547 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100548 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300549 CR0_GUEST_HOST_MASK,
550 CR0_READ_SHADOW,
551 CR4_READ_SHADOW,
552 TSC_OFFSET,
553 EXCEPTION_BITMAP,
554 CPU_BASED_VM_EXEC_CONTROL,
555 VM_ENTRY_EXCEPTION_ERROR_CODE,
556 VM_ENTRY_INTR_INFO_FIELD,
557 VM_ENTRY_INSTRUCTION_LEN,
558 VM_ENTRY_EXCEPTION_ERROR_CODE,
559 HOST_FS_BASE,
560 HOST_GS_BASE,
561 HOST_FS_SELECTOR,
562 HOST_GS_SELECTOR
563};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400564static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300565 ARRAY_SIZE(shadow_read_write_fields);
566
Mathias Krause772e0312012-08-30 01:30:19 +0200567static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300568 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
569 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
570 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
571 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
572 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
573 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
574 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
575 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
576 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
577 FIELD(HOST_ES_SELECTOR, host_es_selector),
578 FIELD(HOST_CS_SELECTOR, host_cs_selector),
579 FIELD(HOST_SS_SELECTOR, host_ss_selector),
580 FIELD(HOST_DS_SELECTOR, host_ds_selector),
581 FIELD(HOST_FS_SELECTOR, host_fs_selector),
582 FIELD(HOST_GS_SELECTOR, host_gs_selector),
583 FIELD(HOST_TR_SELECTOR, host_tr_selector),
584 FIELD64(IO_BITMAP_A, io_bitmap_a),
585 FIELD64(IO_BITMAP_B, io_bitmap_b),
586 FIELD64(MSR_BITMAP, msr_bitmap),
587 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
588 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
589 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
590 FIELD64(TSC_OFFSET, tsc_offset),
591 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
592 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
593 FIELD64(EPT_POINTER, ept_pointer),
594 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
595 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
596 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
597 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
598 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
599 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
600 FIELD64(GUEST_PDPTR0, guest_pdptr0),
601 FIELD64(GUEST_PDPTR1, guest_pdptr1),
602 FIELD64(GUEST_PDPTR2, guest_pdptr2),
603 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100604 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300605 FIELD64(HOST_IA32_PAT, host_ia32_pat),
606 FIELD64(HOST_IA32_EFER, host_ia32_efer),
607 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
608 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
609 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
610 FIELD(EXCEPTION_BITMAP, exception_bitmap),
611 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
612 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
613 FIELD(CR3_TARGET_COUNT, cr3_target_count),
614 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
615 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
616 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
617 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
618 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
619 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
620 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
621 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
622 FIELD(TPR_THRESHOLD, tpr_threshold),
623 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
624 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
625 FIELD(VM_EXIT_REASON, vm_exit_reason),
626 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
627 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
628 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
629 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
630 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
631 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
632 FIELD(GUEST_ES_LIMIT, guest_es_limit),
633 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
634 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
635 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
636 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
637 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
638 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
639 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
640 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
641 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
642 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
643 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
644 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
645 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
646 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
647 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
648 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
649 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
650 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
651 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
652 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
653 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100654 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300655 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
656 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
657 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
658 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
659 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
660 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
661 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
662 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
663 FIELD(EXIT_QUALIFICATION, exit_qualification),
664 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
665 FIELD(GUEST_CR0, guest_cr0),
666 FIELD(GUEST_CR3, guest_cr3),
667 FIELD(GUEST_CR4, guest_cr4),
668 FIELD(GUEST_ES_BASE, guest_es_base),
669 FIELD(GUEST_CS_BASE, guest_cs_base),
670 FIELD(GUEST_SS_BASE, guest_ss_base),
671 FIELD(GUEST_DS_BASE, guest_ds_base),
672 FIELD(GUEST_FS_BASE, guest_fs_base),
673 FIELD(GUEST_GS_BASE, guest_gs_base),
674 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
675 FIELD(GUEST_TR_BASE, guest_tr_base),
676 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
677 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
678 FIELD(GUEST_DR7, guest_dr7),
679 FIELD(GUEST_RSP, guest_rsp),
680 FIELD(GUEST_RIP, guest_rip),
681 FIELD(GUEST_RFLAGS, guest_rflags),
682 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
683 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
684 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
685 FIELD(HOST_CR0, host_cr0),
686 FIELD(HOST_CR3, host_cr3),
687 FIELD(HOST_CR4, host_cr4),
688 FIELD(HOST_FS_BASE, host_fs_base),
689 FIELD(HOST_GS_BASE, host_gs_base),
690 FIELD(HOST_TR_BASE, host_tr_base),
691 FIELD(HOST_GDTR_BASE, host_gdtr_base),
692 FIELD(HOST_IDTR_BASE, host_idtr_base),
693 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
694 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
695 FIELD(HOST_RSP, host_rsp),
696 FIELD(HOST_RIP, host_rip),
697};
698static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
699
700static inline short vmcs_field_to_offset(unsigned long field)
701{
702 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
703 return -1;
704 return vmcs_field_to_offset_table[field];
705}
706
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300707static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
708{
709 return to_vmx(vcpu)->nested.current_vmcs12;
710}
711
712static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
713{
714 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800715 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300716 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800717
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300718 return page;
719}
720
721static void nested_release_page(struct page *page)
722{
723 kvm_release_page_dirty(page);
724}
725
726static void nested_release_page_clean(struct page *page)
727{
728 kvm_release_page_clean(page);
729}
730
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300731static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800732static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800733static void kvm_cpu_vmxon(u64 addr);
734static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100735static bool vmx_mpx_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200736static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300737static void vmx_set_segment(struct kvm_vcpu *vcpu,
738 struct kvm_segment *var, int seg);
739static void vmx_get_segment(struct kvm_vcpu *vcpu,
740 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200741static bool guest_state_valid(struct kvm_vcpu *vcpu);
742static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800743static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300744static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300745static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100746static bool vmx_mpx_supported(void);
Avi Kivity75880a02007-06-20 11:20:04 +0300747
Avi Kivity6aa8b732006-12-10 02:21:36 -0800748static DEFINE_PER_CPU(struct vmcs *, vmxarea);
749static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300750/*
751 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
752 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
753 */
754static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300755static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200757static unsigned long *vmx_io_bitmap_a;
758static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200759static unsigned long *vmx_msr_bitmap_legacy;
760static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800761static unsigned long *vmx_msr_bitmap_legacy_x2apic;
762static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300763static unsigned long *vmx_vmread_bitmap;
764static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300765
Avi Kivity110312c2010-12-21 12:54:20 +0200766static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200767static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200768
Sheng Yang2384d2b2008-01-17 15:14:33 +0800769static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
770static DEFINE_SPINLOCK(vmx_vpid_lock);
771
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300772static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800773 int size;
774 int order;
775 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300776 u32 pin_based_exec_ctrl;
777 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800778 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300779 u32 vmexit_ctrl;
780 u32 vmentry_ctrl;
781} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800782
Hannes Ederefff9e52008-11-28 17:02:06 +0100783static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800784 u32 ept;
785 u32 vpid;
786} vmx_capability;
787
Avi Kivity6aa8b732006-12-10 02:21:36 -0800788#define VMX_SEGMENT_FIELD(seg) \
789 [VCPU_SREG_##seg] = { \
790 .selector = GUEST_##seg##_SELECTOR, \
791 .base = GUEST_##seg##_BASE, \
792 .limit = GUEST_##seg##_LIMIT, \
793 .ar_bytes = GUEST_##seg##_AR_BYTES, \
794 }
795
Mathias Krause772e0312012-08-30 01:30:19 +0200796static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800797 unsigned selector;
798 unsigned base;
799 unsigned limit;
800 unsigned ar_bytes;
801} kvm_vmx_segment_fields[] = {
802 VMX_SEGMENT_FIELD(CS),
803 VMX_SEGMENT_FIELD(DS),
804 VMX_SEGMENT_FIELD(ES),
805 VMX_SEGMENT_FIELD(FS),
806 VMX_SEGMENT_FIELD(GS),
807 VMX_SEGMENT_FIELD(SS),
808 VMX_SEGMENT_FIELD(TR),
809 VMX_SEGMENT_FIELD(LDTR),
810};
811
Avi Kivity26bb0982009-09-07 11:14:12 +0300812static u64 host_efer;
813
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300814static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
815
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300816/*
Brian Gerst8c065852010-07-17 09:03:26 -0400817 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300818 * away by decrementing the array size.
819 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800820static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800821#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300822 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800823#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400824 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800825};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800826
Gui Jianfeng31299942010-03-15 17:29:09 +0800827static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800828{
829 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
830 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100831 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800832}
833
Gui Jianfeng31299942010-03-15 17:29:09 +0800834static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300835{
836 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
837 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100838 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300839}
840
Gui Jianfeng31299942010-03-15 17:29:09 +0800841static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500842{
843 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
844 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100845 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500846}
847
Gui Jianfeng31299942010-03-15 17:29:09 +0800848static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800849{
850 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
851 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
852}
853
Gui Jianfeng31299942010-03-15 17:29:09 +0800854static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800855{
856 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
857 INTR_INFO_VALID_MASK)) ==
858 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
859}
860
Gui Jianfeng31299942010-03-15 17:29:09 +0800861static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800862{
Sheng Yang04547152009-04-01 15:52:31 +0800863 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800864}
865
Gui Jianfeng31299942010-03-15 17:29:09 +0800866static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800867{
Sheng Yang04547152009-04-01 15:52:31 +0800868 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800869}
870
Gui Jianfeng31299942010-03-15 17:29:09 +0800871static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800872{
Sheng Yang04547152009-04-01 15:52:31 +0800873 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800874}
875
Gui Jianfeng31299942010-03-15 17:29:09 +0800876static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800877{
Sheng Yang04547152009-04-01 15:52:31 +0800878 return vmcs_config.cpu_based_exec_ctrl &
879 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800880}
881
Avi Kivity774ead32007-12-26 13:57:04 +0200882static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800883{
Sheng Yang04547152009-04-01 15:52:31 +0800884 return vmcs_config.cpu_based_2nd_exec_ctrl &
885 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
886}
887
Yang Zhang8d146952013-01-25 10:18:50 +0800888static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
889{
890 return vmcs_config.cpu_based_2nd_exec_ctrl &
891 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
892}
893
Yang Zhang83d4c282013-01-25 10:18:49 +0800894static inline bool cpu_has_vmx_apic_register_virt(void)
895{
896 return vmcs_config.cpu_based_2nd_exec_ctrl &
897 SECONDARY_EXEC_APIC_REGISTER_VIRT;
898}
899
Yang Zhangc7c9c562013-01-25 10:18:51 +0800900static inline bool cpu_has_vmx_virtual_intr_delivery(void)
901{
902 return vmcs_config.cpu_based_2nd_exec_ctrl &
903 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
904}
905
Yang Zhang01e439b2013-04-11 19:25:12 +0800906static inline bool cpu_has_vmx_posted_intr(void)
907{
908 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
909}
910
911static inline bool cpu_has_vmx_apicv(void)
912{
913 return cpu_has_vmx_apic_register_virt() &&
914 cpu_has_vmx_virtual_intr_delivery() &&
915 cpu_has_vmx_posted_intr();
916}
917
Sheng Yang04547152009-04-01 15:52:31 +0800918static inline bool cpu_has_vmx_flexpriority(void)
919{
920 return cpu_has_vmx_tpr_shadow() &&
921 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800922}
923
Marcelo Tosattie7997942009-06-11 12:07:40 -0300924static inline bool cpu_has_vmx_ept_execute_only(void)
925{
Gui Jianfeng31299942010-03-15 17:29:09 +0800926 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300927}
928
929static inline bool cpu_has_vmx_eptp_uncacheable(void)
930{
Gui Jianfeng31299942010-03-15 17:29:09 +0800931 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300932}
933
934static inline bool cpu_has_vmx_eptp_writeback(void)
935{
Gui Jianfeng31299942010-03-15 17:29:09 +0800936 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300937}
938
939static inline bool cpu_has_vmx_ept_2m_page(void)
940{
Gui Jianfeng31299942010-03-15 17:29:09 +0800941 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300942}
943
Sheng Yang878403b2010-01-05 19:02:29 +0800944static inline bool cpu_has_vmx_ept_1g_page(void)
945{
Gui Jianfeng31299942010-03-15 17:29:09 +0800946 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800947}
948
Sheng Yang4bc9b982010-06-02 14:05:24 +0800949static inline bool cpu_has_vmx_ept_4levels(void)
950{
951 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
952}
953
Xudong Hao83c3a332012-05-28 19:33:35 +0800954static inline bool cpu_has_vmx_ept_ad_bits(void)
955{
956 return vmx_capability.ept & VMX_EPT_AD_BIT;
957}
958
Gui Jianfeng31299942010-03-15 17:29:09 +0800959static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800960{
Gui Jianfeng31299942010-03-15 17:29:09 +0800961 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800962}
963
Gui Jianfeng31299942010-03-15 17:29:09 +0800964static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800965{
Gui Jianfeng31299942010-03-15 17:29:09 +0800966 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800967}
968
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800969static inline bool cpu_has_vmx_invvpid_single(void)
970{
971 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
972}
973
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800974static inline bool cpu_has_vmx_invvpid_global(void)
975{
976 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
977}
978
Gui Jianfeng31299942010-03-15 17:29:09 +0800979static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800980{
Sheng Yang04547152009-04-01 15:52:31 +0800981 return vmcs_config.cpu_based_2nd_exec_ctrl &
982 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800983}
984
Gui Jianfeng31299942010-03-15 17:29:09 +0800985static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700986{
987 return vmcs_config.cpu_based_2nd_exec_ctrl &
988 SECONDARY_EXEC_UNRESTRICTED_GUEST;
989}
990
Gui Jianfeng31299942010-03-15 17:29:09 +0800991static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800992{
993 return vmcs_config.cpu_based_2nd_exec_ctrl &
994 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
995}
996
Gui Jianfeng31299942010-03-15 17:29:09 +0800997static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800998{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800999 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001000}
1001
Gui Jianfeng31299942010-03-15 17:29:09 +08001002static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001003{
Sheng Yang04547152009-04-01 15:52:31 +08001004 return vmcs_config.cpu_based_2nd_exec_ctrl &
1005 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001006}
1007
Gui Jianfeng31299942010-03-15 17:29:09 +08001008static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001009{
1010 return vmcs_config.cpu_based_2nd_exec_ctrl &
1011 SECONDARY_EXEC_RDTSCP;
1012}
1013
Mao, Junjiead756a12012-07-02 01:18:48 +00001014static inline bool cpu_has_vmx_invpcid(void)
1015{
1016 return vmcs_config.cpu_based_2nd_exec_ctrl &
1017 SECONDARY_EXEC_ENABLE_INVPCID;
1018}
1019
Gui Jianfeng31299942010-03-15 17:29:09 +08001020static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001021{
1022 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1023}
1024
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001025static inline bool cpu_has_vmx_wbinvd_exit(void)
1026{
1027 return vmcs_config.cpu_based_2nd_exec_ctrl &
1028 SECONDARY_EXEC_WBINVD_EXITING;
1029}
1030
Abel Gordonabc4fc52013-04-18 14:35:25 +03001031static inline bool cpu_has_vmx_shadow_vmcs(void)
1032{
1033 u64 vmx_msr;
1034 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1035 /* check if the cpu supports writing r/o exit information fields */
1036 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1037 return false;
1038
1039 return vmcs_config.cpu_based_2nd_exec_ctrl &
1040 SECONDARY_EXEC_SHADOW_VMCS;
1041}
1042
Sheng Yang04547152009-04-01 15:52:31 +08001043static inline bool report_flexpriority(void)
1044{
1045 return flexpriority_enabled;
1046}
1047
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001048static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1049{
1050 return vmcs12->cpu_based_vm_exec_control & bit;
1051}
1052
1053static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1054{
1055 return (vmcs12->cpu_based_vm_exec_control &
1056 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1057 (vmcs12->secondary_vm_exec_control & bit);
1058}
1059
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001060static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001061{
1062 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1063}
1064
Jan Kiszkaf4124502014-03-07 20:03:13 +01001065static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1066{
1067 return vmcs12->pin_based_vm_exec_control &
1068 PIN_BASED_VMX_PREEMPTION_TIMER;
1069}
1070
Nadav Har'El155a97a2013-08-05 11:07:16 +03001071static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1072{
1073 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1074}
1075
Nadav Har'El644d7112011-05-25 23:12:35 +03001076static inline bool is_exception(u32 intr_info)
1077{
1078 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1079 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1080}
1081
Jan Kiszka533558b2014-01-04 18:47:20 +01001082static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1083 u32 exit_intr_info,
1084 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001085static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1086 struct vmcs12 *vmcs12,
1087 u32 reason, unsigned long qualification);
1088
Rusty Russell8b9cf982007-07-30 16:31:43 +10001089static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001090{
1091 int i;
1092
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001093 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001094 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001095 return i;
1096 return -1;
1097}
1098
Sheng Yang2384d2b2008-01-17 15:14:33 +08001099static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1100{
1101 struct {
1102 u64 vpid : 16;
1103 u64 rsvd : 48;
1104 u64 gva;
1105 } operand = { vpid, 0, gva };
1106
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001107 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001108 /* CF==1 or ZF==1 --> rc = -1 */
1109 "; ja 1f ; ud2 ; 1:"
1110 : : "a"(&operand), "c"(ext) : "cc", "memory");
1111}
1112
Sheng Yang14394422008-04-28 12:24:45 +08001113static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1114{
1115 struct {
1116 u64 eptp, gpa;
1117 } operand = {eptp, gpa};
1118
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001119 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001120 /* CF==1 or ZF==1 --> rc = -1 */
1121 "; ja 1f ; ud2 ; 1:\n"
1122 : : "a" (&operand), "c" (ext) : "cc", "memory");
1123}
1124
Avi Kivity26bb0982009-09-07 11:14:12 +03001125static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001126{
1127 int i;
1128
Rusty Russell8b9cf982007-07-30 16:31:43 +10001129 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001130 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001131 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001132 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001133}
1134
Avi Kivity6aa8b732006-12-10 02:21:36 -08001135static void vmcs_clear(struct vmcs *vmcs)
1136{
1137 u64 phys_addr = __pa(vmcs);
1138 u8 error;
1139
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001140 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001141 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001142 : "cc", "memory");
1143 if (error)
1144 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1145 vmcs, phys_addr);
1146}
1147
Nadav Har'Eld462b812011-05-24 15:26:10 +03001148static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1149{
1150 vmcs_clear(loaded_vmcs->vmcs);
1151 loaded_vmcs->cpu = -1;
1152 loaded_vmcs->launched = 0;
1153}
1154
Dongxiao Xu7725b892010-05-11 18:29:38 +08001155static void vmcs_load(struct vmcs *vmcs)
1156{
1157 u64 phys_addr = __pa(vmcs);
1158 u8 error;
1159
1160 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001161 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001162 : "cc", "memory");
1163 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001164 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001165 vmcs, phys_addr);
1166}
1167
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001168#ifdef CONFIG_KEXEC
1169/*
1170 * This bitmap is used to indicate whether the vmclear
1171 * operation is enabled on all cpus. All disabled by
1172 * default.
1173 */
1174static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1175
1176static inline void crash_enable_local_vmclear(int cpu)
1177{
1178 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1179}
1180
1181static inline void crash_disable_local_vmclear(int cpu)
1182{
1183 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1184}
1185
1186static inline int crash_local_vmclear_enabled(int cpu)
1187{
1188 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1189}
1190
1191static void crash_vmclear_local_loaded_vmcss(void)
1192{
1193 int cpu = raw_smp_processor_id();
1194 struct loaded_vmcs *v;
1195
1196 if (!crash_local_vmclear_enabled(cpu))
1197 return;
1198
1199 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1200 loaded_vmcss_on_cpu_link)
1201 vmcs_clear(v->vmcs);
1202}
1203#else
1204static inline void crash_enable_local_vmclear(int cpu) { }
1205static inline void crash_disable_local_vmclear(int cpu) { }
1206#endif /* CONFIG_KEXEC */
1207
Nadav Har'Eld462b812011-05-24 15:26:10 +03001208static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001209{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001210 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001211 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001212
Nadav Har'Eld462b812011-05-24 15:26:10 +03001213 if (loaded_vmcs->cpu != cpu)
1214 return; /* vcpu migration can race with cpu offline */
1215 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001216 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001217 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001218 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001219
1220 /*
1221 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1222 * is before setting loaded_vmcs->vcpu to -1 which is done in
1223 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1224 * then adds the vmcs into percpu list before it is deleted.
1225 */
1226 smp_wmb();
1227
Nadav Har'Eld462b812011-05-24 15:26:10 +03001228 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001229 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001230}
1231
Nadav Har'Eld462b812011-05-24 15:26:10 +03001232static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001233{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001234 int cpu = loaded_vmcs->cpu;
1235
1236 if (cpu != -1)
1237 smp_call_function_single(cpu,
1238 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001239}
1240
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001241static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001242{
1243 if (vmx->vpid == 0)
1244 return;
1245
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001246 if (cpu_has_vmx_invvpid_single())
1247 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001248}
1249
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001250static inline void vpid_sync_vcpu_global(void)
1251{
1252 if (cpu_has_vmx_invvpid_global())
1253 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1254}
1255
1256static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1257{
1258 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001259 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001260 else
1261 vpid_sync_vcpu_global();
1262}
1263
Sheng Yang14394422008-04-28 12:24:45 +08001264static inline void ept_sync_global(void)
1265{
1266 if (cpu_has_vmx_invept_global())
1267 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1268}
1269
1270static inline void ept_sync_context(u64 eptp)
1271{
Avi Kivity089d0342009-03-23 18:26:32 +02001272 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001273 if (cpu_has_vmx_invept_context())
1274 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1275 else
1276 ept_sync_global();
1277 }
1278}
1279
Avi Kivity96304212011-05-15 10:13:13 -04001280static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001281{
Avi Kivity5e520e62011-05-15 10:13:12 -04001282 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001283
Avi Kivity5e520e62011-05-15 10:13:12 -04001284 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1285 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001286 return value;
1287}
1288
Avi Kivity96304212011-05-15 10:13:13 -04001289static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001290{
1291 return vmcs_readl(field);
1292}
1293
Avi Kivity96304212011-05-15 10:13:13 -04001294static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001295{
1296 return vmcs_readl(field);
1297}
1298
Avi Kivity96304212011-05-15 10:13:13 -04001299static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001300{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001301#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001302 return vmcs_readl(field);
1303#else
1304 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1305#endif
1306}
1307
Avi Kivitye52de1b2007-01-05 16:36:56 -08001308static noinline void vmwrite_error(unsigned long field, unsigned long value)
1309{
1310 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1311 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1312 dump_stack();
1313}
1314
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315static void vmcs_writel(unsigned long field, unsigned long value)
1316{
1317 u8 error;
1318
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001319 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001320 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001321 if (unlikely(error))
1322 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001323}
1324
1325static void vmcs_write16(unsigned long field, u16 value)
1326{
1327 vmcs_writel(field, value);
1328}
1329
1330static void vmcs_write32(unsigned long field, u32 value)
1331{
1332 vmcs_writel(field, value);
1333}
1334
1335static void vmcs_write64(unsigned long field, u64 value)
1336{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001337 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001338#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 asm volatile ("");
1340 vmcs_writel(field+1, value >> 32);
1341#endif
1342}
1343
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001344static void vmcs_clear_bits(unsigned long field, u32 mask)
1345{
1346 vmcs_writel(field, vmcs_readl(field) & ~mask);
1347}
1348
1349static void vmcs_set_bits(unsigned long field, u32 mask)
1350{
1351 vmcs_writel(field, vmcs_readl(field) | mask);
1352}
1353
Gleb Natapov2961e8762013-11-25 15:37:13 +02001354static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1355{
1356 vmcs_write32(VM_ENTRY_CONTROLS, val);
1357 vmx->vm_entry_controls_shadow = val;
1358}
1359
1360static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1361{
1362 if (vmx->vm_entry_controls_shadow != val)
1363 vm_entry_controls_init(vmx, val);
1364}
1365
1366static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1367{
1368 return vmx->vm_entry_controls_shadow;
1369}
1370
1371
1372static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1373{
1374 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1375}
1376
1377static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1378{
1379 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1380}
1381
1382static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1383{
1384 vmcs_write32(VM_EXIT_CONTROLS, val);
1385 vmx->vm_exit_controls_shadow = val;
1386}
1387
1388static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1389{
1390 if (vmx->vm_exit_controls_shadow != val)
1391 vm_exit_controls_init(vmx, val);
1392}
1393
1394static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1395{
1396 return vmx->vm_exit_controls_shadow;
1397}
1398
1399
1400static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1401{
1402 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1403}
1404
1405static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1406{
1407 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1408}
1409
Avi Kivity2fb92db2011-04-27 19:42:18 +03001410static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1411{
1412 vmx->segment_cache.bitmask = 0;
1413}
1414
1415static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1416 unsigned field)
1417{
1418 bool ret;
1419 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1420
1421 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1422 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1423 vmx->segment_cache.bitmask = 0;
1424 }
1425 ret = vmx->segment_cache.bitmask & mask;
1426 vmx->segment_cache.bitmask |= mask;
1427 return ret;
1428}
1429
1430static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1431{
1432 u16 *p = &vmx->segment_cache.seg[seg].selector;
1433
1434 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1435 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1436 return *p;
1437}
1438
1439static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1440{
1441 ulong *p = &vmx->segment_cache.seg[seg].base;
1442
1443 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1444 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1445 return *p;
1446}
1447
1448static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1449{
1450 u32 *p = &vmx->segment_cache.seg[seg].limit;
1451
1452 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1453 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1454 return *p;
1455}
1456
1457static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1458{
1459 u32 *p = &vmx->segment_cache.seg[seg].ar;
1460
1461 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1462 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1463 return *p;
1464}
1465
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001466static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1467{
1468 u32 eb;
1469
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001470 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1471 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1472 if ((vcpu->guest_debug &
1473 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1474 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1475 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001476 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001477 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001478 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001479 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001480 if (vcpu->fpu_active)
1481 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001482
1483 /* When we are running a nested L2 guest and L1 specified for it a
1484 * certain exception bitmap, we must trap the same exceptions and pass
1485 * them to L1. When running L2, we will only handle the exceptions
1486 * specified above if L1 did not want them.
1487 */
1488 if (is_guest_mode(vcpu))
1489 eb |= get_vmcs12(vcpu)->exception_bitmap;
1490
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001491 vmcs_write32(EXCEPTION_BITMAP, eb);
1492}
1493
Gleb Natapov2961e8762013-11-25 15:37:13 +02001494static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1495 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001496{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001497 vm_entry_controls_clearbit(vmx, entry);
1498 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001499}
1500
Avi Kivity61d2ef22010-04-28 16:40:38 +03001501static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1502{
1503 unsigned i;
1504 struct msr_autoload *m = &vmx->msr_autoload;
1505
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001506 switch (msr) {
1507 case MSR_EFER:
1508 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001509 clear_atomic_switch_msr_special(vmx,
1510 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001511 VM_EXIT_LOAD_IA32_EFER);
1512 return;
1513 }
1514 break;
1515 case MSR_CORE_PERF_GLOBAL_CTRL:
1516 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001517 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001518 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1519 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1520 return;
1521 }
1522 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001523 }
1524
Avi Kivity61d2ef22010-04-28 16:40:38 +03001525 for (i = 0; i < m->nr; ++i)
1526 if (m->guest[i].index == msr)
1527 break;
1528
1529 if (i == m->nr)
1530 return;
1531 --m->nr;
1532 m->guest[i] = m->guest[m->nr];
1533 m->host[i] = m->host[m->nr];
1534 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1535 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1536}
1537
Gleb Natapov2961e8762013-11-25 15:37:13 +02001538static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1539 unsigned long entry, unsigned long exit,
1540 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1541 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001542{
1543 vmcs_write64(guest_val_vmcs, guest_val);
1544 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001545 vm_entry_controls_setbit(vmx, entry);
1546 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001547}
1548
Avi Kivity61d2ef22010-04-28 16:40:38 +03001549static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1550 u64 guest_val, u64 host_val)
1551{
1552 unsigned i;
1553 struct msr_autoload *m = &vmx->msr_autoload;
1554
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001555 switch (msr) {
1556 case MSR_EFER:
1557 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001558 add_atomic_switch_msr_special(vmx,
1559 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001560 VM_EXIT_LOAD_IA32_EFER,
1561 GUEST_IA32_EFER,
1562 HOST_IA32_EFER,
1563 guest_val, host_val);
1564 return;
1565 }
1566 break;
1567 case MSR_CORE_PERF_GLOBAL_CTRL:
1568 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001569 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001570 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1571 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1572 GUEST_IA32_PERF_GLOBAL_CTRL,
1573 HOST_IA32_PERF_GLOBAL_CTRL,
1574 guest_val, host_val);
1575 return;
1576 }
1577 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001578 }
1579
Avi Kivity61d2ef22010-04-28 16:40:38 +03001580 for (i = 0; i < m->nr; ++i)
1581 if (m->guest[i].index == msr)
1582 break;
1583
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001584 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001585 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001586 "Can't add msr %x\n", msr);
1587 return;
1588 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001589 ++m->nr;
1590 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1591 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1592 }
1593
1594 m->guest[i].index = msr;
1595 m->guest[i].value = guest_val;
1596 m->host[i].index = msr;
1597 m->host[i].value = host_val;
1598}
1599
Avi Kivity33ed6322007-05-02 16:54:03 +03001600static void reload_tss(void)
1601{
Avi Kivity33ed6322007-05-02 16:54:03 +03001602 /*
1603 * VT restores TR but not its size. Useless.
1604 */
Avi Kivityd3591922010-07-26 18:32:39 +03001605 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001606 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001607
Avi Kivityd3591922010-07-26 18:32:39 +03001608 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001609 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1610 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001611}
1612
Avi Kivity92c0d902009-10-29 11:00:16 +02001613static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001614{
Roel Kluin3a34a882009-08-04 02:08:45 -07001615 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001616 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001617
Avi Kivityf6801df2010-01-21 15:31:50 +02001618 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001619
Avi Kivity51c6cf62007-08-29 03:48:05 +03001620 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001621 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001622 * outside long mode
1623 */
1624 ignore_bits = EFER_NX | EFER_SCE;
1625#ifdef CONFIG_X86_64
1626 ignore_bits |= EFER_LMA | EFER_LME;
1627 /* SCE is meaningful only in long mode on Intel */
1628 if (guest_efer & EFER_LMA)
1629 ignore_bits &= ~(u64)EFER_SCE;
1630#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001631 guest_efer &= ~ignore_bits;
1632 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001633 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001634 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001635
1636 clear_atomic_switch_msr(vmx, MSR_EFER);
1637 /* On ept, can't emulate nx, and must switch nx atomically */
1638 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1639 guest_efer = vmx->vcpu.arch.efer;
1640 if (!(guest_efer & EFER_LMA))
1641 guest_efer &= ~EFER_LME;
1642 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1643 return false;
1644 }
1645
Avi Kivity26bb0982009-09-07 11:14:12 +03001646 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001647}
1648
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001649static unsigned long segment_base(u16 selector)
1650{
Avi Kivityd3591922010-07-26 18:32:39 +03001651 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001652 struct desc_struct *d;
1653 unsigned long table_base;
1654 unsigned long v;
1655
1656 if (!(selector & ~3))
1657 return 0;
1658
Avi Kivityd3591922010-07-26 18:32:39 +03001659 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001660
1661 if (selector & 4) { /* from ldt */
1662 u16 ldt_selector = kvm_read_ldt();
1663
1664 if (!(ldt_selector & ~3))
1665 return 0;
1666
1667 table_base = segment_base(ldt_selector);
1668 }
1669 d = (struct desc_struct *)(table_base + (selector & ~7));
1670 v = get_desc_base(d);
1671#ifdef CONFIG_X86_64
1672 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1673 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1674#endif
1675 return v;
1676}
1677
1678static inline unsigned long kvm_read_tr_base(void)
1679{
1680 u16 tr;
1681 asm("str %0" : "=g"(tr));
1682 return segment_base(tr);
1683}
1684
Avi Kivity04d2cc72007-09-10 18:10:54 +03001685static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001686{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001687 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001688 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001689
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001690 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001691 return;
1692
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001693 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001694 /*
1695 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1696 * allow segment selectors with cpl > 0 or ti == 1.
1697 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001698 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001699 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001700 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001701 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001702 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001703 vmx->host_state.fs_reload_needed = 0;
1704 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001705 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001706 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001707 }
Avi Kivity9581d442010-10-19 16:46:55 +02001708 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001709 if (!(vmx->host_state.gs_sel & 7))
1710 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001711 else {
1712 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001713 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001714 }
1715
1716#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001717 savesegment(ds, vmx->host_state.ds_sel);
1718 savesegment(es, vmx->host_state.es_sel);
1719#endif
1720
1721#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001722 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1723 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1724#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001725 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1726 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001727#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001728
1729#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001730 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1731 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001732 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001733#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001734 if (boot_cpu_has(X86_FEATURE_MPX))
1735 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001736 for (i = 0; i < vmx->save_nmsrs; ++i)
1737 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001738 vmx->guest_msrs[i].data,
1739 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001740}
1741
Avi Kivitya9b21b62008-06-24 11:48:49 +03001742static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001743{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001744 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001745 return;
1746
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001747 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001748 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001749#ifdef CONFIG_X86_64
1750 if (is_long_mode(&vmx->vcpu))
1751 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1752#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001753 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001754 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001755#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001756 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001757#else
1758 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001759#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001760 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001761 if (vmx->host_state.fs_reload_needed)
1762 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001763#ifdef CONFIG_X86_64
1764 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1765 loadsegment(ds, vmx->host_state.ds_sel);
1766 loadsegment(es, vmx->host_state.es_sel);
1767 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001768#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001769 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001770#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001771 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001772#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001773 if (vmx->host_state.msr_host_bndcfgs)
1774 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001775 /*
1776 * If the FPU is not active (through the host task or
1777 * the guest vcpu), then restore the cr0.TS bit.
1778 */
1779 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1780 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001781 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001782}
1783
Avi Kivitya9b21b62008-06-24 11:48:49 +03001784static void vmx_load_host_state(struct vcpu_vmx *vmx)
1785{
1786 preempt_disable();
1787 __vmx_load_host_state(vmx);
1788 preempt_enable();
1789}
1790
Avi Kivity6aa8b732006-12-10 02:21:36 -08001791/*
1792 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1793 * vcpu mutex is already taken.
1794 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001795static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001797 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001798 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001800 if (!vmm_exclusive)
1801 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001802 else if (vmx->loaded_vmcs->cpu != cpu)
1803 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804
Nadav Har'Eld462b812011-05-24 15:26:10 +03001805 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1806 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1807 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808 }
1809
Nadav Har'Eld462b812011-05-24 15:26:10 +03001810 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001811 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001812 unsigned long sysenter_esp;
1813
Avi Kivitya8eeb042010-05-10 12:34:53 +03001814 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001815 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001816 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001817
1818 /*
1819 * Read loaded_vmcs->cpu should be before fetching
1820 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1821 * See the comments in __loaded_vmcs_clear().
1822 */
1823 smp_rmb();
1824
Nadav Har'Eld462b812011-05-24 15:26:10 +03001825 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1826 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001827 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001828 local_irq_enable();
1829
Avi Kivity6aa8b732006-12-10 02:21:36 -08001830 /*
1831 * Linux uses per-cpu TSS and GDT, so set these when switching
1832 * processors.
1833 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001834 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001835 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001836
1837 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1838 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001839 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001840 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001841}
1842
1843static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1844{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001845 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001846 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001847 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1848 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001849 kvm_cpu_vmxoff();
1850 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001851}
1852
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001853static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1854{
Avi Kivity81231c62010-01-24 16:26:40 +02001855 ulong cr0;
1856
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001857 if (vcpu->fpu_active)
1858 return;
1859 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001860 cr0 = vmcs_readl(GUEST_CR0);
1861 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1862 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1863 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001864 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001865 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001866 if (is_guest_mode(vcpu))
1867 vcpu->arch.cr0_guest_owned_bits &=
1868 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001869 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001870}
1871
Avi Kivityedcafe32009-12-30 18:07:40 +02001872static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1873
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001874/*
1875 * Return the cr0 value that a nested guest would read. This is a combination
1876 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1877 * its hypervisor (cr0_read_shadow).
1878 */
1879static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1880{
1881 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1882 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1883}
1884static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1885{
1886 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1887 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1888}
1889
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001890static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1891{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001892 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1893 * set this *before* calling this function.
1894 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001895 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001896 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001897 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001898 vcpu->arch.cr0_guest_owned_bits = 0;
1899 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001900 if (is_guest_mode(vcpu)) {
1901 /*
1902 * L1's specified read shadow might not contain the TS bit,
1903 * so now that we turned on shadowing of this bit, we need to
1904 * set this bit of the shadow. Like in nested_vmx_run we need
1905 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1906 * up-to-date here because we just decached cr0.TS (and we'll
1907 * only update vmcs12->guest_cr0 on nested exit).
1908 */
1909 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1910 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1911 (vcpu->arch.cr0 & X86_CR0_TS);
1912 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1913 } else
1914 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001915}
1916
Avi Kivity6aa8b732006-12-10 02:21:36 -08001917static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1918{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001919 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001920
Avi Kivity6de12732011-03-07 12:51:22 +02001921 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1922 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1923 rflags = vmcs_readl(GUEST_RFLAGS);
1924 if (to_vmx(vcpu)->rmode.vm86_active) {
1925 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1926 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1927 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1928 }
1929 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001930 }
Avi Kivity6de12732011-03-07 12:51:22 +02001931 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001932}
1933
1934static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1935{
Avi Kivity6de12732011-03-07 12:51:22 +02001936 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1937 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001938 if (to_vmx(vcpu)->rmode.vm86_active) {
1939 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001940 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001941 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001942 vmcs_writel(GUEST_RFLAGS, rflags);
1943}
1944
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001945static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001946{
1947 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1948 int ret = 0;
1949
1950 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001951 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001952 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001953 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001954
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001955 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001956}
1957
1958static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1959{
1960 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1961 u32 interruptibility = interruptibility_old;
1962
1963 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1964
Jan Kiszka48005f62010-02-19 19:38:07 +01001965 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001966 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001967 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001968 interruptibility |= GUEST_INTR_STATE_STI;
1969
1970 if ((interruptibility != interruptibility_old))
1971 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1972}
1973
Avi Kivity6aa8b732006-12-10 02:21:36 -08001974static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1975{
1976 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001978 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001979 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001980 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001981
Glauber Costa2809f5d2009-05-12 16:21:05 -04001982 /* skipping an emulated instruction also counts */
1983 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001984}
1985
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001986/*
1987 * KVM wants to inject page-faults which it got to the guest. This function
1988 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001989 */
Gleb Natapove011c662013-09-25 12:51:35 +03001990static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001991{
1992 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1993
Gleb Natapove011c662013-09-25 12:51:35 +03001994 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001995 return 0;
1996
Jan Kiszka533558b2014-01-04 18:47:20 +01001997 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
1998 vmcs_read32(VM_EXIT_INTR_INFO),
1999 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002000 return 1;
2001}
2002
Avi Kivity298101d2007-11-25 13:41:11 +02002003static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002004 bool has_error_code, u32 error_code,
2005 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002006{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002007 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002008 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002009
Gleb Natapove011c662013-09-25 12:51:35 +03002010 if (!reinject && is_guest_mode(vcpu) &&
2011 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002012 return;
2013
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002014 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002015 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002016 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2017 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002018
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002019 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002020 int inc_eip = 0;
2021 if (kvm_exception_is_soft(nr))
2022 inc_eip = vcpu->arch.event_exit_inst_len;
2023 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002024 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002025 return;
2026 }
2027
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002028 if (kvm_exception_is_soft(nr)) {
2029 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2030 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002031 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2032 } else
2033 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2034
2035 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002036}
2037
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002038static bool vmx_rdtscp_supported(void)
2039{
2040 return cpu_has_vmx_rdtscp();
2041}
2042
Mao, Junjiead756a12012-07-02 01:18:48 +00002043static bool vmx_invpcid_supported(void)
2044{
2045 return cpu_has_vmx_invpcid() && enable_ept;
2046}
2047
Avi Kivity6aa8b732006-12-10 02:21:36 -08002048/*
Eddie Donga75beee2007-05-17 18:55:15 +03002049 * Swap MSR entry in host/guest MSR entry array.
2050 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002051static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002052{
Avi Kivity26bb0982009-09-07 11:14:12 +03002053 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002054
2055 tmp = vmx->guest_msrs[to];
2056 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2057 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002058}
2059
Yang Zhang8d146952013-01-25 10:18:50 +08002060static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2061{
2062 unsigned long *msr_bitmap;
2063
2064 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2065 if (is_long_mode(vcpu))
2066 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2067 else
2068 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2069 } else {
2070 if (is_long_mode(vcpu))
2071 msr_bitmap = vmx_msr_bitmap_longmode;
2072 else
2073 msr_bitmap = vmx_msr_bitmap_legacy;
2074 }
2075
2076 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2077}
2078
Eddie Donga75beee2007-05-17 18:55:15 +03002079/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002080 * Set up the vmcs to automatically save and restore system
2081 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2082 * mode, as fiddling with msrs is very expensive.
2083 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002084static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002085{
Avi Kivity26bb0982009-09-07 11:14:12 +03002086 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002087
Eddie Donga75beee2007-05-17 18:55:15 +03002088 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002089#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002090 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002091 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002092 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002093 move_msr_up(vmx, index, save_nmsrs++);
2094 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002095 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002096 move_msr_up(vmx, index, save_nmsrs++);
2097 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002098 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002099 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002100 index = __find_msr_index(vmx, MSR_TSC_AUX);
2101 if (index >= 0 && vmx->rdtscp_enabled)
2102 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002103 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002104 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002105 * if efer.sce is enabled.
2106 */
Brian Gerst8c065852010-07-17 09:03:26 -04002107 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002108 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002109 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002110 }
Eddie Donga75beee2007-05-17 18:55:15 +03002111#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002112 index = __find_msr_index(vmx, MSR_EFER);
2113 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002114 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002115
Avi Kivity26bb0982009-09-07 11:14:12 +03002116 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002117
Yang Zhang8d146952013-01-25 10:18:50 +08002118 if (cpu_has_vmx_msr_bitmap())
2119 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002120}
2121
2122/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002123 * reads and returns guest's timestamp counter "register"
2124 * guest_tsc = host_tsc + tsc_offset -- 21.3
2125 */
2126static u64 guest_read_tsc(void)
2127{
2128 u64 host_tsc, tsc_offset;
2129
2130 rdtscll(host_tsc);
2131 tsc_offset = vmcs_read64(TSC_OFFSET);
2132 return host_tsc + tsc_offset;
2133}
2134
2135/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002136 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2137 * counter, even if a nested guest (L2) is currently running.
2138 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002139u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002140{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002141 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002142
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002143 tsc_offset = is_guest_mode(vcpu) ?
2144 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2145 vmcs_read64(TSC_OFFSET);
2146 return host_tsc + tsc_offset;
2147}
2148
2149/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002150 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2151 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002152 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002153static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002154{
Zachary Amsdencc578282012-02-03 15:43:50 -02002155 if (!scale)
2156 return;
2157
2158 if (user_tsc_khz > tsc_khz) {
2159 vcpu->arch.tsc_catchup = 1;
2160 vcpu->arch.tsc_always_catchup = 1;
2161 } else
2162 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002163}
2164
Will Auldba904632012-11-29 12:42:50 -08002165static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2166{
2167 return vmcs_read64(TSC_OFFSET);
2168}
2169
Joerg Roedel4051b182011-03-25 09:44:49 +01002170/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002171 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002172 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002173static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002174{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002175 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002176 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002177 * We're here if L1 chose not to trap WRMSR to TSC. According
2178 * to the spec, this should set L1's TSC; The offset that L1
2179 * set for L2 remains unchanged, and still needs to be added
2180 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002181 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002182 struct vmcs12 *vmcs12;
2183 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2184 /* recalculate vmcs02.TSC_OFFSET: */
2185 vmcs12 = get_vmcs12(vcpu);
2186 vmcs_write64(TSC_OFFSET, offset +
2187 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2188 vmcs12->tsc_offset : 0));
2189 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002190 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2191 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002192 vmcs_write64(TSC_OFFSET, offset);
2193 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002194}
2195
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002196static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002197{
2198 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002199
Zachary Amsdene48672f2010-08-19 22:07:23 -10002200 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002201 if (is_guest_mode(vcpu)) {
2202 /* Even when running L2, the adjustment needs to apply to L1 */
2203 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002204 } else
2205 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2206 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002207}
2208
Joerg Roedel857e4092011-03-25 09:44:50 +01002209static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2210{
2211 return target_tsc - native_read_tsc();
2212}
2213
Nadav Har'El801d3422011-05-25 23:02:23 +03002214static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2215{
2216 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2217 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2218}
2219
2220/*
2221 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2222 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2223 * all guests if the "nested" module option is off, and can also be disabled
2224 * for a single guest by disabling its VMX cpuid bit.
2225 */
2226static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2227{
2228 return nested && guest_cpuid_has_vmx(vcpu);
2229}
2230
Avi Kivity6aa8b732006-12-10 02:21:36 -08002231/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002232 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2233 * returned for the various VMX controls MSRs when nested VMX is enabled.
2234 * The same values should also be used to verify that vmcs12 control fields are
2235 * valid during nested entry from L1 to L2.
2236 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2237 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2238 * bit in the high half is on if the corresponding bit in the control field
2239 * may be on. See also vmx_control_verify().
2240 * TODO: allow these variables to be modified (downgraded) by module options
2241 * or other means.
2242 */
2243static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002244static u32 nested_vmx_true_procbased_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002245static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2246static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2247static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002248static u32 nested_vmx_true_exit_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002249static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002250static u32 nested_vmx_true_entry_ctls_low;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002251static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002252static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002253static __init void nested_vmx_setup_ctls_msrs(void)
2254{
2255 /*
2256 * Note that as a general rule, the high half of the MSRs (bits in
2257 * the control fields which may be 1) should be initialized by the
2258 * intersection of the underlying hardware's MSR (i.e., features which
2259 * can be supported) and the list of features we want to expose -
2260 * because they are known to be properly supported in our code.
2261 * Also, usually, the low half of the MSRs (bits which must be 1) can
2262 * be set to 0, meaning that L1 may turn off any of these bits. The
2263 * reason is that if one of these bits is necessary, it will appear
2264 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2265 * fields of vmcs01 and vmcs02, will turn these bits off - and
2266 * nested_vmx_exit_handled() will not pass related exits to L1.
2267 * These rules have exceptions below.
2268 */
2269
2270 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002271 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2272 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002273 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2274 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002275 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2276 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002277 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002278
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002279 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002280 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2281 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002282 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002283
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002284 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002285#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002286 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002287#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002288 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2289 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2290 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002291 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2292
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002293 if (vmx_mpx_supported())
2294 nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002295
Jan Kiszka2996fca2014-06-16 13:59:43 +02002296 /* We support free control of debug control saving. */
2297 nested_vmx_true_exit_ctls_low = nested_vmx_exit_ctls_low &
2298 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2299
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002300 /* entry controls */
2301 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2302 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002303 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002304 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002305#ifdef CONFIG_X86_64
2306 VM_ENTRY_IA32E_MODE |
2307#endif
2308 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002309 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2310 VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002311 if (vmx_mpx_supported())
2312 nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002313
Jan Kiszka2996fca2014-06-16 13:59:43 +02002314 /* We support free control of debug control loading. */
2315 nested_vmx_true_entry_ctls_low = nested_vmx_entry_ctls_low &
2316 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2317
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002318 /* cpu-based controls */
2319 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2320 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002321 nested_vmx_procbased_ctls_low = CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002322 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002323 CPU_BASED_VIRTUAL_INTR_PENDING |
2324 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002325 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2326 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2327 CPU_BASED_CR3_STORE_EXITING |
2328#ifdef CONFIG_X86_64
2329 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2330#endif
2331 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2332 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002333 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002334 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002335 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2336 /*
2337 * We can allow some features even when not supported by the
2338 * hardware. For example, L1 can specify an MSR bitmap - and we
2339 * can use it to avoid exits to L1 - even when L0 runs L2
2340 * without MSR bitmaps.
2341 */
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002342 nested_vmx_procbased_ctls_high |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2343 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002344
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002345 /* We support free control of CR3 access interception. */
2346 nested_vmx_true_procbased_ctls_low = nested_vmx_procbased_ctls_low &
2347 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2348
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002349 /* secondary cpu-based controls */
2350 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2351 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2352 nested_vmx_secondary_ctls_low = 0;
2353 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002354 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002355 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002356 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002357
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002358 if (enable_ept) {
2359 /* nested EPT: emulate EPT also to L1 */
2360 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002361 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002362 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2363 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002364 nested_vmx_ept_caps &= vmx_capability.ept;
2365 /*
Bandan Das4b855072014-04-19 18:17:44 -04002366 * For nested guests, we don't do anything specific
2367 * for single context invalidation. Hence, only advertise
2368 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002369 */
Bandan Das4b855072014-04-19 18:17:44 -04002370 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002371 } else
2372 nested_vmx_ept_caps = 0;
2373
Jan Kiszkac18911a2013-03-13 16:06:41 +01002374 /* miscellaneous data */
2375 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002376 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2377 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2378 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002379 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002380}
2381
2382static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2383{
2384 /*
2385 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2386 */
2387 return ((control & high) | low) == control;
2388}
2389
2390static inline u64 vmx_control_msr(u32 low, u32 high)
2391{
2392 return low | ((u64)high << 32);
2393}
2394
Jan Kiszkacae50132014-01-04 18:47:22 +01002395/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002396static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2397{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002398 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002399 case MSR_IA32_VMX_BASIC:
2400 /*
2401 * This MSR reports some information about VMX support. We
2402 * should return information about the VMX we emulate for the
2403 * guest, and the VMCS structure we give it - not about the
2404 * VMX support of the underlying hardware.
2405 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002406 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002407 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2408 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2409 break;
2410 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2411 case MSR_IA32_VMX_PINBASED_CTLS:
2412 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2413 nested_vmx_pinbased_ctls_high);
2414 break;
2415 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002416 *pdata = vmx_control_msr(nested_vmx_true_procbased_ctls_low,
2417 nested_vmx_procbased_ctls_high);
2418 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002419 case MSR_IA32_VMX_PROCBASED_CTLS:
2420 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2421 nested_vmx_procbased_ctls_high);
2422 break;
2423 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002424 *pdata = vmx_control_msr(nested_vmx_true_exit_ctls_low,
2425 nested_vmx_exit_ctls_high);
2426 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002427 case MSR_IA32_VMX_EXIT_CTLS:
2428 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2429 nested_vmx_exit_ctls_high);
2430 break;
2431 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002432 *pdata = vmx_control_msr(nested_vmx_true_entry_ctls_low,
2433 nested_vmx_entry_ctls_high);
2434 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002435 case MSR_IA32_VMX_ENTRY_CTLS:
2436 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2437 nested_vmx_entry_ctls_high);
2438 break;
2439 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002440 *pdata = vmx_control_msr(nested_vmx_misc_low,
2441 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002442 break;
2443 /*
2444 * These MSRs specify bits which the guest must keep fixed (on or off)
2445 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2446 * We picked the standard core2 setting.
2447 */
2448#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2449#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2450 case MSR_IA32_VMX_CR0_FIXED0:
2451 *pdata = VMXON_CR0_ALWAYSON;
2452 break;
2453 case MSR_IA32_VMX_CR0_FIXED1:
2454 *pdata = -1ULL;
2455 break;
2456 case MSR_IA32_VMX_CR4_FIXED0:
2457 *pdata = VMXON_CR4_ALWAYSON;
2458 break;
2459 case MSR_IA32_VMX_CR4_FIXED1:
2460 *pdata = -1ULL;
2461 break;
2462 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002463 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002464 break;
2465 case MSR_IA32_VMX_PROCBASED_CTLS2:
2466 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2467 nested_vmx_secondary_ctls_high);
2468 break;
2469 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002470 /* Currently, no nested vpid support */
2471 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002472 break;
2473 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002474 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002475 }
2476
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002477 return 0;
2478}
2479
2480/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481 * Reads an msr value (of 'msr_index') into 'pdata'.
2482 * Returns 0 on success, non-0 otherwise.
2483 * Assumes vcpu_load() was already called.
2484 */
2485static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2486{
2487 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002488 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002489
2490 if (!pdata) {
2491 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2492 return -EINVAL;
2493 }
2494
2495 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002496#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002497 case MSR_FS_BASE:
2498 data = vmcs_readl(GUEST_FS_BASE);
2499 break;
2500 case MSR_GS_BASE:
2501 data = vmcs_readl(GUEST_GS_BASE);
2502 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002503 case MSR_KERNEL_GS_BASE:
2504 vmx_load_host_state(to_vmx(vcpu));
2505 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2506 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002507#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002508 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002509 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302510 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511 data = guest_read_tsc();
2512 break;
2513 case MSR_IA32_SYSENTER_CS:
2514 data = vmcs_read32(GUEST_SYSENTER_CS);
2515 break;
2516 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002517 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002518 break;
2519 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002520 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002521 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002522 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002523 if (!vmx_mpx_supported())
2524 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002525 data = vmcs_read64(GUEST_BNDCFGS);
2526 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002527 case MSR_IA32_FEATURE_CONTROL:
2528 if (!nested_vmx_allowed(vcpu))
2529 return 1;
2530 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2531 break;
2532 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2533 if (!nested_vmx_allowed(vcpu))
2534 return 1;
2535 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002536 case MSR_TSC_AUX:
2537 if (!to_vmx(vcpu)->rdtscp_enabled)
2538 return 1;
2539 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002540 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002541 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002542 if (msr) {
2543 data = msr->data;
2544 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002546 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002547 }
2548
2549 *pdata = data;
2550 return 0;
2551}
2552
Jan Kiszkacae50132014-01-04 18:47:22 +01002553static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2554
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555/*
2556 * Writes msr value into into the appropriate "register".
2557 * Returns 0 on success, non-0 otherwise.
2558 * Assumes vcpu_load() was already called.
2559 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002560static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002561{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002562 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002563 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002564 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002565 u32 msr_index = msr_info->index;
2566 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002567
Avi Kivity6aa8b732006-12-10 02:21:36 -08002568 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002569 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002570 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002571 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002572#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002573 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002574 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002575 vmcs_writel(GUEST_FS_BASE, data);
2576 break;
2577 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002578 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579 vmcs_writel(GUEST_GS_BASE, data);
2580 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002581 case MSR_KERNEL_GS_BASE:
2582 vmx_load_host_state(vmx);
2583 vmx->msr_guest_kernel_gs_base = data;
2584 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585#endif
2586 case MSR_IA32_SYSENTER_CS:
2587 vmcs_write32(GUEST_SYSENTER_CS, data);
2588 break;
2589 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002590 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591 break;
2592 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002593 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002594 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002595 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002596 if (!vmx_mpx_supported())
2597 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002598 vmcs_write64(GUEST_BNDCFGS, data);
2599 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302600 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002601 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002603 case MSR_IA32_CR_PAT:
2604 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2605 vmcs_write64(GUEST_IA32_PAT, data);
2606 vcpu->arch.pat = data;
2607 break;
2608 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002609 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002610 break;
Will Auldba904632012-11-29 12:42:50 -08002611 case MSR_IA32_TSC_ADJUST:
2612 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002613 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002614 case MSR_IA32_FEATURE_CONTROL:
2615 if (!nested_vmx_allowed(vcpu) ||
2616 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2617 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2618 return 1;
2619 vmx->nested.msr_ia32_feature_control = data;
2620 if (msr_info->host_initiated && data == 0)
2621 vmx_leave_nested(vcpu);
2622 break;
2623 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2624 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002625 case MSR_TSC_AUX:
2626 if (!vmx->rdtscp_enabled)
2627 return 1;
2628 /* Check reserved bit, higher 32 bits should be zero */
2629 if ((data >> 32) != 0)
2630 return 1;
2631 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002633 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002634 if (msr) {
2635 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002636 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2637 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002638 kvm_set_shared_msr(msr->index, msr->data,
2639 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002640 preempt_enable();
2641 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002642 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002644 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645 }
2646
Eddie Dong2cc51562007-05-21 07:28:09 +03002647 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648}
2649
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002650static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002652 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2653 switch (reg) {
2654 case VCPU_REGS_RSP:
2655 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2656 break;
2657 case VCPU_REGS_RIP:
2658 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2659 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002660 case VCPU_EXREG_PDPTR:
2661 if (enable_ept)
2662 ept_save_pdptrs(vcpu);
2663 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002664 default:
2665 break;
2666 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Avi Kivity6aa8b732006-12-10 02:21:36 -08002669static __init int cpu_has_kvm_support(void)
2670{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002671 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
2674static __init int vmx_disabled_by_bios(void)
2675{
2676 u64 msr;
2677
2678 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002679 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002680 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002681 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2682 && tboot_enabled())
2683 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002684 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002685 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002686 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002687 && !tboot_enabled()) {
2688 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002689 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002690 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002691 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002692 /* launched w/o TXT and VMX disabled */
2693 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2694 && !tboot_enabled())
2695 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002696 }
2697
2698 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699}
2700
Dongxiao Xu7725b892010-05-11 18:29:38 +08002701static void kvm_cpu_vmxon(u64 addr)
2702{
2703 asm volatile (ASM_VMX_VMXON_RAX
2704 : : "a"(&addr), "m"(addr)
2705 : "memory", "cc");
2706}
2707
Alexander Graf10474ae2009-09-15 11:37:46 +02002708static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002709{
2710 int cpu = raw_smp_processor_id();
2711 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002712 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713
Alexander Graf10474ae2009-09-15 11:37:46 +02002714 if (read_cr4() & X86_CR4_VMXE)
2715 return -EBUSY;
2716
Nadav Har'Eld462b812011-05-24 15:26:10 +03002717 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002718
2719 /*
2720 * Now we can enable the vmclear operation in kdump
2721 * since the loaded_vmcss_on_cpu list on this cpu
2722 * has been initialized.
2723 *
2724 * Though the cpu is not in VMX operation now, there
2725 * is no problem to enable the vmclear operation
2726 * for the loaded_vmcss_on_cpu list is empty!
2727 */
2728 crash_enable_local_vmclear(cpu);
2729
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002731
2732 test_bits = FEATURE_CONTROL_LOCKED;
2733 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2734 if (tboot_enabled())
2735 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2736
2737 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002739 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2740 }
Rusty Russell66aee912007-07-17 23:34:16 +10002741 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002742
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002743 if (vmm_exclusive) {
2744 kvm_cpu_vmxon(phys_addr);
2745 ept_sync_global();
2746 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002747
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002748 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002749
Alexander Graf10474ae2009-09-15 11:37:46 +02002750 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002751}
2752
Nadav Har'Eld462b812011-05-24 15:26:10 +03002753static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002754{
2755 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002756 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002757
Nadav Har'Eld462b812011-05-24 15:26:10 +03002758 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2759 loaded_vmcss_on_cpu_link)
2760 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002761}
2762
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002763
2764/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2765 * tricks.
2766 */
2767static void kvm_cpu_vmxoff(void)
2768{
2769 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002770}
2771
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772static void hardware_disable(void *garbage)
2773{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002774 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002775 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002776 kvm_cpu_vmxoff();
2777 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002778 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779}
2780
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002781static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002782 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002783{
2784 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002785 u32 ctl = ctl_min | ctl_opt;
2786
2787 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2788
2789 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2790 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2791
2792 /* Ensure minimum (required) set of control bits are supported. */
2793 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002794 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002795
2796 *result = ctl;
2797 return 0;
2798}
2799
Avi Kivity110312c2010-12-21 12:54:20 +02002800static __init bool allow_1_setting(u32 msr, u32 ctl)
2801{
2802 u32 vmx_msr_low, vmx_msr_high;
2803
2804 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2805 return vmx_msr_high & ctl;
2806}
2807
Yang, Sheng002c7f72007-07-31 14:23:01 +03002808static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002809{
2810 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002811 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002812 u32 _pin_based_exec_control = 0;
2813 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002814 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002815 u32 _vmexit_control = 0;
2816 u32 _vmentry_control = 0;
2817
Raghavendra K T10166742012-02-07 23:19:20 +05302818 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002819#ifdef CONFIG_X86_64
2820 CPU_BASED_CR8_LOAD_EXITING |
2821 CPU_BASED_CR8_STORE_EXITING |
2822#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002823 CPU_BASED_CR3_LOAD_EXITING |
2824 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002825 CPU_BASED_USE_IO_BITMAPS |
2826 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002827 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002828 CPU_BASED_MWAIT_EXITING |
2829 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002830 CPU_BASED_INVLPG_EXITING |
2831 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002832
Sheng Yangf78e0e22007-10-29 09:40:42 +08002833 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002834 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002835 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002836 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2837 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002838 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002839#ifdef CONFIG_X86_64
2840 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2841 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2842 ~CPU_BASED_CR8_STORE_EXITING;
2843#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002844 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002845 min2 = 0;
2846 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002847 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002848 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002849 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002850 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002851 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002852 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002853 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002854 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002855 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002856 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2857 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002858 if (adjust_vmx_controls(min2, opt2,
2859 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002860 &_cpu_based_2nd_exec_control) < 0)
2861 return -EIO;
2862 }
2863#ifndef CONFIG_X86_64
2864 if (!(_cpu_based_2nd_exec_control &
2865 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2866 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2867#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002868
2869 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2870 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002871 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002872 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2873 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002874
Sheng Yangd56f5462008-04-25 10:13:16 +08002875 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002876 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2877 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002878 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2879 CPU_BASED_CR3_STORE_EXITING |
2880 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002881 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2882 vmx_capability.ept, vmx_capability.vpid);
2883 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002884
Paolo Bonzini81908bf2014-02-21 10:32:27 +01002885 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002886#ifdef CONFIG_X86_64
2887 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2888#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002889 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002890 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002891 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2892 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002893 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002894
Yang Zhang01e439b2013-04-11 19:25:12 +08002895 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2896 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2897 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2898 &_pin_based_exec_control) < 0)
2899 return -EIO;
2900
2901 if (!(_cpu_based_2nd_exec_control &
2902 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2903 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2904 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2905
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002906 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002907 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002908 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2909 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002910 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002912 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002913
2914 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2915 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002916 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002917
2918#ifdef CONFIG_X86_64
2919 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2920 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002921 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002922#endif
2923
2924 /* Require Write-Back (WB) memory type for VMCS accesses. */
2925 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002926 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002927
Yang, Sheng002c7f72007-07-31 14:23:01 +03002928 vmcs_conf->size = vmx_msr_high & 0x1fff;
2929 vmcs_conf->order = get_order(vmcs_config.size);
2930 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002931
Yang, Sheng002c7f72007-07-31 14:23:01 +03002932 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2933 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002934 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002935 vmcs_conf->vmexit_ctrl = _vmexit_control;
2936 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002937
Avi Kivity110312c2010-12-21 12:54:20 +02002938 cpu_has_load_ia32_efer =
2939 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2940 VM_ENTRY_LOAD_IA32_EFER)
2941 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2942 VM_EXIT_LOAD_IA32_EFER);
2943
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002944 cpu_has_load_perf_global_ctrl =
2945 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2946 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2947 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2948 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2949
2950 /*
2951 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2952 * but due to arrata below it can't be used. Workaround is to use
2953 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2954 *
2955 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2956 *
2957 * AAK155 (model 26)
2958 * AAP115 (model 30)
2959 * AAT100 (model 37)
2960 * BC86,AAY89,BD102 (model 44)
2961 * BA97 (model 46)
2962 *
2963 */
2964 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2965 switch (boot_cpu_data.x86_model) {
2966 case 26:
2967 case 30:
2968 case 37:
2969 case 44:
2970 case 46:
2971 cpu_has_load_perf_global_ctrl = false;
2972 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2973 "does not work properly. Using workaround\n");
2974 break;
2975 default:
2976 break;
2977 }
2978 }
2979
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002980 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002981}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002982
2983static struct vmcs *alloc_vmcs_cpu(int cpu)
2984{
2985 int node = cpu_to_node(cpu);
2986 struct page *pages;
2987 struct vmcs *vmcs;
2988
Mel Gorman6484eb32009-06-16 15:31:54 -07002989 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990 if (!pages)
2991 return NULL;
2992 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002993 memset(vmcs, 0, vmcs_config.size);
2994 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002995 return vmcs;
2996}
2997
2998static struct vmcs *alloc_vmcs(void)
2999{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003000 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003001}
3002
3003static void free_vmcs(struct vmcs *vmcs)
3004{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003005 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006}
3007
Nadav Har'Eld462b812011-05-24 15:26:10 +03003008/*
3009 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3010 */
3011static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3012{
3013 if (!loaded_vmcs->vmcs)
3014 return;
3015 loaded_vmcs_clear(loaded_vmcs);
3016 free_vmcs(loaded_vmcs->vmcs);
3017 loaded_vmcs->vmcs = NULL;
3018}
3019
Sam Ravnborg39959582007-06-01 00:47:13 -07003020static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021{
3022 int cpu;
3023
Zachary Amsden3230bb42009-09-29 11:38:37 -10003024 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003026 per_cpu(vmxarea, cpu) = NULL;
3027 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028}
3029
Bandan Dasfe2b2012014-04-21 15:20:14 -04003030static void init_vmcs_shadow_fields(void)
3031{
3032 int i, j;
3033
3034 /* No checks for read only fields yet */
3035
3036 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3037 switch (shadow_read_write_fields[i]) {
3038 case GUEST_BNDCFGS:
3039 if (!vmx_mpx_supported())
3040 continue;
3041 break;
3042 default:
3043 break;
3044 }
3045
3046 if (j < i)
3047 shadow_read_write_fields[j] =
3048 shadow_read_write_fields[i];
3049 j++;
3050 }
3051 max_shadow_read_write_fields = j;
3052
3053 /* shadowed fields guest access without vmexit */
3054 for (i = 0; i < max_shadow_read_write_fields; i++) {
3055 clear_bit(shadow_read_write_fields[i],
3056 vmx_vmwrite_bitmap);
3057 clear_bit(shadow_read_write_fields[i],
3058 vmx_vmread_bitmap);
3059 }
3060 for (i = 0; i < max_shadow_read_only_fields; i++)
3061 clear_bit(shadow_read_only_fields[i],
3062 vmx_vmread_bitmap);
3063}
3064
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065static __init int alloc_kvm_area(void)
3066{
3067 int cpu;
3068
Zachary Amsden3230bb42009-09-29 11:38:37 -10003069 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070 struct vmcs *vmcs;
3071
3072 vmcs = alloc_vmcs_cpu(cpu);
3073 if (!vmcs) {
3074 free_kvm_area();
3075 return -ENOMEM;
3076 }
3077
3078 per_cpu(vmxarea, cpu) = vmcs;
3079 }
3080 return 0;
3081}
3082
3083static __init int hardware_setup(void)
3084{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003085 if (setup_vmcs_config(&vmcs_config) < 0)
3086 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003087
3088 if (boot_cpu_has(X86_FEATURE_NX))
3089 kvm_enable_efer_bits(EFER_NX);
3090
Sheng Yang93ba03c2009-04-01 15:52:32 +08003091 if (!cpu_has_vmx_vpid())
3092 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003093 if (!cpu_has_vmx_shadow_vmcs())
3094 enable_shadow_vmcs = 0;
Bandan Dasfe2b2012014-04-21 15:20:14 -04003095 if (enable_shadow_vmcs)
3096 init_vmcs_shadow_fields();
Sheng Yang93ba03c2009-04-01 15:52:32 +08003097
Sheng Yang4bc9b982010-06-02 14:05:24 +08003098 if (!cpu_has_vmx_ept() ||
3099 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003100 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003101 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003102 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003103 }
3104
Xudong Hao83c3a332012-05-28 19:33:35 +08003105 if (!cpu_has_vmx_ept_ad_bits())
3106 enable_ept_ad_bits = 0;
3107
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003108 if (!cpu_has_vmx_unrestricted_guest())
3109 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003110
3111 if (!cpu_has_vmx_flexpriority())
3112 flexpriority_enabled = 0;
3113
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003114 if (!cpu_has_vmx_tpr_shadow())
3115 kvm_x86_ops->update_cr8_intercept = NULL;
3116
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003117 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3118 kvm_disable_largepages();
3119
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003120 if (!cpu_has_vmx_ple())
3121 ple_gap = 0;
3122
Yang Zhang01e439b2013-04-11 19:25:12 +08003123 if (!cpu_has_vmx_apicv())
3124 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003125
Yang Zhang01e439b2013-04-11 19:25:12 +08003126 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003127 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003128 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003129 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003130 kvm_x86_ops->deliver_posted_interrupt = NULL;
3131 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3132 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003133
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003134 if (nested)
3135 nested_vmx_setup_ctls_msrs();
3136
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 return alloc_kvm_area();
3138}
3139
3140static __exit void hardware_unsetup(void)
3141{
3142 free_kvm_area();
3143}
3144
Gleb Natapov14168782013-01-21 15:36:49 +02003145static bool emulation_required(struct kvm_vcpu *vcpu)
3146{
3147 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3148}
3149
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003150static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003151 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003152{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003153 if (!emulate_invalid_guest_state) {
3154 /*
3155 * CS and SS RPL should be equal during guest entry according
3156 * to VMX spec, but in reality it is not always so. Since vcpu
3157 * is in the middle of the transition from real mode to
3158 * protected mode it is safe to assume that RPL 0 is a good
3159 * default value.
3160 */
3161 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3162 save->selector &= ~SELECTOR_RPL_MASK;
3163 save->dpl = save->selector & SELECTOR_RPL_MASK;
3164 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003166 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167}
3168
3169static void enter_pmode(struct kvm_vcpu *vcpu)
3170{
3171 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003172 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173
Gleb Natapovd99e4152012-12-20 16:57:45 +02003174 /*
3175 * Update real mode segment cache. It may be not up-to-date if sement
3176 * register was written while vcpu was in a guest mode.
3177 */
3178 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3179 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3180 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3181 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3182 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3183 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3184
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003185 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186
Avi Kivity2fb92db2011-04-27 19:42:18 +03003187 vmx_segment_cache_clear(vmx);
3188
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003189 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190
3191 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003192 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3193 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194 vmcs_writel(GUEST_RFLAGS, flags);
3195
Rusty Russell66aee912007-07-17 23:34:16 +10003196 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3197 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198
3199 update_exception_bitmap(vcpu);
3200
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003201 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3202 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3203 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3204 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3205 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3206 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207}
3208
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003209static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210{
Mathias Krause772e0312012-08-30 01:30:19 +02003211 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003212 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213
Gleb Natapovd99e4152012-12-20 16:57:45 +02003214 var.dpl = 0x3;
3215 if (seg == VCPU_SREG_CS)
3216 var.type = 0x3;
3217
3218 if (!emulate_invalid_guest_state) {
3219 var.selector = var.base >> 4;
3220 var.base = var.base & 0xffff0;
3221 var.limit = 0xffff;
3222 var.g = 0;
3223 var.db = 0;
3224 var.present = 1;
3225 var.s = 1;
3226 var.l = 0;
3227 var.unusable = 0;
3228 var.type = 0x3;
3229 var.avl = 0;
3230 if (save->base & 0xf)
3231 printk_once(KERN_WARNING "kvm: segment base is not "
3232 "paragraph aligned when entering "
3233 "protected mode (seg=%d)", seg);
3234 }
3235
3236 vmcs_write16(sf->selector, var.selector);
3237 vmcs_write32(sf->base, var.base);
3238 vmcs_write32(sf->limit, var.limit);
3239 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240}
3241
3242static void enter_rmode(struct kvm_vcpu *vcpu)
3243{
3244 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003245 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003247 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3248 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3249 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3250 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3251 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003252 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3253 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003254
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003255 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003256
Gleb Natapov776e58e2011-03-13 12:34:27 +02003257 /*
3258 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003259 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003260 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003261 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003262 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3263 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003264
Avi Kivity2fb92db2011-04-27 19:42:18 +03003265 vmx_segment_cache_clear(vmx);
3266
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003267 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3270
3271 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003272 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003273
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003274 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275
3276 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003277 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003278 update_exception_bitmap(vcpu);
3279
Gleb Natapovd99e4152012-12-20 16:57:45 +02003280 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3281 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3282 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3283 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3284 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3285 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003286
Eddie Dong8668a3c2007-10-10 14:26:45 +08003287 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003288}
3289
Amit Shah401d10d2009-02-20 22:53:37 +05303290static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3291{
3292 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003293 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3294
3295 if (!msr)
3296 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303297
Avi Kivity44ea2b12009-09-06 15:55:37 +03003298 /*
3299 * Force kernel_gs_base reloading before EFER changes, as control
3300 * of this msr depends on is_long_mode().
3301 */
3302 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003303 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303304 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003305 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303306 msr->data = efer;
3307 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003308 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303309
3310 msr->data = efer & ~EFER_LME;
3311 }
3312 setup_msrs(vmx);
3313}
3314
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003315#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316
3317static void enter_lmode(struct kvm_vcpu *vcpu)
3318{
3319 u32 guest_tr_ar;
3320
Avi Kivity2fb92db2011-04-27 19:42:18 +03003321 vmx_segment_cache_clear(to_vmx(vcpu));
3322
Avi Kivity6aa8b732006-12-10 02:21:36 -08003323 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3324 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003325 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3326 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327 vmcs_write32(GUEST_TR_AR_BYTES,
3328 (guest_tr_ar & ~AR_TYPE_MASK)
3329 | AR_TYPE_BUSY_64_TSS);
3330 }
Avi Kivityda38f432010-07-06 11:30:49 +03003331 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332}
3333
3334static void exit_lmode(struct kvm_vcpu *vcpu)
3335{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003336 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003337 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003338}
3339
3340#endif
3341
Sheng Yang2384d2b2008-01-17 15:14:33 +08003342static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3343{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003344 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003345 if (enable_ept) {
3346 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3347 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003348 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003349 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003350}
3351
Avi Kivitye8467fd2009-12-29 18:43:06 +02003352static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3353{
3354 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3355
3356 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3357 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3358}
3359
Avi Kivityaff48ba2010-12-05 18:56:11 +02003360static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3361{
3362 if (enable_ept && is_paging(vcpu))
3363 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3364 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3365}
3366
Anthony Liguori25c4c272007-04-27 09:29:21 +03003367static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003368{
Avi Kivityfc78f512009-12-07 12:16:48 +02003369 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3370
3371 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3372 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003373}
3374
Sheng Yang14394422008-04-28 12:24:45 +08003375static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3376{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003377 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3378
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003379 if (!test_bit(VCPU_EXREG_PDPTR,
3380 (unsigned long *)&vcpu->arch.regs_dirty))
3381 return;
3382
Sheng Yang14394422008-04-28 12:24:45 +08003383 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003384 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3385 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3386 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3387 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003388 }
3389}
3390
Avi Kivity8f5d5492009-05-31 18:41:29 +03003391static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3392{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003393 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3394
Avi Kivity8f5d5492009-05-31 18:41:29 +03003395 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003396 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3397 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3398 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3399 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003400 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003401
3402 __set_bit(VCPU_EXREG_PDPTR,
3403 (unsigned long *)&vcpu->arch.regs_avail);
3404 __set_bit(VCPU_EXREG_PDPTR,
3405 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003406}
3407
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003408static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003409
3410static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3411 unsigned long cr0,
3412 struct kvm_vcpu *vcpu)
3413{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003414 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3415 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003416 if (!(cr0 & X86_CR0_PG)) {
3417 /* From paging/starting to nonpaging */
3418 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003419 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003420 (CPU_BASED_CR3_LOAD_EXITING |
3421 CPU_BASED_CR3_STORE_EXITING));
3422 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003423 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003424 } else if (!is_paging(vcpu)) {
3425 /* From nonpaging to paging */
3426 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003427 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003428 ~(CPU_BASED_CR3_LOAD_EXITING |
3429 CPU_BASED_CR3_STORE_EXITING));
3430 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003431 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003432 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003433
3434 if (!(cr0 & X86_CR0_WP))
3435 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003436}
3437
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3439{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003440 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003441 unsigned long hw_cr0;
3442
Gleb Natapov50378782013-02-04 16:00:28 +02003443 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003444 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003445 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003446 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003447 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003448
Gleb Natapov218e7632013-01-21 15:36:45 +02003449 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3450 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451
Gleb Natapov218e7632013-01-21 15:36:45 +02003452 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3453 enter_rmode(vcpu);
3454 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003455
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003456#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003457 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003458 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003459 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003460 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461 exit_lmode(vcpu);
3462 }
3463#endif
3464
Avi Kivity089d0342009-03-23 18:26:32 +02003465 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003466 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3467
Avi Kivity02daab22009-12-30 12:40:26 +02003468 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003469 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003470
Avi Kivity6aa8b732006-12-10 02:21:36 -08003471 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003472 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003473 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003474
3475 /* depends on vcpu->arch.cr0 to be set to a new value */
3476 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003477}
3478
Sheng Yang14394422008-04-28 12:24:45 +08003479static u64 construct_eptp(unsigned long root_hpa)
3480{
3481 u64 eptp;
3482
3483 /* TODO write the value reading from MSR */
3484 eptp = VMX_EPT_DEFAULT_MT |
3485 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003486 if (enable_ept_ad_bits)
3487 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003488 eptp |= (root_hpa & PAGE_MASK);
3489
3490 return eptp;
3491}
3492
Avi Kivity6aa8b732006-12-10 02:21:36 -08003493static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3494{
Sheng Yang14394422008-04-28 12:24:45 +08003495 unsigned long guest_cr3;
3496 u64 eptp;
3497
3498 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003499 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003500 eptp = construct_eptp(cr3);
3501 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003502 if (is_paging(vcpu) || is_guest_mode(vcpu))
3503 guest_cr3 = kvm_read_cr3(vcpu);
3504 else
3505 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003506 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003507 }
3508
Sheng Yang2384d2b2008-01-17 15:14:33 +08003509 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003510 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511}
3512
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003513static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003514{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003515 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003516 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3517
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003518 if (cr4 & X86_CR4_VMXE) {
3519 /*
3520 * To use VMXON (and later other VMX instructions), a guest
3521 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3522 * So basically the check on whether to allow nested VMX
3523 * is here.
3524 */
3525 if (!nested_vmx_allowed(vcpu))
3526 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003527 }
3528 if (to_vmx(vcpu)->nested.vmxon &&
3529 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003530 return 1;
3531
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003532 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003533 if (enable_ept) {
3534 if (!is_paging(vcpu)) {
3535 hw_cr4 &= ~X86_CR4_PAE;
3536 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003537 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003538 * SMEP/SMAP is disabled if CPU is in non-paging mode
3539 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003540 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003541 * To emulate this behavior, SMEP/SMAP needs to be
3542 * manually disabled when guest switches to non-paging
3543 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003544 */
Feng Wue1e746b2014-04-01 17:46:35 +08003545 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003546 } else if (!(cr4 & X86_CR4_PAE)) {
3547 hw_cr4 &= ~X86_CR4_PAE;
3548 }
3549 }
Sheng Yang14394422008-04-28 12:24:45 +08003550
3551 vmcs_writel(CR4_READ_SHADOW, cr4);
3552 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003553 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554}
3555
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556static void vmx_get_segment(struct kvm_vcpu *vcpu,
3557 struct kvm_segment *var, int seg)
3558{
Avi Kivitya9179492011-01-03 14:28:52 +02003559 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560 u32 ar;
3561
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003562 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003563 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003564 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003565 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003566 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003567 var->base = vmx_read_guest_seg_base(vmx, seg);
3568 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3569 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003570 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003571 var->base = vmx_read_guest_seg_base(vmx, seg);
3572 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3573 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3574 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003575 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003576 var->type = ar & 15;
3577 var->s = (ar >> 4) & 1;
3578 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003579 /*
3580 * Some userspaces do not preserve unusable property. Since usable
3581 * segment has to be present according to VMX spec we can use present
3582 * property to amend userspace bug by making unusable segment always
3583 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3584 * segment as unusable.
3585 */
3586 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003587 var->avl = (ar >> 12) & 1;
3588 var->l = (ar >> 13) & 1;
3589 var->db = (ar >> 14) & 1;
3590 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003591}
3592
Avi Kivitya9179492011-01-03 14:28:52 +02003593static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3594{
Avi Kivitya9179492011-01-03 14:28:52 +02003595 struct kvm_segment s;
3596
3597 if (to_vmx(vcpu)->rmode.vm86_active) {
3598 vmx_get_segment(vcpu, &s, seg);
3599 return s.base;
3600 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003601 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003602}
3603
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003604static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003605{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003606 struct vcpu_vmx *vmx = to_vmx(vcpu);
3607
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003608 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003609 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003610 else {
3611 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3612 return AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003613 }
Avi Kivity69c73022011-03-07 15:26:44 +02003614}
3615
Avi Kivity653e3102007-05-07 10:55:37 +03003616static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003617{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003618 u32 ar;
3619
Avi Kivityf0495f92012-06-07 17:06:10 +03003620 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003621 ar = 1 << 16;
3622 else {
3623 ar = var->type & 15;
3624 ar |= (var->s & 1) << 4;
3625 ar |= (var->dpl & 3) << 5;
3626 ar |= (var->present & 1) << 7;
3627 ar |= (var->avl & 1) << 12;
3628 ar |= (var->l & 1) << 13;
3629 ar |= (var->db & 1) << 14;
3630 ar |= (var->g & 1) << 15;
3631 }
Avi Kivity653e3102007-05-07 10:55:37 +03003632
3633 return ar;
3634}
3635
3636static void vmx_set_segment(struct kvm_vcpu *vcpu,
3637 struct kvm_segment *var, int seg)
3638{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003639 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003640 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003641
Avi Kivity2fb92db2011-04-27 19:42:18 +03003642 vmx_segment_cache_clear(vmx);
3643
Gleb Natapov1ecd50a92012-12-12 19:10:54 +02003644 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3645 vmx->rmode.segs[seg] = *var;
3646 if (seg == VCPU_SREG_TR)
3647 vmcs_write16(sf->selector, var->selector);
3648 else if (var->s)
3649 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003650 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003651 }
Gleb Natapov1ecd50a92012-12-12 19:10:54 +02003652
Avi Kivity653e3102007-05-07 10:55:37 +03003653 vmcs_writel(sf->base, var->base);
3654 vmcs_write32(sf->limit, var->limit);
3655 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003656
3657 /*
3658 * Fix the "Accessed" bit in AR field of segment registers for older
3659 * qemu binaries.
3660 * IA32 arch specifies that at the time of processor reset the
3661 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003662 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003663 * state vmexit when "unrestricted guest" mode is turned on.
3664 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3665 * tree. Newer qemu binaries with that qemu fix would not need this
3666 * kvm hack.
3667 */
3668 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003669 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003670
Gleb Natapovf924d662012-12-12 19:10:55 +02003671 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003672
3673out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003674 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003675}
3676
Avi Kivity6aa8b732006-12-10 02:21:36 -08003677static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3678{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003679 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003680
3681 *db = (ar >> 14) & 1;
3682 *l = (ar >> 13) & 1;
3683}
3684
Gleb Natapov89a27f42010-02-16 10:51:48 +02003685static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003686{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003687 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3688 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003689}
3690
Gleb Natapov89a27f42010-02-16 10:51:48 +02003691static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003692{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003693 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3694 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003695}
3696
Gleb Natapov89a27f42010-02-16 10:51:48 +02003697static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003699 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3700 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003701}
3702
Gleb Natapov89a27f42010-02-16 10:51:48 +02003703static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003704{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003705 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3706 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003707}
3708
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003709static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3710{
3711 struct kvm_segment var;
3712 u32 ar;
3713
3714 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003715 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003716 if (seg == VCPU_SREG_CS)
3717 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003718 ar = vmx_segment_access_rights(&var);
3719
3720 if (var.base != (var.selector << 4))
3721 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003722 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003723 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003724 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003725 return false;
3726
3727 return true;
3728}
3729
3730static bool code_segment_valid(struct kvm_vcpu *vcpu)
3731{
3732 struct kvm_segment cs;
3733 unsigned int cs_rpl;
3734
3735 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3736 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3737
Avi Kivity1872a3f2009-01-04 23:26:52 +02003738 if (cs.unusable)
3739 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003740 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3741 return false;
3742 if (!cs.s)
3743 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003744 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003745 if (cs.dpl > cs_rpl)
3746 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003747 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003748 if (cs.dpl != cs_rpl)
3749 return false;
3750 }
3751 if (!cs.present)
3752 return false;
3753
3754 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3755 return true;
3756}
3757
3758static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3759{
3760 struct kvm_segment ss;
3761 unsigned int ss_rpl;
3762
3763 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3764 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3765
Avi Kivity1872a3f2009-01-04 23:26:52 +02003766 if (ss.unusable)
3767 return true;
3768 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003769 return false;
3770 if (!ss.s)
3771 return false;
3772 if (ss.dpl != ss_rpl) /* DPL != RPL */
3773 return false;
3774 if (!ss.present)
3775 return false;
3776
3777 return true;
3778}
3779
3780static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3781{
3782 struct kvm_segment var;
3783 unsigned int rpl;
3784
3785 vmx_get_segment(vcpu, &var, seg);
3786 rpl = var.selector & SELECTOR_RPL_MASK;
3787
Avi Kivity1872a3f2009-01-04 23:26:52 +02003788 if (var.unusable)
3789 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003790 if (!var.s)
3791 return false;
3792 if (!var.present)
3793 return false;
3794 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3795 if (var.dpl < rpl) /* DPL < RPL */
3796 return false;
3797 }
3798
3799 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3800 * rights flags
3801 */
3802 return true;
3803}
3804
3805static bool tr_valid(struct kvm_vcpu *vcpu)
3806{
3807 struct kvm_segment tr;
3808
3809 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3810
Avi Kivity1872a3f2009-01-04 23:26:52 +02003811 if (tr.unusable)
3812 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003813 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3814 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003815 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003816 return false;
3817 if (!tr.present)
3818 return false;
3819
3820 return true;
3821}
3822
3823static bool ldtr_valid(struct kvm_vcpu *vcpu)
3824{
3825 struct kvm_segment ldtr;
3826
3827 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3828
Avi Kivity1872a3f2009-01-04 23:26:52 +02003829 if (ldtr.unusable)
3830 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003831 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3832 return false;
3833 if (ldtr.type != 2)
3834 return false;
3835 if (!ldtr.present)
3836 return false;
3837
3838 return true;
3839}
3840
3841static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3842{
3843 struct kvm_segment cs, ss;
3844
3845 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3846 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3847
3848 return ((cs.selector & SELECTOR_RPL_MASK) ==
3849 (ss.selector & SELECTOR_RPL_MASK));
3850}
3851
3852/*
3853 * Check if guest state is valid. Returns true if valid, false if
3854 * not.
3855 * We assume that registers are always usable
3856 */
3857static bool guest_state_valid(struct kvm_vcpu *vcpu)
3858{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003859 if (enable_unrestricted_guest)
3860 return true;
3861
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003862 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003863 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003864 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3865 return false;
3866 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3867 return false;
3868 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3869 return false;
3870 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3871 return false;
3872 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3873 return false;
3874 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3875 return false;
3876 } else {
3877 /* protected mode guest state checks */
3878 if (!cs_ss_rpl_check(vcpu))
3879 return false;
3880 if (!code_segment_valid(vcpu))
3881 return false;
3882 if (!stack_segment_valid(vcpu))
3883 return false;
3884 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3885 return false;
3886 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3887 return false;
3888 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3889 return false;
3890 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3891 return false;
3892 if (!tr_valid(vcpu))
3893 return false;
3894 if (!ldtr_valid(vcpu))
3895 return false;
3896 }
3897 /* TODO:
3898 * - Add checks on RIP
3899 * - Add checks on RFLAGS
3900 */
3901
3902 return true;
3903}
3904
Mike Dayd77c26f2007-10-08 09:02:08 -04003905static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003906{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003907 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003908 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003909 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003910
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003911 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003912 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003913 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3914 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003915 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003916 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003917 r = kvm_write_guest_page(kvm, fn++, &data,
3918 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003919 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003920 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003921 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3922 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003923 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003924 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3925 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003926 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003927 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003928 r = kvm_write_guest_page(kvm, fn, &data,
3929 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3930 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003931 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003932 goto out;
3933
3934 ret = 1;
3935out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003936 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003937 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938}
3939
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003940static int init_rmode_identity_map(struct kvm *kvm)
3941{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003942 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003943 pfn_t identity_map_pfn;
3944 u32 tmp;
3945
Avi Kivity089d0342009-03-23 18:26:32 +02003946 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003947 return 1;
3948 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3949 printk(KERN_ERR "EPT: identity-mapping pagetable "
3950 "haven't been allocated!\n");
3951 return 0;
3952 }
3953 if (likely(kvm->arch.ept_identity_pagetable_done))
3954 return 1;
3955 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003956 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003957 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003958 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3959 if (r < 0)
3960 goto out;
3961 /* Set up identity-mapping pagetable for EPT in real mode */
3962 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3963 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3964 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3965 r = kvm_write_guest_page(kvm, identity_map_pfn,
3966 &tmp, i * sizeof(tmp), sizeof(tmp));
3967 if (r < 0)
3968 goto out;
3969 }
3970 kvm->arch.ept_identity_pagetable_done = true;
3971 ret = 1;
3972out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003973 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003974 return ret;
3975}
3976
Avi Kivity6aa8b732006-12-10 02:21:36 -08003977static void seg_setup(int seg)
3978{
Mathias Krause772e0312012-08-30 01:30:19 +02003979 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003980 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003981
3982 vmcs_write16(sf->selector, 0);
3983 vmcs_writel(sf->base, 0);
3984 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003985 ar = 0x93;
3986 if (seg == VCPU_SREG_CS)
3987 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003988
3989 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003990}
3991
Sheng Yangf78e0e22007-10-29 09:40:42 +08003992static int alloc_apic_access_page(struct kvm *kvm)
3993{
Xiao Guangrong44841412012-09-07 14:14:20 +08003994 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003995 struct kvm_userspace_memory_region kvm_userspace_mem;
3996 int r = 0;
3997
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003998 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003999 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004000 goto out;
4001 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4002 kvm_userspace_mem.flags = 0;
4003 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
4004 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004005 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004006 if (r)
4007 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004008
Xiao Guangrong44841412012-09-07 14:14:20 +08004009 page = gfn_to_page(kvm, 0xfee00);
4010 if (is_error_page(page)) {
4011 r = -EFAULT;
4012 goto out;
4013 }
4014
4015 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004016out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004017 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004018 return r;
4019}
4020
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004021static int alloc_identity_pagetable(struct kvm *kvm)
4022{
Xiao Guangrong44841412012-09-07 14:14:20 +08004023 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004024 struct kvm_userspace_memory_region kvm_userspace_mem;
4025 int r = 0;
4026
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004027 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004028 if (kvm->arch.ept_identity_pagetable)
4029 goto out;
4030 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4031 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004032 kvm_userspace_mem.guest_phys_addr =
4033 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004034 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004035 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004036 if (r)
4037 goto out;
4038
Xiao Guangrong44841412012-09-07 14:14:20 +08004039 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
4040 if (is_error_page(page)) {
4041 r = -EFAULT;
4042 goto out;
4043 }
4044
4045 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004046out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004047 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004048 return r;
4049}
4050
Sheng Yang2384d2b2008-01-17 15:14:33 +08004051static void allocate_vpid(struct vcpu_vmx *vmx)
4052{
4053 int vpid;
4054
4055 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004056 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004057 return;
4058 spin_lock(&vmx_vpid_lock);
4059 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4060 if (vpid < VMX_NR_VPIDS) {
4061 vmx->vpid = vpid;
4062 __set_bit(vpid, vmx_vpid_bitmap);
4063 }
4064 spin_unlock(&vmx_vpid_lock);
4065}
4066
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004067static void free_vpid(struct vcpu_vmx *vmx)
4068{
4069 if (!enable_vpid)
4070 return;
4071 spin_lock(&vmx_vpid_lock);
4072 if (vmx->vpid != 0)
4073 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4074 spin_unlock(&vmx_vpid_lock);
4075}
4076
Yang Zhang8d146952013-01-25 10:18:50 +08004077#define MSR_TYPE_R 1
4078#define MSR_TYPE_W 2
4079static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4080 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004081{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004082 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004083
4084 if (!cpu_has_vmx_msr_bitmap())
4085 return;
4086
4087 /*
4088 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4089 * have the write-low and read-high bitmap offsets the wrong way round.
4090 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4091 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004092 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004093 if (type & MSR_TYPE_R)
4094 /* read-low */
4095 __clear_bit(msr, msr_bitmap + 0x000 / f);
4096
4097 if (type & MSR_TYPE_W)
4098 /* write-low */
4099 __clear_bit(msr, msr_bitmap + 0x800 / f);
4100
Sheng Yang25c5f222008-03-28 13:18:56 +08004101 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4102 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004103 if (type & MSR_TYPE_R)
4104 /* read-high */
4105 __clear_bit(msr, msr_bitmap + 0x400 / f);
4106
4107 if (type & MSR_TYPE_W)
4108 /* write-high */
4109 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4110
4111 }
4112}
4113
4114static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4115 u32 msr, int type)
4116{
4117 int f = sizeof(unsigned long);
4118
4119 if (!cpu_has_vmx_msr_bitmap())
4120 return;
4121
4122 /*
4123 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4124 * have the write-low and read-high bitmap offsets the wrong way round.
4125 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4126 */
4127 if (msr <= 0x1fff) {
4128 if (type & MSR_TYPE_R)
4129 /* read-low */
4130 __set_bit(msr, msr_bitmap + 0x000 / f);
4131
4132 if (type & MSR_TYPE_W)
4133 /* write-low */
4134 __set_bit(msr, msr_bitmap + 0x800 / f);
4135
4136 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4137 msr &= 0x1fff;
4138 if (type & MSR_TYPE_R)
4139 /* read-high */
4140 __set_bit(msr, msr_bitmap + 0x400 / f);
4141
4142 if (type & MSR_TYPE_W)
4143 /* write-high */
4144 __set_bit(msr, msr_bitmap + 0xc00 / f);
4145
Sheng Yang25c5f222008-03-28 13:18:56 +08004146 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004147}
4148
Avi Kivity58972972009-02-24 22:26:47 +02004149static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4150{
4151 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004152 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4153 msr, MSR_TYPE_R | MSR_TYPE_W);
4154 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4155 msr, MSR_TYPE_R | MSR_TYPE_W);
4156}
4157
4158static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4159{
4160 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4161 msr, MSR_TYPE_R);
4162 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4163 msr, MSR_TYPE_R);
4164}
4165
4166static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4167{
4168 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4169 msr, MSR_TYPE_R);
4170 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4171 msr, MSR_TYPE_R);
4172}
4173
4174static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4175{
4176 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4177 msr, MSR_TYPE_W);
4178 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4179 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004180}
4181
Yang Zhang01e439b2013-04-11 19:25:12 +08004182static int vmx_vm_has_apicv(struct kvm *kvm)
4183{
4184 return enable_apicv && irqchip_in_kernel(kvm);
4185}
4186
Avi Kivity6aa8b732006-12-10 02:21:36 -08004187/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004188 * Send interrupt to vcpu via posted interrupt way.
4189 * 1. If target vcpu is running(non-root mode), send posted interrupt
4190 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4191 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4192 * interrupt from PIR in next vmentry.
4193 */
4194static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4195{
4196 struct vcpu_vmx *vmx = to_vmx(vcpu);
4197 int r;
4198
4199 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4200 return;
4201
4202 r = pi_test_and_set_on(&vmx->pi_desc);
4203 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004204#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004205 if (!r && (vcpu->mode == IN_GUEST_MODE))
4206 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4207 POSTED_INTR_VECTOR);
4208 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004209#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004210 kvm_vcpu_kick(vcpu);
4211}
4212
4213static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4214{
4215 struct vcpu_vmx *vmx = to_vmx(vcpu);
4216
4217 if (!pi_test_and_clear_on(&vmx->pi_desc))
4218 return;
4219
4220 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4221}
4222
4223static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4224{
4225 return;
4226}
4227
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004229 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4230 * will not change in the lifetime of the guest.
4231 * Note that host-state that does change is set elsewhere. E.g., host-state
4232 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4233 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004234static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004235{
4236 u32 low32, high32;
4237 unsigned long tmpl;
4238 struct desc_ptr dt;
4239
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004240 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004241 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4242 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4243
4244 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004245#ifdef CONFIG_X86_64
4246 /*
4247 * Load null selectors, so we can avoid reloading them in
4248 * __vmx_load_host_state(), in case userspace uses the null selectors
4249 * too (the expected case).
4250 */
4251 vmcs_write16(HOST_DS_SELECTOR, 0);
4252 vmcs_write16(HOST_ES_SELECTOR, 0);
4253#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004254 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4255 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004256#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004257 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4258 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4259
4260 native_store_idt(&dt);
4261 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004262 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004263
Avi Kivity83287ea422012-09-16 15:10:57 +03004264 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004265
4266 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4267 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4268 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4269 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4270
4271 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4272 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4273 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4274 }
4275}
4276
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004277static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4278{
4279 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4280 if (enable_ept)
4281 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004282 if (is_guest_mode(&vmx->vcpu))
4283 vmx->vcpu.arch.cr4_guest_owned_bits &=
4284 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004285 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4286}
4287
Yang Zhang01e439b2013-04-11 19:25:12 +08004288static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4289{
4290 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4291
4292 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4293 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4294 return pin_based_exec_ctrl;
4295}
4296
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004297static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4298{
4299 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004300
4301 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4302 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4303
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004304 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4305 exec_control &= ~CPU_BASED_TPR_SHADOW;
4306#ifdef CONFIG_X86_64
4307 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4308 CPU_BASED_CR8_LOAD_EXITING;
4309#endif
4310 }
4311 if (!enable_ept)
4312 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4313 CPU_BASED_CR3_LOAD_EXITING |
4314 CPU_BASED_INVLPG_EXITING;
4315 return exec_control;
4316}
4317
4318static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4319{
4320 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4321 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4322 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4323 if (vmx->vpid == 0)
4324 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4325 if (!enable_ept) {
4326 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4327 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004328 /* Enable INVPCID for non-ept guests may cause performance regression. */
4329 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004330 }
4331 if (!enable_unrestricted_guest)
4332 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4333 if (!ple_gap)
4334 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004335 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4336 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4337 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004338 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004339 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4340 (handle_vmptrld).
4341 We can NOT enable shadow_vmcs here because we don't have yet
4342 a current VMCS12
4343 */
4344 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004345 return exec_control;
4346}
4347
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004348static void ept_set_mmio_spte_mask(void)
4349{
4350 /*
4351 * EPT Misconfigurations can be generated if the value of bits 2:0
4352 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004353 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004354 * spte.
4355 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004356 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004357}
4358
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004359/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004360 * Sets up the vmcs for emulated real mode.
4361 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004362static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004363{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004364#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004365 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004366#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004368
Avi Kivity6aa8b732006-12-10 02:21:36 -08004369 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004370 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4371 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004372
Abel Gordon4607c2d2013-04-18 14:35:55 +03004373 if (enable_shadow_vmcs) {
4374 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4375 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4376 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004377 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004378 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004379
Avi Kivity6aa8b732006-12-10 02:21:36 -08004380 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4381
Avi Kivity6aa8b732006-12-10 02:21:36 -08004382 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004383 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004384
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004385 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004386
Sheng Yang83ff3b92007-11-21 14:33:25 +08004387 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004388 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4389 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004390 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004391
Yang Zhang01e439b2013-04-11 19:25:12 +08004392 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004393 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4394 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4395 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4396 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4397
4398 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004399
4400 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4401 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004402 }
4403
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004404 if (ple_gap) {
4405 vmcs_write32(PLE_GAP, ple_gap);
4406 vmcs_write32(PLE_WINDOW, ple_window);
4407 }
4408
Xiao Guangrongc3707952011-07-12 03:28:04 +08004409 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4410 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4412
Avi Kivity9581d442010-10-19 16:46:55 +02004413 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4414 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004415 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004416#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417 rdmsrl(MSR_FS_BASE, a);
4418 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4419 rdmsrl(MSR_GS_BASE, a);
4420 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4421#else
4422 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4423 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4424#endif
4425
Eddie Dong2cc51562007-05-21 07:28:09 +03004426 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4427 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004428 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004429 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004430 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004431
Sheng Yang468d4722008-10-09 16:01:55 +08004432 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004433 u32 msr_low, msr_high;
4434 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004435 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4436 host_pat = msr_low | ((u64) msr_high << 32);
4437 /* Write the default value follow host pat */
4438 vmcs_write64(GUEST_IA32_PAT, host_pat);
4439 /* Keep arch.pat sync with GUEST_IA32_PAT */
4440 vmx->vcpu.arch.pat = host_pat;
4441 }
4442
Paolo Bonzini03916db2014-07-24 14:21:57 +02004443 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004444 u32 index = vmx_msr_index[i];
4445 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004446 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004447
4448 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4449 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004450 if (wrmsr_safe(index, data_low, data_high) < 0)
4451 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004452 vmx->guest_msrs[j].index = i;
4453 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004454 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004455 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004456 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457
Gleb Natapov2961e8762013-11-25 15:37:13 +02004458
4459 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004460
4461 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004462 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004463
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004464 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004465 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004466
4467 return 0;
4468}
4469
Jan Kiszka57f252f2013-03-12 10:20:24 +01004470static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004471{
4472 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004473 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004474
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004475 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004476
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004477 vmx->soft_vnmi_blocked = 0;
4478
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004479 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004480 kvm_set_cr8(&vmx->vcpu, 0);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004481 apic_base_msr.data = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004482 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004483 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4484 apic_base_msr.host_initiated = true;
4485 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004486
Avi Kivity2fb92db2011-04-27 19:42:18 +03004487 vmx_segment_cache_clear(vmx);
4488
Avi Kivity5706be02008-08-20 15:07:31 +03004489 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004490 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004491 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004492
4493 seg_setup(VCPU_SREG_DS);
4494 seg_setup(VCPU_SREG_ES);
4495 seg_setup(VCPU_SREG_FS);
4496 seg_setup(VCPU_SREG_GS);
4497 seg_setup(VCPU_SREG_SS);
4498
4499 vmcs_write16(GUEST_TR_SELECTOR, 0);
4500 vmcs_writel(GUEST_TR_BASE, 0);
4501 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4502 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4503
4504 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4505 vmcs_writel(GUEST_LDTR_BASE, 0);
4506 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4507 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4508
4509 vmcs_write32(GUEST_SYSENTER_CS, 0);
4510 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4511 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4512
4513 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004514 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004515
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004516 vmcs_writel(GUEST_GDTR_BASE, 0);
4517 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4518
4519 vmcs_writel(GUEST_IDTR_BASE, 0);
4520 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4521
Anthony Liguori443381a2010-12-06 10:53:38 -06004522 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004523 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4524 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4525
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004526 /* Special registers */
4527 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4528
4529 setup_msrs(vmx);
4530
Avi Kivity6aa8b732006-12-10 02:21:36 -08004531 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4532
Sheng Yangf78e0e22007-10-29 09:40:42 +08004533 if (cpu_has_vmx_tpr_shadow()) {
4534 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4535 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4536 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004537 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004538 vmcs_write32(TPR_THRESHOLD, 0);
4539 }
4540
4541 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4542 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004543 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004544
Yang Zhang01e439b2013-04-11 19:25:12 +08004545 if (vmx_vm_has_apicv(vcpu->kvm))
4546 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4547
Sheng Yang2384d2b2008-01-17 15:14:33 +08004548 if (vmx->vpid != 0)
4549 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4550
Eduardo Habkostfa400522009-10-24 02:49:58 -02004551 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004552 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004553 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004554 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004555 vmx_fpu_activate(&vmx->vcpu);
4556 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004557
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004558 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559}
4560
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004561/*
4562 * In nested virtualization, check if L1 asked to exit on external interrupts.
4563 * For most existing hypervisors, this will always return true.
4564 */
4565static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4566{
4567 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4568 PIN_BASED_EXT_INTR_MASK;
4569}
4570
Bandan Das77b0f5d2014-04-19 18:17:45 -04004571/*
4572 * In nested virtualization, check if L1 has set
4573 * VM_EXIT_ACK_INTR_ON_EXIT
4574 */
4575static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4576{
4577 return get_vmcs12(vcpu)->vm_exit_controls &
4578 VM_EXIT_ACK_INTR_ON_EXIT;
4579}
4580
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004581static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4582{
4583 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4584 PIN_BASED_NMI_EXITING;
4585}
4586
Jan Kiszkac9a79532014-03-07 20:03:15 +01004587static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004588{
4589 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004590
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004591 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4592 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4593 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4594}
4595
Jan Kiszkac9a79532014-03-07 20:03:15 +01004596static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004597{
4598 u32 cpu_based_vm_exec_control;
4599
Jan Kiszkac9a79532014-03-07 20:03:15 +01004600 if (!cpu_has_virtual_nmis() ||
4601 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4602 enable_irq_window(vcpu);
4603 return;
4604 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004605
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004606 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4607 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4608 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4609}
4610
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004611static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004612{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004613 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004614 uint32_t intr;
4615 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004616
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004617 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004618
Avi Kivityfa89a812008-09-01 15:57:51 +03004619 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004620 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004621 int inc_eip = 0;
4622 if (vcpu->arch.interrupt.soft)
4623 inc_eip = vcpu->arch.event_exit_inst_len;
4624 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004625 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004626 return;
4627 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004628 intr = irq | INTR_INFO_VALID_MASK;
4629 if (vcpu->arch.interrupt.soft) {
4630 intr |= INTR_TYPE_SOFT_INTR;
4631 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4632 vmx->vcpu.arch.event_exit_inst_len);
4633 } else
4634 intr |= INTR_TYPE_EXT_INTR;
4635 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004636}
4637
Sheng Yangf08864b2008-05-15 18:23:25 +08004638static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4639{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004640 struct vcpu_vmx *vmx = to_vmx(vcpu);
4641
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004642 if (is_guest_mode(vcpu))
4643 return;
4644
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004645 if (!cpu_has_virtual_nmis()) {
4646 /*
4647 * Tracking the NMI-blocked state in software is built upon
4648 * finding the next open IRQ window. This, in turn, depends on
4649 * well-behaving guests: They have to keep IRQs disabled at
4650 * least as long as the NMI handler runs. Otherwise we may
4651 * cause NMI nesting, maybe breaking the guest. But as this is
4652 * highly unlikely, we can live with the residual risk.
4653 */
4654 vmx->soft_vnmi_blocked = 1;
4655 vmx->vnmi_blocked_time = 0;
4656 }
4657
Jan Kiszka487b3912008-09-26 09:30:56 +02004658 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004659 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004660 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004661 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004662 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004663 return;
4664 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004665 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4666 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004667}
4668
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004669static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4670{
4671 if (!cpu_has_virtual_nmis())
4672 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004673 if (to_vmx(vcpu)->nmi_known_unmasked)
4674 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004675 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004676}
4677
4678static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4679{
4680 struct vcpu_vmx *vmx = to_vmx(vcpu);
4681
4682 if (!cpu_has_virtual_nmis()) {
4683 if (vmx->soft_vnmi_blocked != masked) {
4684 vmx->soft_vnmi_blocked = masked;
4685 vmx->vnmi_blocked_time = 0;
4686 }
4687 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004688 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004689 if (masked)
4690 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4691 GUEST_INTR_STATE_NMI);
4692 else
4693 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4694 GUEST_INTR_STATE_NMI);
4695 }
4696}
4697
Jan Kiszka2505dc92013-04-14 12:12:47 +02004698static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4699{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004700 if (to_vmx(vcpu)->nested.nested_run_pending)
4701 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004702
Jan Kiszka2505dc92013-04-14 12:12:47 +02004703 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4704 return 0;
4705
4706 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4707 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4708 | GUEST_INTR_STATE_NMI));
4709}
4710
Gleb Natapov78646122009-03-23 12:12:11 +02004711static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4712{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004713 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4714 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004715 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4716 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004717}
4718
Izik Eiduscbc94022007-10-25 00:29:55 +02004719static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4720{
4721 int ret;
4722 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004723 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004724 .guest_phys_addr = addr,
4725 .memory_size = PAGE_SIZE * 3,
4726 .flags = 0,
4727 };
4728
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004729 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004730 if (ret)
4731 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004732 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004733 if (!init_rmode_tss(kvm))
4734 return -ENOMEM;
4735
Izik Eiduscbc94022007-10-25 00:29:55 +02004736 return 0;
4737}
4738
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004739static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004740{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004741 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004742 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004743 /*
4744 * Update instruction length as we may reinject the exception
4745 * from user space while in guest debugging mode.
4746 */
4747 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4748 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004749 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004750 return false;
4751 /* fall through */
4752 case DB_VECTOR:
4753 if (vcpu->guest_debug &
4754 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4755 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004756 /* fall through */
4757 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004758 case OF_VECTOR:
4759 case BR_VECTOR:
4760 case UD_VECTOR:
4761 case DF_VECTOR:
4762 case SS_VECTOR:
4763 case GP_VECTOR:
4764 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004765 return true;
4766 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004767 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004768 return false;
4769}
4770
4771static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4772 int vec, u32 err_code)
4773{
4774 /*
4775 * Instruction with address size override prefix opcode 0x67
4776 * Cause the #SS fault with 0 error code in VM86 mode.
4777 */
4778 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4779 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4780 if (vcpu->arch.halt_request) {
4781 vcpu->arch.halt_request = 0;
4782 return kvm_emulate_halt(vcpu);
4783 }
4784 return 1;
4785 }
4786 return 0;
4787 }
4788
4789 /*
4790 * Forward all other exceptions that are valid in real mode.
4791 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4792 * the required debugging infrastructure rework.
4793 */
4794 kvm_queue_exception(vcpu, vec);
4795 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004796}
4797
Andi Kleena0861c02009-06-08 17:37:09 +08004798/*
4799 * Trigger machine check on the host. We assume all the MSRs are already set up
4800 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4801 * We pass a fake environment to the machine check handler because we want
4802 * the guest to be always treated like user space, no matter what context
4803 * it used internally.
4804 */
4805static void kvm_machine_check(void)
4806{
4807#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4808 struct pt_regs regs = {
4809 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4810 .flags = X86_EFLAGS_IF,
4811 };
4812
4813 do_machine_check(&regs, 0);
4814#endif
4815}
4816
Avi Kivity851ba692009-08-24 11:10:17 +03004817static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004818{
4819 /* already handled by vcpu_run */
4820 return 1;
4821}
4822
Avi Kivity851ba692009-08-24 11:10:17 +03004823static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004824{
Avi Kivity1155f762007-11-22 11:30:47 +02004825 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004826 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004827 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004828 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004829 u32 vect_info;
4830 enum emulation_result er;
4831
Avi Kivity1155f762007-11-22 11:30:47 +02004832 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004833 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834
Andi Kleena0861c02009-06-08 17:37:09 +08004835 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004836 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004837
Jan Kiszkae4a41882008-09-26 09:30:46 +02004838 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004839 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004840
4841 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004842 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004843 return 1;
4844 }
4845
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004846 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004847 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004848 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004849 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004850 return 1;
4851 }
4852
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004854 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004855 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004856
4857 /*
4858 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4859 * MMIO, it is better to report an internal error.
4860 * See the comments in vmx_handle_exit.
4861 */
4862 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4863 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4864 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4865 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4866 vcpu->run->internal.ndata = 2;
4867 vcpu->run->internal.data[0] = vect_info;
4868 vcpu->run->internal.data[1] = intr_info;
4869 return 0;
4870 }
4871
Avi Kivity6aa8b732006-12-10 02:21:36 -08004872 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004873 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004874 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004876 trace_kvm_page_fault(cr2, error_code);
4877
Gleb Natapov3298b752009-05-11 13:35:46 +03004878 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004879 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004880 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881 }
4882
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004883 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004884
4885 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4886 return handle_rmode_exception(vcpu, ex_no, error_code);
4887
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004888 switch (ex_no) {
4889 case DB_VECTOR:
4890 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4891 if (!(vcpu->guest_debug &
4892 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004893 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004894 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01004895 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
4896 skip_emulated_instruction(vcpu);
4897
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004898 kvm_queue_exception(vcpu, DB_VECTOR);
4899 return 1;
4900 }
4901 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4902 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4903 /* fall through */
4904 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004905 /*
4906 * Update instruction length as we may reinject #BP from
4907 * user space while in guest debugging mode. Reading it for
4908 * #DB as well causes no harm, it is not used in that case.
4909 */
4910 vmx->vcpu.arch.event_exit_inst_len =
4911 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004912 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004913 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004914 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4915 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004916 break;
4917 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004918 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4919 kvm_run->ex.exception = ex_no;
4920 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004921 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004922 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004923 return 0;
4924}
4925
Avi Kivity851ba692009-08-24 11:10:17 +03004926static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004927{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004928 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004929 return 1;
4930}
4931
Avi Kivity851ba692009-08-24 11:10:17 +03004932static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004933{
Avi Kivity851ba692009-08-24 11:10:17 +03004934 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004935 return 0;
4936}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004937
Avi Kivity851ba692009-08-24 11:10:17 +03004938static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004939{
He, Qingbfdaab02007-09-12 14:18:28 +08004940 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004941 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004942 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004943
He, Qingbfdaab02007-09-12 14:18:28 +08004944 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004945 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004946 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004947
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004948 ++vcpu->stat.io_exits;
4949
4950 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004951 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004952
4953 port = exit_qualification >> 16;
4954 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004955 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004956
4957 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004958}
4959
Ingo Molnar102d8322007-02-19 14:37:47 +02004960static void
4961vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4962{
4963 /*
4964 * Patch in the VMCALL instruction:
4965 */
4966 hypercall[0] = 0x0f;
4967 hypercall[1] = 0x01;
4968 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004969}
4970
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004971static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
4972{
4973 unsigned long always_on = VMXON_CR0_ALWAYSON;
4974
4975 if (nested_vmx_secondary_ctls_high &
4976 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4977 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4978 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
4979 return (val & always_on) == always_on;
4980}
4981
Guo Chao0fa06072012-06-28 15:16:19 +08004982/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004983static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4984{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004985 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004986 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4987 unsigned long orig_val = val;
4988
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004989 /*
4990 * We get here when L2 changed cr0 in a way that did not change
4991 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004992 * but did change L0 shadowed bits. So we first calculate the
4993 * effective cr0 value that L1 would like to write into the
4994 * hardware. It consists of the L2-owned bits from the new
4995 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004996 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004997 val = (val & ~vmcs12->cr0_guest_host_mask) |
4998 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4999
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005000 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005001 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005002
5003 if (kvm_set_cr0(vcpu, val))
5004 return 1;
5005 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005006 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005007 } else {
5008 if (to_vmx(vcpu)->nested.vmxon &&
5009 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5010 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005011 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005012 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005013}
5014
5015static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5016{
5017 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005018 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5019 unsigned long orig_val = val;
5020
5021 /* analogously to handle_set_cr0 */
5022 val = (val & ~vmcs12->cr4_guest_host_mask) |
5023 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5024 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005025 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005026 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005027 return 0;
5028 } else
5029 return kvm_set_cr4(vcpu, val);
5030}
5031
5032/* called to set cr0 as approriate for clts instruction exit. */
5033static void handle_clts(struct kvm_vcpu *vcpu)
5034{
5035 if (is_guest_mode(vcpu)) {
5036 /*
5037 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5038 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5039 * just pretend it's off (also in arch.cr0 for fpu_activate).
5040 */
5041 vmcs_writel(CR0_READ_SHADOW,
5042 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5043 vcpu->arch.cr0 &= ~X86_CR0_TS;
5044 } else
5045 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5046}
5047
Avi Kivity851ba692009-08-24 11:10:17 +03005048static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005049{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005050 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005051 int cr;
5052 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005053 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005054
He, Qingbfdaab02007-09-12 14:18:28 +08005055 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005056 cr = exit_qualification & 15;
5057 reg = (exit_qualification >> 8) & 15;
5058 switch ((exit_qualification >> 4) & 3) {
5059 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005060 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005061 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005062 switch (cr) {
5063 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005064 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005065 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066 return 1;
5067 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005068 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005069 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005070 return 1;
5071 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005072 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005073 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005074 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005075 case 8: {
5076 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005077 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005078 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005079 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005080 if (irqchip_in_kernel(vcpu->kvm))
5081 return 1;
5082 if (cr8_prev <= cr8)
5083 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005084 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005085 return 0;
5086 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005087 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005088 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005089 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005090 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005091 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005092 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005093 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005094 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005095 case 1: /*mov from cr*/
5096 switch (cr) {
5097 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005098 val = kvm_read_cr3(vcpu);
5099 kvm_register_write(vcpu, reg, val);
5100 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005101 skip_emulated_instruction(vcpu);
5102 return 1;
5103 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005104 val = kvm_get_cr8(vcpu);
5105 kvm_register_write(vcpu, reg, val);
5106 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005107 skip_emulated_instruction(vcpu);
5108 return 1;
5109 }
5110 break;
5111 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005112 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005113 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005114 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005115
5116 skip_emulated_instruction(vcpu);
5117 return 1;
5118 default:
5119 break;
5120 }
Avi Kivity851ba692009-08-24 11:10:17 +03005121 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005122 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005123 (int)(exit_qualification >> 4) & 3, cr);
5124 return 0;
5125}
5126
Avi Kivity851ba692009-08-24 11:10:17 +03005127static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005128{
He, Qingbfdaab02007-09-12 14:18:28 +08005129 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005130 int dr, reg;
5131
Jan Kiszkaf2483412010-01-20 18:20:20 +01005132 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005133 if (!kvm_require_cpl(vcpu, 0))
5134 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005135 dr = vmcs_readl(GUEST_DR7);
5136 if (dr & DR7_GD) {
5137 /*
5138 * As the vm-exit takes precedence over the debug trap, we
5139 * need to emulate the latter, either for the host or the
5140 * guest debugging itself.
5141 */
5142 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005143 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5144 vcpu->run->debug.arch.dr7 = dr;
5145 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005146 vmcs_readl(GUEST_CS_BASE) +
5147 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005148 vcpu->run->debug.arch.exception = DB_VECTOR;
5149 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005150 return 0;
5151 } else {
5152 vcpu->arch.dr7 &= ~DR7_GD;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005153 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005154 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5155 kvm_queue_exception(vcpu, DB_VECTOR);
5156 return 1;
5157 }
5158 }
5159
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005160 if (vcpu->guest_debug == 0) {
5161 u32 cpu_based_vm_exec_control;
5162
5163 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5164 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5165 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5166
5167 /*
5168 * No more DR vmexits; force a reload of the debug registers
5169 * and reenter on this instruction. The next vmexit will
5170 * retrieve the full state of the debug registers.
5171 */
5172 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5173 return 1;
5174 }
5175
He, Qingbfdaab02007-09-12 14:18:28 +08005176 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005177 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5178 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5179 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005180 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005181
5182 if (kvm_get_dr(vcpu, dr, &val))
5183 return 1;
5184 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005185 } else
Nadav Amit57773922014-06-18 17:19:23 +03005186 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005187 return 1;
5188
Avi Kivity6aa8b732006-12-10 02:21:36 -08005189 skip_emulated_instruction(vcpu);
5190 return 1;
5191}
5192
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005193static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5194{
5195 return vcpu->arch.dr6;
5196}
5197
5198static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5199{
5200}
5201
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005202static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5203{
5204 u32 cpu_based_vm_exec_control;
5205
5206 get_debugreg(vcpu->arch.db[0], 0);
5207 get_debugreg(vcpu->arch.db[1], 1);
5208 get_debugreg(vcpu->arch.db[2], 2);
5209 get_debugreg(vcpu->arch.db[3], 3);
5210 get_debugreg(vcpu->arch.dr6, 6);
5211 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5212
5213 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5214
5215 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5216 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5217 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5218}
5219
Gleb Natapov020df072010-04-13 10:05:23 +03005220static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5221{
5222 vmcs_writel(GUEST_DR7, val);
5223}
5224
Avi Kivity851ba692009-08-24 11:10:17 +03005225static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005226{
Avi Kivity06465c52007-02-28 20:46:53 +02005227 kvm_emulate_cpuid(vcpu);
5228 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005229}
5230
Avi Kivity851ba692009-08-24 11:10:17 +03005231static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005232{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005233 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005234 u64 data;
5235
5236 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005237 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005238 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005239 return 1;
5240 }
5241
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005242 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005243
Avi Kivity6aa8b732006-12-10 02:21:36 -08005244 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005245 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5246 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005247 skip_emulated_instruction(vcpu);
5248 return 1;
5249}
5250
Avi Kivity851ba692009-08-24 11:10:17 +03005251static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005252{
Will Auld8fe8ab42012-11-29 12:42:12 -08005253 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005254 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5255 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5256 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005257
Will Auld8fe8ab42012-11-29 12:42:12 -08005258 msr.data = data;
5259 msr.index = ecx;
5260 msr.host_initiated = false;
5261 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005262 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005263 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005264 return 1;
5265 }
5266
Avi Kivity59200272010-01-25 19:47:02 +02005267 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005268 skip_emulated_instruction(vcpu);
5269 return 1;
5270}
5271
Avi Kivity851ba692009-08-24 11:10:17 +03005272static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005273{
Avi Kivity3842d132010-07-27 12:30:24 +03005274 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005275 return 1;
5276}
5277
Avi Kivity851ba692009-08-24 11:10:17 +03005278static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005279{
Eddie Dong85f455f2007-07-06 12:20:49 +03005280 u32 cpu_based_vm_exec_control;
5281
5282 /* clear pending irq */
5283 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5284 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5285 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005286
Avi Kivity3842d132010-07-27 12:30:24 +03005287 kvm_make_request(KVM_REQ_EVENT, vcpu);
5288
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005289 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005290
Dor Laorc1150d82007-01-05 16:36:24 -08005291 /*
5292 * If the user space waits to inject interrupts, exit as soon as
5293 * possible
5294 */
Gleb Natapov80618232009-04-21 17:44:56 +03005295 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005296 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005297 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005298 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005299 return 0;
5300 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301 return 1;
5302}
5303
Avi Kivity851ba692009-08-24 11:10:17 +03005304static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005305{
5306 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005307 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005308}
5309
Avi Kivity851ba692009-08-24 11:10:17 +03005310static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005311{
Dor Laor510043d2007-02-19 18:25:43 +02005312 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005313 kvm_emulate_hypercall(vcpu);
5314 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005315}
5316
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005317static int handle_invd(struct kvm_vcpu *vcpu)
5318{
Andre Przywara51d8b662010-12-21 11:12:02 +01005319 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005320}
5321
Avi Kivity851ba692009-08-24 11:10:17 +03005322static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005323{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005324 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005325
5326 kvm_mmu_invlpg(vcpu, exit_qualification);
5327 skip_emulated_instruction(vcpu);
5328 return 1;
5329}
5330
Avi Kivityfee84b02011-11-10 14:57:25 +02005331static int handle_rdpmc(struct kvm_vcpu *vcpu)
5332{
5333 int err;
5334
5335 err = kvm_rdpmc(vcpu);
5336 kvm_complete_insn_gp(vcpu, err);
5337
5338 return 1;
5339}
5340
Avi Kivity851ba692009-08-24 11:10:17 +03005341static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005342{
5343 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005344 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005345 return 1;
5346}
5347
Dexuan Cui2acf9232010-06-10 11:27:12 +08005348static int handle_xsetbv(struct kvm_vcpu *vcpu)
5349{
5350 u64 new_bv = kvm_read_edx_eax(vcpu);
5351 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5352
5353 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5354 skip_emulated_instruction(vcpu);
5355 return 1;
5356}
5357
Avi Kivity851ba692009-08-24 11:10:17 +03005358static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005359{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005360 if (likely(fasteoi)) {
5361 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5362 int access_type, offset;
5363
5364 access_type = exit_qualification & APIC_ACCESS_TYPE;
5365 offset = exit_qualification & APIC_ACCESS_OFFSET;
5366 /*
5367 * Sane guest uses MOV to write EOI, with written value
5368 * not cared. So make a short-circuit here by avoiding
5369 * heavy instruction emulation.
5370 */
5371 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5372 (offset == APIC_EOI)) {
5373 kvm_lapic_set_eoi(vcpu);
5374 skip_emulated_instruction(vcpu);
5375 return 1;
5376 }
5377 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005378 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005379}
5380
Yang Zhangc7c9c562013-01-25 10:18:51 +08005381static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5382{
5383 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5384 int vector = exit_qualification & 0xff;
5385
5386 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5387 kvm_apic_set_eoi_accelerated(vcpu, vector);
5388 return 1;
5389}
5390
Yang Zhang83d4c282013-01-25 10:18:49 +08005391static int handle_apic_write(struct kvm_vcpu *vcpu)
5392{
5393 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5394 u32 offset = exit_qualification & 0xfff;
5395
5396 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5397 kvm_apic_write_nodecode(vcpu, offset);
5398 return 1;
5399}
5400
Avi Kivity851ba692009-08-24 11:10:17 +03005401static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005402{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005403 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005404 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005405 bool has_error_code = false;
5406 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005407 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005408 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005409
5410 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005411 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005412 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005413
5414 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5415
5416 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005417 if (reason == TASK_SWITCH_GATE && idt_v) {
5418 switch (type) {
5419 case INTR_TYPE_NMI_INTR:
5420 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005421 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005422 break;
5423 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005424 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005425 kvm_clear_interrupt_queue(vcpu);
5426 break;
5427 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005428 if (vmx->idt_vectoring_info &
5429 VECTORING_INFO_DELIVER_CODE_MASK) {
5430 has_error_code = true;
5431 error_code =
5432 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5433 }
5434 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005435 case INTR_TYPE_SOFT_EXCEPTION:
5436 kvm_clear_exception_queue(vcpu);
5437 break;
5438 default:
5439 break;
5440 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005441 }
Izik Eidus37817f22008-03-24 23:14:53 +02005442 tss_selector = exit_qualification;
5443
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005444 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5445 type != INTR_TYPE_EXT_INTR &&
5446 type != INTR_TYPE_NMI_INTR))
5447 skip_emulated_instruction(vcpu);
5448
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005449 if (kvm_task_switch(vcpu, tss_selector,
5450 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5451 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005452 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5453 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5454 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005455 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005456 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005457
5458 /* clear all local breakpoint enable flags */
Nadav Amit1f854112014-05-19 09:50:50 +03005459 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~0x55);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005460
5461 /*
5462 * TODO: What about debug traps on tss switch?
5463 * Are we supposed to inject them and update dr6?
5464 */
5465
5466 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005467}
5468
Avi Kivity851ba692009-08-24 11:10:17 +03005469static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005470{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005471 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005472 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005473 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005474 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005475
Sheng Yangf9c617f2009-03-25 10:08:52 +08005476 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005477
Sheng Yang14394422008-04-28 12:24:45 +08005478 gla_validity = (exit_qualification >> 7) & 0x3;
5479 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5480 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5481 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5482 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005483 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005484 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5485 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005486 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5487 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005488 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005489 }
5490
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005491 /*
5492 * EPT violation happened while executing iret from NMI,
5493 * "blocked by NMI" bit has to be set before next VM entry.
5494 * There are errata that may cause this bit to not be set:
5495 * AAK134, BY25.
5496 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005497 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5498 cpu_has_virtual_nmis() &&
5499 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005500 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5501
Sheng Yang14394422008-04-28 12:24:45 +08005502 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005503 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005504
5505 /* It is a write fault? */
5506 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005507 /* It is a fetch fault? */
5508 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005509 /* ept page table is present? */
5510 error_code |= (exit_qualification >> 3) & 0x1;
5511
Yang Zhang25d92082013-08-06 12:00:32 +03005512 vcpu->arch.exit_qualification = exit_qualification;
5513
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005514 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005515}
5516
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005517static u64 ept_rsvd_mask(u64 spte, int level)
5518{
5519 int i;
5520 u64 mask = 0;
5521
5522 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5523 mask |= (1ULL << i);
5524
5525 if (level > 2)
5526 /* bits 7:3 reserved */
5527 mask |= 0xf8;
5528 else if (level == 2) {
5529 if (spte & (1ULL << 7))
5530 /* 2MB ref, bits 20:12 reserved */
5531 mask |= 0x1ff000;
5532 else
5533 /* bits 6:3 reserved */
5534 mask |= 0x78;
5535 }
5536
5537 return mask;
5538}
5539
5540static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5541 int level)
5542{
5543 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5544
5545 /* 010b (write-only) */
5546 WARN_ON((spte & 0x7) == 0x2);
5547
5548 /* 110b (write/execute) */
5549 WARN_ON((spte & 0x7) == 0x6);
5550
5551 /* 100b (execute-only) and value not supported by logical processor */
5552 if (!cpu_has_vmx_ept_execute_only())
5553 WARN_ON((spte & 0x7) == 0x4);
5554
5555 /* not 000b */
5556 if ((spte & 0x7)) {
5557 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5558
5559 if (rsvd_bits != 0) {
5560 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5561 __func__, rsvd_bits);
5562 WARN_ON(1);
5563 }
5564
5565 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5566 u64 ept_mem_type = (spte & 0x38) >> 3;
5567
5568 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5569 ept_mem_type == 7) {
5570 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5571 __func__, ept_mem_type);
5572 WARN_ON(1);
5573 }
5574 }
5575 }
5576}
5577
Avi Kivity851ba692009-08-24 11:10:17 +03005578static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005579{
5580 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005581 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005582 gpa_t gpa;
5583
5584 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005585 if (!kvm_io_bus_write(vcpu->kvm, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
5586 skip_emulated_instruction(vcpu);
5587 return 1;
5588 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005589
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005590 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005591 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005592 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5593 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005594
5595 if (unlikely(ret == RET_MMIO_PF_INVALID))
5596 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5597
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005598 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005599 return 1;
5600
5601 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005602 printk(KERN_ERR "EPT: Misconfiguration.\n");
5603 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5604
5605 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5606
5607 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5608 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5609
Avi Kivity851ba692009-08-24 11:10:17 +03005610 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5611 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005612
5613 return 0;
5614}
5615
Avi Kivity851ba692009-08-24 11:10:17 +03005616static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005617{
5618 u32 cpu_based_vm_exec_control;
5619
5620 /* clear pending NMI */
5621 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5622 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5623 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5624 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005625 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005626
5627 return 1;
5628}
5629
Mohammed Gamal80ced182009-09-01 12:48:18 +02005630static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005631{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005632 struct vcpu_vmx *vmx = to_vmx(vcpu);
5633 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005634 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005635 u32 cpu_exec_ctrl;
5636 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005637 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005638
5639 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5640 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005641
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005642 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005643 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005644 return handle_interrupt_window(&vmx->vcpu);
5645
Avi Kivityde87dcd2012-06-12 20:21:38 +03005646 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5647 return 1;
5648
Gleb Natapov991eebf2013-04-11 12:10:51 +03005649 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005650
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005651 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005652 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005653 ret = 0;
5654 goto out;
5655 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005656
Avi Kivityde5f70e2012-06-12 20:22:28 +03005657 if (err != EMULATE_DONE) {
5658 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5659 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5660 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005661 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005662 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005663
Gleb Natapov8d76c492013-05-08 18:38:44 +03005664 if (vcpu->arch.halt_request) {
5665 vcpu->arch.halt_request = 0;
5666 ret = kvm_emulate_halt(vcpu);
5667 goto out;
5668 }
5669
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005670 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005671 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005672 if (need_resched())
5673 schedule();
5674 }
5675
Mohammed Gamal80ced182009-09-01 12:48:18 +02005676out:
5677 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005678}
5679
Avi Kivity6aa8b732006-12-10 02:21:36 -08005680/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005681 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5682 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5683 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005684static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005685{
5686 skip_emulated_instruction(vcpu);
5687 kvm_vcpu_on_spin(vcpu);
5688
5689 return 1;
5690}
5691
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005692static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005693{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005694 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005695 return 1;
5696}
5697
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005698static int handle_mwait(struct kvm_vcpu *vcpu)
5699{
5700 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5701 return handle_nop(vcpu);
5702}
5703
5704static int handle_monitor(struct kvm_vcpu *vcpu)
5705{
5706 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5707 return handle_nop(vcpu);
5708}
5709
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005710/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005711 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5712 * We could reuse a single VMCS for all the L2 guests, but we also want the
5713 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5714 * allows keeping them loaded on the processor, and in the future will allow
5715 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5716 * every entry if they never change.
5717 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5718 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5719 *
5720 * The following functions allocate and free a vmcs02 in this pool.
5721 */
5722
5723/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5724static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5725{
5726 struct vmcs02_list *item;
5727 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5728 if (item->vmptr == vmx->nested.current_vmptr) {
5729 list_move(&item->list, &vmx->nested.vmcs02_pool);
5730 return &item->vmcs02;
5731 }
5732
5733 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5734 /* Recycle the least recently used VMCS. */
5735 item = list_entry(vmx->nested.vmcs02_pool.prev,
5736 struct vmcs02_list, list);
5737 item->vmptr = vmx->nested.current_vmptr;
5738 list_move(&item->list, &vmx->nested.vmcs02_pool);
5739 return &item->vmcs02;
5740 }
5741
5742 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005743 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005744 if (!item)
5745 return NULL;
5746 item->vmcs02.vmcs = alloc_vmcs();
5747 if (!item->vmcs02.vmcs) {
5748 kfree(item);
5749 return NULL;
5750 }
5751 loaded_vmcs_init(&item->vmcs02);
5752 item->vmptr = vmx->nested.current_vmptr;
5753 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5754 vmx->nested.vmcs02_num++;
5755 return &item->vmcs02;
5756}
5757
5758/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5759static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5760{
5761 struct vmcs02_list *item;
5762 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5763 if (item->vmptr == vmptr) {
5764 free_loaded_vmcs(&item->vmcs02);
5765 list_del(&item->list);
5766 kfree(item);
5767 vmx->nested.vmcs02_num--;
5768 return;
5769 }
5770}
5771
5772/*
5773 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005774 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
5775 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005776 */
5777static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5778{
5779 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005780
5781 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005782 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005783 /*
5784 * Something will leak if the above WARN triggers. Better than
5785 * a use-after-free.
5786 */
5787 if (vmx->loaded_vmcs == &item->vmcs02)
5788 continue;
5789
5790 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005791 list_del(&item->list);
5792 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005793 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005794 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005795}
5796
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005797/*
5798 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5799 * set the success or error code of an emulated VMX instruction, as specified
5800 * by Vol 2B, VMX Instruction Reference, "Conventions".
5801 */
5802static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5803{
5804 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5805 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5806 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5807}
5808
5809static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5810{
5811 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5812 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5813 X86_EFLAGS_SF | X86_EFLAGS_OF))
5814 | X86_EFLAGS_CF);
5815}
5816
Abel Gordon145c28d2013-04-18 14:36:55 +03005817static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005818 u32 vm_instruction_error)
5819{
5820 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5821 /*
5822 * failValid writes the error number to the current VMCS, which
5823 * can't be done there isn't a current VMCS.
5824 */
5825 nested_vmx_failInvalid(vcpu);
5826 return;
5827 }
5828 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5829 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5830 X86_EFLAGS_SF | X86_EFLAGS_OF))
5831 | X86_EFLAGS_ZF);
5832 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5833 /*
5834 * We don't need to force a shadow sync because
5835 * VM_INSTRUCTION_ERROR is not shadowed
5836 */
5837}
Abel Gordon145c28d2013-04-18 14:36:55 +03005838
Jan Kiszkaf4124502014-03-07 20:03:13 +01005839static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5840{
5841 struct vcpu_vmx *vmx =
5842 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5843
5844 vmx->nested.preemption_timer_expired = true;
5845 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5846 kvm_vcpu_kick(&vmx->vcpu);
5847
5848 return HRTIMER_NORESTART;
5849}
5850
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005851/*
Bandan Das19677e32014-05-06 02:19:15 -04005852 * Decode the memory-address operand of a vmx instruction, as recorded on an
5853 * exit caused by such an instruction (run by a guest hypervisor).
5854 * On success, returns 0. When the operand is invalid, returns 1 and throws
5855 * #UD or #GP.
5856 */
5857static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5858 unsigned long exit_qualification,
5859 u32 vmx_instruction_info, gva_t *ret)
5860{
5861 /*
5862 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5863 * Execution", on an exit, vmx_instruction_info holds most of the
5864 * addressing components of the operand. Only the displacement part
5865 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5866 * For how an actual address is calculated from all these components,
5867 * refer to Vol. 1, "Operand Addressing".
5868 */
5869 int scaling = vmx_instruction_info & 3;
5870 int addr_size = (vmx_instruction_info >> 7) & 7;
5871 bool is_reg = vmx_instruction_info & (1u << 10);
5872 int seg_reg = (vmx_instruction_info >> 15) & 7;
5873 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5874 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5875 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5876 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5877
5878 if (is_reg) {
5879 kvm_queue_exception(vcpu, UD_VECTOR);
5880 return 1;
5881 }
5882
5883 /* Addr = segment_base + offset */
5884 /* offset = base + [index * scale] + displacement */
5885 *ret = vmx_get_segment_base(vcpu, seg_reg);
5886 if (base_is_valid)
5887 *ret += kvm_register_read(vcpu, base_reg);
5888 if (index_is_valid)
5889 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5890 *ret += exit_qualification; /* holds the displacement */
5891
5892 if (addr_size == 1) /* 32 bit */
5893 *ret &= 0xffffffff;
5894
5895 /*
5896 * TODO: throw #GP (and return 1) in various cases that the VM*
5897 * instructions require it - e.g., offset beyond segment limit,
5898 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5899 * address, and so on. Currently these are not checked.
5900 */
5901 return 0;
5902}
5903
5904/*
Bandan Das3573e222014-05-06 02:19:16 -04005905 * This function performs the various checks including
5906 * - if it's 4KB aligned
5907 * - No bits beyond the physical address width are set
5908 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04005909 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04005910 */
Bandan Das4291b582014-05-06 02:19:18 -04005911static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
5912 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04005913{
5914 gva_t gva;
5915 gpa_t vmptr;
5916 struct x86_exception e;
5917 struct page *page;
5918 struct vcpu_vmx *vmx = to_vmx(vcpu);
5919 int maxphyaddr = cpuid_maxphyaddr(vcpu);
5920
5921 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5922 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5923 return 1;
5924
5925 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5926 sizeof(vmptr), &e)) {
5927 kvm_inject_page_fault(vcpu, &e);
5928 return 1;
5929 }
5930
5931 switch (exit_reason) {
5932 case EXIT_REASON_VMON:
5933 /*
5934 * SDM 3: 24.11.5
5935 * The first 4 bytes of VMXON region contain the supported
5936 * VMCS revision identifier
5937 *
5938 * Note - IA32_VMX_BASIC[48] will never be 1
5939 * for the nested case;
5940 * which replaces physical address width with 32
5941 *
5942 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02005943 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04005944 nested_vmx_failInvalid(vcpu);
5945 skip_emulated_instruction(vcpu);
5946 return 1;
5947 }
5948
5949 page = nested_get_page(vcpu, vmptr);
5950 if (page == NULL ||
5951 *(u32 *)kmap(page) != VMCS12_REVISION) {
5952 nested_vmx_failInvalid(vcpu);
5953 kunmap(page);
5954 skip_emulated_instruction(vcpu);
5955 return 1;
5956 }
5957 kunmap(page);
5958 vmx->nested.vmxon_ptr = vmptr;
5959 break;
Bandan Das4291b582014-05-06 02:19:18 -04005960 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02005961 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04005962 nested_vmx_failValid(vcpu,
5963 VMXERR_VMCLEAR_INVALID_ADDRESS);
5964 skip_emulated_instruction(vcpu);
5965 return 1;
5966 }
Bandan Das3573e222014-05-06 02:19:16 -04005967
Bandan Das4291b582014-05-06 02:19:18 -04005968 if (vmptr == vmx->nested.vmxon_ptr) {
5969 nested_vmx_failValid(vcpu,
5970 VMXERR_VMCLEAR_VMXON_POINTER);
5971 skip_emulated_instruction(vcpu);
5972 return 1;
5973 }
5974 break;
5975 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02005976 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04005977 nested_vmx_failValid(vcpu,
5978 VMXERR_VMPTRLD_INVALID_ADDRESS);
5979 skip_emulated_instruction(vcpu);
5980 return 1;
5981 }
5982
5983 if (vmptr == vmx->nested.vmxon_ptr) {
5984 nested_vmx_failValid(vcpu,
5985 VMXERR_VMCLEAR_VMXON_POINTER);
5986 skip_emulated_instruction(vcpu);
5987 return 1;
5988 }
5989 break;
Bandan Das3573e222014-05-06 02:19:16 -04005990 default:
5991 return 1; /* shouldn't happen */
5992 }
5993
Bandan Das4291b582014-05-06 02:19:18 -04005994 if (vmpointer)
5995 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04005996 return 0;
5997}
5998
5999/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006000 * Emulate the VMXON instruction.
6001 * Currently, we just remember that VMX is active, and do not save or even
6002 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6003 * do not currently need to store anything in that guest-allocated memory
6004 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6005 * argument is different from the VMXON pointer (which the spec says they do).
6006 */
6007static int handle_vmon(struct kvm_vcpu *vcpu)
6008{
6009 struct kvm_segment cs;
6010 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006011 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006012 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6013 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006014
6015 /* The Intel VMX Instruction Reference lists a bunch of bits that
6016 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6017 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6018 * Otherwise, we should fail with #UD. We test these now:
6019 */
6020 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6021 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6022 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6023 kvm_queue_exception(vcpu, UD_VECTOR);
6024 return 1;
6025 }
6026
6027 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6028 if (is_long_mode(vcpu) && !cs.l) {
6029 kvm_queue_exception(vcpu, UD_VECTOR);
6030 return 1;
6031 }
6032
6033 if (vmx_get_cpl(vcpu)) {
6034 kvm_inject_gp(vcpu, 0);
6035 return 1;
6036 }
Bandan Das3573e222014-05-06 02:19:16 -04006037
Bandan Das4291b582014-05-06 02:19:18 -04006038 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006039 return 1;
6040
Abel Gordon145c28d2013-04-18 14:36:55 +03006041 if (vmx->nested.vmxon) {
6042 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6043 skip_emulated_instruction(vcpu);
6044 return 1;
6045 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006046
6047 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6048 != VMXON_NEEDED_FEATURES) {
6049 kvm_inject_gp(vcpu, 0);
6050 return 1;
6051 }
6052
Abel Gordon8de48832013-04-18 14:37:25 +03006053 if (enable_shadow_vmcs) {
6054 shadow_vmcs = alloc_vmcs();
6055 if (!shadow_vmcs)
6056 return -ENOMEM;
6057 /* mark vmcs as shadow */
6058 shadow_vmcs->revision_id |= (1u << 31);
6059 /* init shadow vmcs */
6060 vmcs_clear(shadow_vmcs);
6061 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6062 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006063
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006064 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6065 vmx->nested.vmcs02_num = 0;
6066
Jan Kiszkaf4124502014-03-07 20:03:13 +01006067 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6068 HRTIMER_MODE_REL);
6069 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6070
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006071 vmx->nested.vmxon = true;
6072
6073 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006074 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006075 return 1;
6076}
6077
6078/*
6079 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6080 * for running VMX instructions (except VMXON, whose prerequisites are
6081 * slightly different). It also specifies what exception to inject otherwise.
6082 */
6083static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6084{
6085 struct kvm_segment cs;
6086 struct vcpu_vmx *vmx = to_vmx(vcpu);
6087
6088 if (!vmx->nested.vmxon) {
6089 kvm_queue_exception(vcpu, UD_VECTOR);
6090 return 0;
6091 }
6092
6093 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6094 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6095 (is_long_mode(vcpu) && !cs.l)) {
6096 kvm_queue_exception(vcpu, UD_VECTOR);
6097 return 0;
6098 }
6099
6100 if (vmx_get_cpl(vcpu)) {
6101 kvm_inject_gp(vcpu, 0);
6102 return 0;
6103 }
6104
6105 return 1;
6106}
6107
Abel Gordone7953d72013-04-18 14:37:55 +03006108static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6109{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006110 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006111 if (vmx->nested.current_vmptr == -1ull)
6112 return;
6113
6114 /* current_vmptr and current_vmcs12 are always set/reset together */
6115 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6116 return;
6117
Abel Gordon012f83c2013-04-18 14:39:25 +03006118 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006119 /* copy to memory all shadowed fields in case
6120 they were modified */
6121 copy_shadow_to_vmcs12(vmx);
6122 vmx->nested.sync_shadow_vmcs = false;
6123 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6124 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6125 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6126 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006127 }
Abel Gordone7953d72013-04-18 14:37:55 +03006128 kunmap(vmx->nested.current_vmcs12_page);
6129 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006130 vmx->nested.current_vmptr = -1ull;
6131 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006132}
6133
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006134/*
6135 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6136 * just stops using VMX.
6137 */
6138static void free_nested(struct vcpu_vmx *vmx)
6139{
6140 if (!vmx->nested.vmxon)
6141 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006142
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006143 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006144 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006145 if (enable_shadow_vmcs)
6146 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006147 /* Unpin physical memory we referred to in current vmcs02 */
6148 if (vmx->nested.apic_access_page) {
6149 nested_release_page(vmx->nested.apic_access_page);
6150 vmx->nested.apic_access_page = 0;
6151 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006152
6153 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006154}
6155
6156/* Emulate the VMXOFF instruction */
6157static int handle_vmoff(struct kvm_vcpu *vcpu)
6158{
6159 if (!nested_vmx_check_permission(vcpu))
6160 return 1;
6161 free_nested(to_vmx(vcpu));
6162 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006163 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006164 return 1;
6165}
6166
Nadav Har'El27d6c862011-05-25 23:06:59 +03006167/* Emulate the VMCLEAR instruction */
6168static int handle_vmclear(struct kvm_vcpu *vcpu)
6169{
6170 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006171 gpa_t vmptr;
6172 struct vmcs12 *vmcs12;
6173 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006174
6175 if (!nested_vmx_check_permission(vcpu))
6176 return 1;
6177
Bandan Das4291b582014-05-06 02:19:18 -04006178 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006179 return 1;
6180
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006181 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006182 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006183
6184 page = nested_get_page(vcpu, vmptr);
6185 if (page == NULL) {
6186 /*
6187 * For accurate processor emulation, VMCLEAR beyond available
6188 * physical memory should do nothing at all. However, it is
6189 * possible that a nested vmx bug, not a guest hypervisor bug,
6190 * resulted in this case, so let's shut down before doing any
6191 * more damage:
6192 */
6193 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6194 return 1;
6195 }
6196 vmcs12 = kmap(page);
6197 vmcs12->launch_state = 0;
6198 kunmap(page);
6199 nested_release_page(page);
6200
6201 nested_free_vmcs02(vmx, vmptr);
6202
6203 skip_emulated_instruction(vcpu);
6204 nested_vmx_succeed(vcpu);
6205 return 1;
6206}
6207
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006208static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6209
6210/* Emulate the VMLAUNCH instruction */
6211static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6212{
6213 return nested_vmx_run(vcpu, true);
6214}
6215
6216/* Emulate the VMRESUME instruction */
6217static int handle_vmresume(struct kvm_vcpu *vcpu)
6218{
6219
6220 return nested_vmx_run(vcpu, false);
6221}
6222
Nadav Har'El49f705c2011-05-25 23:08:30 +03006223enum vmcs_field_type {
6224 VMCS_FIELD_TYPE_U16 = 0,
6225 VMCS_FIELD_TYPE_U64 = 1,
6226 VMCS_FIELD_TYPE_U32 = 2,
6227 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6228};
6229
6230static inline int vmcs_field_type(unsigned long field)
6231{
6232 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6233 return VMCS_FIELD_TYPE_U32;
6234 return (field >> 13) & 0x3 ;
6235}
6236
6237static inline int vmcs_field_readonly(unsigned long field)
6238{
6239 return (((field >> 10) & 0x3) == 1);
6240}
6241
6242/*
6243 * Read a vmcs12 field. Since these can have varying lengths and we return
6244 * one type, we chose the biggest type (u64) and zero-extend the return value
6245 * to that size. Note that the caller, handle_vmread, might need to use only
6246 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6247 * 64-bit fields are to be returned).
6248 */
6249static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6250 unsigned long field, u64 *ret)
6251{
6252 short offset = vmcs_field_to_offset(field);
6253 char *p;
6254
6255 if (offset < 0)
6256 return 0;
6257
6258 p = ((char *)(get_vmcs12(vcpu))) + offset;
6259
6260 switch (vmcs_field_type(field)) {
6261 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6262 *ret = *((natural_width *)p);
6263 return 1;
6264 case VMCS_FIELD_TYPE_U16:
6265 *ret = *((u16 *)p);
6266 return 1;
6267 case VMCS_FIELD_TYPE_U32:
6268 *ret = *((u32 *)p);
6269 return 1;
6270 case VMCS_FIELD_TYPE_U64:
6271 *ret = *((u64 *)p);
6272 return 1;
6273 default:
6274 return 0; /* can never happen. */
6275 }
6276}
6277
Abel Gordon20b97fe2013-04-18 14:36:25 +03006278
6279static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6280 unsigned long field, u64 field_value){
6281 short offset = vmcs_field_to_offset(field);
6282 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6283 if (offset < 0)
6284 return false;
6285
6286 switch (vmcs_field_type(field)) {
6287 case VMCS_FIELD_TYPE_U16:
6288 *(u16 *)p = field_value;
6289 return true;
6290 case VMCS_FIELD_TYPE_U32:
6291 *(u32 *)p = field_value;
6292 return true;
6293 case VMCS_FIELD_TYPE_U64:
6294 *(u64 *)p = field_value;
6295 return true;
6296 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6297 *(natural_width *)p = field_value;
6298 return true;
6299 default:
6300 return false; /* can never happen. */
6301 }
6302
6303}
6304
Abel Gordon16f5b902013-04-18 14:38:25 +03006305static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6306{
6307 int i;
6308 unsigned long field;
6309 u64 field_value;
6310 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006311 const unsigned long *fields = shadow_read_write_fields;
6312 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006313
6314 vmcs_load(shadow_vmcs);
6315
6316 for (i = 0; i < num_fields; i++) {
6317 field = fields[i];
6318 switch (vmcs_field_type(field)) {
6319 case VMCS_FIELD_TYPE_U16:
6320 field_value = vmcs_read16(field);
6321 break;
6322 case VMCS_FIELD_TYPE_U32:
6323 field_value = vmcs_read32(field);
6324 break;
6325 case VMCS_FIELD_TYPE_U64:
6326 field_value = vmcs_read64(field);
6327 break;
6328 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6329 field_value = vmcs_readl(field);
6330 break;
6331 }
6332 vmcs12_write_any(&vmx->vcpu, field, field_value);
6333 }
6334
6335 vmcs_clear(shadow_vmcs);
6336 vmcs_load(vmx->loaded_vmcs->vmcs);
6337}
6338
Abel Gordonc3114422013-04-18 14:38:55 +03006339static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6340{
Mathias Krausec2bae892013-06-26 20:36:21 +02006341 const unsigned long *fields[] = {
6342 shadow_read_write_fields,
6343 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006344 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006345 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006346 max_shadow_read_write_fields,
6347 max_shadow_read_only_fields
6348 };
6349 int i, q;
6350 unsigned long field;
6351 u64 field_value = 0;
6352 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6353
6354 vmcs_load(shadow_vmcs);
6355
Mathias Krausec2bae892013-06-26 20:36:21 +02006356 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006357 for (i = 0; i < max_fields[q]; i++) {
6358 field = fields[q][i];
6359 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6360
6361 switch (vmcs_field_type(field)) {
6362 case VMCS_FIELD_TYPE_U16:
6363 vmcs_write16(field, (u16)field_value);
6364 break;
6365 case VMCS_FIELD_TYPE_U32:
6366 vmcs_write32(field, (u32)field_value);
6367 break;
6368 case VMCS_FIELD_TYPE_U64:
6369 vmcs_write64(field, (u64)field_value);
6370 break;
6371 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6372 vmcs_writel(field, (long)field_value);
6373 break;
6374 }
6375 }
6376 }
6377
6378 vmcs_clear(shadow_vmcs);
6379 vmcs_load(vmx->loaded_vmcs->vmcs);
6380}
6381
Nadav Har'El49f705c2011-05-25 23:08:30 +03006382/*
6383 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6384 * used before) all generate the same failure when it is missing.
6385 */
6386static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6387{
6388 struct vcpu_vmx *vmx = to_vmx(vcpu);
6389 if (vmx->nested.current_vmptr == -1ull) {
6390 nested_vmx_failInvalid(vcpu);
6391 skip_emulated_instruction(vcpu);
6392 return 0;
6393 }
6394 return 1;
6395}
6396
6397static int handle_vmread(struct kvm_vcpu *vcpu)
6398{
6399 unsigned long field;
6400 u64 field_value;
6401 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6402 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6403 gva_t gva = 0;
6404
6405 if (!nested_vmx_check_permission(vcpu) ||
6406 !nested_vmx_check_vmcs12(vcpu))
6407 return 1;
6408
6409 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006410 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006411 /* Read the field, zero-extended to a u64 field_value */
6412 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6413 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6414 skip_emulated_instruction(vcpu);
6415 return 1;
6416 }
6417 /*
6418 * Now copy part of this value to register or memory, as requested.
6419 * Note that the number of bits actually copied is 32 or 64 depending
6420 * on the guest's mode (32 or 64 bit), not on the given field's length.
6421 */
6422 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006423 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006424 field_value);
6425 } else {
6426 if (get_vmx_mem_address(vcpu, exit_qualification,
6427 vmx_instruction_info, &gva))
6428 return 1;
6429 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6430 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6431 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6432 }
6433
6434 nested_vmx_succeed(vcpu);
6435 skip_emulated_instruction(vcpu);
6436 return 1;
6437}
6438
6439
6440static int handle_vmwrite(struct kvm_vcpu *vcpu)
6441{
6442 unsigned long field;
6443 gva_t gva;
6444 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6445 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006446 /* The value to write might be 32 or 64 bits, depending on L1's long
6447 * mode, and eventually we need to write that into a field of several
6448 * possible lengths. The code below first zero-extends the value to 64
6449 * bit (field_value), and then copies only the approriate number of
6450 * bits into the vmcs12 field.
6451 */
6452 u64 field_value = 0;
6453 struct x86_exception e;
6454
6455 if (!nested_vmx_check_permission(vcpu) ||
6456 !nested_vmx_check_vmcs12(vcpu))
6457 return 1;
6458
6459 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03006460 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006461 (((vmx_instruction_info) >> 3) & 0xf));
6462 else {
6463 if (get_vmx_mem_address(vcpu, exit_qualification,
6464 vmx_instruction_info, &gva))
6465 return 1;
6466 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03006467 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006468 kvm_inject_page_fault(vcpu, &e);
6469 return 1;
6470 }
6471 }
6472
6473
Nadav Amit27e6fb52014-06-18 17:19:26 +03006474 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006475 if (vmcs_field_readonly(field)) {
6476 nested_vmx_failValid(vcpu,
6477 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6478 skip_emulated_instruction(vcpu);
6479 return 1;
6480 }
6481
Abel Gordon20b97fe2013-04-18 14:36:25 +03006482 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006483 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6484 skip_emulated_instruction(vcpu);
6485 return 1;
6486 }
6487
6488 nested_vmx_succeed(vcpu);
6489 skip_emulated_instruction(vcpu);
6490 return 1;
6491}
6492
Nadav Har'El63846662011-05-25 23:07:29 +03006493/* Emulate the VMPTRLD instruction */
6494static int handle_vmptrld(struct kvm_vcpu *vcpu)
6495{
6496 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03006497 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006498 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006499
6500 if (!nested_vmx_check_permission(vcpu))
6501 return 1;
6502
Bandan Das4291b582014-05-06 02:19:18 -04006503 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03006504 return 1;
6505
Nadav Har'El63846662011-05-25 23:07:29 +03006506 if (vmx->nested.current_vmptr != vmptr) {
6507 struct vmcs12 *new_vmcs12;
6508 struct page *page;
6509 page = nested_get_page(vcpu, vmptr);
6510 if (page == NULL) {
6511 nested_vmx_failInvalid(vcpu);
6512 skip_emulated_instruction(vcpu);
6513 return 1;
6514 }
6515 new_vmcs12 = kmap(page);
6516 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6517 kunmap(page);
6518 nested_release_page_clean(page);
6519 nested_vmx_failValid(vcpu,
6520 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6521 skip_emulated_instruction(vcpu);
6522 return 1;
6523 }
Nadav Har'El63846662011-05-25 23:07:29 +03006524
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006525 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006526 vmx->nested.current_vmptr = vmptr;
6527 vmx->nested.current_vmcs12 = new_vmcs12;
6528 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006529 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006530 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6531 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6532 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6533 vmcs_write64(VMCS_LINK_POINTER,
6534 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006535 vmx->nested.sync_shadow_vmcs = true;
6536 }
Nadav Har'El63846662011-05-25 23:07:29 +03006537 }
6538
6539 nested_vmx_succeed(vcpu);
6540 skip_emulated_instruction(vcpu);
6541 return 1;
6542}
6543
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006544/* Emulate the VMPTRST instruction */
6545static int handle_vmptrst(struct kvm_vcpu *vcpu)
6546{
6547 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6548 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6549 gva_t vmcs_gva;
6550 struct x86_exception e;
6551
6552 if (!nested_vmx_check_permission(vcpu))
6553 return 1;
6554
6555 if (get_vmx_mem_address(vcpu, exit_qualification,
6556 vmx_instruction_info, &vmcs_gva))
6557 return 1;
6558 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6559 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6560 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6561 sizeof(u64), &e)) {
6562 kvm_inject_page_fault(vcpu, &e);
6563 return 1;
6564 }
6565 nested_vmx_succeed(vcpu);
6566 skip_emulated_instruction(vcpu);
6567 return 1;
6568}
6569
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006570/* Emulate the INVEPT instruction */
6571static int handle_invept(struct kvm_vcpu *vcpu)
6572{
6573 u32 vmx_instruction_info, types;
6574 unsigned long type;
6575 gva_t gva;
6576 struct x86_exception e;
6577 struct {
6578 u64 eptp, gpa;
6579 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006580
6581 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6582 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6583 kvm_queue_exception(vcpu, UD_VECTOR);
6584 return 1;
6585 }
6586
6587 if (!nested_vmx_check_permission(vcpu))
6588 return 1;
6589
6590 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6591 kvm_queue_exception(vcpu, UD_VECTOR);
6592 return 1;
6593 }
6594
6595 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03006596 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006597
6598 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6599
6600 if (!(types & (1UL << type))) {
6601 nested_vmx_failValid(vcpu,
6602 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6603 return 1;
6604 }
6605
6606 /* According to the Intel VMX instruction reference, the memory
6607 * operand is read even if it isn't needed (e.g., for type==global)
6608 */
6609 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6610 vmx_instruction_info, &gva))
6611 return 1;
6612 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6613 sizeof(operand), &e)) {
6614 kvm_inject_page_fault(vcpu, &e);
6615 return 1;
6616 }
6617
6618 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006619 case VMX_EPT_EXTENT_GLOBAL:
6620 kvm_mmu_sync_roots(vcpu);
6621 kvm_mmu_flush_tlb(vcpu);
6622 nested_vmx_succeed(vcpu);
6623 break;
6624 default:
Bandan Das4b855072014-04-19 18:17:44 -04006625 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006626 BUG_ON(1);
6627 break;
6628 }
6629
6630 skip_emulated_instruction(vcpu);
6631 return 1;
6632}
6633
Nadav Har'El0140cae2011-05-25 23:06:28 +03006634/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006635 * The exit handlers return 1 if the exit was handled fully and guest execution
6636 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6637 * to be done to userspace and return 0.
6638 */
Mathias Krause772e0312012-08-30 01:30:19 +02006639static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006640 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6641 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006642 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006643 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006644 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006645 [EXIT_REASON_CR_ACCESS] = handle_cr,
6646 [EXIT_REASON_DR_ACCESS] = handle_dr,
6647 [EXIT_REASON_CPUID] = handle_cpuid,
6648 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6649 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6650 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6651 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006652 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006653 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006654 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006655 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006656 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006657 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006658 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006659 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006660 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006661 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006662 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006663 [EXIT_REASON_VMOFF] = handle_vmoff,
6664 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006665 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6666 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006667 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006668 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006669 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006670 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006671 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006672 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006673 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6674 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006675 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006676 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
6677 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006678 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006679};
6680
6681static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006682 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006683
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006684static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6685 struct vmcs12 *vmcs12)
6686{
6687 unsigned long exit_qualification;
6688 gpa_t bitmap, last_bitmap;
6689 unsigned int port;
6690 int size;
6691 u8 b;
6692
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006693 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006694 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006695
6696 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6697
6698 port = exit_qualification >> 16;
6699 size = (exit_qualification & 7) + 1;
6700
6701 last_bitmap = (gpa_t)-1;
6702 b = -1;
6703
6704 while (size > 0) {
6705 if (port < 0x8000)
6706 bitmap = vmcs12->io_bitmap_a;
6707 else if (port < 0x10000)
6708 bitmap = vmcs12->io_bitmap_b;
6709 else
6710 return 1;
6711 bitmap += (port & 0x7fff) / 8;
6712
6713 if (last_bitmap != bitmap)
6714 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6715 return 1;
6716 if (b & (1 << (port & 7)))
6717 return 1;
6718
6719 port++;
6720 size--;
6721 last_bitmap = bitmap;
6722 }
6723
6724 return 0;
6725}
6726
Nadav Har'El644d7112011-05-25 23:12:35 +03006727/*
6728 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6729 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6730 * disinterest in the current event (read or write a specific MSR) by using an
6731 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6732 */
6733static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6734 struct vmcs12 *vmcs12, u32 exit_reason)
6735{
6736 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6737 gpa_t bitmap;
6738
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006739 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006740 return 1;
6741
6742 /*
6743 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6744 * for the four combinations of read/write and low/high MSR numbers.
6745 * First we need to figure out which of the four to use:
6746 */
6747 bitmap = vmcs12->msr_bitmap;
6748 if (exit_reason == EXIT_REASON_MSR_WRITE)
6749 bitmap += 2048;
6750 if (msr_index >= 0xc0000000) {
6751 msr_index -= 0xc0000000;
6752 bitmap += 1024;
6753 }
6754
6755 /* Then read the msr_index'th bit from this bitmap: */
6756 if (msr_index < 1024*8) {
6757 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006758 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6759 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006760 return 1 & (b >> (msr_index & 7));
6761 } else
6762 return 1; /* let L1 handle the wrong parameter */
6763}
6764
6765/*
6766 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6767 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6768 * intercept (via guest_host_mask etc.) the current event.
6769 */
6770static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6771 struct vmcs12 *vmcs12)
6772{
6773 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6774 int cr = exit_qualification & 15;
6775 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03006776 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03006777
6778 switch ((exit_qualification >> 4) & 3) {
6779 case 0: /* mov to cr */
6780 switch (cr) {
6781 case 0:
6782 if (vmcs12->cr0_guest_host_mask &
6783 (val ^ vmcs12->cr0_read_shadow))
6784 return 1;
6785 break;
6786 case 3:
6787 if ((vmcs12->cr3_target_count >= 1 &&
6788 vmcs12->cr3_target_value0 == val) ||
6789 (vmcs12->cr3_target_count >= 2 &&
6790 vmcs12->cr3_target_value1 == val) ||
6791 (vmcs12->cr3_target_count >= 3 &&
6792 vmcs12->cr3_target_value2 == val) ||
6793 (vmcs12->cr3_target_count >= 4 &&
6794 vmcs12->cr3_target_value3 == val))
6795 return 0;
6796 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6797 return 1;
6798 break;
6799 case 4:
6800 if (vmcs12->cr4_guest_host_mask &
6801 (vmcs12->cr4_read_shadow ^ val))
6802 return 1;
6803 break;
6804 case 8:
6805 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6806 return 1;
6807 break;
6808 }
6809 break;
6810 case 2: /* clts */
6811 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6812 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6813 return 1;
6814 break;
6815 case 1: /* mov from cr */
6816 switch (cr) {
6817 case 3:
6818 if (vmcs12->cpu_based_vm_exec_control &
6819 CPU_BASED_CR3_STORE_EXITING)
6820 return 1;
6821 break;
6822 case 8:
6823 if (vmcs12->cpu_based_vm_exec_control &
6824 CPU_BASED_CR8_STORE_EXITING)
6825 return 1;
6826 break;
6827 }
6828 break;
6829 case 3: /* lmsw */
6830 /*
6831 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6832 * cr0. Other attempted changes are ignored, with no exit.
6833 */
6834 if (vmcs12->cr0_guest_host_mask & 0xe &
6835 (val ^ vmcs12->cr0_read_shadow))
6836 return 1;
6837 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6838 !(vmcs12->cr0_read_shadow & 0x1) &&
6839 (val & 0x1))
6840 return 1;
6841 break;
6842 }
6843 return 0;
6844}
6845
6846/*
6847 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6848 * should handle it ourselves in L0 (and then continue L2). Only call this
6849 * when in is_guest_mode (L2).
6850 */
6851static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6852{
Nadav Har'El644d7112011-05-25 23:12:35 +03006853 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6854 struct vcpu_vmx *vmx = to_vmx(vcpu);
6855 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006856 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006857
Jan Kiszka542060e2014-01-04 18:47:21 +01006858 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6859 vmcs_readl(EXIT_QUALIFICATION),
6860 vmx->idt_vectoring_info,
6861 intr_info,
6862 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6863 KVM_ISA_VMX);
6864
Nadav Har'El644d7112011-05-25 23:12:35 +03006865 if (vmx->nested.nested_run_pending)
6866 return 0;
6867
6868 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006869 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6870 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006871 return 1;
6872 }
6873
6874 switch (exit_reason) {
6875 case EXIT_REASON_EXCEPTION_NMI:
6876 if (!is_exception(intr_info))
6877 return 0;
6878 else if (is_page_fault(intr_info))
6879 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006880 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006881 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006882 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006883 return vmcs12->exception_bitmap &
6884 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6885 case EXIT_REASON_EXTERNAL_INTERRUPT:
6886 return 0;
6887 case EXIT_REASON_TRIPLE_FAULT:
6888 return 1;
6889 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006890 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006891 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006892 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006893 case EXIT_REASON_TASK_SWITCH:
6894 return 1;
6895 case EXIT_REASON_CPUID:
6896 return 1;
6897 case EXIT_REASON_HLT:
6898 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6899 case EXIT_REASON_INVD:
6900 return 1;
6901 case EXIT_REASON_INVLPG:
6902 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6903 case EXIT_REASON_RDPMC:
6904 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6905 case EXIT_REASON_RDTSC:
6906 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6907 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6908 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6909 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6910 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6911 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006912 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03006913 /*
6914 * VMX instructions trap unconditionally. This allows L1 to
6915 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6916 */
6917 return 1;
6918 case EXIT_REASON_CR_ACCESS:
6919 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6920 case EXIT_REASON_DR_ACCESS:
6921 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6922 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006923 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006924 case EXIT_REASON_MSR_READ:
6925 case EXIT_REASON_MSR_WRITE:
6926 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6927 case EXIT_REASON_INVALID_STATE:
6928 return 1;
6929 case EXIT_REASON_MWAIT_INSTRUCTION:
6930 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6931 case EXIT_REASON_MONITOR_INSTRUCTION:
6932 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6933 case EXIT_REASON_PAUSE_INSTRUCTION:
6934 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6935 nested_cpu_has2(vmcs12,
6936 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6937 case EXIT_REASON_MCE_DURING_VMENTRY:
6938 return 0;
6939 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6940 return 1;
6941 case EXIT_REASON_APIC_ACCESS:
6942 return nested_cpu_has2(vmcs12,
6943 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6944 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006945 /*
6946 * L0 always deals with the EPT violation. If nested EPT is
6947 * used, and the nested mmu code discovers that the address is
6948 * missing in the guest EPT table (EPT12), the EPT violation
6949 * will be injected with nested_ept_inject_page_fault()
6950 */
6951 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006952 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006953 /*
6954 * L2 never uses directly L1's EPT, but rather L0's own EPT
6955 * table (shadow on EPT) or a merged EPT table that L0 built
6956 * (EPT on EPT). So any problems with the structure of the
6957 * table is L0's fault.
6958 */
Nadav Har'El644d7112011-05-25 23:12:35 +03006959 return 0;
6960 case EXIT_REASON_WBINVD:
6961 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6962 case EXIT_REASON_XSETBV:
6963 return 1;
6964 default:
6965 return 1;
6966 }
6967}
6968
Avi Kivity586f9602010-11-18 13:09:54 +02006969static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6970{
6971 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6972 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6973}
6974
Avi Kivity6aa8b732006-12-10 02:21:36 -08006975/*
6976 * The guest has exited. See if we can fix it or if we need userspace
6977 * assistance.
6978 */
Avi Kivity851ba692009-08-24 11:10:17 +03006979static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006980{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006981 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006982 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006983 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006984
Mohammed Gamal80ced182009-09-01 12:48:18 +02006985 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006986 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006987 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006988
Nadav Har'El644d7112011-05-25 23:12:35 +03006989 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01006990 nested_vmx_vmexit(vcpu, exit_reason,
6991 vmcs_read32(VM_EXIT_INTR_INFO),
6992 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03006993 return 1;
6994 }
6995
Mohammed Gamal51207022010-05-31 22:40:54 +03006996 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6997 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6998 vcpu->run->fail_entry.hardware_entry_failure_reason
6999 = exit_reason;
7000 return 0;
7001 }
7002
Avi Kivity29bd8a72007-09-10 17:27:03 +03007003 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007004 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7005 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007006 = vmcs_read32(VM_INSTRUCTION_ERROR);
7007 return 0;
7008 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007009
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007010 /*
7011 * Note:
7012 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7013 * delivery event since it indicates guest is accessing MMIO.
7014 * The vm-exit can be triggered again after return to guest that
7015 * will cause infinite loop.
7016 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007017 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007018 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007019 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007020 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7021 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7022 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7023 vcpu->run->internal.ndata = 2;
7024 vcpu->run->internal.data[0] = vectoring_info;
7025 vcpu->run->internal.data[1] = exit_reason;
7026 return 0;
7027 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007028
Nadav Har'El644d7112011-05-25 23:12:35 +03007029 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7030 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007031 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007032 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007033 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007034 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007035 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007036 /*
7037 * This CPU don't support us in finding the end of an
7038 * NMI-blocked window if the guest runs with IRQs
7039 * disabled. So we pull the trigger after 1 s of
7040 * futile waiting, but inform the user about this.
7041 */
7042 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7043 "state on VCPU %d after 1 s timeout\n",
7044 __func__, vcpu->vcpu_id);
7045 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007046 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007047 }
7048
Avi Kivity6aa8b732006-12-10 02:21:36 -08007049 if (exit_reason < kvm_vmx_max_exit_handlers
7050 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007051 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007052 else {
Avi Kivity851ba692009-08-24 11:10:17 +03007053 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
7054 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007055 }
7056 return 0;
7057}
7058
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007059static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007060{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007061 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007062 vmcs_write32(TPR_THRESHOLD, 0);
7063 return;
7064 }
7065
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007066 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007067}
7068
Yang Zhang8d146952013-01-25 10:18:50 +08007069static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7070{
7071 u32 sec_exec_control;
7072
7073 /*
7074 * There is not point to enable virtualize x2apic without enable
7075 * apicv
7076 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007077 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
7078 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08007079 return;
7080
7081 if (!vm_need_tpr_shadow(vcpu->kvm))
7082 return;
7083
7084 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7085
7086 if (set) {
7087 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7088 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7089 } else {
7090 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7091 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7092 }
7093 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7094
7095 vmx_set_msr_bitmap(vcpu);
7096}
7097
Yang Zhangc7c9c562013-01-25 10:18:51 +08007098static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7099{
7100 u16 status;
7101 u8 old;
7102
7103 if (!vmx_vm_has_apicv(kvm))
7104 return;
7105
7106 if (isr == -1)
7107 isr = 0;
7108
7109 status = vmcs_read16(GUEST_INTR_STATUS);
7110 old = status >> 8;
7111 if (isr != old) {
7112 status &= 0xff;
7113 status |= isr << 8;
7114 vmcs_write16(GUEST_INTR_STATUS, status);
7115 }
7116}
7117
7118static void vmx_set_rvi(int vector)
7119{
7120 u16 status;
7121 u8 old;
7122
7123 status = vmcs_read16(GUEST_INTR_STATUS);
7124 old = (u8)status & 0xff;
7125 if ((u8)vector != old) {
7126 status &= ~0xff;
7127 status |= (u8)vector;
7128 vmcs_write16(GUEST_INTR_STATUS, status);
7129 }
7130}
7131
7132static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
7133{
7134 if (max_irr == -1)
7135 return;
7136
Wanpeng Li963fee12014-07-17 19:03:00 +08007137 /*
7138 * If a vmexit is needed, vmx_check_nested_events handles it.
7139 */
7140 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
7141 return;
7142
7143 if (!is_guest_mode(vcpu)) {
7144 vmx_set_rvi(max_irr);
7145 return;
7146 }
7147
7148 /*
7149 * Fall back to pre-APICv interrupt injection since L2
7150 * is run without virtual interrupt delivery.
7151 */
7152 if (!kvm_event_needs_reinjection(vcpu) &&
7153 vmx_interrupt_allowed(vcpu)) {
7154 kvm_queue_interrupt(vcpu, max_irr, false);
7155 vmx_inject_irq(vcpu);
7156 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08007157}
7158
7159static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
7160{
Yang Zhang3d81bc72013-04-11 19:25:13 +08007161 if (!vmx_vm_has_apicv(vcpu->kvm))
7162 return;
7163
Yang Zhangc7c9c562013-01-25 10:18:51 +08007164 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
7165 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
7166 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
7167 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
7168}
7169
Avi Kivity51aa01d2010-07-20 14:31:20 +03007170static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03007171{
Avi Kivity00eba012011-03-07 17:24:54 +02007172 u32 exit_intr_info;
7173
7174 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
7175 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
7176 return;
7177
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007178 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02007179 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08007180
7181 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007182 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08007183 kvm_machine_check();
7184
Gleb Natapov20f65982009-05-11 13:35:55 +03007185 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007186 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007187 (exit_intr_info & INTR_INFO_VALID_MASK)) {
7188 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03007189 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007190 kvm_after_handle_nmi(&vmx->vcpu);
7191 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03007192}
Gleb Natapov20f65982009-05-11 13:35:55 +03007193
Yang Zhanga547c6d2013-04-11 19:25:10 +08007194static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
7195{
7196 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7197
7198 /*
7199 * If external interrupt exists, IF bit is set in rflags/eflags on the
7200 * interrupt stack frame, and interrupt will be enabled on a return
7201 * from interrupt handler.
7202 */
7203 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7204 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7205 unsigned int vector;
7206 unsigned long entry;
7207 gate_desc *desc;
7208 struct vcpu_vmx *vmx = to_vmx(vcpu);
7209#ifdef CONFIG_X86_64
7210 unsigned long tmp;
7211#endif
7212
7213 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7214 desc = (gate_desc *)vmx->host_idt_base + vector;
7215 entry = gate_offset(*desc);
7216 asm volatile(
7217#ifdef CONFIG_X86_64
7218 "mov %%" _ASM_SP ", %[sp]\n\t"
7219 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7220 "push $%c[ss]\n\t"
7221 "push %[sp]\n\t"
7222#endif
7223 "pushf\n\t"
7224 "orl $0x200, (%%" _ASM_SP ")\n\t"
7225 __ASM_SIZE(push) " $%c[cs]\n\t"
7226 "call *%[entry]\n\t"
7227 :
7228#ifdef CONFIG_X86_64
7229 [sp]"=&r"(tmp)
7230#endif
7231 :
7232 [entry]"r"(entry),
7233 [ss]"i"(__KERNEL_DS),
7234 [cs]"i"(__KERNEL_CS)
7235 );
7236 } else
7237 local_irq_enable();
7238}
7239
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007240static bool vmx_mpx_supported(void)
7241{
7242 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7243 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7244}
7245
Avi Kivity51aa01d2010-07-20 14:31:20 +03007246static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7247{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007248 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007249 bool unblock_nmi;
7250 u8 vector;
7251 bool idtv_info_valid;
7252
7253 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007254
Avi Kivitycf393f72008-07-01 16:20:21 +03007255 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007256 if (vmx->nmi_known_unmasked)
7257 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007258 /*
7259 * Can't use vmx->exit_intr_info since we're not sure what
7260 * the exit reason is.
7261 */
7262 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007263 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7264 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7265 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007266 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007267 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7268 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007269 * SDM 3: 23.2.2 (September 2008)
7270 * Bit 12 is undefined in any of the following cases:
7271 * If the VM exit sets the valid bit in the IDT-vectoring
7272 * information field.
7273 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007274 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007275 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7276 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007277 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7278 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007279 else
7280 vmx->nmi_known_unmasked =
7281 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7282 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007283 } else if (unlikely(vmx->soft_vnmi_blocked))
7284 vmx->vnmi_blocked_time +=
7285 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007286}
7287
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007288static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007289 u32 idt_vectoring_info,
7290 int instr_len_field,
7291 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007292{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007293 u8 vector;
7294 int type;
7295 bool idtv_info_valid;
7296
7297 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007298
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007299 vcpu->arch.nmi_injected = false;
7300 kvm_clear_exception_queue(vcpu);
7301 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007302
7303 if (!idtv_info_valid)
7304 return;
7305
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007306 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007307
Avi Kivity668f6122008-07-02 09:28:55 +03007308 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7309 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007310
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007311 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007312 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007313 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007314 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007315 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007316 * Clear bit "block by NMI" before VM entry if a NMI
7317 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007318 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007319 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007320 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007321 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007322 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007323 /* fall through */
7324 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007325 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007326 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007327 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007328 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007329 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007330 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007331 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007332 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007333 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007334 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007335 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007336 break;
7337 default:
7338 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007339 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007340}
7341
Avi Kivity83422e12010-07-20 14:43:23 +03007342static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7343{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007344 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007345 VM_EXIT_INSTRUCTION_LEN,
7346 IDT_VECTORING_ERROR_CODE);
7347}
7348
Avi Kivityb463a6f2010-07-20 15:06:17 +03007349static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7350{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007351 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007352 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7353 VM_ENTRY_INSTRUCTION_LEN,
7354 VM_ENTRY_EXCEPTION_ERROR_CODE);
7355
7356 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7357}
7358
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007359static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7360{
7361 int i, nr_msrs;
7362 struct perf_guest_switch_msr *msrs;
7363
7364 msrs = perf_guest_get_msrs(&nr_msrs);
7365
7366 if (!msrs)
7367 return;
7368
7369 for (i = 0; i < nr_msrs; i++)
7370 if (msrs[i].host == msrs[i].guest)
7371 clear_atomic_switch_msr(vmx, msrs[i].msr);
7372 else
7373 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7374 msrs[i].host);
7375}
7376
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007377static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007378{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007379 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007380 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007381
7382 /* Record the guest's net vcpu time for enforced NMI injections. */
7383 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7384 vmx->entry_time = ktime_get();
7385
7386 /* Don't enter VMX if guest state is invalid, let the exit handler
7387 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007388 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007389 return;
7390
Abel Gordon012f83c2013-04-18 14:39:25 +03007391 if (vmx->nested.sync_shadow_vmcs) {
7392 copy_vmcs12_to_shadow(vmx);
7393 vmx->nested.sync_shadow_vmcs = false;
7394 }
7395
Avi Kivity104f2262010-11-18 13:12:52 +02007396 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7397 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7398 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7399 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7400
7401 /* When single-stepping over STI and MOV SS, we must clear the
7402 * corresponding interruptibility bits in the guest state. Otherwise
7403 * vmentry fails as it then expects bit 14 (BS) in pending debug
7404 * exceptions being set, but that's not correct for the guest debugging
7405 * case. */
7406 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7407 vmx_set_interrupt_shadow(vcpu, 0);
7408
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007409 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007410 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007411
Nadav Har'Eld462b812011-05-24 15:26:10 +03007412 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007413 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007414 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03007415 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7416 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7417 "push %%" _ASM_CX " \n\t"
7418 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007419 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03007420 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007421 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007422 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007423 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03007424 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7425 "mov %%cr2, %%" _ASM_DX " \n\t"
7426 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007427 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03007428 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007429 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007430 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007431 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007432 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03007433 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7434 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7435 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7436 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7437 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7438 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007439#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007440 "mov %c[r8](%0), %%r8 \n\t"
7441 "mov %c[r9](%0), %%r9 \n\t"
7442 "mov %c[r10](%0), %%r10 \n\t"
7443 "mov %c[r11](%0), %%r11 \n\t"
7444 "mov %c[r12](%0), %%r12 \n\t"
7445 "mov %c[r13](%0), %%r13 \n\t"
7446 "mov %c[r14](%0), %%r14 \n\t"
7447 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007448#endif
Avi Kivityb188c812012-09-16 15:10:58 +03007449 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007450
Avi Kivity6aa8b732006-12-10 02:21:36 -08007451 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007452 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007453 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007454 "jmp 2f \n\t"
7455 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7456 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007457 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03007458 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007459 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03007460 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7461 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7462 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7463 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7464 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7465 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7466 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007467#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007468 "mov %%r8, %c[r8](%0) \n\t"
7469 "mov %%r9, %c[r9](%0) \n\t"
7470 "mov %%r10, %c[r10](%0) \n\t"
7471 "mov %%r11, %c[r11](%0) \n\t"
7472 "mov %%r12, %c[r12](%0) \n\t"
7473 "mov %%r13, %c[r13](%0) \n\t"
7474 "mov %%r14, %c[r14](%0) \n\t"
7475 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007476#endif
Avi Kivityb188c812012-09-16 15:10:58 +03007477 "mov %%cr2, %%" _ASM_AX " \n\t"
7478 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007479
Avi Kivityb188c812012-09-16 15:10:58 +03007480 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007481 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007482 ".pushsection .rodata \n\t"
7483 ".global vmx_return \n\t"
7484 "vmx_return: " _ASM_PTR " 2b \n\t"
7485 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007486 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007487 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007488 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007489 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007490 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7491 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7492 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7493 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7494 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7495 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7496 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007497#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007498 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7499 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7500 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7501 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7502 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7503 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7504 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7505 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007506#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007507 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7508 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007509 : "cc", "memory"
7510#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03007511 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007512 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03007513#else
7514 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007515#endif
7516 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007517
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007518 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7519 if (debugctlmsr)
7520 update_debugctlmsr(debugctlmsr);
7521
Avi Kivityaa67f602012-08-01 16:48:03 +03007522#ifndef CONFIG_X86_64
7523 /*
7524 * The sysexit path does not restore ds/es, so we must set them to
7525 * a reasonable value ourselves.
7526 *
7527 * We can't defer this to vmx_load_host_state() since that function
7528 * may be executed in interrupt context, which saves and restore segments
7529 * around it, nullifying its effect.
7530 */
7531 loadsegment(ds, __USER_DS);
7532 loadsegment(es, __USER_DS);
7533#endif
7534
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007535 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007536 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007537 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007538 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007539 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007540 vcpu->arch.regs_dirty = 0;
7541
Avi Kivity1155f762007-11-22 11:30:47 +02007542 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7543
Nadav Har'Eld462b812011-05-24 15:26:10 +03007544 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007545
Avi Kivity51aa01d2010-07-20 14:31:20 +03007546 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007547 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007548
Gleb Natapove0b890d2013-09-25 12:51:33 +03007549 /*
7550 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7551 * we did not inject a still-pending event to L1 now because of
7552 * nested_run_pending, we need to re-enable this bit.
7553 */
7554 if (vmx->nested.nested_run_pending)
7555 kvm_make_request(KVM_REQ_EVENT, vcpu);
7556
7557 vmx->nested.nested_run_pending = 0;
7558
Avi Kivity51aa01d2010-07-20 14:31:20 +03007559 vmx_complete_atomic_exit(vmx);
7560 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007561 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007562}
7563
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007564static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
7565{
7566 struct vcpu_vmx *vmx = to_vmx(vcpu);
7567 int cpu;
7568
7569 if (vmx->loaded_vmcs == &vmx->vmcs01)
7570 return;
7571
7572 cpu = get_cpu();
7573 vmx->loaded_vmcs = &vmx->vmcs01;
7574 vmx_vcpu_put(vcpu);
7575 vmx_vcpu_load(vcpu, cpu);
7576 vcpu->cpu = cpu;
7577 put_cpu();
7578}
7579
Avi Kivity6aa8b732006-12-10 02:21:36 -08007580static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7581{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007582 struct vcpu_vmx *vmx = to_vmx(vcpu);
7583
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007584 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007585 leave_guest_mode(vcpu);
7586 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007587 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007588 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007589 kfree(vmx->guest_msrs);
7590 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007591 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007592}
7593
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007594static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007595{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007596 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007597 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007598 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007599
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007600 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007601 return ERR_PTR(-ENOMEM);
7602
Sheng Yang2384d2b2008-01-17 15:14:33 +08007603 allocate_vpid(vmx);
7604
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007605 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7606 if (err)
7607 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007608
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007609 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02007610 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
7611 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03007612
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007613 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007614 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007615 goto uninit_vcpu;
7616 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007617
Nadav Har'Eld462b812011-05-24 15:26:10 +03007618 vmx->loaded_vmcs = &vmx->vmcs01;
7619 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7620 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007621 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007622 if (!vmm_exclusive)
7623 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7624 loaded_vmcs_init(vmx->loaded_vmcs);
7625 if (!vmm_exclusive)
7626 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007627
Avi Kivity15ad7142007-07-11 18:17:21 +03007628 cpu = get_cpu();
7629 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007630 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007631 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007632 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007633 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007634 if (err)
7635 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007636 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007637 err = alloc_apic_access_page(kvm);
7638 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007639 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007640 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007641
Sheng Yangb927a3c2009-07-21 10:42:48 +08007642 if (enable_ept) {
7643 if (!kvm->arch.ept_identity_map_addr)
7644 kvm->arch.ept_identity_map_addr =
7645 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007646 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007647 if (alloc_identity_pagetable(kvm) != 0)
7648 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007649 if (!init_rmode_identity_map(kvm))
7650 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007651 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007652
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007653 vmx->nested.current_vmptr = -1ull;
7654 vmx->nested.current_vmcs12 = NULL;
7655
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007656 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007657
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007658free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007659 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007660free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007661 kfree(vmx->guest_msrs);
7662uninit_vcpu:
7663 kvm_vcpu_uninit(&vmx->vcpu);
7664free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007665 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007666 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007667 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007668}
7669
Yang, Sheng002c7f72007-07-31 14:23:01 +03007670static void __init vmx_check_processor_compat(void *rtn)
7671{
7672 struct vmcs_config vmcs_conf;
7673
7674 *(int *)rtn = 0;
7675 if (setup_vmcs_config(&vmcs_conf) < 0)
7676 *(int *)rtn = -EIO;
7677 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7678 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7679 smp_processor_id());
7680 *(int *)rtn = -EIO;
7681 }
7682}
7683
Sheng Yang67253af2008-04-25 10:20:22 +08007684static int get_ept_level(void)
7685{
7686 return VMX_EPT_DEFAULT_GAW + 1;
7687}
7688
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007689static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007690{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007691 u64 ret;
7692
Sheng Yang522c68c2009-04-27 20:35:43 +08007693 /* For VT-d and EPT combination
7694 * 1. MMIO: always map as UC
7695 * 2. EPT with VT-d:
7696 * a. VT-d without snooping control feature: can't guarantee the
7697 * result, try to trust guest.
7698 * b. VT-d with snooping control feature: snooping control feature of
7699 * VT-d engine can guarantee the cache correctness. Just set it
7700 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007701 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007702 * consistent with host MTRR
7703 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007704 if (is_mmio)
7705 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007706 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007707 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7708 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007709 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007710 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007711 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007712
7713 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007714}
7715
Sheng Yang17cc3932010-01-05 19:02:27 +08007716static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007717{
Sheng Yang878403b2010-01-05 19:02:29 +08007718 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7719 return PT_DIRECTORY_LEVEL;
7720 else
7721 /* For shadow and EPT supported 1GB page */
7722 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007723}
7724
Sheng Yang0e851882009-12-18 16:48:46 +08007725static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7726{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007727 struct kvm_cpuid_entry2 *best;
7728 struct vcpu_vmx *vmx = to_vmx(vcpu);
7729 u32 exec_control;
7730
7731 vmx->rdtscp_enabled = false;
7732 if (vmx_rdtscp_supported()) {
7733 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7734 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7735 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7736 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7737 vmx->rdtscp_enabled = true;
7738 else {
7739 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7740 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7741 exec_control);
7742 }
7743 }
7744 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007745
Mao, Junjiead756a12012-07-02 01:18:48 +00007746 /* Exposing INVPCID only when PCID is exposed */
7747 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7748 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007749 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007750 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007751 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007752 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7753 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7754 exec_control);
7755 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007756 if (cpu_has_secondary_exec_ctrls()) {
7757 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7758 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7759 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7760 exec_control);
7761 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007762 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007763 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007764 }
Sheng Yang0e851882009-12-18 16:48:46 +08007765}
7766
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007767static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7768{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007769 if (func == 1 && nested)
7770 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007771}
7772
Yang Zhang25d92082013-08-06 12:00:32 +03007773static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7774 struct x86_exception *fault)
7775{
Jan Kiszka533558b2014-01-04 18:47:20 +01007776 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7777 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007778
7779 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007780 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007781 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007782 exit_reason = EXIT_REASON_EPT_VIOLATION;
7783 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007784 vmcs12->guest_physical_address = fault->address;
7785}
7786
Nadav Har'El155a97a2013-08-05 11:07:16 +03007787/* Callbacks for nested_ept_init_mmu_context: */
7788
7789static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7790{
7791 /* return the page table to be shadowed - in our case, EPT12 */
7792 return get_vmcs12(vcpu)->ept_pointer;
7793}
7794
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007795static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007796{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007797 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007798 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7799
7800 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7801 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7802 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7803
7804 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007805}
7806
7807static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7808{
7809 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7810}
7811
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007812static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7813 struct x86_exception *fault)
7814{
7815 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7816
7817 WARN_ON(!is_guest_mode(vcpu));
7818
7819 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7820 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007821 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7822 vmcs_read32(VM_EXIT_INTR_INFO),
7823 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007824 else
7825 kvm_inject_page_fault(vcpu, fault);
7826}
7827
Jan Kiszkaf4124502014-03-07 20:03:13 +01007828static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
7829{
7830 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
7831 struct vcpu_vmx *vmx = to_vmx(vcpu);
7832
7833 if (vcpu->arch.virtual_tsc_khz == 0)
7834 return;
7835
7836 /* Make sure short timeouts reliably trigger an immediate vmexit.
7837 * hrtimer_start does not guarantee this. */
7838 if (preemption_timeout <= 1) {
7839 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
7840 return;
7841 }
7842
7843 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
7844 preemption_timeout *= 1000000;
7845 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
7846 hrtimer_start(&vmx->nested.preemption_timer,
7847 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
7848}
7849
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007850/*
7851 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7852 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7853 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7854 * guest in a way that will both be appropriate to L1's requests, and our
7855 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7856 * function also has additional necessary side-effects, like setting various
7857 * vcpu->arch fields.
7858 */
7859static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7860{
7861 struct vcpu_vmx *vmx = to_vmx(vcpu);
7862 u32 exec_control;
7863
7864 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7865 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7866 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7867 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7868 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7869 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7870 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7871 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7872 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7873 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7874 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7875 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7876 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7877 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7878 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7879 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7880 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7881 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7882 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7883 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7884 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7885 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7886 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7887 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7888 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7889 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7890 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7891 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7892 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7893 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7894 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7895 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7896 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7897 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7898 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7899 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7900
Jan Kiszka2996fca2014-06-16 13:59:43 +02007901 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
7902 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
7903 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7904 } else {
7905 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
7906 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
7907 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007908 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7909 vmcs12->vm_entry_intr_info_field);
7910 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7911 vmcs12->vm_entry_exception_error_code);
7912 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7913 vmcs12->vm_entry_instruction_len);
7914 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7915 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007916 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007917 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007918 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7919 vmcs12->guest_pending_dbg_exceptions);
7920 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7921 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7922
7923 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7924
Jan Kiszkaf4124502014-03-07 20:03:13 +01007925 exec_control = vmcs12->pin_based_vm_exec_control;
7926 exec_control |= vmcs_config.pin_based_exec_ctrl;
Paolo Bonzini696dfd92014-05-07 11:20:54 +02007927 exec_control &= ~(PIN_BASED_VMX_PREEMPTION_TIMER |
7928 PIN_BASED_POSTED_INTR);
Jan Kiszkaf4124502014-03-07 20:03:13 +01007929 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007930
Jan Kiszkaf4124502014-03-07 20:03:13 +01007931 vmx->nested.preemption_timer_expired = false;
7932 if (nested_cpu_has_preemption_timer(vmcs12))
7933 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01007934
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007935 /*
7936 * Whether page-faults are trapped is determined by a combination of
7937 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7938 * If enable_ept, L0 doesn't care about page faults and we should
7939 * set all of these to L1's desires. However, if !enable_ept, L0 does
7940 * care about (at least some) page faults, and because it is not easy
7941 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7942 * to exit on each and every L2 page fault. This is done by setting
7943 * MASK=MATCH=0 and (see below) EB.PF=1.
7944 * Note that below we don't need special code to set EB.PF beyond the
7945 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7946 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7947 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7948 *
7949 * A problem with this approach (when !enable_ept) is that L1 may be
7950 * injected with more page faults than it asked for. This could have
7951 * caused problems, but in practice existing hypervisors don't care.
7952 * To fix this, we will need to emulate the PFEC checking (on the L1
7953 * page tables), using walk_addr(), when injecting PFs to L1.
7954 */
7955 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7956 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7957 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7958 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7959
7960 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01007961 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007962 if (!vmx->rdtscp_enabled)
7963 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7964 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02007965 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
7966 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
7967 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007968 if (nested_cpu_has(vmcs12,
7969 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7970 exec_control |= vmcs12->secondary_vm_exec_control;
7971
7972 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7973 /*
7974 * Translate L1 physical address to host physical
7975 * address for vmcs02. Keep the page pinned, so this
7976 * physical address remains valid. We keep a reference
7977 * to it so we can release it later.
7978 */
7979 if (vmx->nested.apic_access_page) /* shouldn't happen */
7980 nested_release_page(vmx->nested.apic_access_page);
7981 vmx->nested.apic_access_page =
7982 nested_get_page(vcpu, vmcs12->apic_access_addr);
7983 /*
7984 * If translation failed, no matter: This feature asks
7985 * to exit when accessing the given address, and if it
7986 * can never be accessed, this feature won't do
7987 * anything anyway.
7988 */
7989 if (!vmx->nested.apic_access_page)
7990 exec_control &=
7991 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7992 else
7993 vmcs_write64(APIC_ACCESS_ADDR,
7994 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01007995 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
7996 exec_control |=
7997 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7998 vmcs_write64(APIC_ACCESS_ADDR,
7999 page_to_phys(vcpu->kvm->arch.apic_access_page));
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008000 }
8001
8002 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
8003 }
8004
8005
8006 /*
8007 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
8008 * Some constant fields are set here by vmx_set_constant_host_state().
8009 * Other fields are different per CPU, and will be set later when
8010 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
8011 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08008012 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008013
8014 /*
8015 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
8016 * entry, but only if the current (host) sp changed from the value
8017 * we wrote last (vmx->host_rsp). This cache is no longer relevant
8018 * if we switch vmcs, and rather than hold a separate cache per vmcs,
8019 * here we just force the write to happen on entry.
8020 */
8021 vmx->host_rsp = 0;
8022
8023 exec_control = vmx_exec_control(vmx); /* L0's desires */
8024 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
8025 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
8026 exec_control &= ~CPU_BASED_TPR_SHADOW;
8027 exec_control |= vmcs12->cpu_based_vm_exec_control;
8028 /*
8029 * Merging of IO and MSR bitmaps not currently supported.
8030 * Rather, exit every time.
8031 */
8032 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
8033 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
8034 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
8035
8036 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
8037
8038 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
8039 * bitwise-or of what L1 wants to trap for L2, and what we want to
8040 * trap. Note that CR0.TS also needs updating - we do this later.
8041 */
8042 update_exception_bitmap(vcpu);
8043 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
8044 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8045
Nadav Har'El8049d652013-08-05 11:07:06 +03008046 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
8047 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
8048 * bits are further modified by vmx_set_efer() below.
8049 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01008050 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03008051
8052 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
8053 * emulated by vmx_set_efer(), below.
8054 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02008055 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03008056 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
8057 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008058 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
8059
Jan Kiszka44811c02013-08-04 17:17:27 +02008060 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008061 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008062 vcpu->arch.pat = vmcs12->guest_ia32_pat;
8063 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008064 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
8065
8066
8067 set_cr4_guest_host_mask(vmx);
8068
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008069 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
8070 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
8071
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008072 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
8073 vmcs_write64(TSC_OFFSET,
8074 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
8075 else
8076 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008077
8078 if (enable_vpid) {
8079 /*
8080 * Trivially support vpid by letting L2s share their parent
8081 * L1's vpid. TODO: move to a more elaborate solution, giving
8082 * each L2 its own vpid and exposing the vpid feature to L1.
8083 */
8084 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
8085 vmx_flush_tlb(vcpu);
8086 }
8087
Nadav Har'El155a97a2013-08-05 11:07:16 +03008088 if (nested_cpu_has_ept(vmcs12)) {
8089 kvm_mmu_unload(vcpu);
8090 nested_ept_init_mmu_context(vcpu);
8091 }
8092
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008093 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
8094 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008095 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008096 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8097 else
8098 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8099 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
8100 vmx_set_efer(vcpu, vcpu->arch.efer);
8101
8102 /*
8103 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
8104 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
8105 * The CR0_READ_SHADOW is what L2 should have expected to read given
8106 * the specifications by L1; It's not enough to take
8107 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
8108 * have more bits than L1 expected.
8109 */
8110 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
8111 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
8112
8113 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
8114 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
8115
8116 /* shadow page tables on either EPT or shadow page tables */
8117 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
8118 kvm_mmu_reset_context(vcpu);
8119
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008120 if (!enable_ept)
8121 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
8122
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008123 /*
8124 * L1 may access the L2's PDPTR, so save them to construct vmcs12
8125 */
8126 if (enable_ept) {
8127 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
8128 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
8129 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
8130 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
8131 }
8132
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008133 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
8134 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
8135}
8136
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008137/*
8138 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
8139 * for running an L2 nested guest.
8140 */
8141static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
8142{
8143 struct vmcs12 *vmcs12;
8144 struct vcpu_vmx *vmx = to_vmx(vcpu);
8145 int cpu;
8146 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02008147 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008148
8149 if (!nested_vmx_check_permission(vcpu) ||
8150 !nested_vmx_check_vmcs12(vcpu))
8151 return 1;
8152
8153 skip_emulated_instruction(vcpu);
8154 vmcs12 = get_vmcs12(vcpu);
8155
Abel Gordon012f83c2013-04-18 14:39:25 +03008156 if (enable_shadow_vmcs)
8157 copy_shadow_to_vmcs12(vmx);
8158
Nadav Har'El7c177932011-05-25 23:12:04 +03008159 /*
8160 * The nested entry process starts with enforcing various prerequisites
8161 * on vmcs12 as required by the Intel SDM, and act appropriately when
8162 * they fail: As the SDM explains, some conditions should cause the
8163 * instruction to fail, while others will cause the instruction to seem
8164 * to succeed, but return an EXIT_REASON_INVALID_STATE.
8165 * To speed up the normal (success) code path, we should avoid checking
8166 * for misconfigurations which will anyway be caught by the processor
8167 * when using the merged vmcs02.
8168 */
8169 if (vmcs12->launch_state == launch) {
8170 nested_vmx_failValid(vcpu,
8171 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
8172 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
8173 return 1;
8174 }
8175
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008176 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
8177 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02008178 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8179 return 1;
8180 }
8181
Nadav Har'El7c177932011-05-25 23:12:04 +03008182 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02008183 !PAGE_ALIGNED(vmcs12->msr_bitmap)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008184 /*TODO: Also verify bits beyond physical address width are 0*/
8185 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8186 return 1;
8187 }
8188
8189 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02008190 !PAGE_ALIGNED(vmcs12->apic_access_addr)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008191 /*TODO: Also verify bits beyond physical address width are 0*/
8192 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8193 return 1;
8194 }
8195
8196 if (vmcs12->vm_entry_msr_load_count > 0 ||
8197 vmcs12->vm_exit_msr_load_count > 0 ||
8198 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008199 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
8200 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03008201 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8202 return 1;
8203 }
8204
8205 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02008206 nested_vmx_true_procbased_ctls_low,
8207 nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008208 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
8209 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
8210 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
8211 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
8212 !vmx_control_verify(vmcs12->vm_exit_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008213 nested_vmx_true_exit_ctls_low,
8214 nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008215 !vmx_control_verify(vmcs12->vm_entry_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008216 nested_vmx_true_entry_ctls_low,
8217 nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03008218 {
8219 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8220 return 1;
8221 }
8222
8223 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
8224 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8225 nested_vmx_failValid(vcpu,
8226 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
8227 return 1;
8228 }
8229
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02008230 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008231 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8232 nested_vmx_entry_failure(vcpu, vmcs12,
8233 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8234 return 1;
8235 }
8236 if (vmcs12->vmcs_link_pointer != -1ull) {
8237 nested_vmx_entry_failure(vcpu, vmcs12,
8238 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8239 return 1;
8240 }
8241
8242 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008243 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008244 * are performed on the field for the IA32_EFER MSR:
8245 * - Bits reserved in the IA32_EFER MSR must be 0.
8246 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8247 * the IA-32e mode guest VM-exit control. It must also be identical
8248 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8249 * CR0.PG) is 1.
8250 */
8251 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8252 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8253 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8254 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8255 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8256 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8257 nested_vmx_entry_failure(vcpu, vmcs12,
8258 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8259 return 1;
8260 }
8261 }
8262
8263 /*
8264 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8265 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8266 * the values of the LMA and LME bits in the field must each be that of
8267 * the host address-space size VM-exit control.
8268 */
8269 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8270 ia32e = (vmcs12->vm_exit_controls &
8271 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8272 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8273 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8274 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8275 nested_vmx_entry_failure(vcpu, vmcs12,
8276 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8277 return 1;
8278 }
8279 }
8280
8281 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008282 * We're finally done with prerequisite checking, and can start with
8283 * the nested entry.
8284 */
8285
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008286 vmcs02 = nested_get_current_vmcs02(vmx);
8287 if (!vmcs02)
8288 return -ENOMEM;
8289
8290 enter_guest_mode(vcpu);
8291
8292 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8293
Jan Kiszka2996fca2014-06-16 13:59:43 +02008294 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
8295 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8296
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008297 cpu = get_cpu();
8298 vmx->loaded_vmcs = vmcs02;
8299 vmx_vcpu_put(vcpu);
8300 vmx_vcpu_load(vcpu, cpu);
8301 vcpu->cpu = cpu;
8302 put_cpu();
8303
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008304 vmx_segment_cache_clear(vmx);
8305
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008306 vmcs12->launch_state = 1;
8307
8308 prepare_vmcs02(vcpu, vmcs12);
8309
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008310 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8311 return kvm_emulate_halt(vcpu);
8312
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008313 vmx->nested.nested_run_pending = 1;
8314
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008315 /*
8316 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8317 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8318 * returned as far as L1 is concerned. It will only return (and set
8319 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8320 */
8321 return 1;
8322}
8323
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008324/*
8325 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8326 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8327 * This function returns the new value we should put in vmcs12.guest_cr0.
8328 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8329 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8330 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8331 * didn't trap the bit, because if L1 did, so would L0).
8332 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8333 * been modified by L2, and L1 knows it. So just leave the old value of
8334 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8335 * isn't relevant, because if L0 traps this bit it can set it to anything.
8336 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8337 * changed these bits, and therefore they need to be updated, but L0
8338 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8339 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8340 */
8341static inline unsigned long
8342vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8343{
8344 return
8345 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8346 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8347 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8348 vcpu->arch.cr0_guest_owned_bits));
8349}
8350
8351static inline unsigned long
8352vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8353{
8354 return
8355 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8356 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8357 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8358 vcpu->arch.cr4_guest_owned_bits));
8359}
8360
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008361static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8362 struct vmcs12 *vmcs12)
8363{
8364 u32 idt_vectoring;
8365 unsigned int nr;
8366
Gleb Natapov851eb6672013-09-25 12:51:34 +03008367 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008368 nr = vcpu->arch.exception.nr;
8369 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8370
8371 if (kvm_exception_is_soft(nr)) {
8372 vmcs12->vm_exit_instruction_len =
8373 vcpu->arch.event_exit_inst_len;
8374 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8375 } else
8376 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8377
8378 if (vcpu->arch.exception.has_error_code) {
8379 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8380 vmcs12->idt_vectoring_error_code =
8381 vcpu->arch.exception.error_code;
8382 }
8383
8384 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008385 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008386 vmcs12->idt_vectoring_info_field =
8387 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8388 } else if (vcpu->arch.interrupt.pending) {
8389 nr = vcpu->arch.interrupt.nr;
8390 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8391
8392 if (vcpu->arch.interrupt.soft) {
8393 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8394 vmcs12->vm_entry_instruction_len =
8395 vcpu->arch.event_exit_inst_len;
8396 } else
8397 idt_vectoring |= INTR_TYPE_EXT_INTR;
8398
8399 vmcs12->idt_vectoring_info_field = idt_vectoring;
8400 }
8401}
8402
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008403static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8404{
8405 struct vcpu_vmx *vmx = to_vmx(vcpu);
8406
Jan Kiszkaf4124502014-03-07 20:03:13 +01008407 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8408 vmx->nested.preemption_timer_expired) {
8409 if (vmx->nested.nested_run_pending)
8410 return -EBUSY;
8411 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8412 return 0;
8413 }
8414
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008415 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008416 if (vmx->nested.nested_run_pending ||
8417 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008418 return -EBUSY;
8419 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8420 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8421 INTR_INFO_VALID_MASK, 0);
8422 /*
8423 * The NMI-triggered VM exit counts as injection:
8424 * clear this one and block further NMIs.
8425 */
8426 vcpu->arch.nmi_pending = 0;
8427 vmx_set_nmi_mask(vcpu, true);
8428 return 0;
8429 }
8430
8431 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8432 nested_exit_on_intr(vcpu)) {
8433 if (vmx->nested.nested_run_pending)
8434 return -EBUSY;
8435 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8436 }
8437
8438 return 0;
8439}
8440
Jan Kiszkaf4124502014-03-07 20:03:13 +01008441static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8442{
8443 ktime_t remaining =
8444 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8445 u64 value;
8446
8447 if (ktime_to_ns(remaining) <= 0)
8448 return 0;
8449
8450 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8451 do_div(value, 1000000);
8452 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8453}
8454
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008455/*
8456 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8457 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8458 * and this function updates it to reflect the changes to the guest state while
8459 * L2 was running (and perhaps made some exits which were handled directly by L0
8460 * without going back to L1), and to reflect the exit reason.
8461 * Note that we do not have to copy here all VMCS fields, just those that
8462 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8463 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8464 * which already writes to vmcs12 directly.
8465 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008466static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8467 u32 exit_reason, u32 exit_intr_info,
8468 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008469{
8470 /* update guest state fields: */
8471 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8472 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8473
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008474 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8475 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8476 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8477
8478 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8479 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8480 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8481 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8482 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8483 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8484 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8485 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8486 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8487 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8488 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8489 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8490 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8491 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8492 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8493 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8494 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8495 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8496 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8497 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8498 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8499 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8500 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8501 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8502 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8503 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8504 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8505 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8506 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8507 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8508 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8509 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8510 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8511 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8512 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8513 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8514
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008515 vmcs12->guest_interruptibility_info =
8516 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8517 vmcs12->guest_pending_dbg_exceptions =
8518 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008519 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8520 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8521 else
8522 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008523
Jan Kiszkaf4124502014-03-07 20:03:13 +01008524 if (nested_cpu_has_preemption_timer(vmcs12)) {
8525 if (vmcs12->vm_exit_controls &
8526 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8527 vmcs12->vmx_preemption_timer_value =
8528 vmx_get_preemption_timer_value(vcpu);
8529 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8530 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008531
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008532 /*
8533 * In some cases (usually, nested EPT), L2 is allowed to change its
8534 * own CR3 without exiting. If it has changed it, we must keep it.
8535 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8536 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8537 *
8538 * Additionally, restore L2's PDPTR to vmcs12.
8539 */
8540 if (enable_ept) {
8541 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8542 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8543 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8544 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8545 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8546 }
8547
Jan Kiszkac18911a2013-03-13 16:06:41 +01008548 vmcs12->vm_entry_controls =
8549 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008550 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008551
Jan Kiszka2996fca2014-06-16 13:59:43 +02008552 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
8553 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8554 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8555 }
8556
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008557 /* TODO: These cannot have changed unless we have MSR bitmaps and
8558 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008559 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008560 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008561 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8562 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008563 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8564 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8565 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008566 if (vmx_mpx_supported())
8567 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008568
8569 /* update exit information fields: */
8570
Jan Kiszka533558b2014-01-04 18:47:20 +01008571 vmcs12->vm_exit_reason = exit_reason;
8572 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008573
Jan Kiszka533558b2014-01-04 18:47:20 +01008574 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008575 if ((vmcs12->vm_exit_intr_info &
8576 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8577 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8578 vmcs12->vm_exit_intr_error_code =
8579 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008580 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008581 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8582 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8583
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008584 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8585 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8586 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008587 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008588
8589 /*
8590 * Transfer the event that L0 or L1 may wanted to inject into
8591 * L2 to IDT_VECTORING_INFO_FIELD.
8592 */
8593 vmcs12_save_pending_event(vcpu, vmcs12);
8594 }
8595
8596 /*
8597 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8598 * preserved above and would only end up incorrectly in L1.
8599 */
8600 vcpu->arch.nmi_injected = false;
8601 kvm_clear_exception_queue(vcpu);
8602 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008603}
8604
8605/*
8606 * A part of what we need to when the nested L2 guest exits and we want to
8607 * run its L1 parent, is to reset L1's guest state to the host state specified
8608 * in vmcs12.
8609 * This function is to be called not only on normal nested exit, but also on
8610 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8611 * Failures During or After Loading Guest State").
8612 * This function should be called when the active VMCS is L1's (vmcs01).
8613 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008614static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8615 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008616{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008617 struct kvm_segment seg;
8618
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008619 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8620 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008621 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008622 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8623 else
8624 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8625 vmx_set_efer(vcpu, vcpu->arch.efer);
8626
8627 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8628 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008629 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008630 /*
8631 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8632 * actually changed, because it depends on the current state of
8633 * fpu_active (which may have changed).
8634 * Note that vmx_set_cr0 refers to efer set above.
8635 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008636 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008637 /*
8638 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8639 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8640 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8641 */
8642 update_exception_bitmap(vcpu);
8643 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8644 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8645
8646 /*
8647 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8648 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8649 */
8650 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8651 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8652
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008653 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008654
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008655 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8656 kvm_mmu_reset_context(vcpu);
8657
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008658 if (!enable_ept)
8659 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8660
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008661 if (enable_vpid) {
8662 /*
8663 * Trivially support vpid by letting L2s share their parent
8664 * L1's vpid. TODO: move to a more elaborate solution, giving
8665 * each L2 its own vpid and exposing the vpid feature to L1.
8666 */
8667 vmx_flush_tlb(vcpu);
8668 }
8669
8670
8671 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8672 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8673 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8674 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8675 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008676
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008677 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
8678 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
8679 vmcs_write64(GUEST_BNDCFGS, 0);
8680
Jan Kiszka44811c02013-08-04 17:17:27 +02008681 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008682 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008683 vcpu->arch.pat = vmcs12->host_ia32_pat;
8684 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008685 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8686 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8687 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008688
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008689 /* Set L1 segment info according to Intel SDM
8690 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8691 seg = (struct kvm_segment) {
8692 .base = 0,
8693 .limit = 0xFFFFFFFF,
8694 .selector = vmcs12->host_cs_selector,
8695 .type = 11,
8696 .present = 1,
8697 .s = 1,
8698 .g = 1
8699 };
8700 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8701 seg.l = 1;
8702 else
8703 seg.db = 1;
8704 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8705 seg = (struct kvm_segment) {
8706 .base = 0,
8707 .limit = 0xFFFFFFFF,
8708 .type = 3,
8709 .present = 1,
8710 .s = 1,
8711 .db = 1,
8712 .g = 1
8713 };
8714 seg.selector = vmcs12->host_ds_selector;
8715 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8716 seg.selector = vmcs12->host_es_selector;
8717 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8718 seg.selector = vmcs12->host_ss_selector;
8719 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8720 seg.selector = vmcs12->host_fs_selector;
8721 seg.base = vmcs12->host_fs_base;
8722 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8723 seg.selector = vmcs12->host_gs_selector;
8724 seg.base = vmcs12->host_gs_base;
8725 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8726 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008727 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008728 .limit = 0x67,
8729 .selector = vmcs12->host_tr_selector,
8730 .type = 11,
8731 .present = 1
8732 };
8733 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8734
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008735 kvm_set_dr(vcpu, 7, 0x400);
8736 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008737}
8738
8739/*
8740 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8741 * and modify vmcs12 to make it see what it would expect to see there if
8742 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8743 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008744static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8745 u32 exit_intr_info,
8746 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008747{
8748 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008749 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8750
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008751 /* trying to cancel vmlaunch/vmresume is a bug */
8752 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8753
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008754 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008755 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8756 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008757
Bandan Das77b0f5d2014-04-19 18:17:45 -04008758 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
8759 && nested_exit_intr_ack_set(vcpu)) {
8760 int irq = kvm_cpu_get_interrupt(vcpu);
8761 WARN_ON(irq < 0);
8762 vmcs12->vm_exit_intr_info = irq |
8763 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
8764 }
8765
Jan Kiszka542060e2014-01-04 18:47:21 +01008766 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8767 vmcs12->exit_qualification,
8768 vmcs12->idt_vectoring_info_field,
8769 vmcs12->vm_exit_intr_info,
8770 vmcs12->vm_exit_intr_error_code,
8771 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008772
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008773 vmx_load_vmcs01(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008774
Gleb Natapov2961e8762013-11-25 15:37:13 +02008775 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8776 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008777 vmx_segment_cache_clear(vmx);
8778
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008779 /* if no vmcs02 cache requested, remove the one we used */
8780 if (VMCS02_POOL_SIZE == 0)
8781 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8782
8783 load_vmcs12_host_state(vcpu, vmcs12);
8784
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008785 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008786 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8787
8788 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8789 vmx->host_rsp = 0;
8790
8791 /* Unpin physical memory we referred to in vmcs02 */
8792 if (vmx->nested.apic_access_page) {
8793 nested_release_page(vmx->nested.apic_access_page);
8794 vmx->nested.apic_access_page = 0;
8795 }
8796
8797 /*
8798 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8799 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8800 * success or failure flag accordingly.
8801 */
8802 if (unlikely(vmx->fail)) {
8803 vmx->fail = 0;
8804 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8805 } else
8806 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008807 if (enable_shadow_vmcs)
8808 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008809
8810 /* in case we halted in L2 */
8811 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008812}
8813
Nadav Har'El7c177932011-05-25 23:12:04 +03008814/*
Jan Kiszka42124922014-01-04 18:47:19 +01008815 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
8816 */
8817static void vmx_leave_nested(struct kvm_vcpu *vcpu)
8818{
8819 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01008820 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01008821 free_nested(to_vmx(vcpu));
8822}
8823
8824/*
Nadav Har'El7c177932011-05-25 23:12:04 +03008825 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8826 * 23.7 "VM-entry failures during or after loading guest state" (this also
8827 * lists the acceptable exit-reason and exit-qualification parameters).
8828 * It should only be called before L2 actually succeeded to run, and when
8829 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8830 */
8831static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8832 struct vmcs12 *vmcs12,
8833 u32 reason, unsigned long qualification)
8834{
8835 load_vmcs12_host_state(vcpu, vmcs12);
8836 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8837 vmcs12->exit_qualification = qualification;
8838 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008839 if (enable_shadow_vmcs)
8840 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008841}
8842
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008843static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8844 struct x86_instruction_info *info,
8845 enum x86_intercept_stage stage)
8846{
8847 return X86EMUL_CONTINUE;
8848}
8849
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008850static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008851 .cpu_has_kvm_support = cpu_has_kvm_support,
8852 .disabled_by_bios = vmx_disabled_by_bios,
8853 .hardware_setup = hardware_setup,
8854 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008855 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008856 .hardware_enable = hardware_enable,
8857 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008858 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008859
8860 .vcpu_create = vmx_create_vcpu,
8861 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008862 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008863
Avi Kivity04d2cc72007-09-10 18:10:54 +03008864 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008865 .vcpu_load = vmx_vcpu_load,
8866 .vcpu_put = vmx_vcpu_put,
8867
Jan Kiszkac8639012012-09-21 05:42:55 +02008868 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008869 .get_msr = vmx_get_msr,
8870 .set_msr = vmx_set_msr,
8871 .get_segment_base = vmx_get_segment_base,
8872 .get_segment = vmx_get_segment,
8873 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008874 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008875 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008876 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008877 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008878 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008879 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008880 .set_cr3 = vmx_set_cr3,
8881 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008882 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008883 .get_idt = vmx_get_idt,
8884 .set_idt = vmx_set_idt,
8885 .get_gdt = vmx_get_gdt,
8886 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01008887 .get_dr6 = vmx_get_dr6,
8888 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03008889 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01008890 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008891 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008892 .get_rflags = vmx_get_rflags,
8893 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008894 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008895 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008896
8897 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008898
Avi Kivity6aa8b732006-12-10 02:21:36 -08008899 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008900 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008901 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008902 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8903 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008904 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008905 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008906 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008907 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008908 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008909 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008910 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008911 .get_nmi_mask = vmx_get_nmi_mask,
8912 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008913 .enable_nmi_window = enable_nmi_window,
8914 .enable_irq_window = enable_irq_window,
8915 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008916 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008917 .vm_has_apicv = vmx_vm_has_apicv,
8918 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8919 .hwapic_irr_update = vmx_hwapic_irr_update,
8920 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008921 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8922 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008923
Izik Eiduscbc94022007-10-25 00:29:55 +02008924 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008925 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008926 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008927
Avi Kivity586f9602010-11-18 13:09:54 +02008928 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008929
Sheng Yang17cc3932010-01-05 19:02:27 +08008930 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008931
8932 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008933
8934 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008935 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008936
8937 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008938
8939 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008940
Joerg Roedel4051b182011-03-25 09:44:49 +01008941 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008942 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008943 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008944 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008945 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008946 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008947
8948 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008949
8950 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008951 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008952 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008953
8954 .check_nested_events = vmx_check_nested_events,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008955};
8956
8957static int __init vmx_init(void)
8958{
Yang Zhang8d146952013-01-25 10:18:50 +08008959 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008960
8961 rdmsrl_safe(MSR_EFER, &host_efer);
8962
Paolo Bonzini03916db2014-07-24 14:21:57 +02008963 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03008964 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008965
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008966 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008967 if (!vmx_io_bitmap_a)
8968 return -ENOMEM;
8969
Guo Chao2106a542012-06-15 11:31:56 +08008970 r = -ENOMEM;
8971
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008972 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008973 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008974 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008975
Avi Kivity58972972009-02-24 22:26:47 +02008976 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008977 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008978 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008979
Yang Zhang8d146952013-01-25 10:18:50 +08008980 vmx_msr_bitmap_legacy_x2apic =
8981 (unsigned long *)__get_free_page(GFP_KERNEL);
8982 if (!vmx_msr_bitmap_legacy_x2apic)
8983 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008984
Avi Kivity58972972009-02-24 22:26:47 +02008985 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008986 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008987 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008988
Yang Zhang8d146952013-01-25 10:18:50 +08008989 vmx_msr_bitmap_longmode_x2apic =
8990 (unsigned long *)__get_free_page(GFP_KERNEL);
8991 if (!vmx_msr_bitmap_longmode_x2apic)
8992 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008993 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8994 if (!vmx_vmread_bitmap)
8995 goto out5;
8996
8997 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8998 if (!vmx_vmwrite_bitmap)
8999 goto out6;
9000
9001 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
9002 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
Avi Kivity58972972009-02-24 22:26:47 +02009003
He, Qingfdef3ad2007-04-30 09:45:24 +03009004 /*
9005 * Allow direct access to the PC debug port (it is often used for I/O
9006 * delays, but the vmexits simply slow things down).
9007 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009008 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
9009 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009010
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009011 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009012
Avi Kivity58972972009-02-24 22:26:47 +02009013 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
9014 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08009015
Sheng Yang2384d2b2008-01-17 15:14:33 +08009016 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
9017
Avi Kivity0ee75be2010-04-28 15:39:01 +03009018 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
9019 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009020 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03009021 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08009022
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009023#ifdef CONFIG_KEXEC
9024 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
9025 crash_vmclear_local_loaded_vmcss);
9026#endif
9027
Avi Kivity58972972009-02-24 22:26:47 +02009028 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
9029 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
9030 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
9031 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
9032 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
9033 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009034 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
9035
Yang Zhang8d146952013-01-25 10:18:50 +08009036 memcpy(vmx_msr_bitmap_legacy_x2apic,
9037 vmx_msr_bitmap_legacy, PAGE_SIZE);
9038 memcpy(vmx_msr_bitmap_longmode_x2apic,
9039 vmx_msr_bitmap_longmode, PAGE_SIZE);
9040
Yang Zhang01e439b2013-04-11 19:25:12 +08009041 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08009042 for (msr = 0x800; msr <= 0x8ff; msr++)
9043 vmx_disable_intercept_msr_read_x2apic(msr);
9044
9045 /* According SDM, in x2apic mode, the whole id reg is used.
9046 * But in KVM, it only use the highest eight bits. Need to
9047 * intercept it */
9048 vmx_enable_intercept_msr_read_x2apic(0x802);
9049 /* TMCCT */
9050 vmx_enable_intercept_msr_read_x2apic(0x839);
9051 /* TPR */
9052 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009053 /* EOI */
9054 vmx_disable_intercept_msr_write_x2apic(0x80b);
9055 /* SELF-IPI */
9056 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08009057 }
He, Qingfdef3ad2007-04-30 09:45:24 +03009058
Avi Kivity089d0342009-03-23 18:26:32 +02009059 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08009060 kvm_mmu_set_mask_ptes(0ull,
9061 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
9062 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
9063 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08009064 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08009065 kvm_enable_tdp();
9066 } else
9067 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08009068
He, Qingfdef3ad2007-04-30 09:45:24 +03009069 return 0;
9070
Abel Gordon4607c2d2013-04-18 14:35:55 +03009071out7:
9072 free_page((unsigned long)vmx_vmwrite_bitmap);
9073out6:
9074 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08009075out5:
9076 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08009077out4:
Avi Kivity58972972009-02-24 22:26:47 +02009078 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08009079out3:
9080 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08009081out2:
Avi Kivity58972972009-02-24 22:26:47 +02009082 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03009083out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009084 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03009085out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009086 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009087 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009088}
9089
9090static void __exit vmx_exit(void)
9091{
Yang Zhang8d146952013-01-25 10:18:50 +08009092 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
9093 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02009094 free_page((unsigned long)vmx_msr_bitmap_legacy);
9095 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009096 free_page((unsigned long)vmx_io_bitmap_b);
9097 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03009098 free_page((unsigned long)vmx_vmwrite_bitmap);
9099 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03009100
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009101#ifdef CONFIG_KEXEC
9102 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
9103 synchronize_rcu();
9104#endif
9105
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08009106 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08009107}
9108
9109module_init(vmx_init)
9110module_exit(vmx_exit)