blob: 01f515873637cefd4fde957dadd5ea4ecd734fe9 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Gleb Natapov50378782013-02-04 16:00:28 +0200113#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
114#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200115#define KVM_VM_CR0_ALWAYS_ON \
116 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200117#define KVM_CR4_GUEST_OWNED_BITS \
118 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700119 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200120
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
122#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
123
Avi Kivity78ac8b42010-04-08 18:19:35 +0300124#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
125
Jan Kiszkaf4124502014-03-07 20:03:13 +0100126#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
127
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128/*
129 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
130 * ple_gap: upper bound on the amount of time between two successive
131 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500132 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800133 * ple_window: upper bound on the amount of time a guest is allowed to execute
134 * in a PAUSE loop. Tests indicate that most spinlocks are held for
135 * less than 2^12 cycles
136 * Time is measured based on a counter that runs at the same rate as the TSC,
137 * refer SDM volume 3b section 21.6.13 & 22.1.3.
138 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200139#define KVM_VMX_DEFAULT_PLE_GAP 128
140#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
141#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
142#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
143#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
144 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
145
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800146static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
147module_param(ple_gap, int, S_IRUGO);
148
149static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
150module_param(ple_window, int, S_IRUGO);
151
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200152/* Default doubles per-vcpu window every exit. */
153static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
154module_param(ple_window_grow, int, S_IRUGO);
155
156/* Default resets per-vcpu window every exit to ple_window. */
157static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
158module_param(ple_window_shrink, int, S_IRUGO);
159
160/* Default is to compute the maximum so we can never overflow. */
161static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
162static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
163module_param(ple_window_max, int, S_IRUGO);
164
Avi Kivity83287ea422012-09-16 15:10:57 +0300165extern const ulong vmx_return;
166
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200167#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300168#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300169
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400170struct vmcs {
171 u32 revision_id;
172 u32 abort;
173 char data[0];
174};
175
Nadav Har'Eld462b812011-05-24 15:26:10 +0300176/*
177 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
178 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
179 * loaded on this CPU (so we can clear them if the CPU goes down).
180 */
181struct loaded_vmcs {
182 struct vmcs *vmcs;
183 int cpu;
184 int launched;
185 struct list_head loaded_vmcss_on_cpu_link;
186};
187
Avi Kivity26bb0982009-09-07 11:14:12 +0300188struct shared_msr_entry {
189 unsigned index;
190 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200191 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300192};
193
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300194/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300195 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
196 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
197 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
198 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
199 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
200 * More than one of these structures may exist, if L1 runs multiple L2 guests.
201 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
202 * underlying hardware which will be used to run L2.
203 * This structure is packed to ensure that its layout is identical across
204 * machines (necessary for live migration).
205 * If there are changes in this struct, VMCS12_REVISION must be changed.
206 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300207typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300208struct __packed vmcs12 {
209 /* According to the Intel spec, a VMCS region must start with the
210 * following two fields. Then follow implementation-specific data.
211 */
212 u32 revision_id;
213 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214
Nadav Har'El27d6c862011-05-25 23:06:59 +0300215 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
216 u32 padding[7]; /* room for future expansion */
217
Nadav Har'El22bd0352011-05-25 23:05:57 +0300218 u64 io_bitmap_a;
219 u64 io_bitmap_b;
220 u64 msr_bitmap;
221 u64 vm_exit_msr_store_addr;
222 u64 vm_exit_msr_load_addr;
223 u64 vm_entry_msr_load_addr;
224 u64 tsc_offset;
225 u64 virtual_apic_page_addr;
226 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800227 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800229 u64 eoi_exit_bitmap0;
230 u64 eoi_exit_bitmap1;
231 u64 eoi_exit_bitmap2;
232 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800233 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300234 u64 guest_physical_address;
235 u64 vmcs_link_pointer;
236 u64 guest_ia32_debugctl;
237 u64 guest_ia32_pat;
238 u64 guest_ia32_efer;
239 u64 guest_ia32_perf_global_ctrl;
240 u64 guest_pdptr0;
241 u64 guest_pdptr1;
242 u64 guest_pdptr2;
243 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100244 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300245 u64 host_ia32_pat;
246 u64 host_ia32_efer;
247 u64 host_ia32_perf_global_ctrl;
248 u64 padding64[8]; /* room for future expansion */
249 /*
250 * To allow migration of L1 (complete with its L2 guests) between
251 * machines of different natural widths (32 or 64 bit), we cannot have
252 * unsigned long fields with no explict size. We use u64 (aliased
253 * natural_width) instead. Luckily, x86 is little-endian.
254 */
255 natural_width cr0_guest_host_mask;
256 natural_width cr4_guest_host_mask;
257 natural_width cr0_read_shadow;
258 natural_width cr4_read_shadow;
259 natural_width cr3_target_value0;
260 natural_width cr3_target_value1;
261 natural_width cr3_target_value2;
262 natural_width cr3_target_value3;
263 natural_width exit_qualification;
264 natural_width guest_linear_address;
265 natural_width guest_cr0;
266 natural_width guest_cr3;
267 natural_width guest_cr4;
268 natural_width guest_es_base;
269 natural_width guest_cs_base;
270 natural_width guest_ss_base;
271 natural_width guest_ds_base;
272 natural_width guest_fs_base;
273 natural_width guest_gs_base;
274 natural_width guest_ldtr_base;
275 natural_width guest_tr_base;
276 natural_width guest_gdtr_base;
277 natural_width guest_idtr_base;
278 natural_width guest_dr7;
279 natural_width guest_rsp;
280 natural_width guest_rip;
281 natural_width guest_rflags;
282 natural_width guest_pending_dbg_exceptions;
283 natural_width guest_sysenter_esp;
284 natural_width guest_sysenter_eip;
285 natural_width host_cr0;
286 natural_width host_cr3;
287 natural_width host_cr4;
288 natural_width host_fs_base;
289 natural_width host_gs_base;
290 natural_width host_tr_base;
291 natural_width host_gdtr_base;
292 natural_width host_idtr_base;
293 natural_width host_ia32_sysenter_esp;
294 natural_width host_ia32_sysenter_eip;
295 natural_width host_rsp;
296 natural_width host_rip;
297 natural_width paddingl[8]; /* room for future expansion */
298 u32 pin_based_vm_exec_control;
299 u32 cpu_based_vm_exec_control;
300 u32 exception_bitmap;
301 u32 page_fault_error_code_mask;
302 u32 page_fault_error_code_match;
303 u32 cr3_target_count;
304 u32 vm_exit_controls;
305 u32 vm_exit_msr_store_count;
306 u32 vm_exit_msr_load_count;
307 u32 vm_entry_controls;
308 u32 vm_entry_msr_load_count;
309 u32 vm_entry_intr_info_field;
310 u32 vm_entry_exception_error_code;
311 u32 vm_entry_instruction_len;
312 u32 tpr_threshold;
313 u32 secondary_vm_exec_control;
314 u32 vm_instruction_error;
315 u32 vm_exit_reason;
316 u32 vm_exit_intr_info;
317 u32 vm_exit_intr_error_code;
318 u32 idt_vectoring_info_field;
319 u32 idt_vectoring_error_code;
320 u32 vm_exit_instruction_len;
321 u32 vmx_instruction_info;
322 u32 guest_es_limit;
323 u32 guest_cs_limit;
324 u32 guest_ss_limit;
325 u32 guest_ds_limit;
326 u32 guest_fs_limit;
327 u32 guest_gs_limit;
328 u32 guest_ldtr_limit;
329 u32 guest_tr_limit;
330 u32 guest_gdtr_limit;
331 u32 guest_idtr_limit;
332 u32 guest_es_ar_bytes;
333 u32 guest_cs_ar_bytes;
334 u32 guest_ss_ar_bytes;
335 u32 guest_ds_ar_bytes;
336 u32 guest_fs_ar_bytes;
337 u32 guest_gs_ar_bytes;
338 u32 guest_ldtr_ar_bytes;
339 u32 guest_tr_ar_bytes;
340 u32 guest_interruptibility_info;
341 u32 guest_activity_state;
342 u32 guest_sysenter_cs;
343 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100344 u32 vmx_preemption_timer_value;
345 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300346 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800347 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300348 u16 guest_es_selector;
349 u16 guest_cs_selector;
350 u16 guest_ss_selector;
351 u16 guest_ds_selector;
352 u16 guest_fs_selector;
353 u16 guest_gs_selector;
354 u16 guest_ldtr_selector;
355 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800356 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300357 u16 host_es_selector;
358 u16 host_cs_selector;
359 u16 host_ss_selector;
360 u16 host_ds_selector;
361 u16 host_fs_selector;
362 u16 host_gs_selector;
363 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300364};
365
366/*
367 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
368 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
369 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
370 */
371#define VMCS12_REVISION 0x11e57ed0
372
373/*
374 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
375 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
376 * current implementation, 4K are reserved to avoid future complications.
377 */
378#define VMCS12_SIZE 0x1000
379
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300380/* Used to remember the last vmcs02 used for some recently used vmcs12s */
381struct vmcs02_list {
382 struct list_head list;
383 gpa_t vmptr;
384 struct loaded_vmcs vmcs02;
385};
386
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300387/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300388 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
389 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
390 */
391struct nested_vmx {
392 /* Has the level1 guest done vmxon? */
393 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400394 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300395
396 /* The guest-physical address of the current VMCS L1 keeps for L2 */
397 gpa_t current_vmptr;
398 /* The host-usable pointer to the above */
399 struct page *current_vmcs12_page;
400 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300401 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300402 /*
403 * Indicates if the shadow vmcs must be updated with the
404 * data hold by vmcs12
405 */
406 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300407
408 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
409 struct list_head vmcs02_pool;
410 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300411 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300412 /* L2 must run next, and mustn't decide to exit to L1. */
413 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300414 /*
415 * Guest pages referred to in vmcs02 with host-physical pointers, so
416 * we must keep them pinned while L2 runs.
417 */
418 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800419 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800420 struct page *pi_desc_page;
421 struct pi_desc *pi_desc;
422 bool pi_pending;
423 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800424 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100425
426 struct hrtimer preemption_timer;
427 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200428
429 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
430 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800431
Wanpeng Li5c614b32015-10-13 09:18:36 -0700432 u16 vpid02;
433 u16 last_vpid;
434
Wincy Vanb9c237b2015-02-03 23:56:30 +0800435 u32 nested_vmx_procbased_ctls_low;
436 u32 nested_vmx_procbased_ctls_high;
437 u32 nested_vmx_true_procbased_ctls_low;
438 u32 nested_vmx_secondary_ctls_low;
439 u32 nested_vmx_secondary_ctls_high;
440 u32 nested_vmx_pinbased_ctls_low;
441 u32 nested_vmx_pinbased_ctls_high;
442 u32 nested_vmx_exit_ctls_low;
443 u32 nested_vmx_exit_ctls_high;
444 u32 nested_vmx_true_exit_ctls_low;
445 u32 nested_vmx_entry_ctls_low;
446 u32 nested_vmx_entry_ctls_high;
447 u32 nested_vmx_true_entry_ctls_low;
448 u32 nested_vmx_misc_low;
449 u32 nested_vmx_misc_high;
450 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700451 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300452};
453
Yang Zhang01e439b2013-04-11 19:25:12 +0800454#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800455#define POSTED_INTR_SN 1
456
Yang Zhang01e439b2013-04-11 19:25:12 +0800457/* Posted-Interrupt Descriptor */
458struct pi_desc {
459 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800460 union {
461 struct {
462 /* bit 256 - Outstanding Notification */
463 u16 on : 1,
464 /* bit 257 - Suppress Notification */
465 sn : 1,
466 /* bit 271:258 - Reserved */
467 rsvd_1 : 14;
468 /* bit 279:272 - Notification Vector */
469 u8 nv;
470 /* bit 287:280 - Reserved */
471 u8 rsvd_2;
472 /* bit 319:288 - Notification Destination */
473 u32 ndst;
474 };
475 u64 control;
476 };
477 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800478} __aligned(64);
479
Yang Zhanga20ed542013-04-11 19:25:15 +0800480static bool pi_test_and_set_on(struct pi_desc *pi_desc)
481{
482 return test_and_set_bit(POSTED_INTR_ON,
483 (unsigned long *)&pi_desc->control);
484}
485
486static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
487{
488 return test_and_clear_bit(POSTED_INTR_ON,
489 (unsigned long *)&pi_desc->control);
490}
491
492static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
493{
494 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
495}
496
Feng Wuebbfc762015-09-18 22:29:46 +0800497static inline void pi_clear_sn(struct pi_desc *pi_desc)
498{
499 return clear_bit(POSTED_INTR_SN,
500 (unsigned long *)&pi_desc->control);
501}
502
503static inline void pi_set_sn(struct pi_desc *pi_desc)
504{
505 return set_bit(POSTED_INTR_SN,
506 (unsigned long *)&pi_desc->control);
507}
508
509static inline int pi_test_on(struct pi_desc *pi_desc)
510{
511 return test_bit(POSTED_INTR_ON,
512 (unsigned long *)&pi_desc->control);
513}
514
515static inline int pi_test_sn(struct pi_desc *pi_desc)
516{
517 return test_bit(POSTED_INTR_SN,
518 (unsigned long *)&pi_desc->control);
519}
520
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400521struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000522 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300523 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300524 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200525 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300526 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200527 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200528 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300529 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400530 int nmsrs;
531 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800532 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400533#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300534 u64 msr_host_kernel_gs_base;
535 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200537 u32 vm_entry_controls_shadow;
538 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300539 /*
540 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
541 * non-nested (L1) guest, it always points to vmcs01. For a nested
542 * guest (L2), it points to a different VMCS.
543 */
544 struct loaded_vmcs vmcs01;
545 struct loaded_vmcs *loaded_vmcs;
546 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300547 struct msr_autoload {
548 unsigned nr;
549 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
550 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
551 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400552 struct {
553 int loaded;
554 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300555#ifdef CONFIG_X86_64
556 u16 ds_sel, es_sel;
557#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200558 int gs_ldt_reload_needed;
559 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000560 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700561 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400562 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200563 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300564 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300565 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300566 struct kvm_segment segs[8];
567 } rmode;
568 struct {
569 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300570 struct kvm_save_segment {
571 u16 selector;
572 unsigned long base;
573 u32 limit;
574 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300575 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300576 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800577 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300578 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200579
580 /* Support for vnmi-less CPUs */
581 int soft_vnmi_blocked;
582 ktime_t entry_time;
583 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800584 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800585
Yang Zhang01e439b2013-04-11 19:25:12 +0800586 /* Posted interrupt descriptor */
587 struct pi_desc pi_desc;
588
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300589 /* Support for a guest hypervisor (nested VMX) */
590 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200591
592 /* Dynamic PLE window. */
593 int ple_window;
594 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800595
596 /* Support for PML */
597#define PML_ENTITY_NUM 512
598 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800599
600 u64 current_tsc_ratio;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400601};
602
Avi Kivity2fb92db2011-04-27 19:42:18 +0300603enum segment_cache_field {
604 SEG_FIELD_SEL = 0,
605 SEG_FIELD_BASE = 1,
606 SEG_FIELD_LIMIT = 2,
607 SEG_FIELD_AR = 3,
608
609 SEG_FIELD_NR = 4
610};
611
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400612static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
613{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000614 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400615}
616
Feng Wuefc64402015-09-18 22:29:51 +0800617static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
618{
619 return &(to_vmx(vcpu)->pi_desc);
620}
621
Nadav Har'El22bd0352011-05-25 23:05:57 +0300622#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
623#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
624#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
625 [number##_HIGH] = VMCS12_OFFSET(name)+4
626
Abel Gordon4607c2d2013-04-18 14:35:55 +0300627
Bandan Dasfe2b2012014-04-21 15:20:14 -0400628static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300629 /*
630 * We do NOT shadow fields that are modified when L0
631 * traps and emulates any vmx instruction (e.g. VMPTRLD,
632 * VMXON...) executed by L1.
633 * For example, VM_INSTRUCTION_ERROR is read
634 * by L1 if a vmx instruction fails (part of the error path).
635 * Note the code assumes this logic. If for some reason
636 * we start shadowing these fields then we need to
637 * force a shadow sync when L0 emulates vmx instructions
638 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
639 * by nested_vmx_failValid)
640 */
641 VM_EXIT_REASON,
642 VM_EXIT_INTR_INFO,
643 VM_EXIT_INSTRUCTION_LEN,
644 IDT_VECTORING_INFO_FIELD,
645 IDT_VECTORING_ERROR_CODE,
646 VM_EXIT_INTR_ERROR_CODE,
647 EXIT_QUALIFICATION,
648 GUEST_LINEAR_ADDRESS,
649 GUEST_PHYSICAL_ADDRESS
650};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400651static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300652 ARRAY_SIZE(shadow_read_only_fields);
653
Bandan Dasfe2b2012014-04-21 15:20:14 -0400654static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800655 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656 GUEST_RIP,
657 GUEST_RSP,
658 GUEST_CR0,
659 GUEST_CR3,
660 GUEST_CR4,
661 GUEST_INTERRUPTIBILITY_INFO,
662 GUEST_RFLAGS,
663 GUEST_CS_SELECTOR,
664 GUEST_CS_AR_BYTES,
665 GUEST_CS_LIMIT,
666 GUEST_CS_BASE,
667 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100668 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300669 CR0_GUEST_HOST_MASK,
670 CR0_READ_SHADOW,
671 CR4_READ_SHADOW,
672 TSC_OFFSET,
673 EXCEPTION_BITMAP,
674 CPU_BASED_VM_EXEC_CONTROL,
675 VM_ENTRY_EXCEPTION_ERROR_CODE,
676 VM_ENTRY_INTR_INFO_FIELD,
677 VM_ENTRY_INSTRUCTION_LEN,
678 VM_ENTRY_EXCEPTION_ERROR_CODE,
679 HOST_FS_BASE,
680 HOST_GS_BASE,
681 HOST_FS_SELECTOR,
682 HOST_GS_SELECTOR
683};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400684static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300685 ARRAY_SIZE(shadow_read_write_fields);
686
Mathias Krause772e0312012-08-30 01:30:19 +0200687static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300688 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800689 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300690 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
691 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
692 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
693 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
694 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
695 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
696 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
697 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800698 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300699 FIELD(HOST_ES_SELECTOR, host_es_selector),
700 FIELD(HOST_CS_SELECTOR, host_cs_selector),
701 FIELD(HOST_SS_SELECTOR, host_ss_selector),
702 FIELD(HOST_DS_SELECTOR, host_ds_selector),
703 FIELD(HOST_FS_SELECTOR, host_fs_selector),
704 FIELD(HOST_GS_SELECTOR, host_gs_selector),
705 FIELD(HOST_TR_SELECTOR, host_tr_selector),
706 FIELD64(IO_BITMAP_A, io_bitmap_a),
707 FIELD64(IO_BITMAP_B, io_bitmap_b),
708 FIELD64(MSR_BITMAP, msr_bitmap),
709 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
710 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
711 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
712 FIELD64(TSC_OFFSET, tsc_offset),
713 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
714 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800715 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300716 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800717 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
718 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
719 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
720 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800721 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300722 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
723 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
724 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
725 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
726 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
727 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
728 FIELD64(GUEST_PDPTR0, guest_pdptr0),
729 FIELD64(GUEST_PDPTR1, guest_pdptr1),
730 FIELD64(GUEST_PDPTR2, guest_pdptr2),
731 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100732 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300733 FIELD64(HOST_IA32_PAT, host_ia32_pat),
734 FIELD64(HOST_IA32_EFER, host_ia32_efer),
735 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
736 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
737 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
738 FIELD(EXCEPTION_BITMAP, exception_bitmap),
739 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
740 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
741 FIELD(CR3_TARGET_COUNT, cr3_target_count),
742 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
743 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
744 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
745 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
746 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
747 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
748 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
749 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
750 FIELD(TPR_THRESHOLD, tpr_threshold),
751 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
752 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
753 FIELD(VM_EXIT_REASON, vm_exit_reason),
754 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
755 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
756 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
757 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
758 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
759 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
760 FIELD(GUEST_ES_LIMIT, guest_es_limit),
761 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
762 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
763 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
764 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
765 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
766 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
767 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
768 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
769 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
770 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
771 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
772 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
773 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
774 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
775 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
776 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
777 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
778 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
779 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
780 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
781 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100782 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300783 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
784 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
785 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
786 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
787 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
788 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
789 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
790 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
791 FIELD(EXIT_QUALIFICATION, exit_qualification),
792 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
793 FIELD(GUEST_CR0, guest_cr0),
794 FIELD(GUEST_CR3, guest_cr3),
795 FIELD(GUEST_CR4, guest_cr4),
796 FIELD(GUEST_ES_BASE, guest_es_base),
797 FIELD(GUEST_CS_BASE, guest_cs_base),
798 FIELD(GUEST_SS_BASE, guest_ss_base),
799 FIELD(GUEST_DS_BASE, guest_ds_base),
800 FIELD(GUEST_FS_BASE, guest_fs_base),
801 FIELD(GUEST_GS_BASE, guest_gs_base),
802 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
803 FIELD(GUEST_TR_BASE, guest_tr_base),
804 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
805 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
806 FIELD(GUEST_DR7, guest_dr7),
807 FIELD(GUEST_RSP, guest_rsp),
808 FIELD(GUEST_RIP, guest_rip),
809 FIELD(GUEST_RFLAGS, guest_rflags),
810 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
811 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
812 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
813 FIELD(HOST_CR0, host_cr0),
814 FIELD(HOST_CR3, host_cr3),
815 FIELD(HOST_CR4, host_cr4),
816 FIELD(HOST_FS_BASE, host_fs_base),
817 FIELD(HOST_GS_BASE, host_gs_base),
818 FIELD(HOST_TR_BASE, host_tr_base),
819 FIELD(HOST_GDTR_BASE, host_gdtr_base),
820 FIELD(HOST_IDTR_BASE, host_idtr_base),
821 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
822 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
823 FIELD(HOST_RSP, host_rsp),
824 FIELD(HOST_RIP, host_rip),
825};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300826
827static inline short vmcs_field_to_offset(unsigned long field)
828{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100829 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
830
831 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
832 vmcs_field_to_offset_table[field] == 0)
833 return -ENOENT;
834
Nadav Har'El22bd0352011-05-25 23:05:57 +0300835 return vmcs_field_to_offset_table[field];
836}
837
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300838static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
839{
840 return to_vmx(vcpu)->nested.current_vmcs12;
841}
842
843static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
844{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200845 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800846 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300847 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800848
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300849 return page;
850}
851
852static void nested_release_page(struct page *page)
853{
854 kvm_release_page_dirty(page);
855}
856
857static void nested_release_page_clean(struct page *page)
858{
859 kvm_release_page_clean(page);
860}
861
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300862static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800863static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800864static void kvm_cpu_vmxon(u64 addr);
865static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800866static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200867static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300868static void vmx_set_segment(struct kvm_vcpu *vcpu,
869 struct kvm_segment *var, int seg);
870static void vmx_get_segment(struct kvm_vcpu *vcpu,
871 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200872static bool guest_state_valid(struct kvm_vcpu *vcpu);
873static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300874static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300875static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800876static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300877
Avi Kivity6aa8b732006-12-10 02:21:36 -0800878static DEFINE_PER_CPU(struct vmcs *, vmxarea);
879static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300880/*
881 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
882 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
883 */
884static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300885static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800886
Feng Wubf9f6ac2015-09-18 22:29:55 +0800887/*
888 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
889 * can find which vCPU should be waken up.
890 */
891static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
892static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
893
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200894static unsigned long *vmx_io_bitmap_a;
895static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200896static unsigned long *vmx_msr_bitmap_legacy;
897static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800898static unsigned long *vmx_msr_bitmap_legacy_x2apic;
899static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800900static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300901static unsigned long *vmx_vmread_bitmap;
902static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300903
Avi Kivity110312c2010-12-21 12:54:20 +0200904static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200905static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200906
Sheng Yang2384d2b2008-01-17 15:14:33 +0800907static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
908static DEFINE_SPINLOCK(vmx_vpid_lock);
909
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300910static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800911 int size;
912 int order;
913 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300914 u32 pin_based_exec_ctrl;
915 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800916 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300917 u32 vmexit_ctrl;
918 u32 vmentry_ctrl;
919} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800920
Hannes Ederefff9e52008-11-28 17:02:06 +0100921static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800922 u32 ept;
923 u32 vpid;
924} vmx_capability;
925
Avi Kivity6aa8b732006-12-10 02:21:36 -0800926#define VMX_SEGMENT_FIELD(seg) \
927 [VCPU_SREG_##seg] = { \
928 .selector = GUEST_##seg##_SELECTOR, \
929 .base = GUEST_##seg##_BASE, \
930 .limit = GUEST_##seg##_LIMIT, \
931 .ar_bytes = GUEST_##seg##_AR_BYTES, \
932 }
933
Mathias Krause772e0312012-08-30 01:30:19 +0200934static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935 unsigned selector;
936 unsigned base;
937 unsigned limit;
938 unsigned ar_bytes;
939} kvm_vmx_segment_fields[] = {
940 VMX_SEGMENT_FIELD(CS),
941 VMX_SEGMENT_FIELD(DS),
942 VMX_SEGMENT_FIELD(ES),
943 VMX_SEGMENT_FIELD(FS),
944 VMX_SEGMENT_FIELD(GS),
945 VMX_SEGMENT_FIELD(SS),
946 VMX_SEGMENT_FIELD(TR),
947 VMX_SEGMENT_FIELD(LDTR),
948};
949
Avi Kivity26bb0982009-09-07 11:14:12 +0300950static u64 host_efer;
951
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300952static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
953
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300954/*
Brian Gerst8c065852010-07-17 09:03:26 -0400955 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300956 * away by decrementing the array size.
957 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800959#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300960 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400962 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800963};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964
Jan Kiszka5bb16012016-02-09 20:14:21 +0100965static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966{
967 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
968 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100969 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
970}
971
Jan Kiszka6f054852016-02-09 20:15:18 +0100972static inline bool is_debug(u32 intr_info)
973{
974 return is_exception_n(intr_info, DB_VECTOR);
975}
976
977static inline bool is_breakpoint(u32 intr_info)
978{
979 return is_exception_n(intr_info, BP_VECTOR);
980}
981
Jan Kiszka5bb16012016-02-09 20:14:21 +0100982static inline bool is_page_fault(u32 intr_info)
983{
984 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985}
986
Gui Jianfeng31299942010-03-15 17:29:09 +0800987static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300988{
Jan Kiszka5bb16012016-02-09 20:14:21 +0100989 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300990}
991
Gui Jianfeng31299942010-03-15 17:29:09 +0800992static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500993{
Jan Kiszka5bb16012016-02-09 20:14:21 +0100994 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500995}
996
Gui Jianfeng31299942010-03-15 17:29:09 +0800997static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998{
999 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1000 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1001}
1002
Gui Jianfeng31299942010-03-15 17:29:09 +08001003static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001004{
1005 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1006 INTR_INFO_VALID_MASK)) ==
1007 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1008}
1009
Gui Jianfeng31299942010-03-15 17:29:09 +08001010static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001011{
Sheng Yang04547152009-04-01 15:52:31 +08001012 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001013}
1014
Gui Jianfeng31299942010-03-15 17:29:09 +08001015static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001016{
Sheng Yang04547152009-04-01 15:52:31 +08001017 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001018}
1019
Paolo Bonzini35754c92015-07-29 12:05:37 +02001020static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001021{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001022 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001023}
1024
Gui Jianfeng31299942010-03-15 17:29:09 +08001025static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001026{
Sheng Yang04547152009-04-01 15:52:31 +08001027 return vmcs_config.cpu_based_exec_ctrl &
1028 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001029}
1030
Avi Kivity774ead32007-12-26 13:57:04 +02001031static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001032{
Sheng Yang04547152009-04-01 15:52:31 +08001033 return vmcs_config.cpu_based_2nd_exec_ctrl &
1034 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1035}
1036
Yang Zhang8d146952013-01-25 10:18:50 +08001037static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1038{
1039 return vmcs_config.cpu_based_2nd_exec_ctrl &
1040 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1041}
1042
Yang Zhang83d4c282013-01-25 10:18:49 +08001043static inline bool cpu_has_vmx_apic_register_virt(void)
1044{
1045 return vmcs_config.cpu_based_2nd_exec_ctrl &
1046 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1047}
1048
Yang Zhangc7c9c562013-01-25 10:18:51 +08001049static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1050{
1051 return vmcs_config.cpu_based_2nd_exec_ctrl &
1052 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1053}
1054
Yang Zhang01e439b2013-04-11 19:25:12 +08001055static inline bool cpu_has_vmx_posted_intr(void)
1056{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001057 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1058 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001059}
1060
1061static inline bool cpu_has_vmx_apicv(void)
1062{
1063 return cpu_has_vmx_apic_register_virt() &&
1064 cpu_has_vmx_virtual_intr_delivery() &&
1065 cpu_has_vmx_posted_intr();
1066}
1067
Sheng Yang04547152009-04-01 15:52:31 +08001068static inline bool cpu_has_vmx_flexpriority(void)
1069{
1070 return cpu_has_vmx_tpr_shadow() &&
1071 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001072}
1073
Marcelo Tosattie7997942009-06-11 12:07:40 -03001074static inline bool cpu_has_vmx_ept_execute_only(void)
1075{
Gui Jianfeng31299942010-03-15 17:29:09 +08001076 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001077}
1078
Marcelo Tosattie7997942009-06-11 12:07:40 -03001079static inline bool cpu_has_vmx_ept_2m_page(void)
1080{
Gui Jianfeng31299942010-03-15 17:29:09 +08001081 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001082}
1083
Sheng Yang878403b2010-01-05 19:02:29 +08001084static inline bool cpu_has_vmx_ept_1g_page(void)
1085{
Gui Jianfeng31299942010-03-15 17:29:09 +08001086 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001087}
1088
Sheng Yang4bc9b982010-06-02 14:05:24 +08001089static inline bool cpu_has_vmx_ept_4levels(void)
1090{
1091 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1092}
1093
Xudong Hao83c3a332012-05-28 19:33:35 +08001094static inline bool cpu_has_vmx_ept_ad_bits(void)
1095{
1096 return vmx_capability.ept & VMX_EPT_AD_BIT;
1097}
1098
Gui Jianfeng31299942010-03-15 17:29:09 +08001099static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001100{
Gui Jianfeng31299942010-03-15 17:29:09 +08001101 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001102}
1103
Gui Jianfeng31299942010-03-15 17:29:09 +08001104static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001105{
Gui Jianfeng31299942010-03-15 17:29:09 +08001106 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001107}
1108
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001109static inline bool cpu_has_vmx_invvpid_single(void)
1110{
1111 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1112}
1113
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001114static inline bool cpu_has_vmx_invvpid_global(void)
1115{
1116 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1117}
1118
Gui Jianfeng31299942010-03-15 17:29:09 +08001119static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001120{
Sheng Yang04547152009-04-01 15:52:31 +08001121 return vmcs_config.cpu_based_2nd_exec_ctrl &
1122 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001123}
1124
Gui Jianfeng31299942010-03-15 17:29:09 +08001125static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001126{
1127 return vmcs_config.cpu_based_2nd_exec_ctrl &
1128 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1129}
1130
Gui Jianfeng31299942010-03-15 17:29:09 +08001131static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001132{
1133 return vmcs_config.cpu_based_2nd_exec_ctrl &
1134 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1135}
1136
Paolo Bonzini35754c92015-07-29 12:05:37 +02001137static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001138{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001139 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001140}
1141
Gui Jianfeng31299942010-03-15 17:29:09 +08001142static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001143{
Sheng Yang04547152009-04-01 15:52:31 +08001144 return vmcs_config.cpu_based_2nd_exec_ctrl &
1145 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001146}
1147
Gui Jianfeng31299942010-03-15 17:29:09 +08001148static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001149{
1150 return vmcs_config.cpu_based_2nd_exec_ctrl &
1151 SECONDARY_EXEC_RDTSCP;
1152}
1153
Mao, Junjiead756a12012-07-02 01:18:48 +00001154static inline bool cpu_has_vmx_invpcid(void)
1155{
1156 return vmcs_config.cpu_based_2nd_exec_ctrl &
1157 SECONDARY_EXEC_ENABLE_INVPCID;
1158}
1159
Gui Jianfeng31299942010-03-15 17:29:09 +08001160static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001161{
1162 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1163}
1164
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001165static inline bool cpu_has_vmx_wbinvd_exit(void)
1166{
1167 return vmcs_config.cpu_based_2nd_exec_ctrl &
1168 SECONDARY_EXEC_WBINVD_EXITING;
1169}
1170
Abel Gordonabc4fc52013-04-18 14:35:25 +03001171static inline bool cpu_has_vmx_shadow_vmcs(void)
1172{
1173 u64 vmx_msr;
1174 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1175 /* check if the cpu supports writing r/o exit information fields */
1176 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1177 return false;
1178
1179 return vmcs_config.cpu_based_2nd_exec_ctrl &
1180 SECONDARY_EXEC_SHADOW_VMCS;
1181}
1182
Kai Huang843e4332015-01-28 10:54:28 +08001183static inline bool cpu_has_vmx_pml(void)
1184{
1185 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1186}
1187
Haozhong Zhang64903d62015-10-20 15:39:09 +08001188static inline bool cpu_has_vmx_tsc_scaling(void)
1189{
1190 return vmcs_config.cpu_based_2nd_exec_ctrl &
1191 SECONDARY_EXEC_TSC_SCALING;
1192}
1193
Sheng Yang04547152009-04-01 15:52:31 +08001194static inline bool report_flexpriority(void)
1195{
1196 return flexpriority_enabled;
1197}
1198
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001199static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1200{
1201 return vmcs12->cpu_based_vm_exec_control & bit;
1202}
1203
1204static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1205{
1206 return (vmcs12->cpu_based_vm_exec_control &
1207 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1208 (vmcs12->secondary_vm_exec_control & bit);
1209}
1210
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001211static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001212{
1213 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1214}
1215
Jan Kiszkaf4124502014-03-07 20:03:13 +01001216static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1217{
1218 return vmcs12->pin_based_vm_exec_control &
1219 PIN_BASED_VMX_PREEMPTION_TIMER;
1220}
1221
Nadav Har'El155a97a2013-08-05 11:07:16 +03001222static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1223{
1224 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1225}
1226
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001227static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1228{
1229 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1230 vmx_xsaves_supported();
1231}
1232
Wincy Vanf2b93282015-02-03 23:56:03 +08001233static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1234{
1235 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1236}
1237
Wanpeng Li5c614b32015-10-13 09:18:36 -07001238static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1239{
1240 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1241}
1242
Wincy Van82f0dd42015-02-03 23:57:18 +08001243static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1244{
1245 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1246}
1247
Wincy Van608406e2015-02-03 23:57:51 +08001248static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1249{
1250 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1251}
1252
Wincy Van705699a2015-02-03 23:58:17 +08001253static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1254{
1255 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1256}
1257
Nadav Har'El644d7112011-05-25 23:12:35 +03001258static inline bool is_exception(u32 intr_info)
1259{
1260 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1261 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1262}
1263
Jan Kiszka533558b2014-01-04 18:47:20 +01001264static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1265 u32 exit_intr_info,
1266 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001267static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1268 struct vmcs12 *vmcs12,
1269 u32 reason, unsigned long qualification);
1270
Rusty Russell8b9cf982007-07-30 16:31:43 +10001271static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001272{
1273 int i;
1274
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001275 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001276 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001277 return i;
1278 return -1;
1279}
1280
Sheng Yang2384d2b2008-01-17 15:14:33 +08001281static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1282{
1283 struct {
1284 u64 vpid : 16;
1285 u64 rsvd : 48;
1286 u64 gva;
1287 } operand = { vpid, 0, gva };
1288
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001289 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001290 /* CF==1 or ZF==1 --> rc = -1 */
1291 "; ja 1f ; ud2 ; 1:"
1292 : : "a"(&operand), "c"(ext) : "cc", "memory");
1293}
1294
Sheng Yang14394422008-04-28 12:24:45 +08001295static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1296{
1297 struct {
1298 u64 eptp, gpa;
1299 } operand = {eptp, gpa};
1300
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001301 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001302 /* CF==1 or ZF==1 --> rc = -1 */
1303 "; ja 1f ; ud2 ; 1:\n"
1304 : : "a" (&operand), "c" (ext) : "cc", "memory");
1305}
1306
Avi Kivity26bb0982009-09-07 11:14:12 +03001307static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001308{
1309 int i;
1310
Rusty Russell8b9cf982007-07-30 16:31:43 +10001311 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001312 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001313 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001314 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001315}
1316
Avi Kivity6aa8b732006-12-10 02:21:36 -08001317static void vmcs_clear(struct vmcs *vmcs)
1318{
1319 u64 phys_addr = __pa(vmcs);
1320 u8 error;
1321
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001322 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001323 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001324 : "cc", "memory");
1325 if (error)
1326 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1327 vmcs, phys_addr);
1328}
1329
Nadav Har'Eld462b812011-05-24 15:26:10 +03001330static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1331{
1332 vmcs_clear(loaded_vmcs->vmcs);
1333 loaded_vmcs->cpu = -1;
1334 loaded_vmcs->launched = 0;
1335}
1336
Dongxiao Xu7725b892010-05-11 18:29:38 +08001337static void vmcs_load(struct vmcs *vmcs)
1338{
1339 u64 phys_addr = __pa(vmcs);
1340 u8 error;
1341
1342 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001343 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001344 : "cc", "memory");
1345 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001346 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001347 vmcs, phys_addr);
1348}
1349
Dave Young2965faa2015-09-09 15:38:55 -07001350#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001351/*
1352 * This bitmap is used to indicate whether the vmclear
1353 * operation is enabled on all cpus. All disabled by
1354 * default.
1355 */
1356static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1357
1358static inline void crash_enable_local_vmclear(int cpu)
1359{
1360 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1361}
1362
1363static inline void crash_disable_local_vmclear(int cpu)
1364{
1365 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1366}
1367
1368static inline int crash_local_vmclear_enabled(int cpu)
1369{
1370 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1371}
1372
1373static void crash_vmclear_local_loaded_vmcss(void)
1374{
1375 int cpu = raw_smp_processor_id();
1376 struct loaded_vmcs *v;
1377
1378 if (!crash_local_vmclear_enabled(cpu))
1379 return;
1380
1381 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1382 loaded_vmcss_on_cpu_link)
1383 vmcs_clear(v->vmcs);
1384}
1385#else
1386static inline void crash_enable_local_vmclear(int cpu) { }
1387static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001388#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001389
Nadav Har'Eld462b812011-05-24 15:26:10 +03001390static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001391{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001392 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001393 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001394
Nadav Har'Eld462b812011-05-24 15:26:10 +03001395 if (loaded_vmcs->cpu != cpu)
1396 return; /* vcpu migration can race with cpu offline */
1397 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001398 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001399 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001400 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001401
1402 /*
1403 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1404 * is before setting loaded_vmcs->vcpu to -1 which is done in
1405 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1406 * then adds the vmcs into percpu list before it is deleted.
1407 */
1408 smp_wmb();
1409
Nadav Har'Eld462b812011-05-24 15:26:10 +03001410 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001411 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412}
1413
Nadav Har'Eld462b812011-05-24 15:26:10 +03001414static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001415{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001416 int cpu = loaded_vmcs->cpu;
1417
1418 if (cpu != -1)
1419 smp_call_function_single(cpu,
1420 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001421}
1422
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001423static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001424{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001425 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001426 return;
1427
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001428 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001429 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001430}
1431
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001432static inline void vpid_sync_vcpu_global(void)
1433{
1434 if (cpu_has_vmx_invvpid_global())
1435 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1436}
1437
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001438static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001439{
1440 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001441 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001442 else
1443 vpid_sync_vcpu_global();
1444}
1445
Sheng Yang14394422008-04-28 12:24:45 +08001446static inline void ept_sync_global(void)
1447{
1448 if (cpu_has_vmx_invept_global())
1449 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1450}
1451
1452static inline void ept_sync_context(u64 eptp)
1453{
Avi Kivity089d0342009-03-23 18:26:32 +02001454 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001455 if (cpu_has_vmx_invept_context())
1456 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1457 else
1458 ept_sync_global();
1459 }
1460}
1461
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001462static __always_inline void vmcs_check16(unsigned long field)
1463{
1464 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1465 "16-bit accessor invalid for 64-bit field");
1466 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1467 "16-bit accessor invalid for 64-bit high field");
1468 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1469 "16-bit accessor invalid for 32-bit high field");
1470 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1471 "16-bit accessor invalid for natural width field");
1472}
1473
1474static __always_inline void vmcs_check32(unsigned long field)
1475{
1476 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1477 "32-bit accessor invalid for 16-bit field");
1478 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1479 "32-bit accessor invalid for natural width field");
1480}
1481
1482static __always_inline void vmcs_check64(unsigned long field)
1483{
1484 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1485 "64-bit accessor invalid for 16-bit field");
1486 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1487 "64-bit accessor invalid for 64-bit high field");
1488 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1489 "64-bit accessor invalid for 32-bit field");
1490 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1491 "64-bit accessor invalid for natural width field");
1492}
1493
1494static __always_inline void vmcs_checkl(unsigned long field)
1495{
1496 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1497 "Natural width accessor invalid for 16-bit field");
1498 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1499 "Natural width accessor invalid for 64-bit field");
1500 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1501 "Natural width accessor invalid for 64-bit high field");
1502 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1503 "Natural width accessor invalid for 32-bit field");
1504}
1505
1506static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001507{
Avi Kivity5e520e62011-05-15 10:13:12 -04001508 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001509
Avi Kivity5e520e62011-05-15 10:13:12 -04001510 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1511 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001512 return value;
1513}
1514
Avi Kivity96304212011-05-15 10:13:13 -04001515static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001516{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001517 vmcs_check16(field);
1518 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001519}
1520
Avi Kivity96304212011-05-15 10:13:13 -04001521static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001522{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001523 vmcs_check32(field);
1524 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001525}
1526
Avi Kivity96304212011-05-15 10:13:13 -04001527static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001528{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001529 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001530#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001531 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001532#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001533 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534#endif
1535}
1536
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001537static __always_inline unsigned long vmcs_readl(unsigned long field)
1538{
1539 vmcs_checkl(field);
1540 return __vmcs_readl(field);
1541}
1542
Avi Kivitye52de1b2007-01-05 16:36:56 -08001543static noinline void vmwrite_error(unsigned long field, unsigned long value)
1544{
1545 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1546 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1547 dump_stack();
1548}
1549
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001550static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551{
1552 u8 error;
1553
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001554 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001555 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001556 if (unlikely(error))
1557 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001558}
1559
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001560static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001561{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001562 vmcs_check16(field);
1563 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001564}
1565
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001566static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001568 vmcs_check32(field);
1569 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001570}
1571
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001572static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001573{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001574 vmcs_check64(field);
1575 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001576#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001577 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001578 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001579#endif
1580}
1581
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001582static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001583{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001584 vmcs_checkl(field);
1585 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001586}
1587
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001588static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001589{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1591 "vmcs_clear_bits does not support 64-bit fields");
1592 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1593}
1594
1595static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1596{
1597 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1598 "vmcs_set_bits does not support 64-bit fields");
1599 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001600}
1601
Gleb Natapov2961e8762013-11-25 15:37:13 +02001602static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1603{
1604 vmcs_write32(VM_ENTRY_CONTROLS, val);
1605 vmx->vm_entry_controls_shadow = val;
1606}
1607
1608static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1609{
1610 if (vmx->vm_entry_controls_shadow != val)
1611 vm_entry_controls_init(vmx, val);
1612}
1613
1614static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1615{
1616 return vmx->vm_entry_controls_shadow;
1617}
1618
1619
1620static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1621{
1622 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1623}
1624
1625static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1626{
1627 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1628}
1629
1630static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1631{
1632 vmcs_write32(VM_EXIT_CONTROLS, val);
1633 vmx->vm_exit_controls_shadow = val;
1634}
1635
1636static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1637{
1638 if (vmx->vm_exit_controls_shadow != val)
1639 vm_exit_controls_init(vmx, val);
1640}
1641
1642static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1643{
1644 return vmx->vm_exit_controls_shadow;
1645}
1646
1647
1648static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1649{
1650 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1651}
1652
1653static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1654{
1655 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1656}
1657
Avi Kivity2fb92db2011-04-27 19:42:18 +03001658static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1659{
1660 vmx->segment_cache.bitmask = 0;
1661}
1662
1663static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1664 unsigned field)
1665{
1666 bool ret;
1667 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1668
1669 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1670 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1671 vmx->segment_cache.bitmask = 0;
1672 }
1673 ret = vmx->segment_cache.bitmask & mask;
1674 vmx->segment_cache.bitmask |= mask;
1675 return ret;
1676}
1677
1678static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1679{
1680 u16 *p = &vmx->segment_cache.seg[seg].selector;
1681
1682 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1683 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1684 return *p;
1685}
1686
1687static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1688{
1689 ulong *p = &vmx->segment_cache.seg[seg].base;
1690
1691 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1692 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1693 return *p;
1694}
1695
1696static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1697{
1698 u32 *p = &vmx->segment_cache.seg[seg].limit;
1699
1700 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1701 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1702 return *p;
1703}
1704
1705static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1706{
1707 u32 *p = &vmx->segment_cache.seg[seg].ar;
1708
1709 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1710 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1711 return *p;
1712}
1713
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001714static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1715{
1716 u32 eb;
1717
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001718 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001719 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001720 if ((vcpu->guest_debug &
1721 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1722 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1723 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001724 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001725 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001726 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001727 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001728 if (vcpu->fpu_active)
1729 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001730
1731 /* When we are running a nested L2 guest and L1 specified for it a
1732 * certain exception bitmap, we must trap the same exceptions and pass
1733 * them to L1. When running L2, we will only handle the exceptions
1734 * specified above if L1 did not want them.
1735 */
1736 if (is_guest_mode(vcpu))
1737 eb |= get_vmcs12(vcpu)->exception_bitmap;
1738
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001739 vmcs_write32(EXCEPTION_BITMAP, eb);
1740}
1741
Gleb Natapov2961e8762013-11-25 15:37:13 +02001742static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1743 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001744{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001745 vm_entry_controls_clearbit(vmx, entry);
1746 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001747}
1748
Avi Kivity61d2ef22010-04-28 16:40:38 +03001749static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1750{
1751 unsigned i;
1752 struct msr_autoload *m = &vmx->msr_autoload;
1753
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001754 switch (msr) {
1755 case MSR_EFER:
1756 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001757 clear_atomic_switch_msr_special(vmx,
1758 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001759 VM_EXIT_LOAD_IA32_EFER);
1760 return;
1761 }
1762 break;
1763 case MSR_CORE_PERF_GLOBAL_CTRL:
1764 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001765 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001766 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1767 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1768 return;
1769 }
1770 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001771 }
1772
Avi Kivity61d2ef22010-04-28 16:40:38 +03001773 for (i = 0; i < m->nr; ++i)
1774 if (m->guest[i].index == msr)
1775 break;
1776
1777 if (i == m->nr)
1778 return;
1779 --m->nr;
1780 m->guest[i] = m->guest[m->nr];
1781 m->host[i] = m->host[m->nr];
1782 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1783 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1784}
1785
Gleb Natapov2961e8762013-11-25 15:37:13 +02001786static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1787 unsigned long entry, unsigned long exit,
1788 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1789 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001790{
1791 vmcs_write64(guest_val_vmcs, guest_val);
1792 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001793 vm_entry_controls_setbit(vmx, entry);
1794 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001795}
1796
Avi Kivity61d2ef22010-04-28 16:40:38 +03001797static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1798 u64 guest_val, u64 host_val)
1799{
1800 unsigned i;
1801 struct msr_autoload *m = &vmx->msr_autoload;
1802
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001803 switch (msr) {
1804 case MSR_EFER:
1805 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001806 add_atomic_switch_msr_special(vmx,
1807 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001808 VM_EXIT_LOAD_IA32_EFER,
1809 GUEST_IA32_EFER,
1810 HOST_IA32_EFER,
1811 guest_val, host_val);
1812 return;
1813 }
1814 break;
1815 case MSR_CORE_PERF_GLOBAL_CTRL:
1816 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001817 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001818 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1819 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1820 GUEST_IA32_PERF_GLOBAL_CTRL,
1821 HOST_IA32_PERF_GLOBAL_CTRL,
1822 guest_val, host_val);
1823 return;
1824 }
1825 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001826 case MSR_IA32_PEBS_ENABLE:
1827 /* PEBS needs a quiescent period after being disabled (to write
1828 * a record). Disabling PEBS through VMX MSR swapping doesn't
1829 * provide that period, so a CPU could write host's record into
1830 * guest's memory.
1831 */
1832 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001833 }
1834
Avi Kivity61d2ef22010-04-28 16:40:38 +03001835 for (i = 0; i < m->nr; ++i)
1836 if (m->guest[i].index == msr)
1837 break;
1838
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001839 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001840 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001841 "Can't add msr %x\n", msr);
1842 return;
1843 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001844 ++m->nr;
1845 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1846 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1847 }
1848
1849 m->guest[i].index = msr;
1850 m->guest[i].value = guest_val;
1851 m->host[i].index = msr;
1852 m->host[i].value = host_val;
1853}
1854
Avi Kivity33ed6322007-05-02 16:54:03 +03001855static void reload_tss(void)
1856{
Avi Kivity33ed6322007-05-02 16:54:03 +03001857 /*
1858 * VT restores TR but not its size. Useless.
1859 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001860 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001861 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001862
Avi Kivityd3591922010-07-26 18:32:39 +03001863 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001864 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1865 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001866}
1867
Avi Kivity92c0d902009-10-29 11:00:16 +02001868static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001869{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001870 u64 guest_efer = vmx->vcpu.arch.efer;
1871 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001872
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001873 if (!enable_ept) {
1874 /*
1875 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1876 * host CPUID is more efficient than testing guest CPUID
1877 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1878 */
1879 if (boot_cpu_has(X86_FEATURE_SMEP))
1880 guest_efer |= EFER_NX;
1881 else if (!(guest_efer & EFER_NX))
1882 ignore_bits |= EFER_NX;
1883 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001884
Avi Kivity51c6cf62007-08-29 03:48:05 +03001885 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001886 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001887 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001888 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001889#ifdef CONFIG_X86_64
1890 ignore_bits |= EFER_LMA | EFER_LME;
1891 /* SCE is meaningful only in long mode on Intel */
1892 if (guest_efer & EFER_LMA)
1893 ignore_bits &= ~(u64)EFER_SCE;
1894#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001895
1896 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001897
1898 /*
1899 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1900 * On CPUs that support "load IA32_EFER", always switch EFER
1901 * atomically, since it's faster than switching it manually.
1902 */
1903 if (cpu_has_load_ia32_efer ||
1904 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001905 if (!(guest_efer & EFER_LMA))
1906 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001907 if (guest_efer != host_efer)
1908 add_atomic_switch_msr(vmx, MSR_EFER,
1909 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001910 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001911 } else {
1912 guest_efer &= ~ignore_bits;
1913 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001914
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001915 vmx->guest_msrs[efer_offset].data = guest_efer;
1916 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1917
1918 return true;
1919 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001920}
1921
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001922static unsigned long segment_base(u16 selector)
1923{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001924 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001925 struct desc_struct *d;
1926 unsigned long table_base;
1927 unsigned long v;
1928
1929 if (!(selector & ~3))
1930 return 0;
1931
Avi Kivityd3591922010-07-26 18:32:39 +03001932 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001933
1934 if (selector & 4) { /* from ldt */
1935 u16 ldt_selector = kvm_read_ldt();
1936
1937 if (!(ldt_selector & ~3))
1938 return 0;
1939
1940 table_base = segment_base(ldt_selector);
1941 }
1942 d = (struct desc_struct *)(table_base + (selector & ~7));
1943 v = get_desc_base(d);
1944#ifdef CONFIG_X86_64
1945 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1946 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1947#endif
1948 return v;
1949}
1950
1951static inline unsigned long kvm_read_tr_base(void)
1952{
1953 u16 tr;
1954 asm("str %0" : "=g"(tr));
1955 return segment_base(tr);
1956}
1957
Avi Kivity04d2cc72007-09-10 18:10:54 +03001958static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001959{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001960 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001961 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001962
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001963 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001964 return;
1965
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001966 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001967 /*
1968 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1969 * allow segment selectors with cpl > 0 or ti == 1.
1970 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001971 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001972 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001973 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001974 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001975 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001976 vmx->host_state.fs_reload_needed = 0;
1977 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001978 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001979 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001980 }
Avi Kivity9581d442010-10-19 16:46:55 +02001981 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001982 if (!(vmx->host_state.gs_sel & 7))
1983 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001984 else {
1985 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001986 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001987 }
1988
1989#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001990 savesegment(ds, vmx->host_state.ds_sel);
1991 savesegment(es, vmx->host_state.es_sel);
1992#endif
1993
1994#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001995 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1996 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1997#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001998 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1999 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002000#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002001
2002#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002003 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2004 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002005 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002006#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002007 if (boot_cpu_has(X86_FEATURE_MPX))
2008 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002009 for (i = 0; i < vmx->save_nmsrs; ++i)
2010 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002011 vmx->guest_msrs[i].data,
2012 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002013}
2014
Avi Kivitya9b21b62008-06-24 11:48:49 +03002015static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002016{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002017 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002018 return;
2019
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002020 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002021 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002022#ifdef CONFIG_X86_64
2023 if (is_long_mode(&vmx->vcpu))
2024 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2025#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002026 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002027 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002028#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002029 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002030#else
2031 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002032#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002033 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002034 if (vmx->host_state.fs_reload_needed)
2035 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002036#ifdef CONFIG_X86_64
2037 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2038 loadsegment(ds, vmx->host_state.ds_sel);
2039 loadsegment(es, vmx->host_state.es_sel);
2040 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002041#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002042 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002043#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002044 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002045#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002046 if (vmx->host_state.msr_host_bndcfgs)
2047 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002048 /*
2049 * If the FPU is not active (through the host task or
2050 * the guest vcpu), then restore the cr0.TS bit.
2051 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002052 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002053 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002054 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002055}
2056
Avi Kivitya9b21b62008-06-24 11:48:49 +03002057static void vmx_load_host_state(struct vcpu_vmx *vmx)
2058{
2059 preempt_disable();
2060 __vmx_load_host_state(vmx);
2061 preempt_enable();
2062}
2063
Feng Wu28b835d2015-09-18 22:29:54 +08002064static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2065{
2066 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2067 struct pi_desc old, new;
2068 unsigned int dest;
2069
2070 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2071 !irq_remapping_cap(IRQ_POSTING_CAP))
2072 return;
2073
2074 do {
2075 old.control = new.control = pi_desc->control;
2076
2077 /*
2078 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2079 * are two possible cases:
2080 * 1. After running 'pre_block', context switch
2081 * happened. For this case, 'sn' was set in
2082 * vmx_vcpu_put(), so we need to clear it here.
2083 * 2. After running 'pre_block', we were blocked,
2084 * and woken up by some other guy. For this case,
2085 * we don't need to do anything, 'pi_post_block'
2086 * will do everything for us. However, we cannot
2087 * check whether it is case #1 or case #2 here
2088 * (maybe, not needed), so we also clear sn here,
2089 * I think it is not a big deal.
2090 */
2091 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2092 if (vcpu->cpu != cpu) {
2093 dest = cpu_physical_id(cpu);
2094
2095 if (x2apic_enabled())
2096 new.ndst = dest;
2097 else
2098 new.ndst = (dest << 8) & 0xFF00;
2099 }
2100
2101 /* set 'NV' to 'notification vector' */
2102 new.nv = POSTED_INTR_VECTOR;
2103 }
2104
2105 /* Allow posting non-urgent interrupts */
2106 new.sn = 0;
2107 } while (cmpxchg(&pi_desc->control, old.control,
2108 new.control) != old.control);
2109}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002110/*
2111 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2112 * vcpu mutex is already taken.
2113 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002114static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002116 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002117 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002118
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002119 if (!vmm_exclusive)
2120 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002121 else if (vmx->loaded_vmcs->cpu != cpu)
2122 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002123
Nadav Har'Eld462b812011-05-24 15:26:10 +03002124 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2125 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2126 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002127 }
2128
Nadav Har'Eld462b812011-05-24 15:26:10 +03002129 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002130 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002131 unsigned long sysenter_esp;
2132
Avi Kivitya8eeb042010-05-10 12:34:53 +03002133 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002134 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002135 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002136
2137 /*
2138 * Read loaded_vmcs->cpu should be before fetching
2139 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2140 * See the comments in __loaded_vmcs_clear().
2141 */
2142 smp_rmb();
2143
Nadav Har'Eld462b812011-05-24 15:26:10 +03002144 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2145 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002146 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002147 local_irq_enable();
2148
Avi Kivity6aa8b732006-12-10 02:21:36 -08002149 /*
2150 * Linux uses per-cpu TSS and GDT, so set these when switching
2151 * processors.
2152 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002153 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002154 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002155
2156 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2157 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002158
Nadav Har'Eld462b812011-05-24 15:26:10 +03002159 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002160 }
Feng Wu28b835d2015-09-18 22:29:54 +08002161
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002162 /* Setup TSC multiplier */
2163 if (kvm_has_tsc_control &&
2164 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2165 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2166 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2167 }
2168
Feng Wu28b835d2015-09-18 22:29:54 +08002169 vmx_vcpu_pi_load(vcpu, cpu);
2170}
2171
2172static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2173{
2174 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2175
2176 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2177 !irq_remapping_cap(IRQ_POSTING_CAP))
2178 return;
2179
2180 /* Set SN when the vCPU is preempted */
2181 if (vcpu->preempted)
2182 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002183}
2184
2185static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2186{
Feng Wu28b835d2015-09-18 22:29:54 +08002187 vmx_vcpu_pi_put(vcpu);
2188
Avi Kivitya9b21b62008-06-24 11:48:49 +03002189 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002190 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002191 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2192 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002193 kvm_cpu_vmxoff();
2194 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002195}
2196
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002197static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2198{
Avi Kivity81231c62010-01-24 16:26:40 +02002199 ulong cr0;
2200
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002201 if (vcpu->fpu_active)
2202 return;
2203 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002204 cr0 = vmcs_readl(GUEST_CR0);
2205 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2206 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2207 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002208 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002209 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002210 if (is_guest_mode(vcpu))
2211 vcpu->arch.cr0_guest_owned_bits &=
2212 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002213 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002214}
2215
Avi Kivityedcafe32009-12-30 18:07:40 +02002216static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2217
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002218/*
2219 * Return the cr0 value that a nested guest would read. This is a combination
2220 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2221 * its hypervisor (cr0_read_shadow).
2222 */
2223static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2224{
2225 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2226 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2227}
2228static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2229{
2230 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2231 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2232}
2233
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002234static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2235{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002236 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2237 * set this *before* calling this function.
2238 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002239 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002240 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002241 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002242 vcpu->arch.cr0_guest_owned_bits = 0;
2243 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002244 if (is_guest_mode(vcpu)) {
2245 /*
2246 * L1's specified read shadow might not contain the TS bit,
2247 * so now that we turned on shadowing of this bit, we need to
2248 * set this bit of the shadow. Like in nested_vmx_run we need
2249 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2250 * up-to-date here because we just decached cr0.TS (and we'll
2251 * only update vmcs12->guest_cr0 on nested exit).
2252 */
2253 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2254 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2255 (vcpu->arch.cr0 & X86_CR0_TS);
2256 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2257 } else
2258 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002259}
2260
Avi Kivity6aa8b732006-12-10 02:21:36 -08002261static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2262{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002263 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002264
Avi Kivity6de12732011-03-07 12:51:22 +02002265 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2266 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2267 rflags = vmcs_readl(GUEST_RFLAGS);
2268 if (to_vmx(vcpu)->rmode.vm86_active) {
2269 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2270 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2271 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2272 }
2273 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002274 }
Avi Kivity6de12732011-03-07 12:51:22 +02002275 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276}
2277
2278static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2279{
Avi Kivity6de12732011-03-07 12:51:22 +02002280 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2281 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002282 if (to_vmx(vcpu)->rmode.vm86_active) {
2283 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002284 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002285 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286 vmcs_writel(GUEST_RFLAGS, rflags);
2287}
2288
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002289static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002290{
2291 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2292 int ret = 0;
2293
2294 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002295 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002296 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002297 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002298
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002299 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002300}
2301
2302static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2303{
2304 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2305 u32 interruptibility = interruptibility_old;
2306
2307 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2308
Jan Kiszka48005f62010-02-19 19:38:07 +01002309 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002310 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002311 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002312 interruptibility |= GUEST_INTR_STATE_STI;
2313
2314 if ((interruptibility != interruptibility_old))
2315 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2316}
2317
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2319{
2320 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002322 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002323 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002324 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325
Glauber Costa2809f5d2009-05-12 16:21:05 -04002326 /* skipping an emulated instruction also counts */
2327 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002328}
2329
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002330/*
2331 * KVM wants to inject page-faults which it got to the guest. This function
2332 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002333 */
Gleb Natapove011c662013-09-25 12:51:35 +03002334static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002335{
2336 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2337
Gleb Natapove011c662013-09-25 12:51:35 +03002338 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002339 return 0;
2340
Jan Kiszka533558b2014-01-04 18:47:20 +01002341 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2342 vmcs_read32(VM_EXIT_INTR_INFO),
2343 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002344 return 1;
2345}
2346
Avi Kivity298101d2007-11-25 13:41:11 +02002347static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002348 bool has_error_code, u32 error_code,
2349 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002350{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002351 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002352 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002353
Gleb Natapove011c662013-09-25 12:51:35 +03002354 if (!reinject && is_guest_mode(vcpu) &&
2355 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002356 return;
2357
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002358 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002359 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002360 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2361 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002362
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002363 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002364 int inc_eip = 0;
2365 if (kvm_exception_is_soft(nr))
2366 inc_eip = vcpu->arch.event_exit_inst_len;
2367 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002368 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002369 return;
2370 }
2371
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002372 if (kvm_exception_is_soft(nr)) {
2373 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2374 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002375 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2376 } else
2377 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2378
2379 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002380}
2381
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002382static bool vmx_rdtscp_supported(void)
2383{
2384 return cpu_has_vmx_rdtscp();
2385}
2386
Mao, Junjiead756a12012-07-02 01:18:48 +00002387static bool vmx_invpcid_supported(void)
2388{
2389 return cpu_has_vmx_invpcid() && enable_ept;
2390}
2391
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392/*
Eddie Donga75beee2007-05-17 18:55:15 +03002393 * Swap MSR entry in host/guest MSR entry array.
2394 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002395static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002396{
Avi Kivity26bb0982009-09-07 11:14:12 +03002397 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002398
2399 tmp = vmx->guest_msrs[to];
2400 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2401 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002402}
2403
Yang Zhang8d146952013-01-25 10:18:50 +08002404static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2405{
2406 unsigned long *msr_bitmap;
2407
Wincy Van670125b2015-03-04 14:31:56 +08002408 if (is_guest_mode(vcpu))
2409 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002410 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002411 if (is_long_mode(vcpu))
2412 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2413 else
2414 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2415 } else {
2416 if (is_long_mode(vcpu))
2417 msr_bitmap = vmx_msr_bitmap_longmode;
2418 else
2419 msr_bitmap = vmx_msr_bitmap_legacy;
2420 }
2421
2422 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2423}
2424
Eddie Donga75beee2007-05-17 18:55:15 +03002425/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002426 * Set up the vmcs to automatically save and restore system
2427 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2428 * mode, as fiddling with msrs is very expensive.
2429 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002430static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002431{
Avi Kivity26bb0982009-09-07 11:14:12 +03002432 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002433
Eddie Donga75beee2007-05-17 18:55:15 +03002434 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002435#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002436 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002437 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002438 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002439 move_msr_up(vmx, index, save_nmsrs++);
2440 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002441 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002442 move_msr_up(vmx, index, save_nmsrs++);
2443 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002444 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002445 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002446 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002447 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002448 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002449 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002450 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002451 * if efer.sce is enabled.
2452 */
Brian Gerst8c065852010-07-17 09:03:26 -04002453 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002454 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002455 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002456 }
Eddie Donga75beee2007-05-17 18:55:15 +03002457#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002458 index = __find_msr_index(vmx, MSR_EFER);
2459 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002460 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002461
Avi Kivity26bb0982009-09-07 11:14:12 +03002462 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002463
Yang Zhang8d146952013-01-25 10:18:50 +08002464 if (cpu_has_vmx_msr_bitmap())
2465 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002466}
2467
2468/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002469 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002470 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2471 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002472 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002473static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474{
2475 u64 host_tsc, tsc_offset;
2476
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002477 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002478 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002479 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002480}
2481
2482/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002483 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2484 * counter, even if a nested guest (L2) is currently running.
2485 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002486static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002487{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002488 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002489
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002490 tsc_offset = is_guest_mode(vcpu) ?
2491 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2492 vmcs_read64(TSC_OFFSET);
2493 return host_tsc + tsc_offset;
2494}
2495
Will Auldba904632012-11-29 12:42:50 -08002496static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2497{
2498 return vmcs_read64(TSC_OFFSET);
2499}
2500
Joerg Roedel4051b182011-03-25 09:44:49 +01002501/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002502 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002504static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002505{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002506 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002507 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002508 * We're here if L1 chose not to trap WRMSR to TSC. According
2509 * to the spec, this should set L1's TSC; The offset that L1
2510 * set for L2 remains unchanged, and still needs to be added
2511 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002512 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002513 struct vmcs12 *vmcs12;
2514 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2515 /* recalculate vmcs02.TSC_OFFSET: */
2516 vmcs12 = get_vmcs12(vcpu);
2517 vmcs_write64(TSC_OFFSET, offset +
2518 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2519 vmcs12->tsc_offset : 0));
2520 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002521 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2522 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002523 vmcs_write64(TSC_OFFSET, offset);
2524 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002525}
2526
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002527static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002528{
2529 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002530
Zachary Amsdene48672f2010-08-19 22:07:23 -10002531 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002532 if (is_guest_mode(vcpu)) {
2533 /* Even when running L2, the adjustment needs to apply to L1 */
2534 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002535 } else
2536 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2537 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002538}
2539
Nadav Har'El801d3422011-05-25 23:02:23 +03002540static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2541{
2542 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2543 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2544}
2545
2546/*
2547 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2548 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2549 * all guests if the "nested" module option is off, and can also be disabled
2550 * for a single guest by disabling its VMX cpuid bit.
2551 */
2552static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2553{
2554 return nested && guest_cpuid_has_vmx(vcpu);
2555}
2556
Avi Kivity6aa8b732006-12-10 02:21:36 -08002557/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002558 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2559 * returned for the various VMX controls MSRs when nested VMX is enabled.
2560 * The same values should also be used to verify that vmcs12 control fields are
2561 * valid during nested entry from L1 to L2.
2562 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2563 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2564 * bit in the high half is on if the corresponding bit in the control field
2565 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002566 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002567static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002568{
2569 /*
2570 * Note that as a general rule, the high half of the MSRs (bits in
2571 * the control fields which may be 1) should be initialized by the
2572 * intersection of the underlying hardware's MSR (i.e., features which
2573 * can be supported) and the list of features we want to expose -
2574 * because they are known to be properly supported in our code.
2575 * Also, usually, the low half of the MSRs (bits which must be 1) can
2576 * be set to 0, meaning that L1 may turn off any of these bits. The
2577 * reason is that if one of these bits is necessary, it will appear
2578 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2579 * fields of vmcs01 and vmcs02, will turn these bits off - and
2580 * nested_vmx_exit_handled() will not pass related exits to L1.
2581 * These rules have exceptions below.
2582 */
2583
2584 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002585 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002586 vmx->nested.nested_vmx_pinbased_ctls_low,
2587 vmx->nested.nested_vmx_pinbased_ctls_high);
2588 vmx->nested.nested_vmx_pinbased_ctls_low |=
2589 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2590 vmx->nested.nested_vmx_pinbased_ctls_high &=
2591 PIN_BASED_EXT_INTR_MASK |
2592 PIN_BASED_NMI_EXITING |
2593 PIN_BASED_VIRTUAL_NMIS;
2594 vmx->nested.nested_vmx_pinbased_ctls_high |=
2595 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002596 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002597 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002598 vmx->nested.nested_vmx_pinbased_ctls_high |=
2599 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002600
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002601 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002602 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002603 vmx->nested.nested_vmx_exit_ctls_low,
2604 vmx->nested.nested_vmx_exit_ctls_high);
2605 vmx->nested.nested_vmx_exit_ctls_low =
2606 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002607
Wincy Vanb9c237b2015-02-03 23:56:30 +08002608 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002609#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002610 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002611#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002612 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002613 vmx->nested.nested_vmx_exit_ctls_high |=
2614 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002615 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002616 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2617
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002618 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002619 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002620
Jan Kiszka2996fca2014-06-16 13:59:43 +02002621 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002622 vmx->nested.nested_vmx_true_exit_ctls_low =
2623 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002624 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2625
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002626 /* entry controls */
2627 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002628 vmx->nested.nested_vmx_entry_ctls_low,
2629 vmx->nested.nested_vmx_entry_ctls_high);
2630 vmx->nested.nested_vmx_entry_ctls_low =
2631 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2632 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002633#ifdef CONFIG_X86_64
2634 VM_ENTRY_IA32E_MODE |
2635#endif
2636 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002637 vmx->nested.nested_vmx_entry_ctls_high |=
2638 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002639 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002640 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002641
Jan Kiszka2996fca2014-06-16 13:59:43 +02002642 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002643 vmx->nested.nested_vmx_true_entry_ctls_low =
2644 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002645 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2646
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002647 /* cpu-based controls */
2648 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002649 vmx->nested.nested_vmx_procbased_ctls_low,
2650 vmx->nested.nested_vmx_procbased_ctls_high);
2651 vmx->nested.nested_vmx_procbased_ctls_low =
2652 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2653 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002654 CPU_BASED_VIRTUAL_INTR_PENDING |
2655 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002656 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2657 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2658 CPU_BASED_CR3_STORE_EXITING |
2659#ifdef CONFIG_X86_64
2660 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2661#endif
2662 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002663 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2664 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2665 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2666 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002667 /*
2668 * We can allow some features even when not supported by the
2669 * hardware. For example, L1 can specify an MSR bitmap - and we
2670 * can use it to avoid exits to L1 - even when L0 runs L2
2671 * without MSR bitmaps.
2672 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002673 vmx->nested.nested_vmx_procbased_ctls_high |=
2674 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002675 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002676
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002677 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002678 vmx->nested.nested_vmx_true_procbased_ctls_low =
2679 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002680 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2681
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002682 /* secondary cpu-based controls */
2683 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002684 vmx->nested.nested_vmx_secondary_ctls_low,
2685 vmx->nested.nested_vmx_secondary_ctls_high);
2686 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2687 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002688 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002689 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002690 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002691 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002692 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002693 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002694 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002695 SECONDARY_EXEC_XSAVES |
2696 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002697
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002698 if (enable_ept) {
2699 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002700 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002701 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002702 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002703 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2704 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002705 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002706 /*
Bandan Das4b855072014-04-19 18:17:44 -04002707 * For nested guests, we don't do anything specific
2708 * for single context invalidation. Hence, only advertise
2709 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002710 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002711 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002712 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002714
Wanpeng Li089d7b62015-10-13 09:18:37 -07002715 if (enable_vpid)
2716 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
2717 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2718 else
2719 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002720
Radim Krčmář0790ec12015-03-17 14:02:32 +01002721 if (enable_unrestricted_guest)
2722 vmx->nested.nested_vmx_secondary_ctls_high |=
2723 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2724
Jan Kiszkac18911a2013-03-13 16:06:41 +01002725 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002726 rdmsr(MSR_IA32_VMX_MISC,
2727 vmx->nested.nested_vmx_misc_low,
2728 vmx->nested.nested_vmx_misc_high);
2729 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2730 vmx->nested.nested_vmx_misc_low |=
2731 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002732 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002734}
2735
2736static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2737{
2738 /*
2739 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2740 */
2741 return ((control & high) | low) == control;
2742}
2743
2744static inline u64 vmx_control_msr(u32 low, u32 high)
2745{
2746 return low | ((u64)high << 32);
2747}
2748
Jan Kiszkacae50132014-01-04 18:47:22 +01002749/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002750static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2751{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002752 struct vcpu_vmx *vmx = to_vmx(vcpu);
2753
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002754 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002755 case MSR_IA32_VMX_BASIC:
2756 /*
2757 * This MSR reports some information about VMX support. We
2758 * should return information about the VMX we emulate for the
2759 * guest, and the VMCS structure we give it - not about the
2760 * VMX support of the underlying hardware.
2761 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002762 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002763 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2764 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2765 break;
2766 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2767 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002768 *pdata = vmx_control_msr(
2769 vmx->nested.nested_vmx_pinbased_ctls_low,
2770 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002771 break;
2772 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002773 *pdata = vmx_control_msr(
2774 vmx->nested.nested_vmx_true_procbased_ctls_low,
2775 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002776 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002777 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002778 *pdata = vmx_control_msr(
2779 vmx->nested.nested_vmx_procbased_ctls_low,
2780 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002781 break;
2782 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002783 *pdata = vmx_control_msr(
2784 vmx->nested.nested_vmx_true_exit_ctls_low,
2785 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002786 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002787 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002788 *pdata = vmx_control_msr(
2789 vmx->nested.nested_vmx_exit_ctls_low,
2790 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002791 break;
2792 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002793 *pdata = vmx_control_msr(
2794 vmx->nested.nested_vmx_true_entry_ctls_low,
2795 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002796 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002797 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002798 *pdata = vmx_control_msr(
2799 vmx->nested.nested_vmx_entry_ctls_low,
2800 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002801 break;
2802 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002803 *pdata = vmx_control_msr(
2804 vmx->nested.nested_vmx_misc_low,
2805 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002806 break;
2807 /*
2808 * These MSRs specify bits which the guest must keep fixed (on or off)
2809 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2810 * We picked the standard core2 setting.
2811 */
2812#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2813#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2814 case MSR_IA32_VMX_CR0_FIXED0:
2815 *pdata = VMXON_CR0_ALWAYSON;
2816 break;
2817 case MSR_IA32_VMX_CR0_FIXED1:
2818 *pdata = -1ULL;
2819 break;
2820 case MSR_IA32_VMX_CR4_FIXED0:
2821 *pdata = VMXON_CR4_ALWAYSON;
2822 break;
2823 case MSR_IA32_VMX_CR4_FIXED1:
2824 *pdata = -1ULL;
2825 break;
2826 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002827 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002828 break;
2829 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002830 *pdata = vmx_control_msr(
2831 vmx->nested.nested_vmx_secondary_ctls_low,
2832 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002833 break;
2834 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002835 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002836 *pdata = vmx->nested.nested_vmx_ept_caps |
2837 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002838 break;
2839 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002840 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002841 }
2842
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002843 return 0;
2844}
2845
2846/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 * Reads an msr value (of 'msr_index') into 'pdata'.
2848 * Returns 0 on success, non-0 otherwise.
2849 * Assumes vcpu_load() was already called.
2850 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002851static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852{
Avi Kivity26bb0982009-09-07 11:14:12 +03002853 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002854
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002855 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002856#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002858 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859 break;
2860 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002861 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002862 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002863 case MSR_KERNEL_GS_BASE:
2864 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002865 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002866 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002867#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002868 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002869 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302870 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002871 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872 break;
2873 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002874 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002875 break;
2876 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002877 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878 break;
2879 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002880 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002882 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002883 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002884 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002885 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002886 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002887 case MSR_IA32_FEATURE_CONTROL:
2888 if (!nested_vmx_allowed(vcpu))
2889 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002890 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002891 break;
2892 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2893 if (!nested_vmx_allowed(vcpu))
2894 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002895 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002896 case MSR_IA32_XSS:
2897 if (!vmx_xsaves_supported())
2898 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002899 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002900 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002901 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08002902 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002903 return 1;
2904 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002905 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002906 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002907 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002908 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002909 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002911 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002912 }
2913
Avi Kivity6aa8b732006-12-10 02:21:36 -08002914 return 0;
2915}
2916
Jan Kiszkacae50132014-01-04 18:47:22 +01002917static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2918
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919/*
2920 * Writes msr value into into the appropriate "register".
2921 * Returns 0 on success, non-0 otherwise.
2922 * Assumes vcpu_load() was already called.
2923 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002924static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002925{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002926 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002927 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002928 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002929 u32 msr_index = msr_info->index;
2930 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002931
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002933 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002934 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002935 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002936#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002937 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002938 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939 vmcs_writel(GUEST_FS_BASE, data);
2940 break;
2941 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002942 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943 vmcs_writel(GUEST_GS_BASE, data);
2944 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002945 case MSR_KERNEL_GS_BASE:
2946 vmx_load_host_state(vmx);
2947 vmx->msr_guest_kernel_gs_base = data;
2948 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002949#endif
2950 case MSR_IA32_SYSENTER_CS:
2951 vmcs_write32(GUEST_SYSENTER_CS, data);
2952 break;
2953 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002954 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002955 break;
2956 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002957 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002958 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002959 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002960 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002961 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002962 vmcs_write64(GUEST_BNDCFGS, data);
2963 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302964 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002965 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002967 case MSR_IA32_CR_PAT:
2968 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002969 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2970 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002971 vmcs_write64(GUEST_IA32_PAT, data);
2972 vcpu->arch.pat = data;
2973 break;
2974 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002975 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002976 break;
Will Auldba904632012-11-29 12:42:50 -08002977 case MSR_IA32_TSC_ADJUST:
2978 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002979 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002980 case MSR_IA32_FEATURE_CONTROL:
2981 if (!nested_vmx_allowed(vcpu) ||
2982 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2983 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2984 return 1;
2985 vmx->nested.msr_ia32_feature_control = data;
2986 if (msr_info->host_initiated && data == 0)
2987 vmx_leave_nested(vcpu);
2988 break;
2989 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2990 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002991 case MSR_IA32_XSS:
2992 if (!vmx_xsaves_supported())
2993 return 1;
2994 /*
2995 * The only supported bit as of Skylake is bit 8, but
2996 * it is not supported on KVM.
2997 */
2998 if (data != 0)
2999 return 1;
3000 vcpu->arch.ia32_xss = data;
3001 if (vcpu->arch.ia32_xss != host_xss)
3002 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3003 vcpu->arch.ia32_xss, host_xss);
3004 else
3005 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3006 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003007 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003008 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003009 return 1;
3010 /* Check reserved bit, higher 32 bits should be zero */
3011 if ((data >> 32) != 0)
3012 return 1;
3013 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003014 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003015 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003016 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003017 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003018 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003019 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3020 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003021 ret = kvm_set_shared_msr(msr->index, msr->data,
3022 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003023 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003024 if (ret)
3025 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003026 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003027 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003029 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030 }
3031
Eddie Dong2cc51562007-05-21 07:28:09 +03003032 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033}
3034
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003035static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003037 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3038 switch (reg) {
3039 case VCPU_REGS_RSP:
3040 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3041 break;
3042 case VCPU_REGS_RIP:
3043 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3044 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003045 case VCPU_EXREG_PDPTR:
3046 if (enable_ept)
3047 ept_save_pdptrs(vcpu);
3048 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003049 default:
3050 break;
3051 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052}
3053
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054static __init int cpu_has_kvm_support(void)
3055{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003056 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003057}
3058
3059static __init int vmx_disabled_by_bios(void)
3060{
3061 u64 msr;
3062
3063 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003064 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003065 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003066 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3067 && tboot_enabled())
3068 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003069 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003070 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003071 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003072 && !tboot_enabled()) {
3073 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003074 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003075 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003076 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003077 /* launched w/o TXT and VMX disabled */
3078 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3079 && !tboot_enabled())
3080 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003081 }
3082
3083 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084}
3085
Dongxiao Xu7725b892010-05-11 18:29:38 +08003086static void kvm_cpu_vmxon(u64 addr)
3087{
3088 asm volatile (ASM_VMX_VMXON_RAX
3089 : : "a"(&addr), "m"(addr)
3090 : "memory", "cc");
3091}
3092
Radim Krčmář13a34e02014-08-28 15:13:03 +02003093static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094{
3095 int cpu = raw_smp_processor_id();
3096 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003097 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003099 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003100 return -EBUSY;
3101
Nadav Har'Eld462b812011-05-24 15:26:10 +03003102 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003103 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3104 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003105
3106 /*
3107 * Now we can enable the vmclear operation in kdump
3108 * since the loaded_vmcss_on_cpu list on this cpu
3109 * has been initialized.
3110 *
3111 * Though the cpu is not in VMX operation now, there
3112 * is no problem to enable the vmclear operation
3113 * for the loaded_vmcss_on_cpu list is empty!
3114 */
3115 crash_enable_local_vmclear(cpu);
3116
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003118
3119 test_bits = FEATURE_CONTROL_LOCKED;
3120 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3121 if (tboot_enabled())
3122 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3123
3124 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003126 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3127 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003128 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003129
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003130 if (vmm_exclusive) {
3131 kvm_cpu_vmxon(phys_addr);
3132 ept_sync_global();
3133 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003134
Christoph Lameter89cbc762014-08-17 12:30:40 -05003135 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003136
Alexander Graf10474ae2009-09-15 11:37:46 +02003137 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003138}
3139
Nadav Har'Eld462b812011-05-24 15:26:10 +03003140static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003141{
3142 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003143 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003144
Nadav Har'Eld462b812011-05-24 15:26:10 +03003145 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3146 loaded_vmcss_on_cpu_link)
3147 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003148}
3149
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003150
3151/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3152 * tricks.
3153 */
3154static void kvm_cpu_vmxoff(void)
3155{
3156 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003157}
3158
Radim Krčmář13a34e02014-08-28 15:13:03 +02003159static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003161 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003162 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003163 kvm_cpu_vmxoff();
3164 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003165 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166}
3167
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003168static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003169 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003170{
3171 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003172 u32 ctl = ctl_min | ctl_opt;
3173
3174 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3175
3176 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3177 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3178
3179 /* Ensure minimum (required) set of control bits are supported. */
3180 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003181 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003182
3183 *result = ctl;
3184 return 0;
3185}
3186
Avi Kivity110312c2010-12-21 12:54:20 +02003187static __init bool allow_1_setting(u32 msr, u32 ctl)
3188{
3189 u32 vmx_msr_low, vmx_msr_high;
3190
3191 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3192 return vmx_msr_high & ctl;
3193}
3194
Yang, Sheng002c7f72007-07-31 14:23:01 +03003195static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003196{
3197 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003198 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003199 u32 _pin_based_exec_control = 0;
3200 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003201 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003202 u32 _vmexit_control = 0;
3203 u32 _vmentry_control = 0;
3204
Raghavendra K T10166742012-02-07 23:19:20 +05303205 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003206#ifdef CONFIG_X86_64
3207 CPU_BASED_CR8_LOAD_EXITING |
3208 CPU_BASED_CR8_STORE_EXITING |
3209#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003210 CPU_BASED_CR3_LOAD_EXITING |
3211 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003212 CPU_BASED_USE_IO_BITMAPS |
3213 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003214 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003215 CPU_BASED_MWAIT_EXITING |
3216 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003217 CPU_BASED_INVLPG_EXITING |
3218 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003219
Sheng Yangf78e0e22007-10-29 09:40:42 +08003220 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003221 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003222 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003223 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3224 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003225 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003226#ifdef CONFIG_X86_64
3227 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3228 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3229 ~CPU_BASED_CR8_STORE_EXITING;
3230#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003231 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003232 min2 = 0;
3233 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003234 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003235 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003236 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003237 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003238 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003239 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003240 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003241 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003242 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003243 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003244 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003245 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003246 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003247 SECONDARY_EXEC_PCOMMIT |
3248 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003249 if (adjust_vmx_controls(min2, opt2,
3250 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003251 &_cpu_based_2nd_exec_control) < 0)
3252 return -EIO;
3253 }
3254#ifndef CONFIG_X86_64
3255 if (!(_cpu_based_2nd_exec_control &
3256 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3257 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3258#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003259
3260 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3261 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003262 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003263 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3264 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003265
Sheng Yangd56f5462008-04-25 10:13:16 +08003266 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003267 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3268 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003269 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3270 CPU_BASED_CR3_STORE_EXITING |
3271 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003272 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3273 vmx_capability.ept, vmx_capability.vpid);
3274 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003275
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003276 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003277#ifdef CONFIG_X86_64
3278 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3279#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003280 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003281 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003282 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3283 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003284 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003285
Yang Zhang01e439b2013-04-11 19:25:12 +08003286 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3287 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3288 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3289 &_pin_based_exec_control) < 0)
3290 return -EIO;
3291
3292 if (!(_cpu_based_2nd_exec_control &
3293 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3294 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3295 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3296
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003297 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003298 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003299 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3300 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003301 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003302
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003303 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003304
3305 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3306 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003307 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003308
3309#ifdef CONFIG_X86_64
3310 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3311 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003312 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003313#endif
3314
3315 /* Require Write-Back (WB) memory type for VMCS accesses. */
3316 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003317 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003318
Yang, Sheng002c7f72007-07-31 14:23:01 +03003319 vmcs_conf->size = vmx_msr_high & 0x1fff;
3320 vmcs_conf->order = get_order(vmcs_config.size);
3321 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003322
Yang, Sheng002c7f72007-07-31 14:23:01 +03003323 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3324 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003325 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003326 vmcs_conf->vmexit_ctrl = _vmexit_control;
3327 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003328
Avi Kivity110312c2010-12-21 12:54:20 +02003329 cpu_has_load_ia32_efer =
3330 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3331 VM_ENTRY_LOAD_IA32_EFER)
3332 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3333 VM_EXIT_LOAD_IA32_EFER);
3334
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003335 cpu_has_load_perf_global_ctrl =
3336 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3337 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3338 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3339 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3340
3341 /*
3342 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3343 * but due to arrata below it can't be used. Workaround is to use
3344 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3345 *
3346 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3347 *
3348 * AAK155 (model 26)
3349 * AAP115 (model 30)
3350 * AAT100 (model 37)
3351 * BC86,AAY89,BD102 (model 44)
3352 * BA97 (model 46)
3353 *
3354 */
3355 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3356 switch (boot_cpu_data.x86_model) {
3357 case 26:
3358 case 30:
3359 case 37:
3360 case 44:
3361 case 46:
3362 cpu_has_load_perf_global_ctrl = false;
3363 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3364 "does not work properly. Using workaround\n");
3365 break;
3366 default:
3367 break;
3368 }
3369 }
3370
Wanpeng Li20300092014-12-02 19:14:59 +08003371 if (cpu_has_xsaves)
3372 rdmsrl(MSR_IA32_XSS, host_xss);
3373
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003374 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003375}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003376
3377static struct vmcs *alloc_vmcs_cpu(int cpu)
3378{
3379 int node = cpu_to_node(cpu);
3380 struct page *pages;
3381 struct vmcs *vmcs;
3382
Vlastimil Babka96db8002015-09-08 15:03:50 -07003383 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003384 if (!pages)
3385 return NULL;
3386 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003387 memset(vmcs, 0, vmcs_config.size);
3388 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003389 return vmcs;
3390}
3391
3392static struct vmcs *alloc_vmcs(void)
3393{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003394 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395}
3396
3397static void free_vmcs(struct vmcs *vmcs)
3398{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003399 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003400}
3401
Nadav Har'Eld462b812011-05-24 15:26:10 +03003402/*
3403 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3404 */
3405static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3406{
3407 if (!loaded_vmcs->vmcs)
3408 return;
3409 loaded_vmcs_clear(loaded_vmcs);
3410 free_vmcs(loaded_vmcs->vmcs);
3411 loaded_vmcs->vmcs = NULL;
3412}
3413
Sam Ravnborg39959582007-06-01 00:47:13 -07003414static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003415{
3416 int cpu;
3417
Zachary Amsden3230bb42009-09-29 11:38:37 -10003418 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003419 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003420 per_cpu(vmxarea, cpu) = NULL;
3421 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003422}
3423
Bandan Dasfe2b2012014-04-21 15:20:14 -04003424static void init_vmcs_shadow_fields(void)
3425{
3426 int i, j;
3427
3428 /* No checks for read only fields yet */
3429
3430 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3431 switch (shadow_read_write_fields[i]) {
3432 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003433 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003434 continue;
3435 break;
3436 default:
3437 break;
3438 }
3439
3440 if (j < i)
3441 shadow_read_write_fields[j] =
3442 shadow_read_write_fields[i];
3443 j++;
3444 }
3445 max_shadow_read_write_fields = j;
3446
3447 /* shadowed fields guest access without vmexit */
3448 for (i = 0; i < max_shadow_read_write_fields; i++) {
3449 clear_bit(shadow_read_write_fields[i],
3450 vmx_vmwrite_bitmap);
3451 clear_bit(shadow_read_write_fields[i],
3452 vmx_vmread_bitmap);
3453 }
3454 for (i = 0; i < max_shadow_read_only_fields; i++)
3455 clear_bit(shadow_read_only_fields[i],
3456 vmx_vmread_bitmap);
3457}
3458
Avi Kivity6aa8b732006-12-10 02:21:36 -08003459static __init int alloc_kvm_area(void)
3460{
3461 int cpu;
3462
Zachary Amsden3230bb42009-09-29 11:38:37 -10003463 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003464 struct vmcs *vmcs;
3465
3466 vmcs = alloc_vmcs_cpu(cpu);
3467 if (!vmcs) {
3468 free_kvm_area();
3469 return -ENOMEM;
3470 }
3471
3472 per_cpu(vmxarea, cpu) = vmcs;
3473 }
3474 return 0;
3475}
3476
Gleb Natapov14168782013-01-21 15:36:49 +02003477static bool emulation_required(struct kvm_vcpu *vcpu)
3478{
3479 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3480}
3481
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003482static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003483 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003484{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003485 if (!emulate_invalid_guest_state) {
3486 /*
3487 * CS and SS RPL should be equal during guest entry according
3488 * to VMX spec, but in reality it is not always so. Since vcpu
3489 * is in the middle of the transition from real mode to
3490 * protected mode it is safe to assume that RPL 0 is a good
3491 * default value.
3492 */
3493 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003494 save->selector &= ~SEGMENT_RPL_MASK;
3495 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003496 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003497 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003498 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003499}
3500
3501static void enter_pmode(struct kvm_vcpu *vcpu)
3502{
3503 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003504 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505
Gleb Natapovd99e4152012-12-20 16:57:45 +02003506 /*
3507 * Update real mode segment cache. It may be not up-to-date if sement
3508 * register was written while vcpu was in a guest mode.
3509 */
3510 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3511 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3512 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3513 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3514 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3515 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3516
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003517 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518
Avi Kivity2fb92db2011-04-27 19:42:18 +03003519 vmx_segment_cache_clear(vmx);
3520
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003521 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522
3523 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003524 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3525 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526 vmcs_writel(GUEST_RFLAGS, flags);
3527
Rusty Russell66aee912007-07-17 23:34:16 +10003528 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3529 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530
3531 update_exception_bitmap(vcpu);
3532
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003533 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3534 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3535 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3536 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3537 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3538 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539}
3540
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003541static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542{
Mathias Krause772e0312012-08-30 01:30:19 +02003543 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003544 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003545
Gleb Natapovd99e4152012-12-20 16:57:45 +02003546 var.dpl = 0x3;
3547 if (seg == VCPU_SREG_CS)
3548 var.type = 0x3;
3549
3550 if (!emulate_invalid_guest_state) {
3551 var.selector = var.base >> 4;
3552 var.base = var.base & 0xffff0;
3553 var.limit = 0xffff;
3554 var.g = 0;
3555 var.db = 0;
3556 var.present = 1;
3557 var.s = 1;
3558 var.l = 0;
3559 var.unusable = 0;
3560 var.type = 0x3;
3561 var.avl = 0;
3562 if (save->base & 0xf)
3563 printk_once(KERN_WARNING "kvm: segment base is not "
3564 "paragraph aligned when entering "
3565 "protected mode (seg=%d)", seg);
3566 }
3567
3568 vmcs_write16(sf->selector, var.selector);
3569 vmcs_write32(sf->base, var.base);
3570 vmcs_write32(sf->limit, var.limit);
3571 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003572}
3573
3574static void enter_rmode(struct kvm_vcpu *vcpu)
3575{
3576 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003577 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003579 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3580 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3581 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3582 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3583 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003584 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3585 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003586
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003587 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003588
Gleb Natapov776e58e2011-03-13 12:34:27 +02003589 /*
3590 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003591 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003592 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003593 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003594 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3595 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003596
Avi Kivity2fb92db2011-04-27 19:42:18 +03003597 vmx_segment_cache_clear(vmx);
3598
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003599 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003601 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3602
3603 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003604 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003605
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003606 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003607
3608 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003609 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003610 update_exception_bitmap(vcpu);
3611
Gleb Natapovd99e4152012-12-20 16:57:45 +02003612 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3613 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3614 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3615 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3616 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3617 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003618
Eddie Dong8668a3c2007-10-10 14:26:45 +08003619 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003620}
3621
Amit Shah401d10d2009-02-20 22:53:37 +05303622static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3623{
3624 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003625 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3626
3627 if (!msr)
3628 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303629
Avi Kivity44ea2b12009-09-06 15:55:37 +03003630 /*
3631 * Force kernel_gs_base reloading before EFER changes, as control
3632 * of this msr depends on is_long_mode().
3633 */
3634 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003635 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303636 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003637 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303638 msr->data = efer;
3639 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003640 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303641
3642 msr->data = efer & ~EFER_LME;
3643 }
3644 setup_msrs(vmx);
3645}
3646
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003647#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648
3649static void enter_lmode(struct kvm_vcpu *vcpu)
3650{
3651 u32 guest_tr_ar;
3652
Avi Kivity2fb92db2011-04-27 19:42:18 +03003653 vmx_segment_cache_clear(to_vmx(vcpu));
3654
Avi Kivity6aa8b732006-12-10 02:21:36 -08003655 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003656 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003657 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3658 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003659 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003660 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3661 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003662 }
Avi Kivityda38f432010-07-06 11:30:49 +03003663 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003664}
3665
3666static void exit_lmode(struct kvm_vcpu *vcpu)
3667{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003668 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003669 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003670}
3671
3672#endif
3673
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003674static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003675{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003676 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003677 if (enable_ept) {
3678 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3679 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003680 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003681 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003682}
3683
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003684static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3685{
3686 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3687}
3688
Avi Kivitye8467fd2009-12-29 18:43:06 +02003689static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3690{
3691 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3692
3693 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3694 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3695}
3696
Avi Kivityaff48ba2010-12-05 18:56:11 +02003697static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3698{
3699 if (enable_ept && is_paging(vcpu))
3700 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3701 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3702}
3703
Anthony Liguori25c4c272007-04-27 09:29:21 +03003704static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003705{
Avi Kivityfc78f512009-12-07 12:16:48 +02003706 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3707
3708 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3709 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003710}
3711
Sheng Yang14394422008-04-28 12:24:45 +08003712static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3713{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003714 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3715
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003716 if (!test_bit(VCPU_EXREG_PDPTR,
3717 (unsigned long *)&vcpu->arch.regs_dirty))
3718 return;
3719
Sheng Yang14394422008-04-28 12:24:45 +08003720 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003721 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3722 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3723 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3724 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003725 }
3726}
3727
Avi Kivity8f5d5492009-05-31 18:41:29 +03003728static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3729{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003730 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3731
Avi Kivity8f5d5492009-05-31 18:41:29 +03003732 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003733 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3734 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3735 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3736 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003737 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003738
3739 __set_bit(VCPU_EXREG_PDPTR,
3740 (unsigned long *)&vcpu->arch.regs_avail);
3741 __set_bit(VCPU_EXREG_PDPTR,
3742 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003743}
3744
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003745static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003746
3747static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3748 unsigned long cr0,
3749 struct kvm_vcpu *vcpu)
3750{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003751 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3752 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003753 if (!(cr0 & X86_CR0_PG)) {
3754 /* From paging/starting to nonpaging */
3755 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003756 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003757 (CPU_BASED_CR3_LOAD_EXITING |
3758 CPU_BASED_CR3_STORE_EXITING));
3759 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003760 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003761 } else if (!is_paging(vcpu)) {
3762 /* From nonpaging to paging */
3763 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003764 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003765 ~(CPU_BASED_CR3_LOAD_EXITING |
3766 CPU_BASED_CR3_STORE_EXITING));
3767 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003768 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003769 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003770
3771 if (!(cr0 & X86_CR0_WP))
3772 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003773}
3774
Avi Kivity6aa8b732006-12-10 02:21:36 -08003775static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3776{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003777 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003778 unsigned long hw_cr0;
3779
Gleb Natapov50378782013-02-04 16:00:28 +02003780 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003781 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003782 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003783 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003784 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003785
Gleb Natapov218e7632013-01-21 15:36:45 +02003786 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3787 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788
Gleb Natapov218e7632013-01-21 15:36:45 +02003789 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3790 enter_rmode(vcpu);
3791 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003793#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003794 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003795 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003796 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003797 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798 exit_lmode(vcpu);
3799 }
3800#endif
3801
Avi Kivity089d0342009-03-23 18:26:32 +02003802 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003803 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3804
Avi Kivity02daab22009-12-30 12:40:26 +02003805 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003806 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003807
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003809 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003810 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003811
3812 /* depends on vcpu->arch.cr0 to be set to a new value */
3813 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814}
3815
Sheng Yang14394422008-04-28 12:24:45 +08003816static u64 construct_eptp(unsigned long root_hpa)
3817{
3818 u64 eptp;
3819
3820 /* TODO write the value reading from MSR */
3821 eptp = VMX_EPT_DEFAULT_MT |
3822 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003823 if (enable_ept_ad_bits)
3824 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003825 eptp |= (root_hpa & PAGE_MASK);
3826
3827 return eptp;
3828}
3829
Avi Kivity6aa8b732006-12-10 02:21:36 -08003830static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3831{
Sheng Yang14394422008-04-28 12:24:45 +08003832 unsigned long guest_cr3;
3833 u64 eptp;
3834
3835 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003836 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003837 eptp = construct_eptp(cr3);
3838 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003839 if (is_paging(vcpu) || is_guest_mode(vcpu))
3840 guest_cr3 = kvm_read_cr3(vcpu);
3841 else
3842 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003843 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003844 }
3845
Sheng Yang2384d2b2008-01-17 15:14:33 +08003846 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003847 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003848}
3849
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003850static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003851{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003852 /*
3853 * Pass through host's Machine Check Enable value to hw_cr4, which
3854 * is in force while we are in guest mode. Do not let guests control
3855 * this bit, even if host CR4.MCE == 0.
3856 */
3857 unsigned long hw_cr4 =
3858 (cr4_read_shadow() & X86_CR4_MCE) |
3859 (cr4 & ~X86_CR4_MCE) |
3860 (to_vmx(vcpu)->rmode.vm86_active ?
3861 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003862
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003863 if (cr4 & X86_CR4_VMXE) {
3864 /*
3865 * To use VMXON (and later other VMX instructions), a guest
3866 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3867 * So basically the check on whether to allow nested VMX
3868 * is here.
3869 */
3870 if (!nested_vmx_allowed(vcpu))
3871 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003872 }
3873 if (to_vmx(vcpu)->nested.vmxon &&
3874 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003875 return 1;
3876
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003877 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003878 if (enable_ept) {
3879 if (!is_paging(vcpu)) {
3880 hw_cr4 &= ~X86_CR4_PAE;
3881 hw_cr4 |= X86_CR4_PSE;
3882 } else if (!(cr4 & X86_CR4_PAE)) {
3883 hw_cr4 &= ~X86_CR4_PAE;
3884 }
3885 }
Sheng Yang14394422008-04-28 12:24:45 +08003886
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003887 if (!enable_unrestricted_guest && !is_paging(vcpu))
3888 /*
3889 * SMEP/SMAP is disabled if CPU is in non-paging mode in
3890 * hardware. However KVM always uses paging mode without
3891 * unrestricted guest.
3892 * To emulate this behavior, SMEP/SMAP needs to be manually
3893 * disabled when guest switches to non-paging mode.
3894 */
3895 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
3896
Sheng Yang14394422008-04-28 12:24:45 +08003897 vmcs_writel(CR4_READ_SHADOW, cr4);
3898 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003899 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003900}
3901
Avi Kivity6aa8b732006-12-10 02:21:36 -08003902static void vmx_get_segment(struct kvm_vcpu *vcpu,
3903 struct kvm_segment *var, int seg)
3904{
Avi Kivitya9179492011-01-03 14:28:52 +02003905 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003906 u32 ar;
3907
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003908 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003909 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003910 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003911 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003912 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003913 var->base = vmx_read_guest_seg_base(vmx, seg);
3914 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3915 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003916 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003917 var->base = vmx_read_guest_seg_base(vmx, seg);
3918 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3919 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3920 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003921 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003922 var->type = ar & 15;
3923 var->s = (ar >> 4) & 1;
3924 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003925 /*
3926 * Some userspaces do not preserve unusable property. Since usable
3927 * segment has to be present according to VMX spec we can use present
3928 * property to amend userspace bug by making unusable segment always
3929 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3930 * segment as unusable.
3931 */
3932 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003933 var->avl = (ar >> 12) & 1;
3934 var->l = (ar >> 13) & 1;
3935 var->db = (ar >> 14) & 1;
3936 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003937}
3938
Avi Kivitya9179492011-01-03 14:28:52 +02003939static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3940{
Avi Kivitya9179492011-01-03 14:28:52 +02003941 struct kvm_segment s;
3942
3943 if (to_vmx(vcpu)->rmode.vm86_active) {
3944 vmx_get_segment(vcpu, &s, seg);
3945 return s.base;
3946 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003947 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003948}
3949
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003950static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003951{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003952 struct vcpu_vmx *vmx = to_vmx(vcpu);
3953
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003954 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003955 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003956 else {
3957 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003958 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003959 }
Avi Kivity69c73022011-03-07 15:26:44 +02003960}
3961
Avi Kivity653e3102007-05-07 10:55:37 +03003962static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003963{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003964 u32 ar;
3965
Avi Kivityf0495f92012-06-07 17:06:10 +03003966 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003967 ar = 1 << 16;
3968 else {
3969 ar = var->type & 15;
3970 ar |= (var->s & 1) << 4;
3971 ar |= (var->dpl & 3) << 5;
3972 ar |= (var->present & 1) << 7;
3973 ar |= (var->avl & 1) << 12;
3974 ar |= (var->l & 1) << 13;
3975 ar |= (var->db & 1) << 14;
3976 ar |= (var->g & 1) << 15;
3977 }
Avi Kivity653e3102007-05-07 10:55:37 +03003978
3979 return ar;
3980}
3981
3982static void vmx_set_segment(struct kvm_vcpu *vcpu,
3983 struct kvm_segment *var, int seg)
3984{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003985 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003986 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003987
Avi Kivity2fb92db2011-04-27 19:42:18 +03003988 vmx_segment_cache_clear(vmx);
3989
Gleb Natapov1ecd50a92012-12-12 19:10:54 +02003990 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3991 vmx->rmode.segs[seg] = *var;
3992 if (seg == VCPU_SREG_TR)
3993 vmcs_write16(sf->selector, var->selector);
3994 else if (var->s)
3995 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003996 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003997 }
Gleb Natapov1ecd50a92012-12-12 19:10:54 +02003998
Avi Kivity653e3102007-05-07 10:55:37 +03003999 vmcs_writel(sf->base, var->base);
4000 vmcs_write32(sf->limit, var->limit);
4001 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004002
4003 /*
4004 * Fix the "Accessed" bit in AR field of segment registers for older
4005 * qemu binaries.
4006 * IA32 arch specifies that at the time of processor reset the
4007 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004008 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004009 * state vmexit when "unrestricted guest" mode is turned on.
4010 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4011 * tree. Newer qemu binaries with that qemu fix would not need this
4012 * kvm hack.
4013 */
4014 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004015 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004016
Gleb Natapovf924d662012-12-12 19:10:55 +02004017 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004018
4019out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004020 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004021}
4022
Avi Kivity6aa8b732006-12-10 02:21:36 -08004023static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4024{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004025 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004026
4027 *db = (ar >> 14) & 1;
4028 *l = (ar >> 13) & 1;
4029}
4030
Gleb Natapov89a27f42010-02-16 10:51:48 +02004031static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004032{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004033 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4034 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004035}
4036
Gleb Natapov89a27f42010-02-16 10:51:48 +02004037static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004038{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004039 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4040 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004041}
4042
Gleb Natapov89a27f42010-02-16 10:51:48 +02004043static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004045 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4046 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047}
4048
Gleb Natapov89a27f42010-02-16 10:51:48 +02004049static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004051 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4052 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053}
4054
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004055static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4056{
4057 struct kvm_segment var;
4058 u32 ar;
4059
4060 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004061 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004062 if (seg == VCPU_SREG_CS)
4063 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004064 ar = vmx_segment_access_rights(&var);
4065
4066 if (var.base != (var.selector << 4))
4067 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004068 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004069 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004070 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004071 return false;
4072
4073 return true;
4074}
4075
4076static bool code_segment_valid(struct kvm_vcpu *vcpu)
4077{
4078 struct kvm_segment cs;
4079 unsigned int cs_rpl;
4080
4081 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004082 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004083
Avi Kivity1872a3f2009-01-04 23:26:52 +02004084 if (cs.unusable)
4085 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004086 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004087 return false;
4088 if (!cs.s)
4089 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004090 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004091 if (cs.dpl > cs_rpl)
4092 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004093 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004094 if (cs.dpl != cs_rpl)
4095 return false;
4096 }
4097 if (!cs.present)
4098 return false;
4099
4100 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4101 return true;
4102}
4103
4104static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4105{
4106 struct kvm_segment ss;
4107 unsigned int ss_rpl;
4108
4109 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004110 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004111
Avi Kivity1872a3f2009-01-04 23:26:52 +02004112 if (ss.unusable)
4113 return true;
4114 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004115 return false;
4116 if (!ss.s)
4117 return false;
4118 if (ss.dpl != ss_rpl) /* DPL != RPL */
4119 return false;
4120 if (!ss.present)
4121 return false;
4122
4123 return true;
4124}
4125
4126static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4127{
4128 struct kvm_segment var;
4129 unsigned int rpl;
4130
4131 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004132 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004133
Avi Kivity1872a3f2009-01-04 23:26:52 +02004134 if (var.unusable)
4135 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004136 if (!var.s)
4137 return false;
4138 if (!var.present)
4139 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004140 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004141 if (var.dpl < rpl) /* DPL < RPL */
4142 return false;
4143 }
4144
4145 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4146 * rights flags
4147 */
4148 return true;
4149}
4150
4151static bool tr_valid(struct kvm_vcpu *vcpu)
4152{
4153 struct kvm_segment tr;
4154
4155 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4156
Avi Kivity1872a3f2009-01-04 23:26:52 +02004157 if (tr.unusable)
4158 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004159 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004160 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004161 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004162 return false;
4163 if (!tr.present)
4164 return false;
4165
4166 return true;
4167}
4168
4169static bool ldtr_valid(struct kvm_vcpu *vcpu)
4170{
4171 struct kvm_segment ldtr;
4172
4173 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4174
Avi Kivity1872a3f2009-01-04 23:26:52 +02004175 if (ldtr.unusable)
4176 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004177 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004178 return false;
4179 if (ldtr.type != 2)
4180 return false;
4181 if (!ldtr.present)
4182 return false;
4183
4184 return true;
4185}
4186
4187static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4188{
4189 struct kvm_segment cs, ss;
4190
4191 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4192 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4193
Nadav Amitb32a9912015-03-29 16:33:04 +03004194 return ((cs.selector & SEGMENT_RPL_MASK) ==
4195 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004196}
4197
4198/*
4199 * Check if guest state is valid. Returns true if valid, false if
4200 * not.
4201 * We assume that registers are always usable
4202 */
4203static bool guest_state_valid(struct kvm_vcpu *vcpu)
4204{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004205 if (enable_unrestricted_guest)
4206 return true;
4207
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004208 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004209 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004210 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4211 return false;
4212 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4213 return false;
4214 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4215 return false;
4216 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4217 return false;
4218 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4219 return false;
4220 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4221 return false;
4222 } else {
4223 /* protected mode guest state checks */
4224 if (!cs_ss_rpl_check(vcpu))
4225 return false;
4226 if (!code_segment_valid(vcpu))
4227 return false;
4228 if (!stack_segment_valid(vcpu))
4229 return false;
4230 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4231 return false;
4232 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4233 return false;
4234 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4235 return false;
4236 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4237 return false;
4238 if (!tr_valid(vcpu))
4239 return false;
4240 if (!ldtr_valid(vcpu))
4241 return false;
4242 }
4243 /* TODO:
4244 * - Add checks on RIP
4245 * - Add checks on RFLAGS
4246 */
4247
4248 return true;
4249}
4250
Mike Dayd77c26f2007-10-08 09:02:08 -04004251static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004252{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004253 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004254 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004255 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004256
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004257 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004258 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004259 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4260 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004261 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004262 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004263 r = kvm_write_guest_page(kvm, fn++, &data,
4264 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004265 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004266 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004267 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4268 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004269 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004270 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4271 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004272 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004273 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004274 r = kvm_write_guest_page(kvm, fn, &data,
4275 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4276 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004277out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004278 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004279 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004280}
4281
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004282static int init_rmode_identity_map(struct kvm *kvm)
4283{
Tang Chenf51770e2014-09-16 18:41:59 +08004284 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004285 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004286 u32 tmp;
4287
Avi Kivity089d0342009-03-23 18:26:32 +02004288 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004289 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004290
4291 /* Protect kvm->arch.ept_identity_pagetable_done. */
4292 mutex_lock(&kvm->slots_lock);
4293
Tang Chenf51770e2014-09-16 18:41:59 +08004294 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004295 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004296
Sheng Yangb927a3c2009-07-21 10:42:48 +08004297 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004298
4299 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004300 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004301 goto out2;
4302
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004303 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004304 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4305 if (r < 0)
4306 goto out;
4307 /* Set up identity-mapping pagetable for EPT in real mode */
4308 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4309 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4310 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4311 r = kvm_write_guest_page(kvm, identity_map_pfn,
4312 &tmp, i * sizeof(tmp), sizeof(tmp));
4313 if (r < 0)
4314 goto out;
4315 }
4316 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004317
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004318out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004319 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004320
4321out2:
4322 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004323 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004324}
4325
Avi Kivity6aa8b732006-12-10 02:21:36 -08004326static void seg_setup(int seg)
4327{
Mathias Krause772e0312012-08-30 01:30:19 +02004328 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004329 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004330
4331 vmcs_write16(sf->selector, 0);
4332 vmcs_writel(sf->base, 0);
4333 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004334 ar = 0x93;
4335 if (seg == VCPU_SREG_CS)
4336 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004337
4338 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004339}
4340
Sheng Yangf78e0e22007-10-29 09:40:42 +08004341static int alloc_apic_access_page(struct kvm *kvm)
4342{
Xiao Guangrong44841412012-09-07 14:14:20 +08004343 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004344 int r = 0;
4345
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004346 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004347 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004348 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004349 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4350 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004351 if (r)
4352 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004353
Tang Chen73a6d942014-09-11 13:38:00 +08004354 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004355 if (is_error_page(page)) {
4356 r = -EFAULT;
4357 goto out;
4358 }
4359
Tang Chenc24ae0d2014-09-24 15:57:58 +08004360 /*
4361 * Do not pin the page in memory, so that memory hot-unplug
4362 * is able to migrate it.
4363 */
4364 put_page(page);
4365 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004366out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004367 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004368 return r;
4369}
4370
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004371static int alloc_identity_pagetable(struct kvm *kvm)
4372{
Tang Chena255d472014-09-16 18:41:58 +08004373 /* Called with kvm->slots_lock held. */
4374
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004375 int r = 0;
4376
Tang Chena255d472014-09-16 18:41:58 +08004377 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4378
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004379 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4380 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004381
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004382 return r;
4383}
4384
Wanpeng Li991e7a02015-09-16 17:30:05 +08004385static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004386{
4387 int vpid;
4388
Avi Kivity919818a2009-03-23 18:01:29 +02004389 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004390 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004391 spin_lock(&vmx_vpid_lock);
4392 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004393 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004394 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004395 else
4396 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004397 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004398 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004399}
4400
Wanpeng Li991e7a02015-09-16 17:30:05 +08004401static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004402{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004403 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004404 return;
4405 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004406 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004407 spin_unlock(&vmx_vpid_lock);
4408}
4409
Yang Zhang8d146952013-01-25 10:18:50 +08004410#define MSR_TYPE_R 1
4411#define MSR_TYPE_W 2
4412static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4413 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004414{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004415 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004416
4417 if (!cpu_has_vmx_msr_bitmap())
4418 return;
4419
4420 /*
4421 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4422 * have the write-low and read-high bitmap offsets the wrong way round.
4423 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4424 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004425 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004426 if (type & MSR_TYPE_R)
4427 /* read-low */
4428 __clear_bit(msr, msr_bitmap + 0x000 / f);
4429
4430 if (type & MSR_TYPE_W)
4431 /* write-low */
4432 __clear_bit(msr, msr_bitmap + 0x800 / f);
4433
Sheng Yang25c5f222008-03-28 13:18:56 +08004434 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4435 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004436 if (type & MSR_TYPE_R)
4437 /* read-high */
4438 __clear_bit(msr, msr_bitmap + 0x400 / f);
4439
4440 if (type & MSR_TYPE_W)
4441 /* write-high */
4442 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4443
4444 }
4445}
4446
4447static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4448 u32 msr, int type)
4449{
4450 int f = sizeof(unsigned long);
4451
4452 if (!cpu_has_vmx_msr_bitmap())
4453 return;
4454
4455 /*
4456 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4457 * have the write-low and read-high bitmap offsets the wrong way round.
4458 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4459 */
4460 if (msr <= 0x1fff) {
4461 if (type & MSR_TYPE_R)
4462 /* read-low */
4463 __set_bit(msr, msr_bitmap + 0x000 / f);
4464
4465 if (type & MSR_TYPE_W)
4466 /* write-low */
4467 __set_bit(msr, msr_bitmap + 0x800 / f);
4468
4469 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4470 msr &= 0x1fff;
4471 if (type & MSR_TYPE_R)
4472 /* read-high */
4473 __set_bit(msr, msr_bitmap + 0x400 / f);
4474
4475 if (type & MSR_TYPE_W)
4476 /* write-high */
4477 __set_bit(msr, msr_bitmap + 0xc00 / f);
4478
Sheng Yang25c5f222008-03-28 13:18:56 +08004479 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004480}
4481
Wincy Vanf2b93282015-02-03 23:56:03 +08004482/*
4483 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4484 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4485 */
4486static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4487 unsigned long *msr_bitmap_nested,
4488 u32 msr, int type)
4489{
4490 int f = sizeof(unsigned long);
4491
4492 if (!cpu_has_vmx_msr_bitmap()) {
4493 WARN_ON(1);
4494 return;
4495 }
4496
4497 /*
4498 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4499 * have the write-low and read-high bitmap offsets the wrong way round.
4500 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4501 */
4502 if (msr <= 0x1fff) {
4503 if (type & MSR_TYPE_R &&
4504 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4505 /* read-low */
4506 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4507
4508 if (type & MSR_TYPE_W &&
4509 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4510 /* write-low */
4511 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4512
4513 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4514 msr &= 0x1fff;
4515 if (type & MSR_TYPE_R &&
4516 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4517 /* read-high */
4518 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4519
4520 if (type & MSR_TYPE_W &&
4521 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4522 /* write-high */
4523 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4524
4525 }
4526}
4527
Avi Kivity58972972009-02-24 22:26:47 +02004528static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4529{
4530 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004531 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4532 msr, MSR_TYPE_R | MSR_TYPE_W);
4533 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4534 msr, MSR_TYPE_R | MSR_TYPE_W);
4535}
4536
4537static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4538{
4539 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4540 msr, MSR_TYPE_R);
4541 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4542 msr, MSR_TYPE_R);
4543}
4544
4545static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4546{
4547 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4548 msr, MSR_TYPE_R);
4549 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4550 msr, MSR_TYPE_R);
4551}
4552
4553static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4554{
4555 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4556 msr, MSR_TYPE_W);
4557 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4558 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004559}
4560
Andrey Smetanind62caab2015-11-10 15:36:33 +03004561static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004562{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004563 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004564}
4565
Wincy Van705699a2015-02-03 23:58:17 +08004566static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4567{
4568 struct vcpu_vmx *vmx = to_vmx(vcpu);
4569 int max_irr;
4570 void *vapic_page;
4571 u16 status;
4572
4573 if (vmx->nested.pi_desc &&
4574 vmx->nested.pi_pending) {
4575 vmx->nested.pi_pending = false;
4576 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4577 return 0;
4578
4579 max_irr = find_last_bit(
4580 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4581
4582 if (max_irr == 256)
4583 return 0;
4584
4585 vapic_page = kmap(vmx->nested.virtual_apic_page);
4586 if (!vapic_page) {
4587 WARN_ON(1);
4588 return -ENOMEM;
4589 }
4590 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4591 kunmap(vmx->nested.virtual_apic_page);
4592
4593 status = vmcs_read16(GUEST_INTR_STATUS);
4594 if ((u8)max_irr > ((u8)status & 0xff)) {
4595 status &= ~0xff;
4596 status |= (u8)max_irr;
4597 vmcs_write16(GUEST_INTR_STATUS, status);
4598 }
4599 }
4600 return 0;
4601}
4602
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004603static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4604{
4605#ifdef CONFIG_SMP
4606 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004607 struct vcpu_vmx *vmx = to_vmx(vcpu);
4608
4609 /*
4610 * Currently, we don't support urgent interrupt,
4611 * all interrupts are recognized as non-urgent
4612 * interrupt, so we cannot post interrupts when
4613 * 'SN' is set.
4614 *
4615 * If the vcpu is in guest mode, it means it is
4616 * running instead of being scheduled out and
4617 * waiting in the run queue, and that's the only
4618 * case when 'SN' is set currently, warning if
4619 * 'SN' is set.
4620 */
4621 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4622
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004623 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4624 POSTED_INTR_VECTOR);
4625 return true;
4626 }
4627#endif
4628 return false;
4629}
4630
Wincy Van705699a2015-02-03 23:58:17 +08004631static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4632 int vector)
4633{
4634 struct vcpu_vmx *vmx = to_vmx(vcpu);
4635
4636 if (is_guest_mode(vcpu) &&
4637 vector == vmx->nested.posted_intr_nv) {
4638 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004639 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004640 /*
4641 * If a posted intr is not recognized by hardware,
4642 * we will accomplish it in the next vmentry.
4643 */
4644 vmx->nested.pi_pending = true;
4645 kvm_make_request(KVM_REQ_EVENT, vcpu);
4646 return 0;
4647 }
4648 return -1;
4649}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004650/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004651 * Send interrupt to vcpu via posted interrupt way.
4652 * 1. If target vcpu is running(non-root mode), send posted interrupt
4653 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4654 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4655 * interrupt from PIR in next vmentry.
4656 */
4657static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4658{
4659 struct vcpu_vmx *vmx = to_vmx(vcpu);
4660 int r;
4661
Wincy Van705699a2015-02-03 23:58:17 +08004662 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4663 if (!r)
4664 return;
4665
Yang Zhanga20ed542013-04-11 19:25:15 +08004666 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4667 return;
4668
4669 r = pi_test_and_set_on(&vmx->pi_desc);
4670 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004671 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004672 kvm_vcpu_kick(vcpu);
4673}
4674
4675static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4676{
4677 struct vcpu_vmx *vmx = to_vmx(vcpu);
4678
4679 if (!pi_test_and_clear_on(&vmx->pi_desc))
4680 return;
4681
4682 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4683}
4684
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004686 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4687 * will not change in the lifetime of the guest.
4688 * Note that host-state that does change is set elsewhere. E.g., host-state
4689 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4690 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004691static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004692{
4693 u32 low32, high32;
4694 unsigned long tmpl;
4695 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004696 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004697
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004698 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004699 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4700
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004701 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004702 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004703 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4704 vmx->host_state.vmcs_host_cr4 = cr4;
4705
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004706 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004707#ifdef CONFIG_X86_64
4708 /*
4709 * Load null selectors, so we can avoid reloading them in
4710 * __vmx_load_host_state(), in case userspace uses the null selectors
4711 * too (the expected case).
4712 */
4713 vmcs_write16(HOST_DS_SELECTOR, 0);
4714 vmcs_write16(HOST_ES_SELECTOR, 0);
4715#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004716 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4717 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004718#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004719 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4720 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4721
4722 native_store_idt(&dt);
4723 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004724 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004725
Avi Kivity83287ea422012-09-16 15:10:57 +03004726 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004727
4728 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4729 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4730 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4731 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4732
4733 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4734 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4735 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4736 }
4737}
4738
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004739static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4740{
4741 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4742 if (enable_ept)
4743 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004744 if (is_guest_mode(&vmx->vcpu))
4745 vmx->vcpu.arch.cr4_guest_owned_bits &=
4746 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004747 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4748}
4749
Yang Zhang01e439b2013-04-11 19:25:12 +08004750static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4751{
4752 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4753
Andrey Smetanind62caab2015-11-10 15:36:33 +03004754 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004755 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4756 return pin_based_exec_ctrl;
4757}
4758
Andrey Smetanind62caab2015-11-10 15:36:33 +03004759static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4760{
4761 struct vcpu_vmx *vmx = to_vmx(vcpu);
4762
4763 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
4764}
4765
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004766static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4767{
4768 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004769
4770 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4771 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4772
Paolo Bonzini35754c92015-07-29 12:05:37 +02004773 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004774 exec_control &= ~CPU_BASED_TPR_SHADOW;
4775#ifdef CONFIG_X86_64
4776 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4777 CPU_BASED_CR8_LOAD_EXITING;
4778#endif
4779 }
4780 if (!enable_ept)
4781 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4782 CPU_BASED_CR3_LOAD_EXITING |
4783 CPU_BASED_INVLPG_EXITING;
4784 return exec_control;
4785}
4786
4787static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4788{
4789 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004790 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004791 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4792 if (vmx->vpid == 0)
4793 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4794 if (!enable_ept) {
4795 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4796 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004797 /* Enable INVPCID for non-ept guests may cause performance regression. */
4798 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004799 }
4800 if (!enable_unrestricted_guest)
4801 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4802 if (!ple_gap)
4803 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004804 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004805 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4806 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004807 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004808 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4809 (handle_vmptrld).
4810 We can NOT enable shadow_vmcs here because we don't have yet
4811 a current VMCS12
4812 */
4813 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004814
4815 if (!enable_pml)
4816 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004817
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004818 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4819 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4820
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004821 return exec_control;
4822}
4823
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004824static void ept_set_mmio_spte_mask(void)
4825{
4826 /*
4827 * EPT Misconfigurations can be generated if the value of bits 2:0
4828 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004829 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004830 * spte.
4831 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004832 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004833}
4834
Wanpeng Lif53cd632014-12-02 19:14:58 +08004835#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004836/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004837 * Sets up the vmcs for emulated real mode.
4838 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004839static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004840{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004841#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004843#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004844 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004845
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004847 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4848 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849
Abel Gordon4607c2d2013-04-18 14:35:55 +03004850 if (enable_shadow_vmcs) {
4851 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4852 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4853 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004854 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004855 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004856
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4858
Avi Kivity6aa8b732006-12-10 02:21:36 -08004859 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004860 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004861
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004862 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004863
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004864 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004865 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4866 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004867
Andrey Smetanind62caab2015-11-10 15:36:33 +03004868 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004869 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4870 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4871 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4872 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4873
4874 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004875
Li RongQing0bcf2612015-12-03 13:29:34 +08004876 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004877 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004878 }
4879
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004880 if (ple_gap) {
4881 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004882 vmx->ple_window = ple_window;
4883 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004884 }
4885
Xiao Guangrongc3707952011-07-12 03:28:04 +08004886 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4887 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4889
Avi Kivity9581d442010-10-19 16:46:55 +02004890 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4891 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004892 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004893#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894 rdmsrl(MSR_FS_BASE, a);
4895 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4896 rdmsrl(MSR_GS_BASE, a);
4897 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4898#else
4899 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4900 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4901#endif
4902
Eddie Dong2cc51562007-05-21 07:28:09 +03004903 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4904 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004905 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004906 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004907 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004908
Radim Krčmář74545702015-04-27 15:11:25 +02004909 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4910 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004911
Paolo Bonzini03916db2014-07-24 14:21:57 +02004912 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004913 u32 index = vmx_msr_index[i];
4914 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004915 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004916
4917 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4918 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004919 if (wrmsr_safe(index, data_low, data_high) < 0)
4920 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004921 vmx->guest_msrs[j].index = i;
4922 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004923 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004924 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004925 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004926
Gleb Natapov2961e8762013-11-25 15:37:13 +02004927
4928 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004929
4930 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004931 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004932
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004933 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004934 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004935
Wanpeng Lif53cd632014-12-02 19:14:58 +08004936 if (vmx_xsaves_supported())
4937 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4938
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004939 return 0;
4940}
4941
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004942static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004943{
4944 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004945 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004946 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004947
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004948 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004949
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004950 vmx->soft_vnmi_blocked = 0;
4951
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004952 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004953 kvm_set_cr8(vcpu, 0);
4954
4955 if (!init_event) {
4956 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4957 MSR_IA32_APICBASE_ENABLE;
4958 if (kvm_vcpu_is_reset_bsp(vcpu))
4959 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4960 apic_base_msr.host_initiated = true;
4961 kvm_set_apic_base(vcpu, &apic_base_msr);
4962 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004963
Avi Kivity2fb92db2011-04-27 19:42:18 +03004964 vmx_segment_cache_clear(vmx);
4965
Avi Kivity5706be02008-08-20 15:07:31 +03004966 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004967 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004968 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004969
4970 seg_setup(VCPU_SREG_DS);
4971 seg_setup(VCPU_SREG_ES);
4972 seg_setup(VCPU_SREG_FS);
4973 seg_setup(VCPU_SREG_GS);
4974 seg_setup(VCPU_SREG_SS);
4975
4976 vmcs_write16(GUEST_TR_SELECTOR, 0);
4977 vmcs_writel(GUEST_TR_BASE, 0);
4978 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4979 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4980
4981 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4982 vmcs_writel(GUEST_LDTR_BASE, 0);
4983 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4984 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4985
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004986 if (!init_event) {
4987 vmcs_write32(GUEST_SYSENTER_CS, 0);
4988 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4989 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4990 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4991 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004992
4993 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004994 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004995
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004996 vmcs_writel(GUEST_GDTR_BASE, 0);
4997 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4998
4999 vmcs_writel(GUEST_IDTR_BASE, 0);
5000 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5001
Anthony Liguori443381a2010-12-06 10:53:38 -06005002 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005003 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005004 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005005
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005006 setup_msrs(vmx);
5007
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5009
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005010 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005011 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005012 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005013 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005014 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005015 vmcs_write32(TPR_THRESHOLD, 0);
5016 }
5017
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005018 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019
Andrey Smetanind62caab2015-11-10 15:36:33 +03005020 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005021 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5022
Sheng Yang2384d2b2008-01-17 15:14:33 +08005023 if (vmx->vpid != 0)
5024 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5025
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005026 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
5027 vmx_set_cr0(vcpu, cr0); /* enter rmode */
5028 vmx->vcpu.arch.cr0 = cr0;
5029 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005030 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005031 vmx_fpu_activate(vcpu);
5032 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005034 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005035}
5036
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005037/*
5038 * In nested virtualization, check if L1 asked to exit on external interrupts.
5039 * For most existing hypervisors, this will always return true.
5040 */
5041static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5042{
5043 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5044 PIN_BASED_EXT_INTR_MASK;
5045}
5046
Bandan Das77b0f5d2014-04-19 18:17:45 -04005047/*
5048 * In nested virtualization, check if L1 has set
5049 * VM_EXIT_ACK_INTR_ON_EXIT
5050 */
5051static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5052{
5053 return get_vmcs12(vcpu)->vm_exit_controls &
5054 VM_EXIT_ACK_INTR_ON_EXIT;
5055}
5056
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005057static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5058{
5059 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5060 PIN_BASED_NMI_EXITING;
5061}
5062
Jan Kiszkac9a79532014-03-07 20:03:15 +01005063static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005064{
5065 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005066
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005067 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5068 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5069 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5070}
5071
Jan Kiszkac9a79532014-03-07 20:03:15 +01005072static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005073{
5074 u32 cpu_based_vm_exec_control;
5075
Jan Kiszkac9a79532014-03-07 20:03:15 +01005076 if (!cpu_has_virtual_nmis() ||
5077 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5078 enable_irq_window(vcpu);
5079 return;
5080 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005081
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005082 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5083 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5084 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5085}
5086
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005087static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005088{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005089 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005090 uint32_t intr;
5091 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005092
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005093 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005094
Avi Kivityfa89a812008-09-01 15:57:51 +03005095 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005096 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005097 int inc_eip = 0;
5098 if (vcpu->arch.interrupt.soft)
5099 inc_eip = vcpu->arch.event_exit_inst_len;
5100 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005101 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005102 return;
5103 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005104 intr = irq | INTR_INFO_VALID_MASK;
5105 if (vcpu->arch.interrupt.soft) {
5106 intr |= INTR_TYPE_SOFT_INTR;
5107 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5108 vmx->vcpu.arch.event_exit_inst_len);
5109 } else
5110 intr |= INTR_TYPE_EXT_INTR;
5111 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005112}
5113
Sheng Yangf08864b2008-05-15 18:23:25 +08005114static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5115{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005116 struct vcpu_vmx *vmx = to_vmx(vcpu);
5117
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005118 if (is_guest_mode(vcpu))
5119 return;
5120
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005121 if (!cpu_has_virtual_nmis()) {
5122 /*
5123 * Tracking the NMI-blocked state in software is built upon
5124 * finding the next open IRQ window. This, in turn, depends on
5125 * well-behaving guests: They have to keep IRQs disabled at
5126 * least as long as the NMI handler runs. Otherwise we may
5127 * cause NMI nesting, maybe breaking the guest. But as this is
5128 * highly unlikely, we can live with the residual risk.
5129 */
5130 vmx->soft_vnmi_blocked = 1;
5131 vmx->vnmi_blocked_time = 0;
5132 }
5133
Jan Kiszka487b3912008-09-26 09:30:56 +02005134 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005135 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005136 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005137 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005138 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005139 return;
5140 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005141 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5142 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005143}
5144
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005145static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5146{
5147 if (!cpu_has_virtual_nmis())
5148 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005149 if (to_vmx(vcpu)->nmi_known_unmasked)
5150 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005151 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005152}
5153
5154static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5155{
5156 struct vcpu_vmx *vmx = to_vmx(vcpu);
5157
5158 if (!cpu_has_virtual_nmis()) {
5159 if (vmx->soft_vnmi_blocked != masked) {
5160 vmx->soft_vnmi_blocked = masked;
5161 vmx->vnmi_blocked_time = 0;
5162 }
5163 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005164 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005165 if (masked)
5166 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5167 GUEST_INTR_STATE_NMI);
5168 else
5169 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5170 GUEST_INTR_STATE_NMI);
5171 }
5172}
5173
Jan Kiszka2505dc92013-04-14 12:12:47 +02005174static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5175{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005176 if (to_vmx(vcpu)->nested.nested_run_pending)
5177 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005178
Jan Kiszka2505dc92013-04-14 12:12:47 +02005179 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5180 return 0;
5181
5182 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5183 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5184 | GUEST_INTR_STATE_NMI));
5185}
5186
Gleb Natapov78646122009-03-23 12:12:11 +02005187static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5188{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005189 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5190 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005191 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5192 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005193}
5194
Izik Eiduscbc94022007-10-25 00:29:55 +02005195static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5196{
5197 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005198
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005199 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5200 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005201 if (ret)
5202 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005203 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005204 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005205}
5206
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005207static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005208{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005209 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005210 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005211 /*
5212 * Update instruction length as we may reinject the exception
5213 * from user space while in guest debugging mode.
5214 */
5215 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5216 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005217 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005218 return false;
5219 /* fall through */
5220 case DB_VECTOR:
5221 if (vcpu->guest_debug &
5222 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5223 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005224 /* fall through */
5225 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005226 case OF_VECTOR:
5227 case BR_VECTOR:
5228 case UD_VECTOR:
5229 case DF_VECTOR:
5230 case SS_VECTOR:
5231 case GP_VECTOR:
5232 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005233 return true;
5234 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005235 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005236 return false;
5237}
5238
5239static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5240 int vec, u32 err_code)
5241{
5242 /*
5243 * Instruction with address size override prefix opcode 0x67
5244 * Cause the #SS fault with 0 error code in VM86 mode.
5245 */
5246 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5247 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5248 if (vcpu->arch.halt_request) {
5249 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005250 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005251 }
5252 return 1;
5253 }
5254 return 0;
5255 }
5256
5257 /*
5258 * Forward all other exceptions that are valid in real mode.
5259 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5260 * the required debugging infrastructure rework.
5261 */
5262 kvm_queue_exception(vcpu, vec);
5263 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005264}
5265
Andi Kleena0861c02009-06-08 17:37:09 +08005266/*
5267 * Trigger machine check on the host. We assume all the MSRs are already set up
5268 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5269 * We pass a fake environment to the machine check handler because we want
5270 * the guest to be always treated like user space, no matter what context
5271 * it used internally.
5272 */
5273static void kvm_machine_check(void)
5274{
5275#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5276 struct pt_regs regs = {
5277 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5278 .flags = X86_EFLAGS_IF,
5279 };
5280
5281 do_machine_check(&regs, 0);
5282#endif
5283}
5284
Avi Kivity851ba692009-08-24 11:10:17 +03005285static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005286{
5287 /* already handled by vcpu_run */
5288 return 1;
5289}
5290
Avi Kivity851ba692009-08-24 11:10:17 +03005291static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005292{
Avi Kivity1155f762007-11-22 11:30:47 +02005293 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005294 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005295 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005296 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005297 u32 vect_info;
5298 enum emulation_result er;
5299
Avi Kivity1155f762007-11-22 11:30:47 +02005300 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005301 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005302
Andi Kleena0861c02009-06-08 17:37:09 +08005303 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005304 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005305
Jan Kiszkae4a41882008-09-26 09:30:46 +02005306 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005307 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005308
5309 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005310 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005311 return 1;
5312 }
5313
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005314 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005315 if (is_guest_mode(vcpu)) {
5316 kvm_queue_exception(vcpu, UD_VECTOR);
5317 return 1;
5318 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005319 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005320 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005321 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005322 return 1;
5323 }
5324
Avi Kivity6aa8b732006-12-10 02:21:36 -08005325 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005326 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005327 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005328
5329 /*
5330 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5331 * MMIO, it is better to report an internal error.
5332 * See the comments in vmx_handle_exit.
5333 */
5334 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5335 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5336 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5337 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005338 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005339 vcpu->run->internal.data[0] = vect_info;
5340 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005341 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005342 return 0;
5343 }
5344
Avi Kivity6aa8b732006-12-10 02:21:36 -08005345 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005346 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005347 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005348 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005349 trace_kvm_page_fault(cr2, error_code);
5350
Gleb Natapov3298b752009-05-11 13:35:46 +03005351 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005352 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005353 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005354 }
5355
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005356 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005357
5358 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5359 return handle_rmode_exception(vcpu, ex_no, error_code);
5360
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005361 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005362 case AC_VECTOR:
5363 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5364 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005365 case DB_VECTOR:
5366 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5367 if (!(vcpu->guest_debug &
5368 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005369 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005370 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005371 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5372 skip_emulated_instruction(vcpu);
5373
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005374 kvm_queue_exception(vcpu, DB_VECTOR);
5375 return 1;
5376 }
5377 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5378 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5379 /* fall through */
5380 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005381 /*
5382 * Update instruction length as we may reinject #BP from
5383 * user space while in guest debugging mode. Reading it for
5384 * #DB as well causes no harm, it is not used in that case.
5385 */
5386 vmx->vcpu.arch.event_exit_inst_len =
5387 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005388 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005389 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005390 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5391 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005392 break;
5393 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005394 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5395 kvm_run->ex.exception = ex_no;
5396 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005397 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005398 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005399 return 0;
5400}
5401
Avi Kivity851ba692009-08-24 11:10:17 +03005402static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005403{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005404 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005405 return 1;
5406}
5407
Avi Kivity851ba692009-08-24 11:10:17 +03005408static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005409{
Avi Kivity851ba692009-08-24 11:10:17 +03005410 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005411 return 0;
5412}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005413
Avi Kivity851ba692009-08-24 11:10:17 +03005414static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005415{
He, Qingbfdaab02007-09-12 14:18:28 +08005416 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005417 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005418 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005419
He, Qingbfdaab02007-09-12 14:18:28 +08005420 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005421 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005422 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005423
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005424 ++vcpu->stat.io_exits;
5425
5426 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005427 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005428
5429 port = exit_qualification >> 16;
5430 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005431 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005432
5433 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005434}
5435
Ingo Molnar102d8322007-02-19 14:37:47 +02005436static void
5437vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5438{
5439 /*
5440 * Patch in the VMCALL instruction:
5441 */
5442 hypercall[0] = 0x0f;
5443 hypercall[1] = 0x01;
5444 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005445}
5446
Wincy Vanb9c237b2015-02-03 23:56:30 +08005447static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005448{
5449 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005450 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005451
Wincy Vanb9c237b2015-02-03 23:56:30 +08005452 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005453 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5454 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5455 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5456 return (val & always_on) == always_on;
5457}
5458
Guo Chao0fa06072012-06-28 15:16:19 +08005459/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005460static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5461{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005462 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005463 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5464 unsigned long orig_val = val;
5465
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005466 /*
5467 * We get here when L2 changed cr0 in a way that did not change
5468 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005469 * but did change L0 shadowed bits. So we first calculate the
5470 * effective cr0 value that L1 would like to write into the
5471 * hardware. It consists of the L2-owned bits from the new
5472 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005473 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005474 val = (val & ~vmcs12->cr0_guest_host_mask) |
5475 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5476
Wincy Vanb9c237b2015-02-03 23:56:30 +08005477 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005478 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005479
5480 if (kvm_set_cr0(vcpu, val))
5481 return 1;
5482 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005483 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005484 } else {
5485 if (to_vmx(vcpu)->nested.vmxon &&
5486 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5487 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005488 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005489 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005490}
5491
5492static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5493{
5494 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005495 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5496 unsigned long orig_val = val;
5497
5498 /* analogously to handle_set_cr0 */
5499 val = (val & ~vmcs12->cr4_guest_host_mask) |
5500 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5501 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005502 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005503 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005504 return 0;
5505 } else
5506 return kvm_set_cr4(vcpu, val);
5507}
5508
5509/* called to set cr0 as approriate for clts instruction exit. */
5510static void handle_clts(struct kvm_vcpu *vcpu)
5511{
5512 if (is_guest_mode(vcpu)) {
5513 /*
5514 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5515 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5516 * just pretend it's off (also in arch.cr0 for fpu_activate).
5517 */
5518 vmcs_writel(CR0_READ_SHADOW,
5519 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5520 vcpu->arch.cr0 &= ~X86_CR0_TS;
5521 } else
5522 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5523}
5524
Avi Kivity851ba692009-08-24 11:10:17 +03005525static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005526{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005527 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005528 int cr;
5529 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005530 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005531
He, Qingbfdaab02007-09-12 14:18:28 +08005532 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005533 cr = exit_qualification & 15;
5534 reg = (exit_qualification >> 8) & 15;
5535 switch ((exit_qualification >> 4) & 3) {
5536 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005537 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005538 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539 switch (cr) {
5540 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005541 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005542 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005543 return 1;
5544 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005545 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005546 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005547 return 1;
5548 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005549 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005550 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005551 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005552 case 8: {
5553 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005554 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005555 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005556 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005557 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005558 return 1;
5559 if (cr8_prev <= cr8)
5560 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005561 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005562 return 0;
5563 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005564 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005565 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005566 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005567 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005568 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005569 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005570 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005571 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005572 case 1: /*mov from cr*/
5573 switch (cr) {
5574 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005575 val = kvm_read_cr3(vcpu);
5576 kvm_register_write(vcpu, reg, val);
5577 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005578 skip_emulated_instruction(vcpu);
5579 return 1;
5580 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005581 val = kvm_get_cr8(vcpu);
5582 kvm_register_write(vcpu, reg, val);
5583 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005584 skip_emulated_instruction(vcpu);
5585 return 1;
5586 }
5587 break;
5588 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005589 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005590 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005591 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005592
5593 skip_emulated_instruction(vcpu);
5594 return 1;
5595 default:
5596 break;
5597 }
Avi Kivity851ba692009-08-24 11:10:17 +03005598 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005599 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005600 (int)(exit_qualification >> 4) & 3, cr);
5601 return 0;
5602}
5603
Avi Kivity851ba692009-08-24 11:10:17 +03005604static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005605{
He, Qingbfdaab02007-09-12 14:18:28 +08005606 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005607 int dr, dr7, reg;
5608
5609 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5610 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5611
5612 /* First, if DR does not exist, trigger UD */
5613 if (!kvm_require_dr(vcpu, dr))
5614 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005615
Jan Kiszkaf2483412010-01-20 18:20:20 +01005616 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005617 if (!kvm_require_cpl(vcpu, 0))
5618 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005619 dr7 = vmcs_readl(GUEST_DR7);
5620 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005621 /*
5622 * As the vm-exit takes precedence over the debug trap, we
5623 * need to emulate the latter, either for the host or the
5624 * guest debugging itself.
5625 */
5626 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005627 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005628 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005629 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005630 vcpu->run->debug.arch.exception = DB_VECTOR;
5631 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005632 return 0;
5633 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005634 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005635 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005636 kvm_queue_exception(vcpu, DB_VECTOR);
5637 return 1;
5638 }
5639 }
5640
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005641 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005642 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5643 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005644
5645 /*
5646 * No more DR vmexits; force a reload of the debug registers
5647 * and reenter on this instruction. The next vmexit will
5648 * retrieve the full state of the debug registers.
5649 */
5650 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5651 return 1;
5652 }
5653
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005654 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5655 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005656 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005657
5658 if (kvm_get_dr(vcpu, dr, &val))
5659 return 1;
5660 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005661 } else
Nadav Amit57773922014-06-18 17:19:23 +03005662 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005663 return 1;
5664
Avi Kivity6aa8b732006-12-10 02:21:36 -08005665 skip_emulated_instruction(vcpu);
5666 return 1;
5667}
5668
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005669static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5670{
5671 return vcpu->arch.dr6;
5672}
5673
5674static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5675{
5676}
5677
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005678static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5679{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005680 get_debugreg(vcpu->arch.db[0], 0);
5681 get_debugreg(vcpu->arch.db[1], 1);
5682 get_debugreg(vcpu->arch.db[2], 2);
5683 get_debugreg(vcpu->arch.db[3], 3);
5684 get_debugreg(vcpu->arch.dr6, 6);
5685 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5686
5687 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005688 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005689}
5690
Gleb Natapov020df072010-04-13 10:05:23 +03005691static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5692{
5693 vmcs_writel(GUEST_DR7, val);
5694}
5695
Avi Kivity851ba692009-08-24 11:10:17 +03005696static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005697{
Avi Kivity06465c52007-02-28 20:46:53 +02005698 kvm_emulate_cpuid(vcpu);
5699 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005700}
5701
Avi Kivity851ba692009-08-24 11:10:17 +03005702static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005703{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005704 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005705 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005706
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005707 msr_info.index = ecx;
5708 msr_info.host_initiated = false;
5709 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005710 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005711 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005712 return 1;
5713 }
5714
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005715 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005716
Avi Kivity6aa8b732006-12-10 02:21:36 -08005717 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005718 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5719 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005720 skip_emulated_instruction(vcpu);
5721 return 1;
5722}
5723
Avi Kivity851ba692009-08-24 11:10:17 +03005724static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005725{
Will Auld8fe8ab42012-11-29 12:42:12 -08005726 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005727 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5728 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5729 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005730
Will Auld8fe8ab42012-11-29 12:42:12 -08005731 msr.data = data;
5732 msr.index = ecx;
5733 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005734 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005735 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005736 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005737 return 1;
5738 }
5739
Avi Kivity59200272010-01-25 19:47:02 +02005740 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741 skip_emulated_instruction(vcpu);
5742 return 1;
5743}
5744
Avi Kivity851ba692009-08-24 11:10:17 +03005745static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005746{
Avi Kivity3842d132010-07-27 12:30:24 +03005747 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005748 return 1;
5749}
5750
Avi Kivity851ba692009-08-24 11:10:17 +03005751static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005752{
Eddie Dong85f455f2007-07-06 12:20:49 +03005753 u32 cpu_based_vm_exec_control;
5754
5755 /* clear pending irq */
5756 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5757 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5758 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005759
Avi Kivity3842d132010-07-27 12:30:24 +03005760 kvm_make_request(KVM_REQ_EVENT, vcpu);
5761
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005762 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005763 return 1;
5764}
5765
Avi Kivity851ba692009-08-24 11:10:17 +03005766static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005767{
Avi Kivityd3bef152007-06-05 15:53:05 +03005768 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005769}
5770
Avi Kivity851ba692009-08-24 11:10:17 +03005771static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005772{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005773 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005774}
5775
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005776static int handle_invd(struct kvm_vcpu *vcpu)
5777{
Andre Przywara51d8b662010-12-21 11:12:02 +01005778 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005779}
5780
Avi Kivity851ba692009-08-24 11:10:17 +03005781static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005782{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005783 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005784
5785 kvm_mmu_invlpg(vcpu, exit_qualification);
5786 skip_emulated_instruction(vcpu);
5787 return 1;
5788}
5789
Avi Kivityfee84b02011-11-10 14:57:25 +02005790static int handle_rdpmc(struct kvm_vcpu *vcpu)
5791{
5792 int err;
5793
5794 err = kvm_rdpmc(vcpu);
5795 kvm_complete_insn_gp(vcpu, err);
5796
5797 return 1;
5798}
5799
Avi Kivity851ba692009-08-24 11:10:17 +03005800static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005801{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005802 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005803 return 1;
5804}
5805
Dexuan Cui2acf9232010-06-10 11:27:12 +08005806static int handle_xsetbv(struct kvm_vcpu *vcpu)
5807{
5808 u64 new_bv = kvm_read_edx_eax(vcpu);
5809 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5810
5811 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5812 skip_emulated_instruction(vcpu);
5813 return 1;
5814}
5815
Wanpeng Lif53cd632014-12-02 19:14:58 +08005816static int handle_xsaves(struct kvm_vcpu *vcpu)
5817{
5818 skip_emulated_instruction(vcpu);
5819 WARN(1, "this should never happen\n");
5820 return 1;
5821}
5822
5823static int handle_xrstors(struct kvm_vcpu *vcpu)
5824{
5825 skip_emulated_instruction(vcpu);
5826 WARN(1, "this should never happen\n");
5827 return 1;
5828}
5829
Avi Kivity851ba692009-08-24 11:10:17 +03005830static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005831{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005832 if (likely(fasteoi)) {
5833 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5834 int access_type, offset;
5835
5836 access_type = exit_qualification & APIC_ACCESS_TYPE;
5837 offset = exit_qualification & APIC_ACCESS_OFFSET;
5838 /*
5839 * Sane guest uses MOV to write EOI, with written value
5840 * not cared. So make a short-circuit here by avoiding
5841 * heavy instruction emulation.
5842 */
5843 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5844 (offset == APIC_EOI)) {
5845 kvm_lapic_set_eoi(vcpu);
5846 skip_emulated_instruction(vcpu);
5847 return 1;
5848 }
5849 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005850 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005851}
5852
Yang Zhangc7c9c562013-01-25 10:18:51 +08005853static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5854{
5855 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5856 int vector = exit_qualification & 0xff;
5857
5858 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5859 kvm_apic_set_eoi_accelerated(vcpu, vector);
5860 return 1;
5861}
5862
Yang Zhang83d4c282013-01-25 10:18:49 +08005863static int handle_apic_write(struct kvm_vcpu *vcpu)
5864{
5865 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5866 u32 offset = exit_qualification & 0xfff;
5867
5868 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5869 kvm_apic_write_nodecode(vcpu, offset);
5870 return 1;
5871}
5872
Avi Kivity851ba692009-08-24 11:10:17 +03005873static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005874{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005875 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005876 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005877 bool has_error_code = false;
5878 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005879 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005880 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005881
5882 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005883 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005884 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005885
5886 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5887
5888 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005889 if (reason == TASK_SWITCH_GATE && idt_v) {
5890 switch (type) {
5891 case INTR_TYPE_NMI_INTR:
5892 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005893 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005894 break;
5895 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005896 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005897 kvm_clear_interrupt_queue(vcpu);
5898 break;
5899 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005900 if (vmx->idt_vectoring_info &
5901 VECTORING_INFO_DELIVER_CODE_MASK) {
5902 has_error_code = true;
5903 error_code =
5904 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5905 }
5906 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005907 case INTR_TYPE_SOFT_EXCEPTION:
5908 kvm_clear_exception_queue(vcpu);
5909 break;
5910 default:
5911 break;
5912 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005913 }
Izik Eidus37817f22008-03-24 23:14:53 +02005914 tss_selector = exit_qualification;
5915
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005916 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5917 type != INTR_TYPE_EXT_INTR &&
5918 type != INTR_TYPE_NMI_INTR))
5919 skip_emulated_instruction(vcpu);
5920
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005921 if (kvm_task_switch(vcpu, tss_selector,
5922 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5923 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005924 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5925 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5926 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005927 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005928 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005929
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005930 /*
5931 * TODO: What about debug traps on tss switch?
5932 * Are we supposed to inject them and update dr6?
5933 */
5934
5935 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005936}
5937
Avi Kivity851ba692009-08-24 11:10:17 +03005938static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005939{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005940 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005941 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005942 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005943 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005944
Sheng Yangf9c617f2009-03-25 10:08:52 +08005945 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005946
Sheng Yang14394422008-04-28 12:24:45 +08005947 gla_validity = (exit_qualification >> 7) & 0x3;
5948 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5949 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5950 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5951 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005952 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005953 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5954 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005955 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5956 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005957 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005958 }
5959
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005960 /*
5961 * EPT violation happened while executing iret from NMI,
5962 * "blocked by NMI" bit has to be set before next VM entry.
5963 * There are errata that may cause this bit to not be set:
5964 * AAK134, BY25.
5965 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005966 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5967 cpu_has_virtual_nmis() &&
5968 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005969 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5970
Sheng Yang14394422008-04-28 12:24:45 +08005971 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005972 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005973
5974 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005975 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005976 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005977 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005978 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005979 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005980
Yang Zhang25d92082013-08-06 12:00:32 +03005981 vcpu->arch.exit_qualification = exit_qualification;
5982
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005983 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005984}
5985
Avi Kivity851ba692009-08-24 11:10:17 +03005986static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005987{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005988 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005989 gpa_t gpa;
5990
5991 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005992 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005993 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08005994 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005995 return 1;
5996 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005997
Paolo Bonzini450869d2015-11-04 13:41:21 +01005998 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005999 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006000 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6001 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006002
6003 if (unlikely(ret == RET_MMIO_PF_INVALID))
6004 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6005
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006006 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006007 return 1;
6008
6009 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006010 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006011
Avi Kivity851ba692009-08-24 11:10:17 +03006012 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6013 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006014
6015 return 0;
6016}
6017
Avi Kivity851ba692009-08-24 11:10:17 +03006018static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006019{
6020 u32 cpu_based_vm_exec_control;
6021
6022 /* clear pending NMI */
6023 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6024 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6025 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6026 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006027 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006028
6029 return 1;
6030}
6031
Mohammed Gamal80ced182009-09-01 12:48:18 +02006032static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006033{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006034 struct vcpu_vmx *vmx = to_vmx(vcpu);
6035 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006036 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006037 u32 cpu_exec_ctrl;
6038 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006039 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006040
6041 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6042 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006043
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006044 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006045 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006046 return handle_interrupt_window(&vmx->vcpu);
6047
Avi Kivityde87dcd2012-06-12 20:21:38 +03006048 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6049 return 1;
6050
Gleb Natapov991eebf2013-04-11 12:10:51 +03006051 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006052
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006053 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006054 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006055 ret = 0;
6056 goto out;
6057 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006058
Avi Kivityde5f70e2012-06-12 20:22:28 +03006059 if (err != EMULATE_DONE) {
6060 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6061 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6062 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006063 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006064 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006065
Gleb Natapov8d76c492013-05-08 18:38:44 +03006066 if (vcpu->arch.halt_request) {
6067 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006068 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006069 goto out;
6070 }
6071
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006072 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006073 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006074 if (need_resched())
6075 schedule();
6076 }
6077
Mohammed Gamal80ced182009-09-01 12:48:18 +02006078out:
6079 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006080}
6081
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006082static int __grow_ple_window(int val)
6083{
6084 if (ple_window_grow < 1)
6085 return ple_window;
6086
6087 val = min(val, ple_window_actual_max);
6088
6089 if (ple_window_grow < ple_window)
6090 val *= ple_window_grow;
6091 else
6092 val += ple_window_grow;
6093
6094 return val;
6095}
6096
6097static int __shrink_ple_window(int val, int modifier, int minimum)
6098{
6099 if (modifier < 1)
6100 return ple_window;
6101
6102 if (modifier < ple_window)
6103 val /= modifier;
6104 else
6105 val -= modifier;
6106
6107 return max(val, minimum);
6108}
6109
6110static void grow_ple_window(struct kvm_vcpu *vcpu)
6111{
6112 struct vcpu_vmx *vmx = to_vmx(vcpu);
6113 int old = vmx->ple_window;
6114
6115 vmx->ple_window = __grow_ple_window(old);
6116
6117 if (vmx->ple_window != old)
6118 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006119
6120 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006121}
6122
6123static void shrink_ple_window(struct kvm_vcpu *vcpu)
6124{
6125 struct vcpu_vmx *vmx = to_vmx(vcpu);
6126 int old = vmx->ple_window;
6127
6128 vmx->ple_window = __shrink_ple_window(old,
6129 ple_window_shrink, ple_window);
6130
6131 if (vmx->ple_window != old)
6132 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006133
6134 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006135}
6136
6137/*
6138 * ple_window_actual_max is computed to be one grow_ple_window() below
6139 * ple_window_max. (See __grow_ple_window for the reason.)
6140 * This prevents overflows, because ple_window_max is int.
6141 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6142 * this process.
6143 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6144 */
6145static void update_ple_window_actual_max(void)
6146{
6147 ple_window_actual_max =
6148 __shrink_ple_window(max(ple_window_max, ple_window),
6149 ple_window_grow, INT_MIN);
6150}
6151
Feng Wubf9f6ac2015-09-18 22:29:55 +08006152/*
6153 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6154 */
6155static void wakeup_handler(void)
6156{
6157 struct kvm_vcpu *vcpu;
6158 int cpu = smp_processor_id();
6159
6160 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6161 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6162 blocked_vcpu_list) {
6163 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6164
6165 if (pi_test_on(pi_desc) == 1)
6166 kvm_vcpu_kick(vcpu);
6167 }
6168 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6169}
6170
Tiejun Chenf2c76482014-10-28 10:14:47 +08006171static __init int hardware_setup(void)
6172{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006173 int r = -ENOMEM, i, msr;
6174
6175 rdmsrl_safe(MSR_EFER, &host_efer);
6176
6177 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6178 kvm_define_shared_msr(i, vmx_msr_index[i]);
6179
6180 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6181 if (!vmx_io_bitmap_a)
6182 return r;
6183
6184 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6185 if (!vmx_io_bitmap_b)
6186 goto out;
6187
6188 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6189 if (!vmx_msr_bitmap_legacy)
6190 goto out1;
6191
6192 vmx_msr_bitmap_legacy_x2apic =
6193 (unsigned long *)__get_free_page(GFP_KERNEL);
6194 if (!vmx_msr_bitmap_legacy_x2apic)
6195 goto out2;
6196
6197 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6198 if (!vmx_msr_bitmap_longmode)
6199 goto out3;
6200
6201 vmx_msr_bitmap_longmode_x2apic =
6202 (unsigned long *)__get_free_page(GFP_KERNEL);
6203 if (!vmx_msr_bitmap_longmode_x2apic)
6204 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006205
6206 if (nested) {
6207 vmx_msr_bitmap_nested =
6208 (unsigned long *)__get_free_page(GFP_KERNEL);
6209 if (!vmx_msr_bitmap_nested)
6210 goto out5;
6211 }
6212
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006213 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6214 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006215 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006216
6217 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6218 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006219 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006220
6221 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6222 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6223
6224 /*
6225 * Allow direct access to the PC debug port (it is often used for I/O
6226 * delays, but the vmexits simply slow things down).
6227 */
6228 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6229 clear_bit(0x80, vmx_io_bitmap_a);
6230
6231 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6232
6233 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6234 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006235 if (nested)
6236 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006237
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006238 if (setup_vmcs_config(&vmcs_config) < 0) {
6239 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006240 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006241 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006242
6243 if (boot_cpu_has(X86_FEATURE_NX))
6244 kvm_enable_efer_bits(EFER_NX);
6245
6246 if (!cpu_has_vmx_vpid())
6247 enable_vpid = 0;
6248 if (!cpu_has_vmx_shadow_vmcs())
6249 enable_shadow_vmcs = 0;
6250 if (enable_shadow_vmcs)
6251 init_vmcs_shadow_fields();
6252
6253 if (!cpu_has_vmx_ept() ||
6254 !cpu_has_vmx_ept_4levels()) {
6255 enable_ept = 0;
6256 enable_unrestricted_guest = 0;
6257 enable_ept_ad_bits = 0;
6258 }
6259
6260 if (!cpu_has_vmx_ept_ad_bits())
6261 enable_ept_ad_bits = 0;
6262
6263 if (!cpu_has_vmx_unrestricted_guest())
6264 enable_unrestricted_guest = 0;
6265
Paolo Bonziniad15a292015-01-30 16:18:49 +01006266 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006267 flexpriority_enabled = 0;
6268
Paolo Bonziniad15a292015-01-30 16:18:49 +01006269 /*
6270 * set_apic_access_page_addr() is used to reload apic access
6271 * page upon invalidation. No need to do anything if not
6272 * using the APIC_ACCESS_ADDR VMCS field.
6273 */
6274 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006275 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006276
6277 if (!cpu_has_vmx_tpr_shadow())
6278 kvm_x86_ops->update_cr8_intercept = NULL;
6279
6280 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6281 kvm_disable_largepages();
6282
6283 if (!cpu_has_vmx_ple())
6284 ple_gap = 0;
6285
6286 if (!cpu_has_vmx_apicv())
6287 enable_apicv = 0;
6288
Haozhong Zhang64903d62015-10-20 15:39:09 +08006289 if (cpu_has_vmx_tsc_scaling()) {
6290 kvm_has_tsc_control = true;
6291 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6292 kvm_tsc_scaling_ratio_frac_bits = 48;
6293 }
6294
Tiejun Chenbaa03522014-12-23 16:21:11 +08006295 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6296 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6297 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6298 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6299 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6300 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6301 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6302
6303 memcpy(vmx_msr_bitmap_legacy_x2apic,
6304 vmx_msr_bitmap_legacy, PAGE_SIZE);
6305 memcpy(vmx_msr_bitmap_longmode_x2apic,
6306 vmx_msr_bitmap_longmode, PAGE_SIZE);
6307
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006308 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6309
Tiejun Chenbaa03522014-12-23 16:21:11 +08006310 if (enable_apicv) {
6311 for (msr = 0x800; msr <= 0x8ff; msr++)
6312 vmx_disable_intercept_msr_read_x2apic(msr);
6313
6314 /* According SDM, in x2apic mode, the whole id reg is used.
6315 * But in KVM, it only use the highest eight bits. Need to
6316 * intercept it */
6317 vmx_enable_intercept_msr_read_x2apic(0x802);
6318 /* TMCCT */
6319 vmx_enable_intercept_msr_read_x2apic(0x839);
6320 /* TPR */
6321 vmx_disable_intercept_msr_write_x2apic(0x808);
6322 /* EOI */
6323 vmx_disable_intercept_msr_write_x2apic(0x80b);
6324 /* SELF-IPI */
6325 vmx_disable_intercept_msr_write_x2apic(0x83f);
6326 }
6327
6328 if (enable_ept) {
6329 kvm_mmu_set_mask_ptes(0ull,
6330 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6331 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6332 0ull, VMX_EPT_EXECUTABLE_MASK);
6333 ept_set_mmio_spte_mask();
6334 kvm_enable_tdp();
6335 } else
6336 kvm_disable_tdp();
6337
6338 update_ple_window_actual_max();
6339
Kai Huang843e4332015-01-28 10:54:28 +08006340 /*
6341 * Only enable PML when hardware supports PML feature, and both EPT
6342 * and EPT A/D bit features are enabled -- PML depends on them to work.
6343 */
6344 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6345 enable_pml = 0;
6346
6347 if (!enable_pml) {
6348 kvm_x86_ops->slot_enable_log_dirty = NULL;
6349 kvm_x86_ops->slot_disable_log_dirty = NULL;
6350 kvm_x86_ops->flush_log_dirty = NULL;
6351 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6352 }
6353
Feng Wubf9f6ac2015-09-18 22:29:55 +08006354 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6355
Tiejun Chenf2c76482014-10-28 10:14:47 +08006356 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006357
Wincy Van3af18d92015-02-03 23:49:31 +08006358out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006359 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006360out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006361 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006362out6:
6363 if (nested)
6364 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006365out5:
6366 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6367out4:
6368 free_page((unsigned long)vmx_msr_bitmap_longmode);
6369out3:
6370 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6371out2:
6372 free_page((unsigned long)vmx_msr_bitmap_legacy);
6373out1:
6374 free_page((unsigned long)vmx_io_bitmap_b);
6375out:
6376 free_page((unsigned long)vmx_io_bitmap_a);
6377
6378 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006379}
6380
6381static __exit void hardware_unsetup(void)
6382{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006383 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6384 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6385 free_page((unsigned long)vmx_msr_bitmap_legacy);
6386 free_page((unsigned long)vmx_msr_bitmap_longmode);
6387 free_page((unsigned long)vmx_io_bitmap_b);
6388 free_page((unsigned long)vmx_io_bitmap_a);
6389 free_page((unsigned long)vmx_vmwrite_bitmap);
6390 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006391 if (nested)
6392 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006393
Tiejun Chenf2c76482014-10-28 10:14:47 +08006394 free_kvm_area();
6395}
6396
Avi Kivity6aa8b732006-12-10 02:21:36 -08006397/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006398 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6399 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6400 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006401static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006402{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006403 if (ple_gap)
6404 grow_ple_window(vcpu);
6405
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006406 skip_emulated_instruction(vcpu);
6407 kvm_vcpu_on_spin(vcpu);
6408
6409 return 1;
6410}
6411
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006412static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006413{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006414 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006415 return 1;
6416}
6417
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006418static int handle_mwait(struct kvm_vcpu *vcpu)
6419{
6420 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6421 return handle_nop(vcpu);
6422}
6423
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006424static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6425{
6426 return 1;
6427}
6428
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006429static int handle_monitor(struct kvm_vcpu *vcpu)
6430{
6431 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6432 return handle_nop(vcpu);
6433}
6434
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006435/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006436 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6437 * We could reuse a single VMCS for all the L2 guests, but we also want the
6438 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6439 * allows keeping them loaded on the processor, and in the future will allow
6440 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6441 * every entry if they never change.
6442 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6443 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6444 *
6445 * The following functions allocate and free a vmcs02 in this pool.
6446 */
6447
6448/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6449static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6450{
6451 struct vmcs02_list *item;
6452 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6453 if (item->vmptr == vmx->nested.current_vmptr) {
6454 list_move(&item->list, &vmx->nested.vmcs02_pool);
6455 return &item->vmcs02;
6456 }
6457
6458 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6459 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006460 item = list_last_entry(&vmx->nested.vmcs02_pool,
6461 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006462 item->vmptr = vmx->nested.current_vmptr;
6463 list_move(&item->list, &vmx->nested.vmcs02_pool);
6464 return &item->vmcs02;
6465 }
6466
6467 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006468 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006469 if (!item)
6470 return NULL;
6471 item->vmcs02.vmcs = alloc_vmcs();
6472 if (!item->vmcs02.vmcs) {
6473 kfree(item);
6474 return NULL;
6475 }
6476 loaded_vmcs_init(&item->vmcs02);
6477 item->vmptr = vmx->nested.current_vmptr;
6478 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6479 vmx->nested.vmcs02_num++;
6480 return &item->vmcs02;
6481}
6482
6483/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6484static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6485{
6486 struct vmcs02_list *item;
6487 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6488 if (item->vmptr == vmptr) {
6489 free_loaded_vmcs(&item->vmcs02);
6490 list_del(&item->list);
6491 kfree(item);
6492 vmx->nested.vmcs02_num--;
6493 return;
6494 }
6495}
6496
6497/*
6498 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006499 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6500 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006501 */
6502static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6503{
6504 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006505
6506 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006507 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006508 /*
6509 * Something will leak if the above WARN triggers. Better than
6510 * a use-after-free.
6511 */
6512 if (vmx->loaded_vmcs == &item->vmcs02)
6513 continue;
6514
6515 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006516 list_del(&item->list);
6517 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006518 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006519 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006520}
6521
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006522/*
6523 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6524 * set the success or error code of an emulated VMX instruction, as specified
6525 * by Vol 2B, VMX Instruction Reference, "Conventions".
6526 */
6527static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6528{
6529 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6530 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6531 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6532}
6533
6534static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6535{
6536 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6537 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6538 X86_EFLAGS_SF | X86_EFLAGS_OF))
6539 | X86_EFLAGS_CF);
6540}
6541
Abel Gordon145c28d2013-04-18 14:36:55 +03006542static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006543 u32 vm_instruction_error)
6544{
6545 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6546 /*
6547 * failValid writes the error number to the current VMCS, which
6548 * can't be done there isn't a current VMCS.
6549 */
6550 nested_vmx_failInvalid(vcpu);
6551 return;
6552 }
6553 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6554 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6555 X86_EFLAGS_SF | X86_EFLAGS_OF))
6556 | X86_EFLAGS_ZF);
6557 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6558 /*
6559 * We don't need to force a shadow sync because
6560 * VM_INSTRUCTION_ERROR is not shadowed
6561 */
6562}
Abel Gordon145c28d2013-04-18 14:36:55 +03006563
Wincy Vanff651cb2014-12-11 08:52:58 +03006564static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6565{
6566 /* TODO: not to reset guest simply here. */
6567 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6568 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6569}
6570
Jan Kiszkaf4124502014-03-07 20:03:13 +01006571static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6572{
6573 struct vcpu_vmx *vmx =
6574 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6575
6576 vmx->nested.preemption_timer_expired = true;
6577 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6578 kvm_vcpu_kick(&vmx->vcpu);
6579
6580 return HRTIMER_NORESTART;
6581}
6582
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006583/*
Bandan Das19677e32014-05-06 02:19:15 -04006584 * Decode the memory-address operand of a vmx instruction, as recorded on an
6585 * exit caused by such an instruction (run by a guest hypervisor).
6586 * On success, returns 0. When the operand is invalid, returns 1 and throws
6587 * #UD or #GP.
6588 */
6589static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6590 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006591 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006592{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006593 gva_t off;
6594 bool exn;
6595 struct kvm_segment s;
6596
Bandan Das19677e32014-05-06 02:19:15 -04006597 /*
6598 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6599 * Execution", on an exit, vmx_instruction_info holds most of the
6600 * addressing components of the operand. Only the displacement part
6601 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6602 * For how an actual address is calculated from all these components,
6603 * refer to Vol. 1, "Operand Addressing".
6604 */
6605 int scaling = vmx_instruction_info & 3;
6606 int addr_size = (vmx_instruction_info >> 7) & 7;
6607 bool is_reg = vmx_instruction_info & (1u << 10);
6608 int seg_reg = (vmx_instruction_info >> 15) & 7;
6609 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6610 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6611 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6612 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6613
6614 if (is_reg) {
6615 kvm_queue_exception(vcpu, UD_VECTOR);
6616 return 1;
6617 }
6618
6619 /* Addr = segment_base + offset */
6620 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006621 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006622 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006623 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006624 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006625 off += kvm_register_read(vcpu, index_reg)<<scaling;
6626 vmx_get_segment(vcpu, &s, seg_reg);
6627 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006628
6629 if (addr_size == 1) /* 32 bit */
6630 *ret &= 0xffffffff;
6631
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006632 /* Checks for #GP/#SS exceptions. */
6633 exn = false;
6634 if (is_protmode(vcpu)) {
6635 /* Protected mode: apply checks for segment validity in the
6636 * following order:
6637 * - segment type check (#GP(0) may be thrown)
6638 * - usability check (#GP(0)/#SS(0))
6639 * - limit check (#GP(0)/#SS(0))
6640 */
6641 if (wr)
6642 /* #GP(0) if the destination operand is located in a
6643 * read-only data segment or any code segment.
6644 */
6645 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6646 else
6647 /* #GP(0) if the source operand is located in an
6648 * execute-only code segment
6649 */
6650 exn = ((s.type & 0xa) == 8);
6651 }
6652 if (exn) {
6653 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6654 return 1;
6655 }
6656 if (is_long_mode(vcpu)) {
6657 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6658 * non-canonical form. This is an only check for long mode.
6659 */
6660 exn = is_noncanonical_address(*ret);
6661 } else if (is_protmode(vcpu)) {
6662 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6663 */
6664 exn = (s.unusable != 0);
6665 /* Protected mode: #GP(0)/#SS(0) if the memory
6666 * operand is outside the segment limit.
6667 */
6668 exn = exn || (off + sizeof(u64) > s.limit);
6669 }
6670 if (exn) {
6671 kvm_queue_exception_e(vcpu,
6672 seg_reg == VCPU_SREG_SS ?
6673 SS_VECTOR : GP_VECTOR,
6674 0);
6675 return 1;
6676 }
6677
Bandan Das19677e32014-05-06 02:19:15 -04006678 return 0;
6679}
6680
6681/*
Bandan Das3573e222014-05-06 02:19:16 -04006682 * This function performs the various checks including
6683 * - if it's 4KB aligned
6684 * - No bits beyond the physical address width are set
6685 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006686 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006687 */
Bandan Das4291b582014-05-06 02:19:18 -04006688static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6689 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006690{
6691 gva_t gva;
6692 gpa_t vmptr;
6693 struct x86_exception e;
6694 struct page *page;
6695 struct vcpu_vmx *vmx = to_vmx(vcpu);
6696 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6697
6698 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006699 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006700 return 1;
6701
6702 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6703 sizeof(vmptr), &e)) {
6704 kvm_inject_page_fault(vcpu, &e);
6705 return 1;
6706 }
6707
6708 switch (exit_reason) {
6709 case EXIT_REASON_VMON:
6710 /*
6711 * SDM 3: 24.11.5
6712 * The first 4 bytes of VMXON region contain the supported
6713 * VMCS revision identifier
6714 *
6715 * Note - IA32_VMX_BASIC[48] will never be 1
6716 * for the nested case;
6717 * which replaces physical address width with 32
6718 *
6719 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006720 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006721 nested_vmx_failInvalid(vcpu);
6722 skip_emulated_instruction(vcpu);
6723 return 1;
6724 }
6725
6726 page = nested_get_page(vcpu, vmptr);
6727 if (page == NULL ||
6728 *(u32 *)kmap(page) != VMCS12_REVISION) {
6729 nested_vmx_failInvalid(vcpu);
6730 kunmap(page);
6731 skip_emulated_instruction(vcpu);
6732 return 1;
6733 }
6734 kunmap(page);
6735 vmx->nested.vmxon_ptr = vmptr;
6736 break;
Bandan Das4291b582014-05-06 02:19:18 -04006737 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006738 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006739 nested_vmx_failValid(vcpu,
6740 VMXERR_VMCLEAR_INVALID_ADDRESS);
6741 skip_emulated_instruction(vcpu);
6742 return 1;
6743 }
Bandan Das3573e222014-05-06 02:19:16 -04006744
Bandan Das4291b582014-05-06 02:19:18 -04006745 if (vmptr == vmx->nested.vmxon_ptr) {
6746 nested_vmx_failValid(vcpu,
6747 VMXERR_VMCLEAR_VMXON_POINTER);
6748 skip_emulated_instruction(vcpu);
6749 return 1;
6750 }
6751 break;
6752 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006753 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006754 nested_vmx_failValid(vcpu,
6755 VMXERR_VMPTRLD_INVALID_ADDRESS);
6756 skip_emulated_instruction(vcpu);
6757 return 1;
6758 }
6759
6760 if (vmptr == vmx->nested.vmxon_ptr) {
6761 nested_vmx_failValid(vcpu,
6762 VMXERR_VMCLEAR_VMXON_POINTER);
6763 skip_emulated_instruction(vcpu);
6764 return 1;
6765 }
6766 break;
Bandan Das3573e222014-05-06 02:19:16 -04006767 default:
6768 return 1; /* shouldn't happen */
6769 }
6770
Bandan Das4291b582014-05-06 02:19:18 -04006771 if (vmpointer)
6772 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006773 return 0;
6774}
6775
6776/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006777 * Emulate the VMXON instruction.
6778 * Currently, we just remember that VMX is active, and do not save or even
6779 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6780 * do not currently need to store anything in that guest-allocated memory
6781 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6782 * argument is different from the VMXON pointer (which the spec says they do).
6783 */
6784static int handle_vmon(struct kvm_vcpu *vcpu)
6785{
6786 struct kvm_segment cs;
6787 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006788 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006789 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6790 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006791
6792 /* The Intel VMX Instruction Reference lists a bunch of bits that
6793 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6794 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6795 * Otherwise, we should fail with #UD. We test these now:
6796 */
6797 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6798 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6799 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6800 kvm_queue_exception(vcpu, UD_VECTOR);
6801 return 1;
6802 }
6803
6804 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6805 if (is_long_mode(vcpu) && !cs.l) {
6806 kvm_queue_exception(vcpu, UD_VECTOR);
6807 return 1;
6808 }
6809
6810 if (vmx_get_cpl(vcpu)) {
6811 kvm_inject_gp(vcpu, 0);
6812 return 1;
6813 }
Bandan Das3573e222014-05-06 02:19:16 -04006814
Bandan Das4291b582014-05-06 02:19:18 -04006815 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006816 return 1;
6817
Abel Gordon145c28d2013-04-18 14:36:55 +03006818 if (vmx->nested.vmxon) {
6819 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6820 skip_emulated_instruction(vcpu);
6821 return 1;
6822 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006823
6824 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6825 != VMXON_NEEDED_FEATURES) {
6826 kvm_inject_gp(vcpu, 0);
6827 return 1;
6828 }
6829
Abel Gordon8de48832013-04-18 14:37:25 +03006830 if (enable_shadow_vmcs) {
6831 shadow_vmcs = alloc_vmcs();
6832 if (!shadow_vmcs)
6833 return -ENOMEM;
6834 /* mark vmcs as shadow */
6835 shadow_vmcs->revision_id |= (1u << 31);
6836 /* init shadow vmcs */
6837 vmcs_clear(shadow_vmcs);
6838 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6839 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006840
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006841 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6842 vmx->nested.vmcs02_num = 0;
6843
Jan Kiszkaf4124502014-03-07 20:03:13 +01006844 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6845 HRTIMER_MODE_REL);
6846 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6847
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006848 vmx->nested.vmxon = true;
6849
6850 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006851 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006852 return 1;
6853}
6854
6855/*
6856 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6857 * for running VMX instructions (except VMXON, whose prerequisites are
6858 * slightly different). It also specifies what exception to inject otherwise.
6859 */
6860static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6861{
6862 struct kvm_segment cs;
6863 struct vcpu_vmx *vmx = to_vmx(vcpu);
6864
6865 if (!vmx->nested.vmxon) {
6866 kvm_queue_exception(vcpu, UD_VECTOR);
6867 return 0;
6868 }
6869
6870 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6871 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6872 (is_long_mode(vcpu) && !cs.l)) {
6873 kvm_queue_exception(vcpu, UD_VECTOR);
6874 return 0;
6875 }
6876
6877 if (vmx_get_cpl(vcpu)) {
6878 kvm_inject_gp(vcpu, 0);
6879 return 0;
6880 }
6881
6882 return 1;
6883}
6884
Abel Gordone7953d72013-04-18 14:37:55 +03006885static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6886{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006887 if (vmx->nested.current_vmptr == -1ull)
6888 return;
6889
6890 /* current_vmptr and current_vmcs12 are always set/reset together */
6891 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6892 return;
6893
Abel Gordon012f83c2013-04-18 14:39:25 +03006894 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006895 /* copy to memory all shadowed fields in case
6896 they were modified */
6897 copy_shadow_to_vmcs12(vmx);
6898 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08006899 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6900 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006901 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006902 }
Wincy Van705699a2015-02-03 23:58:17 +08006903 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006904 kunmap(vmx->nested.current_vmcs12_page);
6905 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006906 vmx->nested.current_vmptr = -1ull;
6907 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006908}
6909
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006910/*
6911 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6912 * just stops using VMX.
6913 */
6914static void free_nested(struct vcpu_vmx *vmx)
6915{
6916 if (!vmx->nested.vmxon)
6917 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006918
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006919 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07006920 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006921 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006922 if (enable_shadow_vmcs)
6923 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006924 /* Unpin physical memory we referred to in current vmcs02 */
6925 if (vmx->nested.apic_access_page) {
6926 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006927 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006928 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006929 if (vmx->nested.virtual_apic_page) {
6930 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006931 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006932 }
Wincy Van705699a2015-02-03 23:58:17 +08006933 if (vmx->nested.pi_desc_page) {
6934 kunmap(vmx->nested.pi_desc_page);
6935 nested_release_page(vmx->nested.pi_desc_page);
6936 vmx->nested.pi_desc_page = NULL;
6937 vmx->nested.pi_desc = NULL;
6938 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006939
6940 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006941}
6942
6943/* Emulate the VMXOFF instruction */
6944static int handle_vmoff(struct kvm_vcpu *vcpu)
6945{
6946 if (!nested_vmx_check_permission(vcpu))
6947 return 1;
6948 free_nested(to_vmx(vcpu));
6949 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006950 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006951 return 1;
6952}
6953
Nadav Har'El27d6c862011-05-25 23:06:59 +03006954/* Emulate the VMCLEAR instruction */
6955static int handle_vmclear(struct kvm_vcpu *vcpu)
6956{
6957 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006958 gpa_t vmptr;
6959 struct vmcs12 *vmcs12;
6960 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006961
6962 if (!nested_vmx_check_permission(vcpu))
6963 return 1;
6964
Bandan Das4291b582014-05-06 02:19:18 -04006965 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006966 return 1;
6967
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006968 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006969 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006970
6971 page = nested_get_page(vcpu, vmptr);
6972 if (page == NULL) {
6973 /*
6974 * For accurate processor emulation, VMCLEAR beyond available
6975 * physical memory should do nothing at all. However, it is
6976 * possible that a nested vmx bug, not a guest hypervisor bug,
6977 * resulted in this case, so let's shut down before doing any
6978 * more damage:
6979 */
6980 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6981 return 1;
6982 }
6983 vmcs12 = kmap(page);
6984 vmcs12->launch_state = 0;
6985 kunmap(page);
6986 nested_release_page(page);
6987
6988 nested_free_vmcs02(vmx, vmptr);
6989
6990 skip_emulated_instruction(vcpu);
6991 nested_vmx_succeed(vcpu);
6992 return 1;
6993}
6994
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006995static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6996
6997/* Emulate the VMLAUNCH instruction */
6998static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6999{
7000 return nested_vmx_run(vcpu, true);
7001}
7002
7003/* Emulate the VMRESUME instruction */
7004static int handle_vmresume(struct kvm_vcpu *vcpu)
7005{
7006
7007 return nested_vmx_run(vcpu, false);
7008}
7009
Nadav Har'El49f705c2011-05-25 23:08:30 +03007010enum vmcs_field_type {
7011 VMCS_FIELD_TYPE_U16 = 0,
7012 VMCS_FIELD_TYPE_U64 = 1,
7013 VMCS_FIELD_TYPE_U32 = 2,
7014 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7015};
7016
7017static inline int vmcs_field_type(unsigned long field)
7018{
7019 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7020 return VMCS_FIELD_TYPE_U32;
7021 return (field >> 13) & 0x3 ;
7022}
7023
7024static inline int vmcs_field_readonly(unsigned long field)
7025{
7026 return (((field >> 10) & 0x3) == 1);
7027}
7028
7029/*
7030 * Read a vmcs12 field. Since these can have varying lengths and we return
7031 * one type, we chose the biggest type (u64) and zero-extend the return value
7032 * to that size. Note that the caller, handle_vmread, might need to use only
7033 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7034 * 64-bit fields are to be returned).
7035 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007036static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7037 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007038{
7039 short offset = vmcs_field_to_offset(field);
7040 char *p;
7041
7042 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007043 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007044
7045 p = ((char *)(get_vmcs12(vcpu))) + offset;
7046
7047 switch (vmcs_field_type(field)) {
7048 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7049 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007050 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007051 case VMCS_FIELD_TYPE_U16:
7052 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007053 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007054 case VMCS_FIELD_TYPE_U32:
7055 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007056 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007057 case VMCS_FIELD_TYPE_U64:
7058 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007059 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007060 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007061 WARN_ON(1);
7062 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007063 }
7064}
7065
Abel Gordon20b97fe2013-04-18 14:36:25 +03007066
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007067static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7068 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007069 short offset = vmcs_field_to_offset(field);
7070 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7071 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007072 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007073
7074 switch (vmcs_field_type(field)) {
7075 case VMCS_FIELD_TYPE_U16:
7076 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007077 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007078 case VMCS_FIELD_TYPE_U32:
7079 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007080 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007081 case VMCS_FIELD_TYPE_U64:
7082 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007083 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007084 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7085 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007086 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007087 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007088 WARN_ON(1);
7089 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007090 }
7091
7092}
7093
Abel Gordon16f5b902013-04-18 14:38:25 +03007094static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7095{
7096 int i;
7097 unsigned long field;
7098 u64 field_value;
7099 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007100 const unsigned long *fields = shadow_read_write_fields;
7101 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007102
Jan Kiszka282da872014-10-08 18:05:39 +02007103 preempt_disable();
7104
Abel Gordon16f5b902013-04-18 14:38:25 +03007105 vmcs_load(shadow_vmcs);
7106
7107 for (i = 0; i < num_fields; i++) {
7108 field = fields[i];
7109 switch (vmcs_field_type(field)) {
7110 case VMCS_FIELD_TYPE_U16:
7111 field_value = vmcs_read16(field);
7112 break;
7113 case VMCS_FIELD_TYPE_U32:
7114 field_value = vmcs_read32(field);
7115 break;
7116 case VMCS_FIELD_TYPE_U64:
7117 field_value = vmcs_read64(field);
7118 break;
7119 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7120 field_value = vmcs_readl(field);
7121 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007122 default:
7123 WARN_ON(1);
7124 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007125 }
7126 vmcs12_write_any(&vmx->vcpu, field, field_value);
7127 }
7128
7129 vmcs_clear(shadow_vmcs);
7130 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007131
7132 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007133}
7134
Abel Gordonc3114422013-04-18 14:38:55 +03007135static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7136{
Mathias Krausec2bae892013-06-26 20:36:21 +02007137 const unsigned long *fields[] = {
7138 shadow_read_write_fields,
7139 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007140 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007141 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007142 max_shadow_read_write_fields,
7143 max_shadow_read_only_fields
7144 };
7145 int i, q;
7146 unsigned long field;
7147 u64 field_value = 0;
7148 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7149
7150 vmcs_load(shadow_vmcs);
7151
Mathias Krausec2bae892013-06-26 20:36:21 +02007152 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007153 for (i = 0; i < max_fields[q]; i++) {
7154 field = fields[q][i];
7155 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7156
7157 switch (vmcs_field_type(field)) {
7158 case VMCS_FIELD_TYPE_U16:
7159 vmcs_write16(field, (u16)field_value);
7160 break;
7161 case VMCS_FIELD_TYPE_U32:
7162 vmcs_write32(field, (u32)field_value);
7163 break;
7164 case VMCS_FIELD_TYPE_U64:
7165 vmcs_write64(field, (u64)field_value);
7166 break;
7167 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7168 vmcs_writel(field, (long)field_value);
7169 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007170 default:
7171 WARN_ON(1);
7172 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007173 }
7174 }
7175 }
7176
7177 vmcs_clear(shadow_vmcs);
7178 vmcs_load(vmx->loaded_vmcs->vmcs);
7179}
7180
Nadav Har'El49f705c2011-05-25 23:08:30 +03007181/*
7182 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7183 * used before) all generate the same failure when it is missing.
7184 */
7185static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7186{
7187 struct vcpu_vmx *vmx = to_vmx(vcpu);
7188 if (vmx->nested.current_vmptr == -1ull) {
7189 nested_vmx_failInvalid(vcpu);
7190 skip_emulated_instruction(vcpu);
7191 return 0;
7192 }
7193 return 1;
7194}
7195
7196static int handle_vmread(struct kvm_vcpu *vcpu)
7197{
7198 unsigned long field;
7199 u64 field_value;
7200 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7201 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7202 gva_t gva = 0;
7203
7204 if (!nested_vmx_check_permission(vcpu) ||
7205 !nested_vmx_check_vmcs12(vcpu))
7206 return 1;
7207
7208 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007209 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007210 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007211 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007212 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7213 skip_emulated_instruction(vcpu);
7214 return 1;
7215 }
7216 /*
7217 * Now copy part of this value to register or memory, as requested.
7218 * Note that the number of bits actually copied is 32 or 64 depending
7219 * on the guest's mode (32 or 64 bit), not on the given field's length.
7220 */
7221 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007222 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007223 field_value);
7224 } else {
7225 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007226 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007227 return 1;
7228 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7229 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7230 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7231 }
7232
7233 nested_vmx_succeed(vcpu);
7234 skip_emulated_instruction(vcpu);
7235 return 1;
7236}
7237
7238
7239static int handle_vmwrite(struct kvm_vcpu *vcpu)
7240{
7241 unsigned long field;
7242 gva_t gva;
7243 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7244 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007245 /* The value to write might be 32 or 64 bits, depending on L1's long
7246 * mode, and eventually we need to write that into a field of several
7247 * possible lengths. The code below first zero-extends the value to 64
7248 * bit (field_value), and then copies only the approriate number of
7249 * bits into the vmcs12 field.
7250 */
7251 u64 field_value = 0;
7252 struct x86_exception e;
7253
7254 if (!nested_vmx_check_permission(vcpu) ||
7255 !nested_vmx_check_vmcs12(vcpu))
7256 return 1;
7257
7258 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007259 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007260 (((vmx_instruction_info) >> 3) & 0xf));
7261 else {
7262 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007263 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007264 return 1;
7265 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007266 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007267 kvm_inject_page_fault(vcpu, &e);
7268 return 1;
7269 }
7270 }
7271
7272
Nadav Amit27e6fb52014-06-18 17:19:26 +03007273 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007274 if (vmcs_field_readonly(field)) {
7275 nested_vmx_failValid(vcpu,
7276 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7277 skip_emulated_instruction(vcpu);
7278 return 1;
7279 }
7280
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007281 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007282 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7283 skip_emulated_instruction(vcpu);
7284 return 1;
7285 }
7286
7287 nested_vmx_succeed(vcpu);
7288 skip_emulated_instruction(vcpu);
7289 return 1;
7290}
7291
Nadav Har'El63846662011-05-25 23:07:29 +03007292/* Emulate the VMPTRLD instruction */
7293static int handle_vmptrld(struct kvm_vcpu *vcpu)
7294{
7295 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007296 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007297
7298 if (!nested_vmx_check_permission(vcpu))
7299 return 1;
7300
Bandan Das4291b582014-05-06 02:19:18 -04007301 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007302 return 1;
7303
Nadav Har'El63846662011-05-25 23:07:29 +03007304 if (vmx->nested.current_vmptr != vmptr) {
7305 struct vmcs12 *new_vmcs12;
7306 struct page *page;
7307 page = nested_get_page(vcpu, vmptr);
7308 if (page == NULL) {
7309 nested_vmx_failInvalid(vcpu);
7310 skip_emulated_instruction(vcpu);
7311 return 1;
7312 }
7313 new_vmcs12 = kmap(page);
7314 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7315 kunmap(page);
7316 nested_release_page_clean(page);
7317 nested_vmx_failValid(vcpu,
7318 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7319 skip_emulated_instruction(vcpu);
7320 return 1;
7321 }
Nadav Har'El63846662011-05-25 23:07:29 +03007322
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007323 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007324 vmx->nested.current_vmptr = vmptr;
7325 vmx->nested.current_vmcs12 = new_vmcs12;
7326 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007327 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007328 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7329 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007330 vmcs_write64(VMCS_LINK_POINTER,
7331 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007332 vmx->nested.sync_shadow_vmcs = true;
7333 }
Nadav Har'El63846662011-05-25 23:07:29 +03007334 }
7335
7336 nested_vmx_succeed(vcpu);
7337 skip_emulated_instruction(vcpu);
7338 return 1;
7339}
7340
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007341/* Emulate the VMPTRST instruction */
7342static int handle_vmptrst(struct kvm_vcpu *vcpu)
7343{
7344 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7345 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7346 gva_t vmcs_gva;
7347 struct x86_exception e;
7348
7349 if (!nested_vmx_check_permission(vcpu))
7350 return 1;
7351
7352 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007353 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007354 return 1;
7355 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7356 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7357 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7358 sizeof(u64), &e)) {
7359 kvm_inject_page_fault(vcpu, &e);
7360 return 1;
7361 }
7362 nested_vmx_succeed(vcpu);
7363 skip_emulated_instruction(vcpu);
7364 return 1;
7365}
7366
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007367/* Emulate the INVEPT instruction */
7368static int handle_invept(struct kvm_vcpu *vcpu)
7369{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007370 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007371 u32 vmx_instruction_info, types;
7372 unsigned long type;
7373 gva_t gva;
7374 struct x86_exception e;
7375 struct {
7376 u64 eptp, gpa;
7377 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007378
Wincy Vanb9c237b2015-02-03 23:56:30 +08007379 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7380 SECONDARY_EXEC_ENABLE_EPT) ||
7381 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007382 kvm_queue_exception(vcpu, UD_VECTOR);
7383 return 1;
7384 }
7385
7386 if (!nested_vmx_check_permission(vcpu))
7387 return 1;
7388
7389 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7390 kvm_queue_exception(vcpu, UD_VECTOR);
7391 return 1;
7392 }
7393
7394 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007395 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007396
Wincy Vanb9c237b2015-02-03 23:56:30 +08007397 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007398
7399 if (!(types & (1UL << type))) {
7400 nested_vmx_failValid(vcpu,
7401 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007402 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007403 return 1;
7404 }
7405
7406 /* According to the Intel VMX instruction reference, the memory
7407 * operand is read even if it isn't needed (e.g., for type==global)
7408 */
7409 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007410 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007411 return 1;
7412 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7413 sizeof(operand), &e)) {
7414 kvm_inject_page_fault(vcpu, &e);
7415 return 1;
7416 }
7417
7418 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007419 case VMX_EPT_EXTENT_GLOBAL:
7420 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007421 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007422 nested_vmx_succeed(vcpu);
7423 break;
7424 default:
Bandan Das4b855072014-04-19 18:17:44 -04007425 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007426 BUG_ON(1);
7427 break;
7428 }
7429
7430 skip_emulated_instruction(vcpu);
7431 return 1;
7432}
7433
Petr Matouseka642fc32014-09-23 20:22:30 +02007434static int handle_invvpid(struct kvm_vcpu *vcpu)
7435{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007436 struct vcpu_vmx *vmx = to_vmx(vcpu);
7437 u32 vmx_instruction_info;
7438 unsigned long type, types;
7439 gva_t gva;
7440 struct x86_exception e;
7441 int vpid;
7442
7443 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7444 SECONDARY_EXEC_ENABLE_VPID) ||
7445 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7446 kvm_queue_exception(vcpu, UD_VECTOR);
7447 return 1;
7448 }
7449
7450 if (!nested_vmx_check_permission(vcpu))
7451 return 1;
7452
7453 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7454 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7455
7456 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7457
7458 if (!(types & (1UL << type))) {
7459 nested_vmx_failValid(vcpu,
7460 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7461 return 1;
7462 }
7463
7464 /* according to the intel vmx instruction reference, the memory
7465 * operand is read even if it isn't needed (e.g., for type==global)
7466 */
7467 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7468 vmx_instruction_info, false, &gva))
7469 return 1;
7470 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7471 sizeof(u32), &e)) {
7472 kvm_inject_page_fault(vcpu, &e);
7473 return 1;
7474 }
7475
7476 switch (type) {
7477 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007478 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007479 nested_vmx_succeed(vcpu);
7480 break;
7481 default:
7482 /* Trap single context invalidation invvpid calls */
7483 BUG_ON(1);
7484 break;
7485 }
7486
7487 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007488 return 1;
7489}
7490
Kai Huang843e4332015-01-28 10:54:28 +08007491static int handle_pml_full(struct kvm_vcpu *vcpu)
7492{
7493 unsigned long exit_qualification;
7494
7495 trace_kvm_pml_full(vcpu->vcpu_id);
7496
7497 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7498
7499 /*
7500 * PML buffer FULL happened while executing iret from NMI,
7501 * "blocked by NMI" bit has to be set before next VM entry.
7502 */
7503 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7504 cpu_has_virtual_nmis() &&
7505 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7506 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7507 GUEST_INTR_STATE_NMI);
7508
7509 /*
7510 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7511 * here.., and there's no userspace involvement needed for PML.
7512 */
7513 return 1;
7514}
7515
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007516static int handle_pcommit(struct kvm_vcpu *vcpu)
7517{
7518 /* we never catch pcommit instruct for L1 guest. */
7519 WARN_ON(1);
7520 return 1;
7521}
7522
Nadav Har'El0140cae2011-05-25 23:06:28 +03007523/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007524 * The exit handlers return 1 if the exit was handled fully and guest execution
7525 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7526 * to be done to userspace and return 0.
7527 */
Mathias Krause772e0312012-08-30 01:30:19 +02007528static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007529 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7530 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007531 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007532 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007533 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007534 [EXIT_REASON_CR_ACCESS] = handle_cr,
7535 [EXIT_REASON_DR_ACCESS] = handle_dr,
7536 [EXIT_REASON_CPUID] = handle_cpuid,
7537 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7538 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7539 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7540 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007541 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007542 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007543 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007544 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007545 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007546 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007547 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007548 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007549 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007550 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007551 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007552 [EXIT_REASON_VMOFF] = handle_vmoff,
7553 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007554 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7555 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007556 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007557 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007558 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007559 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007560 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007561 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007562 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7563 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007564 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007565 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007566 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007567 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007568 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007569 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007570 [EXIT_REASON_XSAVES] = handle_xsaves,
7571 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007572 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007573 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007574};
7575
7576static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007577 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007578
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007579static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7580 struct vmcs12 *vmcs12)
7581{
7582 unsigned long exit_qualification;
7583 gpa_t bitmap, last_bitmap;
7584 unsigned int port;
7585 int size;
7586 u8 b;
7587
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007588 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007589 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007590
7591 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7592
7593 port = exit_qualification >> 16;
7594 size = (exit_qualification & 7) + 1;
7595
7596 last_bitmap = (gpa_t)-1;
7597 b = -1;
7598
7599 while (size > 0) {
7600 if (port < 0x8000)
7601 bitmap = vmcs12->io_bitmap_a;
7602 else if (port < 0x10000)
7603 bitmap = vmcs12->io_bitmap_b;
7604 else
Joe Perches1d804d02015-03-30 16:46:09 -07007605 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007606 bitmap += (port & 0x7fff) / 8;
7607
7608 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007609 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007610 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007611 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007612 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007613
7614 port++;
7615 size--;
7616 last_bitmap = bitmap;
7617 }
7618
Joe Perches1d804d02015-03-30 16:46:09 -07007619 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007620}
7621
Nadav Har'El644d7112011-05-25 23:12:35 +03007622/*
7623 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7624 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7625 * disinterest in the current event (read or write a specific MSR) by using an
7626 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7627 */
7628static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7629 struct vmcs12 *vmcs12, u32 exit_reason)
7630{
7631 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7632 gpa_t bitmap;
7633
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007634 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007635 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007636
7637 /*
7638 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7639 * for the four combinations of read/write and low/high MSR numbers.
7640 * First we need to figure out which of the four to use:
7641 */
7642 bitmap = vmcs12->msr_bitmap;
7643 if (exit_reason == EXIT_REASON_MSR_WRITE)
7644 bitmap += 2048;
7645 if (msr_index >= 0xc0000000) {
7646 msr_index -= 0xc0000000;
7647 bitmap += 1024;
7648 }
7649
7650 /* Then read the msr_index'th bit from this bitmap: */
7651 if (msr_index < 1024*8) {
7652 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007653 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007654 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007655 return 1 & (b >> (msr_index & 7));
7656 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007657 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007658}
7659
7660/*
7661 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7662 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7663 * intercept (via guest_host_mask etc.) the current event.
7664 */
7665static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7666 struct vmcs12 *vmcs12)
7667{
7668 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7669 int cr = exit_qualification & 15;
7670 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007671 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007672
7673 switch ((exit_qualification >> 4) & 3) {
7674 case 0: /* mov to cr */
7675 switch (cr) {
7676 case 0:
7677 if (vmcs12->cr0_guest_host_mask &
7678 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007679 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007680 break;
7681 case 3:
7682 if ((vmcs12->cr3_target_count >= 1 &&
7683 vmcs12->cr3_target_value0 == val) ||
7684 (vmcs12->cr3_target_count >= 2 &&
7685 vmcs12->cr3_target_value1 == val) ||
7686 (vmcs12->cr3_target_count >= 3 &&
7687 vmcs12->cr3_target_value2 == val) ||
7688 (vmcs12->cr3_target_count >= 4 &&
7689 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007690 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007691 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007692 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007693 break;
7694 case 4:
7695 if (vmcs12->cr4_guest_host_mask &
7696 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007697 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007698 break;
7699 case 8:
7700 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007701 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007702 break;
7703 }
7704 break;
7705 case 2: /* clts */
7706 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7707 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007708 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007709 break;
7710 case 1: /* mov from cr */
7711 switch (cr) {
7712 case 3:
7713 if (vmcs12->cpu_based_vm_exec_control &
7714 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007715 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007716 break;
7717 case 8:
7718 if (vmcs12->cpu_based_vm_exec_control &
7719 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007720 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007721 break;
7722 }
7723 break;
7724 case 3: /* lmsw */
7725 /*
7726 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7727 * cr0. Other attempted changes are ignored, with no exit.
7728 */
7729 if (vmcs12->cr0_guest_host_mask & 0xe &
7730 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007731 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007732 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7733 !(vmcs12->cr0_read_shadow & 0x1) &&
7734 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007735 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007736 break;
7737 }
Joe Perches1d804d02015-03-30 16:46:09 -07007738 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007739}
7740
7741/*
7742 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7743 * should handle it ourselves in L0 (and then continue L2). Only call this
7744 * when in is_guest_mode (L2).
7745 */
7746static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7747{
Nadav Har'El644d7112011-05-25 23:12:35 +03007748 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7749 struct vcpu_vmx *vmx = to_vmx(vcpu);
7750 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007751 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007752
Jan Kiszka542060e2014-01-04 18:47:21 +01007753 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7754 vmcs_readl(EXIT_QUALIFICATION),
7755 vmx->idt_vectoring_info,
7756 intr_info,
7757 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7758 KVM_ISA_VMX);
7759
Nadav Har'El644d7112011-05-25 23:12:35 +03007760 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007761 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007762
7763 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007764 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7765 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007766 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007767 }
7768
7769 switch (exit_reason) {
7770 case EXIT_REASON_EXCEPTION_NMI:
7771 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007772 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007773 else if (is_page_fault(intr_info))
7774 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007775 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007776 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007777 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007778 else if (is_debug(intr_info) &&
7779 vcpu->guest_debug &
7780 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7781 return false;
7782 else if (is_breakpoint(intr_info) &&
7783 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7784 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007785 return vmcs12->exception_bitmap &
7786 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7787 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007788 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007789 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007790 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007791 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007792 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007793 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007794 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007795 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007796 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007797 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007798 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007799 return false;
7800 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007801 case EXIT_REASON_HLT:
7802 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7803 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007804 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007805 case EXIT_REASON_INVLPG:
7806 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7807 case EXIT_REASON_RDPMC:
7808 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007809 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007810 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7811 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7812 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7813 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7814 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7815 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007816 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007817 /*
7818 * VMX instructions trap unconditionally. This allows L1 to
7819 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7820 */
Joe Perches1d804d02015-03-30 16:46:09 -07007821 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007822 case EXIT_REASON_CR_ACCESS:
7823 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7824 case EXIT_REASON_DR_ACCESS:
7825 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7826 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007827 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007828 case EXIT_REASON_MSR_READ:
7829 case EXIT_REASON_MSR_WRITE:
7830 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7831 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007832 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007833 case EXIT_REASON_MWAIT_INSTRUCTION:
7834 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007835 case EXIT_REASON_MONITOR_TRAP_FLAG:
7836 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007837 case EXIT_REASON_MONITOR_INSTRUCTION:
7838 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7839 case EXIT_REASON_PAUSE_INSTRUCTION:
7840 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7841 nested_cpu_has2(vmcs12,
7842 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7843 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007844 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007845 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007846 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007847 case EXIT_REASON_APIC_ACCESS:
7848 return nested_cpu_has2(vmcs12,
7849 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007850 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007851 case EXIT_REASON_EOI_INDUCED:
7852 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007853 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007854 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007855 /*
7856 * L0 always deals with the EPT violation. If nested EPT is
7857 * used, and the nested mmu code discovers that the address is
7858 * missing in the guest EPT table (EPT12), the EPT violation
7859 * will be injected with nested_ept_inject_page_fault()
7860 */
Joe Perches1d804d02015-03-30 16:46:09 -07007861 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007862 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007863 /*
7864 * L2 never uses directly L1's EPT, but rather L0's own EPT
7865 * table (shadow on EPT) or a merged EPT table that L0 built
7866 * (EPT on EPT). So any problems with the structure of the
7867 * table is L0's fault.
7868 */
Joe Perches1d804d02015-03-30 16:46:09 -07007869 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007870 case EXIT_REASON_WBINVD:
7871 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7872 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007873 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007874 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7875 /*
7876 * This should never happen, since it is not possible to
7877 * set XSS to a non-zero value---neither in L1 nor in L2.
7878 * If if it were, XSS would have to be checked against
7879 * the XSS exit bitmap in vmcs12.
7880 */
7881 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007882 case EXIT_REASON_PCOMMIT:
7883 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007884 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007885 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007886 }
7887}
7888
Avi Kivity586f9602010-11-18 13:09:54 +02007889static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7890{
7891 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7892 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7893}
7894
Kai Huanga3eaa862015-11-04 13:46:05 +08007895static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007896{
7897 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08007898
7899 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7900 if (!pml_pg)
7901 return -ENOMEM;
7902
7903 vmx->pml_pg = pml_pg;
7904
7905 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7906 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7907
Kai Huang843e4332015-01-28 10:54:28 +08007908 return 0;
7909}
7910
Kai Huanga3eaa862015-11-04 13:46:05 +08007911static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08007912{
Kai Huanga3eaa862015-11-04 13:46:05 +08007913 if (vmx->pml_pg) {
7914 __free_page(vmx->pml_pg);
7915 vmx->pml_pg = NULL;
7916 }
Kai Huang843e4332015-01-28 10:54:28 +08007917}
7918
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007919static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007920{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007921 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007922 u64 *pml_buf;
7923 u16 pml_idx;
7924
7925 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7926
7927 /* Do nothing if PML buffer is empty */
7928 if (pml_idx == (PML_ENTITY_NUM - 1))
7929 return;
7930
7931 /* PML index always points to next available PML buffer entity */
7932 if (pml_idx >= PML_ENTITY_NUM)
7933 pml_idx = 0;
7934 else
7935 pml_idx++;
7936
7937 pml_buf = page_address(vmx->pml_pg);
7938 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7939 u64 gpa;
7940
7941 gpa = pml_buf[pml_idx];
7942 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007943 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007944 }
7945
7946 /* reset PML index */
7947 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7948}
7949
7950/*
7951 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7952 * Called before reporting dirty_bitmap to userspace.
7953 */
7954static void kvm_flush_pml_buffers(struct kvm *kvm)
7955{
7956 int i;
7957 struct kvm_vcpu *vcpu;
7958 /*
7959 * We only need to kick vcpu out of guest mode here, as PML buffer
7960 * is flushed at beginning of all VMEXITs, and it's obvious that only
7961 * vcpus running in guest are possible to have unflushed GPAs in PML
7962 * buffer.
7963 */
7964 kvm_for_each_vcpu(i, vcpu, kvm)
7965 kvm_vcpu_kick(vcpu);
7966}
7967
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007968static void vmx_dump_sel(char *name, uint32_t sel)
7969{
7970 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7971 name, vmcs_read32(sel),
7972 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7973 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7974 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7975}
7976
7977static void vmx_dump_dtsel(char *name, uint32_t limit)
7978{
7979 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7980 name, vmcs_read32(limit),
7981 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7982}
7983
7984static void dump_vmcs(void)
7985{
7986 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7987 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7988 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7989 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7990 u32 secondary_exec_control = 0;
7991 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01007992 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007993 int i, n;
7994
7995 if (cpu_has_secondary_exec_ctrls())
7996 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7997
7998 pr_err("*** Guest State ***\n");
7999 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8000 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8001 vmcs_readl(CR0_GUEST_HOST_MASK));
8002 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8003 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8004 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8005 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8006 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8007 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008008 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8009 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8010 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8011 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008012 }
8013 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8014 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8015 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8016 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8017 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8018 vmcs_readl(GUEST_SYSENTER_ESP),
8019 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8020 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8021 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8022 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8023 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8024 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8025 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8026 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8027 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8028 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8029 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8030 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8031 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008032 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8033 efer, vmcs_read64(GUEST_IA32_PAT));
8034 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8035 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008036 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8037 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008038 pr_err("PerfGlobCtl = 0x%016llx\n",
8039 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008040 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008041 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008042 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8043 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8044 vmcs_read32(GUEST_ACTIVITY_STATE));
8045 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8046 pr_err("InterruptStatus = %04x\n",
8047 vmcs_read16(GUEST_INTR_STATUS));
8048
8049 pr_err("*** Host State ***\n");
8050 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8051 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8052 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8053 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8054 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8055 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8056 vmcs_read16(HOST_TR_SELECTOR));
8057 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8058 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8059 vmcs_readl(HOST_TR_BASE));
8060 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8061 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8062 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8063 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8064 vmcs_readl(HOST_CR4));
8065 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8066 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8067 vmcs_read32(HOST_IA32_SYSENTER_CS),
8068 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8069 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008070 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8071 vmcs_read64(HOST_IA32_EFER),
8072 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008073 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008074 pr_err("PerfGlobCtl = 0x%016llx\n",
8075 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008076
8077 pr_err("*** Control State ***\n");
8078 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8079 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8080 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8081 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8082 vmcs_read32(EXCEPTION_BITMAP),
8083 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8084 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8085 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8086 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8087 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8088 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8089 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8090 vmcs_read32(VM_EXIT_INTR_INFO),
8091 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8092 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8093 pr_err(" reason=%08x qualification=%016lx\n",
8094 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8095 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8096 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8097 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008098 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008099 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008100 pr_err("TSC Multiplier = 0x%016llx\n",
8101 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008102 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8103 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8104 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8105 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8106 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008107 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008108 n = vmcs_read32(CR3_TARGET_COUNT);
8109 for (i = 0; i + 1 < n; i += 4)
8110 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8111 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8112 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8113 if (i < n)
8114 pr_err("CR3 target%u=%016lx\n",
8115 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8116 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8117 pr_err("PLE Gap=%08x Window=%08x\n",
8118 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8119 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8120 pr_err("Virtual processor ID = 0x%04x\n",
8121 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8122}
8123
Avi Kivity6aa8b732006-12-10 02:21:36 -08008124/*
8125 * The guest has exited. See if we can fix it or if we need userspace
8126 * assistance.
8127 */
Avi Kivity851ba692009-08-24 11:10:17 +03008128static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008129{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008130 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008131 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008132 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008133
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008134 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8135
Kai Huang843e4332015-01-28 10:54:28 +08008136 /*
8137 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8138 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8139 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8140 * mode as if vcpus is in root mode, the PML buffer must has been
8141 * flushed already.
8142 */
8143 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008144 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008145
Mohammed Gamal80ced182009-09-01 12:48:18 +02008146 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008147 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008148 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008149
Nadav Har'El644d7112011-05-25 23:12:35 +03008150 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008151 nested_vmx_vmexit(vcpu, exit_reason,
8152 vmcs_read32(VM_EXIT_INTR_INFO),
8153 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008154 return 1;
8155 }
8156
Mohammed Gamal51207022010-05-31 22:40:54 +03008157 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008158 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008159 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8160 vcpu->run->fail_entry.hardware_entry_failure_reason
8161 = exit_reason;
8162 return 0;
8163 }
8164
Avi Kivity29bd8a72007-09-10 17:27:03 +03008165 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008166 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8167 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008168 = vmcs_read32(VM_INSTRUCTION_ERROR);
8169 return 0;
8170 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008171
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008172 /*
8173 * Note:
8174 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8175 * delivery event since it indicates guest is accessing MMIO.
8176 * The vm-exit can be triggered again after return to guest that
8177 * will cause infinite loop.
8178 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008179 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008180 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008181 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008182 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8183 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8184 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8185 vcpu->run->internal.ndata = 2;
8186 vcpu->run->internal.data[0] = vectoring_info;
8187 vcpu->run->internal.data[1] = exit_reason;
8188 return 0;
8189 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008190
Nadav Har'El644d7112011-05-25 23:12:35 +03008191 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8192 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008193 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008194 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008195 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008196 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008197 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008198 /*
8199 * This CPU don't support us in finding the end of an
8200 * NMI-blocked window if the guest runs with IRQs
8201 * disabled. So we pull the trigger after 1 s of
8202 * futile waiting, but inform the user about this.
8203 */
8204 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8205 "state on VCPU %d after 1 s timeout\n",
8206 __func__, vcpu->vcpu_id);
8207 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008208 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008209 }
8210
Avi Kivity6aa8b732006-12-10 02:21:36 -08008211 if (exit_reason < kvm_vmx_max_exit_handlers
8212 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008213 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008214 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008215 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8216 kvm_queue_exception(vcpu, UD_VECTOR);
8217 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008218 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008219}
8220
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008221static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008222{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008223 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8224
8225 if (is_guest_mode(vcpu) &&
8226 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8227 return;
8228
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008229 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008230 vmcs_write32(TPR_THRESHOLD, 0);
8231 return;
8232 }
8233
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008234 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008235}
8236
Yang Zhang8d146952013-01-25 10:18:50 +08008237static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8238{
8239 u32 sec_exec_control;
8240
8241 /*
8242 * There is not point to enable virtualize x2apic without enable
8243 * apicv
8244 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008245 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008246 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008247 return;
8248
Paolo Bonzini35754c92015-07-29 12:05:37 +02008249 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008250 return;
8251
8252 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8253
8254 if (set) {
8255 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8256 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8257 } else {
8258 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8259 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8260 }
8261 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8262
8263 vmx_set_msr_bitmap(vcpu);
8264}
8265
Tang Chen38b99172014-09-24 15:57:54 +08008266static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8267{
8268 struct vcpu_vmx *vmx = to_vmx(vcpu);
8269
8270 /*
8271 * Currently we do not handle the nested case where L2 has an
8272 * APIC access page of its own; that page is still pinned.
8273 * Hence, we skip the case where the VCPU is in guest mode _and_
8274 * L1 prepared an APIC access page for L2.
8275 *
8276 * For the case where L1 and L2 share the same APIC access page
8277 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8278 * in the vmcs12), this function will only update either the vmcs01
8279 * or the vmcs02. If the former, the vmcs02 will be updated by
8280 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8281 * the next L2->L1 exit.
8282 */
8283 if (!is_guest_mode(vcpu) ||
8284 !nested_cpu_has2(vmx->nested.current_vmcs12,
8285 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8286 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8287}
8288
Yang Zhangc7c9c562013-01-25 10:18:51 +08008289static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
8290{
8291 u16 status;
8292 u8 old;
8293
Yang Zhangc7c9c562013-01-25 10:18:51 +08008294 if (isr == -1)
8295 isr = 0;
8296
8297 status = vmcs_read16(GUEST_INTR_STATUS);
8298 old = status >> 8;
8299 if (isr != old) {
8300 status &= 0xff;
8301 status |= isr << 8;
8302 vmcs_write16(GUEST_INTR_STATUS, status);
8303 }
8304}
8305
8306static void vmx_set_rvi(int vector)
8307{
8308 u16 status;
8309 u8 old;
8310
Wei Wang4114c272014-11-05 10:53:43 +08008311 if (vector == -1)
8312 vector = 0;
8313
Yang Zhangc7c9c562013-01-25 10:18:51 +08008314 status = vmcs_read16(GUEST_INTR_STATUS);
8315 old = (u8)status & 0xff;
8316 if ((u8)vector != old) {
8317 status &= ~0xff;
8318 status |= (u8)vector;
8319 vmcs_write16(GUEST_INTR_STATUS, status);
8320 }
8321}
8322
8323static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8324{
Wanpeng Li963fee12014-07-17 19:03:00 +08008325 if (!is_guest_mode(vcpu)) {
8326 vmx_set_rvi(max_irr);
8327 return;
8328 }
8329
Wei Wang4114c272014-11-05 10:53:43 +08008330 if (max_irr == -1)
8331 return;
8332
Wanpeng Li963fee12014-07-17 19:03:00 +08008333 /*
Wei Wang4114c272014-11-05 10:53:43 +08008334 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8335 * handles it.
8336 */
8337 if (nested_exit_on_intr(vcpu))
8338 return;
8339
8340 /*
8341 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008342 * is run without virtual interrupt delivery.
8343 */
8344 if (!kvm_event_needs_reinjection(vcpu) &&
8345 vmx_interrupt_allowed(vcpu)) {
8346 kvm_queue_interrupt(vcpu, max_irr, false);
8347 vmx_inject_irq(vcpu);
8348 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008349}
8350
Andrey Smetanin63086302015-11-10 15:36:32 +03008351static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008352{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008353 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008354 return;
8355
Yang Zhangc7c9c562013-01-25 10:18:51 +08008356 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8357 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8358 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8359 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8360}
8361
Avi Kivity51aa01d2010-07-20 14:31:20 +03008362static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008363{
Avi Kivity00eba012011-03-07 17:24:54 +02008364 u32 exit_intr_info;
8365
8366 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8367 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8368 return;
8369
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008370 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008371 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008372
8373 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008374 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008375 kvm_machine_check();
8376
Gleb Natapov20f65982009-05-11 13:35:55 +03008377 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008378 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008379 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8380 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008381 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008382 kvm_after_handle_nmi(&vmx->vcpu);
8383 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008384}
Gleb Natapov20f65982009-05-11 13:35:55 +03008385
Yang Zhanga547c6d2013-04-11 19:25:10 +08008386static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8387{
8388 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008389 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008390
8391 /*
8392 * If external interrupt exists, IF bit is set in rflags/eflags on the
8393 * interrupt stack frame, and interrupt will be enabled on a return
8394 * from interrupt handler.
8395 */
8396 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8397 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8398 unsigned int vector;
8399 unsigned long entry;
8400 gate_desc *desc;
8401 struct vcpu_vmx *vmx = to_vmx(vcpu);
8402#ifdef CONFIG_X86_64
8403 unsigned long tmp;
8404#endif
8405
8406 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8407 desc = (gate_desc *)vmx->host_idt_base + vector;
8408 entry = gate_offset(*desc);
8409 asm volatile(
8410#ifdef CONFIG_X86_64
8411 "mov %%" _ASM_SP ", %[sp]\n\t"
8412 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8413 "push $%c[ss]\n\t"
8414 "push %[sp]\n\t"
8415#endif
8416 "pushf\n\t"
8417 "orl $0x200, (%%" _ASM_SP ")\n\t"
8418 __ASM_SIZE(push) " $%c[cs]\n\t"
8419 "call *%[entry]\n\t"
8420 :
8421#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008422 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008423#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008424 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008425 :
8426 [entry]"r"(entry),
8427 [ss]"i"(__KERNEL_DS),
8428 [cs]"i"(__KERNEL_CS)
8429 );
8430 } else
8431 local_irq_enable();
8432}
8433
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008434static bool vmx_has_high_real_mode_segbase(void)
8435{
8436 return enable_unrestricted_guest || emulate_invalid_guest_state;
8437}
8438
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008439static bool vmx_mpx_supported(void)
8440{
8441 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8442 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8443}
8444
Wanpeng Li55412b22014-12-02 19:21:30 +08008445static bool vmx_xsaves_supported(void)
8446{
8447 return vmcs_config.cpu_based_2nd_exec_ctrl &
8448 SECONDARY_EXEC_XSAVES;
8449}
8450
Avi Kivity51aa01d2010-07-20 14:31:20 +03008451static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8452{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008453 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008454 bool unblock_nmi;
8455 u8 vector;
8456 bool idtv_info_valid;
8457
8458 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008459
Avi Kivitycf393f72008-07-01 16:20:21 +03008460 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008461 if (vmx->nmi_known_unmasked)
8462 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008463 /*
8464 * Can't use vmx->exit_intr_info since we're not sure what
8465 * the exit reason is.
8466 */
8467 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008468 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8469 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8470 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008471 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008472 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8473 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008474 * SDM 3: 23.2.2 (September 2008)
8475 * Bit 12 is undefined in any of the following cases:
8476 * If the VM exit sets the valid bit in the IDT-vectoring
8477 * information field.
8478 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008479 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008480 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8481 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008482 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8483 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008484 else
8485 vmx->nmi_known_unmasked =
8486 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8487 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008488 } else if (unlikely(vmx->soft_vnmi_blocked))
8489 vmx->vnmi_blocked_time +=
8490 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008491}
8492
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008493static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008494 u32 idt_vectoring_info,
8495 int instr_len_field,
8496 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008497{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008498 u8 vector;
8499 int type;
8500 bool idtv_info_valid;
8501
8502 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008503
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008504 vcpu->arch.nmi_injected = false;
8505 kvm_clear_exception_queue(vcpu);
8506 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008507
8508 if (!idtv_info_valid)
8509 return;
8510
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008511 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008512
Avi Kivity668f6122008-07-02 09:28:55 +03008513 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8514 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008515
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008516 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008517 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008518 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008519 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008520 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008521 * Clear bit "block by NMI" before VM entry if a NMI
8522 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008523 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008524 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008525 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008526 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008527 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008528 /* fall through */
8529 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008530 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008531 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008532 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008533 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008534 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008535 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008536 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008537 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008538 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008539 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008540 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008541 break;
8542 default:
8543 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008544 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008545}
8546
Avi Kivity83422e12010-07-20 14:43:23 +03008547static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8548{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008549 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008550 VM_EXIT_INSTRUCTION_LEN,
8551 IDT_VECTORING_ERROR_CODE);
8552}
8553
Avi Kivityb463a6f2010-07-20 15:06:17 +03008554static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8555{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008556 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008557 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8558 VM_ENTRY_INSTRUCTION_LEN,
8559 VM_ENTRY_EXCEPTION_ERROR_CODE);
8560
8561 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8562}
8563
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008564static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8565{
8566 int i, nr_msrs;
8567 struct perf_guest_switch_msr *msrs;
8568
8569 msrs = perf_guest_get_msrs(&nr_msrs);
8570
8571 if (!msrs)
8572 return;
8573
8574 for (i = 0; i < nr_msrs; i++)
8575 if (msrs[i].host == msrs[i].guest)
8576 clear_atomic_switch_msr(vmx, msrs[i].msr);
8577 else
8578 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8579 msrs[i].host);
8580}
8581
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008582static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008583{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008584 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008585 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008586
8587 /* Record the guest's net vcpu time for enforced NMI injections. */
8588 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8589 vmx->entry_time = ktime_get();
8590
8591 /* Don't enter VMX if guest state is invalid, let the exit handler
8592 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008593 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008594 return;
8595
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008596 if (vmx->ple_window_dirty) {
8597 vmx->ple_window_dirty = false;
8598 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8599 }
8600
Abel Gordon012f83c2013-04-18 14:39:25 +03008601 if (vmx->nested.sync_shadow_vmcs) {
8602 copy_vmcs12_to_shadow(vmx);
8603 vmx->nested.sync_shadow_vmcs = false;
8604 }
8605
Avi Kivity104f2262010-11-18 13:12:52 +02008606 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8607 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8608 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8609 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8610
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008611 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008612 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8613 vmcs_writel(HOST_CR4, cr4);
8614 vmx->host_state.vmcs_host_cr4 = cr4;
8615 }
8616
Avi Kivity104f2262010-11-18 13:12:52 +02008617 /* When single-stepping over STI and MOV SS, we must clear the
8618 * corresponding interruptibility bits in the guest state. Otherwise
8619 * vmentry fails as it then expects bit 14 (BS) in pending debug
8620 * exceptions being set, but that's not correct for the guest debugging
8621 * case. */
8622 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8623 vmx_set_interrupt_shadow(vcpu, 0);
8624
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008625 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008626 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008627
Nadav Har'Eld462b812011-05-24 15:26:10 +03008628 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008629 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008630 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03008631 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8632 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8633 "push %%" _ASM_CX " \n\t"
8634 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008635 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03008636 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008637 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008638 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008639 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03008640 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8641 "mov %%cr2, %%" _ASM_DX " \n\t"
8642 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008643 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03008644 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008645 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008646 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008647 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008648 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03008649 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8650 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8651 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8652 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8653 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8654 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008655#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008656 "mov %c[r8](%0), %%r8 \n\t"
8657 "mov %c[r9](%0), %%r9 \n\t"
8658 "mov %c[r10](%0), %%r10 \n\t"
8659 "mov %c[r11](%0), %%r11 \n\t"
8660 "mov %c[r12](%0), %%r12 \n\t"
8661 "mov %c[r13](%0), %%r13 \n\t"
8662 "mov %c[r14](%0), %%r14 \n\t"
8663 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008664#endif
Avi Kivityb188c812012-09-16 15:10:58 +03008665 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008666
Avi Kivity6aa8b732006-12-10 02:21:36 -08008667 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008668 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008669 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008670 "jmp 2f \n\t"
8671 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8672 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008673 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03008674 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008675 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03008676 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8677 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8678 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8679 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8680 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8681 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8682 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008683#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008684 "mov %%r8, %c[r8](%0) \n\t"
8685 "mov %%r9, %c[r9](%0) \n\t"
8686 "mov %%r10, %c[r10](%0) \n\t"
8687 "mov %%r11, %c[r11](%0) \n\t"
8688 "mov %%r12, %c[r12](%0) \n\t"
8689 "mov %%r13, %c[r13](%0) \n\t"
8690 "mov %%r14, %c[r14](%0) \n\t"
8691 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008692#endif
Avi Kivityb188c812012-09-16 15:10:58 +03008693 "mov %%cr2, %%" _ASM_AX " \n\t"
8694 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008695
Avi Kivityb188c812012-09-16 15:10:58 +03008696 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008697 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008698 ".pushsection .rodata \n\t"
8699 ".global vmx_return \n\t"
8700 "vmx_return: " _ASM_PTR " 2b \n\t"
8701 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008702 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008703 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008704 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008705 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008706 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8707 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8708 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8709 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8710 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8711 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8712 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008713#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008714 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8715 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8716 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8717 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8718 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8719 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8720 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8721 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008722#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008723 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8724 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008725 : "cc", "memory"
8726#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03008727 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008728 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03008729#else
8730 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008731#endif
8732 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008733
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008734 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8735 if (debugctlmsr)
8736 update_debugctlmsr(debugctlmsr);
8737
Avi Kivityaa67f602012-08-01 16:48:03 +03008738#ifndef CONFIG_X86_64
8739 /*
8740 * The sysexit path does not restore ds/es, so we must set them to
8741 * a reasonable value ourselves.
8742 *
8743 * We can't defer this to vmx_load_host_state() since that function
8744 * may be executed in interrupt context, which saves and restore segments
8745 * around it, nullifying its effect.
8746 */
8747 loadsegment(ds, __USER_DS);
8748 loadsegment(es, __USER_DS);
8749#endif
8750
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008751 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008752 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008753 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008754 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008755 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008756 vcpu->arch.regs_dirty = 0;
8757
Avi Kivity1155f762007-11-22 11:30:47 +02008758 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8759
Nadav Har'Eld462b812011-05-24 15:26:10 +03008760 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008761
Avi Kivity51aa01d2010-07-20 14:31:20 +03008762 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008763
Gleb Natapove0b890d2013-09-25 12:51:33 +03008764 /*
8765 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8766 * we did not inject a still-pending event to L1 now because of
8767 * nested_run_pending, we need to re-enable this bit.
8768 */
8769 if (vmx->nested.nested_run_pending)
8770 kvm_make_request(KVM_REQ_EVENT, vcpu);
8771
8772 vmx->nested.nested_run_pending = 0;
8773
Avi Kivity51aa01d2010-07-20 14:31:20 +03008774 vmx_complete_atomic_exit(vmx);
8775 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008776 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008777}
8778
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008779static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8780{
8781 struct vcpu_vmx *vmx = to_vmx(vcpu);
8782 int cpu;
8783
8784 if (vmx->loaded_vmcs == &vmx->vmcs01)
8785 return;
8786
8787 cpu = get_cpu();
8788 vmx->loaded_vmcs = &vmx->vmcs01;
8789 vmx_vcpu_put(vcpu);
8790 vmx_vcpu_load(vcpu, cpu);
8791 vcpu->cpu = cpu;
8792 put_cpu();
8793}
8794
Avi Kivity6aa8b732006-12-10 02:21:36 -08008795static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8796{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008797 struct vcpu_vmx *vmx = to_vmx(vcpu);
8798
Kai Huang843e4332015-01-28 10:54:28 +08008799 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008800 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008801 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008802 leave_guest_mode(vcpu);
8803 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008804 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008805 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008806 kfree(vmx->guest_msrs);
8807 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008808 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008809}
8810
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008811static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008812{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008813 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008814 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008815 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008816
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008817 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008818 return ERR_PTR(-ENOMEM);
8819
Wanpeng Li991e7a02015-09-16 17:30:05 +08008820 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008821
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008822 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8823 if (err)
8824 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008825
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008826 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008827 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8828 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008829
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008830 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008831 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008832 goto uninit_vcpu;
8833 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008834
Nadav Har'Eld462b812011-05-24 15:26:10 +03008835 vmx->loaded_vmcs = &vmx->vmcs01;
8836 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8837 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008838 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008839 if (!vmm_exclusive)
8840 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8841 loaded_vmcs_init(vmx->loaded_vmcs);
8842 if (!vmm_exclusive)
8843 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008844
Avi Kivity15ad7142007-07-11 18:17:21 +03008845 cpu = get_cpu();
8846 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008847 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008848 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008849 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008850 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008851 if (err)
8852 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008853 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008854 err = alloc_apic_access_page(kvm);
8855 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008856 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008857 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008858
Sheng Yangb927a3c2009-07-21 10:42:48 +08008859 if (enable_ept) {
8860 if (!kvm->arch.ept_identity_map_addr)
8861 kvm->arch.ept_identity_map_addr =
8862 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008863 err = init_rmode_identity_map(kvm);
8864 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008865 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008866 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008867
Wanpeng Li5c614b32015-10-13 09:18:36 -07008868 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08008869 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07008870 vmx->nested.vpid02 = allocate_vpid();
8871 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08008872
Wincy Van705699a2015-02-03 23:58:17 +08008873 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008874 vmx->nested.current_vmptr = -1ull;
8875 vmx->nested.current_vmcs12 = NULL;
8876
Kai Huang843e4332015-01-28 10:54:28 +08008877 /*
8878 * If PML is turned on, failure on enabling PML just results in failure
8879 * of creating the vcpu, therefore we can simplify PML logic (by
8880 * avoiding dealing with cases, such as enabling PML partially on vcpus
8881 * for the guest, etc.
8882 */
8883 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08008884 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08008885 if (err)
8886 goto free_vmcs;
8887 }
8888
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008889 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008890
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008891free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07008892 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008893 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008894free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008895 kfree(vmx->guest_msrs);
8896uninit_vcpu:
8897 kvm_vcpu_uninit(&vmx->vcpu);
8898free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08008899 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10008900 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008901 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008902}
8903
Yang, Sheng002c7f72007-07-31 14:23:01 +03008904static void __init vmx_check_processor_compat(void *rtn)
8905{
8906 struct vmcs_config vmcs_conf;
8907
8908 *(int *)rtn = 0;
8909 if (setup_vmcs_config(&vmcs_conf) < 0)
8910 *(int *)rtn = -EIO;
8911 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8912 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8913 smp_processor_id());
8914 *(int *)rtn = -EIO;
8915 }
8916}
8917
Sheng Yang67253af2008-04-25 10:20:22 +08008918static int get_ept_level(void)
8919{
8920 return VMX_EPT_DEFAULT_GAW + 1;
8921}
8922
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008923static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008924{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008925 u8 cache;
8926 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008927
Sheng Yang522c68c2009-04-27 20:35:43 +08008928 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008929 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008930 * 2. EPT with VT-d:
8931 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008932 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008933 * b. VT-d with snooping control feature: snooping control feature of
8934 * VT-d engine can guarantee the cache correctness. Just set it
8935 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008936 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008937 * consistent with host MTRR
8938 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008939 if (is_mmio) {
8940 cache = MTRR_TYPE_UNCACHABLE;
8941 goto exit;
8942 }
8943
8944 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008945 ipat = VMX_EPT_IPAT_BIT;
8946 cache = MTRR_TYPE_WRBACK;
8947 goto exit;
8948 }
8949
8950 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8951 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008952 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008953 cache = MTRR_TYPE_WRBACK;
8954 else
8955 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008956 goto exit;
8957 }
8958
Xiao Guangrongff536042015-06-15 16:55:22 +08008959 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008960
8961exit:
8962 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008963}
8964
Sheng Yang17cc3932010-01-05 19:02:27 +08008965static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008966{
Sheng Yang878403b2010-01-05 19:02:29 +08008967 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8968 return PT_DIRECTORY_LEVEL;
8969 else
8970 /* For shadow and EPT supported 1GB page */
8971 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008972}
8973
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008974static void vmcs_set_secondary_exec_control(u32 new_ctl)
8975{
8976 /*
8977 * These bits in the secondary execution controls field
8978 * are dynamic, the others are mostly based on the hypervisor
8979 * architecture and the guest's CPUID. Do not touch the
8980 * dynamic bits.
8981 */
8982 u32 mask =
8983 SECONDARY_EXEC_SHADOW_VMCS |
8984 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
8985 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8986
8987 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8988
8989 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8990 (new_ctl & ~mask) | (cur_ctl & mask));
8991}
8992
Sheng Yang0e851882009-12-18 16:48:46 +08008993static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8994{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008995 struct kvm_cpuid_entry2 *best;
8996 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008997 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008998
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008999 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009000 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9001 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009002 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009003
Paolo Bonzini8b972652015-09-15 17:34:42 +02009004 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009005 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009006 vmx->nested.nested_vmx_secondary_ctls_high |=
9007 SECONDARY_EXEC_RDTSCP;
9008 else
9009 vmx->nested.nested_vmx_secondary_ctls_high &=
9010 ~SECONDARY_EXEC_RDTSCP;
9011 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009012 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009013
Mao, Junjiead756a12012-07-02 01:18:48 +00009014 /* Exposing INVPCID only when PCID is exposed */
9015 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9016 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009017 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9018 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009019 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009020
Mao, Junjiead756a12012-07-02 01:18:48 +00009021 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009022 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009023 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009024
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009025 if (cpu_has_secondary_exec_ctrls())
9026 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009027
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009028 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
9029 if (guest_cpuid_has_pcommit(vcpu))
9030 vmx->nested.nested_vmx_secondary_ctls_high |=
9031 SECONDARY_EXEC_PCOMMIT;
9032 else
9033 vmx->nested.nested_vmx_secondary_ctls_high &=
9034 ~SECONDARY_EXEC_PCOMMIT;
9035 }
Sheng Yang0e851882009-12-18 16:48:46 +08009036}
9037
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009038static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9039{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009040 if (func == 1 && nested)
9041 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009042}
9043
Yang Zhang25d92082013-08-06 12:00:32 +03009044static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9045 struct x86_exception *fault)
9046{
Jan Kiszka533558b2014-01-04 18:47:20 +01009047 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9048 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009049
9050 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009051 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009052 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009053 exit_reason = EXIT_REASON_EPT_VIOLATION;
9054 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009055 vmcs12->guest_physical_address = fault->address;
9056}
9057
Nadav Har'El155a97a2013-08-05 11:07:16 +03009058/* Callbacks for nested_ept_init_mmu_context: */
9059
9060static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9061{
9062 /* return the page table to be shadowed - in our case, EPT12 */
9063 return get_vmcs12(vcpu)->ept_pointer;
9064}
9065
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009066static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009067{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009068 WARN_ON(mmu_is_nested(vcpu));
9069 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009070 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9071 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009072 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9073 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9074 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9075
9076 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009077}
9078
9079static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9080{
9081 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9082}
9083
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009084static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9085 u16 error_code)
9086{
9087 bool inequality, bit;
9088
9089 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9090 inequality =
9091 (error_code & vmcs12->page_fault_error_code_mask) !=
9092 vmcs12->page_fault_error_code_match;
9093 return inequality ^ bit;
9094}
9095
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009096static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9097 struct x86_exception *fault)
9098{
9099 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9100
9101 WARN_ON(!is_guest_mode(vcpu));
9102
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009103 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009104 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9105 vmcs_read32(VM_EXIT_INTR_INFO),
9106 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009107 else
9108 kvm_inject_page_fault(vcpu, fault);
9109}
9110
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009111static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9112 struct vmcs12 *vmcs12)
9113{
9114 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009115 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009116
9117 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009118 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9119 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009120 return false;
9121
9122 /*
9123 * Translate L1 physical address to host physical
9124 * address for vmcs02. Keep the page pinned, so this
9125 * physical address remains valid. We keep a reference
9126 * to it so we can release it later.
9127 */
9128 if (vmx->nested.apic_access_page) /* shouldn't happen */
9129 nested_release_page(vmx->nested.apic_access_page);
9130 vmx->nested.apic_access_page =
9131 nested_get_page(vcpu, vmcs12->apic_access_addr);
9132 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009133
9134 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009135 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9136 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009137 return false;
9138
9139 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9140 nested_release_page(vmx->nested.virtual_apic_page);
9141 vmx->nested.virtual_apic_page =
9142 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9143
9144 /*
9145 * Failing the vm entry is _not_ what the processor does
9146 * but it's basically the only possibility we have.
9147 * We could still enter the guest if CR8 load exits are
9148 * enabled, CR8 store exits are enabled, and virtualize APIC
9149 * access is disabled; in this case the processor would never
9150 * use the TPR shadow and we could simply clear the bit from
9151 * the execution control. But such a configuration is useless,
9152 * so let's keep the code simple.
9153 */
9154 if (!vmx->nested.virtual_apic_page)
9155 return false;
9156 }
9157
Wincy Van705699a2015-02-03 23:58:17 +08009158 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009159 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9160 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009161 return false;
9162
9163 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9164 kunmap(vmx->nested.pi_desc_page);
9165 nested_release_page(vmx->nested.pi_desc_page);
9166 }
9167 vmx->nested.pi_desc_page =
9168 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9169 if (!vmx->nested.pi_desc_page)
9170 return false;
9171
9172 vmx->nested.pi_desc =
9173 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9174 if (!vmx->nested.pi_desc) {
9175 nested_release_page_clean(vmx->nested.pi_desc_page);
9176 return false;
9177 }
9178 vmx->nested.pi_desc =
9179 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9180 (unsigned long)(vmcs12->posted_intr_desc_addr &
9181 (PAGE_SIZE - 1)));
9182 }
9183
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009184 return true;
9185}
9186
Jan Kiszkaf4124502014-03-07 20:03:13 +01009187static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9188{
9189 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9190 struct vcpu_vmx *vmx = to_vmx(vcpu);
9191
9192 if (vcpu->arch.virtual_tsc_khz == 0)
9193 return;
9194
9195 /* Make sure short timeouts reliably trigger an immediate vmexit.
9196 * hrtimer_start does not guarantee this. */
9197 if (preemption_timeout <= 1) {
9198 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9199 return;
9200 }
9201
9202 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9203 preemption_timeout *= 1000000;
9204 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9205 hrtimer_start(&vmx->nested.preemption_timer,
9206 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9207}
9208
Wincy Van3af18d92015-02-03 23:49:31 +08009209static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9210 struct vmcs12 *vmcs12)
9211{
9212 int maxphyaddr;
9213 u64 addr;
9214
9215 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9216 return 0;
9217
9218 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9219 WARN_ON(1);
9220 return -EINVAL;
9221 }
9222 maxphyaddr = cpuid_maxphyaddr(vcpu);
9223
9224 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9225 ((addr + PAGE_SIZE) >> maxphyaddr))
9226 return -EINVAL;
9227
9228 return 0;
9229}
9230
9231/*
9232 * Merge L0's and L1's MSR bitmap, return false to indicate that
9233 * we do not use the hardware.
9234 */
9235static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9236 struct vmcs12 *vmcs12)
9237{
Wincy Van82f0dd42015-02-03 23:57:18 +08009238 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009239 struct page *page;
9240 unsigned long *msr_bitmap;
9241
9242 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9243 return false;
9244
9245 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9246 if (!page) {
9247 WARN_ON(1);
9248 return false;
9249 }
9250 msr_bitmap = (unsigned long *)kmap(page);
9251 if (!msr_bitmap) {
9252 nested_release_page_clean(page);
9253 WARN_ON(1);
9254 return false;
9255 }
9256
9257 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009258 if (nested_cpu_has_apic_reg_virt(vmcs12))
9259 for (msr = 0x800; msr <= 0x8ff; msr++)
9260 nested_vmx_disable_intercept_for_msr(
9261 msr_bitmap,
9262 vmx_msr_bitmap_nested,
9263 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009264 /* TPR is allowed */
9265 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9266 vmx_msr_bitmap_nested,
9267 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9268 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009269 if (nested_cpu_has_vid(vmcs12)) {
9270 /* EOI and self-IPI are allowed */
9271 nested_vmx_disable_intercept_for_msr(
9272 msr_bitmap,
9273 vmx_msr_bitmap_nested,
9274 APIC_BASE_MSR + (APIC_EOI >> 4),
9275 MSR_TYPE_W);
9276 nested_vmx_disable_intercept_for_msr(
9277 msr_bitmap,
9278 vmx_msr_bitmap_nested,
9279 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9280 MSR_TYPE_W);
9281 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009282 } else {
9283 /*
9284 * Enable reading intercept of all the x2apic
9285 * MSRs. We should not rely on vmcs12 to do any
9286 * optimizations here, it may have been modified
9287 * by L1.
9288 */
9289 for (msr = 0x800; msr <= 0x8ff; msr++)
9290 __vmx_enable_intercept_for_msr(
9291 vmx_msr_bitmap_nested,
9292 msr,
9293 MSR_TYPE_R);
9294
Wincy Vanf2b93282015-02-03 23:56:03 +08009295 __vmx_enable_intercept_for_msr(
9296 vmx_msr_bitmap_nested,
9297 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009298 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009299 __vmx_enable_intercept_for_msr(
9300 vmx_msr_bitmap_nested,
9301 APIC_BASE_MSR + (APIC_EOI >> 4),
9302 MSR_TYPE_W);
9303 __vmx_enable_intercept_for_msr(
9304 vmx_msr_bitmap_nested,
9305 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9306 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009307 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009308 kunmap(page);
9309 nested_release_page_clean(page);
9310
9311 return true;
9312}
9313
9314static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9315 struct vmcs12 *vmcs12)
9316{
Wincy Van82f0dd42015-02-03 23:57:18 +08009317 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009318 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009319 !nested_cpu_has_vid(vmcs12) &&
9320 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009321 return 0;
9322
9323 /*
9324 * If virtualize x2apic mode is enabled,
9325 * virtualize apic access must be disabled.
9326 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009327 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9328 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009329 return -EINVAL;
9330
Wincy Van608406e2015-02-03 23:57:51 +08009331 /*
9332 * If virtual interrupt delivery is enabled,
9333 * we must exit on external interrupts.
9334 */
9335 if (nested_cpu_has_vid(vmcs12) &&
9336 !nested_exit_on_intr(vcpu))
9337 return -EINVAL;
9338
Wincy Van705699a2015-02-03 23:58:17 +08009339 /*
9340 * bits 15:8 should be zero in posted_intr_nv,
9341 * the descriptor address has been already checked
9342 * in nested_get_vmcs12_pages.
9343 */
9344 if (nested_cpu_has_posted_intr(vmcs12) &&
9345 (!nested_cpu_has_vid(vmcs12) ||
9346 !nested_exit_intr_ack_set(vcpu) ||
9347 vmcs12->posted_intr_nv & 0xff00))
9348 return -EINVAL;
9349
Wincy Vanf2b93282015-02-03 23:56:03 +08009350 /* tpr shadow is needed by all apicv features. */
9351 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9352 return -EINVAL;
9353
9354 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009355}
9356
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009357static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9358 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009359 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009360{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009361 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009362 u64 count, addr;
9363
9364 if (vmcs12_read_any(vcpu, count_field, &count) ||
9365 vmcs12_read_any(vcpu, addr_field, &addr)) {
9366 WARN_ON(1);
9367 return -EINVAL;
9368 }
9369 if (count == 0)
9370 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009371 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009372 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9373 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9374 pr_warn_ratelimited(
9375 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9376 addr_field, maxphyaddr, count, addr);
9377 return -EINVAL;
9378 }
9379 return 0;
9380}
9381
9382static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9383 struct vmcs12 *vmcs12)
9384{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009385 if (vmcs12->vm_exit_msr_load_count == 0 &&
9386 vmcs12->vm_exit_msr_store_count == 0 &&
9387 vmcs12->vm_entry_msr_load_count == 0)
9388 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009389 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009390 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009391 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009392 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009393 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009394 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009395 return -EINVAL;
9396 return 0;
9397}
9398
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009399static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9400 struct vmx_msr_entry *e)
9401{
9402 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009403 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009404 return -EINVAL;
9405 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9406 e->index == MSR_IA32_UCODE_REV)
9407 return -EINVAL;
9408 if (e->reserved != 0)
9409 return -EINVAL;
9410 return 0;
9411}
9412
9413static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9414 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009415{
9416 if (e->index == MSR_FS_BASE ||
9417 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009418 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9419 nested_vmx_msr_check_common(vcpu, e))
9420 return -EINVAL;
9421 return 0;
9422}
9423
9424static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9425 struct vmx_msr_entry *e)
9426{
9427 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9428 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009429 return -EINVAL;
9430 return 0;
9431}
9432
9433/*
9434 * Load guest's/host's msr at nested entry/exit.
9435 * return 0 for success, entry index for failure.
9436 */
9437static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9438{
9439 u32 i;
9440 struct vmx_msr_entry e;
9441 struct msr_data msr;
9442
9443 msr.host_initiated = false;
9444 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009445 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9446 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009447 pr_warn_ratelimited(
9448 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9449 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009450 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009451 }
9452 if (nested_vmx_load_msr_check(vcpu, &e)) {
9453 pr_warn_ratelimited(
9454 "%s check failed (%u, 0x%x, 0x%x)\n",
9455 __func__, i, e.index, e.reserved);
9456 goto fail;
9457 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009458 msr.index = e.index;
9459 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009460 if (kvm_set_msr(vcpu, &msr)) {
9461 pr_warn_ratelimited(
9462 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9463 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009464 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009465 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009466 }
9467 return 0;
9468fail:
9469 return i + 1;
9470}
9471
9472static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9473{
9474 u32 i;
9475 struct vmx_msr_entry e;
9476
9477 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009478 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009479 if (kvm_vcpu_read_guest(vcpu,
9480 gpa + i * sizeof(e),
9481 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009482 pr_warn_ratelimited(
9483 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9484 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009485 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009486 }
9487 if (nested_vmx_store_msr_check(vcpu, &e)) {
9488 pr_warn_ratelimited(
9489 "%s check failed (%u, 0x%x, 0x%x)\n",
9490 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009491 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009492 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009493 msr_info.host_initiated = false;
9494 msr_info.index = e.index;
9495 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009496 pr_warn_ratelimited(
9497 "%s cannot read MSR (%u, 0x%x)\n",
9498 __func__, i, e.index);
9499 return -EINVAL;
9500 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009501 if (kvm_vcpu_write_guest(vcpu,
9502 gpa + i * sizeof(e) +
9503 offsetof(struct vmx_msr_entry, value),
9504 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009505 pr_warn_ratelimited(
9506 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009507 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009508 return -EINVAL;
9509 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009510 }
9511 return 0;
9512}
9513
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009514/*
9515 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9516 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009517 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009518 * guest in a way that will both be appropriate to L1's requests, and our
9519 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9520 * function also has additional necessary side-effects, like setting various
9521 * vcpu->arch fields.
9522 */
9523static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9524{
9525 struct vcpu_vmx *vmx = to_vmx(vcpu);
9526 u32 exec_control;
9527
9528 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9529 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9530 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9531 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9532 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9533 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9534 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9535 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9536 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9537 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9538 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9539 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9540 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9541 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9542 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9543 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9544 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9545 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9546 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9547 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9548 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9549 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9550 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9551 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9552 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9553 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9554 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9555 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9556 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9557 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9558 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9559 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9560 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9561 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9562 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9563 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9564
Jan Kiszka2996fca2014-06-16 13:59:43 +02009565 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9566 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9567 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9568 } else {
9569 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9570 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9571 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009572 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9573 vmcs12->vm_entry_intr_info_field);
9574 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9575 vmcs12->vm_entry_exception_error_code);
9576 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9577 vmcs12->vm_entry_instruction_len);
9578 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9579 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009580 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009581 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009582 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9583 vmcs12->guest_pending_dbg_exceptions);
9584 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9585 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9586
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009587 if (nested_cpu_has_xsaves(vmcs12))
9588 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009589 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9590
Jan Kiszkaf4124502014-03-07 20:03:13 +01009591 exec_control = vmcs12->pin_based_vm_exec_control;
9592 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009593 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9594
9595 if (nested_cpu_has_posted_intr(vmcs12)) {
9596 /*
9597 * Note that we use L0's vector here and in
9598 * vmx_deliver_nested_posted_interrupt.
9599 */
9600 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9601 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009602 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009603 vmcs_write64(POSTED_INTR_DESC_ADDR,
9604 page_to_phys(vmx->nested.pi_desc_page) +
9605 (unsigned long)(vmcs12->posted_intr_desc_addr &
9606 (PAGE_SIZE - 1)));
9607 } else
9608 exec_control &= ~PIN_BASED_POSTED_INTR;
9609
Jan Kiszkaf4124502014-03-07 20:03:13 +01009610 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009611
Jan Kiszkaf4124502014-03-07 20:03:13 +01009612 vmx->nested.preemption_timer_expired = false;
9613 if (nested_cpu_has_preemption_timer(vmcs12))
9614 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009615
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009616 /*
9617 * Whether page-faults are trapped is determined by a combination of
9618 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9619 * If enable_ept, L0 doesn't care about page faults and we should
9620 * set all of these to L1's desires. However, if !enable_ept, L0 does
9621 * care about (at least some) page faults, and because it is not easy
9622 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9623 * to exit on each and every L2 page fault. This is done by setting
9624 * MASK=MATCH=0 and (see below) EB.PF=1.
9625 * Note that below we don't need special code to set EB.PF beyond the
9626 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9627 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9628 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9629 *
9630 * A problem with this approach (when !enable_ept) is that L1 may be
9631 * injected with more page faults than it asked for. This could have
9632 * caused problems, but in practice existing hypervisors don't care.
9633 * To fix this, we will need to emulate the PFEC checking (on the L1
9634 * page tables), using walk_addr(), when injecting PFs to L1.
9635 */
9636 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9637 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9638 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9639 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9640
9641 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009642 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009643
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009644 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009645 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009646 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009647 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009648 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9649 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009650 if (nested_cpu_has(vmcs12,
9651 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9652 exec_control |= vmcs12->secondary_vm_exec_control;
9653
9654 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9655 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009656 * If translation failed, no matter: This feature asks
9657 * to exit when accessing the given address, and if it
9658 * can never be accessed, this feature won't do
9659 * anything anyway.
9660 */
9661 if (!vmx->nested.apic_access_page)
9662 exec_control &=
9663 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9664 else
9665 vmcs_write64(APIC_ACCESS_ADDR,
9666 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009667 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009668 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009669 exec_control |=
9670 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009671 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009672 }
9673
Wincy Van608406e2015-02-03 23:57:51 +08009674 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9675 vmcs_write64(EOI_EXIT_BITMAP0,
9676 vmcs12->eoi_exit_bitmap0);
9677 vmcs_write64(EOI_EXIT_BITMAP1,
9678 vmcs12->eoi_exit_bitmap1);
9679 vmcs_write64(EOI_EXIT_BITMAP2,
9680 vmcs12->eoi_exit_bitmap2);
9681 vmcs_write64(EOI_EXIT_BITMAP3,
9682 vmcs12->eoi_exit_bitmap3);
9683 vmcs_write16(GUEST_INTR_STATUS,
9684 vmcs12->guest_intr_status);
9685 }
9686
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009687 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9688 }
9689
9690
9691 /*
9692 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9693 * Some constant fields are set here by vmx_set_constant_host_state().
9694 * Other fields are different per CPU, and will be set later when
9695 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9696 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009697 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009698
9699 /*
9700 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9701 * entry, but only if the current (host) sp changed from the value
9702 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9703 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9704 * here we just force the write to happen on entry.
9705 */
9706 vmx->host_rsp = 0;
9707
9708 exec_control = vmx_exec_control(vmx); /* L0's desires */
9709 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9710 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9711 exec_control &= ~CPU_BASED_TPR_SHADOW;
9712 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009713
9714 if (exec_control & CPU_BASED_TPR_SHADOW) {
9715 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9716 page_to_phys(vmx->nested.virtual_apic_page));
9717 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9718 }
9719
Wincy Van3af18d92015-02-03 23:49:31 +08009720 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009721 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9722 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9723 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009724 } else
9725 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9726
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009727 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009728 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009729 * Rather, exit every time.
9730 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009731 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9732 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9733
9734 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9735
9736 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9737 * bitwise-or of what L1 wants to trap for L2, and what we want to
9738 * trap. Note that CR0.TS also needs updating - we do this later.
9739 */
9740 update_exception_bitmap(vcpu);
9741 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9742 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9743
Nadav Har'El8049d652013-08-05 11:07:06 +03009744 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9745 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9746 * bits are further modified by vmx_set_efer() below.
9747 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009748 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009749
9750 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9751 * emulated by vmx_set_efer(), below.
9752 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009753 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009754 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9755 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009756 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9757
Jan Kiszka44811c02013-08-04 17:17:27 +02009758 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009759 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009760 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9761 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009762 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9763
9764
9765 set_cr4_guest_host_mask(vmx);
9766
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009767 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9768 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9769
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009770 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9771 vmcs_write64(TSC_OFFSET,
9772 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9773 else
9774 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009775
9776 if (enable_vpid) {
9777 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009778 * There is no direct mapping between vpid02 and vpid12, the
9779 * vpid02 is per-vCPU for L0 and reused while the value of
9780 * vpid12 is changed w/ one invvpid during nested vmentry.
9781 * The vpid12 is allocated by L1 for L2, so it will not
9782 * influence global bitmap(for vpid01 and vpid02 allocation)
9783 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009784 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009785 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9786 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9787 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9788 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9789 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9790 }
9791 } else {
9792 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9793 vmx_flush_tlb(vcpu);
9794 }
9795
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009796 }
9797
Nadav Har'El155a97a2013-08-05 11:07:16 +03009798 if (nested_cpu_has_ept(vmcs12)) {
9799 kvm_mmu_unload(vcpu);
9800 nested_ept_init_mmu_context(vcpu);
9801 }
9802
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009803 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9804 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009805 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009806 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9807 else
9808 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9809 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9810 vmx_set_efer(vcpu, vcpu->arch.efer);
9811
9812 /*
9813 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9814 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9815 * The CR0_READ_SHADOW is what L2 should have expected to read given
9816 * the specifications by L1; It's not enough to take
9817 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9818 * have more bits than L1 expected.
9819 */
9820 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9821 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9822
9823 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9824 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9825
9826 /* shadow page tables on either EPT or shadow page tables */
9827 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9828 kvm_mmu_reset_context(vcpu);
9829
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009830 if (!enable_ept)
9831 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9832
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009833 /*
9834 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9835 */
9836 if (enable_ept) {
9837 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9838 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9839 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9840 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9841 }
9842
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009843 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9844 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9845}
9846
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009847/*
9848 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9849 * for running an L2 nested guest.
9850 */
9851static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9852{
9853 struct vmcs12 *vmcs12;
9854 struct vcpu_vmx *vmx = to_vmx(vcpu);
9855 int cpu;
9856 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009857 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009858 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009859
9860 if (!nested_vmx_check_permission(vcpu) ||
9861 !nested_vmx_check_vmcs12(vcpu))
9862 return 1;
9863
9864 skip_emulated_instruction(vcpu);
9865 vmcs12 = get_vmcs12(vcpu);
9866
Abel Gordon012f83c2013-04-18 14:39:25 +03009867 if (enable_shadow_vmcs)
9868 copy_shadow_to_vmcs12(vmx);
9869
Nadav Har'El7c177932011-05-25 23:12:04 +03009870 /*
9871 * The nested entry process starts with enforcing various prerequisites
9872 * on vmcs12 as required by the Intel SDM, and act appropriately when
9873 * they fail: As the SDM explains, some conditions should cause the
9874 * instruction to fail, while others will cause the instruction to seem
9875 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9876 * To speed up the normal (success) code path, we should avoid checking
9877 * for misconfigurations which will anyway be caught by the processor
9878 * when using the merged vmcs02.
9879 */
9880 if (vmcs12->launch_state == launch) {
9881 nested_vmx_failValid(vcpu,
9882 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9883 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9884 return 1;
9885 }
9886
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009887 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9888 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009889 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9890 return 1;
9891 }
9892
Wincy Van3af18d92015-02-03 23:49:31 +08009893 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009894 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9895 return 1;
9896 }
9897
Wincy Van3af18d92015-02-03 23:49:31 +08009898 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009899 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9900 return 1;
9901 }
9902
Wincy Vanf2b93282015-02-03 23:56:03 +08009903 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9904 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9905 return 1;
9906 }
9907
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009908 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9909 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9910 return 1;
9911 }
9912
Nadav Har'El7c177932011-05-25 23:12:04 +03009913 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009914 vmx->nested.nested_vmx_true_procbased_ctls_low,
9915 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009916 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009917 vmx->nested.nested_vmx_secondary_ctls_low,
9918 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009919 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009920 vmx->nested.nested_vmx_pinbased_ctls_low,
9921 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009922 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009923 vmx->nested.nested_vmx_true_exit_ctls_low,
9924 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009925 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009926 vmx->nested.nested_vmx_true_entry_ctls_low,
9927 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009928 {
9929 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9930 return 1;
9931 }
9932
9933 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9934 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9935 nested_vmx_failValid(vcpu,
9936 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9937 return 1;
9938 }
9939
Wincy Vanb9c237b2015-02-03 23:56:30 +08009940 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009941 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9942 nested_vmx_entry_failure(vcpu, vmcs12,
9943 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9944 return 1;
9945 }
9946 if (vmcs12->vmcs_link_pointer != -1ull) {
9947 nested_vmx_entry_failure(vcpu, vmcs12,
9948 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9949 return 1;
9950 }
9951
9952 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009953 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009954 * are performed on the field for the IA32_EFER MSR:
9955 * - Bits reserved in the IA32_EFER MSR must be 0.
9956 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9957 * the IA-32e mode guest VM-exit control. It must also be identical
9958 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9959 * CR0.PG) is 1.
9960 */
9961 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9962 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9963 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9964 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9965 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9966 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9967 nested_vmx_entry_failure(vcpu, vmcs12,
9968 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9969 return 1;
9970 }
9971 }
9972
9973 /*
9974 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9975 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9976 * the values of the LMA and LME bits in the field must each be that of
9977 * the host address-space size VM-exit control.
9978 */
9979 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9980 ia32e = (vmcs12->vm_exit_controls &
9981 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9982 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9983 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9984 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9985 nested_vmx_entry_failure(vcpu, vmcs12,
9986 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9987 return 1;
9988 }
9989 }
9990
9991 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009992 * We're finally done with prerequisite checking, and can start with
9993 * the nested entry.
9994 */
9995
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009996 vmcs02 = nested_get_current_vmcs02(vmx);
9997 if (!vmcs02)
9998 return -ENOMEM;
9999
10000 enter_guest_mode(vcpu);
10001
10002 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10003
Jan Kiszka2996fca2014-06-16 13:59:43 +020010004 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10005 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10006
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010007 cpu = get_cpu();
10008 vmx->loaded_vmcs = vmcs02;
10009 vmx_vcpu_put(vcpu);
10010 vmx_vcpu_load(vcpu, cpu);
10011 vcpu->cpu = cpu;
10012 put_cpu();
10013
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010014 vmx_segment_cache_clear(vmx);
10015
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010016 prepare_vmcs02(vcpu, vmcs12);
10017
Wincy Vanff651cb2014-12-11 08:52:58 +030010018 msr_entry_idx = nested_vmx_load_msr(vcpu,
10019 vmcs12->vm_entry_msr_load_addr,
10020 vmcs12->vm_entry_msr_load_count);
10021 if (msr_entry_idx) {
10022 leave_guest_mode(vcpu);
10023 vmx_load_vmcs01(vcpu);
10024 nested_vmx_entry_failure(vcpu, vmcs12,
10025 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10026 return 1;
10027 }
10028
10029 vmcs12->launch_state = 1;
10030
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010031 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010032 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010033
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010034 vmx->nested.nested_run_pending = 1;
10035
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010036 /*
10037 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10038 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10039 * returned as far as L1 is concerned. It will only return (and set
10040 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10041 */
10042 return 1;
10043}
10044
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010045/*
10046 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10047 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10048 * This function returns the new value we should put in vmcs12.guest_cr0.
10049 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10050 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10051 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10052 * didn't trap the bit, because if L1 did, so would L0).
10053 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10054 * been modified by L2, and L1 knows it. So just leave the old value of
10055 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10056 * isn't relevant, because if L0 traps this bit it can set it to anything.
10057 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10058 * changed these bits, and therefore they need to be updated, but L0
10059 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10060 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10061 */
10062static inline unsigned long
10063vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10064{
10065 return
10066 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10067 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10068 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10069 vcpu->arch.cr0_guest_owned_bits));
10070}
10071
10072static inline unsigned long
10073vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10074{
10075 return
10076 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10077 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10078 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10079 vcpu->arch.cr4_guest_owned_bits));
10080}
10081
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010082static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10083 struct vmcs12 *vmcs12)
10084{
10085 u32 idt_vectoring;
10086 unsigned int nr;
10087
Gleb Natapov851eb6672013-09-25 12:51:34 +030010088 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010089 nr = vcpu->arch.exception.nr;
10090 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10091
10092 if (kvm_exception_is_soft(nr)) {
10093 vmcs12->vm_exit_instruction_len =
10094 vcpu->arch.event_exit_inst_len;
10095 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10096 } else
10097 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10098
10099 if (vcpu->arch.exception.has_error_code) {
10100 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10101 vmcs12->idt_vectoring_error_code =
10102 vcpu->arch.exception.error_code;
10103 }
10104
10105 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010106 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010107 vmcs12->idt_vectoring_info_field =
10108 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10109 } else if (vcpu->arch.interrupt.pending) {
10110 nr = vcpu->arch.interrupt.nr;
10111 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10112
10113 if (vcpu->arch.interrupt.soft) {
10114 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10115 vmcs12->vm_entry_instruction_len =
10116 vcpu->arch.event_exit_inst_len;
10117 } else
10118 idt_vectoring |= INTR_TYPE_EXT_INTR;
10119
10120 vmcs12->idt_vectoring_info_field = idt_vectoring;
10121 }
10122}
10123
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010124static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10125{
10126 struct vcpu_vmx *vmx = to_vmx(vcpu);
10127
Jan Kiszkaf4124502014-03-07 20:03:13 +010010128 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10129 vmx->nested.preemption_timer_expired) {
10130 if (vmx->nested.nested_run_pending)
10131 return -EBUSY;
10132 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10133 return 0;
10134 }
10135
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010136 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010137 if (vmx->nested.nested_run_pending ||
10138 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010139 return -EBUSY;
10140 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10141 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10142 INTR_INFO_VALID_MASK, 0);
10143 /*
10144 * The NMI-triggered VM exit counts as injection:
10145 * clear this one and block further NMIs.
10146 */
10147 vcpu->arch.nmi_pending = 0;
10148 vmx_set_nmi_mask(vcpu, true);
10149 return 0;
10150 }
10151
10152 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10153 nested_exit_on_intr(vcpu)) {
10154 if (vmx->nested.nested_run_pending)
10155 return -EBUSY;
10156 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010157 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010158 }
10159
Wincy Van705699a2015-02-03 23:58:17 +080010160 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010161}
10162
Jan Kiszkaf4124502014-03-07 20:03:13 +010010163static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10164{
10165 ktime_t remaining =
10166 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10167 u64 value;
10168
10169 if (ktime_to_ns(remaining) <= 0)
10170 return 0;
10171
10172 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10173 do_div(value, 1000000);
10174 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10175}
10176
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010177/*
10178 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10179 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10180 * and this function updates it to reflect the changes to the guest state while
10181 * L2 was running (and perhaps made some exits which were handled directly by L0
10182 * without going back to L1), and to reflect the exit reason.
10183 * Note that we do not have to copy here all VMCS fields, just those that
10184 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10185 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10186 * which already writes to vmcs12 directly.
10187 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010188static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10189 u32 exit_reason, u32 exit_intr_info,
10190 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010191{
10192 /* update guest state fields: */
10193 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10194 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10195
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010196 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10197 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10198 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10199
10200 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10201 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10202 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10203 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10204 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10205 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10206 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10207 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10208 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10209 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10210 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10211 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10212 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10213 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10214 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10215 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10216 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10217 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10218 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10219 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10220 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10221 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10222 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10223 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10224 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10225 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10226 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10227 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10228 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10229 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10230 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10231 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10232 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10233 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10234 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10235 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10236
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010237 vmcs12->guest_interruptibility_info =
10238 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10239 vmcs12->guest_pending_dbg_exceptions =
10240 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010241 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10242 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10243 else
10244 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010245
Jan Kiszkaf4124502014-03-07 20:03:13 +010010246 if (nested_cpu_has_preemption_timer(vmcs12)) {
10247 if (vmcs12->vm_exit_controls &
10248 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10249 vmcs12->vmx_preemption_timer_value =
10250 vmx_get_preemption_timer_value(vcpu);
10251 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10252 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010253
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010254 /*
10255 * In some cases (usually, nested EPT), L2 is allowed to change its
10256 * own CR3 without exiting. If it has changed it, we must keep it.
10257 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10258 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10259 *
10260 * Additionally, restore L2's PDPTR to vmcs12.
10261 */
10262 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010263 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010264 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10265 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10266 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10267 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10268 }
10269
Wincy Van608406e2015-02-03 23:57:51 +080010270 if (nested_cpu_has_vid(vmcs12))
10271 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10272
Jan Kiszkac18911a2013-03-13 16:06:41 +010010273 vmcs12->vm_entry_controls =
10274 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010275 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010276
Jan Kiszka2996fca2014-06-16 13:59:43 +020010277 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10278 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10279 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10280 }
10281
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010282 /* TODO: These cannot have changed unless we have MSR bitmaps and
10283 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010284 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010285 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010286 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10287 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010288 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10289 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10290 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010291 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010292 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010293 if (nested_cpu_has_xsaves(vmcs12))
10294 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010295
10296 /* update exit information fields: */
10297
Jan Kiszka533558b2014-01-04 18:47:20 +010010298 vmcs12->vm_exit_reason = exit_reason;
10299 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010300
Jan Kiszka533558b2014-01-04 18:47:20 +010010301 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010302 if ((vmcs12->vm_exit_intr_info &
10303 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10304 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10305 vmcs12->vm_exit_intr_error_code =
10306 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010307 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010308 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10309 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10310
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010311 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10312 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10313 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010314 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010315
10316 /*
10317 * Transfer the event that L0 or L1 may wanted to inject into
10318 * L2 to IDT_VECTORING_INFO_FIELD.
10319 */
10320 vmcs12_save_pending_event(vcpu, vmcs12);
10321 }
10322
10323 /*
10324 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10325 * preserved above and would only end up incorrectly in L1.
10326 */
10327 vcpu->arch.nmi_injected = false;
10328 kvm_clear_exception_queue(vcpu);
10329 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010330}
10331
10332/*
10333 * A part of what we need to when the nested L2 guest exits and we want to
10334 * run its L1 parent, is to reset L1's guest state to the host state specified
10335 * in vmcs12.
10336 * This function is to be called not only on normal nested exit, but also on
10337 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10338 * Failures During or After Loading Guest State").
10339 * This function should be called when the active VMCS is L1's (vmcs01).
10340 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010341static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10342 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010343{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010344 struct kvm_segment seg;
10345
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010346 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10347 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010348 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010349 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10350 else
10351 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10352 vmx_set_efer(vcpu, vcpu->arch.efer);
10353
10354 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10355 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010356 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010357 /*
10358 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10359 * actually changed, because it depends on the current state of
10360 * fpu_active (which may have changed).
10361 * Note that vmx_set_cr0 refers to efer set above.
10362 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010363 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010364 /*
10365 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10366 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10367 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10368 */
10369 update_exception_bitmap(vcpu);
10370 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10371 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10372
10373 /*
10374 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10375 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10376 */
10377 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10378 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10379
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010380 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010381
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010382 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10383 kvm_mmu_reset_context(vcpu);
10384
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010385 if (!enable_ept)
10386 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10387
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010388 if (enable_vpid) {
10389 /*
10390 * Trivially support vpid by letting L2s share their parent
10391 * L1's vpid. TODO: move to a more elaborate solution, giving
10392 * each L2 its own vpid and exposing the vpid feature to L1.
10393 */
10394 vmx_flush_tlb(vcpu);
10395 }
10396
10397
10398 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10399 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10400 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10401 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10402 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010403
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010404 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10405 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10406 vmcs_write64(GUEST_BNDCFGS, 0);
10407
Jan Kiszka44811c02013-08-04 17:17:27 +020010408 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010409 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010410 vcpu->arch.pat = vmcs12->host_ia32_pat;
10411 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010412 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10413 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10414 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010415
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010416 /* Set L1 segment info according to Intel SDM
10417 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10418 seg = (struct kvm_segment) {
10419 .base = 0,
10420 .limit = 0xFFFFFFFF,
10421 .selector = vmcs12->host_cs_selector,
10422 .type = 11,
10423 .present = 1,
10424 .s = 1,
10425 .g = 1
10426 };
10427 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10428 seg.l = 1;
10429 else
10430 seg.db = 1;
10431 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10432 seg = (struct kvm_segment) {
10433 .base = 0,
10434 .limit = 0xFFFFFFFF,
10435 .type = 3,
10436 .present = 1,
10437 .s = 1,
10438 .db = 1,
10439 .g = 1
10440 };
10441 seg.selector = vmcs12->host_ds_selector;
10442 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10443 seg.selector = vmcs12->host_es_selector;
10444 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10445 seg.selector = vmcs12->host_ss_selector;
10446 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10447 seg.selector = vmcs12->host_fs_selector;
10448 seg.base = vmcs12->host_fs_base;
10449 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10450 seg.selector = vmcs12->host_gs_selector;
10451 seg.base = vmcs12->host_gs_base;
10452 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10453 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010454 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010455 .limit = 0x67,
10456 .selector = vmcs12->host_tr_selector,
10457 .type = 11,
10458 .present = 1
10459 };
10460 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10461
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010462 kvm_set_dr(vcpu, 7, 0x400);
10463 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010464
Wincy Van3af18d92015-02-03 23:49:31 +080010465 if (cpu_has_vmx_msr_bitmap())
10466 vmx_set_msr_bitmap(vcpu);
10467
Wincy Vanff651cb2014-12-11 08:52:58 +030010468 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10469 vmcs12->vm_exit_msr_load_count))
10470 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010471}
10472
10473/*
10474 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10475 * and modify vmcs12 to make it see what it would expect to see there if
10476 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10477 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010478static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10479 u32 exit_intr_info,
10480 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010481{
10482 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010483 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10484
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010485 /* trying to cancel vmlaunch/vmresume is a bug */
10486 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10487
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010488 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010489 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10490 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010491
Wincy Vanff651cb2014-12-11 08:52:58 +030010492 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10493 vmcs12->vm_exit_msr_store_count))
10494 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10495
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010496 vmx_load_vmcs01(vcpu);
10497
Bandan Das77b0f5d2014-04-19 18:17:45 -040010498 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10499 && nested_exit_intr_ack_set(vcpu)) {
10500 int irq = kvm_cpu_get_interrupt(vcpu);
10501 WARN_ON(irq < 0);
10502 vmcs12->vm_exit_intr_info = irq |
10503 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10504 }
10505
Jan Kiszka542060e2014-01-04 18:47:21 +010010506 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10507 vmcs12->exit_qualification,
10508 vmcs12->idt_vectoring_info_field,
10509 vmcs12->vm_exit_intr_info,
10510 vmcs12->vm_exit_intr_error_code,
10511 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010512
Gleb Natapov2961e8762013-11-25 15:37:13 +020010513 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10514 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010515 vmx_segment_cache_clear(vmx);
10516
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010517 /* if no vmcs02 cache requested, remove the one we used */
10518 if (VMCS02_POOL_SIZE == 0)
10519 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10520
10521 load_vmcs12_host_state(vcpu, vmcs12);
10522
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010523 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010524 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10525
10526 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10527 vmx->host_rsp = 0;
10528
10529 /* Unpin physical memory we referred to in vmcs02 */
10530 if (vmx->nested.apic_access_page) {
10531 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010532 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010533 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010534 if (vmx->nested.virtual_apic_page) {
10535 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010536 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010537 }
Wincy Van705699a2015-02-03 23:58:17 +080010538 if (vmx->nested.pi_desc_page) {
10539 kunmap(vmx->nested.pi_desc_page);
10540 nested_release_page(vmx->nested.pi_desc_page);
10541 vmx->nested.pi_desc_page = NULL;
10542 vmx->nested.pi_desc = NULL;
10543 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010544
10545 /*
Tang Chen38b99172014-09-24 15:57:54 +080010546 * We are now running in L2, mmu_notifier will force to reload the
10547 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10548 */
10549 kvm_vcpu_reload_apic_access_page(vcpu);
10550
10551 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010552 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10553 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10554 * success or failure flag accordingly.
10555 */
10556 if (unlikely(vmx->fail)) {
10557 vmx->fail = 0;
10558 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10559 } else
10560 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010561 if (enable_shadow_vmcs)
10562 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010563
10564 /* in case we halted in L2 */
10565 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010566}
10567
Nadav Har'El7c177932011-05-25 23:12:04 +030010568/*
Jan Kiszka42124922014-01-04 18:47:19 +010010569 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10570 */
10571static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10572{
10573 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010574 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010575 free_nested(to_vmx(vcpu));
10576}
10577
10578/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010579 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10580 * 23.7 "VM-entry failures during or after loading guest state" (this also
10581 * lists the acceptable exit-reason and exit-qualification parameters).
10582 * It should only be called before L2 actually succeeded to run, and when
10583 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10584 */
10585static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10586 struct vmcs12 *vmcs12,
10587 u32 reason, unsigned long qualification)
10588{
10589 load_vmcs12_host_state(vcpu, vmcs12);
10590 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10591 vmcs12->exit_qualification = qualification;
10592 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010593 if (enable_shadow_vmcs)
10594 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010595}
10596
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010597static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10598 struct x86_instruction_info *info,
10599 enum x86_intercept_stage stage)
10600{
10601 return X86EMUL_CONTINUE;
10602}
10603
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010604static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010605{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010606 if (ple_gap)
10607 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010608}
10609
Kai Huang843e4332015-01-28 10:54:28 +080010610static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10611 struct kvm_memory_slot *slot)
10612{
10613 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10614 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10615}
10616
10617static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10618 struct kvm_memory_slot *slot)
10619{
10620 kvm_mmu_slot_set_dirty(kvm, slot);
10621}
10622
10623static void vmx_flush_log_dirty(struct kvm *kvm)
10624{
10625 kvm_flush_pml_buffers(kvm);
10626}
10627
10628static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10629 struct kvm_memory_slot *memslot,
10630 gfn_t offset, unsigned long mask)
10631{
10632 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10633}
10634
Feng Wuefc64402015-09-18 22:29:51 +080010635/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010636 * This routine does the following things for vCPU which is going
10637 * to be blocked if VT-d PI is enabled.
10638 * - Store the vCPU to the wakeup list, so when interrupts happen
10639 * we can find the right vCPU to wake up.
10640 * - Change the Posted-interrupt descriptor as below:
10641 * 'NDST' <-- vcpu->pre_pcpu
10642 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10643 * - If 'ON' is set during this process, which means at least one
10644 * interrupt is posted for this vCPU, we cannot block it, in
10645 * this case, return 1, otherwise, return 0.
10646 *
10647 */
10648static int vmx_pre_block(struct kvm_vcpu *vcpu)
10649{
10650 unsigned long flags;
10651 unsigned int dest;
10652 struct pi_desc old, new;
10653 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10654
10655 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10656 !irq_remapping_cap(IRQ_POSTING_CAP))
10657 return 0;
10658
10659 vcpu->pre_pcpu = vcpu->cpu;
10660 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10661 vcpu->pre_pcpu), flags);
10662 list_add_tail(&vcpu->blocked_vcpu_list,
10663 &per_cpu(blocked_vcpu_on_cpu,
10664 vcpu->pre_pcpu));
10665 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10666 vcpu->pre_pcpu), flags);
10667
10668 do {
10669 old.control = new.control = pi_desc->control;
10670
10671 /*
10672 * We should not block the vCPU if
10673 * an interrupt is posted for it.
10674 */
10675 if (pi_test_on(pi_desc) == 1) {
10676 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10677 vcpu->pre_pcpu), flags);
10678 list_del(&vcpu->blocked_vcpu_list);
10679 spin_unlock_irqrestore(
10680 &per_cpu(blocked_vcpu_on_cpu_lock,
10681 vcpu->pre_pcpu), flags);
10682 vcpu->pre_pcpu = -1;
10683
10684 return 1;
10685 }
10686
10687 WARN((pi_desc->sn == 1),
10688 "Warning: SN field of posted-interrupts "
10689 "is set before blocking\n");
10690
10691 /*
10692 * Since vCPU can be preempted during this process,
10693 * vcpu->cpu could be different with pre_pcpu, we
10694 * need to set pre_pcpu as the destination of wakeup
10695 * notification event, then we can find the right vCPU
10696 * to wakeup in wakeup handler if interrupts happen
10697 * when the vCPU is in blocked state.
10698 */
10699 dest = cpu_physical_id(vcpu->pre_pcpu);
10700
10701 if (x2apic_enabled())
10702 new.ndst = dest;
10703 else
10704 new.ndst = (dest << 8) & 0xFF00;
10705
10706 /* set 'NV' to 'wakeup vector' */
10707 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10708 } while (cmpxchg(&pi_desc->control, old.control,
10709 new.control) != old.control);
10710
10711 return 0;
10712}
10713
10714static void vmx_post_block(struct kvm_vcpu *vcpu)
10715{
10716 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10717 struct pi_desc old, new;
10718 unsigned int dest;
10719 unsigned long flags;
10720
10721 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10722 !irq_remapping_cap(IRQ_POSTING_CAP))
10723 return;
10724
10725 do {
10726 old.control = new.control = pi_desc->control;
10727
10728 dest = cpu_physical_id(vcpu->cpu);
10729
10730 if (x2apic_enabled())
10731 new.ndst = dest;
10732 else
10733 new.ndst = (dest << 8) & 0xFF00;
10734
10735 /* Allow posting non-urgent interrupts */
10736 new.sn = 0;
10737
10738 /* set 'NV' to 'notification vector' */
10739 new.nv = POSTED_INTR_VECTOR;
10740 } while (cmpxchg(&pi_desc->control, old.control,
10741 new.control) != old.control);
10742
10743 if(vcpu->pre_pcpu != -1) {
10744 spin_lock_irqsave(
10745 &per_cpu(blocked_vcpu_on_cpu_lock,
10746 vcpu->pre_pcpu), flags);
10747 list_del(&vcpu->blocked_vcpu_list);
10748 spin_unlock_irqrestore(
10749 &per_cpu(blocked_vcpu_on_cpu_lock,
10750 vcpu->pre_pcpu), flags);
10751 vcpu->pre_pcpu = -1;
10752 }
10753}
10754
10755/*
Feng Wuefc64402015-09-18 22:29:51 +080010756 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
10757 *
10758 * @kvm: kvm
10759 * @host_irq: host irq of the interrupt
10760 * @guest_irq: gsi of the interrupt
10761 * @set: set or unset PI
10762 * returns 0 on success, < 0 on failure
10763 */
10764static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
10765 uint32_t guest_irq, bool set)
10766{
10767 struct kvm_kernel_irq_routing_entry *e;
10768 struct kvm_irq_routing_table *irq_rt;
10769 struct kvm_lapic_irq irq;
10770 struct kvm_vcpu *vcpu;
10771 struct vcpu_data vcpu_info;
10772 int idx, ret = -EINVAL;
10773
10774 if (!kvm_arch_has_assigned_device(kvm) ||
10775 !irq_remapping_cap(IRQ_POSTING_CAP))
10776 return 0;
10777
10778 idx = srcu_read_lock(&kvm->irq_srcu);
10779 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
10780 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
10781
10782 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
10783 if (e->type != KVM_IRQ_ROUTING_MSI)
10784 continue;
10785 /*
10786 * VT-d PI cannot support posting multicast/broadcast
10787 * interrupts to a vCPU, we still use interrupt remapping
10788 * for these kind of interrupts.
10789 *
10790 * For lowest-priority interrupts, we only support
10791 * those with single CPU as the destination, e.g. user
10792 * configures the interrupts via /proc/irq or uses
10793 * irqbalance to make the interrupts single-CPU.
10794 *
10795 * We will support full lowest-priority interrupt later.
10796 */
10797
10798 kvm_set_msi_irq(e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080010799 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
10800 /*
10801 * Make sure the IRTE is in remapped mode if
10802 * we don't handle it in posted mode.
10803 */
10804 ret = irq_set_vcpu_affinity(host_irq, NULL);
10805 if (ret < 0) {
10806 printk(KERN_INFO
10807 "failed to back to remapped mode, irq: %u\n",
10808 host_irq);
10809 goto out;
10810 }
10811
Feng Wuefc64402015-09-18 22:29:51 +080010812 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080010813 }
Feng Wuefc64402015-09-18 22:29:51 +080010814
10815 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
10816 vcpu_info.vector = irq.vector;
10817
Feng Wub6ce9782016-01-25 16:53:35 +080010818 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080010819 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
10820
10821 if (set)
10822 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
10823 else {
10824 /* suppress notification event before unposting */
10825 pi_set_sn(vcpu_to_pi_desc(vcpu));
10826 ret = irq_set_vcpu_affinity(host_irq, NULL);
10827 pi_clear_sn(vcpu_to_pi_desc(vcpu));
10828 }
10829
10830 if (ret < 0) {
10831 printk(KERN_INFO "%s: failed to update PI IRTE\n",
10832 __func__);
10833 goto out;
10834 }
10835 }
10836
10837 ret = 0;
10838out:
10839 srcu_read_unlock(&kvm->irq_srcu, idx);
10840 return ret;
10841}
10842
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010843static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010844 .cpu_has_kvm_support = cpu_has_kvm_support,
10845 .disabled_by_bios = vmx_disabled_by_bios,
10846 .hardware_setup = hardware_setup,
10847 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010848 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010849 .hardware_enable = hardware_enable,
10850 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010851 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010852 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010853
10854 .vcpu_create = vmx_create_vcpu,
10855 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010856 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010857
Avi Kivity04d2cc72007-09-10 18:10:54 +030010858 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010859 .vcpu_load = vmx_vcpu_load,
10860 .vcpu_put = vmx_vcpu_put,
10861
Paolo Bonzinia96036b2015-11-10 11:55:36 +010010862 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010863 .get_msr = vmx_get_msr,
10864 .set_msr = vmx_set_msr,
10865 .get_segment_base = vmx_get_segment_base,
10866 .get_segment = vmx_get_segment,
10867 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010868 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010869 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010870 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010871 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010872 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010873 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010874 .set_cr3 = vmx_set_cr3,
10875 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010876 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010877 .get_idt = vmx_get_idt,
10878 .set_idt = vmx_set_idt,
10879 .get_gdt = vmx_get_gdt,
10880 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010881 .get_dr6 = vmx_get_dr6,
10882 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010883 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010884 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010885 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010886 .get_rflags = vmx_get_rflags,
10887 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010888 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010889 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010890
10891 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010892
Avi Kivity6aa8b732006-12-10 02:21:36 -080010893 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010894 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010895 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010896 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10897 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010898 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010899 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010900 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010901 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010902 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010903 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010904 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010905 .get_nmi_mask = vmx_get_nmi_mask,
10906 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010907 .enable_nmi_window = enable_nmi_window,
10908 .enable_irq_window = enable_irq_window,
10909 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010910 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010911 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030010912 .get_enable_apicv = vmx_get_enable_apicv,
10913 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010914 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10915 .hwapic_irr_update = vmx_hwapic_irr_update,
10916 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010917 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10918 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010919
Izik Eiduscbc94022007-10-25 00:29:55 +020010920 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010921 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010922 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010923
Avi Kivity586f9602010-11-18 13:09:54 +020010924 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010925
Sheng Yang17cc3932010-01-05 19:02:27 +080010926 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010927
10928 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010929
10930 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010931 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010932
10933 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010934
10935 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010936
Will Auldba904632012-11-29 12:42:50 -080010937 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010938 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080010939 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010940 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010941
10942 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010943
10944 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010945 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010946 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010947 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010948
10949 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010950
10951 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010952
10953 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10954 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10955 .flush_log_dirty = vmx_flush_log_dirty,
10956 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010957
Feng Wubf9f6ac2015-09-18 22:29:55 +080010958 .pre_block = vmx_pre_block,
10959 .post_block = vmx_post_block,
10960
Wei Huang25462f72015-06-19 15:45:05 +020010961 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080010962
10963 .update_pi_irte = vmx_update_pi_irte,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010964};
10965
10966static int __init vmx_init(void)
10967{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010968 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10969 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010970 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010971 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010972
Dave Young2965faa2015-09-09 15:38:55 -070010973#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010974 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10975 crash_vmclear_local_loaded_vmcss);
10976#endif
10977
He, Qingfdef3ad2007-04-30 09:45:24 +030010978 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010979}
10980
10981static void __exit vmx_exit(void)
10982{
Dave Young2965faa2015-09-09 15:38:55 -070010983#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010984 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010985 synchronize_rcu();
10986#endif
10987
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010988 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010989}
10990
10991module_init(vmx_init)
10992module_exit(vmx_exit)