blob: 87dbd11b867fa9097255175758a33e29d15dbbc9 [file] [log] [blame]
AJFISH8bbf0f02010-01-12 18:53:38 +00001#/** @file
2# ARM processor package.
3#
hhtiand6ebcab2010-04-29 12:15:47 +00004# Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>
Olivier Martin919697a2015-02-16 10:21:06 +00005# Copyright (c) 2011 - 2015, ARM Limited. All rights reserved.
AJFISH8bbf0f02010-01-12 18:53:38 +00006#
hhtiand6ebcab2010-04-29 12:15:47 +00007# This program and the accompanying materials
AJFISH8bbf0f02010-01-12 18:53:38 +00008# are licensed and made available under the terms and conditions of the BSD License
9# which accompanies this distribution. The full text of the license may be found at
10# http://opensource.org/licenses/bsd-license.php
11#
12# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14#
15#**/
16
AJFISH2ef2b012009-12-06 01:57:05 +000017[Defines]
18 DEC_SPECIFICATION = 0x00010005
19 PACKAGE_NAME = ArmPkg
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F
21 PACKAGE_VERSION = 0.1
22
23################################################################################
24#
25# Include Section - list of Include Paths that are provided by this package.
26# Comments are used for Keywords and Module Types.
27#
28# Supported Module Types:
29# BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION
30#
31################################################################################
32[Includes.common]
33 Include # Root include for the package
34
35[LibraryClasses.common]
AJFISH8bbf0f02010-01-12 18:53:38 +000036 ArmLib|Include/Library/ArmLib.h
AJFISH2ef2b012009-12-06 01:57:05 +000037 SemihostLib|Include/Library/Semihosting.h
AJFISH8bbf0f02010-01-12 18:53:38 +000038 UncachedMemoryAllocationLib|Include/Library/UncachedMemoryAllocationLib.h
oliviermartin11c20f42011-09-22 22:53:54 +000039 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h
andrewfish097bd462010-02-01 18:25:18 +000040 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h
Olivier Martinc32aaba2014-03-24 15:24:23 +000041
AJFISH2ef2b012009-12-06 01:57:05 +000042[Guids.common]
43 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }
44
oliviermartin44788ba2011-09-22 23:14:01 +000045 ## ARM MPCore table
46 # Include/Guid/ArmMpCoreInfo.h
47 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }
48
49[Ppis]
50 ## Include/Ppi/ArmMpCoreInfo.h
51 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }
52
AJFISH2ef2b012009-12-06 01:57:05 +000053[Protocols.common]
AJFISH8bbf0f02010-01-12 18:53:38 +000054 gVirtualUncachedPagesProtocolGuid = { 0xAD651C7D, 0x3C22, 0x4DBF, { 0x92, 0xe8, 0x38, 0xa7, 0xcd, 0xae, 0x87, 0xb2 } }
AJFISH2ef2b012009-12-06 01:57:05 +000055
56[PcdsFeatureFlag.common]
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001
58
andrewfish1bfda052011-02-02 22:35:30 +000059 # On ARM Architecture with the Security Extension, the address for the
60 # Vector Table can be mapped anywhere in the memory map. It means we can
61 # point the Exception Vector Table to its location in CpuDxe.
62 # By default we copy the Vector Table at PcdGet32(PcdCpuVectorBaseAddress)
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022
oliviermartineeec69c2011-06-03 09:18:00 +000064 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before
65 # it has been configured by the CPU DXE
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032
Olivier Martinc32aaba2014-03-24 15:24:23 +000067
Olivier Martin9232ee52014-07-15 09:21:41 +000068 # Define if the spin-table mechanism is used by the secondary cores when booting
69 # Linux (instead of PSCI)
70 gArmTokenSpaceGuid.PcdArmLinuxSpinTable|FALSE|BOOLEAN|0x00000033
Olivier Martinc32aaba2014-03-24 15:24:23 +000071
Ard Biesheuvelf6d46e22015-02-16 10:27:02 +000072 # Define if the GICv3 controller should use the GICv2 legacy
73 gArmTokenSpaceGuid.PcdArmGicV3WithV2Legacy|FALSE|BOOLEAN|0x00000042
74
AJFISH2ef2b012009-12-06 01:57:05 +000075[PcdsFixedAtBuild.common]
oliviermartin12c5ae22011-09-27 16:29:07 +000076 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006
77
andrewfish1bfda052011-02-02 22:35:30 +000078 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.
79 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.
80 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024
81
AJFISH2ef2b012009-12-06 01:57:05 +000082 gArmTokenSpaceGuid.PcdArmUncachedMemoryMask|0x0000000080000000|UINT64|0x00000002
Olivier Martin1a70a692014-10-10 11:24:11 +000083 # This PCD will free the unallocated buffers if their size reach this threshold.
84 # We set the default value to 512MB.
85 gArmTokenSpaceGuid.PcdArmFreeUncachedMemorySizeThreshold|0x20000000|UINT64|0x00000043
AJFISH2ef2b012009-12-06 01:57:05 +000086 gArmTokenSpaceGuid.PcdArmCacheOperationThreshold|1024|UINT32|0x00000003
oliviermartin5a4b8c62011-06-03 09:22:32 +000087 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT32|0x00000004
AJFISH2ef2b012009-12-06 01:57:05 +000088 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005
Olivier Martinc32aaba2014-03-24 15:24:23 +000089
andrewfish1bfda052011-02-02 22:35:30 +000090 #
oliviermartin262a9b02011-03-31 12:11:12 +000091 # ARM Secure Firmware PCDs
andrewfish1bfda052011-02-02 22:35:30 +000092 #
Leif Lindholmbb5420b2014-11-11 00:43:03 +000093 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT64|0x00000015
andrewfish1bfda052011-02-02 22:35:30 +000094 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016
Leif Lindholmbb5420b2014-11-11 00:43:03 +000095 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT64|0x0000002F
oliviermartin1ad14bc2011-06-11 12:06:59 +000096 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030
andrewfish1bfda052011-02-02 22:35:30 +000097
98 #
oliviermartin7245b432012-03-26 10:57:11 +000099 # ARM Hypervisor Firmware PCDs
Olivier Martinc32aaba2014-03-24 15:24:23 +0000100 #
oliviermartin7245b432012-03-26 10:57:11 +0000101 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A
102 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B
103 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C
104 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D
Olivier Martind6dc67b2013-08-06 10:59:19 +0000105
oliviermartin0787bc62011-09-22 23:01:13 +0000106 # Use ClusterId + CoreId to identify the PrimaryCore
107 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031
Olivier Martinc32aaba2014-03-24 15:24:23 +0000108 # The Primary Core is ClusterId[0] & CoreId[0]
oliviermartin0787bc62011-09-22 23:01:13 +0000109 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037
110
oliviermartin262a9b02011-03-31 12:11:12 +0000111 #
andrewfish1bfda052011-02-02 22:35:30 +0000112 # ARM L2x0 PCDs
113 #
114 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B
Olivier Martinc32aaba2014-03-24 15:24:23 +0000115
116 #
andrewfish1bfda052011-02-02 22:35:30 +0000117 # BdsLib
118 #
119 gArmTokenSpaceGuid.PcdArmMachineType|0|UINT32|0x0000001E
oliviermartina355a362011-06-11 11:56:30 +0000120 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory
121 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F
Olivier Martind8f36fb2014-05-19 16:41:25 +0000122 # Maximum file size for TFTP servers that do not support 'tsize' extension
123 gArmTokenSpaceGuid.PcdMaxTftpFileSize|0x01000000|UINT32|0x00000000
andrewfish1bfda052011-02-02 22:35:30 +0000124
Ard Biesheuvel523b5262015-02-28 20:25:07 +0000125 #
126 # ARM Normal (or Non Secure) Firmware PCDs
127 #
128 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C
129 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E
130
131[PcdsFixedAtBuild.common, PcdsPatchableInModule.common]
132 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT64|0x0000002B
133 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT64|0x0000002D
oliviermartin387653a2013-04-14 09:36:41 +0000134
135[PcdsFixedAtBuild.ARM]
Olivier Martincc935542013-08-21 12:05:44 +0000136 #
137 # ARM Security Extension
138 #
139
140 # Secure Configuration Register
141 # - BIT0 : NS - Non Secure bit
142 # - BIT1 : IRQ Handler
143 # - BIT2 : FIQ Handler
144 # - BIT3 : EA - External Abort
145 # - BIT4 : FW - F bit writable
146 # - BIT5 : AW - A bit writable
147 # - BIT6 : nET - Not Early Termination
148 # - BIT7 : SCD - Secure Monitor Call Disable
149 # - BIT8 : HCE - Hyp Call enable
150 # - BIT9 : SIF - Secure Instruction Fetch
151 # 0x31 = NS | EA | FW
152 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038
153
oliviermartin387653a2013-04-14 09:36:41 +0000154 # By default we do not do a transition to non-secure mode
155 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E
Olivier Martin2425e1d2013-06-19 18:27:05 +0000156
157 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory
158 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020
159
oliviermartin387653a2013-04-14 09:36:41 +0000160 # If the fixed FDT address is not available, then it should be loaded below the kernel.
161 # The recommendation from the Linux kernel is to have the FDT below 16KB.
162 # (see the kernel doc: Documentation/arm/Booting)
163 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023
164 # The FDT blob must be loaded at a 64bit aligned address.
165 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026
Harry Liebel25402f52013-07-18 18:07:46 +0000166
Olivier Martind6dc67b2013-08-06 10:59:19 +0000167 # Non Secure Access Control Register
168 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality
169 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31
170 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable
171 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable
172 # 0xC00 = cp10 | cp11
173 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039
174
Harry Liebel25402f52013-07-18 18:07:46 +0000175[PcdsFixedAtBuild.AARCH64]
Olivier Martincc935542013-08-21 12:05:44 +0000176 #
177 # AArch64 Security Extension
178 #
179
180 # Secure Configuration Register
181 # - BIT0 : NS - Non Secure bit
182 # - BIT1 : IRQ Handler
183 # - BIT2 : FIQ Handler
184 # - BIT3 : EA - External Abort
185 # - BIT4 : FW - F bit writable
186 # - BIT5 : AW - A bit writable
187 # - BIT6 : nET - Not Early Termination
188 # - BIT7 : SCD - Secure Monitor Call Disable
189 # - BIT8 : HCE - Hyp Call enable
190 # - BIT9 : SIF - Secure Instruction Fetch
191 # - BIT10: RW - Register width control for lower exception levels
192 # - BIT11: SIF - Enables Secure EL1 access to EL1 Architectural Timer
193 # - BIT12: TWI - Trap WFI
194 # - BIT13: TWE - Trap WFE
195 # 0x501 = NS | HCE | RW
196 gArmTokenSpaceGuid.PcdArmScr|0x501|UINT32|0x00000038
197
Harry Liebel25402f52013-07-18 18:07:46 +0000198 # By default we do transition to EL2 non-secure mode with Stack for EL2.
199 # Mode Description Bits
Olivier Martinc32aaba2014-03-24 15:24:23 +0000200 # NS EL2 SP2 all interrupts disabled = 0x3c9
201 # NS EL1 SP1 all interrupts disabled = 0x3c5
Harry Liebel25402f52013-07-18 18:07:46 +0000202 # Other modes include using SP0 or switching to Aarch32, but these are
203 # not currently supported.
204 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x3c9|UINT32|0x0000003E
Harry Liebel634bdd92013-07-18 18:13:02 +0000205 # If the fixed FDT address is not available, then it should be loaded above the kernel.
206 # The recommendation from the AArch64 Linux kernel is to have the FDT below 512MB.
207 # (see the kernel doc: Documentation/arm64/booting.txt)
208 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x20000000|UINT32|0x00000023
209 # The FDT blob must be loaded at a 2MB aligned address.
210 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x00200000|UINT32|0x00000026
Ard Biesheuvele1e2e662014-09-09 15:59:38 +0000211
212
Ard Biesheuveldc63be22014-09-09 16:00:47 +0000213#
Ard Biesheuvel523b5262015-02-28 20:25:07 +0000214# These PCDs are also defined as 'PcdsDynamic' or 'PcdsPatchableInModule' to be
215# redefined when using UEFI in a context of virtual machine.
Ard Biesheuveldc63be22014-09-09 16:00:47 +0000216#
Ard Biesheuvel523b5262015-02-28 20:25:07 +0000217[PcdsFixedAtBuild.common, PcdsDynamic.common, PcdsPatchableInModule.common]
218
Ard Biesheuvelf8d7d6e2014-09-09 16:11:30 +0000219 # System Memory (DRAM): These PCDs define the region of in-built system memory
220 # Some platforms can get DRAM extensions, these additional regions will be declared
221 # to UEFI by ArmPlatformLib
222 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT64|0x00000029
223 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT64|0x0000002A
224
Ard Biesheuvel523b5262015-02-28 20:25:07 +0000225[PcdsFixedAtBuild.common, PcdsDynamic.common]
Ard Biesheuvele1e2e662014-09-09 15:59:38 +0000226 #
227 # ARM Architectural Timer
228 #
229 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034
230
231 # ARM Architectural Timer Interrupt(GIC PPI) numbers
232 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035
233 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036
234 gArmTokenSpaceGuid.PcdArmArchTimerHypIntrNum|26|UINT32|0x00000040
235 gArmTokenSpaceGuid.PcdArmArchTimerVirtIntrNum|27|UINT32|0x00000041
Ard Biesheuveldc63be22014-09-09 16:00:47 +0000236
237 #
Ronald Cron0b4d97a2014-12-12 19:09:24 +0000238 # ARM Generic Watchdog
239 #
240
241 gArmTokenSpaceGuid.PcdGenericWatchdogControlBase|0x2A440000|UINT32|0x00000007
242 gArmTokenSpaceGuid.PcdGenericWatchdogRefreshBase|0x2A450000|UINT32|0x00000008
243 gArmTokenSpaceGuid.PcdGenericWatchdogEl2IntrNum|93|UINT32|0x00000009
244
245 #
Ard Biesheuveldc63be22014-09-09 16:00:47 +0000246 # ARM Generic Interrupt Controller
247 #
248 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000000C
Olivier Martin919697a2015-02-16 10:21:06 +0000249 # Base address for the GIC Redistributor region that contains the boot CPU
250 gArmTokenSpaceGuid.PcdGicRedistributorsBase|0|UINT32|0x0000000E
Ard Biesheuveldc63be22014-09-09 16:00:47 +0000251 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000000D
252 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025