blob: 81c4db6a6f109236ca388ca8679dd7ba1becbe53 [file] [log] [blame]
AJFISH8bbf0f02010-01-12 18:53:38 +00001#/** @file
2# ARM processor package.
3#
hhtiand6ebcab2010-04-29 12:15:47 +00004# Copyright (c) 2009 - 2010, Apple Inc. All rights reserved.<BR>
oliviermartin387653a2013-04-14 09:36:41 +00005# Copyright (c) 2011 - 2013, ARM Limited. All rights reserved.
AJFISH8bbf0f02010-01-12 18:53:38 +00006#
hhtiand6ebcab2010-04-29 12:15:47 +00007# This program and the accompanying materials
AJFISH8bbf0f02010-01-12 18:53:38 +00008# are licensed and made available under the terms and conditions of the BSD License
9# which accompanies this distribution. The full text of the license may be found at
10# http://opensource.org/licenses/bsd-license.php
11#
12# THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,
13# WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.
14#
15#**/
16
AJFISH2ef2b012009-12-06 01:57:05 +000017[Defines]
18 DEC_SPECIFICATION = 0x00010005
19 PACKAGE_NAME = ArmPkg
20 PACKAGE_GUID = 5CFBD99E-3C43-4E7F-8054-9CDEAFF7710F
21 PACKAGE_VERSION = 0.1
22
23################################################################################
24#
25# Include Section - list of Include Paths that are provided by this package.
26# Comments are used for Keywords and Module Types.
27#
28# Supported Module Types:
29# BASE SEC PEI_CORE PEIM DXE_CORE DXE_DRIVER DXE_RUNTIME_DRIVER DXE_SMM_DRIVER DXE_SAL_DRIVER UEFI_DRIVER UEFI_APPLICATION
30#
31################################################################################
32[Includes.common]
33 Include # Root include for the package
34
35[LibraryClasses.common]
AJFISH8bbf0f02010-01-12 18:53:38 +000036 ArmLib|Include/Library/ArmLib.h
AJFISH2ef2b012009-12-06 01:57:05 +000037 SemihostLib|Include/Library/Semihosting.h
AJFISH8bbf0f02010-01-12 18:53:38 +000038 UncachedMemoryAllocationLib|Include/Library/UncachedMemoryAllocationLib.h
oliviermartin11c20f42011-09-22 22:53:54 +000039 DefaultExceptionHandlerLib|Include/Library/DefaultExceptionHandlerLib.h
andrewfish097bd462010-02-01 18:25:18 +000040 ArmDisassemblerLib|Include/Library/ArmDisassemblerLib.h
41
AJFISH2ef2b012009-12-06 01:57:05 +000042[Guids.common]
43 gArmTokenSpaceGuid = { 0xBB11ECFE, 0x820F, 0x4968, { 0xBB, 0xA6, 0xF7, 0x6A, 0xFE, 0x30, 0x25, 0x96 } }
44
oliviermartin44788ba2011-09-22 23:14:01 +000045 ## ARM MPCore table
46 # Include/Guid/ArmMpCoreInfo.h
47 gArmMpCoreInfoGuid = { 0xa4ee0728, 0xe5d7, 0x4ac5, {0xb2, 0x1e, 0x65, 0x8e, 0xd8, 0x57, 0xe8, 0x34} }
48
49[Ppis]
50 ## Include/Ppi/ArmMpCoreInfo.h
51 gArmMpCoreInfoPpiGuid = { 0x6847cc74, 0xe9ec, 0x4f8f, {0xa2, 0x9d, 0xab, 0x44, 0xe7, 0x54, 0xa8, 0xfc} }
52
AJFISH2ef2b012009-12-06 01:57:05 +000053[Protocols.common]
AJFISH8bbf0f02010-01-12 18:53:38 +000054 gVirtualUncachedPagesProtocolGuid = { 0xAD651C7D, 0x3C22, 0x4DBF, { 0x92, 0xe8, 0x38, 0xa7, 0xcd, 0xae, 0x87, 0xb2 } }
AJFISH2ef2b012009-12-06 01:57:05 +000055
56[PcdsFeatureFlag.common]
57 gArmTokenSpaceGuid.PcdCpuDxeProduceDebugSupport|FALSE|BOOLEAN|0x00000001
58
andrewfish1bfda052011-02-02 22:35:30 +000059 # On ARM Architecture with the Security Extension, the address for the
60 # Vector Table can be mapped anywhere in the memory map. It means we can
61 # point the Exception Vector Table to its location in CpuDxe.
62 # By default we copy the Vector Table at PcdGet32(PcdCpuVectorBaseAddress)
63 gArmTokenSpaceGuid.PcdRelocateVectorTable|TRUE|BOOLEAN|0x00000022
oliviermartineeec69c2011-06-03 09:18:00 +000064 # Set this PCD to TRUE if the Exception Vector is changed to add debugger support before
65 # it has been configured by the CPU DXE
66 gArmTokenSpaceGuid.PcdDebuggerExceptionSupport|FALSE|BOOLEAN|0x00000032
andrewfish1bfda052011-02-02 22:35:30 +000067
oliviermartinbc87b502013-03-12 00:56:37 +000068 # Define if the Power State Coordination Interface (PSCI) is supported by the Platform Trusted Firmware
69 gArmTokenSpaceGuid.PcdArmPsciSupport|FALSE|BOOLEAN|0x00000033
70
AJFISH2ef2b012009-12-06 01:57:05 +000071[PcdsFixedAtBuild.common]
oliviermartin12c5ae22011-09-27 16:29:07 +000072 gArmTokenSpaceGuid.PcdTrustzoneSupport|FALSE|BOOLEAN|0x00000006
73
andrewfish1bfda052011-02-02 22:35:30 +000074 # This PCD should be a FeaturePcd. But we used this PCD as an '#if' in an ASM file.
75 # Using a FeaturePcd make a '(BOOLEAN) casting for its value which is not understood by the preprocessor.
76 gArmTokenSpaceGuid.PcdVFPEnabled|0|UINT32|0x00000024
77
AJFISH2ef2b012009-12-06 01:57:05 +000078 gArmTokenSpaceGuid.PcdArmUncachedMemoryMask|0x0000000080000000|UINT64|0x00000002
79 gArmTokenSpaceGuid.PcdArmCacheOperationThreshold|1024|UINT32|0x00000003
oliviermartin5a4b8c62011-06-03 09:22:32 +000080 gArmTokenSpaceGuid.PcdCpuVectorBaseAddress|0xffff0000|UINT32|0x00000004
AJFISH2ef2b012009-12-06 01:57:05 +000081 gArmTokenSpaceGuid.PcdCpuResetAddress|0x00000000|UINT32|0x00000005
andrewfish1bfda052011-02-02 22:35:30 +000082
83 #
andrewfish1bfda052011-02-02 22:35:30 +000084 # ARM PL390 General Interrupt Controller
85 #
86 gArmTokenSpaceGuid.PcdGicDistributorBase|0|UINT32|0x0000000C
87 gArmTokenSpaceGuid.PcdGicInterruptInterfaceBase|0|UINT32|0x0000000D
oliviermartinbe613c82012-03-26 10:46:25 +000088 gArmTokenSpaceGuid.PcdGicSgiIntId|0|UINT32|0x00000025
andrewfish1bfda052011-02-02 22:35:30 +000089
90 #
oliviermartin262a9b02011-03-31 12:11:12 +000091 # ARM Secure Firmware PCDs
andrewfish1bfda052011-02-02 22:35:30 +000092 #
93 gArmTokenSpaceGuid.PcdSecureFdBaseAddress|0|UINT32|0x00000015
94 gArmTokenSpaceGuid.PcdSecureFdSize|0|UINT32|0x00000016
oliviermartin1ad14bc2011-06-11 12:06:59 +000095 gArmTokenSpaceGuid.PcdSecureFvBaseAddress|0x0|UINT32|0x0000002F
96 gArmTokenSpaceGuid.PcdSecureFvSize|0x0|UINT32|0x00000030
andrewfish1bfda052011-02-02 22:35:30 +000097
98 #
oliviermartin262a9b02011-03-31 12:11:12 +000099 # ARM Normal (or Non Secure) Firmware PCDs
100 #
oliviermartinf92b93c2011-09-22 23:06:31 +0000101 gArmTokenSpaceGuid.PcdFdBaseAddress|0|UINT32|0x0000002B
102 gArmTokenSpaceGuid.PcdFdSize|0|UINT32|0x0000002C
103 gArmTokenSpaceGuid.PcdFvBaseAddress|0|UINT32|0x0000002D
104 gArmTokenSpaceGuid.PcdFvSize|0|UINT32|0x0000002E
oliviermartin7245b432012-03-26 10:57:11 +0000105
106 #
107 # ARM Hypervisor Firmware PCDs
108 #
109 gArmTokenSpaceGuid.PcdHypFdBaseAddress|0|UINT32|0x0000003A
110 gArmTokenSpaceGuid.PcdHypFdSize|0|UINT32|0x0000003B
111 gArmTokenSpaceGuid.PcdHypFvBaseAddress|0|UINT32|0x0000003C
112 gArmTokenSpaceGuid.PcdHypFvSize|0|UINT32|0x0000003D
113
oliviermartin513aa342011-11-01 23:41:20 +0000114 #
115 # ARM Security Extension
116 #
117
118 # Secure Configuration Register
119 # - BIT0 : NS - Non Secure bit
120 # - BIT1 : IRQ Handler
121 # - BIT2 : FIQ Handler
122 # - BIT3 : EA - External Abort
123 # - BIT4 : FW - F bit writable
124 # - BIT5 : AW - A bit writable
125 # - BIT6 : nET - Not Early Termination
126 # - BIT7 : SCD - Secure Monitor Call Disable
127 # - BIT8 : HCE - Hyp Call enable
128 # - BIT9 : SIF - Secure Instruction Fetch
129 # 0x31 = NS | EA | FW
130 gArmTokenSpaceGuid.PcdArmScr|0x31|UINT32|0x00000038
131
132 # Non Secure Access Control Register
133 # - BIT15 : NSASEDIS - Disable Non-secure Advanced SIMD functionality
134 # - BIT14 : NSD32DIS - Disable Non-secure use of D16-D31
135 # - BIT11 : cp11 - Non-secure access to coprocessor 11 enable
136 # - BIT10 : cp10 - Non-secure access to coprocessor 10 enable
137 # 0xC00 = cp10 | cp11
138 gArmTokenSpaceGuid.PcdArmNsacr|0xC00|UINT32|0x00000039
139
oliviermartin964680c2011-03-31 12:21:41 +0000140 # System Memory (DRAM): These PCDs define the region of in-built system memory
141 # Some platforms can get DRAM extensions, these additional regions will be declared
142 # to UEFI by ArmPLatformPlib
143 gArmTokenSpaceGuid.PcdSystemMemoryBase|0|UINT32|0x00000029
144 gArmTokenSpaceGuid.PcdSystemMemorySize|0|UINT32|0x0000002A
145
oliviermartin0787bc62011-09-22 23:01:13 +0000146 # Use ClusterId + CoreId to identify the PrimaryCore
147 gArmTokenSpaceGuid.PcdArmPrimaryCoreMask|0xF03|UINT32|0x00000031
148 # The Primary Core is ClusterId[0] & CoreId[0]
149 gArmTokenSpaceGuid.PcdArmPrimaryCore|0|UINT32|0x00000037
oliviermartin315649c2012-05-02 20:09:16 +0000150 # Number of the CPU Interface for the Primary Core (eg: The number for the CPU0 of
151 # Cluster1 might be 4 if the implementer had followed the convention: Cpu Interface
152 # = 4 * Cluster)
153 gArmTokenSpaceGuid.PcdGicPrimaryCoreId|0|UINT32|0x00000043
oliviermartin0787bc62011-09-22 23:01:13 +0000154
oliviermartin262a9b02011-03-31 12:11:12 +0000155 #
andrewfish1bfda052011-02-02 22:35:30 +0000156 # ARM L2x0 PCDs
157 #
158 gArmTokenSpaceGuid.PcdL2x0ControllerBase|0|UINT32|0x0000001B
159
andrewfish1bfda052011-02-02 22:35:30 +0000160 #
161 # BdsLib
162 #
163 gArmTokenSpaceGuid.PcdArmMachineType|0|UINT32|0x0000001E
oliviermartina355a362011-06-11 11:56:30 +0000164 # The compressed Linux kernel is expected to be under 128MB from the beginning of the System Memory
165 gArmTokenSpaceGuid.PcdArmLinuxKernelMaxOffset|0x08000000|UINT32|0x0000001F
166 # The Linux ATAGs are expected to be under 0x4000 (16KB) from the beginning of the System Memory
167 gArmTokenSpaceGuid.PcdArmLinuxAtagMaxOffset|0x4000|UINT32|0x00000020
andrewfish1bfda052011-02-02 22:35:30 +0000168
oliviermartinda9675a2011-09-27 16:35:16 +0000169 #
170 # ARM Architectural Timer
171 #
172 gArmTokenSpaceGuid.PcdArmArchTimerFreqInHz|0|UINT32|0x00000034
173 # ARM Architectural Timer Interrupt(GIC PPI) number
174 gArmTokenSpaceGuid.PcdArmArchTimerSecIntrNum|29|UINT32|0x00000035
175 gArmTokenSpaceGuid.PcdArmArchTimerIntrNum|30|UINT32|0x00000036
oliviermartin387653a2013-04-14 09:36:41 +0000176
177[PcdsFixedAtBuild.ARM]
178 # By default we do not do a transition to non-secure mode
179 gArmTokenSpaceGuid.PcdArmNonSecModeTransition|0x0|UINT32|0x0000003E
180 # If the fixed FDT address is not available, then it should be loaded below the kernel.
181 # The recommendation from the Linux kernel is to have the FDT below 16KB.
182 # (see the kernel doc: Documentation/arm/Booting)
183 gArmTokenSpaceGuid.PcdArmLinuxFdtMaxOffset|0x4000|UINT32|0x00000023
184 # The FDT blob must be loaded at a 64bit aligned address.
185 gArmTokenSpaceGuid.PcdArmLinuxFdtAlignment|0x8|UINT32|0x00000026