blob: 687a8bae5d73832e8dbc449b3ae88f7dad6a06a0 [file] [log] [blame]
Florian Fainelli246d7f72014-08-27 17:04:56 -07001/*
2 * Broadcom Starfighter 2 DSA switch driver
3 *
4 * Copyright (C) 2014, Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
12#include <linux/list.h>
13#include <linux/module.h>
14#include <linux/netdevice.h>
15#include <linux/interrupt.h>
16#include <linux/platform_device.h>
17#include <linux/of.h>
18#include <linux/phy.h>
19#include <linux/phy_fixed.h>
20#include <linux/mii.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_address.h>
Florian Fainelli8b7c94e2015-10-23 12:11:08 -070024#include <linux/of_net.h>
Florian Fainelli461cd1b02016-06-07 16:32:43 -070025#include <linux/of_mdio.h>
Florian Fainelli246d7f72014-08-27 17:04:56 -070026#include <net/dsa.h>
Florian Fainelli96e65d72014-09-18 17:31:25 -070027#include <linux/ethtool.h>
Florian Fainelli12f460f2015-02-24 13:15:34 -080028#include <linux/if_bridge.h>
Florian Fainelliaafc66f2015-06-10 18:08:01 -070029#include <linux/brcmphy.h>
Florian Fainelli680060d2015-10-23 11:38:07 -070030#include <linux/etherdevice.h>
Florian Fainellif4589952016-08-26 12:18:33 -070031#include <linux/platform_data/b53.h>
Florian Fainelli246d7f72014-08-27 17:04:56 -070032
33#include "bcm_sf2.h"
34#include "bcm_sf2_regs.h"
Florian Fainellif4589952016-08-26 12:18:33 -070035#include "b53/b53_priv.h"
36#include "b53/b53_regs.h"
Florian Fainelli246d7f72014-08-27 17:04:56 -070037
Andrew Lunn7b314362016-08-22 16:01:01 +020038static enum dsa_tag_protocol bcm_sf2_sw_get_tag_protocol(struct dsa_switch *ds)
39{
40 return DSA_TAG_PROTO_BRCM;
41}
42
Florian Fainellib6d045d2014-09-24 17:05:20 -070043static void bcm_sf2_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
Florian Fainelli246d7f72014-08-27 17:04:56 -070044{
Florian Fainellif4589952016-08-26 12:18:33 -070045 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli246d7f72014-08-27 17:04:56 -070046 unsigned int i;
Florian Fainellib6d045d2014-09-24 17:05:20 -070047 u32 reg;
48
49 /* Enable the IMP Port to be in the same VLAN as the other ports
50 * on a per-port basis such that we only have Port i and IMP in
51 * the same VLAN.
52 */
53 for (i = 0; i < priv->hw_params.num_ports; i++) {
Andrew Lunn74c3e2a2016-04-13 02:40:44 +020054 if (!((1 << i) & ds->enabled_port_mask))
Florian Fainellib6d045d2014-09-24 17:05:20 -070055 continue;
56
57 reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
58 reg |= (1 << cpu_port);
59 core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
60 }
61}
62
Florian Fainelliebb2ac42017-01-20 12:36:31 -080063static void bcm_sf2_brcm_hdr_setup(struct bcm_sf2_priv *priv, int port)
Florian Fainellib6d045d2014-09-24 17:05:20 -070064{
Florian Fainelliebb2ac42017-01-20 12:36:31 -080065 u32 reg, val;
Florian Fainelli246d7f72014-08-27 17:04:56 -070066
67 /* Resolve which bit controls the Broadcom tag */
68 switch (port) {
69 case 8:
70 val = BRCM_HDR_EN_P8;
71 break;
72 case 7:
73 val = BRCM_HDR_EN_P7;
74 break;
75 case 5:
76 val = BRCM_HDR_EN_P5;
77 break;
78 default:
79 val = 0;
80 break;
81 }
82
83 /* Enable Broadcom tags for IMP port */
84 reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
85 reg |= val;
86 core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
87
88 /* Enable reception Broadcom tag for CPU TX (switch RX) to
89 * allow us to tag outgoing frames
90 */
91 reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
92 reg &= ~(1 << port);
93 core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
94
95 /* Enable transmission of Broadcom tags from the switch (CPU RX) to
96 * allow delivering frames to the per-port net_devices
97 */
98 reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
99 reg &= ~(1 << port);
100 core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
Florian Fainelliebb2ac42017-01-20 12:36:31 -0800101}
102
103static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
104{
105 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
106 u32 reg, offset;
107
108 if (priv->type == BCM7445_DEVICE_ID)
109 offset = CORE_STS_OVERRIDE_IMP;
110 else
111 offset = CORE_STS_OVERRIDE_IMP2;
112
113 /* Enable the port memories */
114 reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
115 reg &= ~P_TXQ_PSM_VDD(port);
116 core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
117
118 /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
119 reg = core_readl(priv, CORE_IMP_CTL);
120 reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
121 reg &= ~(RX_DIS | TX_DIS);
122 core_writel(priv, reg, CORE_IMP_CTL);
123
124 /* Enable forwarding */
125 core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
126
127 /* Enable IMP port in dumb mode */
128 reg = core_readl(priv, CORE_SWITCH_CTRL);
129 reg |= MII_DUMB_FWDG_EN;
130 core_writel(priv, reg, CORE_SWITCH_CTRL);
131
132 bcm_sf2_brcm_hdr_setup(priv, port);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700133
134 /* Force link status for IMP port */
Florian Fainelli0fe99332017-01-20 12:36:30 -0800135 reg = core_readl(priv, offset);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700136 reg |= (MII_SW_OR | LINK_STS);
Florian Fainelli0fe99332017-01-20 12:36:30 -0800137 core_writel(priv, reg, offset);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700138}
139
Florian Fainelli450b05c2014-09-24 17:05:22 -0700140static void bcm_sf2_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
141{
Florian Fainellif4589952016-08-26 12:18:33 -0700142 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli450b05c2014-09-24 17:05:22 -0700143 u32 reg;
144
145 reg = core_readl(priv, CORE_EEE_EN_CTRL);
146 if (enable)
147 reg |= 1 << port;
148 else
149 reg &= ~(1 << port);
150 core_writel(priv, reg, CORE_EEE_EN_CTRL);
151}
152
Florian Fainellib0836682015-02-05 11:40:41 -0800153static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
154{
Florian Fainellif4589952016-08-26 12:18:33 -0700155 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainellib0836682015-02-05 11:40:41 -0800156 u32 reg;
157
Florian Fainelli9af197a2015-02-05 11:40:42 -0800158 reg = reg_readl(priv, REG_SPHY_CNTRL);
159 if (enable) {
160 reg |= PHY_RESET;
161 reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | CK25_DIS);
162 reg_writel(priv, reg, REG_SPHY_CNTRL);
163 udelay(21);
164 reg = reg_readl(priv, REG_SPHY_CNTRL);
165 reg &= ~PHY_RESET;
166 } else {
167 reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
168 reg_writel(priv, reg, REG_SPHY_CNTRL);
169 mdelay(1);
170 reg |= CK25_DIS;
171 }
172 reg_writel(priv, reg, REG_SPHY_CNTRL);
Florian Fainellib0836682015-02-05 11:40:41 -0800173
Florian Fainelli9af197a2015-02-05 11:40:42 -0800174 /* Use PHY-driven LED signaling */
175 if (!enable) {
176 reg = reg_readl(priv, REG_LED_CNTRL(0));
177 reg |= SPDLNK_SRC_SEL;
178 reg_writel(priv, reg, REG_LED_CNTRL(0));
179 }
Florian Fainellib0836682015-02-05 11:40:41 -0800180}
181
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700182static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
183 int port)
184{
185 unsigned int off;
186
187 switch (port) {
188 case 7:
189 off = P7_IRQ_OFF;
190 break;
191 case 0:
192 /* Port 0 interrupts are located on the first bank */
193 intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
194 return;
195 default:
196 off = P_IRQ_OFF(port);
197 break;
198 }
199
200 intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
201}
202
203static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
204 int port)
205{
206 unsigned int off;
207
208 switch (port) {
209 case 7:
210 off = P7_IRQ_OFF;
211 break;
212 case 0:
213 /* Port 0 interrupts are located on the first bank */
214 intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
215 intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
216 return;
217 default:
218 off = P_IRQ_OFF(port);
219 break;
220 }
221
222 intrl2_1_mask_set(priv, P_IRQ_MASK(off));
223 intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
224}
225
Florian Fainellib6d045d2014-09-24 17:05:20 -0700226static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
227 struct phy_device *phy)
Florian Fainelli246d7f72014-08-27 17:04:56 -0700228{
Florian Fainellif4589952016-08-26 12:18:33 -0700229 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Vivien Didelot8b0d3ea2017-05-16 14:10:33 -0400230 s8 cpu_port = ds->dst->cpu_dp->index;
Florian Fainellie1b91472017-01-30 09:48:41 -0800231 unsigned int i;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700232 u32 reg;
233
234 /* Clear the memory power down */
235 reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
236 reg &= ~P_TXQ_PSM_VDD(port);
237 core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
238
Florian Fainelli64ff2ae2017-01-20 12:36:32 -0800239 /* Enable Broadcom tags for that port if requested */
240 if (priv->brcm_tag_mask & BIT(port))
241 bcm_sf2_brcm_hdr_setup(priv, port);
242
Florian Fainellie1b91472017-01-30 09:48:41 -0800243 /* Configure Traffic Class to QoS mapping, allow each priority to map
244 * to a different queue number
245 */
246 reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
247 for (i = 0; i < 8; i++)
248 reg |= i << (PRT_TO_QID_SHIFT * i);
249 core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
250
Florian Fainelli246d7f72014-08-27 17:04:56 -0700251 /* Clear the Rx and Tx disable bits and set to no spanning tree */
252 core_writel(priv, 0, CORE_G_PCTL_PORT(port));
253
Florian Fainelli9af197a2015-02-05 11:40:42 -0800254 /* Re-enable the GPHY and re-apply workarounds */
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700255 if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
Florian Fainelli9af197a2015-02-05 11:40:42 -0800256 bcm_sf2_gphy_enable_set(ds, true);
257 if (phy) {
258 /* if phy_stop() has been called before, phy
259 * will be in halted state, and phy_start()
260 * will call resume.
261 *
262 * the resume path does not configure back
263 * autoneg settings, and since we hard reset
264 * the phy manually here, we need to reset the
265 * state machine also.
266 */
267 phy->state = PHY_READY;
268 phy_init_hw(phy);
269 }
270 }
271
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700272 /* Enable MoCA port interrupts to get notified */
273 if (port == priv->moca_port)
274 bcm_sf2_port_intr_enable(priv, port);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700275
Florian Fainelli12f460f2015-02-24 13:15:34 -0800276 /* Set this port, and only this one to be in the default VLAN,
277 * if member of a bridge, restore its membership prior to
278 * bringing down this port.
279 */
Florian Fainelli246d7f72014-08-27 17:04:56 -0700280 reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
281 reg &= ~PORT_VLAN_CTRL_MASK;
282 reg |= (1 << port);
Florian Fainelli02154922016-09-10 12:39:03 -0700283 reg |= priv->dev->ports[port].vlan_ctl_mask;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700284 core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
Florian Fainellib6d045d2014-09-24 17:05:20 -0700285
286 bcm_sf2_imp_vlan_setup(ds, cpu_port);
287
Florian Fainelli450b05c2014-09-24 17:05:22 -0700288 /* If EEE was enabled, restore it */
289 if (priv->port_sts[port].eee.eee_enabled)
290 bcm_sf2_eee_enable_set(ds, port, true);
291
Florian Fainellib6d045d2014-09-24 17:05:20 -0700292 return 0;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700293}
294
Florian Fainellib6d045d2014-09-24 17:05:20 -0700295static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
296 struct phy_device *phy)
Florian Fainelli246d7f72014-08-27 17:04:56 -0700297{
Florian Fainellif4589952016-08-26 12:18:33 -0700298 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700299 u32 off, reg;
300
Florian Fainelli96e65d72014-09-18 17:31:25 -0700301 if (priv->wol_ports_mask & (1 << port))
302 return;
303
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700304 if (port == priv->moca_port)
305 bcm_sf2_port_intr_disable(priv, port);
Florian Fainellib6d045d2014-09-24 17:05:20 -0700306
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700307 if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
Florian Fainelli9af197a2015-02-05 11:40:42 -0800308 bcm_sf2_gphy_enable_set(ds, false);
309
Florian Fainelli246d7f72014-08-27 17:04:56 -0700310 if (dsa_is_cpu_port(ds, port))
311 off = CORE_IMP_CTL;
312 else
313 off = CORE_G_PCTL_PORT(port);
314
315 reg = core_readl(priv, off);
316 reg |= RX_DIS | TX_DIS;
317 core_writel(priv, reg, off);
318
319 /* Power down the port memory */
320 reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
321 reg |= P_TXQ_PSM_VDD(port);
322 core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
323}
324
Florian Fainelli450b05c2014-09-24 17:05:22 -0700325/* Returns 0 if EEE was not enabled, or 1 otherwise
326 */
327static int bcm_sf2_eee_init(struct dsa_switch *ds, int port,
328 struct phy_device *phy)
329{
Florian Fainellif4589952016-08-26 12:18:33 -0700330 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli450b05c2014-09-24 17:05:22 -0700331 struct ethtool_eee *p = &priv->port_sts[port].eee;
332 int ret;
333
334 p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
335
336 ret = phy_init_eee(phy, 0);
337 if (ret)
338 return 0;
339
340 bcm_sf2_eee_enable_set(ds, port, true);
341
342 return 1;
343}
344
345static int bcm_sf2_sw_get_eee(struct dsa_switch *ds, int port,
346 struct ethtool_eee *e)
347{
Florian Fainellif4589952016-08-26 12:18:33 -0700348 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli450b05c2014-09-24 17:05:22 -0700349 struct ethtool_eee *p = &priv->port_sts[port].eee;
350 u32 reg;
351
352 reg = core_readl(priv, CORE_EEE_LPI_INDICATE);
353 e->eee_enabled = p->eee_enabled;
354 e->eee_active = !!(reg & (1 << port));
355
356 return 0;
357}
358
359static int bcm_sf2_sw_set_eee(struct dsa_switch *ds, int port,
360 struct phy_device *phydev,
361 struct ethtool_eee *e)
362{
Florian Fainellif4589952016-08-26 12:18:33 -0700363 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli450b05c2014-09-24 17:05:22 -0700364 struct ethtool_eee *p = &priv->port_sts[port].eee;
365
366 p->eee_enabled = e->eee_enabled;
367
368 if (!p->eee_enabled) {
369 bcm_sf2_eee_enable_set(ds, port, false);
370 } else {
371 p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
372 if (!p->eee_enabled)
373 return -EOPNOTSUPP;
374 }
375
376 return 0;
377}
378
Florian Fainelli461cd1b02016-06-07 16:32:43 -0700379static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
380 int regnum, u16 val)
381{
382 int ret = 0;
383 u32 reg;
384
385 reg = reg_readl(priv, REG_SWITCH_CNTRL);
386 reg |= MDIO_MASTER_SEL;
387 reg_writel(priv, reg, REG_SWITCH_CNTRL);
388
389 /* Page << 8 | offset */
390 reg = 0x70;
391 reg <<= 2;
392 core_writel(priv, addr, reg);
393
394 /* Page << 8 | offset */
395 reg = 0x80 << 8 | regnum << 1;
396 reg <<= 2;
397
398 if (op)
399 ret = core_readl(priv, reg);
400 else
401 core_writel(priv, val, reg);
402
403 reg = reg_readl(priv, REG_SWITCH_CNTRL);
404 reg &= ~MDIO_MASTER_SEL;
405 reg_writel(priv, reg, REG_SWITCH_CNTRL);
406
407 return ret & 0xffff;
408}
409
410static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
411{
412 struct bcm_sf2_priv *priv = bus->priv;
413
414 /* Intercept reads from Broadcom pseudo-PHY address, else, send
415 * them to our master MDIO bus controller
416 */
417 if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
418 return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
419 else
Florian Fainelli2cfe8f822017-01-07 21:01:57 -0800420 return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
Florian Fainelli461cd1b02016-06-07 16:32:43 -0700421}
422
423static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
424 u16 val)
425{
426 struct bcm_sf2_priv *priv = bus->priv;
427
428 /* Intercept writes to the Broadcom pseudo-PHY address, else,
429 * send them to our master MDIO bus controller
430 */
431 if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
432 bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
433 else
Florian Fainelli2cfe8f822017-01-07 21:01:57 -0800434 mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
Florian Fainelli461cd1b02016-06-07 16:32:43 -0700435
436 return 0;
437}
438
Florian Fainelli246d7f72014-08-27 17:04:56 -0700439static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
440{
441 struct bcm_sf2_priv *priv = dev_id;
442
443 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
444 ~priv->irq0_mask;
445 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
446
447 return IRQ_HANDLED;
448}
449
450static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
451{
452 struct bcm_sf2_priv *priv = dev_id;
453
454 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
455 ~priv->irq1_mask;
456 intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
457
458 if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
459 priv->port_sts[7].link = 1;
460 if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
461 priv->port_sts[7].link = 0;
462
463 return IRQ_HANDLED;
464}
465
Florian Fainelli33f84612014-11-25 18:08:49 -0800466static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
467{
468 unsigned int timeout = 1000;
469 u32 reg;
470
471 reg = core_readl(priv, CORE_WATCHDOG_CTRL);
472 reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
473 core_writel(priv, reg, CORE_WATCHDOG_CTRL);
474
475 do {
476 reg = core_readl(priv, CORE_WATCHDOG_CTRL);
477 if (!(reg & SOFTWARE_RESET))
478 break;
479
480 usleep_range(1000, 2000);
481 } while (timeout-- > 0);
482
483 if (timeout == 0)
484 return -ETIMEDOUT;
485
486 return 0;
487}
488
Florian Fainelli691c9a82015-01-20 16:42:00 -0800489static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
490{
Florian Fainellif01d5982016-08-25 15:23:41 -0700491 intrl2_0_mask_set(priv, 0xffffffff);
Florian Fainelli691c9a82015-01-20 16:42:00 -0800492 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
Florian Fainellif01d5982016-08-25 15:23:41 -0700493 intrl2_1_mask_set(priv, 0xffffffff);
Florian Fainelli691c9a82015-01-20 16:42:00 -0800494 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
Florian Fainelli691c9a82015-01-20 16:42:00 -0800495}
496
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700497static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
498 struct device_node *dn)
499{
500 struct device_node *port;
501 const char *phy_mode_str;
502 int mode;
503 unsigned int port_num;
504 int ret;
505
506 priv->moca_port = -1;
507
508 for_each_available_child_of_node(dn, port) {
509 if (of_property_read_u32(port, "reg", &port_num))
510 continue;
511
512 /* Internal PHYs get assigned a specific 'phy-mode' property
513 * value: "internal" to help flag them before MDIO probing
514 * has completed, since they might be turned off at that
515 * time
516 */
517 mode = of_get_phy_mode(port);
518 if (mode < 0) {
519 ret = of_property_read_string(port, "phy-mode",
520 &phy_mode_str);
521 if (ret < 0)
522 continue;
523
524 if (!strcasecmp(phy_mode_str, "internal"))
525 priv->int_phy_mask |= 1 << port_num;
526 }
527
528 if (mode == PHY_INTERFACE_MODE_MOCA)
529 priv->moca_port = port_num;
Florian Fainelli64ff2ae2017-01-20 12:36:32 -0800530
531 if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
532 priv->brcm_tag_mask |= 1 << port_num;
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700533 }
534}
535
Florian Fainelli461cd1b02016-06-07 16:32:43 -0700536static int bcm_sf2_mdio_register(struct dsa_switch *ds)
537{
Florian Fainellif4589952016-08-26 12:18:33 -0700538 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli461cd1b02016-06-07 16:32:43 -0700539 struct device_node *dn;
540 static int index;
541 int err;
542
543 /* Find our integrated MDIO bus node */
544 dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
545 priv->master_mii_bus = of_mdio_find_bus(dn);
546 if (!priv->master_mii_bus)
547 return -EPROBE_DEFER;
548
549 get_device(&priv->master_mii_bus->dev);
550 priv->master_mii_dn = dn;
551
552 priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
553 if (!priv->slave_mii_bus)
554 return -ENOMEM;
555
556 priv->slave_mii_bus->priv = priv;
557 priv->slave_mii_bus->name = "sf2 slave mii";
558 priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
559 priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
560 snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
561 index++);
562 priv->slave_mii_bus->dev.of_node = dn;
563
564 /* Include the pseudo-PHY address to divert reads towards our
565 * workaround. This is only required for 7445D0, since 7445E0
566 * disconnects the internal switch pseudo-PHY such that we can use the
567 * regular SWITCH_MDIO master controller instead.
568 *
569 * Here we flag the pseudo PHY as needing special treatment and would
570 * otherwise make all other PHY read/writes go to the master MDIO bus
571 * controller that comes with this switch backed by the "mdio-unimac"
572 * driver.
573 */
574 if (of_machine_is_compatible("brcm,bcm7445d0"))
575 priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
576 else
577 priv->indir_phy_mask = 0;
578
579 ds->phys_mii_mask = priv->indir_phy_mask;
580 ds->slave_mii_bus = priv->slave_mii_bus;
581 priv->slave_mii_bus->parent = ds->dev->parent;
582 priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
583
584 if (dn)
585 err = of_mdiobus_register(priv->slave_mii_bus, dn);
586 else
587 err = mdiobus_register(priv->slave_mii_bus);
588
589 if (err)
590 of_node_put(dn);
591
592 return err;
593}
594
595static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
596{
597 mdiobus_unregister(priv->slave_mii_bus);
598 if (priv->master_mii_dn)
599 of_node_put(priv->master_mii_dn);
600}
601
Florian Fainelliaa9aef72014-09-19 13:07:55 -0700602static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
603{
Florian Fainellif4589952016-08-26 12:18:33 -0700604 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelliaa9aef72014-09-19 13:07:55 -0700605
606 /* The BCM7xxx PHY driver expects to find the integrated PHY revision
607 * in bits 15:8 and the patch level in bits 7:0 which is exactly what
608 * the REG_PHY_REVISION register layout is.
609 */
610
611 return priv->hw_params.gphy_rev;
612}
613
Florian Fainelli246d7f72014-08-27 17:04:56 -0700614static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
615 struct phy_device *phydev)
616{
Florian Fainellif4589952016-08-26 12:18:33 -0700617 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli76da8702016-11-22 11:40:58 -0800618 struct ethtool_eee *p = &priv->port_sts[port].eee;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700619 u32 id_mode_dis = 0, port_mode;
620 const char *str = NULL;
Florian Fainelli0fe99332017-01-20 12:36:30 -0800621 u32 reg, offset;
622
623 if (priv->type == BCM7445_DEVICE_ID)
624 offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
625 else
626 offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700627
628 switch (phydev->interface) {
629 case PHY_INTERFACE_MODE_RGMII:
630 str = "RGMII (no delay)";
631 id_mode_dis = 1;
632 case PHY_INTERFACE_MODE_RGMII_TXID:
633 if (!str)
634 str = "RGMII (TX delay)";
635 port_mode = EXT_GPHY;
636 break;
637 case PHY_INTERFACE_MODE_MII:
638 str = "MII";
639 port_mode = EXT_EPHY;
640 break;
641 case PHY_INTERFACE_MODE_REVMII:
642 str = "Reverse MII";
643 port_mode = EXT_REVMII;
644 break;
645 default:
Florian Fainelli7de15572014-09-24 17:05:19 -0700646 /* All other PHYs: internal and MoCA */
647 goto force_link;
648 }
649
650 /* If the link is down, just disable the interface to conserve power */
651 if (!phydev->link) {
652 reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
653 reg &= ~RGMII_MODE_EN;
654 reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
Florian Fainelli246d7f72014-08-27 17:04:56 -0700655 goto force_link;
656 }
657
658 /* Clear id_mode_dis bit, and the existing port mode, but
659 * make sure we enable the RGMII block for data to pass
660 */
661 reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
662 reg &= ~ID_MODE_DIS;
663 reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
664 reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
665
666 reg |= port_mode | RGMII_MODE_EN;
667 if (id_mode_dis)
668 reg |= ID_MODE_DIS;
669
670 if (phydev->pause) {
671 if (phydev->asym_pause)
672 reg |= TX_PAUSE_EN;
673 reg |= RX_PAUSE_EN;
674 }
675
676 reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
677
678 pr_info("Port %d configured for %s\n", port, str);
679
680force_link:
681 /* Force link settings detected from the PHY */
682 reg = SW_OVERRIDE;
683 switch (phydev->speed) {
684 case SPEED_1000:
685 reg |= SPDSTS_1000 << SPEED_SHIFT;
686 break;
687 case SPEED_100:
688 reg |= SPDSTS_100 << SPEED_SHIFT;
689 break;
690 }
691
692 if (phydev->link)
693 reg |= LINK_STS;
694 if (phydev->duplex == DUPLEX_FULL)
695 reg |= DUPLX_MODE;
696
Florian Fainelli0fe99332017-01-20 12:36:30 -0800697 core_writel(priv, reg, offset);
Florian Fainelli76da8702016-11-22 11:40:58 -0800698
699 if (!phydev->is_pseudo_fixed_link)
700 p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700701}
702
703static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
704 struct fixed_phy_status *status)
705{
Florian Fainellif4589952016-08-26 12:18:33 -0700706 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli0fe99332017-01-20 12:36:30 -0800707 u32 duplex, pause, offset;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700708 u32 reg;
709
Florian Fainelli0fe99332017-01-20 12:36:30 -0800710 if (priv->type == BCM7445_DEVICE_ID)
711 offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
712 else
713 offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
714
Florian Fainelli246d7f72014-08-27 17:04:56 -0700715 duplex = core_readl(priv, CORE_DUPSTS);
716 pause = core_readl(priv, CORE_PAUSESTS);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700717
718 status->link = 0;
719
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700720 /* MoCA port is special as we do not get link status from CORE_LNKSTS,
Florian Fainelli246d7f72014-08-27 17:04:56 -0700721 * which means that we need to force the link at the port override
722 * level to get the data to flow. We do use what the interrupt handler
723 * did determine before.
Florian Fainelli7855f672014-12-11 18:12:42 -0800724 *
725 * For the other ports, we just force the link status, since this is
726 * a fixed PHY device.
Florian Fainelli246d7f72014-08-27 17:04:56 -0700727 */
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700728 if (port == priv->moca_port) {
Florian Fainelli246d7f72014-08-27 17:04:56 -0700729 status->link = priv->port_sts[port].link;
Florian Fainelli4ab7f912015-05-15 12:38:01 -0700730 /* For MoCA interfaces, also force a link down notification
731 * since some version of the user-space daemon (mocad) use
732 * cmd->autoneg to force the link, which messes up the PHY
733 * state machine and make it go in PHY_FORCING state instead.
734 */
735 if (!status->link)
Andrew Lunnc8b09802016-06-04 21:16:57 +0200736 netif_carrier_off(ds->ports[port].netdev);
Florian Fainelli246d7f72014-08-27 17:04:56 -0700737 status->duplex = 1;
738 } else {
Florian Fainelli7855f672014-12-11 18:12:42 -0800739 status->link = 1;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700740 status->duplex = !!(duplex & (1 << port));
741 }
742
Florian Fainelli0fe99332017-01-20 12:36:30 -0800743 reg = core_readl(priv, offset);
Florian Fainelli7855f672014-12-11 18:12:42 -0800744 reg |= SW_OVERRIDE;
745 if (status->link)
746 reg |= LINK_STS;
747 else
748 reg &= ~LINK_STS;
Florian Fainelli0fe99332017-01-20 12:36:30 -0800749 core_writel(priv, reg, offset);
Florian Fainelli7855f672014-12-11 18:12:42 -0800750
Florian Fainelli246d7f72014-08-27 17:04:56 -0700751 if ((pause & (1 << port)) &&
752 (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
753 status->asym_pause = 1;
754 status->pause = 1;
755 }
756
757 if (pause & (1 << port))
758 status->pause = 1;
759}
760
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700761static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
762{
Florian Fainellif4589952016-08-26 12:18:33 -0700763 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700764 unsigned int port;
765
Florian Fainelli691c9a82015-01-20 16:42:00 -0800766 bcm_sf2_intr_disable(priv);
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700767
768 /* Disable all ports physically present including the IMP
769 * port, the other ones have already been disabled during
770 * bcm_sf2_sw_setup
771 */
772 for (port = 0; port < DSA_MAX_PORTS; port++) {
Andrew Lunn74c3e2a2016-04-13 02:40:44 +0200773 if ((1 << port) & ds->enabled_port_mask ||
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700774 dsa_is_cpu_port(ds, port))
Florian Fainellib6d045d2014-09-24 17:05:20 -0700775 bcm_sf2_port_disable(ds, port, NULL);
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700776 }
777
778 return 0;
779}
780
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700781static int bcm_sf2_sw_resume(struct dsa_switch *ds)
782{
Florian Fainellif4589952016-08-26 12:18:33 -0700783 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700784 unsigned int port;
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700785 int ret;
786
787 ret = bcm_sf2_sw_rst(priv);
788 if (ret) {
789 pr_err("%s: failed to software reset switch\n", __func__);
790 return ret;
791 }
792
Florian Fainellib0836682015-02-05 11:40:41 -0800793 if (priv->hw_params.num_gphy == 1)
794 bcm_sf2_gphy_enable_set(ds, true);
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700795
796 for (port = 0; port < DSA_MAX_PORTS; port++) {
Andrew Lunn74c3e2a2016-04-13 02:40:44 +0200797 if ((1 << port) & ds->enabled_port_mask)
Florian Fainellib6d045d2014-09-24 17:05:20 -0700798 bcm_sf2_port_setup(ds, port, NULL);
Florian Fainelli8cfa9492014-09-18 17:31:23 -0700799 else if (dsa_is_cpu_port(ds, port))
800 bcm_sf2_imp_setup(ds, port);
801 }
802
803 return 0;
804}
805
Florian Fainelli96e65d72014-09-18 17:31:25 -0700806static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
807 struct ethtool_wolinfo *wol)
808{
809 struct net_device *p = ds->dst[ds->index].master_netdev;
Florian Fainellif4589952016-08-26 12:18:33 -0700810 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli96e65d72014-09-18 17:31:25 -0700811 struct ethtool_wolinfo pwol;
812
813 /* Get the parent device WoL settings */
814 p->ethtool_ops->get_wol(p, &pwol);
815
816 /* Advertise the parent device supported settings */
817 wol->supported = pwol.supported;
818 memset(&wol->sopass, 0, sizeof(wol->sopass));
819
820 if (pwol.wolopts & WAKE_MAGICSECURE)
821 memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
822
823 if (priv->wol_ports_mask & (1 << port))
824 wol->wolopts = pwol.wolopts;
825 else
826 wol->wolopts = 0;
827}
828
829static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
830 struct ethtool_wolinfo *wol)
831{
832 struct net_device *p = ds->dst[ds->index].master_netdev;
Florian Fainellif4589952016-08-26 12:18:33 -0700833 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Vivien Didelot8b0d3ea2017-05-16 14:10:33 -0400834 s8 cpu_port = ds->dst->cpu_dp->index;
Florian Fainelli96e65d72014-09-18 17:31:25 -0700835 struct ethtool_wolinfo pwol;
836
837 p->ethtool_ops->get_wol(p, &pwol);
838 if (wol->wolopts & ~pwol.supported)
839 return -EINVAL;
840
841 if (wol->wolopts)
842 priv->wol_ports_mask |= (1 << port);
843 else
844 priv->wol_ports_mask &= ~(1 << port);
845
846 /* If we have at least one port enabled, make sure the CPU port
847 * is also enabled. If the CPU port is the last one enabled, we disable
848 * it since this configuration does not make sense.
849 */
850 if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
851 priv->wol_ports_mask |= (1 << cpu_port);
852 else
853 priv->wol_ports_mask &= ~(1 << cpu_port);
854
855 return p->ethtool_ops->set_wol(p, wol);
856}
857
Florian Fainellide0b9d32016-08-26 12:18:34 -0700858static int bcm_sf2_vlan_op_wait(struct bcm_sf2_priv *priv)
Florian Fainelli9c57a772016-06-09 17:42:08 -0700859{
Florian Fainellide0b9d32016-08-26 12:18:34 -0700860 unsigned int timeout = 10;
861 u32 reg;
Florian Fainelli9c57a772016-06-09 17:42:08 -0700862
Florian Fainellide0b9d32016-08-26 12:18:34 -0700863 do {
864 reg = core_readl(priv, CORE_ARLA_VTBL_RWCTRL);
865 if (!(reg & ARLA_VTBL_STDN))
866 return 0;
Florian Fainelli9c57a772016-06-09 17:42:08 -0700867
Florian Fainellide0b9d32016-08-26 12:18:34 -0700868 usleep_range(1000, 2000);
869 } while (timeout--);
Florian Fainelli9c57a772016-06-09 17:42:08 -0700870
Florian Fainellide0b9d32016-08-26 12:18:34 -0700871 return -ETIMEDOUT;
872}
Florian Fainelli9c57a772016-06-09 17:42:08 -0700873
Florian Fainellide0b9d32016-08-26 12:18:34 -0700874static int bcm_sf2_vlan_op(struct bcm_sf2_priv *priv, u8 op)
875{
876 core_writel(priv, ARLA_VTBL_STDN | op, CORE_ARLA_VTBL_RWCTRL);
877
878 return bcm_sf2_vlan_op_wait(priv);
Florian Fainelli9c57a772016-06-09 17:42:08 -0700879}
880
881static void bcm_sf2_sw_configure_vlan(struct dsa_switch *ds)
882{
Florian Fainellif4589952016-08-26 12:18:33 -0700883 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli9c57a772016-06-09 17:42:08 -0700884 unsigned int port;
885
886 /* Clear all VLANs */
887 bcm_sf2_vlan_op(priv, ARLA_VTBL_CMD_CLEAR);
888
889 for (port = 0; port < priv->hw_params.num_ports; port++) {
890 if (!((1 << port) & ds->enabled_port_mask))
891 continue;
892
893 core_writel(priv, 1, CORE_DEFAULT_1Q_TAG_P(port));
894 }
895}
896
Florian Fainelli7fbb1a92016-06-09 17:42:06 -0700897static int bcm_sf2_sw_setup(struct dsa_switch *ds)
898{
Florian Fainellif4589952016-08-26 12:18:33 -0700899 struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -0700900 unsigned int port;
Florian Fainellid9338022016-08-18 15:30:14 -0700901
902 /* Enable all valid ports and disable those unused */
903 for (port = 0; port < priv->hw_params.num_ports; port++) {
904 /* IMP port receives special treatment */
905 if ((1 << port) & ds->enabled_port_mask)
906 bcm_sf2_port_setup(ds, port, NULL);
907 else if (dsa_is_cpu_port(ds, port))
908 bcm_sf2_imp_setup(ds, port);
909 else
910 bcm_sf2_port_disable(ds, port, NULL);
911 }
912
913 bcm_sf2_sw_configure_vlan(ds);
914
915 return 0;
916}
917
Florian Fainellif4589952016-08-26 12:18:33 -0700918/* The SWITCH_CORE register space is managed by b53 but operates on a page +
919 * register basis so we need to translate that into an address that the
920 * bus-glue understands.
921 */
922#define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
923
924static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
925 u8 *val)
926{
927 struct bcm_sf2_priv *priv = dev->priv;
928
929 *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
930
931 return 0;
932}
933
934static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
935 u16 *val)
936{
937 struct bcm_sf2_priv *priv = dev->priv;
938
939 *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
940
941 return 0;
942}
943
944static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
945 u32 *val)
946{
947 struct bcm_sf2_priv *priv = dev->priv;
948
949 *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
950
951 return 0;
952}
953
954static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
955 u64 *val)
956{
957 struct bcm_sf2_priv *priv = dev->priv;
958
959 *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
960
961 return 0;
962}
963
964static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
965 u8 value)
966{
967 struct bcm_sf2_priv *priv = dev->priv;
968
969 core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
970
971 return 0;
972}
973
974static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
975 u16 value)
976{
977 struct bcm_sf2_priv *priv = dev->priv;
978
979 core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
980
981 return 0;
982}
983
984static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
985 u32 value)
986{
987 struct bcm_sf2_priv *priv = dev->priv;
988
989 core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
990
991 return 0;
992}
993
994static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
995 u64 value)
996{
997 struct bcm_sf2_priv *priv = dev->priv;
998
999 core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
1000
1001 return 0;
1002}
1003
Wei Yongjun0e26e5b2016-09-15 02:24:13 +00001004static struct b53_io_ops bcm_sf2_io_ops = {
Florian Fainellif4589952016-08-26 12:18:33 -07001005 .read8 = bcm_sf2_core_read8,
1006 .read16 = bcm_sf2_core_read16,
1007 .read32 = bcm_sf2_core_read32,
1008 .read48 = bcm_sf2_core_read64,
1009 .read64 = bcm_sf2_core_read64,
1010 .write8 = bcm_sf2_core_write8,
1011 .write16 = bcm_sf2_core_write16,
1012 .write32 = bcm_sf2_core_write32,
1013 .write48 = bcm_sf2_core_write64,
1014 .write64 = bcm_sf2_core_write64,
1015};
1016
Florian Fainellia82f67a2017-01-08 14:52:08 -08001017static const struct dsa_switch_ops bcm_sf2_ops = {
Florian Fainelli73095cb2017-01-08 14:52:06 -08001018 .get_tag_protocol = bcm_sf2_sw_get_tag_protocol,
1019 .setup = bcm_sf2_sw_setup,
1020 .get_strings = b53_get_strings,
1021 .get_ethtool_stats = b53_get_ethtool_stats,
1022 .get_sset_count = b53_get_sset_count,
1023 .get_phy_flags = bcm_sf2_sw_get_phy_flags,
1024 .adjust_link = bcm_sf2_sw_adjust_link,
1025 .fixed_link_update = bcm_sf2_sw_fixed_link_update,
1026 .suspend = bcm_sf2_sw_suspend,
1027 .resume = bcm_sf2_sw_resume,
1028 .get_wol = bcm_sf2_sw_get_wol,
1029 .set_wol = bcm_sf2_sw_set_wol,
1030 .port_enable = bcm_sf2_port_setup,
1031 .port_disable = bcm_sf2_port_disable,
1032 .get_eee = bcm_sf2_sw_get_eee,
1033 .set_eee = bcm_sf2_sw_set_eee,
1034 .port_bridge_join = b53_br_join,
1035 .port_bridge_leave = b53_br_leave,
1036 .port_stp_state_set = b53_br_set_stp_state,
1037 .port_fast_age = b53_br_fast_age,
1038 .port_vlan_filtering = b53_vlan_filtering,
1039 .port_vlan_prepare = b53_vlan_prepare,
1040 .port_vlan_add = b53_vlan_add,
1041 .port_vlan_del = b53_vlan_del,
1042 .port_vlan_dump = b53_vlan_dump,
1043 .port_fdb_prepare = b53_fdb_prepare,
1044 .port_fdb_dump = b53_fdb_dump,
1045 .port_fdb_add = b53_fdb_add,
1046 .port_fdb_del = b53_fdb_del,
Florian Fainelli73181662017-01-30 09:48:43 -08001047 .get_rxnfc = bcm_sf2_get_rxnfc,
1048 .set_rxnfc = bcm_sf2_set_rxnfc,
Florian Fainelliec960de2017-01-30 12:41:43 -08001049 .port_mirror_add = b53_mirror_add,
1050 .port_mirror_del = b53_mirror_del,
Florian Fainelli73095cb2017-01-08 14:52:06 -08001051};
1052
Florian Fainellia78e86e2017-01-20 12:36:29 -08001053struct bcm_sf2_of_data {
1054 u32 type;
1055 const u16 *reg_offsets;
1056 unsigned int core_reg_align;
1057};
1058
1059/* Register offsets for the SWITCH_REG_* block */
1060static const u16 bcm_sf2_7445_reg_offsets[] = {
1061 [REG_SWITCH_CNTRL] = 0x00,
1062 [REG_SWITCH_STATUS] = 0x04,
1063 [REG_DIR_DATA_WRITE] = 0x08,
1064 [REG_DIR_DATA_READ] = 0x0C,
1065 [REG_SWITCH_REVISION] = 0x18,
1066 [REG_PHY_REVISION] = 0x1C,
1067 [REG_SPHY_CNTRL] = 0x2C,
1068 [REG_RGMII_0_CNTRL] = 0x34,
1069 [REG_RGMII_1_CNTRL] = 0x40,
1070 [REG_RGMII_2_CNTRL] = 0x4c,
1071 [REG_LED_0_CNTRL] = 0x90,
1072 [REG_LED_1_CNTRL] = 0x94,
1073 [REG_LED_2_CNTRL] = 0x98,
1074};
1075
1076static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
1077 .type = BCM7445_DEVICE_ID,
1078 .core_reg_align = 0,
1079 .reg_offsets = bcm_sf2_7445_reg_offsets,
1080};
1081
Florian Fainelli0fe99332017-01-20 12:36:30 -08001082static const u16 bcm_sf2_7278_reg_offsets[] = {
1083 [REG_SWITCH_CNTRL] = 0x00,
1084 [REG_SWITCH_STATUS] = 0x04,
1085 [REG_DIR_DATA_WRITE] = 0x08,
1086 [REG_DIR_DATA_READ] = 0x0c,
1087 [REG_SWITCH_REVISION] = 0x10,
1088 [REG_PHY_REVISION] = 0x14,
1089 [REG_SPHY_CNTRL] = 0x24,
1090 [REG_RGMII_0_CNTRL] = 0xe0,
1091 [REG_RGMII_1_CNTRL] = 0xec,
1092 [REG_RGMII_2_CNTRL] = 0xf8,
1093 [REG_LED_0_CNTRL] = 0x40,
1094 [REG_LED_1_CNTRL] = 0x4c,
1095 [REG_LED_2_CNTRL] = 0x58,
1096};
1097
1098static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
1099 .type = BCM7278_DEVICE_ID,
1100 .core_reg_align = 1,
1101 .reg_offsets = bcm_sf2_7278_reg_offsets,
1102};
1103
Florian Fainellia78e86e2017-01-20 12:36:29 -08001104static const struct of_device_id bcm_sf2_of_match[] = {
1105 { .compatible = "brcm,bcm7445-switch-v4.0",
1106 .data = &bcm_sf2_7445_data
1107 },
Florian Fainelli0fe99332017-01-20 12:36:30 -08001108 { .compatible = "brcm,bcm7278-switch-v4.0",
1109 .data = &bcm_sf2_7278_data
1110 },
Florian Fainellia78e86e2017-01-20 12:36:29 -08001111 { /* sentinel */ },
1112};
1113MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
1114
Florian Fainellid9338022016-08-18 15:30:14 -07001115static int bcm_sf2_sw_probe(struct platform_device *pdev)
1116{
1117 const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
1118 struct device_node *dn = pdev->dev.of_node;
Florian Fainellia78e86e2017-01-20 12:36:29 -08001119 const struct of_device_id *of_id = NULL;
1120 const struct bcm_sf2_of_data *data;
Florian Fainellif4589952016-08-26 12:18:33 -07001121 struct b53_platform_data *pdata;
Florian Fainellia4c61b92017-01-07 21:01:56 -08001122 struct dsa_switch_ops *ops;
Florian Fainellid9338022016-08-18 15:30:14 -07001123 struct bcm_sf2_priv *priv;
Florian Fainellif4589952016-08-26 12:18:33 -07001124 struct b53_device *dev;
Florian Fainellid9338022016-08-18 15:30:14 -07001125 struct dsa_switch *ds;
1126 void __iomem **base;
Florian Fainelli4bd11672016-08-18 15:30:15 -07001127 struct resource *r;
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001128 unsigned int i;
1129 u32 reg, rev;
1130 int ret;
1131
Florian Fainellif4589952016-08-26 12:18:33 -07001132 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
1133 if (!priv)
Florian Fainellid9338022016-08-18 15:30:14 -07001134 return -ENOMEM;
1135
Florian Fainellia4c61b92017-01-07 21:01:56 -08001136 ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
1137 if (!ops)
1138 return -ENOMEM;
1139
Florian Fainellif4589952016-08-26 12:18:33 -07001140 dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
1141 if (!dev)
1142 return -ENOMEM;
Florian Fainellid9338022016-08-18 15:30:14 -07001143
Florian Fainellif4589952016-08-26 12:18:33 -07001144 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1145 if (!pdata)
1146 return -ENOMEM;
1147
Florian Fainellia78e86e2017-01-20 12:36:29 -08001148 of_id = of_match_node(bcm_sf2_of_match, dn);
1149 if (!of_id || !of_id->data)
1150 return -EINVAL;
1151
1152 data = of_id->data;
1153
1154 /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
1155 priv->type = data->type;
1156 priv->reg_offsets = data->reg_offsets;
1157 priv->core_reg_align = data->core_reg_align;
1158
Florian Fainellif4589952016-08-26 12:18:33 -07001159 /* Auto-detection using standard registers will not work, so
1160 * provide an indication of what kind of device we are for
1161 * b53_common to work with
1162 */
Florian Fainellia78e86e2017-01-20 12:36:29 -08001163 pdata->chip_id = priv->type;
Florian Fainellif4589952016-08-26 12:18:33 -07001164 dev->pdata = pdata;
1165
1166 priv->dev = dev;
1167 ds = dev->ds;
Florian Fainelli73095cb2017-01-08 14:52:06 -08001168 ds->ops = &bcm_sf2_ops;
Florian Fainellif4589952016-08-26 12:18:33 -07001169
1170 dev_set_drvdata(&pdev->dev, priv);
Florian Fainellid9338022016-08-18 15:30:14 -07001171
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001172 spin_lock_init(&priv->indir_lock);
1173 mutex_init(&priv->stats_mutex);
Florian Fainelli73181662017-01-30 09:48:43 -08001174 mutex_init(&priv->cfp.lock);
1175
1176 /* CFP rule #0 cannot be used for specific classifications, flag it as
1177 * permanently used
1178 */
1179 set_bit(0, priv->cfp.used);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001180
Florian Fainellid9338022016-08-18 15:30:14 -07001181 bcm_sf2_identify_ports(priv, dn->child);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001182
1183 priv->irq0 = irq_of_parse_and_map(dn, 0);
1184 priv->irq1 = irq_of_parse_and_map(dn, 1);
1185
1186 base = &priv->core;
1187 for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
Florian Fainelli4bd11672016-08-18 15:30:15 -07001188 r = platform_get_resource(pdev, IORESOURCE_MEM, i);
1189 *base = devm_ioremap_resource(&pdev->dev, r);
1190 if (IS_ERR(*base)) {
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001191 pr_err("unable to find register: %s\n", reg_names[i]);
Florian Fainelli4bd11672016-08-18 15:30:15 -07001192 return PTR_ERR(*base);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001193 }
1194 base++;
1195 }
1196
1197 ret = bcm_sf2_sw_rst(priv);
1198 if (ret) {
1199 pr_err("unable to software reset switch: %d\n", ret);
Florian Fainelli4bd11672016-08-18 15:30:15 -07001200 return ret;
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001201 }
1202
1203 ret = bcm_sf2_mdio_register(ds);
1204 if (ret) {
1205 pr_err("failed to register MDIO bus\n");
Florian Fainelli4bd11672016-08-18 15:30:15 -07001206 return ret;
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001207 }
1208
Florian Fainelli73181662017-01-30 09:48:43 -08001209 ret = bcm_sf2_cfp_rst(priv);
1210 if (ret) {
1211 pr_err("failed to reset CFP\n");
1212 goto out_mdio;
1213 }
1214
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001215 /* Disable all interrupts and request them */
1216 bcm_sf2_intr_disable(priv);
1217
Florian Fainelli4bd11672016-08-18 15:30:15 -07001218 ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
1219 "switch_0", priv);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001220 if (ret < 0) {
1221 pr_err("failed to request switch_0 IRQ\n");
Florian Fainellibb9c0fa2016-07-29 12:35:57 -07001222 goto out_mdio;
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001223 }
1224
Florian Fainelli4bd11672016-08-18 15:30:15 -07001225 ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
1226 "switch_1", priv);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001227 if (ret < 0) {
1228 pr_err("failed to request switch_1 IRQ\n");
Florian Fainelli4bd11672016-08-18 15:30:15 -07001229 goto out_mdio;
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001230 }
1231
1232 /* Reset the MIB counters */
1233 reg = core_readl(priv, CORE_GMNCFGCFG);
1234 reg |= RST_MIB_CNT;
1235 core_writel(priv, reg, CORE_GMNCFGCFG);
1236 reg &= ~RST_MIB_CNT;
1237 core_writel(priv, reg, CORE_GMNCFGCFG);
1238
1239 /* Get the maximum number of ports for this switch */
1240 priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
1241 if (priv->hw_params.num_ports > DSA_MAX_PORTS)
1242 priv->hw_params.num_ports = DSA_MAX_PORTS;
1243
1244 /* Assume a single GPHY setup if we can't read that property */
1245 if (of_property_read_u32(dn, "brcm,num-gphy",
1246 &priv->hw_params.num_gphy))
1247 priv->hw_params.num_gphy = 1;
1248
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001249 rev = reg_readl(priv, REG_SWITCH_REVISION);
1250 priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
1251 SWITCH_TOP_REV_MASK;
1252 priv->hw_params.core_rev = (rev & SF2_REV_MASK);
1253
1254 rev = reg_readl(priv, REG_PHY_REVISION);
1255 priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
1256
Florian Fainellif4589952016-08-26 12:18:33 -07001257 ret = b53_switch_register(dev);
Florian Fainellid9338022016-08-18 15:30:14 -07001258 if (ret)
Florian Fainelli4bd11672016-08-18 15:30:15 -07001259 goto out_mdio;
Florian Fainellid9338022016-08-18 15:30:14 -07001260
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001261 pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
1262 priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
1263 priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
1264 priv->core, priv->irq0, priv->irq1);
1265
1266 return 0;
1267
Florian Fainellibb9c0fa2016-07-29 12:35:57 -07001268out_mdio:
1269 bcm_sf2_mdio_unregister(priv);
Florian Fainelli7fbb1a92016-06-09 17:42:06 -07001270 return ret;
1271}
1272
Florian Fainellid9338022016-08-18 15:30:14 -07001273static int bcm_sf2_sw_remove(struct platform_device *pdev)
Florian Fainelli246d7f72014-08-27 17:04:56 -07001274{
Florian Fainellif4589952016-08-26 12:18:33 -07001275 struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
Florian Fainellid9338022016-08-18 15:30:14 -07001276
1277 /* Disable all ports and interrupts */
1278 priv->wol_ports_mask = 0;
Florian Fainellif4589952016-08-26 12:18:33 -07001279 bcm_sf2_sw_suspend(priv->dev->ds);
1280 dsa_unregister_switch(priv->dev->ds);
Florian Fainellid9338022016-08-18 15:30:14 -07001281 bcm_sf2_mdio_unregister(priv);
Florian Fainelli246d7f72014-08-27 17:04:56 -07001282
1283 return 0;
1284}
Florian Fainelli246d7f72014-08-27 17:04:56 -07001285
Florian Fainelli2399d612016-10-20 09:32:19 -07001286static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
1287{
1288 struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
1289
1290 /* For a kernel about to be kexec'd we want to keep the GPHY on for a
1291 * successful MDIO bus scan to occur. If we did turn off the GPHY
1292 * before (e.g: port_disable), this will also power it back on.
Florian Fainelli4a2947e2016-10-21 14:21:56 -07001293 *
1294 * Do not rely on kexec_in_progress, just power the PHY on.
Florian Fainelli2399d612016-10-20 09:32:19 -07001295 */
1296 if (priv->hw_params.num_gphy == 1)
Florian Fainelli4a2947e2016-10-21 14:21:56 -07001297 bcm_sf2_gphy_enable_set(priv->dev->ds, true);
Florian Fainelli2399d612016-10-20 09:32:19 -07001298}
1299
Florian Fainellid9338022016-08-18 15:30:14 -07001300#ifdef CONFIG_PM_SLEEP
1301static int bcm_sf2_suspend(struct device *dev)
Florian Fainelli246d7f72014-08-27 17:04:56 -07001302{
Florian Fainellid9338022016-08-18 15:30:14 -07001303 struct platform_device *pdev = to_platform_device(dev);
Florian Fainellif4589952016-08-26 12:18:33 -07001304 struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
Florian Fainellid9338022016-08-18 15:30:14 -07001305
Florian Fainellif4589952016-08-26 12:18:33 -07001306 return dsa_switch_suspend(priv->dev->ds);
Florian Fainelli246d7f72014-08-27 17:04:56 -07001307}
Florian Fainellid9338022016-08-18 15:30:14 -07001308
1309static int bcm_sf2_resume(struct device *dev)
1310{
1311 struct platform_device *pdev = to_platform_device(dev);
Florian Fainellif4589952016-08-26 12:18:33 -07001312 struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
Florian Fainellid9338022016-08-18 15:30:14 -07001313
Florian Fainellif4589952016-08-26 12:18:33 -07001314 return dsa_switch_resume(priv->dev->ds);
Florian Fainellid9338022016-08-18 15:30:14 -07001315}
1316#endif /* CONFIG_PM_SLEEP */
1317
1318static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
1319 bcm_sf2_suspend, bcm_sf2_resume);
1320
Florian Fainellid9338022016-08-18 15:30:14 -07001321
1322static struct platform_driver bcm_sf2_driver = {
1323 .probe = bcm_sf2_sw_probe,
1324 .remove = bcm_sf2_sw_remove,
Florian Fainelli2399d612016-10-20 09:32:19 -07001325 .shutdown = bcm_sf2_sw_shutdown,
Florian Fainellid9338022016-08-18 15:30:14 -07001326 .driver = {
1327 .name = "brcm-sf2",
1328 .of_match_table = bcm_sf2_of_match,
1329 .pm = &bcm_sf2_pm_ops,
1330 },
1331};
1332module_platform_driver(bcm_sf2_driver);
Florian Fainelli246d7f72014-08-27 17:04:56 -07001333
1334MODULE_AUTHOR("Broadcom Corporation");
1335MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
1336MODULE_LICENSE("GPL");
1337MODULE_ALIAS("platform:brcm-sf2");