Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1 | /* |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 2 | * PowerPC version |
| 3 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) |
| 4 | * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP |
| 5 | * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> |
| 6 | * Adapted for Power Macintosh by Paul Mackerras. |
| 7 | * Low-level exception handlers and MMU support |
| 8 | * rewritten by Paul Mackerras. |
| 9 | * Copyright (C) 1996 Paul Mackerras. |
| 10 | * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net). |
| 11 | * |
| 12 | * This file contains the system call entry code, context switch |
| 13 | * code, and exception/interrupt return code for PowerPC. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or |
| 16 | * modify it under the terms of the GNU General Public License |
| 17 | * as published by the Free Software Foundation; either version |
| 18 | * 2 of the License, or (at your option) any later version. |
| 19 | */ |
| 20 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 21 | #include <linux/errno.h> |
| 22 | #include <asm/unistd.h> |
| 23 | #include <asm/processor.h> |
| 24 | #include <asm/page.h> |
| 25 | #include <asm/mmu.h> |
| 26 | #include <asm/thread_info.h> |
| 27 | #include <asm/ppc_asm.h> |
| 28 | #include <asm/asm-offsets.h> |
| 29 | #include <asm/cputable.h> |
Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 30 | #include <asm/firmware.h> |
David Woodhouse | 007d88d | 2007-01-01 18:45:34 +0000 | [diff] [blame] | 31 | #include <asm/bug.h> |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 32 | #include <asm/ptrace.h> |
Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 33 | #include <asm/irqflags.h> |
Abhishek Sagar | 395a59d | 2008-06-21 23:47:27 +0530 | [diff] [blame] | 34 | #include <asm/ftrace.h> |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 35 | #include <asm/hw_irq.h> |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 36 | |
| 37 | /* |
| 38 | * System calls. |
| 39 | */ |
| 40 | .section ".toc","aw" |
| 41 | .SYS_CALL_TABLE: |
| 42 | .tc .sys_call_table[TC],.sys_call_table |
| 43 | |
| 44 | /* This value is used to mark exception frames on the stack. */ |
| 45 | exception_marker: |
Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 46 | .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 47 | |
| 48 | .section ".text" |
| 49 | .align 7 |
| 50 | |
| 51 | #undef SHOW_SYSCALLS |
| 52 | |
| 53 | .globl system_call_common |
| 54 | system_call_common: |
| 55 | andi. r10,r12,MSR_PR |
| 56 | mr r10,r1 |
| 57 | addi r1,r1,-INT_FRAME_SIZE |
| 58 | beq- 1f |
| 59 | ld r1,PACAKSAVE(r13) |
| 60 | 1: std r10,0(r1) |
| 61 | std r11,_NIP(r1) |
| 62 | std r12,_MSR(r1) |
| 63 | std r0,GPR0(r1) |
| 64 | std r10,GPR1(r1) |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 65 | ACCOUNT_CPU_USER_ENTRY(r10, r11) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 66 | std r2,GPR2(r1) |
| 67 | std r3,GPR3(r1) |
Anton Blanchard | fd6c40f | 2012-04-05 03:44:48 +0000 | [diff] [blame] | 68 | mfcr r2 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 69 | std r4,GPR4(r1) |
| 70 | std r5,GPR5(r1) |
| 71 | std r6,GPR6(r1) |
| 72 | std r7,GPR7(r1) |
| 73 | std r8,GPR8(r1) |
| 74 | li r11,0 |
| 75 | std r11,GPR9(r1) |
| 76 | std r11,GPR10(r1) |
| 77 | std r11,GPR11(r1) |
| 78 | std r11,GPR12(r1) |
Anton Blanchard | 823df43 | 2012-04-04 18:24:29 +0000 | [diff] [blame] | 79 | std r11,_XER(r1) |
Anton Blanchard | 8208741 | 2012-04-04 18:26:39 +0000 | [diff] [blame] | 80 | std r11,_CTR(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 81 | std r9,GPR13(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 82 | mflr r10 |
Anton Blanchard | fd6c40f | 2012-04-05 03:44:48 +0000 | [diff] [blame] | 83 | /* |
| 84 | * This clears CR0.SO (bit 28), which is the error indication on |
| 85 | * return from this system call. |
| 86 | */ |
| 87 | rldimi r2,r11,28,(63-28) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 88 | li r11,0xc01 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 89 | std r10,_LINK(r1) |
| 90 | std r11,_TRAP(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 91 | std r3,ORIG_GPR3(r1) |
Anton Blanchard | fd6c40f | 2012-04-05 03:44:48 +0000 | [diff] [blame] | 92 | std r2,_CCR(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 93 | ld r2,PACATOC(r13) |
| 94 | addi r9,r1,STACK_FRAME_OVERHEAD |
| 95 | ld r11,exception_marker@toc(r2) |
| 96 | std r11,-16(r9) /* "regshere" marker */ |
Paul Mackerras | cf9efce | 2010-08-26 19:56:43 +0000 | [diff] [blame] | 97 | #if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR) |
| 98 | BEGIN_FW_FTR_SECTION |
| 99 | beq 33f |
| 100 | /* if from user, see if there are any DTL entries to process */ |
| 101 | ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */ |
| 102 | ld r11,PACA_DTL_RIDX(r13) /* get log read index */ |
| 103 | ld r10,LPPACA_DTLIDX(r10) /* get log write index */ |
| 104 | cmpd cr1,r11,r10 |
| 105 | beq+ cr1,33f |
| 106 | bl .accumulate_stolen_time |
| 107 | REST_GPR(0,r1) |
| 108 | REST_4GPRS(3,r1) |
| 109 | REST_2GPRS(7,r1) |
| 110 | addi r9,r1,STACK_FRAME_OVERHEAD |
| 111 | 33: |
| 112 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR) |
| 113 | #endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */ |
| 114 | |
Benjamin Herrenschmidt | 1421ae0 | 2012-03-01 15:40:23 +1100 | [diff] [blame] | 115 | /* |
| 116 | * A syscall should always be called with interrupts enabled |
| 117 | * so we just unconditionally hard-enable here. When some kind |
| 118 | * of irq tracing is used, we additionally check that condition |
| 119 | * is correct |
| 120 | */ |
| 121 | #if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG) |
| 122 | lbz r10,PACASOFTIRQEN(r13) |
| 123 | xori r10,r10,1 |
| 124 | 1: tdnei r10,0 |
| 125 | EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING |
| 126 | #endif |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 127 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 128 | #ifdef CONFIG_PPC_BOOK3E |
| 129 | wrteei 1 |
| 130 | #else |
Benjamin Herrenschmidt | 1421ae0 | 2012-03-01 15:40:23 +1100 | [diff] [blame] | 131 | ld r11,PACAKMSR(r13) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 132 | ori r11,r11,MSR_EE |
| 133 | mtmsrd r11,1 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 134 | #endif /* CONFIG_PPC_BOOK3E */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 135 | |
Benjamin Herrenschmidt | 1421ae0 | 2012-03-01 15:40:23 +1100 | [diff] [blame] | 136 | /* We do need to set SOFTE in the stack frame or the return |
| 137 | * from interrupt will be painful |
| 138 | */ |
| 139 | li r10,1 |
| 140 | std r10,SOFTE(r1) |
| 141 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 142 | #ifdef SHOW_SYSCALLS |
| 143 | bl .do_show_syscall |
| 144 | REST_GPR(0,r1) |
| 145 | REST_4GPRS(3,r1) |
| 146 | REST_2GPRS(7,r1) |
| 147 | addi r9,r1,STACK_FRAME_OVERHEAD |
| 148 | #endif |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 149 | CURRENT_THREAD_INFO(r11, r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 150 | ld r10,TI_FLAGS(r11) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 151 | andi. r11,r10,_TIF_SYSCALL_T_OR_A |
| 152 | bne- syscall_dotrace |
Anton Blanchard | d14299d | 2012-04-04 18:23:27 +0000 | [diff] [blame] | 153 | .Lsyscall_dotrace_cont: |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 154 | cmpldi 0,r0,NR_syscalls |
| 155 | bge- syscall_enosys |
| 156 | |
| 157 | system_call: /* label this so stack traces look sane */ |
| 158 | /* |
| 159 | * Need to vector to 32 Bit or default sys_call_table here, |
| 160 | * based on caller's run-mode / personality. |
| 161 | */ |
| 162 | ld r11,.SYS_CALL_TABLE@toc(2) |
| 163 | andi. r10,r10,_TIF_32BIT |
| 164 | beq 15f |
| 165 | addi r11,r11,8 /* use 32-bit syscall entries */ |
| 166 | clrldi r3,r3,32 |
| 167 | clrldi r4,r4,32 |
| 168 | clrldi r5,r5,32 |
| 169 | clrldi r6,r6,32 |
| 170 | clrldi r7,r7,32 |
| 171 | clrldi r8,r8,32 |
| 172 | 15: |
| 173 | slwi r0,r0,4 |
| 174 | ldx r10,r11,r0 /* Fetch system call handler [ptr] */ |
| 175 | mtctr r10 |
| 176 | bctrl /* Call handler */ |
| 177 | |
| 178 | syscall_exit: |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 179 | std r3,RESULT(r1) |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 180 | #ifdef SHOW_SYSCALLS |
| 181 | bl .do_show_syscall_exit |
| 182 | ld r3,RESULT(r1) |
| 183 | #endif |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 184 | CURRENT_THREAD_INFO(r12, r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 185 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 186 | ld r8,_MSR(r1) |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 187 | #ifdef CONFIG_PPC_BOOK3S |
| 188 | /* No MSR:RI on BookE */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 189 | andi. r10,r8,MSR_RI |
| 190 | beq- unrecov_restore |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 191 | #endif |
Benjamin Herrenschmidt | 1421ae0 | 2012-03-01 15:40:23 +1100 | [diff] [blame] | 192 | /* |
| 193 | * Disable interrupts so current_thread_info()->flags can't change, |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 194 | * and so that we don't get interrupted after loading SRR0/1. |
| 195 | */ |
| 196 | #ifdef CONFIG_PPC_BOOK3E |
| 197 | wrteei 0 |
| 198 | #else |
Benjamin Herrenschmidt | 1421ae0 | 2012-03-01 15:40:23 +1100 | [diff] [blame] | 199 | ld r10,PACAKMSR(r13) |
Anton Blanchard | ac1dc36 | 2012-05-29 12:22:00 +0000 | [diff] [blame] | 200 | /* |
| 201 | * For performance reasons we clear RI the same time that we |
| 202 | * clear EE. We only need to clear RI just before we restore r13 |
| 203 | * below, but batching it with EE saves us one expensive mtmsrd call. |
| 204 | * We have to be careful to restore RI if we branch anywhere from |
| 205 | * here (eg syscall_exit_work). |
| 206 | */ |
| 207 | li r9,MSR_RI |
| 208 | andc r11,r10,r9 |
| 209 | mtmsrd r11,1 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 210 | #endif /* CONFIG_PPC_BOOK3E */ |
| 211 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 212 | ld r9,TI_FLAGS(r12) |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 213 | li r11,-_LAST_ERRNO |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 214 | andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 215 | bne- syscall_exit_work |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 216 | cmpld r3,r11 |
| 217 | ld r5,_CCR(r1) |
| 218 | bge- syscall_error |
Anton Blanchard | d14299d | 2012-04-04 18:23:27 +0000 | [diff] [blame] | 219 | .Lsyscall_error_cont: |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 220 | ld r7,_NIP(r1) |
Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 221 | BEGIN_FTR_SECTION |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 222 | stdcx. r0,0,r1 /* to clear the reservation */ |
Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 223 | END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 224 | andi. r6,r8,MSR_PR |
| 225 | ld r4,_LINK(r1) |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 226 | |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 227 | beq- 1f |
| 228 | ACCOUNT_CPU_USER_EXIT(r11, r12) |
| 229 | ld r13,GPR13(r1) /* only restore r13 if returning to usermode */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 230 | 1: ld r2,GPR2(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 231 | ld r1,GPR1(r1) |
| 232 | mtlr r4 |
| 233 | mtcr r5 |
| 234 | mtspr SPRN_SRR0,r7 |
| 235 | mtspr SPRN_SRR1,r8 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 236 | RFI |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 237 | b . /* prevent speculative execution */ |
| 238 | |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 239 | syscall_error: |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 240 | oris r5,r5,0x1000 /* Set SO bit in CR */ |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 241 | neg r3,r3 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 242 | std r5,_CCR(r1) |
Anton Blanchard | d14299d | 2012-04-04 18:23:27 +0000 | [diff] [blame] | 243 | b .Lsyscall_error_cont |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 244 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 245 | /* Traced system call support */ |
| 246 | syscall_dotrace: |
| 247 | bl .save_nvgprs |
| 248 | addi r3,r1,STACK_FRAME_OVERHEAD |
| 249 | bl .do_syscall_trace_enter |
Roland McGrath | 4f72c42 | 2008-07-27 16:51:03 +1000 | [diff] [blame] | 250 | /* |
| 251 | * Restore argument registers possibly just changed. |
| 252 | * We use the return value of do_syscall_trace_enter |
| 253 | * for the call number to look up in the table (r0). |
| 254 | */ |
| 255 | mr r0,r3 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 256 | ld r3,GPR3(r1) |
| 257 | ld r4,GPR4(r1) |
| 258 | ld r5,GPR5(r1) |
| 259 | ld r6,GPR6(r1) |
| 260 | ld r7,GPR7(r1) |
| 261 | ld r8,GPR8(r1) |
| 262 | addi r9,r1,STACK_FRAME_OVERHEAD |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 263 | CURRENT_THREAD_INFO(r10, r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 264 | ld r10,TI_FLAGS(r10) |
Anton Blanchard | d14299d | 2012-04-04 18:23:27 +0000 | [diff] [blame] | 265 | b .Lsyscall_dotrace_cont |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 266 | |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 267 | syscall_enosys: |
| 268 | li r3,-ENOSYS |
| 269 | b syscall_exit |
| 270 | |
| 271 | syscall_exit_work: |
Anton Blanchard | ac1dc36 | 2012-05-29 12:22:00 +0000 | [diff] [blame] | 272 | #ifdef CONFIG_PPC_BOOK3S |
| 273 | mtmsrd r10,1 /* Restore RI */ |
| 274 | #endif |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 275 | /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr. |
| 276 | If TIF_NOERROR is set, just save r3 as it is. */ |
| 277 | |
| 278 | andi. r0,r9,_TIF_RESTOREALL |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 279 | beq+ 0f |
| 280 | REST_NVGPRS(r1) |
| 281 | b 2f |
| 282 | 0: cmpld r3,r11 /* r10 is -LAST_ERRNO */ |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 283 | blt+ 1f |
| 284 | andi. r0,r9,_TIF_NOERROR |
| 285 | bne- 1f |
| 286 | ld r5,_CCR(r1) |
| 287 | neg r3,r3 |
| 288 | oris r5,r5,0x1000 /* Set SO bit in CR */ |
| 289 | std r5,_CCR(r1) |
| 290 | 1: std r3,GPR3(r1) |
| 291 | 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK) |
| 292 | beq 4f |
| 293 | |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 294 | /* Clear per-syscall TIF flags if any are set. */ |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 295 | |
| 296 | li r11,_TIF_PERSYSCALL_MASK |
| 297 | addi r12,r12,TI_FLAGS |
| 298 | 3: ldarx r10,0,r12 |
| 299 | andc r10,r10,r11 |
| 300 | stdcx. r10,0,r12 |
| 301 | bne- 3b |
| 302 | subi r12,r12,TI_FLAGS |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 303 | |
| 304 | 4: /* Anything else left to do? */ |
| 305 | andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP) |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 306 | beq .ret_from_except_lite |
| 307 | |
| 308 | /* Re-enable interrupts */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 309 | #ifdef CONFIG_PPC_BOOK3E |
| 310 | wrteei 1 |
| 311 | #else |
Benjamin Herrenschmidt | 1421ae0 | 2012-03-01 15:40:23 +1100 | [diff] [blame] | 312 | ld r10,PACAKMSR(r13) |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 313 | ori r10,r10,MSR_EE |
| 314 | mtmsrd r10,1 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 315 | #endif /* CONFIG_PPC_BOOK3E */ |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 316 | |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 317 | bl .save_nvgprs |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 318 | addi r3,r1,STACK_FRAME_OVERHEAD |
| 319 | bl .do_syscall_trace_leave |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 320 | b .ret_from_except |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 321 | |
| 322 | /* Save non-volatile GPRs, if not already saved. */ |
| 323 | _GLOBAL(save_nvgprs) |
| 324 | ld r11,_TRAP(r1) |
| 325 | andi. r0,r11,1 |
| 326 | beqlr- |
| 327 | SAVE_NVGPRS(r1) |
| 328 | clrrdi r0,r11,1 |
| 329 | std r0,_TRAP(r1) |
| 330 | blr |
| 331 | |
David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 332 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 333 | /* |
| 334 | * The sigsuspend and rt_sigsuspend system calls can call do_signal |
| 335 | * and thus put the process into the stopped state where we might |
| 336 | * want to examine its user state with ptrace. Therefore we need |
| 337 | * to save all the nonvolatile registers (r14 - r31) before calling |
| 338 | * the C code. Similarly, fork, vfork and clone need the full |
| 339 | * register state on the stack so that it can be copied to the child. |
| 340 | */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 341 | |
| 342 | _GLOBAL(ppc_fork) |
| 343 | bl .save_nvgprs |
| 344 | bl .sys_fork |
| 345 | b syscall_exit |
| 346 | |
| 347 | _GLOBAL(ppc_vfork) |
| 348 | bl .save_nvgprs |
| 349 | bl .sys_vfork |
| 350 | b syscall_exit |
| 351 | |
| 352 | _GLOBAL(ppc_clone) |
| 353 | bl .save_nvgprs |
| 354 | bl .sys_clone |
| 355 | b syscall_exit |
| 356 | |
Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 357 | _GLOBAL(ppc32_swapcontext) |
| 358 | bl .save_nvgprs |
| 359 | bl .compat_sys_swapcontext |
| 360 | b syscall_exit |
| 361 | |
| 362 | _GLOBAL(ppc64_swapcontext) |
| 363 | bl .save_nvgprs |
| 364 | bl .sys_swapcontext |
| 365 | b syscall_exit |
| 366 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 367 | _GLOBAL(ret_from_fork) |
| 368 | bl .schedule_tail |
| 369 | REST_NVGPRS(r1) |
| 370 | li r3,0 |
| 371 | b syscall_exit |
| 372 | |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 373 | _GLOBAL(ret_from_kernel_thread) |
| 374 | bl .schedule_tail |
| 375 | REST_NVGPRS(r1) |
Li Zhong | 12660b17 | 2012-10-22 23:46:27 +0000 | [diff] [blame] | 376 | li r3,0 |
| 377 | std r3,0(r1) |
Al Viro | 53b50f9 | 2012-10-21 16:50:34 -0400 | [diff] [blame] | 378 | ld r14, 0(r14) |
Al Viro | 58254e1 | 2012-09-12 18:32:42 -0400 | [diff] [blame] | 379 | mtlr r14 |
| 380 | mr r3,r15 |
| 381 | blrl |
| 382 | li r3,0 |
Al Viro | be6abfa7 | 2012-08-31 15:48:05 -0400 | [diff] [blame] | 383 | b syscall_exit |
| 384 | |
Anton Blanchard | 7143328 | 2012-09-03 16:51:10 +0000 | [diff] [blame] | 385 | .section ".toc","aw" |
| 386 | DSCR_DEFAULT: |
| 387 | .tc dscr_default[TC],dscr_default |
| 388 | |
| 389 | .section ".text" |
| 390 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 391 | /* |
| 392 | * This routine switches between two different tasks. The process |
| 393 | * state of one is saved on its kernel stack. Then the state |
| 394 | * of the other is restored from its kernel stack. The memory |
| 395 | * management hardware is updated to the second process's state. |
| 396 | * Finally, we can return to the second process, via ret_from_except. |
| 397 | * On entry, r3 points to the THREAD for the current task, r4 |
| 398 | * points to the THREAD for the new task. |
| 399 | * |
| 400 | * Note: there are two ways to get to the "going out" portion |
| 401 | * of this code; either by coming in via the entry (_switch) |
| 402 | * or via "fork" which must set up an environment equivalent |
| 403 | * to the "_switch" path. If you change this you'll have to change |
| 404 | * the fork code also. |
| 405 | * |
| 406 | * The code which creates the new task context is in 'copy_thread' |
Jon Mason | 2ef9481 | 2006-01-23 10:58:20 -0600 | [diff] [blame] | 407 | * in arch/powerpc/kernel/process.c |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 408 | */ |
| 409 | .align 7 |
| 410 | _GLOBAL(_switch) |
| 411 | mflr r0 |
| 412 | std r0,16(r1) |
| 413 | stdu r1,-SWITCH_FRAME_SIZE(r1) |
| 414 | /* r3-r13 are caller saved -- Cort */ |
| 415 | SAVE_8GPRS(14, r1) |
| 416 | SAVE_10GPRS(22, r1) |
| 417 | mflr r20 /* Return to switch caller */ |
| 418 | mfmsr r22 |
| 419 | li r0, MSR_FP |
Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 420 | #ifdef CONFIG_VSX |
| 421 | BEGIN_FTR_SECTION |
| 422 | oris r0,r0,MSR_VSX@h /* Disable VSX */ |
| 423 | END_FTR_SECTION_IFSET(CPU_FTR_VSX) |
| 424 | #endif /* CONFIG_VSX */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 425 | #ifdef CONFIG_ALTIVEC |
| 426 | BEGIN_FTR_SECTION |
| 427 | oris r0,r0,MSR_VEC@h /* Disable altivec */ |
| 428 | mfspr r24,SPRN_VRSAVE /* save vrsave register value */ |
| 429 | std r24,THREAD_VRSAVE(r3) |
| 430 | END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) |
| 431 | #endif /* CONFIG_ALTIVEC */ |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 432 | #ifdef CONFIG_PPC64 |
| 433 | BEGIN_FTR_SECTION |
| 434 | mfspr r25,SPRN_DSCR |
| 435 | std r25,THREAD_DSCR(r3) |
| 436 | END_FTR_SECTION_IFSET(CPU_FTR_DSCR) |
| 437 | #endif |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 438 | and. r0,r0,r22 |
| 439 | beq+ 1f |
| 440 | andc r22,r22,r0 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 441 | MTMSRD(r22) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 442 | isync |
| 443 | 1: std r20,_NIP(r1) |
| 444 | mfcr r23 |
| 445 | std r23,_CCR(r1) |
| 446 | std r1,KSP(r3) /* Set old stack pointer */ |
| 447 | |
| 448 | #ifdef CONFIG_SMP |
| 449 | /* We need a sync somewhere here to make sure that if the |
| 450 | * previous task gets rescheduled on another CPU, it sees all |
| 451 | * stores it has performed on this one. |
| 452 | */ |
| 453 | sync |
| 454 | #endif /* CONFIG_SMP */ |
| 455 | |
Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 456 | /* |
| 457 | * If we optimise away the clear of the reservation in system |
| 458 | * calls because we know the CPU tracks the address of the |
| 459 | * reservation, then we need to clear it here to cover the |
| 460 | * case that the kernel context switch path has no larx |
| 461 | * instructions. |
| 462 | */ |
| 463 | BEGIN_FTR_SECTION |
| 464 | ldarx r6,0,r1 |
| 465 | END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS) |
| 466 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 467 | addi r6,r4,-THREAD /* Convert THREAD to 'current' */ |
| 468 | std r6,PACACURRENT(r13) /* Set new 'current' */ |
| 469 | |
| 470 | ld r8,KSP(r4) /* new stack pointer */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 471 | #ifdef CONFIG_PPC_BOOK3S |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 472 | BEGIN_FTR_SECTION |
Michael Ellerman | c230328 | 2008-06-24 11:33:05 +1000 | [diff] [blame] | 473 | BEGIN_FTR_SECTION_NESTED(95) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 474 | clrrdi r6,r8,28 /* get its ESID */ |
| 475 | clrrdi r9,r1,28 /* get current sp ESID */ |
Michael Ellerman | c230328 | 2008-06-24 11:33:05 +1000 | [diff] [blame] | 476 | FTR_SECTION_ELSE_NESTED(95) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 477 | clrrdi r6,r8,40 /* get its 1T ESID */ |
| 478 | clrrdi r9,r1,40 /* get current sp 1T ESID */ |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 479 | ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95) |
Michael Ellerman | c230328 | 2008-06-24 11:33:05 +1000 | [diff] [blame] | 480 | FTR_SECTION_ELSE |
| 481 | b 2f |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 482 | ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 483 | clrldi. r0,r6,2 /* is new ESID c00000000? */ |
| 484 | cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */ |
| 485 | cror eq,4*cr1+eq,eq |
| 486 | beq 2f /* if yes, don't slbie it */ |
| 487 | |
| 488 | /* Bolt in the new stack SLB entry */ |
| 489 | ld r7,KSP_VSID(r4) /* Get new stack's VSID */ |
| 490 | oris r0,r6,(SLB_ESID_V)@h |
| 491 | ori r0,r0,(SLB_NUM_BOLTED-1)@l |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 492 | BEGIN_FTR_SECTION |
| 493 | li r9,MMU_SEGSIZE_1T /* insert B field */ |
| 494 | oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h |
| 495 | rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0 |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 496 | END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT) |
Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 497 | |
Michael Neuling | 00efee7 | 2007-08-24 16:58:37 +1000 | [diff] [blame] | 498 | /* Update the last bolted SLB. No write barriers are needed |
| 499 | * here, provided we only update the current CPU's SLB shadow |
| 500 | * buffer. |
| 501 | */ |
Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 502 | ld r9,PACA_SLBSHADOWPTR(r13) |
Michael Neuling | 11a27ad | 2006-08-09 17:00:30 +1000 | [diff] [blame] | 503 | li r12,0 |
| 504 | std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */ |
| 505 | std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */ |
| 506 | std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */ |
Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 507 | |
Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 508 | /* No need to check for MMU_FTR_NO_SLBIE_B here, since when |
Olof Johansson | f66bce5 | 2007-10-16 00:58:59 +1000 | [diff] [blame] | 509 | * we have 1TB segments, the only CPUs known to have the errata |
| 510 | * only support less than 1TB of system memory and we'll never |
| 511 | * actually hit this code path. |
| 512 | */ |
| 513 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 514 | slbie r6 |
| 515 | slbie r6 /* Workaround POWER5 < DD2.1 issue */ |
| 516 | slbmte r7,r0 |
| 517 | isync |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 518 | 2: |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 519 | #endif /* !CONFIG_PPC_BOOK3S */ |
| 520 | |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 521 | CURRENT_THREAD_INFO(r7, r8) /* base of new stack */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 522 | /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE |
| 523 | because we don't need to leave the 288-byte ABI gap at the |
| 524 | top of the kernel stack. */ |
| 525 | addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE |
| 526 | |
| 527 | mr r1,r8 /* start using new stack pointer */ |
| 528 | std r7,PACAKSAVE(r13) |
| 529 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 530 | #ifdef CONFIG_ALTIVEC |
| 531 | BEGIN_FTR_SECTION |
| 532 | ld r0,THREAD_VRSAVE(r4) |
| 533 | mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */ |
| 534 | END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) |
| 535 | #endif /* CONFIG_ALTIVEC */ |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 536 | #ifdef CONFIG_PPC64 |
| 537 | BEGIN_FTR_SECTION |
Anton Blanchard | 7143328 | 2012-09-03 16:51:10 +0000 | [diff] [blame] | 538 | lwz r6,THREAD_DSCR_INHERIT(r4) |
| 539 | ld r7,DSCR_DEFAULT@toc(2) |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 540 | ld r0,THREAD_DSCR(r4) |
Anton Blanchard | 7143328 | 2012-09-03 16:51:10 +0000 | [diff] [blame] | 541 | cmpwi r6,0 |
| 542 | bne 1f |
| 543 | ld r0,0(r7) |
| 544 | 1: cmpd r0,r25 |
| 545 | beq 2f |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 546 | mtspr SPRN_DSCR,r0 |
Anton Blanchard | 7143328 | 2012-09-03 16:51:10 +0000 | [diff] [blame] | 547 | 2: |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 548 | END_FTR_SECTION_IFSET(CPU_FTR_DSCR) |
| 549 | #endif |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 550 | |
Anton Blanchard | 7143328 | 2012-09-03 16:51:10 +0000 | [diff] [blame] | 551 | ld r6,_CCR(r1) |
| 552 | mtcrf 0xFF,r6 |
| 553 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 554 | /* r3-r13 are destroyed -- Cort */ |
| 555 | REST_8GPRS(14, r1) |
| 556 | REST_10GPRS(22, r1) |
| 557 | |
| 558 | /* convert old thread to its task_struct for return value */ |
| 559 | addi r3,r3,-THREAD |
| 560 | ld r7,_NIP(r1) /* Return to _switch caller in new task */ |
| 561 | mtlr r7 |
| 562 | addi r1,r1,SWITCH_FRAME_SIZE |
| 563 | blr |
| 564 | |
| 565 | .align 7 |
| 566 | _GLOBAL(ret_from_except) |
| 567 | ld r11,_TRAP(r1) |
| 568 | andi. r0,r11,1 |
| 569 | bne .ret_from_except_lite |
| 570 | REST_NVGPRS(r1) |
| 571 | |
| 572 | _GLOBAL(ret_from_except_lite) |
| 573 | /* |
| 574 | * Disable interrupts so that current_thread_info()->flags |
| 575 | * can't change between when we test it and when we return |
| 576 | * from the interrupt. |
| 577 | */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 578 | #ifdef CONFIG_PPC_BOOK3E |
| 579 | wrteei 0 |
| 580 | #else |
Benjamin Herrenschmidt | d9ada91 | 2012-03-02 11:33:52 +1100 | [diff] [blame] | 581 | ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */ |
| 582 | mtmsrd r10,1 /* Update machine state */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 583 | #endif /* CONFIG_PPC_BOOK3E */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 584 | |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 585 | CURRENT_THREAD_INFO(r9, r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 586 | ld r3,_MSR(r1) |
| 587 | ld r4,TI_FLAGS(r9) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 588 | andi. r3,r3,MSR_PR |
Tiejun Chen | c58ce2b | 2012-06-06 20:56:43 +0000 | [diff] [blame] | 589 | beq resume_kernel |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 590 | |
| 591 | /* Check current_thread_info()->flags */ |
Tiejun Chen | c58ce2b | 2012-06-06 20:56:43 +0000 | [diff] [blame] | 592 | andi. r0,r4,_TIF_USER_WORK_MASK |
| 593 | beq restore |
| 594 | |
| 595 | andi. r0,r4,_TIF_NEED_RESCHED |
| 596 | beq 1f |
| 597 | bl .restore_interrupts |
| 598 | bl .schedule |
| 599 | b .ret_from_except_lite |
| 600 | |
| 601 | 1: bl .save_nvgprs |
| 602 | bl .restore_interrupts |
| 603 | addi r3,r1,STACK_FRAME_OVERHEAD |
| 604 | bl .do_notify_resume |
| 605 | b .ret_from_except |
| 606 | |
| 607 | resume_kernel: |
Tiejun Chen | a9c4e54 | 2012-09-16 23:54:30 +0000 | [diff] [blame] | 608 | /* check current_thread_info, _TIF_EMULATE_STACK_STORE */ |
| 609 | CURRENT_THREAD_INFO(r9, r1) |
| 610 | ld r8,TI_FLAGS(r9) |
| 611 | andis. r8,r8,_TIF_EMULATE_STACK_STORE@h |
| 612 | beq+ 1f |
| 613 | |
| 614 | addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */ |
| 615 | |
| 616 | lwz r3,GPR1(r1) |
| 617 | subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */ |
| 618 | mr r4,r1 /* src: current exception frame */ |
| 619 | mr r1,r3 /* Reroute the trampoline frame to r1 */ |
| 620 | |
| 621 | /* Copy from the original to the trampoline. */ |
| 622 | li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */ |
| 623 | li r6,0 /* start offset: 0 */ |
| 624 | mtctr r5 |
| 625 | 2: ldx r0,r6,r4 |
| 626 | stdx r0,r6,r3 |
| 627 | addi r6,r6,8 |
| 628 | bdnz 2b |
| 629 | |
| 630 | /* Do real store operation to complete stwu */ |
| 631 | lwz r5,GPR1(r1) |
| 632 | std r8,0(r5) |
| 633 | |
| 634 | /* Clear _TIF_EMULATE_STACK_STORE flag */ |
| 635 | lis r11,_TIF_EMULATE_STACK_STORE@h |
| 636 | addi r5,r9,TI_FLAGS |
| 637 | ldarx r4,0,r5 |
| 638 | andc r4,r4,r11 |
| 639 | stdcx. r4,0,r5 |
| 640 | bne- 0b |
| 641 | 1: |
| 642 | |
Tiejun Chen | c58ce2b | 2012-06-06 20:56:43 +0000 | [diff] [blame] | 643 | #ifdef CONFIG_PREEMPT |
| 644 | /* Check if we need to preempt */ |
| 645 | andi. r0,r4,_TIF_NEED_RESCHED |
| 646 | beq+ restore |
| 647 | /* Check that preempt_count() == 0 and interrupts are enabled */ |
| 648 | lwz r8,TI_PREEMPT(r9) |
| 649 | cmpwi cr1,r8,0 |
| 650 | ld r0,SOFTE(r1) |
| 651 | cmpdi r0,0 |
| 652 | crandc eq,cr1*4+eq,eq |
| 653 | bne restore |
| 654 | |
| 655 | /* |
| 656 | * Here we are preempting the current task. We want to make |
| 657 | * sure we are soft-disabled first |
| 658 | */ |
| 659 | SOFT_DISABLE_INTS(r3,r4) |
| 660 | 1: bl .preempt_schedule_irq |
| 661 | |
| 662 | /* Re-test flags and eventually loop */ |
Stuart Yoder | 9778b69 | 2012-07-05 04:41:35 +0000 | [diff] [blame] | 663 | CURRENT_THREAD_INFO(r9, r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 664 | ld r4,TI_FLAGS(r9) |
Tiejun Chen | c58ce2b | 2012-06-06 20:56:43 +0000 | [diff] [blame] | 665 | andi. r0,r4,_TIF_NEED_RESCHED |
| 666 | bne 1b |
| 667 | #endif /* CONFIG_PREEMPT */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 668 | |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 669 | .globl fast_exc_return_irq |
| 670 | fast_exc_return_irq: |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 671 | restore: |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 672 | /* |
Benjamin Herrenschmidt | 7c0482e | 2012-05-10 16:12:38 +0000 | [diff] [blame] | 673 | * This is the main kernel exit path. First we check if we |
| 674 | * are about to re-enable interrupts |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 675 | */ |
Michael Ellerman | 01f3880d | 2008-07-16 14:21:34 +1000 | [diff] [blame] | 676 | ld r5,SOFTE(r1) |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 677 | lbz r6,PACASOFTIRQEN(r13) |
Benjamin Herrenschmidt | 7c0482e | 2012-05-10 16:12:38 +0000 | [diff] [blame] | 678 | cmpwi cr0,r5,0 |
| 679 | beq restore_irq_off |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 680 | |
Benjamin Herrenschmidt | 7c0482e | 2012-05-10 16:12:38 +0000 | [diff] [blame] | 681 | /* We are enabling, were we already enabled ? Yes, just return */ |
| 682 | cmpwi cr0,r6,1 |
| 683 | beq cr0,do_restore |
Paul Mackerras | b0a779d | 2006-10-18 10:11:22 +1000 | [diff] [blame] | 684 | |
Benjamin Herrenschmidt | 7c0482e | 2012-05-10 16:12:38 +0000 | [diff] [blame] | 685 | /* |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 686 | * We are about to soft-enable interrupts (we are hard disabled |
| 687 | * at this point). We check if there's anything that needs to |
| 688 | * be replayed first. |
| 689 | */ |
| 690 | lbz r0,PACAIRQHAPPENED(r13) |
| 691 | cmpwi cr0,r0,0 |
| 692 | bne- restore_check_irq_replay |
| 693 | |
| 694 | /* |
| 695 | * Get here when nothing happened while soft-disabled, just |
| 696 | * soft-enable and move-on. We will hard-enable as a side |
| 697 | * effect of rfi |
| 698 | */ |
| 699 | restore_no_replay: |
| 700 | TRACE_ENABLE_INTS |
| 701 | li r0,1 |
| 702 | stb r0,PACASOFTIRQEN(r13); |
| 703 | |
| 704 | /* |
| 705 | * Final return path. BookE is handled in a different file |
| 706 | */ |
Benjamin Herrenschmidt | 7c0482e | 2012-05-10 16:12:38 +0000 | [diff] [blame] | 707 | do_restore: |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 708 | #ifdef CONFIG_PPC_BOOK3E |
| 709 | b .exception_return_book3e |
| 710 | #else |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 711 | /* |
| 712 | * Clear the reservation. If we know the CPU tracks the address of |
| 713 | * the reservation then we can potentially save some cycles and use |
| 714 | * a larx. On POWER6 and POWER7 this is significantly faster. |
| 715 | */ |
| 716 | BEGIN_FTR_SECTION |
| 717 | stdcx. r0,0,r1 /* to clear the reservation */ |
| 718 | FTR_SECTION_ELSE |
| 719 | ldarx r4,0,r1 |
| 720 | ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS) |
| 721 | |
| 722 | /* |
| 723 | * Some code path such as load_up_fpu or altivec return directly |
| 724 | * here. They run entirely hard disabled and do not alter the |
| 725 | * interrupt state. They also don't use lwarx/stwcx. and thus |
| 726 | * are known not to leave dangling reservations. |
| 727 | */ |
| 728 | .globl fast_exception_return |
| 729 | fast_exception_return: |
| 730 | ld r3,_MSR(r1) |
Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 731 | ld r4,_CTR(r1) |
| 732 | ld r0,_LINK(r1) |
| 733 | mtctr r4 |
| 734 | mtlr r0 |
| 735 | ld r4,_XER(r1) |
| 736 | mtspr SPRN_XER,r4 |
| 737 | |
| 738 | REST_8GPRS(5, r1) |
| 739 | |
| 740 | andi. r0,r3,MSR_RI |
| 741 | beq- unrecov_restore |
| 742 | |
Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 743 | /* |
Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 744 | * Clear RI before restoring r13. If we are returning to |
| 745 | * userspace and we take an exception after restoring r13, |
| 746 | * we end up corrupting the userspace r13 value. |
| 747 | */ |
Benjamin Herrenschmidt | d9ada91 | 2012-03-02 11:33:52 +1100 | [diff] [blame] | 748 | ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */ |
| 749 | andc r4,r4,r0 /* r0 contains MSR_RI here */ |
Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 750 | mtmsrd r4,1 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 751 | |
| 752 | /* |
| 753 | * r13 is our per cpu area, only restore it if we are returning to |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 754 | * userspace the value stored in the stack frame may belong to |
| 755 | * another CPU. |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 756 | */ |
Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 757 | andi. r0,r3,MSR_PR |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 758 | beq 1f |
Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 759 | ACCOUNT_CPU_USER_EXIT(r2, r4) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 760 | REST_GPR(13, r1) |
| 761 | 1: |
Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 762 | mtspr SPRN_SRR1,r3 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 763 | |
| 764 | ld r2,_CCR(r1) |
| 765 | mtcrf 0xFF,r2 |
| 766 | ld r2,_NIP(r1) |
| 767 | mtspr SPRN_SRR0,r2 |
| 768 | |
| 769 | ld r0,GPR0(r1) |
| 770 | ld r2,GPR2(r1) |
| 771 | ld r3,GPR3(r1) |
| 772 | ld r4,GPR4(r1) |
| 773 | ld r1,GPR1(r1) |
| 774 | |
| 775 | rfid |
| 776 | b . /* prevent speculative execution */ |
| 777 | |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 778 | #endif /* CONFIG_PPC_BOOK3E */ |
| 779 | |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 780 | /* |
Benjamin Herrenschmidt | 7c0482e | 2012-05-10 16:12:38 +0000 | [diff] [blame] | 781 | * We are returning to a context with interrupts soft disabled. |
| 782 | * |
| 783 | * However, we may also about to hard enable, so we need to |
| 784 | * make sure that in this case, we also clear PACA_IRQ_HARD_DIS |
| 785 | * or that bit can get out of sync and bad things will happen |
| 786 | */ |
| 787 | restore_irq_off: |
| 788 | ld r3,_MSR(r1) |
| 789 | lbz r7,PACAIRQHAPPENED(r13) |
| 790 | andi. r0,r3,MSR_EE |
| 791 | beq 1f |
| 792 | rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS |
| 793 | stb r7,PACAIRQHAPPENED(r13) |
| 794 | 1: li r0,0 |
| 795 | stb r0,PACASOFTIRQEN(r13); |
| 796 | TRACE_DISABLE_INTS |
| 797 | b do_restore |
| 798 | |
| 799 | /* |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 800 | * Something did happen, check if a re-emit is needed |
| 801 | * (this also clears paca->irq_happened) |
| 802 | */ |
| 803 | restore_check_irq_replay: |
| 804 | /* XXX: We could implement a fast path here where we check |
| 805 | * for irq_happened being just 0x01, in which case we can |
| 806 | * clear it and return. That means that we would potentially |
| 807 | * miss a decrementer having wrapped all the way around. |
| 808 | * |
| 809 | * Still, this might be useful for things like hash_page |
| 810 | */ |
| 811 | bl .__check_irq_replay |
| 812 | cmpwi cr0,r3,0 |
| 813 | beq restore_no_replay |
| 814 | |
| 815 | /* |
| 816 | * We need to re-emit an interrupt. We do so by re-using our |
| 817 | * existing exception frame. We first change the trap value, |
| 818 | * but we need to ensure we preserve the low nibble of it |
| 819 | */ |
| 820 | ld r4,_TRAP(r1) |
| 821 | clrldi r4,r4,60 |
| 822 | or r4,r4,r3 |
| 823 | std r4,_TRAP(r1) |
| 824 | |
| 825 | /* |
| 826 | * Then find the right handler and call it. Interrupts are |
| 827 | * still soft-disabled and we keep them that way. |
| 828 | */ |
| 829 | cmpwi cr0,r3,0x500 |
| 830 | bne 1f |
| 831 | addi r3,r1,STACK_FRAME_OVERHEAD; |
| 832 | bl .do_IRQ |
| 833 | b .ret_from_except |
| 834 | 1: cmpwi cr0,r3,0x900 |
| 835 | bne 1f |
| 836 | addi r3,r1,STACK_FRAME_OVERHEAD; |
| 837 | bl .timer_interrupt |
| 838 | b .ret_from_except |
Ian Munsie | fe9e1d5 | 2012-11-14 18:49:48 +0000 | [diff] [blame^] | 839 | #ifdef CONFIG_PPC_DOORBELL |
| 840 | 1: |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 841 | #ifdef CONFIG_PPC_BOOK3E |
Ian Munsie | fe9e1d5 | 2012-11-14 18:49:48 +0000 | [diff] [blame^] | 842 | cmpwi cr0,r3,0x280 |
| 843 | #else |
| 844 | BEGIN_FTR_SECTION |
| 845 | cmpwi cr0,r3,0xe80 |
| 846 | FTR_SECTION_ELSE |
| 847 | cmpwi cr0,r3,0xa00 |
| 848 | ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE) |
| 849 | #endif /* CONFIG_PPC_BOOK3E */ |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 850 | bne 1f |
| 851 | addi r3,r1,STACK_FRAME_OVERHEAD; |
| 852 | bl .doorbell_exception |
| 853 | b .ret_from_except |
Ian Munsie | fe9e1d5 | 2012-11-14 18:49:48 +0000 | [diff] [blame^] | 854 | #endif /* CONFIG_PPC_DOORBELL */ |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 855 | 1: b .ret_from_except /* What else to do here ? */ |
| 856 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 857 | unrecov_restore: |
| 858 | addi r3,r1,STACK_FRAME_OVERHEAD |
| 859 | bl .unrecoverable_exception |
| 860 | b unrecov_restore |
| 861 | |
| 862 | #ifdef CONFIG_PPC_RTAS |
| 863 | /* |
| 864 | * On CHRP, the Run-Time Abstraction Services (RTAS) have to be |
| 865 | * called with the MMU off. |
| 866 | * |
| 867 | * In addition, we need to be in 32b mode, at least for now. |
| 868 | * |
| 869 | * Note: r3 is an input parameter to rtas, so don't trash it... |
| 870 | */ |
| 871 | _GLOBAL(enter_rtas) |
| 872 | mflr r0 |
| 873 | std r0,16(r1) |
| 874 | stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */ |
| 875 | |
| 876 | /* Because RTAS is running in 32b mode, it clobbers the high order half |
| 877 | * of all registers that it saves. We therefore save those registers |
| 878 | * RTAS might touch to the stack. (r0, r3-r13 are caller saved) |
| 879 | */ |
| 880 | SAVE_GPR(2, r1) /* Save the TOC */ |
| 881 | SAVE_GPR(13, r1) /* Save paca */ |
| 882 | SAVE_8GPRS(14, r1) /* Save the non-volatiles */ |
| 883 | SAVE_10GPRS(22, r1) /* ditto */ |
| 884 | |
| 885 | mfcr r4 |
| 886 | std r4,_CCR(r1) |
| 887 | mfctr r5 |
| 888 | std r5,_CTR(r1) |
| 889 | mfspr r6,SPRN_XER |
| 890 | std r6,_XER(r1) |
| 891 | mfdar r7 |
| 892 | std r7,_DAR(r1) |
| 893 | mfdsisr r8 |
| 894 | std r8,_DSISR(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 895 | |
Mike Kravetz | 9fe901d | 2006-03-27 15:20:00 -0800 | [diff] [blame] | 896 | /* Temporary workaround to clear CR until RTAS can be modified to |
| 897 | * ignore all bits. |
| 898 | */ |
| 899 | li r0,0 |
| 900 | mtcr r0 |
| 901 | |
David Woodhouse | 007d88d | 2007-01-01 18:45:34 +0000 | [diff] [blame] | 902 | #ifdef CONFIG_BUG |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 903 | /* There is no way it is acceptable to get here with interrupts enabled, |
| 904 | * check it with the asm equivalent of WARN_ON |
| 905 | */ |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 906 | lbz r0,PACASOFTIRQEN(r13) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 907 | 1: tdnei r0,0 |
David Woodhouse | 007d88d | 2007-01-01 18:45:34 +0000 | [diff] [blame] | 908 | EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING |
| 909 | #endif |
| 910 | |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 911 | /* Hard-disable interrupts */ |
| 912 | mfmsr r6 |
| 913 | rldicl r7,r6,48,1 |
| 914 | rotldi r7,r7,16 |
| 915 | mtmsrd r7,1 |
| 916 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 917 | /* Unfortunately, the stack pointer and the MSR are also clobbered, |
| 918 | * so they are saved in the PACA which allows us to restore |
| 919 | * our original state after RTAS returns. |
| 920 | */ |
| 921 | std r1,PACAR1(r13) |
| 922 | std r6,PACASAVEDMSR(r13) |
| 923 | |
| 924 | /* Setup our real return addr */ |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 925 | LOAD_REG_ADDR(r4,.rtas_return_loc) |
| 926 | clrldi r4,r4,2 /* convert to realmode address */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 927 | mtlr r4 |
| 928 | |
| 929 | li r0,0 |
| 930 | ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI |
| 931 | andc r0,r6,r0 |
| 932 | |
| 933 | li r9,1 |
| 934 | rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG) |
Anton Blanchard | 44c9f3c | 2010-02-07 19:37:29 +0000 | [diff] [blame] | 935 | ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 936 | andc r6,r0,r9 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 937 | sync /* disable interrupts so SRR0/1 */ |
| 938 | mtmsrd r0 /* don't get trashed */ |
| 939 | |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 940 | LOAD_REG_ADDR(r4, rtas) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 941 | ld r5,RTASENTRY(r4) /* get the rtas->entry value */ |
| 942 | ld r4,RTASBASE(r4) /* get the rtas->base value */ |
| 943 | |
| 944 | mtspr SPRN_SRR0,r5 |
| 945 | mtspr SPRN_SRR1,r6 |
| 946 | rfid |
| 947 | b . /* prevent speculative execution */ |
| 948 | |
| 949 | _STATIC(rtas_return_loc) |
| 950 | /* relocation is off at this point */ |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 951 | GET_PACA(r4) |
David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 952 | clrldi r4,r4,2 /* convert to realmode address */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 953 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 954 | bcl 20,31,$+4 |
| 955 | 0: mflr r3 |
| 956 | ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */ |
| 957 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 958 | mfmsr r6 |
| 959 | li r0,MSR_RI |
| 960 | andc r6,r6,r0 |
| 961 | sync |
| 962 | mtmsrd r6 |
| 963 | |
| 964 | ld r1,PACAR1(r4) /* Restore our SP */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 965 | ld r4,PACASAVEDMSR(r4) /* Restore our MSR */ |
| 966 | |
| 967 | mtspr SPRN_SRR0,r3 |
| 968 | mtspr SPRN_SRR1,r4 |
| 969 | rfid |
| 970 | b . /* prevent speculative execution */ |
| 971 | |
Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 972 | .align 3 |
| 973 | 1: .llong .rtas_restore_regs |
| 974 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 975 | _STATIC(rtas_restore_regs) |
| 976 | /* relocation is on at this point */ |
| 977 | REST_GPR(2, r1) /* Restore the TOC */ |
| 978 | REST_GPR(13, r1) /* Restore paca */ |
| 979 | REST_8GPRS(14, r1) /* Restore the non-volatiles */ |
| 980 | REST_10GPRS(22, r1) /* ditto */ |
| 981 | |
Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 982 | GET_PACA(r13) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 983 | |
| 984 | ld r4,_CCR(r1) |
| 985 | mtcr r4 |
| 986 | ld r5,_CTR(r1) |
| 987 | mtctr r5 |
| 988 | ld r6,_XER(r1) |
| 989 | mtspr SPRN_XER,r6 |
| 990 | ld r7,_DAR(r1) |
| 991 | mtdar r7 |
| 992 | ld r8,_DSISR(r1) |
| 993 | mtdsisr r8 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 994 | |
| 995 | addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */ |
| 996 | ld r0,16(r1) /* get return address */ |
| 997 | |
| 998 | mtlr r0 |
| 999 | blr /* return to caller */ |
| 1000 | |
| 1001 | #endif /* CONFIG_PPC_RTAS */ |
| 1002 | |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1003 | _GLOBAL(enter_prom) |
| 1004 | mflr r0 |
| 1005 | std r0,16(r1) |
| 1006 | stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */ |
| 1007 | |
| 1008 | /* Because PROM is running in 32b mode, it clobbers the high order half |
| 1009 | * of all registers that it saves. We therefore save those registers |
| 1010 | * PROM might touch to the stack. (r0, r3-r13 are caller saved) |
| 1011 | */ |
Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 1012 | SAVE_GPR(2, r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1013 | SAVE_GPR(13, r1) |
| 1014 | SAVE_8GPRS(14, r1) |
| 1015 | SAVE_10GPRS(22, r1) |
Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 1016 | mfcr r10 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1017 | mfmsr r11 |
Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 1018 | std r10,_CCR(r1) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1019 | std r11,_MSR(r1) |
| 1020 | |
| 1021 | /* Get the PROM entrypoint */ |
Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 1022 | mtlr r4 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1023 | |
| 1024 | /* Switch MSR to 32 bits mode |
| 1025 | */ |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 1026 | #ifdef CONFIG_PPC_BOOK3E |
| 1027 | rlwinm r11,r11,0,1,31 |
| 1028 | mtmsr r11 |
| 1029 | #else /* CONFIG_PPC_BOOK3E */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1030 | mfmsr r11 |
| 1031 | li r12,1 |
| 1032 | rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG) |
| 1033 | andc r11,r11,r12 |
| 1034 | li r12,1 |
| 1035 | rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG) |
| 1036 | andc r11,r11,r12 |
| 1037 | mtmsrd r11 |
Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 1038 | #endif /* CONFIG_PPC_BOOK3E */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1039 | isync |
| 1040 | |
Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 1041 | /* Enter PROM here... */ |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1042 | blrl |
| 1043 | |
| 1044 | /* Just make sure that r1 top 32 bits didn't get |
| 1045 | * corrupt by OF |
| 1046 | */ |
| 1047 | rldicl r1,r1,0,32 |
| 1048 | |
| 1049 | /* Restore the MSR (back to 64 bits) */ |
| 1050 | ld r0,_MSR(r1) |
Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 1051 | MTMSRD(r0) |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1052 | isync |
| 1053 | |
| 1054 | /* Restore other registers */ |
| 1055 | REST_GPR(2, r1) |
| 1056 | REST_GPR(13, r1) |
| 1057 | REST_8GPRS(14, r1) |
| 1058 | REST_10GPRS(22, r1) |
| 1059 | ld r4,_CCR(r1) |
| 1060 | mtcr r4 |
Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1061 | |
| 1062 | addi r1,r1,PROM_FRAME_SIZE |
| 1063 | ld r0,16(r1) |
| 1064 | mtlr r0 |
| 1065 | blr |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1066 | |
Steven Rostedt | 606576c | 2008-10-06 19:06:12 -0400 | [diff] [blame] | 1067 | #ifdef CONFIG_FUNCTION_TRACER |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1068 | #ifdef CONFIG_DYNAMIC_FTRACE |
| 1069 | _GLOBAL(mcount) |
| 1070 | _GLOBAL(_mcount) |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1071 | blr |
| 1072 | |
| 1073 | _GLOBAL(ftrace_caller) |
| 1074 | /* Taken from output of objdump from lib64/glibc */ |
| 1075 | mflr r3 |
| 1076 | ld r11, 0(r1) |
| 1077 | stdu r1, -112(r1) |
| 1078 | std r3, 128(r1) |
| 1079 | ld r4, 16(r11) |
Abhishek Sagar | 395a59d | 2008-06-21 23:47:27 +0530 | [diff] [blame] | 1080 | subi r3, r3, MCOUNT_INSN_SIZE |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1081 | .globl ftrace_call |
| 1082 | ftrace_call: |
| 1083 | bl ftrace_stub |
| 1084 | nop |
Steven Rostedt | 4654288 | 2009-02-10 22:19:54 -0800 | [diff] [blame] | 1085 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
| 1086 | .globl ftrace_graph_call |
| 1087 | ftrace_graph_call: |
| 1088 | b ftrace_graph_stub |
| 1089 | _GLOBAL(ftrace_graph_stub) |
| 1090 | #endif |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1091 | ld r0, 128(r1) |
| 1092 | mtlr r0 |
| 1093 | addi r1, r1, 112 |
| 1094 | _GLOBAL(ftrace_stub) |
| 1095 | blr |
| 1096 | #else |
| 1097 | _GLOBAL(mcount) |
| 1098 | blr |
| 1099 | |
| 1100 | _GLOBAL(_mcount) |
| 1101 | /* Taken from output of objdump from lib64/glibc */ |
| 1102 | mflr r3 |
| 1103 | ld r11, 0(r1) |
| 1104 | stdu r1, -112(r1) |
| 1105 | std r3, 128(r1) |
| 1106 | ld r4, 16(r11) |
| 1107 | |
Abhishek Sagar | 395a59d | 2008-06-21 23:47:27 +0530 | [diff] [blame] | 1108 | subi r3, r3, MCOUNT_INSN_SIZE |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1109 | LOAD_REG_ADDR(r5,ftrace_trace_function) |
| 1110 | ld r5,0(r5) |
| 1111 | ld r5,0(r5) |
| 1112 | mtctr r5 |
| 1113 | bctrl |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1114 | nop |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1115 | |
| 1116 | |
| 1117 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
| 1118 | b ftrace_graph_caller |
| 1119 | #endif |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1120 | ld r0, 128(r1) |
| 1121 | mtlr r0 |
| 1122 | addi r1, r1, 112 |
| 1123 | _GLOBAL(ftrace_stub) |
| 1124 | blr |
| 1125 | |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1126 | #endif /* CONFIG_DYNAMIC_FTRACE */ |
| 1127 | |
| 1128 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER |
Steven Rostedt | 4654288 | 2009-02-10 22:19:54 -0800 | [diff] [blame] | 1129 | _GLOBAL(ftrace_graph_caller) |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1130 | /* load r4 with local address */ |
| 1131 | ld r4, 128(r1) |
| 1132 | subi r4, r4, MCOUNT_INSN_SIZE |
| 1133 | |
| 1134 | /* get the parent address */ |
| 1135 | ld r11, 112(r1) |
| 1136 | addi r3, r11, 16 |
| 1137 | |
| 1138 | bl .prepare_ftrace_return |
| 1139 | nop |
| 1140 | |
| 1141 | ld r0, 128(r1) |
| 1142 | mtlr r0 |
| 1143 | addi r1, r1, 112 |
| 1144 | blr |
| 1145 | |
| 1146 | _GLOBAL(return_to_handler) |
| 1147 | /* need to save return values */ |
Steven Rostedt | bb72534 | 2009-02-11 12:45:49 -0800 | [diff] [blame] | 1148 | std r4, -24(r1) |
| 1149 | std r3, -16(r1) |
| 1150 | std r31, -8(r1) |
| 1151 | mr r31, r1 |
| 1152 | stdu r1, -112(r1) |
| 1153 | |
| 1154 | bl .ftrace_return_to_handler |
| 1155 | nop |
| 1156 | |
| 1157 | /* return value has real return address */ |
| 1158 | mtlr r3 |
| 1159 | |
| 1160 | ld r1, 0(r1) |
| 1161 | ld r4, -24(r1) |
| 1162 | ld r3, -16(r1) |
| 1163 | ld r31, -8(r1) |
| 1164 | |
| 1165 | /* Jump back to real return address */ |
| 1166 | blr |
| 1167 | |
| 1168 | _GLOBAL(mod_return_to_handler) |
| 1169 | /* need to save return values */ |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1170 | std r4, -32(r1) |
| 1171 | std r3, -24(r1) |
| 1172 | /* save TOC */ |
| 1173 | std r2, -16(r1) |
| 1174 | std r31, -8(r1) |
| 1175 | mr r31, r1 |
| 1176 | stdu r1, -112(r1) |
| 1177 | |
Steven Rostedt | bb72534 | 2009-02-11 12:45:49 -0800 | [diff] [blame] | 1178 | /* |
| 1179 | * We are in a module using the module's TOC. |
| 1180 | * Switch to our TOC to run inside the core kernel. |
| 1181 | */ |
Steven Rostedt | be10ab1 | 2009-09-15 08:30:14 -0700 | [diff] [blame] | 1182 | ld r2, PACATOC(r13) |
Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1183 | |
| 1184 | bl .ftrace_return_to_handler |
| 1185 | nop |
| 1186 | |
| 1187 | /* return value has real return address */ |
| 1188 | mtlr r3 |
| 1189 | |
| 1190 | ld r1, 0(r1) |
| 1191 | ld r4, -32(r1) |
| 1192 | ld r3, -24(r1) |
| 1193 | ld r2, -16(r1) |
| 1194 | ld r31, -8(r1) |
| 1195 | |
| 1196 | /* Jump back to real return address */ |
| 1197 | blr |
| 1198 | #endif /* CONFIG_FUNCTION_GRAPH_TRACER */ |
| 1199 | #endif /* CONFIG_FUNCTION_TRACER */ |